display.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372
  1. /*
  2. * OMAP2plus display device setup / initialization.
  3. *
  4. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  5. * Senthilvadivu Guruswamy
  6. * Sumit Semwal
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  13. * kind, whether express or implied; without even the implied warranty
  14. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #include <linux/string.h>
  18. #include <linux/kernel.h>
  19. #include <linux/init.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/io.h>
  22. #include <linux/clk.h>
  23. #include <linux/err.h>
  24. #include <video/omapdss.h>
  25. #include <plat/omap_hwmod.h>
  26. #include <plat/omap_device.h>
  27. #include <plat/omap-pm.h>
  28. #include <plat/common.h>
  29. #include "mux.h"
  30. #include "control.h"
  31. #include "display.h"
  32. #define DISPC_CONTROL 0x0040
  33. #define DISPC_CONTROL2 0x0238
  34. #define DISPC_IRQSTATUS 0x0018
  35. #define DSS_SYSCONFIG 0x10
  36. #define DSS_SYSSTATUS 0x14
  37. #define DSS_CONTROL 0x40
  38. #define DSS_SDI_CONTROL 0x44
  39. #define DSS_PLL_CONTROL 0x48
  40. #define LCD_EN_MASK (0x1 << 0)
  41. #define DIGIT_EN_MASK (0x1 << 1)
  42. #define FRAMEDONE_IRQ_SHIFT 0
  43. #define EVSYNC_EVEN_IRQ_SHIFT 2
  44. #define EVSYNC_ODD_IRQ_SHIFT 3
  45. #define FRAMEDONE2_IRQ_SHIFT 22
  46. #define FRAMEDONETV_IRQ_SHIFT 24
  47. /*
  48. * FRAMEDONE_IRQ_TIMEOUT: how long (in milliseconds) to wait during DISPC
  49. * reset before deciding that something has gone wrong
  50. */
  51. #define FRAMEDONE_IRQ_TIMEOUT 100
  52. static struct platform_device omap_display_device = {
  53. .name = "omapdss",
  54. .id = -1,
  55. .dev = {
  56. .platform_data = NULL,
  57. },
  58. };
  59. struct omap_dss_hwmod_data {
  60. const char *oh_name;
  61. const char *dev_name;
  62. const int id;
  63. };
  64. static const struct omap_dss_hwmod_data omap2_dss_hwmod_data[] __initdata = {
  65. { "dss_core", "omapdss_dss", -1 },
  66. { "dss_dispc", "omapdss_dispc", -1 },
  67. { "dss_rfbi", "omapdss_rfbi", -1 },
  68. { "dss_venc", "omapdss_venc", -1 },
  69. };
  70. static const struct omap_dss_hwmod_data omap3_dss_hwmod_data[] __initdata = {
  71. { "dss_core", "omapdss_dss", -1 },
  72. { "dss_dispc", "omapdss_dispc", -1 },
  73. { "dss_rfbi", "omapdss_rfbi", -1 },
  74. { "dss_venc", "omapdss_venc", -1 },
  75. { "dss_dsi1", "omapdss_dsi", 0 },
  76. };
  77. static const struct omap_dss_hwmod_data omap4_dss_hwmod_data[] __initdata = {
  78. { "dss_core", "omapdss_dss", -1 },
  79. { "dss_dispc", "omapdss_dispc", -1 },
  80. { "dss_rfbi", "omapdss_rfbi", -1 },
  81. { "dss_venc", "omapdss_venc", -1 },
  82. { "dss_dsi1", "omapdss_dsi", 0 },
  83. { "dss_dsi2", "omapdss_dsi", 1 },
  84. { "dss_hdmi", "omapdss_hdmi", -1 },
  85. };
  86. static void omap4_hdmi_mux_pads(enum omap_hdmi_flags flags)
  87. {
  88. u32 reg;
  89. u16 control_i2c_1;
  90. /* PAD0_HDMI_HPD_PAD1_HDMI_CEC */
  91. omap_mux_init_signal("hdmi_hpd",
  92. OMAP_PIN_INPUT_PULLUP);
  93. omap_mux_init_signal("hdmi_cec",
  94. OMAP_PIN_INPUT_PULLUP);
  95. /* PAD0_HDMI_DDC_SCL_PAD1_HDMI_DDC_SDA */
  96. omap_mux_init_signal("hdmi_ddc_scl",
  97. OMAP_PIN_INPUT_PULLUP);
  98. omap_mux_init_signal("hdmi_ddc_sda",
  99. OMAP_PIN_INPUT_PULLUP);
  100. /*
  101. * CONTROL_I2C_1: HDMI_DDC_SDA_PULLUPRESX (bit 28) and
  102. * HDMI_DDC_SCL_PULLUPRESX (bit 24) are set to disable
  103. * internal pull up resistor.
  104. */
  105. if (flags & OMAP_HDMI_SDA_SCL_EXTERNAL_PULLUP) {
  106. control_i2c_1 = OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_I2C_1;
  107. reg = omap4_ctrl_pad_readl(control_i2c_1);
  108. reg |= (OMAP4_HDMI_DDC_SDA_PULLUPRESX_MASK |
  109. OMAP4_HDMI_DDC_SCL_PULLUPRESX_MASK);
  110. omap4_ctrl_pad_writel(reg, control_i2c_1);
  111. }
  112. }
  113. static int omap4_dsi_mux_pads(int dsi_id, unsigned lanes)
  114. {
  115. u32 enable_mask, enable_shift;
  116. u32 pipd_mask, pipd_shift;
  117. u32 reg;
  118. if (dsi_id == 0) {
  119. enable_mask = OMAP4_DSI1_LANEENABLE_MASK;
  120. enable_shift = OMAP4_DSI1_LANEENABLE_SHIFT;
  121. pipd_mask = OMAP4_DSI1_PIPD_MASK;
  122. pipd_shift = OMAP4_DSI1_PIPD_SHIFT;
  123. } else if (dsi_id == 1) {
  124. enable_mask = OMAP4_DSI2_LANEENABLE_MASK;
  125. enable_shift = OMAP4_DSI2_LANEENABLE_SHIFT;
  126. pipd_mask = OMAP4_DSI2_PIPD_MASK;
  127. pipd_shift = OMAP4_DSI2_PIPD_SHIFT;
  128. } else {
  129. return -ENODEV;
  130. }
  131. reg = omap4_ctrl_pad_readl(OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_DSIPHY);
  132. reg &= ~enable_mask;
  133. reg &= ~pipd_mask;
  134. reg |= (lanes << enable_shift) & enable_mask;
  135. reg |= (lanes << pipd_shift) & pipd_mask;
  136. omap4_ctrl_pad_writel(reg, OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_DSIPHY);
  137. return 0;
  138. }
  139. int omap_hdmi_init(enum omap_hdmi_flags flags)
  140. {
  141. if (cpu_is_omap44xx())
  142. omap4_hdmi_mux_pads(flags);
  143. return 0;
  144. }
  145. static int omap_dsi_enable_pads(int dsi_id, unsigned lane_mask)
  146. {
  147. if (cpu_is_omap44xx())
  148. return omap4_dsi_mux_pads(dsi_id, lane_mask);
  149. return 0;
  150. }
  151. static void omap_dsi_disable_pads(int dsi_id, unsigned lane_mask)
  152. {
  153. if (cpu_is_omap44xx())
  154. omap4_dsi_mux_pads(dsi_id, 0);
  155. }
  156. int __init omap_display_init(struct omap_dss_board_info *board_data)
  157. {
  158. int r = 0;
  159. struct omap_hwmod *oh;
  160. struct platform_device *pdev;
  161. int i, oh_count;
  162. struct omap_display_platform_data pdata;
  163. const struct omap_dss_hwmod_data *curr_dss_hwmod;
  164. memset(&pdata, 0, sizeof(pdata));
  165. if (cpu_is_omap24xx()) {
  166. curr_dss_hwmod = omap2_dss_hwmod_data;
  167. oh_count = ARRAY_SIZE(omap2_dss_hwmod_data);
  168. } else if (cpu_is_omap34xx()) {
  169. curr_dss_hwmod = omap3_dss_hwmod_data;
  170. oh_count = ARRAY_SIZE(omap3_dss_hwmod_data);
  171. } else {
  172. curr_dss_hwmod = omap4_dss_hwmod_data;
  173. oh_count = ARRAY_SIZE(omap4_dss_hwmod_data);
  174. }
  175. if (board_data->dsi_enable_pads == NULL)
  176. board_data->dsi_enable_pads = omap_dsi_enable_pads;
  177. if (board_data->dsi_disable_pads == NULL)
  178. board_data->dsi_disable_pads = omap_dsi_disable_pads;
  179. pdata.board_data = board_data;
  180. pdata.board_data->get_context_loss_count =
  181. omap_pm_get_dev_context_loss_count;
  182. for (i = 0; i < oh_count; i++) {
  183. oh = omap_hwmod_lookup(curr_dss_hwmod[i].oh_name);
  184. if (!oh) {
  185. pr_err("Could not look up %s\n",
  186. curr_dss_hwmod[i].oh_name);
  187. return -ENODEV;
  188. }
  189. pdev = omap_device_build(curr_dss_hwmod[i].dev_name,
  190. curr_dss_hwmod[i].id, oh, &pdata,
  191. sizeof(struct omap_display_platform_data),
  192. NULL, 0, 0);
  193. if (WARN((IS_ERR(pdev)), "Could not build omap_device for %s\n",
  194. curr_dss_hwmod[i].oh_name))
  195. return -ENODEV;
  196. }
  197. omap_display_device.dev.platform_data = board_data;
  198. r = platform_device_register(&omap_display_device);
  199. if (r < 0)
  200. printk(KERN_ERR "Unable to register OMAP-Display device\n");
  201. return r;
  202. }
  203. static void dispc_disable_outputs(void)
  204. {
  205. u32 v, irq_mask = 0;
  206. bool lcd_en, digit_en, lcd2_en = false;
  207. int i;
  208. struct omap_dss_dispc_dev_attr *da;
  209. struct omap_hwmod *oh;
  210. oh = omap_hwmod_lookup("dss_dispc");
  211. if (!oh) {
  212. WARN(1, "display: could not disable outputs during reset - could not find dss_dispc hwmod\n");
  213. return;
  214. }
  215. if (!oh->dev_attr) {
  216. pr_err("display: could not disable outputs during reset due to missing dev_attr\n");
  217. return;
  218. }
  219. da = (struct omap_dss_dispc_dev_attr *)oh->dev_attr;
  220. /* store value of LCDENABLE and DIGITENABLE bits */
  221. v = omap_hwmod_read(oh, DISPC_CONTROL);
  222. lcd_en = v & LCD_EN_MASK;
  223. digit_en = v & DIGIT_EN_MASK;
  224. /* store value of LCDENABLE for LCD2 */
  225. if (da->manager_count > 2) {
  226. v = omap_hwmod_read(oh, DISPC_CONTROL2);
  227. lcd2_en = v & LCD_EN_MASK;
  228. }
  229. if (!(lcd_en | digit_en | lcd2_en))
  230. return; /* no managers currently enabled */
  231. /*
  232. * If any manager was enabled, we need to disable it before
  233. * DSS clocks are disabled or DISPC module is reset
  234. */
  235. if (lcd_en)
  236. irq_mask |= 1 << FRAMEDONE_IRQ_SHIFT;
  237. if (digit_en) {
  238. if (da->has_framedonetv_irq) {
  239. irq_mask |= 1 << FRAMEDONETV_IRQ_SHIFT;
  240. } else {
  241. irq_mask |= 1 << EVSYNC_EVEN_IRQ_SHIFT |
  242. 1 << EVSYNC_ODD_IRQ_SHIFT;
  243. }
  244. }
  245. if (lcd2_en)
  246. irq_mask |= 1 << FRAMEDONE2_IRQ_SHIFT;
  247. /*
  248. * clear any previous FRAMEDONE, FRAMEDONETV,
  249. * EVSYNC_EVEN/ODD or FRAMEDONE2 interrupts
  250. */
  251. omap_hwmod_write(irq_mask, oh, DISPC_IRQSTATUS);
  252. /* disable LCD and TV managers */
  253. v = omap_hwmod_read(oh, DISPC_CONTROL);
  254. v &= ~(LCD_EN_MASK | DIGIT_EN_MASK);
  255. omap_hwmod_write(v, oh, DISPC_CONTROL);
  256. /* disable LCD2 manager */
  257. if (da->manager_count > 2) {
  258. v = omap_hwmod_read(oh, DISPC_CONTROL2);
  259. v &= ~LCD_EN_MASK;
  260. omap_hwmod_write(v, oh, DISPC_CONTROL2);
  261. }
  262. i = 0;
  263. while ((omap_hwmod_read(oh, DISPC_IRQSTATUS) & irq_mask) !=
  264. irq_mask) {
  265. i++;
  266. if (i > FRAMEDONE_IRQ_TIMEOUT) {
  267. pr_err("didn't get FRAMEDONE1/2 or TV interrupt\n");
  268. break;
  269. }
  270. mdelay(1);
  271. }
  272. }
  273. #define MAX_MODULE_SOFTRESET_WAIT 10000
  274. int omap_dss_reset(struct omap_hwmod *oh)
  275. {
  276. struct omap_hwmod_opt_clk *oc;
  277. int c = 0;
  278. int i, r;
  279. if (!(oh->class->sysc->sysc_flags & SYSS_HAS_RESET_STATUS)) {
  280. pr_err("dss_core: hwmod data doesn't contain reset data\n");
  281. return -EINVAL;
  282. }
  283. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  284. if (oc->_clk)
  285. clk_enable(oc->_clk);
  286. dispc_disable_outputs();
  287. /* clear SDI registers */
  288. if (cpu_is_omap3430()) {
  289. omap_hwmod_write(0x0, oh, DSS_SDI_CONTROL);
  290. omap_hwmod_write(0x0, oh, DSS_PLL_CONTROL);
  291. }
  292. /*
  293. * clear DSS_CONTROL register to switch DSS clock sources to
  294. * PRCM clock, if any
  295. */
  296. omap_hwmod_write(0x0, oh, DSS_CONTROL);
  297. omap_test_timeout((omap_hwmod_read(oh, oh->class->sysc->syss_offs)
  298. & SYSS_RESETDONE_MASK),
  299. MAX_MODULE_SOFTRESET_WAIT, c);
  300. if (c == MAX_MODULE_SOFTRESET_WAIT)
  301. pr_warning("dss_core: waiting for reset to finish failed\n");
  302. else
  303. pr_debug("dss_core: softreset done\n");
  304. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  305. if (oc->_clk)
  306. clk_disable(oc->_clk);
  307. r = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0;
  308. return r;
  309. }