defBF548.h 130 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966
  1. /*
  2. * File: include/asm-blackfin/mach-bf548/defBF548.h
  3. * Based on:
  4. * Author:
  5. *
  6. * Created:
  7. * Description:
  8. *
  9. * Rev:
  10. *
  11. * Modified:
  12. *
  13. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License as published by
  17. * the Free Software Foundation; either version 2, or (at your option)
  18. * any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; see the file COPYING.
  27. * If not, write to the Free Software Foundation,
  28. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  29. */
  30. #ifndef _DEF_BF548_H
  31. #define _DEF_BF548_H
  32. /* Include all Core registers and bit definitions */
  33. #include <asm/mach-common/def_LPBlackfin.h>
  34. /* SYSTEM & MMR ADDRESS DEFINITIONS FOR ADSP-BF548 */
  35. /* Include defBF54x_base.h for the set of #defines that are common to all ADSP-BF54x processors */
  36. #include "defBF54x_base.h"
  37. /* The following are the #defines needed by ADSP-BF548 that are not in the common header */
  38. /* Timer Registers */
  39. #define TIMER8_CONFIG 0xffc00600 /* Timer 8 Configuration Register */
  40. #define TIMER8_COUNTER 0xffc00604 /* Timer 8 Counter Register */
  41. #define TIMER8_PERIOD 0xffc00608 /* Timer 8 Period Register */
  42. #define TIMER8_WIDTH 0xffc0060c /* Timer 8 Width Register */
  43. #define TIMER9_CONFIG 0xffc00610 /* Timer 9 Configuration Register */
  44. #define TIMER9_COUNTER 0xffc00614 /* Timer 9 Counter Register */
  45. #define TIMER9_PERIOD 0xffc00618 /* Timer 9 Period Register */
  46. #define TIMER9_WIDTH 0xffc0061c /* Timer 9 Width Register */
  47. #define TIMER10_CONFIG 0xffc00620 /* Timer 10 Configuration Register */
  48. #define TIMER10_COUNTER 0xffc00624 /* Timer 10 Counter Register */
  49. #define TIMER10_PERIOD 0xffc00628 /* Timer 10 Period Register */
  50. #define TIMER10_WIDTH 0xffc0062c /* Timer 10 Width Register */
  51. /* Timer Group of 3 Registers */
  52. #define TIMER_ENABLE1 0xffc00640 /* Timer Group of 3 Enable Register */
  53. #define TIMER_DISABLE1 0xffc00644 /* Timer Group of 3 Disable Register */
  54. #define TIMER_STATUS1 0xffc00648 /* Timer Group of 3 Status Register */
  55. /* SPORT0 Registers */
  56. #define SPORT0_TCR1 0xffc00800 /* SPORT0 Transmit Configuration 1 Register */
  57. #define SPORT0_TCR2 0xffc00804 /* SPORT0 Transmit Configuration 2 Register */
  58. #define SPORT0_TCLKDIV 0xffc00808 /* SPORT0 Transmit Serial Clock Divider Register */
  59. #define SPORT0_TFSDIV 0xffc0080c /* SPORT0 Transmit Frame Sync Divider Register */
  60. #define SPORT0_TX 0xffc00810 /* SPORT0 Transmit Data Register */
  61. #define SPORT0_RX 0xffc00818 /* SPORT0 Receive Data Register */
  62. #define SPORT0_RCR1 0xffc00820 /* SPORT0 Receive Configuration 1 Register */
  63. #define SPORT0_RCR2 0xffc00824 /* SPORT0 Receive Configuration 2 Register */
  64. #define SPORT0_RCLKDIV 0xffc00828 /* SPORT0 Receive Serial Clock Divider Register */
  65. #define SPORT0_RFSDIV 0xffc0082c /* SPORT0 Receive Frame Sync Divider Register */
  66. #define SPORT0_STAT 0xffc00830 /* SPORT0 Status Register */
  67. #define SPORT0_CHNL 0xffc00834 /* SPORT0 Current Channel Register */
  68. #define SPORT0_MCMC1 0xffc00838 /* SPORT0 Multi channel Configuration Register 1 */
  69. #define SPORT0_MCMC2 0xffc0083c /* SPORT0 Multi channel Configuration Register 2 */
  70. #define SPORT0_MTCS0 0xffc00840 /* SPORT0 Multi channel Transmit Select Register 0 */
  71. #define SPORT0_MTCS1 0xffc00844 /* SPORT0 Multi channel Transmit Select Register 1 */
  72. #define SPORT0_MTCS2 0xffc00848 /* SPORT0 Multi channel Transmit Select Register 2 */
  73. #define SPORT0_MTCS3 0xffc0084c /* SPORT0 Multi channel Transmit Select Register 3 */
  74. #define SPORT0_MRCS0 0xffc00850 /* SPORT0 Multi channel Receive Select Register 0 */
  75. #define SPORT0_MRCS1 0xffc00854 /* SPORT0 Multi channel Receive Select Register 1 */
  76. #define SPORT0_MRCS2 0xffc00858 /* SPORT0 Multi channel Receive Select Register 2 */
  77. #define SPORT0_MRCS3 0xffc0085c /* SPORT0 Multi channel Receive Select Register 3 */
  78. /* EPPI0 Registers */
  79. #define EPPI0_STATUS 0xffc01000 /* EPPI0 Status Register */
  80. #define EPPI0_HCOUNT 0xffc01004 /* EPPI0 Horizontal Transfer Count Register */
  81. #define EPPI0_HDELAY 0xffc01008 /* EPPI0 Horizontal Delay Count Register */
  82. #define EPPI0_VCOUNT 0xffc0100c /* EPPI0 Vertical Transfer Count Register */
  83. #define EPPI0_VDELAY 0xffc01010 /* EPPI0 Vertical Delay Count Register */
  84. #define EPPI0_FRAME 0xffc01014 /* EPPI0 Lines per Frame Register */
  85. #define EPPI0_LINE 0xffc01018 /* EPPI0 Samples per Line Register */
  86. #define EPPI0_CLKDIV 0xffc0101c /* EPPI0 Clock Divide Register */
  87. #define EPPI0_CONTROL 0xffc01020 /* EPPI0 Control Register */
  88. #define EPPI0_FS1W_HBL 0xffc01024 /* EPPI0 FS1 Width Register / EPPI0 Horizontal Blanking Samples Per Line Register */
  89. #define EPPI0_FS1P_AVPL 0xffc01028 /* EPPI0 FS1 Period Register / EPPI0 Active Video Samples Per Line Register */
  90. #define EPPI0_FS2W_LVB 0xffc0102c /* EPPI0 FS2 Width Register / EPPI0 Lines of Vertical Blanking Register */
  91. #define EPPI0_FS2P_LAVF 0xffc01030 /* EPPI0 FS2 Period Register/ EPPI0 Lines of Active Video Per Field Register */
  92. #define EPPI0_CLIP 0xffc01034 /* EPPI0 Clipping Register */
  93. /* UART2 Registers */
  94. #define UART2_DLL 0xffc02100 /* Divisor Latch Low Byte */
  95. #define UART2_DLH 0xffc02104 /* Divisor Latch High Byte */
  96. #define UART2_GCTL 0xffc02108 /* Global Control Register */
  97. #define UART2_LCR 0xffc0210c /* Line Control Register */
  98. #define UART2_MCR 0xffc02110 /* Modem Control Register */
  99. #define UART2_LSR 0xffc02114 /* Line Status Register */
  100. #define UART2_MSR 0xffc02118 /* Modem Status Register */
  101. #define UART2_SCR 0xffc0211c /* Scratch Register */
  102. #define UART2_IER_SET 0xffc02120 /* Interrupt Enable Register Set */
  103. #define UART2_IER_CLEAR 0xffc02124 /* Interrupt Enable Register Clear */
  104. #define UART2_RBR 0xffc0212c /* Receive Buffer Register */
  105. /* Two Wire Interface Registers (TWI1) */
  106. #define TWI1_CLKDIV 0xffc02200 /* Clock Divider Register */
  107. #define TWI1_CONTROL 0xffc02204 /* TWI Control Register */
  108. #define TWI1_SLAVE_CTRL 0xffc02208 /* TWI Slave Mode Control Register */
  109. #define TWI1_SLAVE_STAT 0xffc0220c /* TWI Slave Mode Status Register */
  110. #define TWI1_SLAVE_ADDR 0xffc02210 /* TWI Slave Mode Address Register */
  111. #define TWI1_MASTER_CTRL 0xffc02214 /* TWI Master Mode Control Register */
  112. #define TWI1_MASTER_STAT 0xffc02218 /* TWI Master Mode Status Register */
  113. #define TWI1_MASTER_ADDR 0xffc0221c /* TWI Master Mode Address Register */
  114. #define TWI1_INT_STAT 0xffc02220 /* TWI Interrupt Status Register */
  115. #define TWI1_INT_MASK 0xffc02224 /* TWI Interrupt Mask Register */
  116. #define TWI1_FIFO_CTRL 0xffc02228 /* TWI FIFO Control Register */
  117. #define TWI1_FIFO_STAT 0xffc0222c /* TWI FIFO Status Register */
  118. #define TWI1_XMT_DATA8 0xffc02280 /* TWI FIFO Transmit Data Single Byte Register */
  119. #define TWI1_XMT_DATA16 0xffc02284 /* TWI FIFO Transmit Data Double Byte Register */
  120. #define TWI1_RCV_DATA8 0xffc02288 /* TWI FIFO Receive Data Single Byte Register */
  121. #define TWI1_RCV_DATA16 0xffc0228c /* TWI FIFO Receive Data Double Byte Register */
  122. /* SPI2 Registers */
  123. #define SPI2_CTL 0xffc02400 /* SPI2 Control Register */
  124. #define SPI2_FLG 0xffc02404 /* SPI2 Flag Register */
  125. #define SPI2_STAT 0xffc02408 /* SPI2 Status Register */
  126. #define SPI2_TDBR 0xffc0240c /* SPI2 Transmit Data Buffer Register */
  127. #define SPI2_RDBR 0xffc02410 /* SPI2 Receive Data Buffer Register */
  128. #define SPI2_BAUD 0xffc02414 /* SPI2 Baud Rate Register */
  129. #define SPI2_SHADOW 0xffc02418 /* SPI2 Receive Data Buffer Shadow Register */
  130. /* CAN Controller 1 Config 1 Registers */
  131. #define CAN1_MC1 0xffc03200 /* CAN Controller 1 Mailbox Configuration Register 1 */
  132. #define CAN1_MD1 0xffc03204 /* CAN Controller 1 Mailbox Direction Register 1 */
  133. #define CAN1_TRS1 0xffc03208 /* CAN Controller 1 Transmit Request Set Register 1 */
  134. #define CAN1_TRR1 0xffc0320c /* CAN Controller 1 Transmit Request Reset Register 1 */
  135. #define CAN1_TA1 0xffc03210 /* CAN Controller 1 Transmit Acknowledge Register 1 */
  136. #define CAN1_AA1 0xffc03214 /* CAN Controller 1 Abort Acknowledge Register 1 */
  137. #define CAN1_RMP1 0xffc03218 /* CAN Controller 1 Receive Message Pending Register 1 */
  138. #define CAN1_RML1 0xffc0321c /* CAN Controller 1 Receive Message Lost Register 1 */
  139. #define CAN1_MBTIF1 0xffc03220 /* CAN Controller 1 Mailbox Transmit Interrupt Flag Register 1 */
  140. #define CAN1_MBRIF1 0xffc03224 /* CAN Controller 1 Mailbox Receive Interrupt Flag Register 1 */
  141. #define CAN1_MBIM1 0xffc03228 /* CAN Controller 1 Mailbox Interrupt Mask Register 1 */
  142. #define CAN1_RFH1 0xffc0322c /* CAN Controller 1 Remote Frame Handling Enable Register 1 */
  143. #define CAN1_OPSS1 0xffc03230 /* CAN Controller 1 Overwrite Protection Single Shot Transmit Register 1 */
  144. /* CAN Controller 1 Config 2 Registers */
  145. #define CAN1_MC2 0xffc03240 /* CAN Controller 1 Mailbox Configuration Register 2 */
  146. #define CAN1_MD2 0xffc03244 /* CAN Controller 1 Mailbox Direction Register 2 */
  147. #define CAN1_TRS2 0xffc03248 /* CAN Controller 1 Transmit Request Set Register 2 */
  148. #define CAN1_TRR2 0xffc0324c /* CAN Controller 1 Transmit Request Reset Register 2 */
  149. #define CAN1_TA2 0xffc03250 /* CAN Controller 1 Transmit Acknowledge Register 2 */
  150. #define CAN1_AA2 0xffc03254 /* CAN Controller 1 Abort Acknowledge Register 2 */
  151. #define CAN1_RMP2 0xffc03258 /* CAN Controller 1 Receive Message Pending Register 2 */
  152. #define CAN1_RML2 0xffc0325c /* CAN Controller 1 Receive Message Lost Register 2 */
  153. #define CAN1_MBTIF2 0xffc03260 /* CAN Controller 1 Mailbox Transmit Interrupt Flag Register 2 */
  154. #define CAN1_MBRIF2 0xffc03264 /* CAN Controller 1 Mailbox Receive Interrupt Flag Register 2 */
  155. #define CAN1_MBIM2 0xffc03268 /* CAN Controller 1 Mailbox Interrupt Mask Register 2 */
  156. #define CAN1_RFH2 0xffc0326c /* CAN Controller 1 Remote Frame Handling Enable Register 2 */
  157. #define CAN1_OPSS2 0xffc03270 /* CAN Controller 1 Overwrite Protection Single Shot Transmit Register 2 */
  158. /* CAN Controller 1 Clock/Interrupt/Counter Registers */
  159. #define CAN1_CLOCK 0xffc03280 /* CAN Controller 1 Clock Register */
  160. #define CAN1_TIMING 0xffc03284 /* CAN Controller 1 Timing Register */
  161. #define CAN1_DEBUG 0xffc03288 /* CAN Controller 1 Debug Register */
  162. #define CAN1_STATUS 0xffc0328c /* CAN Controller 1 Global Status Register */
  163. #define CAN1_CEC 0xffc03290 /* CAN Controller 1 Error Counter Register */
  164. #define CAN1_GIS 0xffc03294 /* CAN Controller 1 Global Interrupt Status Register */
  165. #define CAN1_GIM 0xffc03298 /* CAN Controller 1 Global Interrupt Mask Register */
  166. #define CAN1_GIF 0xffc0329c /* CAN Controller 1 Global Interrupt Flag Register */
  167. #define CAN1_CONTROL 0xffc032a0 /* CAN Controller 1 Master Control Register */
  168. #define CAN1_INTR 0xffc032a4 /* CAN Controller 1 Interrupt Pending Register */
  169. #define CAN1_MBTD 0xffc032ac /* CAN Controller 1 Mailbox Temporary Disable Register */
  170. #define CAN1_EWR 0xffc032b0 /* CAN Controller 1 Programmable Warning Level Register */
  171. #define CAN1_ESR 0xffc032b4 /* CAN Controller 1 Error Status Register */
  172. #define CAN1_UCCNT 0xffc032c4 /* CAN Controller 1 Universal Counter Register */
  173. #define CAN1_UCRC 0xffc032c8 /* CAN Controller 1 Universal Counter Force Reload Register */
  174. #define CAN1_UCCNF 0xffc032cc /* CAN Controller 1 Universal Counter Configuration Register */
  175. /* CAN Controller 1 Mailbox Acceptance Registers */
  176. #define CAN1_AM00L 0xffc03300 /* CAN Controller 1 Mailbox 0 Acceptance Mask High Register */
  177. #define CAN1_AM00H 0xffc03304 /* CAN Controller 1 Mailbox 0 Acceptance Mask Low Register */
  178. #define CAN1_AM01L 0xffc03308 /* CAN Controller 1 Mailbox 1 Acceptance Mask High Register */
  179. #define CAN1_AM01H 0xffc0330c /* CAN Controller 1 Mailbox 1 Acceptance Mask Low Register */
  180. #define CAN1_AM02L 0xffc03310 /* CAN Controller 1 Mailbox 2 Acceptance Mask High Register */
  181. #define CAN1_AM02H 0xffc03314 /* CAN Controller 1 Mailbox 2 Acceptance Mask Low Register */
  182. #define CAN1_AM03L 0xffc03318 /* CAN Controller 1 Mailbox 3 Acceptance Mask High Register */
  183. #define CAN1_AM03H 0xffc0331c /* CAN Controller 1 Mailbox 3 Acceptance Mask Low Register */
  184. #define CAN1_AM04L 0xffc03320 /* CAN Controller 1 Mailbox 4 Acceptance Mask High Register */
  185. #define CAN1_AM04H 0xffc03324 /* CAN Controller 1 Mailbox 4 Acceptance Mask Low Register */
  186. #define CAN1_AM05L 0xffc03328 /* CAN Controller 1 Mailbox 5 Acceptance Mask High Register */
  187. #define CAN1_AM05H 0xffc0332c /* CAN Controller 1 Mailbox 5 Acceptance Mask Low Register */
  188. #define CAN1_AM06L 0xffc03330 /* CAN Controller 1 Mailbox 6 Acceptance Mask High Register */
  189. #define CAN1_AM06H 0xffc03334 /* CAN Controller 1 Mailbox 6 Acceptance Mask Low Register */
  190. #define CAN1_AM07L 0xffc03338 /* CAN Controller 1 Mailbox 7 Acceptance Mask High Register */
  191. #define CAN1_AM07H 0xffc0333c /* CAN Controller 1 Mailbox 7 Acceptance Mask Low Register */
  192. #define CAN1_AM08L 0xffc03340 /* CAN Controller 1 Mailbox 8 Acceptance Mask High Register */
  193. #define CAN1_AM08H 0xffc03344 /* CAN Controller 1 Mailbox 8 Acceptance Mask Low Register */
  194. #define CAN1_AM09L 0xffc03348 /* CAN Controller 1 Mailbox 9 Acceptance Mask High Register */
  195. #define CAN1_AM09H 0xffc0334c /* CAN Controller 1 Mailbox 9 Acceptance Mask Low Register */
  196. #define CAN1_AM10L 0xffc03350 /* CAN Controller 1 Mailbox 10 Acceptance Mask High Register */
  197. #define CAN1_AM10H 0xffc03354 /* CAN Controller 1 Mailbox 10 Acceptance Mask Low Register */
  198. #define CAN1_AM11L 0xffc03358 /* CAN Controller 1 Mailbox 11 Acceptance Mask High Register */
  199. #define CAN1_AM11H 0xffc0335c /* CAN Controller 1 Mailbox 11 Acceptance Mask Low Register */
  200. #define CAN1_AM12L 0xffc03360 /* CAN Controller 1 Mailbox 12 Acceptance Mask High Register */
  201. #define CAN1_AM12H 0xffc03364 /* CAN Controller 1 Mailbox 12 Acceptance Mask Low Register */
  202. #define CAN1_AM13L 0xffc03368 /* CAN Controller 1 Mailbox 13 Acceptance Mask High Register */
  203. #define CAN1_AM13H 0xffc0336c /* CAN Controller 1 Mailbox 13 Acceptance Mask Low Register */
  204. #define CAN1_AM14L 0xffc03370 /* CAN Controller 1 Mailbox 14 Acceptance Mask High Register */
  205. #define CAN1_AM14H 0xffc03374 /* CAN Controller 1 Mailbox 14 Acceptance Mask Low Register */
  206. #define CAN1_AM15L 0xffc03378 /* CAN Controller 1 Mailbox 15 Acceptance Mask High Register */
  207. #define CAN1_AM15H 0xffc0337c /* CAN Controller 1 Mailbox 15 Acceptance Mask Low Register */
  208. /* CAN Controller 1 Mailbox Acceptance Registers */
  209. #define CAN1_AM16L 0xffc03380 /* CAN Controller 1 Mailbox 16 Acceptance Mask High Register */
  210. #define CAN1_AM16H 0xffc03384 /* CAN Controller 1 Mailbox 16 Acceptance Mask Low Register */
  211. #define CAN1_AM17L 0xffc03388 /* CAN Controller 1 Mailbox 17 Acceptance Mask High Register */
  212. #define CAN1_AM17H 0xffc0338c /* CAN Controller 1 Mailbox 17 Acceptance Mask Low Register */
  213. #define CAN1_AM18L 0xffc03390 /* CAN Controller 1 Mailbox 18 Acceptance Mask High Register */
  214. #define CAN1_AM18H 0xffc03394 /* CAN Controller 1 Mailbox 18 Acceptance Mask Low Register */
  215. #define CAN1_AM19L 0xffc03398 /* CAN Controller 1 Mailbox 19 Acceptance Mask High Register */
  216. #define CAN1_AM19H 0xffc0339c /* CAN Controller 1 Mailbox 19 Acceptance Mask Low Register */
  217. #define CAN1_AM20L 0xffc033a0 /* CAN Controller 1 Mailbox 20 Acceptance Mask High Register */
  218. #define CAN1_AM20H 0xffc033a4 /* CAN Controller 1 Mailbox 20 Acceptance Mask Low Register */
  219. #define CAN1_AM21L 0xffc033a8 /* CAN Controller 1 Mailbox 21 Acceptance Mask High Register */
  220. #define CAN1_AM21H 0xffc033ac /* CAN Controller 1 Mailbox 21 Acceptance Mask Low Register */
  221. #define CAN1_AM22L 0xffc033b0 /* CAN Controller 1 Mailbox 22 Acceptance Mask High Register */
  222. #define CAN1_AM22H 0xffc033b4 /* CAN Controller 1 Mailbox 22 Acceptance Mask Low Register */
  223. #define CAN1_AM23L 0xffc033b8 /* CAN Controller 1 Mailbox 23 Acceptance Mask High Register */
  224. #define CAN1_AM23H 0xffc033bc /* CAN Controller 1 Mailbox 23 Acceptance Mask Low Register */
  225. #define CAN1_AM24L 0xffc033c0 /* CAN Controller 1 Mailbox 24 Acceptance Mask High Register */
  226. #define CAN1_AM24H 0xffc033c4 /* CAN Controller 1 Mailbox 24 Acceptance Mask Low Register */
  227. #define CAN1_AM25L 0xffc033c8 /* CAN Controller 1 Mailbox 25 Acceptance Mask High Register */
  228. #define CAN1_AM25H 0xffc033cc /* CAN Controller 1 Mailbox 25 Acceptance Mask Low Register */
  229. #define CAN1_AM26L 0xffc033d0 /* CAN Controller 1 Mailbox 26 Acceptance Mask High Register */
  230. #define CAN1_AM26H 0xffc033d4 /* CAN Controller 1 Mailbox 26 Acceptance Mask Low Register */
  231. #define CAN1_AM27L 0xffc033d8 /* CAN Controller 1 Mailbox 27 Acceptance Mask High Register */
  232. #define CAN1_AM27H 0xffc033dc /* CAN Controller 1 Mailbox 27 Acceptance Mask Low Register */
  233. #define CAN1_AM28L 0xffc033e0 /* CAN Controller 1 Mailbox 28 Acceptance Mask High Register */
  234. #define CAN1_AM28H 0xffc033e4 /* CAN Controller 1 Mailbox 28 Acceptance Mask Low Register */
  235. #define CAN1_AM29L 0xffc033e8 /* CAN Controller 1 Mailbox 29 Acceptance Mask High Register */
  236. #define CAN1_AM29H 0xffc033ec /* CAN Controller 1 Mailbox 29 Acceptance Mask Low Register */
  237. #define CAN1_AM30L 0xffc033f0 /* CAN Controller 1 Mailbox 30 Acceptance Mask High Register */
  238. #define CAN1_AM30H 0xffc033f4 /* CAN Controller 1 Mailbox 30 Acceptance Mask Low Register */
  239. #define CAN1_AM31L 0xffc033f8 /* CAN Controller 1 Mailbox 31 Acceptance Mask High Register */
  240. #define CAN1_AM31H 0xffc033fc /* CAN Controller 1 Mailbox 31 Acceptance Mask Low Register */
  241. /* CAN Controller 1 Mailbox Data Registers */
  242. #define CAN1_MB00_DATA0 0xffc03400 /* CAN Controller 1 Mailbox 0 Data 0 Register */
  243. #define CAN1_MB00_DATA1 0xffc03404 /* CAN Controller 1 Mailbox 0 Data 1 Register */
  244. #define CAN1_MB00_DATA2 0xffc03408 /* CAN Controller 1 Mailbox 0 Data 2 Register */
  245. #define CAN1_MB00_DATA3 0xffc0340c /* CAN Controller 1 Mailbox 0 Data 3 Register */
  246. #define CAN1_MB00_LENGTH 0xffc03410 /* CAN Controller 1 Mailbox 0 Length Register */
  247. #define CAN1_MB00_TIMESTAMP 0xffc03414 /* CAN Controller 1 Mailbox 0 Timestamp Register */
  248. #define CAN1_MB00_ID0 0xffc03418 /* CAN Controller 1 Mailbox 0 ID0 Register */
  249. #define CAN1_MB00_ID1 0xffc0341c /* CAN Controller 1 Mailbox 0 ID1 Register */
  250. #define CAN1_MB01_DATA0 0xffc03420 /* CAN Controller 1 Mailbox 1 Data 0 Register */
  251. #define CAN1_MB01_DATA1 0xffc03424 /* CAN Controller 1 Mailbox 1 Data 1 Register */
  252. #define CAN1_MB01_DATA2 0xffc03428 /* CAN Controller 1 Mailbox 1 Data 2 Register */
  253. #define CAN1_MB01_DATA3 0xffc0342c /* CAN Controller 1 Mailbox 1 Data 3 Register */
  254. #define CAN1_MB01_LENGTH 0xffc03430 /* CAN Controller 1 Mailbox 1 Length Register */
  255. #define CAN1_MB01_TIMESTAMP 0xffc03434 /* CAN Controller 1 Mailbox 1 Timestamp Register */
  256. #define CAN1_MB01_ID0 0xffc03438 /* CAN Controller 1 Mailbox 1 ID0 Register */
  257. #define CAN1_MB01_ID1 0xffc0343c /* CAN Controller 1 Mailbox 1 ID1 Register */
  258. #define CAN1_MB02_DATA0 0xffc03440 /* CAN Controller 1 Mailbox 2 Data 0 Register */
  259. #define CAN1_MB02_DATA1 0xffc03444 /* CAN Controller 1 Mailbox 2 Data 1 Register */
  260. #define CAN1_MB02_DATA2 0xffc03448 /* CAN Controller 1 Mailbox 2 Data 2 Register */
  261. #define CAN1_MB02_DATA3 0xffc0344c /* CAN Controller 1 Mailbox 2 Data 3 Register */
  262. #define CAN1_MB02_LENGTH 0xffc03450 /* CAN Controller 1 Mailbox 2 Length Register */
  263. #define CAN1_MB02_TIMESTAMP 0xffc03454 /* CAN Controller 1 Mailbox 2 Timestamp Register */
  264. #define CAN1_MB02_ID0 0xffc03458 /* CAN Controller 1 Mailbox 2 ID0 Register */
  265. #define CAN1_MB02_ID1 0xffc0345c /* CAN Controller 1 Mailbox 2 ID1 Register */
  266. #define CAN1_MB03_DATA0 0xffc03460 /* CAN Controller 1 Mailbox 3 Data 0 Register */
  267. #define CAN1_MB03_DATA1 0xffc03464 /* CAN Controller 1 Mailbox 3 Data 1 Register */
  268. #define CAN1_MB03_DATA2 0xffc03468 /* CAN Controller 1 Mailbox 3 Data 2 Register */
  269. #define CAN1_MB03_DATA3 0xffc0346c /* CAN Controller 1 Mailbox 3 Data 3 Register */
  270. #define CAN1_MB03_LENGTH 0xffc03470 /* CAN Controller 1 Mailbox 3 Length Register */
  271. #define CAN1_MB03_TIMESTAMP 0xffc03474 /* CAN Controller 1 Mailbox 3 Timestamp Register */
  272. #define CAN1_MB03_ID0 0xffc03478 /* CAN Controller 1 Mailbox 3 ID0 Register */
  273. #define CAN1_MB03_ID1 0xffc0347c /* CAN Controller 1 Mailbox 3 ID1 Register */
  274. #define CAN1_MB04_DATA0 0xffc03480 /* CAN Controller 1 Mailbox 4 Data 0 Register */
  275. #define CAN1_MB04_DATA1 0xffc03484 /* CAN Controller 1 Mailbox 4 Data 1 Register */
  276. #define CAN1_MB04_DATA2 0xffc03488 /* CAN Controller 1 Mailbox 4 Data 2 Register */
  277. #define CAN1_MB04_DATA3 0xffc0348c /* CAN Controller 1 Mailbox 4 Data 3 Register */
  278. #define CAN1_MB04_LENGTH 0xffc03490 /* CAN Controller 1 Mailbox 4 Length Register */
  279. #define CAN1_MB04_TIMESTAMP 0xffc03494 /* CAN Controller 1 Mailbox 4 Timestamp Register */
  280. #define CAN1_MB04_ID0 0xffc03498 /* CAN Controller 1 Mailbox 4 ID0 Register */
  281. #define CAN1_MB04_ID1 0xffc0349c /* CAN Controller 1 Mailbox 4 ID1 Register */
  282. #define CAN1_MB05_DATA0 0xffc034a0 /* CAN Controller 1 Mailbox 5 Data 0 Register */
  283. #define CAN1_MB05_DATA1 0xffc034a4 /* CAN Controller 1 Mailbox 5 Data 1 Register */
  284. #define CAN1_MB05_DATA2 0xffc034a8 /* CAN Controller 1 Mailbox 5 Data 2 Register */
  285. #define CAN1_MB05_DATA3 0xffc034ac /* CAN Controller 1 Mailbox 5 Data 3 Register */
  286. #define CAN1_MB05_LENGTH 0xffc034b0 /* CAN Controller 1 Mailbox 5 Length Register */
  287. #define CAN1_MB05_TIMESTAMP 0xffc034b4 /* CAN Controller 1 Mailbox 5 Timestamp Register */
  288. #define CAN1_MB05_ID0 0xffc034b8 /* CAN Controller 1 Mailbox 5 ID0 Register */
  289. #define CAN1_MB05_ID1 0xffc034bc /* CAN Controller 1 Mailbox 5 ID1 Register */
  290. #define CAN1_MB06_DATA0 0xffc034c0 /* CAN Controller 1 Mailbox 6 Data 0 Register */
  291. #define CAN1_MB06_DATA1 0xffc034c4 /* CAN Controller 1 Mailbox 6 Data 1 Register */
  292. #define CAN1_MB06_DATA2 0xffc034c8 /* CAN Controller 1 Mailbox 6 Data 2 Register */
  293. #define CAN1_MB06_DATA3 0xffc034cc /* CAN Controller 1 Mailbox 6 Data 3 Register */
  294. #define CAN1_MB06_LENGTH 0xffc034d0 /* CAN Controller 1 Mailbox 6 Length Register */
  295. #define CAN1_MB06_TIMESTAMP 0xffc034d4 /* CAN Controller 1 Mailbox 6 Timestamp Register */
  296. #define CAN1_MB06_ID0 0xffc034d8 /* CAN Controller 1 Mailbox 6 ID0 Register */
  297. #define CAN1_MB06_ID1 0xffc034dc /* CAN Controller 1 Mailbox 6 ID1 Register */
  298. #define CAN1_MB07_DATA0 0xffc034e0 /* CAN Controller 1 Mailbox 7 Data 0 Register */
  299. #define CAN1_MB07_DATA1 0xffc034e4 /* CAN Controller 1 Mailbox 7 Data 1 Register */
  300. #define CAN1_MB07_DATA2 0xffc034e8 /* CAN Controller 1 Mailbox 7 Data 2 Register */
  301. #define CAN1_MB07_DATA3 0xffc034ec /* CAN Controller 1 Mailbox 7 Data 3 Register */
  302. #define CAN1_MB07_LENGTH 0xffc034f0 /* CAN Controller 1 Mailbox 7 Length Register */
  303. #define CAN1_MB07_TIMESTAMP 0xffc034f4 /* CAN Controller 1 Mailbox 7 Timestamp Register */
  304. #define CAN1_MB07_ID0 0xffc034f8 /* CAN Controller 1 Mailbox 7 ID0 Register */
  305. #define CAN1_MB07_ID1 0xffc034fc /* CAN Controller 1 Mailbox 7 ID1 Register */
  306. #define CAN1_MB08_DATA0 0xffc03500 /* CAN Controller 1 Mailbox 8 Data 0 Register */
  307. #define CAN1_MB08_DATA1 0xffc03504 /* CAN Controller 1 Mailbox 8 Data 1 Register */
  308. #define CAN1_MB08_DATA2 0xffc03508 /* CAN Controller 1 Mailbox 8 Data 2 Register */
  309. #define CAN1_MB08_DATA3 0xffc0350c /* CAN Controller 1 Mailbox 8 Data 3 Register */
  310. #define CAN1_MB08_LENGTH 0xffc03510 /* CAN Controller 1 Mailbox 8 Length Register */
  311. #define CAN1_MB08_TIMESTAMP 0xffc03514 /* CAN Controller 1 Mailbox 8 Timestamp Register */
  312. #define CAN1_MB08_ID0 0xffc03518 /* CAN Controller 1 Mailbox 8 ID0 Register */
  313. #define CAN1_MB08_ID1 0xffc0351c /* CAN Controller 1 Mailbox 8 ID1 Register */
  314. #define CAN1_MB09_DATA0 0xffc03520 /* CAN Controller 1 Mailbox 9 Data 0 Register */
  315. #define CAN1_MB09_DATA1 0xffc03524 /* CAN Controller 1 Mailbox 9 Data 1 Register */
  316. #define CAN1_MB09_DATA2 0xffc03528 /* CAN Controller 1 Mailbox 9 Data 2 Register */
  317. #define CAN1_MB09_DATA3 0xffc0352c /* CAN Controller 1 Mailbox 9 Data 3 Register */
  318. #define CAN1_MB09_LENGTH 0xffc03530 /* CAN Controller 1 Mailbox 9 Length Register */
  319. #define CAN1_MB09_TIMESTAMP 0xffc03534 /* CAN Controller 1 Mailbox 9 Timestamp Register */
  320. #define CAN1_MB09_ID0 0xffc03538 /* CAN Controller 1 Mailbox 9 ID0 Register */
  321. #define CAN1_MB09_ID1 0xffc0353c /* CAN Controller 1 Mailbox 9 ID1 Register */
  322. #define CAN1_MB10_DATA0 0xffc03540 /* CAN Controller 1 Mailbox 10 Data 0 Register */
  323. #define CAN1_MB10_DATA1 0xffc03544 /* CAN Controller 1 Mailbox 10 Data 1 Register */
  324. #define CAN1_MB10_DATA2 0xffc03548 /* CAN Controller 1 Mailbox 10 Data 2 Register */
  325. #define CAN1_MB10_DATA3 0xffc0354c /* CAN Controller 1 Mailbox 10 Data 3 Register */
  326. #define CAN1_MB10_LENGTH 0xffc03550 /* CAN Controller 1 Mailbox 10 Length Register */
  327. #define CAN1_MB10_TIMESTAMP 0xffc03554 /* CAN Controller 1 Mailbox 10 Timestamp Register */
  328. #define CAN1_MB10_ID0 0xffc03558 /* CAN Controller 1 Mailbox 10 ID0 Register */
  329. #define CAN1_MB10_ID1 0xffc0355c /* CAN Controller 1 Mailbox 10 ID1 Register */
  330. #define CAN1_MB11_DATA0 0xffc03560 /* CAN Controller 1 Mailbox 11 Data 0 Register */
  331. #define CAN1_MB11_DATA1 0xffc03564 /* CAN Controller 1 Mailbox 11 Data 1 Register */
  332. #define CAN1_MB11_DATA2 0xffc03568 /* CAN Controller 1 Mailbox 11 Data 2 Register */
  333. #define CAN1_MB11_DATA3 0xffc0356c /* CAN Controller 1 Mailbox 11 Data 3 Register */
  334. #define CAN1_MB11_LENGTH 0xffc03570 /* CAN Controller 1 Mailbox 11 Length Register */
  335. #define CAN1_MB11_TIMESTAMP 0xffc03574 /* CAN Controller 1 Mailbox 11 Timestamp Register */
  336. #define CAN1_MB11_ID0 0xffc03578 /* CAN Controller 1 Mailbox 11 ID0 Register */
  337. #define CAN1_MB11_ID1 0xffc0357c /* CAN Controller 1 Mailbox 11 ID1 Register */
  338. #define CAN1_MB12_DATA0 0xffc03580 /* CAN Controller 1 Mailbox 12 Data 0 Register */
  339. #define CAN1_MB12_DATA1 0xffc03584 /* CAN Controller 1 Mailbox 12 Data 1 Register */
  340. #define CAN1_MB12_DATA2 0xffc03588 /* CAN Controller 1 Mailbox 12 Data 2 Register */
  341. #define CAN1_MB12_DATA3 0xffc0358c /* CAN Controller 1 Mailbox 12 Data 3 Register */
  342. #define CAN1_MB12_LENGTH 0xffc03590 /* CAN Controller 1 Mailbox 12 Length Register */
  343. #define CAN1_MB12_TIMESTAMP 0xffc03594 /* CAN Controller 1 Mailbox 12 Timestamp Register */
  344. #define CAN1_MB12_ID0 0xffc03598 /* CAN Controller 1 Mailbox 12 ID0 Register */
  345. #define CAN1_MB12_ID1 0xffc0359c /* CAN Controller 1 Mailbox 12 ID1 Register */
  346. #define CAN1_MB13_DATA0 0xffc035a0 /* CAN Controller 1 Mailbox 13 Data 0 Register */
  347. #define CAN1_MB13_DATA1 0xffc035a4 /* CAN Controller 1 Mailbox 13 Data 1 Register */
  348. #define CAN1_MB13_DATA2 0xffc035a8 /* CAN Controller 1 Mailbox 13 Data 2 Register */
  349. #define CAN1_MB13_DATA3 0xffc035ac /* CAN Controller 1 Mailbox 13 Data 3 Register */
  350. #define CAN1_MB13_LENGTH 0xffc035b0 /* CAN Controller 1 Mailbox 13 Length Register */
  351. #define CAN1_MB13_TIMESTAMP 0xffc035b4 /* CAN Controller 1 Mailbox 13 Timestamp Register */
  352. #define CAN1_MB13_ID0 0xffc035b8 /* CAN Controller 1 Mailbox 13 ID0 Register */
  353. #define CAN1_MB13_ID1 0xffc035bc /* CAN Controller 1 Mailbox 13 ID1 Register */
  354. #define CAN1_MB14_DATA0 0xffc035c0 /* CAN Controller 1 Mailbox 14 Data 0 Register */
  355. #define CAN1_MB14_DATA1 0xffc035c4 /* CAN Controller 1 Mailbox 14 Data 1 Register */
  356. #define CAN1_MB14_DATA2 0xffc035c8 /* CAN Controller 1 Mailbox 14 Data 2 Register */
  357. #define CAN1_MB14_DATA3 0xffc035cc /* CAN Controller 1 Mailbox 14 Data 3 Register */
  358. #define CAN1_MB14_LENGTH 0xffc035d0 /* CAN Controller 1 Mailbox 14 Length Register */
  359. #define CAN1_MB14_TIMESTAMP 0xffc035d4 /* CAN Controller 1 Mailbox 14 Timestamp Register */
  360. #define CAN1_MB14_ID0 0xffc035d8 /* CAN Controller 1 Mailbox 14 ID0 Register */
  361. #define CAN1_MB14_ID1 0xffc035dc /* CAN Controller 1 Mailbox 14 ID1 Register */
  362. #define CAN1_MB15_DATA0 0xffc035e0 /* CAN Controller 1 Mailbox 15 Data 0 Register */
  363. #define CAN1_MB15_DATA1 0xffc035e4 /* CAN Controller 1 Mailbox 15 Data 1 Register */
  364. #define CAN1_MB15_DATA2 0xffc035e8 /* CAN Controller 1 Mailbox 15 Data 2 Register */
  365. #define CAN1_MB15_DATA3 0xffc035ec /* CAN Controller 1 Mailbox 15 Data 3 Register */
  366. #define CAN1_MB15_LENGTH 0xffc035f0 /* CAN Controller 1 Mailbox 15 Length Register */
  367. #define CAN1_MB15_TIMESTAMP 0xffc035f4 /* CAN Controller 1 Mailbox 15 Timestamp Register */
  368. #define CAN1_MB15_ID0 0xffc035f8 /* CAN Controller 1 Mailbox 15 ID0 Register */
  369. #define CAN1_MB15_ID1 0xffc035fc /* CAN Controller 1 Mailbox 15 ID1 Register */
  370. /* CAN Controller 1 Mailbox Data Registers */
  371. #define CAN1_MB16_DATA0 0xffc03600 /* CAN Controller 1 Mailbox 16 Data 0 Register */
  372. #define CAN1_MB16_DATA1 0xffc03604 /* CAN Controller 1 Mailbox 16 Data 1 Register */
  373. #define CAN1_MB16_DATA2 0xffc03608 /* CAN Controller 1 Mailbox 16 Data 2 Register */
  374. #define CAN1_MB16_DATA3 0xffc0360c /* CAN Controller 1 Mailbox 16 Data 3 Register */
  375. #define CAN1_MB16_LENGTH 0xffc03610 /* CAN Controller 1 Mailbox 16 Length Register */
  376. #define CAN1_MB16_TIMESTAMP 0xffc03614 /* CAN Controller 1 Mailbox 16 Timestamp Register */
  377. #define CAN1_MB16_ID0 0xffc03618 /* CAN Controller 1 Mailbox 16 ID0 Register */
  378. #define CAN1_MB16_ID1 0xffc0361c /* CAN Controller 1 Mailbox 16 ID1 Register */
  379. #define CAN1_MB17_DATA0 0xffc03620 /* CAN Controller 1 Mailbox 17 Data 0 Register */
  380. #define CAN1_MB17_DATA1 0xffc03624 /* CAN Controller 1 Mailbox 17 Data 1 Register */
  381. #define CAN1_MB17_DATA2 0xffc03628 /* CAN Controller 1 Mailbox 17 Data 2 Register */
  382. #define CAN1_MB17_DATA3 0xffc0362c /* CAN Controller 1 Mailbox 17 Data 3 Register */
  383. #define CAN1_MB17_LENGTH 0xffc03630 /* CAN Controller 1 Mailbox 17 Length Register */
  384. #define CAN1_MB17_TIMESTAMP 0xffc03634 /* CAN Controller 1 Mailbox 17 Timestamp Register */
  385. #define CAN1_MB17_ID0 0xffc03638 /* CAN Controller 1 Mailbox 17 ID0 Register */
  386. #define CAN1_MB17_ID1 0xffc0363c /* CAN Controller 1 Mailbox 17 ID1 Register */
  387. #define CAN1_MB18_DATA0 0xffc03640 /* CAN Controller 1 Mailbox 18 Data 0 Register */
  388. #define CAN1_MB18_DATA1 0xffc03644 /* CAN Controller 1 Mailbox 18 Data 1 Register */
  389. #define CAN1_MB18_DATA2 0xffc03648 /* CAN Controller 1 Mailbox 18 Data 2 Register */
  390. #define CAN1_MB18_DATA3 0xffc0364c /* CAN Controller 1 Mailbox 18 Data 3 Register */
  391. #define CAN1_MB18_LENGTH 0xffc03650 /* CAN Controller 1 Mailbox 18 Length Register */
  392. #define CAN1_MB18_TIMESTAMP 0xffc03654 /* CAN Controller 1 Mailbox 18 Timestamp Register */
  393. #define CAN1_MB18_ID0 0xffc03658 /* CAN Controller 1 Mailbox 18 ID0 Register */
  394. #define CAN1_MB18_ID1 0xffc0365c /* CAN Controller 1 Mailbox 18 ID1 Register */
  395. #define CAN1_MB19_DATA0 0xffc03660 /* CAN Controller 1 Mailbox 19 Data 0 Register */
  396. #define CAN1_MB19_DATA1 0xffc03664 /* CAN Controller 1 Mailbox 19 Data 1 Register */
  397. #define CAN1_MB19_DATA2 0xffc03668 /* CAN Controller 1 Mailbox 19 Data 2 Register */
  398. #define CAN1_MB19_DATA3 0xffc0366c /* CAN Controller 1 Mailbox 19 Data 3 Register */
  399. #define CAN1_MB19_LENGTH 0xffc03670 /* CAN Controller 1 Mailbox 19 Length Register */
  400. #define CAN1_MB19_TIMESTAMP 0xffc03674 /* CAN Controller 1 Mailbox 19 Timestamp Register */
  401. #define CAN1_MB19_ID0 0xffc03678 /* CAN Controller 1 Mailbox 19 ID0 Register */
  402. #define CAN1_MB19_ID1 0xffc0367c /* CAN Controller 1 Mailbox 19 ID1 Register */
  403. #define CAN1_MB20_DATA0 0xffc03680 /* CAN Controller 1 Mailbox 20 Data 0 Register */
  404. #define CAN1_MB20_DATA1 0xffc03684 /* CAN Controller 1 Mailbox 20 Data 1 Register */
  405. #define CAN1_MB20_DATA2 0xffc03688 /* CAN Controller 1 Mailbox 20 Data 2 Register */
  406. #define CAN1_MB20_DATA3 0xffc0368c /* CAN Controller 1 Mailbox 20 Data 3 Register */
  407. #define CAN1_MB20_LENGTH 0xffc03690 /* CAN Controller 1 Mailbox 20 Length Register */
  408. #define CAN1_MB20_TIMESTAMP 0xffc03694 /* CAN Controller 1 Mailbox 20 Timestamp Register */
  409. #define CAN1_MB20_ID0 0xffc03698 /* CAN Controller 1 Mailbox 20 ID0 Register */
  410. #define CAN1_MB20_ID1 0xffc0369c /* CAN Controller 1 Mailbox 20 ID1 Register */
  411. #define CAN1_MB21_DATA0 0xffc036a0 /* CAN Controller 1 Mailbox 21 Data 0 Register */
  412. #define CAN1_MB21_DATA1 0xffc036a4 /* CAN Controller 1 Mailbox 21 Data 1 Register */
  413. #define CAN1_MB21_DATA2 0xffc036a8 /* CAN Controller 1 Mailbox 21 Data 2 Register */
  414. #define CAN1_MB21_DATA3 0xffc036ac /* CAN Controller 1 Mailbox 21 Data 3 Register */
  415. #define CAN1_MB21_LENGTH 0xffc036b0 /* CAN Controller 1 Mailbox 21 Length Register */
  416. #define CAN1_MB21_TIMESTAMP 0xffc036b4 /* CAN Controller 1 Mailbox 21 Timestamp Register */
  417. #define CAN1_MB21_ID0 0xffc036b8 /* CAN Controller 1 Mailbox 21 ID0 Register */
  418. #define CAN1_MB21_ID1 0xffc036bc /* CAN Controller 1 Mailbox 21 ID1 Register */
  419. #define CAN1_MB22_DATA0 0xffc036c0 /* CAN Controller 1 Mailbox 22 Data 0 Register */
  420. #define CAN1_MB22_DATA1 0xffc036c4 /* CAN Controller 1 Mailbox 22 Data 1 Register */
  421. #define CAN1_MB22_DATA2 0xffc036c8 /* CAN Controller 1 Mailbox 22 Data 2 Register */
  422. #define CAN1_MB22_DATA3 0xffc036cc /* CAN Controller 1 Mailbox 22 Data 3 Register */
  423. #define CAN1_MB22_LENGTH 0xffc036d0 /* CAN Controller 1 Mailbox 22 Length Register */
  424. #define CAN1_MB22_TIMESTAMP 0xffc036d4 /* CAN Controller 1 Mailbox 22 Timestamp Register */
  425. #define CAN1_MB22_ID0 0xffc036d8 /* CAN Controller 1 Mailbox 22 ID0 Register */
  426. #define CAN1_MB22_ID1 0xffc036dc /* CAN Controller 1 Mailbox 22 ID1 Register */
  427. #define CAN1_MB23_DATA0 0xffc036e0 /* CAN Controller 1 Mailbox 23 Data 0 Register */
  428. #define CAN1_MB23_DATA1 0xffc036e4 /* CAN Controller 1 Mailbox 23 Data 1 Register */
  429. #define CAN1_MB23_DATA2 0xffc036e8 /* CAN Controller 1 Mailbox 23 Data 2 Register */
  430. #define CAN1_MB23_DATA3 0xffc036ec /* CAN Controller 1 Mailbox 23 Data 3 Register */
  431. #define CAN1_MB23_LENGTH 0xffc036f0 /* CAN Controller 1 Mailbox 23 Length Register */
  432. #define CAN1_MB23_TIMESTAMP 0xffc036f4 /* CAN Controller 1 Mailbox 23 Timestamp Register */
  433. #define CAN1_MB23_ID0 0xffc036f8 /* CAN Controller 1 Mailbox 23 ID0 Register */
  434. #define CAN1_MB23_ID1 0xffc036fc /* CAN Controller 1 Mailbox 23 ID1 Register */
  435. #define CAN1_MB24_DATA0 0xffc03700 /* CAN Controller 1 Mailbox 24 Data 0 Register */
  436. #define CAN1_MB24_DATA1 0xffc03704 /* CAN Controller 1 Mailbox 24 Data 1 Register */
  437. #define CAN1_MB24_DATA2 0xffc03708 /* CAN Controller 1 Mailbox 24 Data 2 Register */
  438. #define CAN1_MB24_DATA3 0xffc0370c /* CAN Controller 1 Mailbox 24 Data 3 Register */
  439. #define CAN1_MB24_LENGTH 0xffc03710 /* CAN Controller 1 Mailbox 24 Length Register */
  440. #define CAN1_MB24_TIMESTAMP 0xffc03714 /* CAN Controller 1 Mailbox 24 Timestamp Register */
  441. #define CAN1_MB24_ID0 0xffc03718 /* CAN Controller 1 Mailbox 24 ID0 Register */
  442. #define CAN1_MB24_ID1 0xffc0371c /* CAN Controller 1 Mailbox 24 ID1 Register */
  443. #define CAN1_MB25_DATA0 0xffc03720 /* CAN Controller 1 Mailbox 25 Data 0 Register */
  444. #define CAN1_MB25_DATA1 0xffc03724 /* CAN Controller 1 Mailbox 25 Data 1 Register */
  445. #define CAN1_MB25_DATA2 0xffc03728 /* CAN Controller 1 Mailbox 25 Data 2 Register */
  446. #define CAN1_MB25_DATA3 0xffc0372c /* CAN Controller 1 Mailbox 25 Data 3 Register */
  447. #define CAN1_MB25_LENGTH 0xffc03730 /* CAN Controller 1 Mailbox 25 Length Register */
  448. #define CAN1_MB25_TIMESTAMP 0xffc03734 /* CAN Controller 1 Mailbox 25 Timestamp Register */
  449. #define CAN1_MB25_ID0 0xffc03738 /* CAN Controller 1 Mailbox 25 ID0 Register */
  450. #define CAN1_MB25_ID1 0xffc0373c /* CAN Controller 1 Mailbox 25 ID1 Register */
  451. #define CAN1_MB26_DATA0 0xffc03740 /* CAN Controller 1 Mailbox 26 Data 0 Register */
  452. #define CAN1_MB26_DATA1 0xffc03744 /* CAN Controller 1 Mailbox 26 Data 1 Register */
  453. #define CAN1_MB26_DATA2 0xffc03748 /* CAN Controller 1 Mailbox 26 Data 2 Register */
  454. #define CAN1_MB26_DATA3 0xffc0374c /* CAN Controller 1 Mailbox 26 Data 3 Register */
  455. #define CAN1_MB26_LENGTH 0xffc03750 /* CAN Controller 1 Mailbox 26 Length Register */
  456. #define CAN1_MB26_TIMESTAMP 0xffc03754 /* CAN Controller 1 Mailbox 26 Timestamp Register */
  457. #define CAN1_MB26_ID0 0xffc03758 /* CAN Controller 1 Mailbox 26 ID0 Register */
  458. #define CAN1_MB26_ID1 0xffc0375c /* CAN Controller 1 Mailbox 26 ID1 Register */
  459. #define CAN1_MB27_DATA0 0xffc03760 /* CAN Controller 1 Mailbox 27 Data 0 Register */
  460. #define CAN1_MB27_DATA1 0xffc03764 /* CAN Controller 1 Mailbox 27 Data 1 Register */
  461. #define CAN1_MB27_DATA2 0xffc03768 /* CAN Controller 1 Mailbox 27 Data 2 Register */
  462. #define CAN1_MB27_DATA3 0xffc0376c /* CAN Controller 1 Mailbox 27 Data 3 Register */
  463. #define CAN1_MB27_LENGTH 0xffc03770 /* CAN Controller 1 Mailbox 27 Length Register */
  464. #define CAN1_MB27_TIMESTAMP 0xffc03774 /* CAN Controller 1 Mailbox 27 Timestamp Register */
  465. #define CAN1_MB27_ID0 0xffc03778 /* CAN Controller 1 Mailbox 27 ID0 Register */
  466. #define CAN1_MB27_ID1 0xffc0377c /* CAN Controller 1 Mailbox 27 ID1 Register */
  467. #define CAN1_MB28_DATA0 0xffc03780 /* CAN Controller 1 Mailbox 28 Data 0 Register */
  468. #define CAN1_MB28_DATA1 0xffc03784 /* CAN Controller 1 Mailbox 28 Data 1 Register */
  469. #define CAN1_MB28_DATA2 0xffc03788 /* CAN Controller 1 Mailbox 28 Data 2 Register */
  470. #define CAN1_MB28_DATA3 0xffc0378c /* CAN Controller 1 Mailbox 28 Data 3 Register */
  471. #define CAN1_MB28_LENGTH 0xffc03790 /* CAN Controller 1 Mailbox 28 Length Register */
  472. #define CAN1_MB28_TIMESTAMP 0xffc03794 /* CAN Controller 1 Mailbox 28 Timestamp Register */
  473. #define CAN1_MB28_ID0 0xffc03798 /* CAN Controller 1 Mailbox 28 ID0 Register */
  474. #define CAN1_MB28_ID1 0xffc0379c /* CAN Controller 1 Mailbox 28 ID1 Register */
  475. #define CAN1_MB29_DATA0 0xffc037a0 /* CAN Controller 1 Mailbox 29 Data 0 Register */
  476. #define CAN1_MB29_DATA1 0xffc037a4 /* CAN Controller 1 Mailbox 29 Data 1 Register */
  477. #define CAN1_MB29_DATA2 0xffc037a8 /* CAN Controller 1 Mailbox 29 Data 2 Register */
  478. #define CAN1_MB29_DATA3 0xffc037ac /* CAN Controller 1 Mailbox 29 Data 3 Register */
  479. #define CAN1_MB29_LENGTH 0xffc037b0 /* CAN Controller 1 Mailbox 29 Length Register */
  480. #define CAN1_MB29_TIMESTAMP 0xffc037b4 /* CAN Controller 1 Mailbox 29 Timestamp Register */
  481. #define CAN1_MB29_ID0 0xffc037b8 /* CAN Controller 1 Mailbox 29 ID0 Register */
  482. #define CAN1_MB29_ID1 0xffc037bc /* CAN Controller 1 Mailbox 29 ID1 Register */
  483. #define CAN1_MB30_DATA0 0xffc037c0 /* CAN Controller 1 Mailbox 30 Data 0 Register */
  484. #define CAN1_MB30_DATA1 0xffc037c4 /* CAN Controller 1 Mailbox 30 Data 1 Register */
  485. #define CAN1_MB30_DATA2 0xffc037c8 /* CAN Controller 1 Mailbox 30 Data 2 Register */
  486. #define CAN1_MB30_DATA3 0xffc037cc /* CAN Controller 1 Mailbox 30 Data 3 Register */
  487. #define CAN1_MB30_LENGTH 0xffc037d0 /* CAN Controller 1 Mailbox 30 Length Register */
  488. #define CAN1_MB30_TIMESTAMP 0xffc037d4 /* CAN Controller 1 Mailbox 30 Timestamp Register */
  489. #define CAN1_MB30_ID0 0xffc037d8 /* CAN Controller 1 Mailbox 30 ID0 Register */
  490. #define CAN1_MB30_ID1 0xffc037dc /* CAN Controller 1 Mailbox 30 ID1 Register */
  491. #define CAN1_MB31_DATA0 0xffc037e0 /* CAN Controller 1 Mailbox 31 Data 0 Register */
  492. #define CAN1_MB31_DATA1 0xffc037e4 /* CAN Controller 1 Mailbox 31 Data 1 Register */
  493. #define CAN1_MB31_DATA2 0xffc037e8 /* CAN Controller 1 Mailbox 31 Data 2 Register */
  494. #define CAN1_MB31_DATA3 0xffc037ec /* CAN Controller 1 Mailbox 31 Data 3 Register */
  495. #define CAN1_MB31_LENGTH 0xffc037f0 /* CAN Controller 1 Mailbox 31 Length Register */
  496. #define CAN1_MB31_TIMESTAMP 0xffc037f4 /* CAN Controller 1 Mailbox 31 Timestamp Register */
  497. #define CAN1_MB31_ID0 0xffc037f8 /* CAN Controller 1 Mailbox 31 ID0 Register */
  498. #define CAN1_MB31_ID1 0xffc037fc /* CAN Controller 1 Mailbox 31 ID1 Register */
  499. /* ATAPI Registers */
  500. #define ATAPI_CONTROL 0xffc03800 /* ATAPI Control Register */
  501. #define ATAPI_STATUS 0xffc03804 /* ATAPI Status Register */
  502. #define ATAPI_DEV_ADDR 0xffc03808 /* ATAPI Device Register Address */
  503. #define ATAPI_DEV_TXBUF 0xffc0380c /* ATAPI Device Register Write Data */
  504. #define ATAPI_DEV_RXBUF 0xffc03810 /* ATAPI Device Register Read Data */
  505. #define ATAPI_INT_MASK 0xffc03814 /* ATAPI Interrupt Mask Register */
  506. #define ATAPI_INT_STATUS 0xffc03818 /* ATAPI Interrupt Status Register */
  507. #define ATAPI_XFER_LEN 0xffc0381c /* ATAPI Length of Transfer */
  508. #define ATAPI_LINE_STATUS 0xffc03820 /* ATAPI Line Status */
  509. #define ATAPI_SM_STATE 0xffc03824 /* ATAPI State Machine Status */
  510. #define ATAPI_TERMINATE 0xffc03828 /* ATAPI Host Terminate */
  511. #define ATAPI_PIO_TFRCNT 0xffc0382c /* ATAPI PIO mode transfer count */
  512. #define ATAPI_DMA_TFRCNT 0xffc03830 /* ATAPI DMA mode transfer count */
  513. #define ATAPI_UMAIN_TFRCNT 0xffc03834 /* ATAPI UDMAIN transfer count */
  514. #define ATAPI_UDMAOUT_TFRCNT 0xffc03838 /* ATAPI UDMAOUT transfer count */
  515. #define ATAPI_REG_TIM_0 0xffc03840 /* ATAPI Register Transfer Timing 0 */
  516. #define ATAPI_PIO_TIM_0 0xffc03844 /* ATAPI PIO Timing 0 Register */
  517. #define ATAPI_PIO_TIM_1 0xffc03848 /* ATAPI PIO Timing 1 Register */
  518. #define ATAPI_MULTI_TIM_0 0xffc03850 /* ATAPI Multi-DMA Timing 0 Register */
  519. #define ATAPI_MULTI_TIM_1 0xffc03854 /* ATAPI Multi-DMA Timing 1 Register */
  520. #define ATAPI_MULTI_TIM_2 0xffc03858 /* ATAPI Multi-DMA Timing 2 Register */
  521. #define ATAPI_ULTRA_TIM_0 0xffc03860 /* ATAPI Ultra-DMA Timing 0 Register */
  522. #define ATAPI_ULTRA_TIM_1 0xffc03864 /* ATAPI Ultra-DMA Timing 1 Register */
  523. #define ATAPI_ULTRA_TIM_2 0xffc03868 /* ATAPI Ultra-DMA Timing 2 Register */
  524. #define ATAPI_ULTRA_TIM_3 0xffc0386c /* ATAPI Ultra-DMA Timing 3 Register */
  525. /* SDH Registers */
  526. #define SDH_PWR_CTL 0xffc03900 /* SDH Power Control */
  527. #define SDH_CLK_CTL 0xffc03904 /* SDH Clock Control */
  528. #define SDH_ARGUMENT 0xffc03908 /* SDH Argument */
  529. #define SDH_COMMAND 0xffc0390c /* SDH Command */
  530. #define SDH_RESP_CMD 0xffc03910 /* SDH Response Command */
  531. #define SDH_RESPONSE0 0xffc03914 /* SDH Response0 */
  532. #define SDH_RESPONSE1 0xffc03918 /* SDH Response1 */
  533. #define SDH_RESPONSE2 0xffc0391c /* SDH Response2 */
  534. #define SDH_RESPONSE3 0xffc03920 /* SDH Response3 */
  535. #define SDH_DATA_TIMER 0xffc03924 /* SDH Data Timer */
  536. #define SDH_DATA_LGTH 0xffc03928 /* SDH Data Length */
  537. #define SDH_DATA_CTL 0xffc0392c /* SDH Data Control */
  538. #define SDH_DATA_CNT 0xffc03930 /* SDH Data Counter */
  539. #define SDH_STATUS 0xffc03934 /* SDH Status */
  540. #define SDH_STATUS_CLR 0xffc03938 /* SDH Status Clear */
  541. #define SDH_MASK0 0xffc0393c /* SDH Interrupt0 Mask */
  542. #define SDH_MASK1 0xffc03940 /* SDH Interrupt1 Mask */
  543. #define SDH_FIFO_CNT 0xffc03948 /* SDH FIFO Counter */
  544. #define SDH_FIFO 0xffc03980 /* SDH Data FIFO */
  545. #define SDH_E_STATUS 0xffc039c0 /* SDH Exception Status */
  546. #define SDH_E_MASK 0xffc039c4 /* SDH Exception Mask */
  547. #define SDH_CFG 0xffc039c8 /* SDH Configuration */
  548. #define SDH_RD_WAIT_EN 0xffc039cc /* SDH Read Wait Enable */
  549. #define SDH_PID0 0xffc039d0 /* SDH Peripheral Identification0 */
  550. #define SDH_PID1 0xffc039d4 /* SDH Peripheral Identification1 */
  551. #define SDH_PID2 0xffc039d8 /* SDH Peripheral Identification2 */
  552. #define SDH_PID3 0xffc039dc /* SDH Peripheral Identification3 */
  553. #define SDH_PID4 0xffc039e0 /* SDH Peripheral Identification4 */
  554. #define SDH_PID5 0xffc039e4 /* SDH Peripheral Identification5 */
  555. #define SDH_PID6 0xffc039e8 /* SDH Peripheral Identification6 */
  556. #define SDH_PID7 0xffc039ec /* SDH Peripheral Identification7 */
  557. /* HOST Port Registers */
  558. #define HOST_CONTROL 0xffc03a00 /* HOST Control Register */
  559. #define HOST_STATUS 0xffc03a04 /* HOST Status Register */
  560. #define HOST_TIMEOUT 0xffc03a08 /* HOST Acknowledge Mode Timeout Register */
  561. /* USB Control Registers */
  562. #define USB_FADDR 0xffc03c00 /* Function address register */
  563. #define USB_POWER 0xffc03c04 /* Power management register */
  564. #define USB_INTRTX 0xffc03c08 /* Interrupt register for endpoint 0 and Tx endpoint 1 to 7 */
  565. #define USB_INTRRX 0xffc03c0c /* Interrupt register for Rx endpoints 1 to 7 */
  566. #define USB_INTRTXE 0xffc03c10 /* Interrupt enable register for IntrTx */
  567. #define USB_INTRRXE 0xffc03c14 /* Interrupt enable register for IntrRx */
  568. #define USB_INTRUSB 0xffc03c18 /* Interrupt register for common USB interrupts */
  569. #define USB_INTRUSBE 0xffc03c1c /* Interrupt enable register for IntrUSB */
  570. #define USB_FRAME 0xffc03c20 /* USB frame number */
  571. #define USB_INDEX 0xffc03c24 /* Index register for selecting the indexed endpoint registers */
  572. #define USB_TESTMODE 0xffc03c28 /* Enabled USB 20 test modes */
  573. #define USB_GLOBINTR 0xffc03c2c /* Global Interrupt Mask register and Wakeup Exception Interrupt */
  574. #define USB_GLOBAL_CTL 0xffc03c30 /* Global Clock Control for the core */
  575. /* USB Packet Control Registers */
  576. #define USB_TX_MAX_PACKET 0xffc03c40 /* Maximum packet size for Host Tx endpoint */
  577. #define USB_CSR0 0xffc03c44 /* Control Status register for endpoint 0 and Control Status register for Host Tx endpoint */
  578. #define USB_TXCSR 0xffc03c44 /* Control Status register for endpoint 0 and Control Status register for Host Tx endpoint */
  579. #define USB_RX_MAX_PACKET 0xffc03c48 /* Maximum packet size for Host Rx endpoint */
  580. #define USB_RXCSR 0xffc03c4c /* Control Status register for Host Rx endpoint */
  581. #define USB_COUNT0 0xffc03c50 /* Number of bytes received in endpoint 0 FIFO and Number of bytes received in Host Tx endpoint */
  582. #define USB_RXCOUNT 0xffc03c50 /* Number of bytes received in endpoint 0 FIFO and Number of bytes received in Host Tx endpoint */
  583. #define USB_TXTYPE 0xffc03c54 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint */
  584. #define USB_NAKLIMIT0 0xffc03c58 /* Sets the NAK response timeout on Endpoint 0 and on Bulk transfers for Host Tx endpoint */
  585. #define USB_TXINTERVAL 0xffc03c58 /* Sets the NAK response timeout on Endpoint 0 and on Bulk transfers for Host Tx endpoint */
  586. #define USB_RXTYPE 0xffc03c5c /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint */
  587. #define USB_RXINTERVAL 0xffc03c60 /* Sets the polling interval for Interrupt and Isochronous transfers or the NAK response timeout on Bulk transfers */
  588. #define USB_TXCOUNT 0xffc03c68 /* Number of bytes to be written to the selected endpoint Tx FIFO */
  589. /* USB Endpoint FIFO Registers */
  590. #define USB_EP0_FIFO 0xffc03c80 /* Endpoint 0 FIFO */
  591. #define USB_EP1_FIFO 0xffc03c88 /* Endpoint 1 FIFO */
  592. #define USB_EP2_FIFO 0xffc03c90 /* Endpoint 2 FIFO */
  593. #define USB_EP3_FIFO 0xffc03c98 /* Endpoint 3 FIFO */
  594. #define USB_EP4_FIFO 0xffc03ca0 /* Endpoint 4 FIFO */
  595. #define USB_EP5_FIFO 0xffc03ca8 /* Endpoint 5 FIFO */
  596. #define USB_EP6_FIFO 0xffc03cb0 /* Endpoint 6 FIFO */
  597. #define USB_EP7_FIFO 0xffc03cb8 /* Endpoint 7 FIFO */
  598. /* USB OTG Control Registers */
  599. #define USB_OTG_DEV_CTL 0xffc03d00 /* OTG Device Control Register */
  600. #define USB_OTG_VBUS_IRQ 0xffc03d04 /* OTG VBUS Control Interrupts */
  601. #define USB_OTG_VBUS_MASK 0xffc03d08 /* VBUS Control Interrupt Enable */
  602. /* USB Phy Control Registers */
  603. #define USB_LINKINFO 0xffc03d48 /* Enables programming of some PHY-side delays */
  604. #define USB_VPLEN 0xffc03d4c /* Determines duration of VBUS pulse for VBUS charging */
  605. #define USB_HS_EOF1 0xffc03d50 /* Time buffer for High-Speed transactions */
  606. #define USB_FS_EOF1 0xffc03d54 /* Time buffer for Full-Speed transactions */
  607. #define USB_LS_EOF1 0xffc03d58 /* Time buffer for Low-Speed transactions */
  608. /* (APHY_CNTRL is for ADI usage only) */
  609. #define USB_APHY_CNTRL 0xffc03de0 /* Register that increases visibility of Analog PHY */
  610. /* (APHY_CALIB is for ADI usage only) */
  611. #define USB_APHY_CALIB 0xffc03de4 /* Register used to set some calibration values */
  612. #define USB_APHY_CNTRL2 0xffc03de8 /* Register used to prevent re-enumeration once Moab goes into hibernate mode */
  613. /* (PHY_TEST is for ADI usage only) */
  614. #define USB_PHY_TEST 0xffc03dec /* Used for reducing simulation time and simplifies FIFO testability */
  615. #define USB_PLLOSC_CTRL 0xffc03df0 /* Used to program different parameters for USB PLL and Oscillator */
  616. #define USB_SRP_CLKDIV 0xffc03df4 /* Used to program clock divide value for the clock fed to the SRP detection logic */
  617. /* USB Endpoint 0 Control Registers */
  618. #define USB_EP_NI0_TXMAXP 0xffc03e00 /* Maximum packet size for Host Tx endpoint0 */
  619. #define USB_EP_NI0_TXCSR 0xffc03e04 /* Control Status register for endpoint 0 */
  620. #define USB_EP_NI0_RXMAXP 0xffc03e08 /* Maximum packet size for Host Rx endpoint0 */
  621. #define USB_EP_NI0_RXCSR 0xffc03e0c /* Control Status register for Host Rx endpoint0 */
  622. #define USB_EP_NI0_RXCOUNT 0xffc03e10 /* Number of bytes received in endpoint 0 FIFO */
  623. #define USB_EP_NI0_TXTYPE 0xffc03e14 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint0 */
  624. #define USB_EP_NI0_TXINTERVAL 0xffc03e18 /* Sets the NAK response timeout on Endpoint 0 */
  625. #define USB_EP_NI0_RXTYPE 0xffc03e1c /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint0 */
  626. #define USB_EP_NI0_RXINTERVAL 0xffc03e20 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint0 */
  627. /* USB Endpoint 1 Control Registers */
  628. #define USB_EP_NI0_TXCOUNT 0xffc03e28 /* Number of bytes to be written to the endpoint0 Tx FIFO */
  629. #define USB_EP_NI1_TXMAXP 0xffc03e40 /* Maximum packet size for Host Tx endpoint1 */
  630. #define USB_EP_NI1_TXCSR 0xffc03e44 /* Control Status register for endpoint1 */
  631. #define USB_EP_NI1_RXMAXP 0xffc03e48 /* Maximum packet size for Host Rx endpoint1 */
  632. #define USB_EP_NI1_RXCSR 0xffc03e4c /* Control Status register for Host Rx endpoint1 */
  633. #define USB_EP_NI1_RXCOUNT 0xffc03e50 /* Number of bytes received in endpoint1 FIFO */
  634. #define USB_EP_NI1_TXTYPE 0xffc03e54 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint1 */
  635. #define USB_EP_NI1_TXINTERVAL 0xffc03e58 /* Sets the NAK response timeout on Endpoint1 */
  636. #define USB_EP_NI1_RXTYPE 0xffc03e5c /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint1 */
  637. #define USB_EP_NI1_RXINTERVAL 0xffc03e60 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint1 */
  638. /* USB Endpoint 2 Control Registers */
  639. #define USB_EP_NI1_TXCOUNT 0xffc03e68 /* Number of bytes to be written to the+H102 endpoint1 Tx FIFO */
  640. #define USB_EP_NI2_TXMAXP 0xffc03e80 /* Maximum packet size for Host Tx endpoint2 */
  641. #define USB_EP_NI2_TXCSR 0xffc03e84 /* Control Status register for endpoint2 */
  642. #define USB_EP_NI2_RXMAXP 0xffc03e88 /* Maximum packet size for Host Rx endpoint2 */
  643. #define USB_EP_NI2_RXCSR 0xffc03e8c /* Control Status register for Host Rx endpoint2 */
  644. #define USB_EP_NI2_RXCOUNT 0xffc03e90 /* Number of bytes received in endpoint2 FIFO */
  645. #define USB_EP_NI2_TXTYPE 0xffc03e94 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint2 */
  646. #define USB_EP_NI2_TXINTERVAL 0xffc03e98 /* Sets the NAK response timeout on Endpoint2 */
  647. #define USB_EP_NI2_RXTYPE 0xffc03e9c /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint2 */
  648. #define USB_EP_NI2_RXINTERVAL 0xffc03ea0 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint2 */
  649. /* USB Endpoint 3 Control Registers */
  650. #define USB_EP_NI2_TXCOUNT 0xffc03ea8 /* Number of bytes to be written to the endpoint2 Tx FIFO */
  651. #define USB_EP_NI3_TXMAXP 0xffc03ec0 /* Maximum packet size for Host Tx endpoint3 */
  652. #define USB_EP_NI3_TXCSR 0xffc03ec4 /* Control Status register for endpoint3 */
  653. #define USB_EP_NI3_RXMAXP 0xffc03ec8 /* Maximum packet size for Host Rx endpoint3 */
  654. #define USB_EP_NI3_RXCSR 0xffc03ecc /* Control Status register for Host Rx endpoint3 */
  655. #define USB_EP_NI3_RXCOUNT 0xffc03ed0 /* Number of bytes received in endpoint3 FIFO */
  656. #define USB_EP_NI3_TXTYPE 0xffc03ed4 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint3 */
  657. #define USB_EP_NI3_TXINTERVAL 0xffc03ed8 /* Sets the NAK response timeout on Endpoint3 */
  658. #define USB_EP_NI3_RXTYPE 0xffc03edc /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint3 */
  659. #define USB_EP_NI3_RXINTERVAL 0xffc03ee0 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint3 */
  660. /* USB Endpoint 4 Control Registers */
  661. #define USB_EP_NI3_TXCOUNT 0xffc03ee8 /* Number of bytes to be written to the H124endpoint3 Tx FIFO */
  662. #define USB_EP_NI4_TXMAXP 0xffc03f00 /* Maximum packet size for Host Tx endpoint4 */
  663. #define USB_EP_NI4_TXCSR 0xffc03f04 /* Control Status register for endpoint4 */
  664. #define USB_EP_NI4_RXMAXP 0xffc03f08 /* Maximum packet size for Host Rx endpoint4 */
  665. #define USB_EP_NI4_RXCSR 0xffc03f0c /* Control Status register for Host Rx endpoint4 */
  666. #define USB_EP_NI4_RXCOUNT 0xffc03f10 /* Number of bytes received in endpoint4 FIFO */
  667. #define USB_EP_NI4_TXTYPE 0xffc03f14 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint4 */
  668. #define USB_EP_NI4_TXINTERVAL 0xffc03f18 /* Sets the NAK response timeout on Endpoint4 */
  669. #define USB_EP_NI4_RXTYPE 0xffc03f1c /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint4 */
  670. #define USB_EP_NI4_RXINTERVAL 0xffc03f20 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint4 */
  671. /* USB Endpoint 5 Control Registers */
  672. #define USB_EP_NI4_TXCOUNT 0xffc03f28 /* Number of bytes to be written to the endpoint4 Tx FIFO */
  673. #define USB_EP_NI5_TXMAXP 0xffc03f40 /* Maximum packet size for Host Tx endpoint5 */
  674. #define USB_EP_NI5_TXCSR 0xffc03f44 /* Control Status register for endpoint5 */
  675. #define USB_EP_NI5_RXMAXP 0xffc03f48 /* Maximum packet size for Host Rx endpoint5 */
  676. #define USB_EP_NI5_RXCSR 0xffc03f4c /* Control Status register for Host Rx endpoint5 */
  677. #define USB_EP_NI5_RXCOUNT 0xffc03f50 /* Number of bytes received in endpoint5 FIFO */
  678. #define USB_EP_NI5_TXTYPE 0xffc03f54 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint5 */
  679. #define USB_EP_NI5_TXINTERVAL 0xffc03f58 /* Sets the NAK response timeout on Endpoint5 */
  680. #define USB_EP_NI5_RXTYPE 0xffc03f5c /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint5 */
  681. #define USB_EP_NI5_RXINTERVAL 0xffc03f60 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint5 */
  682. /* USB Endpoint 6 Control Registers */
  683. #define USB_EP_NI5_TXCOUNT 0xffc03f68 /* Number of bytes to be written to the H145endpoint5 Tx FIFO */
  684. #define USB_EP_NI6_TXMAXP 0xffc03f80 /* Maximum packet size for Host Tx endpoint6 */
  685. #define USB_EP_NI6_TXCSR 0xffc03f84 /* Control Status register for endpoint6 */
  686. #define USB_EP_NI6_RXMAXP 0xffc03f88 /* Maximum packet size for Host Rx endpoint6 */
  687. #define USB_EP_NI6_RXCSR 0xffc03f8c /* Control Status register for Host Rx endpoint6 */
  688. #define USB_EP_NI6_RXCOUNT 0xffc03f90 /* Number of bytes received in endpoint6 FIFO */
  689. #define USB_EP_NI6_TXTYPE 0xffc03f94 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint6 */
  690. #define USB_EP_NI6_TXINTERVAL 0xffc03f98 /* Sets the NAK response timeout on Endpoint6 */
  691. #define USB_EP_NI6_RXTYPE 0xffc03f9c /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint6 */
  692. #define USB_EP_NI6_RXINTERVAL 0xffc03fa0 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint6 */
  693. /* USB Endpoint 7 Control Registers */
  694. #define USB_EP_NI6_TXCOUNT 0xffc03fa8 /* Number of bytes to be written to the endpoint6 Tx FIFO */
  695. #define USB_EP_NI7_TXMAXP 0xffc03fc0 /* Maximum packet size for Host Tx endpoint7 */
  696. #define USB_EP_NI7_TXCSR 0xffc03fc4 /* Control Status register for endpoint7 */
  697. #define USB_EP_NI7_RXMAXP 0xffc03fc8 /* Maximum packet size for Host Rx endpoint7 */
  698. #define USB_EP_NI7_RXCSR 0xffc03fcc /* Control Status register for Host Rx endpoint7 */
  699. #define USB_EP_NI7_RXCOUNT 0xffc03fd0 /* Number of bytes received in endpoint7 FIFO */
  700. #define USB_EP_NI7_TXTYPE 0xffc03fd4 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint7 */
  701. #define USB_EP_NI7_TXINTERVAL 0xffc03fd8 /* Sets the NAK response timeout on Endpoint7 */
  702. #define USB_EP_NI7_RXTYPE 0xffc03fdc /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint7 */
  703. #define USB_EP_NI7_RXINTERVAL 0xffc03ff0 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint7 */
  704. #define USB_EP_NI7_TXCOUNT 0xffc03ff8 /* Number of bytes to be written to the endpoint7 Tx FIFO */
  705. #define USB_DMA_INTERRUPT 0xffc04000 /* Indicates pending interrupts for the DMA channels */
  706. /* USB Channel 0 Config Registers */
  707. #define USB_DMA0CONTROL 0xffc04004 /* DMA master channel 0 configuration */
  708. #define USB_DMA0ADDRLOW 0xffc04008 /* Lower 16-bits of memory source/destination address for DMA master channel 0 */
  709. #define USB_DMA0ADDRHIGH 0xffc0400c /* Upper 16-bits of memory source/destination address for DMA master channel 0 */
  710. #define USB_DMA0COUNTLOW 0xffc04010 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 0 */
  711. #define USB_DMA0COUNTHIGH 0xffc04014 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 0 */
  712. /* USB Channel 1 Config Registers */
  713. #define USB_DMA1CONTROL 0xffc04024 /* DMA master channel 1 configuration */
  714. #define USB_DMA1ADDRLOW 0xffc04028 /* Lower 16-bits of memory source/destination address for DMA master channel 1 */
  715. #define USB_DMA1ADDRHIGH 0xffc0402c /* Upper 16-bits of memory source/destination address for DMA master channel 1 */
  716. #define USB_DMA1COUNTLOW 0xffc04030 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 1 */
  717. #define USB_DMA1COUNTHIGH 0xffc04034 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 1 */
  718. /* USB Channel 2 Config Registers */
  719. #define USB_DMA2CONTROL 0xffc04044 /* DMA master channel 2 configuration */
  720. #define USB_DMA2ADDRLOW 0xffc04048 /* Lower 16-bits of memory source/destination address for DMA master channel 2 */
  721. #define USB_DMA2ADDRHIGH 0xffc0404c /* Upper 16-bits of memory source/destination address for DMA master channel 2 */
  722. #define USB_DMA2COUNTLOW 0xffc04050 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 2 */
  723. #define USB_DMA2COUNTHIGH 0xffc04054 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 2 */
  724. /* USB Channel 3 Config Registers */
  725. #define USB_DMA3CONTROL 0xffc04064 /* DMA master channel 3 configuration */
  726. #define USB_DMA3ADDRLOW 0xffc04068 /* Lower 16-bits of memory source/destination address for DMA master channel 3 */
  727. #define USB_DMA3ADDRHIGH 0xffc0406c /* Upper 16-bits of memory source/destination address for DMA master channel 3 */
  728. #define USB_DMA3COUNTLOW 0xffc04070 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 3 */
  729. #define USB_DMA3COUNTHIGH 0xffc04074 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 3 */
  730. /* USB Channel 4 Config Registers */
  731. #define USB_DMA4CONTROL 0xffc04084 /* DMA master channel 4 configuration */
  732. #define USB_DMA4ADDRLOW 0xffc04088 /* Lower 16-bits of memory source/destination address for DMA master channel 4 */
  733. #define USB_DMA4ADDRHIGH 0xffc0408c /* Upper 16-bits of memory source/destination address for DMA master channel 4 */
  734. #define USB_DMA4COUNTLOW 0xffc04090 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 4 */
  735. #define USB_DMA4COUNTHIGH 0xffc04094 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 4 */
  736. /* USB Channel 5 Config Registers */
  737. #define USB_DMA5CONTROL 0xffc040a4 /* DMA master channel 5 configuration */
  738. #define USB_DMA5ADDRLOW 0xffc040a8 /* Lower 16-bits of memory source/destination address for DMA master channel 5 */
  739. #define USB_DMA5ADDRHIGH 0xffc040ac /* Upper 16-bits of memory source/destination address for DMA master channel 5 */
  740. #define USB_DMA5COUNTLOW 0xffc040b0 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 5 */
  741. #define USB_DMA5COUNTHIGH 0xffc040b4 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 5 */
  742. /* USB Channel 6 Config Registers */
  743. #define USB_DMA6CONTROL 0xffc040c4 /* DMA master channel 6 configuration */
  744. #define USB_DMA6ADDRLOW 0xffc040c8 /* Lower 16-bits of memory source/destination address for DMA master channel 6 */
  745. #define USB_DMA6ADDRHIGH 0xffc040cc /* Upper 16-bits of memory source/destination address for DMA master channel 6 */
  746. #define USB_DMA6COUNTLOW 0xffc040d0 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 6 */
  747. #define USB_DMA6COUNTHIGH 0xffc040d4 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 6 */
  748. /* USB Channel 7 Config Registers */
  749. #define USB_DMA7CONTROL 0xffc040e4 /* DMA master channel 7 configuration */
  750. #define USB_DMA7ADDRLOW 0xffc040e8 /* Lower 16-bits of memory source/destination address for DMA master channel 7 */
  751. #define USB_DMA7ADDRHIGH 0xffc040ec /* Upper 16-bits of memory source/destination address for DMA master channel 7 */
  752. #define USB_DMA7COUNTLOW 0xffc040f0 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 7 */
  753. #define USB_DMA7COUNTHIGH 0xffc040f4 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 7 */
  754. /* Keypad Registers */
  755. #define KPAD_CTL 0xffc04100 /* Controls keypad module enable and disable */
  756. #define KPAD_PRESCALE 0xffc04104 /* Establish a time base for programing the KPAD_MSEL register */
  757. #define KPAD_MSEL 0xffc04108 /* Selects delay parameters for keypad interface sensitivity */
  758. #define KPAD_ROWCOL 0xffc0410c /* Captures the row and column output values of the keys pressed */
  759. #define KPAD_STAT 0xffc04110 /* Holds and clears the status of the keypad interface interrupt */
  760. #define KPAD_SOFTEVAL 0xffc04114 /* Lets software force keypad interface to check for keys being pressed */
  761. /* Pixel Compositor (PIXC) Registers */
  762. #define PIXC_CTL 0xffc04400 /* Overlay enable, resampling mode, I/O data format, transparency enable, watermark level, FIFO status */
  763. #define PIXC_PPL 0xffc04404 /* Holds the number of pixels per line of the display */
  764. #define PIXC_LPF 0xffc04408 /* Holds the number of lines per frame of the display */
  765. #define PIXC_AHSTART 0xffc0440c /* Contains horizontal start pixel information of the overlay data (set A) */
  766. #define PIXC_AHEND 0xffc04410 /* Contains horizontal end pixel information of the overlay data (set A) */
  767. #define PIXC_AVSTART 0xffc04414 /* Contains vertical start pixel information of the overlay data (set A) */
  768. #define PIXC_AVEND 0xffc04418 /* Contains vertical end pixel information of the overlay data (set A) */
  769. #define PIXC_ATRANSP 0xffc0441c /* Contains the transparency ratio (set A) */
  770. #define PIXC_BHSTART 0xffc04420 /* Contains horizontal start pixel information of the overlay data (set B) */
  771. #define PIXC_BHEND 0xffc04424 /* Contains horizontal end pixel information of the overlay data (set B) */
  772. #define PIXC_BVSTART 0xffc04428 /* Contains vertical start pixel information of the overlay data (set B) */
  773. #define PIXC_BVEND 0xffc0442c /* Contains vertical end pixel information of the overlay data (set B) */
  774. #define PIXC_BTRANSP 0xffc04430 /* Contains the transparency ratio (set B) */
  775. #define PIXC_INTRSTAT 0xffc0443c /* Overlay interrupt configuration/status */
  776. #define PIXC_RYCON 0xffc04440 /* Color space conversion matrix register. Contains the R/Y conversion coefficients */
  777. #define PIXC_GUCON 0xffc04444 /* Color space conversion matrix register. Contains the G/U conversion coefficients */
  778. #define PIXC_BVCON 0xffc04448 /* Color space conversion matrix register. Contains the B/V conversion coefficients */
  779. #define PIXC_CCBIAS 0xffc0444c /* Bias values for the color space conversion matrix */
  780. #define PIXC_TC 0xffc04450 /* Holds the transparent color value */
  781. /* Handshake MDMA 0 Registers */
  782. #define HMDMA0_CONTROL 0xffc04500 /* Handshake MDMA0 Control Register */
  783. #define HMDMA0_ECINIT 0xffc04504 /* Handshake MDMA0 Initial Edge Count Register */
  784. #define HMDMA0_BCINIT 0xffc04508 /* Handshake MDMA0 Initial Block Count Register */
  785. #define HMDMA0_ECURGENT 0xffc0450c /* Handshake MDMA0 Urgent Edge Count Threshhold Register */
  786. #define HMDMA0_ECOVERFLOW 0xffc04510 /* Handshake MDMA0 Edge Count Overflow Interrupt Register */
  787. #define HMDMA0_ECOUNT 0xffc04514 /* Handshake MDMA0 Current Edge Count Register */
  788. #define HMDMA0_BCOUNT 0xffc04518 /* Handshake MDMA0 Current Block Count Register */
  789. /* Handshake MDMA 1 Registers */
  790. #define HMDMA1_CONTROL 0xffc04540 /* Handshake MDMA1 Control Register */
  791. #define HMDMA1_ECINIT 0xffc04544 /* Handshake MDMA1 Initial Edge Count Register */
  792. #define HMDMA1_BCINIT 0xffc04548 /* Handshake MDMA1 Initial Block Count Register */
  793. #define HMDMA1_ECURGENT 0xffc0454c /* Handshake MDMA1 Urgent Edge Count Threshhold Register */
  794. #define HMDMA1_ECOVERFLOW 0xffc04550 /* Handshake MDMA1 Edge Count Overflow Interrupt Register */
  795. #define HMDMA1_ECOUNT 0xffc04554 /* Handshake MDMA1 Current Edge Count Register */
  796. #define HMDMA1_BCOUNT 0xffc04558 /* Handshake MDMA1 Current Block Count Register */
  797. /* ********************************************************** */
  798. /* SINGLE BIT MACRO PAIRS (bit mask and negated one) */
  799. /* and MULTI BIT READ MACROS */
  800. /* ********************************************************** */
  801. /* Bit masks for PIXC_CTL */
  802. #define PIXC_EN 0x1 /* Pixel Compositor Enable */
  803. #define nPIXC_EN 0x0
  804. #define OVR_A_EN 0x2 /* Overlay A Enable */
  805. #define nOVR_A_EN 0x0
  806. #define OVR_B_EN 0x4 /* Overlay B Enable */
  807. #define nOVR_B_EN 0x0
  808. #define IMG_FORM 0x8 /* Image Data Format */
  809. #define nIMG_FORM 0x0
  810. #define OVR_FORM 0x10 /* Overlay Data Format */
  811. #define nOVR_FORM 0x0
  812. #define OUT_FORM 0x20 /* Output Data Format */
  813. #define nOUT_FORM 0x0
  814. #define UDS_MOD 0x40 /* Resampling Mode */
  815. #define nUDS_MOD 0x0
  816. #define TC_EN 0x80 /* Transparent Color Enable */
  817. #define nTC_EN 0x0
  818. #define IMG_STAT 0x300 /* Image FIFO Status */
  819. #define OVR_STAT 0xc00 /* Overlay FIFO Status */
  820. #define WM_LVL 0x3000 /* FIFO Watermark Level */
  821. /* Bit masks for PIXC_AHSTART */
  822. #define A_HSTART 0xfff /* Horizontal Start Coordinates */
  823. /* Bit masks for PIXC_AHEND */
  824. #define A_HEND 0xfff /* Horizontal End Coordinates */
  825. /* Bit masks for PIXC_AVSTART */
  826. #define A_VSTART 0x3ff /* Vertical Start Coordinates */
  827. /* Bit masks for PIXC_AVEND */
  828. #define A_VEND 0x3ff /* Vertical End Coordinates */
  829. /* Bit masks for PIXC_ATRANSP */
  830. #define A_TRANSP 0xf /* Transparency Value */
  831. /* Bit masks for PIXC_BHSTART */
  832. #define B_HSTART 0xfff /* Horizontal Start Coordinates */
  833. /* Bit masks for PIXC_BHEND */
  834. #define B_HEND 0xfff /* Horizontal End Coordinates */
  835. /* Bit masks for PIXC_BVSTART */
  836. #define B_VSTART 0x3ff /* Vertical Start Coordinates */
  837. /* Bit masks for PIXC_BVEND */
  838. #define B_VEND 0x3ff /* Vertical End Coordinates */
  839. /* Bit masks for PIXC_BTRANSP */
  840. #define B_TRANSP 0xf /* Transparency Value */
  841. /* Bit masks for PIXC_INTRSTAT */
  842. #define OVR_INT_EN 0x1 /* Interrupt at End of Last Valid Overlay */
  843. #define nOVR_INT_EN 0x0
  844. #define FRM_INT_EN 0x2 /* Interrupt at End of Frame */
  845. #define nFRM_INT_EN 0x0
  846. #define OVR_INT_STAT 0x4 /* Overlay Interrupt Status */
  847. #define nOVR_INT_STAT 0x0
  848. #define FRM_INT_STAT 0x8 /* Frame Interrupt Status */
  849. #define nFRM_INT_STAT 0x0
  850. /* Bit masks for PIXC_RYCON */
  851. #define A11 0x3ff /* A11 in the Coefficient Matrix */
  852. #define A12 0xffc00 /* A12 in the Coefficient Matrix */
  853. #define A13 0x3ff00000 /* A13 in the Coefficient Matrix */
  854. #define RY_MULT4 0x40000000 /* Multiply Row by 4 */
  855. #define nRY_MULT4 0x0
  856. /* Bit masks for PIXC_GUCON */
  857. #define A21 0x3ff /* A21 in the Coefficient Matrix */
  858. #define A22 0xffc00 /* A22 in the Coefficient Matrix */
  859. #define A23 0x3ff00000 /* A23 in the Coefficient Matrix */
  860. #define GU_MULT4 0x40000000 /* Multiply Row by 4 */
  861. #define nGU_MULT4 0x0
  862. /* Bit masks for PIXC_BVCON */
  863. #define A31 0x3ff /* A31 in the Coefficient Matrix */
  864. #define A32 0xffc00 /* A32 in the Coefficient Matrix */
  865. #define A33 0x3ff00000 /* A33 in the Coefficient Matrix */
  866. #define BV_MULT4 0x40000000 /* Multiply Row by 4 */
  867. #define nBV_MULT4 0x0
  868. /* Bit masks for PIXC_CCBIAS */
  869. #define A14 0x3ff /* A14 in the Bias Vector */
  870. #define A24 0xffc00 /* A24 in the Bias Vector */
  871. #define A34 0x3ff00000 /* A34 in the Bias Vector */
  872. /* Bit masks for PIXC_TC */
  873. #define RY_TRANS 0xff /* Transparent Color - R/Y Component */
  874. #define GU_TRANS 0xff00 /* Transparent Color - G/U Component */
  875. #define BV_TRANS 0xff0000 /* Transparent Color - B/V Component */
  876. /* Bit masks for HOST_CONTROL */
  877. #define HOST_EN 0x1 /* Host Enable */
  878. #define nHOST_EN 0x0
  879. #define HOST_END 0x2 /* Host Endianess */
  880. #define nHOST_END 0x0
  881. #define DATA_SIZE 0x4 /* Data Size */
  882. #define nDATA_SIZE 0x0
  883. #define HOST_RST 0x8 /* Host Reset */
  884. #define nHOST_RST 0x0
  885. #define HRDY_OVR 0x20 /* Host Ready Override */
  886. #define nHRDY_OVR 0x0
  887. #define INT_MODE 0x40 /* Interrupt Mode */
  888. #define nINT_MODE 0x0
  889. #define BT_EN 0x80 /* Bus Timeout Enable */
  890. #define nBT_EN 0x0
  891. #define EHW 0x100 /* Enable Host Write */
  892. #define nEHW 0x0
  893. #define EHR 0x200 /* Enable Host Read */
  894. #define nEHR 0x0
  895. #define BDR 0x400 /* Burst DMA Requests */
  896. #define nBDR 0x0
  897. /* Bit masks for HOST_STATUS */
  898. #define READY 0x1 /* DMA Ready */
  899. #define nREADY 0x0
  900. #define FIFOFULL 0x2 /* FIFO Full */
  901. #define nFIFOFULL 0x0
  902. #define FIFOEMPTY 0x4 /* FIFO Empty */
  903. #define nFIFOEMPTY 0x0
  904. #define COMPLETE 0x8 /* DMA Complete */
  905. #define nCOMPLETE 0x0
  906. #define HSHK 0x10 /* Host Handshake */
  907. #define nHSHK 0x0
  908. #define TIMEOUT 0x20 /* Host Timeout */
  909. #define nTIMEOUT 0x0
  910. #define HIRQ 0x40 /* Host Interrupt Request */
  911. #define nHIRQ 0x0
  912. #define ALLOW_CNFG 0x80 /* Allow New Configuration */
  913. #define nALLOW_CNFG 0x0
  914. #define DMA_DIR 0x100 /* DMA Direction */
  915. #define nDMA_DIR 0x0
  916. #define BTE 0x200 /* Bus Timeout Enabled */
  917. #define nBTE 0x0
  918. /* Bit masks for HOST_TIMEOUT */
  919. #define COUNT_TIMEOUT 0x7ff /* Host Timeout count */
  920. /* Bit masks for KPAD_CTL */
  921. #define KPAD_EN 0x1 /* Keypad Enable */
  922. #define nKPAD_EN 0x0
  923. #define KPAD_IRQMODE 0x6 /* Key Press Interrupt Enable */
  924. #define KPAD_ROWEN 0x1c00 /* Row Enable Width */
  925. #define KPAD_COLEN 0xe000 /* Column Enable Width */
  926. /* Bit masks for KPAD_PRESCALE */
  927. #define KPAD_PRESCALE_VAL 0x3f /* Key Prescale Value */
  928. /* Bit masks for KPAD_MSEL */
  929. #define DBON_SCALE 0xff /* Debounce Scale Value */
  930. #define COLDRV_SCALE 0xff00 /* Column Driver Scale Value */
  931. /* Bit masks for KPAD_ROWCOL */
  932. #define KPAD_ROW 0xff /* Rows Pressed */
  933. #define KPAD_COL 0xff00 /* Columns Pressed */
  934. /* Bit masks for KPAD_STAT */
  935. #define KPAD_IRQ 0x1 /* Keypad Interrupt Status */
  936. #define nKPAD_IRQ 0x0
  937. #define KPAD_MROWCOL 0x6 /* Multiple Row/Column Keypress Status */
  938. #define KPAD_PRESSED 0x8 /* Key press current status */
  939. #define nKPAD_PRESSED 0x0
  940. /* Bit masks for KPAD_SOFTEVAL */
  941. #define KPAD_SOFTEVAL_E 0x2 /* Software Programmable Force Evaluate */
  942. #define nKPAD_SOFTEVAL_E 0x0
  943. /* Bit masks for SDH_COMMAND */
  944. #define CMD_IDX 0x3f /* Command Index */
  945. #define CMD_RSP 0x40 /* Response */
  946. #define nCMD_RSP 0x0
  947. #define CMD_L_RSP 0x80 /* Long Response */
  948. #define nCMD_L_RSP 0x0
  949. #define CMD_INT_E 0x100 /* Command Interrupt */
  950. #define nCMD_INT_E 0x0
  951. #define CMD_PEND_E 0x200 /* Command Pending */
  952. #define nCMD_PEND_E 0x0
  953. #define CMD_E 0x400 /* Command Enable */
  954. #define nCMD_E 0x0
  955. /* Bit masks for SDH_PWR_CTL */
  956. #define PWR_ON 0x3 /* Power On */
  957. #if 0
  958. #define TBD 0x3c /* TBD */
  959. #endif
  960. #define SD_CMD_OD 0x40 /* Open Drain Output */
  961. #define nSD_CMD_OD 0x0
  962. #define ROD_CTL 0x80 /* Rod Control */
  963. #define nROD_CTL 0x0
  964. /* Bit masks for SDH_CLK_CTL */
  965. #define CLKDIV 0xff /* MC_CLK Divisor */
  966. #define CLK_E 0x100 /* MC_CLK Bus Clock Enable */
  967. #define nCLK_E 0x0
  968. #define PWR_SV_E 0x200 /* Power Save Enable */
  969. #define nPWR_SV_E 0x0
  970. #define CLKDIV_BYPASS 0x400 /* Bypass Divisor */
  971. #define nCLKDIV_BYPASS 0x0
  972. #define WIDE_BUS 0x800 /* Wide Bus Mode Enable */
  973. #define nWIDE_BUS 0x0
  974. /* Bit masks for SDH_RESP_CMD */
  975. #define RESP_CMD 0x3f /* Response Command */
  976. /* Bit masks for SDH_DATA_CTL */
  977. #define DTX_E 0x1 /* Data Transfer Enable */
  978. #define nDTX_E 0x0
  979. #define DTX_DIR 0x2 /* Data Transfer Direction */
  980. #define nDTX_DIR 0x0
  981. #define DTX_MODE 0x4 /* Data Transfer Mode */
  982. #define nDTX_MODE 0x0
  983. #define DTX_DMA_E 0x8 /* Data Transfer DMA Enable */
  984. #define nDTX_DMA_E 0x0
  985. #define DTX_BLK_LGTH 0xf0 /* Data Transfer Block Length */
  986. /* Bit masks for SDH_STATUS */
  987. #define CMD_CRC_FAIL 0x1 /* CMD CRC Fail */
  988. #define nCMD_CRC_FAIL 0x0
  989. #define DAT_CRC_FAIL 0x2 /* Data CRC Fail */
  990. #define nDAT_CRC_FAIL 0x0
  991. #define CMD_TIMEOUT 0x4 /* CMD Time Out */
  992. #define nCMD_TIMEOUT 0x0
  993. #define DAT_TIMEOUT 0x8 /* Data Time Out */
  994. #define nDAT_TIMEOUT 0x0
  995. #define TX_UNDERRUN 0x10 /* Transmit Underrun */
  996. #define nTX_UNDERRUN 0x0
  997. #define RX_OVERRUN 0x20 /* Receive Overrun */
  998. #define nRX_OVERRUN 0x0
  999. #define CMD_RESP_END 0x40 /* CMD Response End */
  1000. #define nCMD_RESP_END 0x0
  1001. #define CMD_SENT 0x80 /* CMD Sent */
  1002. #define nCMD_SENT 0x0
  1003. #define DAT_END 0x100 /* Data End */
  1004. #define nDAT_END 0x0
  1005. #define START_BIT_ERR 0x200 /* Start Bit Error */
  1006. #define nSTART_BIT_ERR 0x0
  1007. #define DAT_BLK_END 0x400 /* Data Block End */
  1008. #define nDAT_BLK_END 0x0
  1009. #define CMD_ACT 0x800 /* CMD Active */
  1010. #define nCMD_ACT 0x0
  1011. #define TX_ACT 0x1000 /* Transmit Active */
  1012. #define nTX_ACT 0x0
  1013. #define RX_ACT 0x2000 /* Receive Active */
  1014. #define nRX_ACT 0x0
  1015. #define TX_FIFO_STAT 0x4000 /* Transmit FIFO Status */
  1016. #define nTX_FIFO_STAT 0x0
  1017. #define RX_FIFO_STAT 0x8000 /* Receive FIFO Status */
  1018. #define nRX_FIFO_STAT 0x0
  1019. #define TX_FIFO_FULL 0x10000 /* Transmit FIFO Full */
  1020. #define nTX_FIFO_FULL 0x0
  1021. #define RX_FIFO_FULL 0x20000 /* Receive FIFO Full */
  1022. #define nRX_FIFO_FULL 0x0
  1023. #define TX_FIFO_ZERO 0x40000 /* Transmit FIFO Empty */
  1024. #define nTX_FIFO_ZERO 0x0
  1025. #define RX_DAT_ZERO 0x80000 /* Receive FIFO Empty */
  1026. #define nRX_DAT_ZERO 0x0
  1027. #define TX_DAT_RDY 0x100000 /* Transmit Data Available */
  1028. #define nTX_DAT_RDY 0x0
  1029. #define RX_FIFO_RDY 0x200000 /* Receive Data Available */
  1030. #define nRX_FIFO_RDY 0x0
  1031. /* Bit masks for SDH_STATUS_CLR */
  1032. #define CMD_CRC_FAIL_STAT 0x1 /* CMD CRC Fail Status */
  1033. #define nCMD_CRC_FAIL_STAT 0x0
  1034. #define DAT_CRC_FAIL_STAT 0x2 /* Data CRC Fail Status */
  1035. #define nDAT_CRC_FAIL_STAT 0x0
  1036. #define CMD_TIMEOUT_STAT 0x4 /* CMD Time Out Status */
  1037. #define nCMD_TIMEOUT_STAT 0x0
  1038. #define DAT_TIMEOUT_STAT 0x8 /* Data Time Out status */
  1039. #define nDAT_TIMEOUT_STAT 0x0
  1040. #define TX_UNDERRUN_STAT 0x10 /* Transmit Underrun Status */
  1041. #define nTX_UNDERRUN_STAT 0x0
  1042. #define RX_OVERRUN_STAT 0x20 /* Receive Overrun Status */
  1043. #define nRX_OVERRUN_STAT 0x0
  1044. #define CMD_RESP_END_STAT 0x40 /* CMD Response End Status */
  1045. #define nCMD_RESP_END_STAT 0x0
  1046. #define CMD_SENT_STAT 0x80 /* CMD Sent Status */
  1047. #define nCMD_SENT_STAT 0x0
  1048. #define DAT_END_STAT 0x100 /* Data End Status */
  1049. #define nDAT_END_STAT 0x0
  1050. #define START_BIT_ERR_STAT 0x200 /* Start Bit Error Status */
  1051. #define nSTART_BIT_ERR_STAT 0x0
  1052. #define DAT_BLK_END_STAT 0x400 /* Data Block End Status */
  1053. #define nDAT_BLK_END_STAT 0x0
  1054. /* Bit masks for SDH_MASK0 */
  1055. #define CMD_CRC_FAIL_MASK 0x1 /* CMD CRC Fail Mask */
  1056. #define nCMD_CRC_FAIL_MASK 0x0
  1057. #define DAT_CRC_FAIL_MASK 0x2 /* Data CRC Fail Mask */
  1058. #define nDAT_CRC_FAIL_MASK 0x0
  1059. #define CMD_TIMEOUT_MASK 0x4 /* CMD Time Out Mask */
  1060. #define nCMD_TIMEOUT_MASK 0x0
  1061. #define DAT_TIMEOUT_MASK 0x8 /* Data Time Out Mask */
  1062. #define nDAT_TIMEOUT_MASK 0x0
  1063. #define TX_UNDERRUN_MASK 0x10 /* Transmit Underrun Mask */
  1064. #define nTX_UNDERRUN_MASK 0x0
  1065. #define RX_OVERRUN_MASK 0x20 /* Receive Overrun Mask */
  1066. #define nRX_OVERRUN_MASK 0x0
  1067. #define CMD_RESP_END_MASK 0x40 /* CMD Response End Mask */
  1068. #define nCMD_RESP_END_MASK 0x0
  1069. #define CMD_SENT_MASK 0x80 /* CMD Sent Mask */
  1070. #define nCMD_SENT_MASK 0x0
  1071. #define DAT_END_MASK 0x100 /* Data End Mask */
  1072. #define nDAT_END_MASK 0x0
  1073. #define START_BIT_ERR_MASK 0x200 /* Start Bit Error Mask */
  1074. #define nSTART_BIT_ERR_MASK 0x0
  1075. #define DAT_BLK_END_MASK 0x400 /* Data Block End Mask */
  1076. #define nDAT_BLK_END_MASK 0x0
  1077. #define CMD_ACT_MASK 0x800 /* CMD Active Mask */
  1078. #define nCMD_ACT_MASK 0x0
  1079. #define TX_ACT_MASK 0x1000 /* Transmit Active Mask */
  1080. #define nTX_ACT_MASK 0x0
  1081. #define RX_ACT_MASK 0x2000 /* Receive Active Mask */
  1082. #define nRX_ACT_MASK 0x0
  1083. #define TX_FIFO_STAT_MASK 0x4000 /* Transmit FIFO Status Mask */
  1084. #define nTX_FIFO_STAT_MASK 0x0
  1085. #define RX_FIFO_STAT_MASK 0x8000 /* Receive FIFO Status Mask */
  1086. #define nRX_FIFO_STAT_MASK 0x0
  1087. #define TX_FIFO_FULL_MASK 0x10000 /* Transmit FIFO Full Mask */
  1088. #define nTX_FIFO_FULL_MASK 0x0
  1089. #define RX_FIFO_FULL_MASK 0x20000 /* Receive FIFO Full Mask */
  1090. #define nRX_FIFO_FULL_MASK 0x0
  1091. #define TX_FIFO_ZERO_MASK 0x40000 /* Transmit FIFO Empty Mask */
  1092. #define nTX_FIFO_ZERO_MASK 0x0
  1093. #define RX_DAT_ZERO_MASK 0x80000 /* Receive FIFO Empty Mask */
  1094. #define nRX_DAT_ZERO_MASK 0x0
  1095. #define TX_DAT_RDY_MASK 0x100000 /* Transmit Data Available Mask */
  1096. #define nTX_DAT_RDY_MASK 0x0
  1097. #define RX_FIFO_RDY_MASK 0x200000 /* Receive Data Available Mask */
  1098. #define nRX_FIFO_RDY_MASK 0x0
  1099. /* Bit masks for SDH_FIFO_CNT */
  1100. #define FIFO_COUNT 0x7fff /* FIFO Count */
  1101. /* Bit masks for SDH_E_STATUS */
  1102. #define SDIO_INT_DET 0x2 /* SDIO Int Detected */
  1103. #define nSDIO_INT_DET 0x0
  1104. #define SD_CARD_DET 0x10 /* SD Card Detect */
  1105. #define nSD_CARD_DET 0x0
  1106. /* Bit masks for SDH_E_MASK */
  1107. #define SDIO_MSK 0x2 /* Mask SDIO Int Detected */
  1108. #define nSDIO_MSK 0x0
  1109. #define SCD_MSK 0x40 /* Mask Card Detect */
  1110. #define nSCD_MSK 0x0
  1111. /* Bit masks for SDH_CFG */
  1112. #define CLKS_EN 0x1 /* Clocks Enable */
  1113. #define nCLKS_EN 0x0
  1114. #define SD4E 0x4 /* SDIO 4-Bit Enable */
  1115. #define nSD4E 0x0
  1116. #define MWE 0x8 /* Moving Window Enable */
  1117. #define nMWE 0x0
  1118. #define SD_RST 0x10 /* SDMMC Reset */
  1119. #define nSD_RST 0x0
  1120. #define PUP_SDDAT 0x20 /* Pull-up SD_DAT */
  1121. #define nPUP_SDDAT 0x0
  1122. #define PUP_SDDAT3 0x40 /* Pull-up SD_DAT3 */
  1123. #define nPUP_SDDAT3 0x0
  1124. #define PD_SDDAT3 0x80 /* Pull-down SD_DAT3 */
  1125. #define nPD_SDDAT3 0x0
  1126. /* Bit masks for SDH_RD_WAIT_EN */
  1127. #define RWR 0x1 /* Read Wait Request */
  1128. #define nRWR 0x0
  1129. /* Bit masks for ATAPI_CONTROL */
  1130. #define PIO_START 0x1 /* Start PIO/Reg Op */
  1131. #define nPIO_START 0x0
  1132. #define MULTI_START 0x2 /* Start Multi-DMA Op */
  1133. #define nMULTI_START 0x0
  1134. #define ULTRA_START 0x4 /* Start Ultra-DMA Op */
  1135. #define nULTRA_START 0x0
  1136. #define XFER_DIR 0x8 /* Transfer Direction */
  1137. #define nXFER_DIR 0x0
  1138. #define IORDY_EN 0x10 /* IORDY Enable */
  1139. #define nIORDY_EN 0x0
  1140. #define FIFO_FLUSH 0x20 /* Flush FIFOs */
  1141. #define nFIFO_FLUSH 0x0
  1142. #define SOFT_RST 0x40 /* Soft Reset */
  1143. #define nSOFT_RST 0x0
  1144. #define DEV_RST 0x80 /* Device Reset */
  1145. #define nDEV_RST 0x0
  1146. #define TFRCNT_RST 0x100 /* Trans Count Reset */
  1147. #define nTFRCNT_RST 0x0
  1148. #define END_ON_TERM 0x200 /* End/Terminate Select */
  1149. #define nEND_ON_TERM 0x0
  1150. #define PIO_USE_DMA 0x400 /* PIO-DMA Enable */
  1151. #define nPIO_USE_DMA 0x0
  1152. #define UDMAIN_FIFO_THRS 0xf000 /* Ultra DMA-IN FIFO Threshold */
  1153. /* Bit masks for ATAPI_STATUS */
  1154. #define PIO_XFER_ON 0x1 /* PIO transfer in progress */
  1155. #define nPIO_XFER_ON 0x0
  1156. #define MULTI_XFER_ON 0x2 /* Multi-word DMA transfer in progress */
  1157. #define nMULTI_XFER_ON 0x0
  1158. #define ULTRA_XFER_ON 0x4 /* Ultra DMA transfer in progress */
  1159. #define nULTRA_XFER_ON 0x0
  1160. #define ULTRA_IN_FL 0xf0 /* Ultra DMA Input FIFO Level */
  1161. /* Bit masks for ATAPI_DEV_ADDR */
  1162. #define DEV_ADDR 0x1f /* Device Address */
  1163. /* Bit masks for ATAPI_INT_MASK */
  1164. #define ATAPI_DEV_INT_MASK 0x1 /* Device interrupt mask */
  1165. #define nATAPI_DEV_INT_MASK 0x0
  1166. #define PIO_DONE_MASK 0x2 /* PIO transfer done interrupt mask */
  1167. #define nPIO_DONE_MASK 0x0
  1168. #define MULTI_DONE_MASK 0x4 /* Multi-DMA transfer done interrupt mask */
  1169. #define nMULTI_DONE_MASK 0x0
  1170. #define UDMAIN_DONE_MASK 0x8 /* Ultra-DMA in transfer done interrupt mask */
  1171. #define nUDMAIN_DONE_MASK 0x0
  1172. #define UDMAOUT_DONE_MASK 0x10 /* Ultra-DMA out transfer done interrupt mask */
  1173. #define nUDMAOUT_DONE_MASK 0x0
  1174. #define HOST_TERM_XFER_MASK 0x20 /* Host terminate current transfer interrupt mask */
  1175. #define nHOST_TERM_XFER_MASK 0x0
  1176. #define MULTI_TERM_MASK 0x40 /* Device terminate Multi-DMA transfer interrupt mask */
  1177. #define nMULTI_TERM_MASK 0x0
  1178. #define UDMAIN_TERM_MASK 0x80 /* Device terminate Ultra-DMA-in transfer interrupt mask */
  1179. #define nUDMAIN_TERM_MASK 0x0
  1180. #define UDMAOUT_TERM_MASK 0x100 /* Device terminate Ultra-DMA-out transfer interrupt mask */
  1181. #define nUDMAOUT_TERM_MASK 0x0
  1182. /* Bit masks for ATAPI_INT_STATUS */
  1183. #define ATAPI_DEV_INT 0x1 /* Device interrupt status */
  1184. #define nATAPI_DEV_INT 0x0
  1185. #define PIO_DONE_INT 0x2 /* PIO transfer done interrupt status */
  1186. #define nPIO_DONE_INT 0x0
  1187. #define MULTI_DONE_INT 0x4 /* Multi-DMA transfer done interrupt status */
  1188. #define nMULTI_DONE_INT 0x0
  1189. #define UDMAIN_DONE_INT 0x8 /* Ultra-DMA in transfer done interrupt status */
  1190. #define nUDMAIN_DONE_INT 0x0
  1191. #define UDMAOUT_DONE_INT 0x10 /* Ultra-DMA out transfer done interrupt status */
  1192. #define nUDMAOUT_DONE_INT 0x0
  1193. #define HOST_TERM_XFER_INT 0x20 /* Host terminate current transfer interrupt status */
  1194. #define nHOST_TERM_XFER_INT 0x0
  1195. #define MULTI_TERM_INT 0x40 /* Device terminate Multi-DMA transfer interrupt status */
  1196. #define nMULTI_TERM_INT 0x0
  1197. #define UDMAIN_TERM_INT 0x80 /* Device terminate Ultra-DMA-in transfer interrupt status */
  1198. #define nUDMAIN_TERM_INT 0x0
  1199. #define UDMAOUT_TERM_INT 0x100 /* Device terminate Ultra-DMA-out transfer interrupt status */
  1200. #define nUDMAOUT_TERM_INT 0x0
  1201. /* Bit masks for ATAPI_LINE_STATUS */
  1202. #define ATAPI_INTR 0x1 /* Device interrupt to host line status */
  1203. #define nATAPI_INTR 0x0
  1204. #define ATAPI_DASP 0x2 /* Device dasp to host line status */
  1205. #define nATAPI_DASP 0x0
  1206. #define ATAPI_CS0N 0x4 /* ATAPI chip select 0 line status */
  1207. #define nATAPI_CS0N 0x0
  1208. #define ATAPI_CS1N 0x8 /* ATAPI chip select 1 line status */
  1209. #define nATAPI_CS1N 0x0
  1210. #define ATAPI_ADDR 0x70 /* ATAPI address line status */
  1211. #define ATAPI_DMAREQ 0x80 /* ATAPI DMA request line status */
  1212. #define nATAPI_DMAREQ 0x0
  1213. #define ATAPI_DMAACKN 0x100 /* ATAPI DMA acknowledge line status */
  1214. #define nATAPI_DMAACKN 0x0
  1215. #define ATAPI_DIOWN 0x200 /* ATAPI write line status */
  1216. #define nATAPI_DIOWN 0x0
  1217. #define ATAPI_DIORN 0x400 /* ATAPI read line status */
  1218. #define nATAPI_DIORN 0x0
  1219. #define ATAPI_IORDY 0x800 /* ATAPI IORDY line status */
  1220. #define nATAPI_IORDY 0x0
  1221. /* Bit masks for ATAPI_SM_STATE */
  1222. #define PIO_CSTATE 0xf /* PIO mode state machine current state */
  1223. #define DMA_CSTATE 0xf0 /* DMA mode state machine current state */
  1224. #define UDMAIN_CSTATE 0xf00 /* Ultra DMA-In mode state machine current state */
  1225. #define UDMAOUT_CSTATE 0xf000 /* ATAPI IORDY line status */
  1226. /* Bit masks for ATAPI_TERMINATE */
  1227. #define ATAPI_HOST_TERM 0x1 /* Host terminationation */
  1228. #define nATAPI_HOST_TERM 0x0
  1229. /* Bit masks for ATAPI_REG_TIM_0 */
  1230. #define T2_REG 0xff /* End of cycle time for register access transfers */
  1231. #define TEOC_REG 0xff00 /* Selects DIOR/DIOW pulsewidth */
  1232. /* Bit masks for ATAPI_PIO_TIM_0 */
  1233. #define T1_REG 0xf /* Time from address valid to DIOR/DIOW */
  1234. #define T2_REG_PIO 0xff0 /* DIOR/DIOW pulsewidth */
  1235. #define T4_REG 0xf000 /* DIOW data hold */
  1236. /* Bit masks for ATAPI_PIO_TIM_1 */
  1237. #define TEOC_REG_PIO 0xff /* End of cycle time for PIO access transfers. */
  1238. /* Bit masks for ATAPI_MULTI_TIM_0 */
  1239. #define TD 0xff /* DIOR/DIOW asserted pulsewidth */
  1240. #define TM 0xff00 /* Time from address valid to DIOR/DIOW */
  1241. /* Bit masks for ATAPI_MULTI_TIM_1 */
  1242. #define TKW 0xff /* Selects DIOW negated pulsewidth */
  1243. #define TKR 0xff00 /* Selects DIOR negated pulsewidth */
  1244. /* Bit masks for ATAPI_MULTI_TIM_2 */
  1245. #define TH 0xff /* Selects DIOW data hold */
  1246. #define TEOC 0xff00 /* Selects end of cycle for DMA */
  1247. /* Bit masks for ATAPI_ULTRA_TIM_0 */
  1248. #define TACK 0xff /* Selects setup and hold times for TACK */
  1249. #define TENV 0xff00 /* Selects envelope time */
  1250. /* Bit masks for ATAPI_ULTRA_TIM_1 */
  1251. #define TDVS 0xff /* Selects data valid setup time */
  1252. #define TCYC_TDVS 0xff00 /* Selects cycle time - TDVS time */
  1253. /* Bit masks for ATAPI_ULTRA_TIM_2 */
  1254. #define TSS 0xff /* Selects time from STROBE edge to negation of DMARQ or assertion of STOP */
  1255. #define TMLI 0xff00 /* Selects interlock time */
  1256. /* Bit masks for ATAPI_ULTRA_TIM_3 */
  1257. #define TZAH 0xff /* Selects minimum delay required for output */
  1258. #define READY_PAUSE 0xff00 /* Selects ready to pause */
  1259. /* Bit masks for TIMER_ENABLE1 */
  1260. #define TIMEN8 0x1 /* Timer 8 Enable */
  1261. #define nTIMEN8 0x0
  1262. #define TIMEN9 0x2 /* Timer 9 Enable */
  1263. #define nTIMEN9 0x0
  1264. #define TIMEN10 0x4 /* Timer 10 Enable */
  1265. #define nTIMEN10 0x0
  1266. /* Bit masks for TIMER_DISABLE1 */
  1267. #define TIMDIS8 0x1 /* Timer 8 Disable */
  1268. #define nTIMDIS8 0x0
  1269. #define TIMDIS9 0x2 /* Timer 9 Disable */
  1270. #define nTIMDIS9 0x0
  1271. #define TIMDIS10 0x4 /* Timer 10 Disable */
  1272. #define nTIMDIS10 0x0
  1273. /* Bit masks for TIMER_STATUS1 */
  1274. #define TIMIL8 0x1 /* Timer 8 Interrupt */
  1275. #define nTIMIL8 0x0
  1276. #define TIMIL9 0x2 /* Timer 9 Interrupt */
  1277. #define nTIMIL9 0x0
  1278. #define TIMIL10 0x4 /* Timer 10 Interrupt */
  1279. #define nTIMIL10 0x0
  1280. #define TOVF_ERR8 0x10 /* Timer 8 Counter Overflow */
  1281. #define nTOVF_ERR8 0x0
  1282. #define TOVF_ERR9 0x20 /* Timer 9 Counter Overflow */
  1283. #define nTOVF_ERR9 0x0
  1284. #define TOVF_ERR10 0x40 /* Timer 10 Counter Overflow */
  1285. #define nTOVF_ERR10 0x0
  1286. #define TRUN8 0x1000 /* Timer 8 Slave Enable Status */
  1287. #define nTRUN8 0x0
  1288. #define TRUN9 0x2000 /* Timer 9 Slave Enable Status */
  1289. #define nTRUN9 0x0
  1290. #define TRUN10 0x4000 /* Timer 10 Slave Enable Status */
  1291. #define nTRUN10 0x0
  1292. /* Bit masks for EPPI0 are obtained from common base header for EPPIx (EPPI1 and EPPI2) */
  1293. /* Bit masks for USB_FADDR */
  1294. #define FUNCTION_ADDRESS 0x7f /* Function address */
  1295. /* Bit masks for USB_POWER */
  1296. #define ENABLE_SUSPENDM 0x1 /* enable SuspendM output */
  1297. #define nENABLE_SUSPENDM 0x0
  1298. #define SUSPEND_MODE 0x2 /* Suspend Mode indicator */
  1299. #define nSUSPEND_MODE 0x0
  1300. #define RESUME_MODE 0x4 /* DMA Mode */
  1301. #define nRESUME_MODE 0x0
  1302. #define RESET 0x8 /* Reset indicator */
  1303. #define nRESET 0x0
  1304. #define HS_MODE 0x10 /* High Speed mode indicator */
  1305. #define nHS_MODE 0x0
  1306. #define HS_ENABLE 0x20 /* high Speed Enable */
  1307. #define nHS_ENABLE 0x0
  1308. #define SOFT_CONN 0x40 /* Soft connect */
  1309. #define nSOFT_CONN 0x0
  1310. #define ISO_UPDATE 0x80 /* Isochronous update */
  1311. #define nISO_UPDATE 0x0
  1312. /* Bit masks for USB_INTRTX */
  1313. #define EP0_TX 0x1 /* Tx Endpoint 0 interrupt */
  1314. #define nEP0_TX 0x0
  1315. #define EP1_TX 0x2 /* Tx Endpoint 1 interrupt */
  1316. #define nEP1_TX 0x0
  1317. #define EP2_TX 0x4 /* Tx Endpoint 2 interrupt */
  1318. #define nEP2_TX 0x0
  1319. #define EP3_TX 0x8 /* Tx Endpoint 3 interrupt */
  1320. #define nEP3_TX 0x0
  1321. #define EP4_TX 0x10 /* Tx Endpoint 4 interrupt */
  1322. #define nEP4_TX 0x0
  1323. #define EP5_TX 0x20 /* Tx Endpoint 5 interrupt */
  1324. #define nEP5_TX 0x0
  1325. #define EP6_TX 0x40 /* Tx Endpoint 6 interrupt */
  1326. #define nEP6_TX 0x0
  1327. #define EP7_TX 0x80 /* Tx Endpoint 7 interrupt */
  1328. #define nEP7_TX 0x0
  1329. /* Bit masks for USB_INTRRX */
  1330. #define EP1_RX 0x2 /* Rx Endpoint 1 interrupt */
  1331. #define nEP1_RX 0x0
  1332. #define EP2_RX 0x4 /* Rx Endpoint 2 interrupt */
  1333. #define nEP2_RX 0x0
  1334. #define EP3_RX 0x8 /* Rx Endpoint 3 interrupt */
  1335. #define nEP3_RX 0x0
  1336. #define EP4_RX 0x10 /* Rx Endpoint 4 interrupt */
  1337. #define nEP4_RX 0x0
  1338. #define EP5_RX 0x20 /* Rx Endpoint 5 interrupt */
  1339. #define nEP5_RX 0x0
  1340. #define EP6_RX 0x40 /* Rx Endpoint 6 interrupt */
  1341. #define nEP6_RX 0x0
  1342. #define EP7_RX 0x80 /* Rx Endpoint 7 interrupt */
  1343. #define nEP7_RX 0x0
  1344. /* Bit masks for USB_INTRTXE */
  1345. #define EP0_TX_E 0x1 /* Endpoint 0 interrupt Enable */
  1346. #define nEP0_TX_E 0x0
  1347. #define EP1_TX_E 0x2 /* Tx Endpoint 1 interrupt Enable */
  1348. #define nEP1_TX_E 0x0
  1349. #define EP2_TX_E 0x4 /* Tx Endpoint 2 interrupt Enable */
  1350. #define nEP2_TX_E 0x0
  1351. #define EP3_TX_E 0x8 /* Tx Endpoint 3 interrupt Enable */
  1352. #define nEP3_TX_E 0x0
  1353. #define EP4_TX_E 0x10 /* Tx Endpoint 4 interrupt Enable */
  1354. #define nEP4_TX_E 0x0
  1355. #define EP5_TX_E 0x20 /* Tx Endpoint 5 interrupt Enable */
  1356. #define nEP5_TX_E 0x0
  1357. #define EP6_TX_E 0x40 /* Tx Endpoint 6 interrupt Enable */
  1358. #define nEP6_TX_E 0x0
  1359. #define EP7_TX_E 0x80 /* Tx Endpoint 7 interrupt Enable */
  1360. #define nEP7_TX_E 0x0
  1361. /* Bit masks for USB_INTRRXE */
  1362. #define EP1_RX_E 0x2 /* Rx Endpoint 1 interrupt Enable */
  1363. #define nEP1_RX_E 0x0
  1364. #define EP2_RX_E 0x4 /* Rx Endpoint 2 interrupt Enable */
  1365. #define nEP2_RX_E 0x0
  1366. #define EP3_RX_E 0x8 /* Rx Endpoint 3 interrupt Enable */
  1367. #define nEP3_RX_E 0x0
  1368. #define EP4_RX_E 0x10 /* Rx Endpoint 4 interrupt Enable */
  1369. #define nEP4_RX_E 0x0
  1370. #define EP5_RX_E 0x20 /* Rx Endpoint 5 interrupt Enable */
  1371. #define nEP5_RX_E 0x0
  1372. #define EP6_RX_E 0x40 /* Rx Endpoint 6 interrupt Enable */
  1373. #define nEP6_RX_E 0x0
  1374. #define EP7_RX_E 0x80 /* Rx Endpoint 7 interrupt Enable */
  1375. #define nEP7_RX_E 0x0
  1376. /* Bit masks for USB_INTRUSB */
  1377. #define SUSPEND_B 0x1 /* Suspend indicator */
  1378. #define nSUSPEND_B 0x0
  1379. #define RESUME_B 0x2 /* Resume indicator */
  1380. #define nRESUME_B 0x0
  1381. #define RESET_OR_BABLE_B 0x4 /* Reset/babble indicator */
  1382. #define nRESET_OR_BABLE_B 0x0
  1383. #define SOF_B 0x8 /* Start of frame */
  1384. #define nSOF_B 0x0
  1385. #define CONN_B 0x10 /* Connection indicator */
  1386. #define nCONN_B 0x0
  1387. #define DISCON_B 0x20 /* Disconnect indicator */
  1388. #define nDISCON_B 0x0
  1389. #define SESSION_REQ_B 0x40 /* Session Request */
  1390. #define nSESSION_REQ_B 0x0
  1391. #define VBUS_ERROR_B 0x80 /* Vbus threshold indicator */
  1392. #define nVBUS_ERROR_B 0x0
  1393. /* Bit masks for USB_INTRUSBE */
  1394. #define SUSPEND_BE 0x1 /* Suspend indicator int enable */
  1395. #define nSUSPEND_BE 0x0
  1396. #define RESUME_BE 0x2 /* Resume indicator int enable */
  1397. #define nRESUME_BE 0x0
  1398. #define RESET_OR_BABLE_BE 0x4 /* Reset/babble indicator int enable */
  1399. #define nRESET_OR_BABLE_BE 0x0
  1400. #define SOF_BE 0x8 /* Start of frame int enable */
  1401. #define nSOF_BE 0x0
  1402. #define CONN_BE 0x10 /* Connection indicator int enable */
  1403. #define nCONN_BE 0x0
  1404. #define DISCON_BE 0x20 /* Disconnect indicator int enable */
  1405. #define nDISCON_BE 0x0
  1406. #define SESSION_REQ_BE 0x40 /* Session Request int enable */
  1407. #define nSESSION_REQ_BE 0x0
  1408. #define VBUS_ERROR_BE 0x80 /* Vbus threshold indicator int enable */
  1409. #define nVBUS_ERROR_BE 0x0
  1410. /* Bit masks for USB_FRAME */
  1411. #define FRAME_NUMBER 0x7ff /* Frame number */
  1412. /* Bit masks for USB_INDEX */
  1413. #define SELECTED_ENDPOINT 0xf /* selected endpoint */
  1414. /* Bit masks for USB_GLOBAL_CTL */
  1415. #define GLOBAL_ENA 0x1 /* enables USB module */
  1416. #define nGLOBAL_ENA 0x0
  1417. #define EP1_TX_ENA 0x2 /* Transmit endpoint 1 enable */
  1418. #define nEP1_TX_ENA 0x0
  1419. #define EP2_TX_ENA 0x4 /* Transmit endpoint 2 enable */
  1420. #define nEP2_TX_ENA 0x0
  1421. #define EP3_TX_ENA 0x8 /* Transmit endpoint 3 enable */
  1422. #define nEP3_TX_ENA 0x0
  1423. #define EP4_TX_ENA 0x10 /* Transmit endpoint 4 enable */
  1424. #define nEP4_TX_ENA 0x0
  1425. #define EP5_TX_ENA 0x20 /* Transmit endpoint 5 enable */
  1426. #define nEP5_TX_ENA 0x0
  1427. #define EP6_TX_ENA 0x40 /* Transmit endpoint 6 enable */
  1428. #define nEP6_TX_ENA 0x0
  1429. #define EP7_TX_ENA 0x80 /* Transmit endpoint 7 enable */
  1430. #define nEP7_TX_ENA 0x0
  1431. #define EP1_RX_ENA 0x100 /* Receive endpoint 1 enable */
  1432. #define nEP1_RX_ENA 0x0
  1433. #define EP2_RX_ENA 0x200 /* Receive endpoint 2 enable */
  1434. #define nEP2_RX_ENA 0x0
  1435. #define EP3_RX_ENA 0x400 /* Receive endpoint 3 enable */
  1436. #define nEP3_RX_ENA 0x0
  1437. #define EP4_RX_ENA 0x800 /* Receive endpoint 4 enable */
  1438. #define nEP4_RX_ENA 0x0
  1439. #define EP5_RX_ENA 0x1000 /* Receive endpoint 5 enable */
  1440. #define nEP5_RX_ENA 0x0
  1441. #define EP6_RX_ENA 0x2000 /* Receive endpoint 6 enable */
  1442. #define nEP6_RX_ENA 0x0
  1443. #define EP7_RX_ENA 0x4000 /* Receive endpoint 7 enable */
  1444. #define nEP7_RX_ENA 0x0
  1445. /* Bit masks for USB_OTG_DEV_CTL */
  1446. #define SESSION 0x1 /* session indicator */
  1447. #define nSESSION 0x0
  1448. #define HOST_REQ 0x2 /* Host negotiation request */
  1449. #define nHOST_REQ 0x0
  1450. #define HOST_MODE 0x4 /* indicates USBDRC is a host */
  1451. #define nHOST_MODE 0x0
  1452. #define VBUS0 0x8 /* Vbus level indicator[0] */
  1453. #define nVBUS0 0x0
  1454. #define VBUS1 0x10 /* Vbus level indicator[1] */
  1455. #define nVBUS1 0x0
  1456. #define LSDEV 0x20 /* Low-speed indicator */
  1457. #define nLSDEV 0x0
  1458. #define FSDEV 0x40 /* Full or High-speed indicator */
  1459. #define nFSDEV 0x0
  1460. #define B_DEVICE 0x80 /* A' or 'B' device indicator */
  1461. #define nB_DEVICE 0x0
  1462. /* Bit masks for USB_OTG_VBUS_IRQ */
  1463. #define DRIVE_VBUS_ON 0x1 /* indicator to drive VBUS control circuit */
  1464. #define nDRIVE_VBUS_ON 0x0
  1465. #define DRIVE_VBUS_OFF 0x2 /* indicator to shut off charge pump */
  1466. #define nDRIVE_VBUS_OFF 0x0
  1467. #define CHRG_VBUS_START 0x4 /* indicator for external circuit to start charging VBUS */
  1468. #define nCHRG_VBUS_START 0x0
  1469. #define CHRG_VBUS_END 0x8 /* indicator for external circuit to end charging VBUS */
  1470. #define nCHRG_VBUS_END 0x0
  1471. #define DISCHRG_VBUS_START 0x10 /* indicator to start discharging VBUS */
  1472. #define nDISCHRG_VBUS_START 0x0
  1473. #define DISCHRG_VBUS_END 0x20 /* indicator to stop discharging VBUS */
  1474. #define nDISCHRG_VBUS_END 0x0
  1475. /* Bit masks for USB_OTG_VBUS_MASK */
  1476. #define DRIVE_VBUS_ON_ENA 0x1 /* enable DRIVE_VBUS_ON interrupt */
  1477. #define nDRIVE_VBUS_ON_ENA 0x0
  1478. #define DRIVE_VBUS_OFF_ENA 0x2 /* enable DRIVE_VBUS_OFF interrupt */
  1479. #define nDRIVE_VBUS_OFF_ENA 0x0
  1480. #define CHRG_VBUS_START_ENA 0x4 /* enable CHRG_VBUS_START interrupt */
  1481. #define nCHRG_VBUS_START_ENA 0x0
  1482. #define CHRG_VBUS_END_ENA 0x8 /* enable CHRG_VBUS_END interrupt */
  1483. #define nCHRG_VBUS_END_ENA 0x0
  1484. #define DISCHRG_VBUS_START_ENA 0x10 /* enable DISCHRG_VBUS_START interrupt */
  1485. #define nDISCHRG_VBUS_START_ENA 0x0
  1486. #define DISCHRG_VBUS_END_ENA 0x20 /* enable DISCHRG_VBUS_END interrupt */
  1487. #define nDISCHRG_VBUS_END_ENA 0x0
  1488. /* Bit masks for USB_CSR0 */
  1489. #define RXPKTRDY 0x1 /* data packet receive indicator */
  1490. #define nRXPKTRDY 0x0
  1491. #define TXPKTRDY 0x2 /* data packet in FIFO indicator */
  1492. #define nTXPKTRDY 0x0
  1493. #define STALL_SENT 0x4 /* STALL handshake sent */
  1494. #define nSTALL_SENT 0x0
  1495. #define DATAEND 0x8 /* Data end indicator */
  1496. #define nDATAEND 0x0
  1497. #define SETUPEND 0x10 /* Setup end */
  1498. #define nSETUPEND 0x0
  1499. #define SENDSTALL 0x20 /* Send STALL handshake */
  1500. #define nSENDSTALL 0x0
  1501. #define SERVICED_RXPKTRDY 0x40 /* used to clear the RxPktRdy bit */
  1502. #define nSERVICED_RXPKTRDY 0x0
  1503. #define SERVICED_SETUPEND 0x80 /* used to clear the SetupEnd bit */
  1504. #define nSERVICED_SETUPEND 0x0
  1505. #define FLUSHFIFO 0x100 /* flush endpoint FIFO */
  1506. #define nFLUSHFIFO 0x0
  1507. #define STALL_RECEIVED_H 0x4 /* STALL handshake received host mode */
  1508. #define nSTALL_RECEIVED_H 0x0
  1509. #define SETUPPKT_H 0x8 /* send Setup token host mode */
  1510. #define nSETUPPKT_H 0x0
  1511. #define ERROR_H 0x10 /* timeout error indicator host mode */
  1512. #define nERROR_H 0x0
  1513. #define REQPKT_H 0x20 /* Request an IN transaction host mode */
  1514. #define nREQPKT_H 0x0
  1515. #define STATUSPKT_H 0x40 /* Status stage transaction host mode */
  1516. #define nSTATUSPKT_H 0x0
  1517. #define NAK_TIMEOUT_H 0x80 /* EP0 halted after a NAK host mode */
  1518. #define nNAK_TIMEOUT_H 0x0
  1519. /* Bit masks for USB_COUNT0 */
  1520. #define EP0_RX_COUNT 0x7f /* number of received bytes in EP0 FIFO */
  1521. /* Bit masks for USB_NAKLIMIT0 */
  1522. #define EP0_NAK_LIMIT 0x1f /* number of frames/micro frames after which EP0 timeouts */
  1523. /* Bit masks for USB_TX_MAX_PACKET */
  1524. #define MAX_PACKET_SIZE_T 0x7ff /* maximum data pay load in a frame */
  1525. /* Bit masks for USB_RX_MAX_PACKET */
  1526. #define MAX_PACKET_SIZE_R 0x7ff /* maximum data pay load in a frame */
  1527. /* Bit masks for USB_TXCSR */
  1528. #define TXPKTRDY_T 0x1 /* data packet in FIFO indicator */
  1529. #define nTXPKTRDY_T 0x0
  1530. #define FIFO_NOT_EMPTY_T 0x2 /* FIFO not empty */
  1531. #define nFIFO_NOT_EMPTY_T 0x0
  1532. #define UNDERRUN_T 0x4 /* TxPktRdy not set for an IN token */
  1533. #define nUNDERRUN_T 0x0
  1534. #define FLUSHFIFO_T 0x8 /* flush endpoint FIFO */
  1535. #define nFLUSHFIFO_T 0x0
  1536. #define STALL_SEND_T 0x10 /* issue a Stall handshake */
  1537. #define nSTALL_SEND_T 0x0
  1538. #define STALL_SENT_T 0x20 /* Stall handshake transmitted */
  1539. #define nSTALL_SENT_T 0x0
  1540. #define CLEAR_DATATOGGLE_T 0x40 /* clear endpoint data toggle */
  1541. #define nCLEAR_DATATOGGLE_T 0x0
  1542. #define INCOMPTX_T 0x80 /* indicates that a large packet is split */
  1543. #define nINCOMPTX_T 0x0
  1544. #define DMAREQMODE_T 0x400 /* DMA mode (0 or 1) selection */
  1545. #define nDMAREQMODE_T 0x0
  1546. #define FORCE_DATATOGGLE_T 0x800 /* Force data toggle */
  1547. #define nFORCE_DATATOGGLE_T 0x0
  1548. #define DMAREQ_ENA_T 0x1000 /* Enable DMA request for Tx EP */
  1549. #define nDMAREQ_ENA_T 0x0
  1550. #define ISO_T 0x4000 /* enable Isochronous transfers */
  1551. #define nISO_T 0x0
  1552. #define AUTOSET_T 0x8000 /* allows TxPktRdy to be set automatically */
  1553. #define nAUTOSET_T 0x0
  1554. #define ERROR_TH 0x4 /* error condition host mode */
  1555. #define nERROR_TH 0x0
  1556. #define STALL_RECEIVED_TH 0x20 /* Stall handshake received host mode */
  1557. #define nSTALL_RECEIVED_TH 0x0
  1558. #define NAK_TIMEOUT_TH 0x80 /* NAK timeout host mode */
  1559. #define nNAK_TIMEOUT_TH 0x0
  1560. /* Bit masks for USB_TXCOUNT */
  1561. #define TX_COUNT 0x1fff /* Number of bytes to be written to the selected endpoint Tx FIFO */
  1562. /* Bit masks for USB_RXCSR */
  1563. #define RXPKTRDY_R 0x1 /* data packet in FIFO indicator */
  1564. #define nRXPKTRDY_R 0x0
  1565. #define FIFO_FULL_R 0x2 /* FIFO not empty */
  1566. #define nFIFO_FULL_R 0x0
  1567. #define OVERRUN_R 0x4 /* TxPktRdy not set for an IN token */
  1568. #define nOVERRUN_R 0x0
  1569. #define DATAERROR_R 0x8 /* Out packet cannot be loaded into Rx FIFO */
  1570. #define nDATAERROR_R 0x0
  1571. #define FLUSHFIFO_R 0x10 /* flush endpoint FIFO */
  1572. #define nFLUSHFIFO_R 0x0
  1573. #define STALL_SEND_R 0x20 /* issue a Stall handshake */
  1574. #define nSTALL_SEND_R 0x0
  1575. #define STALL_SENT_R 0x40 /* Stall handshake transmitted */
  1576. #define nSTALL_SENT_R 0x0
  1577. #define CLEAR_DATATOGGLE_R 0x80 /* clear endpoint data toggle */
  1578. #define nCLEAR_DATATOGGLE_R 0x0
  1579. #define INCOMPRX_R 0x100 /* indicates that a large packet is split */
  1580. #define nINCOMPRX_R 0x0
  1581. #define DMAREQMODE_R 0x800 /* DMA mode (0 or 1) selection */
  1582. #define nDMAREQMODE_R 0x0
  1583. #define DISNYET_R 0x1000 /* disable Nyet handshakes */
  1584. #define nDISNYET_R 0x0
  1585. #define DMAREQ_ENA_R 0x2000 /* Enable DMA request for Tx EP */
  1586. #define nDMAREQ_ENA_R 0x0
  1587. #define ISO_R 0x4000 /* enable Isochronous transfers */
  1588. #define nISO_R 0x0
  1589. #define AUTOCLEAR_R 0x8000 /* allows TxPktRdy to be set automatically */
  1590. #define nAUTOCLEAR_R 0x0
  1591. #define ERROR_RH 0x4 /* TxPktRdy not set for an IN token host mode */
  1592. #define nERROR_RH 0x0
  1593. #define REQPKT_RH 0x20 /* request an IN transaction host mode */
  1594. #define nREQPKT_RH 0x0
  1595. #define STALL_RECEIVED_RH 0x40 /* Stall handshake received host mode */
  1596. #define nSTALL_RECEIVED_RH 0x0
  1597. #define INCOMPRX_RH 0x100 /* indicates that a large packet is split host mode */
  1598. #define nINCOMPRX_RH 0x0
  1599. #define DMAREQMODE_RH 0x800 /* DMA mode (0 or 1) selection host mode */
  1600. #define nDMAREQMODE_RH 0x0
  1601. #define AUTOREQ_RH 0x4000 /* sets ReqPkt automatically host mode */
  1602. #define nAUTOREQ_RH 0x0
  1603. /* Bit masks for USB_RXCOUNT */
  1604. #define RX_COUNT 0x1fff /* Number of received bytes in the packet in the Rx FIFO */
  1605. /* Bit masks for USB_TXTYPE */
  1606. #define TARGET_EP_NO_T 0xf /* EP number */
  1607. #define PROTOCOL_T 0xc /* transfer type */
  1608. /* Bit masks for USB_TXINTERVAL */
  1609. #define TX_POLL_INTERVAL 0xff /* polling interval for selected Tx EP */
  1610. /* Bit masks for USB_RXTYPE */
  1611. #define TARGET_EP_NO_R 0xf /* EP number */
  1612. #define PROTOCOL_R 0xc /* transfer type */
  1613. /* Bit masks for USB_RXINTERVAL */
  1614. #define RX_POLL_INTERVAL 0xff /* polling interval for selected Rx EP */
  1615. /* Bit masks for USB_DMA_INTERRUPT */
  1616. #define DMA0_INT 0x1 /* DMA0 pending interrupt */
  1617. #define nDMA0_INT 0x0
  1618. #define DMA1_INT 0x2 /* DMA1 pending interrupt */
  1619. #define nDMA1_INT 0x0
  1620. #define DMA2_INT 0x4 /* DMA2 pending interrupt */
  1621. #define nDMA2_INT 0x0
  1622. #define DMA3_INT 0x8 /* DMA3 pending interrupt */
  1623. #define nDMA3_INT 0x0
  1624. #define DMA4_INT 0x10 /* DMA4 pending interrupt */
  1625. #define nDMA4_INT 0x0
  1626. #define DMA5_INT 0x20 /* DMA5 pending interrupt */
  1627. #define nDMA5_INT 0x0
  1628. #define DMA6_INT 0x40 /* DMA6 pending interrupt */
  1629. #define nDMA6_INT 0x0
  1630. #define DMA7_INT 0x80 /* DMA7 pending interrupt */
  1631. #define nDMA7_INT 0x0
  1632. /* Bit masks for USB_DMAxCONTROL */
  1633. #define DMA_ENA 0x1 /* DMA enable */
  1634. #define nDMA_ENA 0x0
  1635. #define DIRECTION 0x2 /* direction of DMA transfer */
  1636. #define nDIRECTION 0x0
  1637. #define MODE 0x4 /* DMA Bus error */
  1638. #define nMODE 0x0
  1639. #define INT_ENA 0x8 /* Interrupt enable */
  1640. #define nINT_ENA 0x0
  1641. #define EPNUM 0xf0 /* EP number */
  1642. #define BUSERROR 0x100 /* DMA Bus error */
  1643. #define nBUSERROR 0x0
  1644. /* Bit masks for USB_DMAxADDRHIGH */
  1645. #define DMA_ADDR_HIGH 0xffff /* Upper 16-bits of memory source/destination address for the DMA master channel */
  1646. /* Bit masks for USB_DMAxADDRLOW */
  1647. #define DMA_ADDR_LOW 0xffff /* Lower 16-bits of memory source/destination address for the DMA master channel */
  1648. /* Bit masks for USB_DMAxCOUNTHIGH */
  1649. #define DMA_COUNT_HIGH 0xffff /* Upper 16-bits of byte count of DMA transfer for DMA master channel */
  1650. /* Bit masks for USB_DMAxCOUNTLOW */
  1651. #define DMA_COUNT_LOW 0xffff /* Lower 16-bits of byte count of DMA transfer for DMA master channel */
  1652. /* Bit masks for HMDMAx_CONTROL */
  1653. #define HMDMAEN 0x1 /* Handshake MDMA Enable */
  1654. #define nHMDMAEN 0x0
  1655. #define REP 0x2 /* Handshake MDMA Request Polarity */
  1656. #define nREP 0x0
  1657. #define UTE 0x8 /* Urgency Threshold Enable */
  1658. #define nUTE 0x0
  1659. #define OIE 0x10 /* Overflow Interrupt Enable */
  1660. #define nOIE 0x0
  1661. #define BDIE 0x20 /* Block Done Interrupt Enable */
  1662. #define nBDIE 0x0
  1663. #define MBDI 0x40 /* Mask Block Done Interrupt */
  1664. #define nMBDI 0x0
  1665. #define DRQ 0x300 /* Handshake MDMA Request Type */
  1666. #define RBC 0x1000 /* Force Reload of BCOUNT */
  1667. #define nRBC 0x0
  1668. #define PS 0x2000 /* Pin Status */
  1669. #define nPS 0x0
  1670. #define OI 0x4000 /* Overflow Interrupt Generated */
  1671. #define nOI 0x0
  1672. #define BDI 0x8000 /* Block Done Interrupt Generated */
  1673. #define nBDI 0x0
  1674. /* ******************************************* */
  1675. /* MULTI BIT MACRO ENUMERATIONS */
  1676. /* ******************************************* */
  1677. #endif /* _DEF_BF548_H */