twl4030.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546
  1. /*
  2. * twl4030.h - header for TWL4030 PM and audio CODEC device
  3. *
  4. * Copyright (C) 2005-2006 Texas Instruments, Inc.
  5. *
  6. * Based on tlv320aic23.c:
  7. * Copyright (c) by Kai Svahn <kai.svahn@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. *
  23. */
  24. #ifndef __TWL4030_H_
  25. #define __TWL4030_H_
  26. #include <linux/types.h>
  27. #include <linux/input/matrix_keypad.h>
  28. /*
  29. * Using the twl4030 core we address registers using a pair
  30. * { module id, relative register offset }
  31. * which that core then maps to the relevant
  32. * { i2c slave, absolute register address }
  33. *
  34. * The module IDs are meaningful only to the twl4030 core code,
  35. * which uses them as array indices to look up the first register
  36. * address each module uses within a given i2c slave.
  37. */
  38. /* Slave 0 (i2c address 0x48) */
  39. #define TWL4030_MODULE_USB 0x00
  40. /* Slave 1 (i2c address 0x49) */
  41. #define TWL4030_MODULE_AUDIO_VOICE 0x01
  42. #define TWL4030_MODULE_GPIO 0x02
  43. #define TWL4030_MODULE_INTBR 0x03
  44. #define TWL4030_MODULE_PIH 0x04
  45. #define TWL4030_MODULE_TEST 0x05
  46. /* Slave 2 (i2c address 0x4a) */
  47. #define TWL4030_MODULE_KEYPAD 0x06
  48. #define TWL4030_MODULE_MADC 0x07
  49. #define TWL4030_MODULE_INTERRUPTS 0x08
  50. #define TWL4030_MODULE_LED 0x09
  51. #define TWL4030_MODULE_MAIN_CHARGE 0x0A
  52. #define TWL4030_MODULE_PRECHARGE 0x0B
  53. #define TWL4030_MODULE_PWM0 0x0C
  54. #define TWL4030_MODULE_PWM1 0x0D
  55. #define TWL4030_MODULE_PWMA 0x0E
  56. #define TWL4030_MODULE_PWMB 0x0F
  57. #define TWL5031_MODULE_ACCESSORY 0x10
  58. #define TWL5031_MODULE_INTERRUPTS 0x11
  59. /* Slave 3 (i2c address 0x4b) */
  60. #define TWL4030_MODULE_BACKUP 0x12
  61. #define TWL4030_MODULE_INT 0x13
  62. #define TWL4030_MODULE_PM_MASTER 0x14
  63. #define TWL4030_MODULE_PM_RECEIVER 0x15
  64. #define TWL4030_MODULE_RTC 0x16
  65. #define TWL4030_MODULE_SECURED_REG 0x17
  66. /*
  67. * Read and write single 8-bit registers
  68. */
  69. int twl4030_i2c_write_u8(u8 mod_no, u8 val, u8 reg);
  70. int twl4030_i2c_read_u8(u8 mod_no, u8 *val, u8 reg);
  71. /*
  72. * Read and write several 8-bit registers at once.
  73. *
  74. * IMPORTANT: For twl4030_i2c_write(), allocate num_bytes + 1
  75. * for the value, and populate your data starting at offset 1.
  76. */
  77. int twl4030_i2c_write(u8 mod_no, u8 *value, u8 reg, unsigned num_bytes);
  78. int twl4030_i2c_read(u8 mod_no, u8 *value, u8 reg, unsigned num_bytes);
  79. /*----------------------------------------------------------------------*/
  80. /*
  81. * NOTE: at up to 1024 registers, this is a big chip.
  82. *
  83. * Avoid putting register declarations in this file, instead of into
  84. * a driver-private file, unless some of the registers in a block
  85. * need to be shared with other drivers. One example is blocks that
  86. * have Secondary IRQ Handler (SIH) registers.
  87. */
  88. #define TWL4030_SIH_CTRL_EXCLEN_MASK BIT(0)
  89. #define TWL4030_SIH_CTRL_PENDDIS_MASK BIT(1)
  90. #define TWL4030_SIH_CTRL_COR_MASK BIT(2)
  91. /*----------------------------------------------------------------------*/
  92. /*
  93. * GPIO Block Register offsets (use TWL4030_MODULE_GPIO)
  94. */
  95. #define REG_GPIODATAIN1 0x0
  96. #define REG_GPIODATAIN2 0x1
  97. #define REG_GPIODATAIN3 0x2
  98. #define REG_GPIODATADIR1 0x3
  99. #define REG_GPIODATADIR2 0x4
  100. #define REG_GPIODATADIR3 0x5
  101. #define REG_GPIODATAOUT1 0x6
  102. #define REG_GPIODATAOUT2 0x7
  103. #define REG_GPIODATAOUT3 0x8
  104. #define REG_CLEARGPIODATAOUT1 0x9
  105. #define REG_CLEARGPIODATAOUT2 0xA
  106. #define REG_CLEARGPIODATAOUT3 0xB
  107. #define REG_SETGPIODATAOUT1 0xC
  108. #define REG_SETGPIODATAOUT2 0xD
  109. #define REG_SETGPIODATAOUT3 0xE
  110. #define REG_GPIO_DEBEN1 0xF
  111. #define REG_GPIO_DEBEN2 0x10
  112. #define REG_GPIO_DEBEN3 0x11
  113. #define REG_GPIO_CTRL 0x12
  114. #define REG_GPIOPUPDCTR1 0x13
  115. #define REG_GPIOPUPDCTR2 0x14
  116. #define REG_GPIOPUPDCTR3 0x15
  117. #define REG_GPIOPUPDCTR4 0x16
  118. #define REG_GPIOPUPDCTR5 0x17
  119. #define REG_GPIO_ISR1A 0x19
  120. #define REG_GPIO_ISR2A 0x1A
  121. #define REG_GPIO_ISR3A 0x1B
  122. #define REG_GPIO_IMR1A 0x1C
  123. #define REG_GPIO_IMR2A 0x1D
  124. #define REG_GPIO_IMR3A 0x1E
  125. #define REG_GPIO_ISR1B 0x1F
  126. #define REG_GPIO_ISR2B 0x20
  127. #define REG_GPIO_ISR3B 0x21
  128. #define REG_GPIO_IMR1B 0x22
  129. #define REG_GPIO_IMR2B 0x23
  130. #define REG_GPIO_IMR3B 0x24
  131. #define REG_GPIO_EDR1 0x28
  132. #define REG_GPIO_EDR2 0x29
  133. #define REG_GPIO_EDR3 0x2A
  134. #define REG_GPIO_EDR4 0x2B
  135. #define REG_GPIO_EDR5 0x2C
  136. #define REG_GPIO_SIH_CTRL 0x2D
  137. /* Up to 18 signals are available as GPIOs, when their
  138. * pins are not assigned to another use (such as ULPI/USB).
  139. */
  140. #define TWL4030_GPIO_MAX 18
  141. /*----------------------------------------------------------------------*/
  142. /*
  143. * Keypad register offsets (use TWL4030_MODULE_KEYPAD)
  144. * ... SIH/interrupt only
  145. */
  146. #define TWL4030_KEYPAD_KEYP_ISR1 0x11
  147. #define TWL4030_KEYPAD_KEYP_IMR1 0x12
  148. #define TWL4030_KEYPAD_KEYP_ISR2 0x13
  149. #define TWL4030_KEYPAD_KEYP_IMR2 0x14
  150. #define TWL4030_KEYPAD_KEYP_SIR 0x15 /* test register */
  151. #define TWL4030_KEYPAD_KEYP_EDR 0x16
  152. #define TWL4030_KEYPAD_KEYP_SIH_CTRL 0x17
  153. /*----------------------------------------------------------------------*/
  154. /*
  155. * Multichannel ADC register offsets (use TWL4030_MODULE_MADC)
  156. * ... SIH/interrupt only
  157. */
  158. #define TWL4030_MADC_ISR1 0x61
  159. #define TWL4030_MADC_IMR1 0x62
  160. #define TWL4030_MADC_ISR2 0x63
  161. #define TWL4030_MADC_IMR2 0x64
  162. #define TWL4030_MADC_SIR 0x65 /* test register */
  163. #define TWL4030_MADC_EDR 0x66
  164. #define TWL4030_MADC_SIH_CTRL 0x67
  165. /*----------------------------------------------------------------------*/
  166. /*
  167. * Battery charger register offsets (use TWL4030_MODULE_INTERRUPTS)
  168. */
  169. #define TWL4030_INTERRUPTS_BCIISR1A 0x0
  170. #define TWL4030_INTERRUPTS_BCIISR2A 0x1
  171. #define TWL4030_INTERRUPTS_BCIIMR1A 0x2
  172. #define TWL4030_INTERRUPTS_BCIIMR2A 0x3
  173. #define TWL4030_INTERRUPTS_BCIISR1B 0x4
  174. #define TWL4030_INTERRUPTS_BCIISR2B 0x5
  175. #define TWL4030_INTERRUPTS_BCIIMR1B 0x6
  176. #define TWL4030_INTERRUPTS_BCIIMR2B 0x7
  177. #define TWL4030_INTERRUPTS_BCISIR1 0x8 /* test register */
  178. #define TWL4030_INTERRUPTS_BCISIR2 0x9 /* test register */
  179. #define TWL4030_INTERRUPTS_BCIEDR1 0xa
  180. #define TWL4030_INTERRUPTS_BCIEDR2 0xb
  181. #define TWL4030_INTERRUPTS_BCIEDR3 0xc
  182. #define TWL4030_INTERRUPTS_BCISIHCTRL 0xd
  183. /*----------------------------------------------------------------------*/
  184. /*
  185. * Power Interrupt block register offsets (use TWL4030_MODULE_INT)
  186. */
  187. #define TWL4030_INT_PWR_ISR1 0x0
  188. #define TWL4030_INT_PWR_IMR1 0x1
  189. #define TWL4030_INT_PWR_ISR2 0x2
  190. #define TWL4030_INT_PWR_IMR2 0x3
  191. #define TWL4030_INT_PWR_SIR 0x4 /* test register */
  192. #define TWL4030_INT_PWR_EDR1 0x5
  193. #define TWL4030_INT_PWR_EDR2 0x6
  194. #define TWL4030_INT_PWR_SIH_CTRL 0x7
  195. /*----------------------------------------------------------------------*/
  196. /*
  197. * Accessory Interrupts
  198. */
  199. #define TWL5031_ACIIMR_LSB 0x05
  200. #define TWL5031_ACIIMR_MSB 0x06
  201. #define TWL5031_ACIIDR_LSB 0x07
  202. #define TWL5031_ACIIDR_MSB 0x08
  203. #define TWL5031_ACCISR1 0x0F
  204. #define TWL5031_ACCIMR1 0x10
  205. #define TWL5031_ACCISR2 0x11
  206. #define TWL5031_ACCIMR2 0x12
  207. #define TWL5031_ACCSIR 0x13
  208. #define TWL5031_ACCEDR1 0x14
  209. #define TWL5031_ACCSIHCTRL 0x15
  210. /*----------------------------------------------------------------------*/
  211. /*
  212. * Battery Charger Controller
  213. */
  214. #define TWL5031_INTERRUPTS_BCIISR1 0x0
  215. #define TWL5031_INTERRUPTS_BCIIMR1 0x1
  216. #define TWL5031_INTERRUPTS_BCIISR2 0x2
  217. #define TWL5031_INTERRUPTS_BCIIMR2 0x3
  218. #define TWL5031_INTERRUPTS_BCISIR 0x4
  219. #define TWL5031_INTERRUPTS_BCIEDR1 0x5
  220. #define TWL5031_INTERRUPTS_BCIEDR2 0x6
  221. #define TWL5031_INTERRUPTS_BCISIHCTRL 0x7
  222. /*----------------------------------------------------------------------*/
  223. /* Power bus message definitions */
  224. /* The TWL4030/5030 splits its power-management resources (the various
  225. * regulators, clock and reset lines) into 3 processor groups - P1, P2 and
  226. * P3. These groups can then be configured to transition between sleep, wait-on
  227. * and active states by sending messages to the power bus. See Section 5.4.2
  228. * Power Resources of TWL4030 TRM
  229. */
  230. /* Processor groups */
  231. #define DEV_GRP_NULL 0x0
  232. #define DEV_GRP_P1 0x1 /* P1: all OMAP devices */
  233. #define DEV_GRP_P2 0x2 /* P2: all Modem devices */
  234. #define DEV_GRP_P3 0x4 /* P3: all peripheral devices */
  235. /* Resource groups */
  236. #define RES_GRP_RES 0x0 /* Reserved */
  237. #define RES_GRP_PP 0x1 /* Power providers */
  238. #define RES_GRP_RC 0x2 /* Reset and control */
  239. #define RES_GRP_PP_RC 0x3
  240. #define RES_GRP_PR 0x4 /* Power references */
  241. #define RES_GRP_PP_PR 0x5
  242. #define RES_GRP_RC_PR 0x6
  243. #define RES_GRP_ALL 0x7 /* All resource groups */
  244. #define RES_TYPE2_R0 0x0
  245. #define RES_TYPE_ALL 0x7
  246. /* Resource states */
  247. #define RES_STATE_WRST 0xF
  248. #define RES_STATE_ACTIVE 0xE
  249. #define RES_STATE_SLEEP 0x8
  250. #define RES_STATE_OFF 0x0
  251. /* Power resources */
  252. /* Power providers */
  253. #define RES_VAUX1 1
  254. #define RES_VAUX2 2
  255. #define RES_VAUX3 3
  256. #define RES_VAUX4 4
  257. #define RES_VMMC1 5
  258. #define RES_VMMC2 6
  259. #define RES_VPLL1 7
  260. #define RES_VPLL2 8
  261. #define RES_VSIM 9
  262. #define RES_VDAC 10
  263. #define RES_VINTANA1 11
  264. #define RES_VINTANA2 12
  265. #define RES_VINTDIG 13
  266. #define RES_VIO 14
  267. #define RES_VDD1 15
  268. #define RES_VDD2 16
  269. #define RES_VUSB_1V5 17
  270. #define RES_VUSB_1V8 18
  271. #define RES_VUSB_3V1 19
  272. #define RES_VUSBCP 20
  273. #define RES_REGEN 21
  274. /* Reset and control */
  275. #define RES_NRES_PWRON 22
  276. #define RES_CLKEN 23
  277. #define RES_SYSEN 24
  278. #define RES_HFCLKOUT 25
  279. #define RES_32KCLKOUT 26
  280. #define RES_RESET 27
  281. /* Power Reference */
  282. #define RES_Main_Ref 28
  283. #define TOTAL_RESOURCES 28
  284. /*
  285. * Power Bus Message Format ... these can be sent individually by Linux,
  286. * but are usually part of downloaded scripts that are run when various
  287. * power events are triggered.
  288. *
  289. * Broadcast Message (16 Bits):
  290. * DEV_GRP[15:13] MT[12] RES_GRP[11:9] RES_TYPE2[8:7] RES_TYPE[6:4]
  291. * RES_STATE[3:0]
  292. *
  293. * Singular Message (16 Bits):
  294. * DEV_GRP[15:13] MT[12] RES_ID[11:4] RES_STATE[3:0]
  295. */
  296. #define MSG_BROADCAST(devgrp, grp, type, type2, state) \
  297. ( (devgrp) << 13 | 1 << 12 | (grp) << 9 | (type2) << 7 \
  298. | (type) << 4 | (state))
  299. #define MSG_SINGULAR(devgrp, id, state) \
  300. ((devgrp) << 13 | 0 << 12 | (id) << 4 | (state))
  301. /*----------------------------------------------------------------------*/
  302. struct twl4030_clock_init_data {
  303. bool ck32k_lowpwr_enable;
  304. };
  305. struct twl4030_bci_platform_data {
  306. int *battery_tmp_tbl;
  307. unsigned int tblsize;
  308. };
  309. /* TWL4030_GPIO_MAX (18) GPIOs, with interrupts */
  310. struct twl4030_gpio_platform_data {
  311. int gpio_base;
  312. unsigned irq_base, irq_end;
  313. /* package the two LED signals as output-only GPIOs? */
  314. bool use_leds;
  315. /* gpio-n should control VMMC(n+1) if BIT(n) in mmc_cd is set */
  316. u8 mmc_cd;
  317. /* if BIT(N) is set, or VMMC(n+1) is linked, debounce GPIO-N */
  318. u32 debounce;
  319. /* For gpio-N, bit (1 << N) in "pullups" is set if that pullup
  320. * should be enabled. Else, if that bit is set in "pulldowns",
  321. * that pulldown is enabled. Don't waste power by letting any
  322. * digital inputs float...
  323. */
  324. u32 pullups;
  325. u32 pulldowns;
  326. int (*setup)(struct device *dev,
  327. unsigned gpio, unsigned ngpio);
  328. int (*teardown)(struct device *dev,
  329. unsigned gpio, unsigned ngpio);
  330. };
  331. struct twl4030_madc_platform_data {
  332. int irq_line;
  333. };
  334. /* Boards have uniqe mappings of {row, col} --> keycode.
  335. * Column and row are 8 bits each, but range only from 0..7.
  336. * a PERSISTENT_KEY is "always on" and never reported.
  337. */
  338. #define PERSISTENT_KEY(r, c) KEY((r), (c), KEY_RESERVED)
  339. struct twl4030_keypad_data {
  340. const struct matrix_keymap_data *keymap_data;
  341. unsigned rows;
  342. unsigned cols;
  343. bool rep;
  344. };
  345. enum twl4030_usb_mode {
  346. T2_USB_MODE_ULPI = 1,
  347. T2_USB_MODE_CEA2011_3PIN = 2,
  348. };
  349. struct twl4030_usb_data {
  350. enum twl4030_usb_mode usb_mode;
  351. };
  352. struct twl4030_ins {
  353. u16 pmb_message;
  354. u8 delay;
  355. };
  356. struct twl4030_script {
  357. struct twl4030_ins *script;
  358. unsigned size;
  359. u8 flags;
  360. #define TWL4030_WRST_SCRIPT (1<<0)
  361. #define TWL4030_WAKEUP12_SCRIPT (1<<1)
  362. #define TWL4030_WAKEUP3_SCRIPT (1<<2)
  363. #define TWL4030_SLEEP_SCRIPT (1<<3)
  364. };
  365. struct twl4030_resconfig {
  366. u8 resource;
  367. u8 devgroup; /* Processor group that Power resource belongs to */
  368. u8 type; /* Power resource addressed, 6 / broadcast message */
  369. u8 type2; /* Power resource addressed, 3 / broadcast message */
  370. u8 remap_off; /* off state remapping */
  371. u8 remap_sleep; /* sleep state remapping */
  372. };
  373. struct twl4030_power_data {
  374. struct twl4030_script **scripts;
  375. unsigned num;
  376. struct twl4030_resconfig *resource_config;
  377. #define TWL4030_RESCONFIG_UNDEF ((u8)-1)
  378. };
  379. extern void twl4030_power_init(struct twl4030_power_data *triton2_scripts);
  380. struct twl4030_codec_audio_data {
  381. unsigned int audio_mclk;
  382. unsigned int ramp_delay_value;
  383. unsigned int hs_extmute:1;
  384. void (*set_hs_extmute)(int mute);
  385. };
  386. struct twl4030_codec_vibra_data {
  387. unsigned int audio_mclk;
  388. unsigned int coexist;
  389. };
  390. struct twl4030_codec_data {
  391. unsigned int audio_mclk;
  392. struct twl4030_codec_audio_data *audio;
  393. struct twl4030_codec_vibra_data *vibra;
  394. };
  395. struct twl4030_platform_data {
  396. unsigned irq_base, irq_end;
  397. struct twl4030_clock_init_data *clock;
  398. struct twl4030_bci_platform_data *bci;
  399. struct twl4030_gpio_platform_data *gpio;
  400. struct twl4030_madc_platform_data *madc;
  401. struct twl4030_keypad_data *keypad;
  402. struct twl4030_usb_data *usb;
  403. struct twl4030_power_data *power;
  404. struct twl4030_codec_data *codec;
  405. /* LDO regulators */
  406. struct regulator_init_data *vdac;
  407. struct regulator_init_data *vpll1;
  408. struct regulator_init_data *vpll2;
  409. struct regulator_init_data *vmmc1;
  410. struct regulator_init_data *vmmc2;
  411. struct regulator_init_data *vsim;
  412. struct regulator_init_data *vaux1;
  413. struct regulator_init_data *vaux2;
  414. struct regulator_init_data *vaux3;
  415. struct regulator_init_data *vaux4;
  416. /* REVISIT more to come ... _nothing_ should be hard-wired */
  417. };
  418. /*----------------------------------------------------------------------*/
  419. int twl4030_sih_setup(int module);
  420. /* Offsets to Power Registers */
  421. #define TWL4030_VDAC_DEV_GRP 0x3B
  422. #define TWL4030_VDAC_DEDICATED 0x3E
  423. #define TWL4030_VAUX1_DEV_GRP 0x17
  424. #define TWL4030_VAUX1_DEDICATED 0x1A
  425. #define TWL4030_VAUX2_DEV_GRP 0x1B
  426. #define TWL4030_VAUX2_DEDICATED 0x1E
  427. #define TWL4030_VAUX3_DEV_GRP 0x1F
  428. #define TWL4030_VAUX3_DEDICATED 0x22
  429. #if defined(CONFIG_TWL4030_BCI_BATTERY) || \
  430. defined(CONFIG_TWL4030_BCI_BATTERY_MODULE)
  431. extern int twl4030charger_usb_en(int enable);
  432. #else
  433. static inline int twl4030charger_usb_en(int enable) { return 0; }
  434. #endif
  435. /*----------------------------------------------------------------------*/
  436. /* Linux-specific regulator identifiers ... for now, we only support
  437. * the LDOs, and leave the three buck converters alone. VDD1 and VDD2
  438. * need to tie into hardware based voltage scaling (cpufreq etc), while
  439. * VIO is generally fixed.
  440. */
  441. /* EXTERNAL dc-to-dc buck converters */
  442. #define TWL4030_REG_VDD1 0
  443. #define TWL4030_REG_VDD2 1
  444. #define TWL4030_REG_VIO 2
  445. /* EXTERNAL LDOs */
  446. #define TWL4030_REG_VDAC 3
  447. #define TWL4030_REG_VPLL1 4
  448. #define TWL4030_REG_VPLL2 5 /* not on all chips */
  449. #define TWL4030_REG_VMMC1 6
  450. #define TWL4030_REG_VMMC2 7 /* not on all chips */
  451. #define TWL4030_REG_VSIM 8 /* not on all chips */
  452. #define TWL4030_REG_VAUX1 9 /* not on all chips */
  453. #define TWL4030_REG_VAUX2_4030 10 /* (twl4030-specific) */
  454. #define TWL4030_REG_VAUX2 11 /* (twl5030 and newer) */
  455. #define TWL4030_REG_VAUX3 12 /* not on all chips */
  456. #define TWL4030_REG_VAUX4 13 /* not on all chips */
  457. /* INTERNAL LDOs */
  458. #define TWL4030_REG_VINTANA1 14
  459. #define TWL4030_REG_VINTANA2 15
  460. #define TWL4030_REG_VINTDIG 16
  461. #define TWL4030_REG_VUSB1V5 17
  462. #define TWL4030_REG_VUSB1V8 18
  463. #define TWL4030_REG_VUSB3V1 19
  464. #endif /* End of __TWL4030_H */