hda_intel.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622
  1. /*
  2. *
  3. * hda_intel.c - Implementation of primary alsa driver code base for Intel HD Audio.
  4. *
  5. * Copyright(c) 2004 Intel Corporation. All rights reserved.
  6. *
  7. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  8. * PeiSen Hou <pshou@realtek.com.tw>
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the Free
  12. * Software Foundation; either version 2 of the License, or (at your option)
  13. * any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  18. * more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along with
  21. * this program; if not, write to the Free Software Foundation, Inc., 59
  22. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  23. *
  24. * CONTACTS:
  25. *
  26. * Matt Jared matt.jared@intel.com
  27. * Andy Kopp andy.kopp@intel.com
  28. * Dan Kogan dan.d.kogan@intel.com
  29. *
  30. * CHANGES:
  31. *
  32. * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
  33. *
  34. */
  35. #include <sound/driver.h>
  36. #include <asm/io.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/kernel.h>
  40. #include <linux/module.h>
  41. #include <linux/moduleparam.h>
  42. #include <linux/init.h>
  43. #include <linux/slab.h>
  44. #include <linux/pci.h>
  45. #include <sound/core.h>
  46. #include <sound/initval.h>
  47. #include "hda_codec.h"
  48. static int index = SNDRV_DEFAULT_IDX1;
  49. static char *id = SNDRV_DEFAULT_STR1;
  50. static char *model;
  51. static int position_fix;
  52. static int probe_mask = -1;
  53. module_param(index, int, 0444);
  54. MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
  55. module_param(id, charp, 0444);
  56. MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
  57. module_param(model, charp, 0444);
  58. MODULE_PARM_DESC(model, "Use the given board model.");
  59. module_param(position_fix, int, 0444);
  60. MODULE_PARM_DESC(position_fix, "Fix DMA pointer (0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
  61. module_param(probe_mask, int, 0444);
  62. MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
  63. /* just for backward compatibility */
  64. static int enable;
  65. module_param(enable, bool, 0444);
  66. MODULE_LICENSE("GPL");
  67. MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
  68. "{Intel, ICH6M},"
  69. "{Intel, ICH7},"
  70. "{Intel, ESB2},"
  71. "{ATI, SB450},"
  72. "{VIA, VT8251},"
  73. "{VIA, VT8237A},"
  74. "{SiS, SIS966},"
  75. "{ULI, M5461}}");
  76. MODULE_DESCRIPTION("Intel HDA driver");
  77. #define SFX "hda-intel: "
  78. /*
  79. * registers
  80. */
  81. #define ICH6_REG_GCAP 0x00
  82. #define ICH6_REG_VMIN 0x02
  83. #define ICH6_REG_VMAJ 0x03
  84. #define ICH6_REG_OUTPAY 0x04
  85. #define ICH6_REG_INPAY 0x06
  86. #define ICH6_REG_GCTL 0x08
  87. #define ICH6_REG_WAKEEN 0x0c
  88. #define ICH6_REG_STATESTS 0x0e
  89. #define ICH6_REG_GSTS 0x10
  90. #define ICH6_REG_INTCTL 0x20
  91. #define ICH6_REG_INTSTS 0x24
  92. #define ICH6_REG_WALCLK 0x30
  93. #define ICH6_REG_SYNC 0x34
  94. #define ICH6_REG_CORBLBASE 0x40
  95. #define ICH6_REG_CORBUBASE 0x44
  96. #define ICH6_REG_CORBWP 0x48
  97. #define ICH6_REG_CORBRP 0x4A
  98. #define ICH6_REG_CORBCTL 0x4c
  99. #define ICH6_REG_CORBSTS 0x4d
  100. #define ICH6_REG_CORBSIZE 0x4e
  101. #define ICH6_REG_RIRBLBASE 0x50
  102. #define ICH6_REG_RIRBUBASE 0x54
  103. #define ICH6_REG_RIRBWP 0x58
  104. #define ICH6_REG_RINTCNT 0x5a
  105. #define ICH6_REG_RIRBCTL 0x5c
  106. #define ICH6_REG_RIRBSTS 0x5d
  107. #define ICH6_REG_RIRBSIZE 0x5e
  108. #define ICH6_REG_IC 0x60
  109. #define ICH6_REG_IR 0x64
  110. #define ICH6_REG_IRS 0x68
  111. #define ICH6_IRS_VALID (1<<1)
  112. #define ICH6_IRS_BUSY (1<<0)
  113. #define ICH6_REG_DPLBASE 0x70
  114. #define ICH6_REG_DPUBASE 0x74
  115. #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
  116. /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  117. enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
  118. /* stream register offsets from stream base */
  119. #define ICH6_REG_SD_CTL 0x00
  120. #define ICH6_REG_SD_STS 0x03
  121. #define ICH6_REG_SD_LPIB 0x04
  122. #define ICH6_REG_SD_CBL 0x08
  123. #define ICH6_REG_SD_LVI 0x0c
  124. #define ICH6_REG_SD_FIFOW 0x0e
  125. #define ICH6_REG_SD_FIFOSIZE 0x10
  126. #define ICH6_REG_SD_FORMAT 0x12
  127. #define ICH6_REG_SD_BDLPL 0x18
  128. #define ICH6_REG_SD_BDLPU 0x1c
  129. /* PCI space */
  130. #define ICH6_PCIREG_TCSEL 0x44
  131. /*
  132. * other constants
  133. */
  134. /* max number of SDs */
  135. /* ICH, ATI and VIA have 4 playback and 4 capture */
  136. #define ICH6_CAPTURE_INDEX 0
  137. #define ICH6_NUM_CAPTURE 4
  138. #define ICH6_PLAYBACK_INDEX 4
  139. #define ICH6_NUM_PLAYBACK 4
  140. /* ULI has 6 playback and 5 capture */
  141. #define ULI_CAPTURE_INDEX 0
  142. #define ULI_NUM_CAPTURE 5
  143. #define ULI_PLAYBACK_INDEX 5
  144. #define ULI_NUM_PLAYBACK 6
  145. /* this number is statically defined for simplicity */
  146. #define MAX_AZX_DEV 16
  147. /* max number of fragments - we may use more if allocating more pages for BDL */
  148. #define BDL_SIZE PAGE_ALIGN(8192)
  149. #define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
  150. /* max buffer size - no h/w limit, you can increase as you like */
  151. #define AZX_MAX_BUF_SIZE (1024*1024*1024)
  152. /* max number of PCM devics per card */
  153. #define AZX_MAX_AUDIO_PCMS 6
  154. #define AZX_MAX_MODEM_PCMS 2
  155. #define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
  156. /* RIRB int mask: overrun[2], response[0] */
  157. #define RIRB_INT_RESPONSE 0x01
  158. #define RIRB_INT_OVERRUN 0x04
  159. #define RIRB_INT_MASK 0x05
  160. /* STATESTS int mask: SD2,SD1,SD0 */
  161. #define STATESTS_INT_MASK 0x07
  162. #define AZX_MAX_CODECS 4
  163. /* SD_CTL bits */
  164. #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
  165. #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
  166. #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
  167. #define SD_CTL_STREAM_TAG_SHIFT 20
  168. /* SD_CTL and SD_STS */
  169. #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
  170. #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
  171. #define SD_INT_COMPLETE 0x04 /* completion interrupt */
  172. #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|SD_INT_COMPLETE)
  173. /* SD_STS */
  174. #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
  175. /* INTCTL and INTSTS */
  176. #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
  177. #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
  178. #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
  179. /* GCTL unsolicited response enable bit */
  180. #define ICH6_GCTL_UREN (1<<8)
  181. /* GCTL reset bit */
  182. #define ICH6_GCTL_RESET (1<<0)
  183. /* CORB/RIRB control, read/write pointer */
  184. #define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
  185. #define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
  186. #define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
  187. /* below are so far hardcoded - should read registers in future */
  188. #define ICH6_MAX_CORB_ENTRIES 256
  189. #define ICH6_MAX_RIRB_ENTRIES 256
  190. /* position fix mode */
  191. enum {
  192. POS_FIX_AUTO,
  193. POS_FIX_NONE,
  194. POS_FIX_POSBUF,
  195. POS_FIX_FIFO,
  196. };
  197. /* Defines for ATI HD Audio support in SB450 south bridge */
  198. #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
  199. #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
  200. /* Defines for Nvidia HDA support */
  201. #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
  202. #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
  203. /*
  204. * Use CORB/RIRB for communication from/to codecs.
  205. * This is the way recommended by Intel (see below).
  206. */
  207. #define USE_CORB_RIRB
  208. /*
  209. */
  210. struct azx_dev {
  211. u32 *bdl; /* virtual address of the BDL */
  212. dma_addr_t bdl_addr; /* physical address of the BDL */
  213. volatile u32 *posbuf; /* position buffer pointer */
  214. unsigned int bufsize; /* size of the play buffer in bytes */
  215. unsigned int fragsize; /* size of each period in bytes */
  216. unsigned int frags; /* number for period in the play buffer */
  217. unsigned int fifo_size; /* FIFO size */
  218. unsigned int last_pos; /* last updated period position */
  219. void __iomem *sd_addr; /* stream descriptor pointer */
  220. u32 sd_int_sta_mask; /* stream int status mask */
  221. /* pcm support */
  222. struct snd_pcm_substream *substream; /* assigned substream, set in PCM open */
  223. unsigned int format_val; /* format value to be set in the controller and the codec */
  224. unsigned char stream_tag; /* assigned stream */
  225. unsigned char index; /* stream index */
  226. unsigned int opened: 1;
  227. unsigned int running: 1;
  228. unsigned int period_updating: 1;
  229. };
  230. /* CORB/RIRB */
  231. struct azx_rb {
  232. u32 *buf; /* CORB/RIRB buffer
  233. * Each CORB entry is 4byte, RIRB is 8byte
  234. */
  235. dma_addr_t addr; /* physical address of CORB/RIRB buffer */
  236. /* for RIRB */
  237. unsigned short rp, wp; /* read/write pointers */
  238. int cmds; /* number of pending requests */
  239. u32 res; /* last read value */
  240. };
  241. struct azx {
  242. struct snd_card *card;
  243. struct pci_dev *pci;
  244. /* chip type specific */
  245. int driver_type;
  246. int playback_streams;
  247. int playback_index_offset;
  248. int capture_streams;
  249. int capture_index_offset;
  250. int num_streams;
  251. /* pci resources */
  252. unsigned long addr;
  253. void __iomem *remap_addr;
  254. int irq;
  255. /* locks */
  256. spinlock_t reg_lock;
  257. struct semaphore open_mutex;
  258. /* streams (x num_streams) */
  259. struct azx_dev *azx_dev;
  260. /* PCM */
  261. unsigned int pcm_devs;
  262. struct snd_pcm *pcm[AZX_MAX_PCMS];
  263. /* HD codec */
  264. unsigned short codec_mask;
  265. struct hda_bus *bus;
  266. /* CORB/RIRB */
  267. struct azx_rb corb;
  268. struct azx_rb rirb;
  269. /* BDL, CORB/RIRB and position buffers */
  270. struct snd_dma_buffer bdl;
  271. struct snd_dma_buffer rb;
  272. struct snd_dma_buffer posbuf;
  273. /* flags */
  274. int position_fix;
  275. unsigned int initialized: 1;
  276. };
  277. /* driver types */
  278. enum {
  279. AZX_DRIVER_ICH,
  280. AZX_DRIVER_ATI,
  281. AZX_DRIVER_VIA,
  282. AZX_DRIVER_SIS,
  283. AZX_DRIVER_ULI,
  284. AZX_DRIVER_NVIDIA,
  285. };
  286. static char *driver_short_names[] __devinitdata = {
  287. [AZX_DRIVER_ICH] = "HDA Intel",
  288. [AZX_DRIVER_ATI] = "HDA ATI SB",
  289. [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
  290. [AZX_DRIVER_SIS] = "HDA SIS966",
  291. [AZX_DRIVER_ULI] = "HDA ULI M5461",
  292. [AZX_DRIVER_NVIDIA] = "HDA NVidia",
  293. };
  294. /*
  295. * macros for easy use
  296. */
  297. #define azx_writel(chip,reg,value) \
  298. writel(value, (chip)->remap_addr + ICH6_REG_##reg)
  299. #define azx_readl(chip,reg) \
  300. readl((chip)->remap_addr + ICH6_REG_##reg)
  301. #define azx_writew(chip,reg,value) \
  302. writew(value, (chip)->remap_addr + ICH6_REG_##reg)
  303. #define azx_readw(chip,reg) \
  304. readw((chip)->remap_addr + ICH6_REG_##reg)
  305. #define azx_writeb(chip,reg,value) \
  306. writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
  307. #define azx_readb(chip,reg) \
  308. readb((chip)->remap_addr + ICH6_REG_##reg)
  309. #define azx_sd_writel(dev,reg,value) \
  310. writel(value, (dev)->sd_addr + ICH6_REG_##reg)
  311. #define azx_sd_readl(dev,reg) \
  312. readl((dev)->sd_addr + ICH6_REG_##reg)
  313. #define azx_sd_writew(dev,reg,value) \
  314. writew(value, (dev)->sd_addr + ICH6_REG_##reg)
  315. #define azx_sd_readw(dev,reg) \
  316. readw((dev)->sd_addr + ICH6_REG_##reg)
  317. #define azx_sd_writeb(dev,reg,value) \
  318. writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
  319. #define azx_sd_readb(dev,reg) \
  320. readb((dev)->sd_addr + ICH6_REG_##reg)
  321. /* for pcm support */
  322. #define get_azx_dev(substream) (substream->runtime->private_data)
  323. /* Get the upper 32bit of the given dma_addr_t
  324. * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
  325. */
  326. #define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
  327. /*
  328. * Interface for HD codec
  329. */
  330. #ifdef USE_CORB_RIRB
  331. /*
  332. * CORB / RIRB interface
  333. */
  334. static int azx_alloc_cmd_io(struct azx *chip)
  335. {
  336. int err;
  337. /* single page (at least 4096 bytes) must suffice for both ringbuffes */
  338. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  339. PAGE_SIZE, &chip->rb);
  340. if (err < 0) {
  341. snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
  342. return err;
  343. }
  344. return 0;
  345. }
  346. static void azx_init_cmd_io(struct azx *chip)
  347. {
  348. /* CORB set up */
  349. chip->corb.addr = chip->rb.addr;
  350. chip->corb.buf = (u32 *)chip->rb.area;
  351. azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
  352. azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
  353. /* set the corb size to 256 entries (ULI requires explicitly) */
  354. azx_writeb(chip, CORBSIZE, 0x02);
  355. /* set the corb write pointer to 0 */
  356. azx_writew(chip, CORBWP, 0);
  357. /* reset the corb hw read pointer */
  358. azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
  359. /* enable corb dma */
  360. azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
  361. /* RIRB set up */
  362. chip->rirb.addr = chip->rb.addr + 2048;
  363. chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
  364. azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
  365. azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
  366. /* set the rirb size to 256 entries (ULI requires explicitly) */
  367. azx_writeb(chip, RIRBSIZE, 0x02);
  368. /* reset the rirb hw write pointer */
  369. azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
  370. /* set N=1, get RIRB response interrupt for new entry */
  371. azx_writew(chip, RINTCNT, 1);
  372. /* enable rirb dma and response irq */
  373. #ifdef USE_CORB_RIRB
  374. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
  375. #else
  376. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN);
  377. #endif
  378. chip->rirb.rp = chip->rirb.cmds = 0;
  379. }
  380. static void azx_free_cmd_io(struct azx *chip)
  381. {
  382. /* disable ringbuffer DMAs */
  383. azx_writeb(chip, RIRBCTL, 0);
  384. azx_writeb(chip, CORBCTL, 0);
  385. }
  386. /* send a command */
  387. static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid, int direct,
  388. unsigned int verb, unsigned int para)
  389. {
  390. struct azx *chip = codec->bus->private_data;
  391. unsigned int wp;
  392. u32 val;
  393. val = (u32)(codec->addr & 0x0f) << 28;
  394. val |= (u32)direct << 27;
  395. val |= (u32)nid << 20;
  396. val |= verb << 8;
  397. val |= para;
  398. /* add command to corb */
  399. wp = azx_readb(chip, CORBWP);
  400. wp++;
  401. wp %= ICH6_MAX_CORB_ENTRIES;
  402. spin_lock_irq(&chip->reg_lock);
  403. chip->rirb.cmds++;
  404. chip->corb.buf[wp] = cpu_to_le32(val);
  405. azx_writel(chip, CORBWP, wp);
  406. spin_unlock_irq(&chip->reg_lock);
  407. return 0;
  408. }
  409. #define ICH6_RIRB_EX_UNSOL_EV (1<<4)
  410. /* retrieve RIRB entry - called from interrupt handler */
  411. static void azx_update_rirb(struct azx *chip)
  412. {
  413. unsigned int rp, wp;
  414. u32 res, res_ex;
  415. wp = azx_readb(chip, RIRBWP);
  416. if (wp == chip->rirb.wp)
  417. return;
  418. chip->rirb.wp = wp;
  419. while (chip->rirb.rp != wp) {
  420. chip->rirb.rp++;
  421. chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
  422. rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
  423. res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
  424. res = le32_to_cpu(chip->rirb.buf[rp]);
  425. if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
  426. snd_hda_queue_unsol_event(chip->bus, res, res_ex);
  427. else if (chip->rirb.cmds) {
  428. chip->rirb.cmds--;
  429. chip->rirb.res = res;
  430. }
  431. }
  432. }
  433. /* receive a response */
  434. static unsigned int azx_get_response(struct hda_codec *codec)
  435. {
  436. struct azx *chip = codec->bus->private_data;
  437. int timeout = 50;
  438. while (chip->rirb.cmds) {
  439. if (! --timeout) {
  440. if (printk_ratelimit())
  441. snd_printk(KERN_ERR
  442. "azx_get_response timeout\n");
  443. chip->rirb.rp = azx_readb(chip, RIRBWP);
  444. chip->rirb.cmds = 0;
  445. return -1;
  446. }
  447. msleep(1);
  448. }
  449. return chip->rirb.res; /* the last value */
  450. }
  451. #else
  452. /*
  453. * Use the single immediate command instead of CORB/RIRB for simplicity
  454. *
  455. * Note: according to Intel, this is not preferred use. The command was
  456. * intended for the BIOS only, and may get confused with unsolicited
  457. * responses. So, we shouldn't use it for normal operation from the
  458. * driver.
  459. * I left the codes, however, for debugging/testing purposes.
  460. */
  461. #define azx_alloc_cmd_io(chip) 0
  462. #define azx_init_cmd_io(chip)
  463. #define azx_free_cmd_io(chip)
  464. /* send a command */
  465. static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid, int direct,
  466. unsigned int verb, unsigned int para)
  467. {
  468. struct azx *chip = codec->bus->private_data;
  469. u32 val;
  470. int timeout = 50;
  471. val = (u32)(codec->addr & 0x0f) << 28;
  472. val |= (u32)direct << 27;
  473. val |= (u32)nid << 20;
  474. val |= verb << 8;
  475. val |= para;
  476. while (timeout--) {
  477. /* check ICB busy bit */
  478. if (! (azx_readw(chip, IRS) & ICH6_IRS_BUSY)) {
  479. /* Clear IRV valid bit */
  480. azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_VALID);
  481. azx_writel(chip, IC, val);
  482. azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_BUSY);
  483. return 0;
  484. }
  485. udelay(1);
  486. }
  487. snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n", azx_readw(chip, IRS), val);
  488. return -EIO;
  489. }
  490. /* receive a response */
  491. static unsigned int azx_get_response(struct hda_codec *codec)
  492. {
  493. struct azx *chip = codec->bus->private_data;
  494. int timeout = 50;
  495. while (timeout--) {
  496. /* check IRV busy bit */
  497. if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
  498. return azx_readl(chip, IR);
  499. udelay(1);
  500. }
  501. snd_printd(SFX "get_response timeout: IRS=0x%x\n", azx_readw(chip, IRS));
  502. return (unsigned int)-1;
  503. }
  504. #define azx_update_rirb(chip)
  505. #endif /* USE_CORB_RIRB */
  506. /* reset codec link */
  507. static int azx_reset(struct azx *chip)
  508. {
  509. int count;
  510. /* reset controller */
  511. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
  512. count = 50;
  513. while (azx_readb(chip, GCTL) && --count)
  514. msleep(1);
  515. /* delay for >= 100us for codec PLL to settle per spec
  516. * Rev 0.9 section 5.5.1
  517. */
  518. msleep(1);
  519. /* Bring controller out of reset */
  520. azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
  521. count = 50;
  522. while (! azx_readb(chip, GCTL) && --count)
  523. msleep(1);
  524. /* Brent Chartrand said to wait >= 540us for codecs to intialize */
  525. msleep(1);
  526. /* check to see if controller is ready */
  527. if (! azx_readb(chip, GCTL)) {
  528. snd_printd("azx_reset: controller not ready!\n");
  529. return -EBUSY;
  530. }
  531. /* Accept unsolicited responses */
  532. azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
  533. /* detect codecs */
  534. if (! chip->codec_mask) {
  535. chip->codec_mask = azx_readw(chip, STATESTS);
  536. snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
  537. }
  538. return 0;
  539. }
  540. /*
  541. * Lowlevel interface
  542. */
  543. /* enable interrupts */
  544. static void azx_int_enable(struct azx *chip)
  545. {
  546. /* enable controller CIE and GIE */
  547. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
  548. ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
  549. }
  550. /* disable interrupts */
  551. static void azx_int_disable(struct azx *chip)
  552. {
  553. int i;
  554. /* disable interrupts in stream descriptor */
  555. for (i = 0; i < chip->num_streams; i++) {
  556. struct azx_dev *azx_dev = &chip->azx_dev[i];
  557. azx_sd_writeb(azx_dev, SD_CTL,
  558. azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
  559. }
  560. /* disable SIE for all streams */
  561. azx_writeb(chip, INTCTL, 0);
  562. /* disable controller CIE and GIE */
  563. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
  564. ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
  565. }
  566. /* clear interrupts */
  567. static void azx_int_clear(struct azx *chip)
  568. {
  569. int i;
  570. /* clear stream status */
  571. for (i = 0; i < chip->num_streams; i++) {
  572. struct azx_dev *azx_dev = &chip->azx_dev[i];
  573. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  574. }
  575. /* clear STATESTS */
  576. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  577. /* clear rirb status */
  578. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  579. /* clear int status */
  580. azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
  581. }
  582. /* start a stream */
  583. static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
  584. {
  585. /* enable SIE */
  586. azx_writeb(chip, INTCTL,
  587. azx_readb(chip, INTCTL) | (1 << azx_dev->index));
  588. /* set DMA start and interrupt mask */
  589. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  590. SD_CTL_DMA_START | SD_INT_MASK);
  591. }
  592. /* stop a stream */
  593. static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
  594. {
  595. /* stop DMA */
  596. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  597. ~(SD_CTL_DMA_START | SD_INT_MASK));
  598. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
  599. /* disable SIE */
  600. azx_writeb(chip, INTCTL,
  601. azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
  602. }
  603. /*
  604. * initialize the chip
  605. */
  606. static void azx_init_chip(struct azx *chip)
  607. {
  608. unsigned char reg;
  609. /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
  610. * TCSEL == Traffic Class Select Register, which sets PCI express QOS
  611. * Ensuring these bits are 0 clears playback static on some HD Audio codecs
  612. */
  613. pci_read_config_byte (chip->pci, ICH6_PCIREG_TCSEL, &reg);
  614. pci_write_config_byte(chip->pci, ICH6_PCIREG_TCSEL, reg & 0xf8);
  615. /* reset controller */
  616. azx_reset(chip);
  617. /* initialize interrupts */
  618. azx_int_clear(chip);
  619. azx_int_enable(chip);
  620. /* initialize the codec command I/O */
  621. azx_init_cmd_io(chip);
  622. /* program the position buffer */
  623. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
  624. azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
  625. switch (chip->driver_type) {
  626. case AZX_DRIVER_ATI:
  627. /* For ATI SB450 azalia HD audio, we need to enable snoop */
  628. pci_read_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  629. &reg);
  630. pci_write_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  631. (reg & 0xf8) | ATI_SB450_HDAUDIO_ENABLE_SNOOP);
  632. break;
  633. case AZX_DRIVER_NVIDIA:
  634. /* For NVIDIA HDA, enable snoop */
  635. pci_read_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR, &reg);
  636. pci_write_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR,
  637. (reg & 0xf0) | NVIDIA_HDA_ENABLE_COHBITS);
  638. break;
  639. }
  640. }
  641. /*
  642. * interrupt handler
  643. */
  644. static irqreturn_t azx_interrupt(int irq, void* dev_id, struct pt_regs *regs)
  645. {
  646. struct azx *chip = dev_id;
  647. struct azx_dev *azx_dev;
  648. u32 status;
  649. int i;
  650. spin_lock(&chip->reg_lock);
  651. status = azx_readl(chip, INTSTS);
  652. if (status == 0) {
  653. spin_unlock(&chip->reg_lock);
  654. return IRQ_NONE;
  655. }
  656. for (i = 0; i < chip->num_streams; i++) {
  657. azx_dev = &chip->azx_dev[i];
  658. if (status & azx_dev->sd_int_sta_mask) {
  659. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  660. if (azx_dev->substream && azx_dev->running) {
  661. azx_dev->period_updating = 1;
  662. spin_unlock(&chip->reg_lock);
  663. snd_pcm_period_elapsed(azx_dev->substream);
  664. spin_lock(&chip->reg_lock);
  665. azx_dev->period_updating = 0;
  666. }
  667. }
  668. }
  669. /* clear rirb int */
  670. status = azx_readb(chip, RIRBSTS);
  671. if (status & RIRB_INT_MASK) {
  672. if (status & RIRB_INT_RESPONSE)
  673. azx_update_rirb(chip);
  674. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  675. }
  676. #if 0
  677. /* clear state status int */
  678. if (azx_readb(chip, STATESTS) & 0x04)
  679. azx_writeb(chip, STATESTS, 0x04);
  680. #endif
  681. spin_unlock(&chip->reg_lock);
  682. return IRQ_HANDLED;
  683. }
  684. /*
  685. * set up BDL entries
  686. */
  687. static void azx_setup_periods(struct azx_dev *azx_dev)
  688. {
  689. u32 *bdl = azx_dev->bdl;
  690. dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
  691. int idx;
  692. /* reset BDL address */
  693. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  694. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  695. /* program the initial BDL entries */
  696. for (idx = 0; idx < azx_dev->frags; idx++) {
  697. unsigned int off = idx << 2; /* 4 dword step */
  698. dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
  699. /* program the address field of the BDL entry */
  700. bdl[off] = cpu_to_le32((u32)addr);
  701. bdl[off+1] = cpu_to_le32(upper_32bit(addr));
  702. /* program the size field of the BDL entry */
  703. bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
  704. /* program the IOC to enable interrupt when buffer completes */
  705. bdl[off+3] = cpu_to_le32(0x01);
  706. }
  707. }
  708. /*
  709. * set up the SD for streaming
  710. */
  711. static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
  712. {
  713. unsigned char val;
  714. int timeout;
  715. /* make sure the run bit is zero for SD */
  716. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) & ~SD_CTL_DMA_START);
  717. /* reset stream */
  718. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) | SD_CTL_STREAM_RESET);
  719. udelay(3);
  720. timeout = 300;
  721. while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  722. --timeout)
  723. ;
  724. val &= ~SD_CTL_STREAM_RESET;
  725. azx_sd_writeb(azx_dev, SD_CTL, val);
  726. udelay(3);
  727. timeout = 300;
  728. /* waiting for hardware to report that the stream is out of reset */
  729. while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  730. --timeout)
  731. ;
  732. /* program the stream_tag */
  733. azx_sd_writel(azx_dev, SD_CTL,
  734. (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK) |
  735. (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
  736. /* program the length of samples in cyclic buffer */
  737. azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
  738. /* program the stream format */
  739. /* this value needs to be the same as the one programmed */
  740. azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
  741. /* program the stream LVI (last valid index) of the BDL */
  742. azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
  743. /* program the BDL address */
  744. /* lower BDL address */
  745. azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
  746. /* upper BDL address */
  747. azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
  748. /* enable the position buffer */
  749. if (! (azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
  750. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
  751. /* set the interrupt enable bits in the descriptor control register */
  752. azx_sd_writel(azx_dev, SD_CTL, azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
  753. return 0;
  754. }
  755. /*
  756. * Codec initialization
  757. */
  758. static int __devinit azx_codec_create(struct azx *chip, const char *model)
  759. {
  760. struct hda_bus_template bus_temp;
  761. int c, codecs, err;
  762. memset(&bus_temp, 0, sizeof(bus_temp));
  763. bus_temp.private_data = chip;
  764. bus_temp.modelname = model;
  765. bus_temp.pci = chip->pci;
  766. bus_temp.ops.command = azx_send_cmd;
  767. bus_temp.ops.get_response = azx_get_response;
  768. if ((err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus)) < 0)
  769. return err;
  770. codecs = 0;
  771. for (c = 0; c < AZX_MAX_CODECS; c++) {
  772. if ((chip->codec_mask & (1 << c)) & probe_mask) {
  773. err = snd_hda_codec_new(chip->bus, c, NULL);
  774. if (err < 0)
  775. continue;
  776. codecs++;
  777. }
  778. }
  779. if (! codecs) {
  780. snd_printk(KERN_ERR SFX "no codecs initialized\n");
  781. return -ENXIO;
  782. }
  783. return 0;
  784. }
  785. /*
  786. * PCM support
  787. */
  788. /* assign a stream for the PCM */
  789. static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
  790. {
  791. int dev, i, nums;
  792. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  793. dev = chip->playback_index_offset;
  794. nums = chip->playback_streams;
  795. } else {
  796. dev = chip->capture_index_offset;
  797. nums = chip->capture_streams;
  798. }
  799. for (i = 0; i < nums; i++, dev++)
  800. if (! chip->azx_dev[dev].opened) {
  801. chip->azx_dev[dev].opened = 1;
  802. return &chip->azx_dev[dev];
  803. }
  804. return NULL;
  805. }
  806. /* release the assigned stream */
  807. static inline void azx_release_device(struct azx_dev *azx_dev)
  808. {
  809. azx_dev->opened = 0;
  810. }
  811. static struct snd_pcm_hardware azx_pcm_hw = {
  812. .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
  813. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  814. SNDRV_PCM_INFO_MMAP_VALID |
  815. SNDRV_PCM_INFO_PAUSE /*|*/
  816. /*SNDRV_PCM_INFO_RESUME*/),
  817. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  818. .rates = SNDRV_PCM_RATE_48000,
  819. .rate_min = 48000,
  820. .rate_max = 48000,
  821. .channels_min = 2,
  822. .channels_max = 2,
  823. .buffer_bytes_max = AZX_MAX_BUF_SIZE,
  824. .period_bytes_min = 128,
  825. .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
  826. .periods_min = 2,
  827. .periods_max = AZX_MAX_FRAG,
  828. .fifo_size = 0,
  829. };
  830. struct azx_pcm {
  831. struct azx *chip;
  832. struct hda_codec *codec;
  833. struct hda_pcm_stream *hinfo[2];
  834. };
  835. static int azx_pcm_open(struct snd_pcm_substream *substream)
  836. {
  837. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  838. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  839. struct azx *chip = apcm->chip;
  840. struct azx_dev *azx_dev;
  841. struct snd_pcm_runtime *runtime = substream->runtime;
  842. unsigned long flags;
  843. int err;
  844. down(&chip->open_mutex);
  845. azx_dev = azx_assign_device(chip, substream->stream);
  846. if (azx_dev == NULL) {
  847. up(&chip->open_mutex);
  848. return -EBUSY;
  849. }
  850. runtime->hw = azx_pcm_hw;
  851. runtime->hw.channels_min = hinfo->channels_min;
  852. runtime->hw.channels_max = hinfo->channels_max;
  853. runtime->hw.formats = hinfo->formats;
  854. runtime->hw.rates = hinfo->rates;
  855. snd_pcm_limit_hw_rates(runtime);
  856. snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
  857. if ((err = hinfo->ops.open(hinfo, apcm->codec, substream)) < 0) {
  858. azx_release_device(azx_dev);
  859. up(&chip->open_mutex);
  860. return err;
  861. }
  862. spin_lock_irqsave(&chip->reg_lock, flags);
  863. azx_dev->substream = substream;
  864. azx_dev->running = 0;
  865. spin_unlock_irqrestore(&chip->reg_lock, flags);
  866. runtime->private_data = azx_dev;
  867. up(&chip->open_mutex);
  868. return 0;
  869. }
  870. static int azx_pcm_close(struct snd_pcm_substream *substream)
  871. {
  872. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  873. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  874. struct azx *chip = apcm->chip;
  875. struct azx_dev *azx_dev = get_azx_dev(substream);
  876. unsigned long flags;
  877. down(&chip->open_mutex);
  878. spin_lock_irqsave(&chip->reg_lock, flags);
  879. azx_dev->substream = NULL;
  880. azx_dev->running = 0;
  881. spin_unlock_irqrestore(&chip->reg_lock, flags);
  882. azx_release_device(azx_dev);
  883. hinfo->ops.close(hinfo, apcm->codec, substream);
  884. up(&chip->open_mutex);
  885. return 0;
  886. }
  887. static int azx_pcm_hw_params(struct snd_pcm_substream *substream, struct snd_pcm_hw_params *hw_params)
  888. {
  889. return snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params));
  890. }
  891. static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
  892. {
  893. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  894. struct azx_dev *azx_dev = get_azx_dev(substream);
  895. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  896. /* reset BDL address */
  897. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  898. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  899. azx_sd_writel(azx_dev, SD_CTL, 0);
  900. hinfo->ops.cleanup(hinfo, apcm->codec, substream);
  901. return snd_pcm_lib_free_pages(substream);
  902. }
  903. static int azx_pcm_prepare(struct snd_pcm_substream *substream)
  904. {
  905. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  906. struct azx *chip = apcm->chip;
  907. struct azx_dev *azx_dev = get_azx_dev(substream);
  908. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  909. struct snd_pcm_runtime *runtime = substream->runtime;
  910. azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
  911. azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
  912. azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
  913. azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
  914. runtime->channels,
  915. runtime->format,
  916. hinfo->maxbps);
  917. if (! azx_dev->format_val) {
  918. snd_printk(KERN_ERR SFX "invalid format_val, rate=%d, ch=%d, format=%d\n",
  919. runtime->rate, runtime->channels, runtime->format);
  920. return -EINVAL;
  921. }
  922. snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, format=0x%x\n",
  923. azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
  924. azx_setup_periods(azx_dev);
  925. azx_setup_controller(chip, azx_dev);
  926. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  927. azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
  928. else
  929. azx_dev->fifo_size = 0;
  930. azx_dev->last_pos = 0;
  931. return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
  932. azx_dev->format_val, substream);
  933. }
  934. static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  935. {
  936. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  937. struct azx_dev *azx_dev = get_azx_dev(substream);
  938. struct azx *chip = apcm->chip;
  939. int err = 0;
  940. spin_lock(&chip->reg_lock);
  941. switch (cmd) {
  942. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  943. case SNDRV_PCM_TRIGGER_RESUME:
  944. case SNDRV_PCM_TRIGGER_START:
  945. azx_stream_start(chip, azx_dev);
  946. azx_dev->running = 1;
  947. break;
  948. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  949. case SNDRV_PCM_TRIGGER_SUSPEND:
  950. case SNDRV_PCM_TRIGGER_STOP:
  951. azx_stream_stop(chip, azx_dev);
  952. azx_dev->running = 0;
  953. break;
  954. default:
  955. err = -EINVAL;
  956. }
  957. spin_unlock(&chip->reg_lock);
  958. if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
  959. cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
  960. cmd == SNDRV_PCM_TRIGGER_STOP) {
  961. int timeout = 5000;
  962. while (azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START && --timeout)
  963. ;
  964. }
  965. return err;
  966. }
  967. static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
  968. {
  969. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  970. struct azx *chip = apcm->chip;
  971. struct azx_dev *azx_dev = get_azx_dev(substream);
  972. unsigned int pos;
  973. if (chip->position_fix == POS_FIX_POSBUF) {
  974. /* use the position buffer */
  975. pos = *azx_dev->posbuf;
  976. } else {
  977. /* read LPIB */
  978. pos = azx_sd_readl(azx_dev, SD_LPIB);
  979. if (chip->position_fix == POS_FIX_FIFO)
  980. pos += azx_dev->fifo_size;
  981. }
  982. if (pos >= azx_dev->bufsize)
  983. pos = 0;
  984. return bytes_to_frames(substream->runtime, pos);
  985. }
  986. static struct snd_pcm_ops azx_pcm_ops = {
  987. .open = azx_pcm_open,
  988. .close = azx_pcm_close,
  989. .ioctl = snd_pcm_lib_ioctl,
  990. .hw_params = azx_pcm_hw_params,
  991. .hw_free = azx_pcm_hw_free,
  992. .prepare = azx_pcm_prepare,
  993. .trigger = azx_pcm_trigger,
  994. .pointer = azx_pcm_pointer,
  995. };
  996. static void azx_pcm_free(struct snd_pcm *pcm)
  997. {
  998. kfree(pcm->private_data);
  999. }
  1000. static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
  1001. struct hda_pcm *cpcm, int pcm_dev)
  1002. {
  1003. int err;
  1004. struct snd_pcm *pcm;
  1005. struct azx_pcm *apcm;
  1006. snd_assert(cpcm->stream[0].substreams || cpcm->stream[1].substreams, return -EINVAL);
  1007. snd_assert(cpcm->name, return -EINVAL);
  1008. err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
  1009. cpcm->stream[0].substreams, cpcm->stream[1].substreams,
  1010. &pcm);
  1011. if (err < 0)
  1012. return err;
  1013. strcpy(pcm->name, cpcm->name);
  1014. apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
  1015. if (apcm == NULL)
  1016. return -ENOMEM;
  1017. apcm->chip = chip;
  1018. apcm->codec = codec;
  1019. apcm->hinfo[0] = &cpcm->stream[0];
  1020. apcm->hinfo[1] = &cpcm->stream[1];
  1021. pcm->private_data = apcm;
  1022. pcm->private_free = azx_pcm_free;
  1023. if (cpcm->stream[0].substreams)
  1024. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
  1025. if (cpcm->stream[1].substreams)
  1026. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
  1027. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  1028. snd_dma_pci_data(chip->pci),
  1029. 1024 * 64, 1024 * 128);
  1030. chip->pcm[pcm_dev] = pcm;
  1031. chip->pcm_devs = pcm_dev + 1;
  1032. return 0;
  1033. }
  1034. static int __devinit azx_pcm_create(struct azx *chip)
  1035. {
  1036. struct list_head *p;
  1037. struct hda_codec *codec;
  1038. int c, err;
  1039. int pcm_dev;
  1040. if ((err = snd_hda_build_pcms(chip->bus)) < 0)
  1041. return err;
  1042. /* create audio PCMs */
  1043. pcm_dev = 0;
  1044. list_for_each(p, &chip->bus->codec_list) {
  1045. codec = list_entry(p, struct hda_codec, list);
  1046. for (c = 0; c < codec->num_pcms; c++) {
  1047. if (codec->pcm_info[c].is_modem)
  1048. continue; /* create later */
  1049. if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
  1050. snd_printk(KERN_ERR SFX "Too many audio PCMs\n");
  1051. return -EINVAL;
  1052. }
  1053. err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
  1054. if (err < 0)
  1055. return err;
  1056. pcm_dev++;
  1057. }
  1058. }
  1059. /* create modem PCMs */
  1060. pcm_dev = AZX_MAX_AUDIO_PCMS;
  1061. list_for_each(p, &chip->bus->codec_list) {
  1062. codec = list_entry(p, struct hda_codec, list);
  1063. for (c = 0; c < codec->num_pcms; c++) {
  1064. if (! codec->pcm_info[c].is_modem)
  1065. continue; /* already created */
  1066. if (pcm_dev >= AZX_MAX_PCMS) {
  1067. snd_printk(KERN_ERR SFX "Too many modem PCMs\n");
  1068. return -EINVAL;
  1069. }
  1070. err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
  1071. if (err < 0)
  1072. return err;
  1073. chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
  1074. pcm_dev++;
  1075. }
  1076. }
  1077. return 0;
  1078. }
  1079. /*
  1080. * mixer creation - all stuff is implemented in hda module
  1081. */
  1082. static int __devinit azx_mixer_create(struct azx *chip)
  1083. {
  1084. return snd_hda_build_controls(chip->bus);
  1085. }
  1086. /*
  1087. * initialize SD streams
  1088. */
  1089. static int __devinit azx_init_stream(struct azx *chip)
  1090. {
  1091. int i;
  1092. /* initialize each stream (aka device)
  1093. * assign the starting bdl address to each stream (device) and initialize
  1094. */
  1095. for (i = 0; i < chip->num_streams; i++) {
  1096. unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
  1097. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1098. azx_dev->bdl = (u32 *)(chip->bdl.area + off);
  1099. azx_dev->bdl_addr = chip->bdl.addr + off;
  1100. azx_dev->posbuf = (volatile u32 *)(chip->posbuf.area + i * 8);
  1101. /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  1102. azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
  1103. /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
  1104. azx_dev->sd_int_sta_mask = 1 << i;
  1105. /* stream tag: must be non-zero and unique */
  1106. azx_dev->index = i;
  1107. azx_dev->stream_tag = i + 1;
  1108. }
  1109. return 0;
  1110. }
  1111. #ifdef CONFIG_PM
  1112. /*
  1113. * power management
  1114. */
  1115. static int azx_suspend(struct pci_dev *pci, pm_message_t state)
  1116. {
  1117. struct snd_card *card = pci_get_drvdata(pci);
  1118. struct azx *chip = card->private_data;
  1119. int i;
  1120. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1121. for (i = 0; i < chip->pcm_devs; i++)
  1122. snd_pcm_suspend_all(chip->pcm[i]);
  1123. snd_hda_suspend(chip->bus, state);
  1124. azx_free_cmd_io(chip);
  1125. pci_disable_device(pci);
  1126. pci_save_state(pci);
  1127. return 0;
  1128. }
  1129. static int azx_resume(struct pci_dev *pci)
  1130. {
  1131. struct snd_card *card = pci_get_drvdata(pci);
  1132. struct azx *chip = card->private_data;
  1133. pci_restore_state(pci);
  1134. pci_enable_device(pci);
  1135. pci_set_master(pci);
  1136. azx_init_chip(chip);
  1137. snd_hda_resume(chip->bus);
  1138. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1139. return 0;
  1140. }
  1141. #endif /* CONFIG_PM */
  1142. /*
  1143. * destructor
  1144. */
  1145. static int azx_free(struct azx *chip)
  1146. {
  1147. if (chip->initialized) {
  1148. int i;
  1149. for (i = 0; i < chip->num_streams; i++)
  1150. azx_stream_stop(chip, &chip->azx_dev[i]);
  1151. /* disable interrupts */
  1152. azx_int_disable(chip);
  1153. azx_int_clear(chip);
  1154. /* disable CORB/RIRB */
  1155. azx_free_cmd_io(chip);
  1156. /* disable position buffer */
  1157. azx_writel(chip, DPLBASE, 0);
  1158. azx_writel(chip, DPUBASE, 0);
  1159. /* wait a little for interrupts to finish */
  1160. msleep(1);
  1161. }
  1162. if (chip->remap_addr)
  1163. iounmap(chip->remap_addr);
  1164. if (chip->irq >= 0)
  1165. free_irq(chip->irq, (void*)chip);
  1166. if (chip->bdl.area)
  1167. snd_dma_free_pages(&chip->bdl);
  1168. if (chip->rb.area)
  1169. snd_dma_free_pages(&chip->rb);
  1170. if (chip->posbuf.area)
  1171. snd_dma_free_pages(&chip->posbuf);
  1172. pci_release_regions(chip->pci);
  1173. pci_disable_device(chip->pci);
  1174. kfree(chip->azx_dev);
  1175. kfree(chip);
  1176. return 0;
  1177. }
  1178. static int azx_dev_free(struct snd_device *device)
  1179. {
  1180. return azx_free(device->device_data);
  1181. }
  1182. /*
  1183. * constructor
  1184. */
  1185. static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
  1186. int driver_type,
  1187. struct azx **rchip)
  1188. {
  1189. struct azx *chip;
  1190. int err = 0;
  1191. static struct snd_device_ops ops = {
  1192. .dev_free = azx_dev_free,
  1193. };
  1194. *rchip = NULL;
  1195. if ((err = pci_enable_device(pci)) < 0)
  1196. return err;
  1197. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1198. if (NULL == chip) {
  1199. snd_printk(KERN_ERR SFX "cannot allocate chip\n");
  1200. pci_disable_device(pci);
  1201. return -ENOMEM;
  1202. }
  1203. spin_lock_init(&chip->reg_lock);
  1204. init_MUTEX(&chip->open_mutex);
  1205. chip->card = card;
  1206. chip->pci = pci;
  1207. chip->irq = -1;
  1208. chip->driver_type = driver_type;
  1209. chip->position_fix = position_fix ? position_fix : POS_FIX_POSBUF;
  1210. #if BITS_PER_LONG != 64
  1211. /* Fix up base address on ULI M5461 */
  1212. if (chip->driver_type == AZX_DRIVER_ULI) {
  1213. u16 tmp3;
  1214. pci_read_config_word(pci, 0x40, &tmp3);
  1215. pci_write_config_word(pci, 0x40, tmp3 | 0x10);
  1216. pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
  1217. }
  1218. #endif
  1219. if ((err = pci_request_regions(pci, "ICH HD audio")) < 0) {
  1220. kfree(chip);
  1221. pci_disable_device(pci);
  1222. return err;
  1223. }
  1224. chip->addr = pci_resource_start(pci,0);
  1225. chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
  1226. if (chip->remap_addr == NULL) {
  1227. snd_printk(KERN_ERR SFX "ioremap error\n");
  1228. err = -ENXIO;
  1229. goto errout;
  1230. }
  1231. if (request_irq(pci->irq, azx_interrupt, SA_INTERRUPT|SA_SHIRQ,
  1232. "HDA Intel", (void*)chip)) {
  1233. snd_printk(KERN_ERR SFX "unable to grab IRQ %d\n", pci->irq);
  1234. err = -EBUSY;
  1235. goto errout;
  1236. }
  1237. chip->irq = pci->irq;
  1238. pci_set_master(pci);
  1239. synchronize_irq(chip->irq);
  1240. switch (chip->driver_type) {
  1241. case AZX_DRIVER_ULI:
  1242. chip->playback_streams = ULI_NUM_PLAYBACK;
  1243. chip->capture_streams = ULI_NUM_CAPTURE;
  1244. chip->playback_index_offset = ULI_PLAYBACK_INDEX;
  1245. chip->capture_index_offset = ULI_CAPTURE_INDEX;
  1246. break;
  1247. default:
  1248. chip->playback_streams = ICH6_NUM_PLAYBACK;
  1249. chip->capture_streams = ICH6_NUM_CAPTURE;
  1250. chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
  1251. chip->capture_index_offset = ICH6_CAPTURE_INDEX;
  1252. break;
  1253. }
  1254. chip->num_streams = chip->playback_streams + chip->capture_streams;
  1255. chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev), GFP_KERNEL);
  1256. if (! chip->azx_dev) {
  1257. snd_printk(KERN_ERR "cannot malloc azx_dev\n");
  1258. goto errout;
  1259. }
  1260. /* allocate memory for the BDL for each stream */
  1261. if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  1262. BDL_SIZE, &chip->bdl)) < 0) {
  1263. snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
  1264. goto errout;
  1265. }
  1266. /* allocate memory for the position buffer */
  1267. if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  1268. chip->num_streams * 8, &chip->posbuf)) < 0) {
  1269. snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
  1270. goto errout;
  1271. }
  1272. /* allocate CORB/RIRB */
  1273. if ((err = azx_alloc_cmd_io(chip)) < 0)
  1274. goto errout;
  1275. /* initialize streams */
  1276. azx_init_stream(chip);
  1277. /* initialize chip */
  1278. azx_init_chip(chip);
  1279. chip->initialized = 1;
  1280. /* codec detection */
  1281. if (! chip->codec_mask) {
  1282. snd_printk(KERN_ERR SFX "no codecs found!\n");
  1283. err = -ENODEV;
  1284. goto errout;
  1285. }
  1286. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) <0) {
  1287. snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
  1288. goto errout;
  1289. }
  1290. strcpy(card->driver, "HDA-Intel");
  1291. strcpy(card->shortname, driver_short_names[chip->driver_type]);
  1292. sprintf(card->longname, "%s at 0x%lx irq %i", card->shortname, chip->addr, chip->irq);
  1293. *rchip = chip;
  1294. return 0;
  1295. errout:
  1296. azx_free(chip);
  1297. return err;
  1298. }
  1299. static int __devinit azx_probe(struct pci_dev *pci, const struct pci_device_id *pci_id)
  1300. {
  1301. struct snd_card *card;
  1302. struct azx *chip;
  1303. int err = 0;
  1304. card = snd_card_new(index, id, THIS_MODULE, 0);
  1305. if (NULL == card) {
  1306. snd_printk(KERN_ERR SFX "Error creating card!\n");
  1307. return -ENOMEM;
  1308. }
  1309. if ((err = azx_create(card, pci, pci_id->driver_data,
  1310. &chip)) < 0) {
  1311. snd_card_free(card);
  1312. return err;
  1313. }
  1314. card->private_data = chip;
  1315. /* create codec instances */
  1316. if ((err = azx_codec_create(chip, model)) < 0) {
  1317. snd_card_free(card);
  1318. return err;
  1319. }
  1320. /* create PCM streams */
  1321. if ((err = azx_pcm_create(chip)) < 0) {
  1322. snd_card_free(card);
  1323. return err;
  1324. }
  1325. /* create mixer controls */
  1326. if ((err = azx_mixer_create(chip)) < 0) {
  1327. snd_card_free(card);
  1328. return err;
  1329. }
  1330. snd_card_set_dev(card, &pci->dev);
  1331. if ((err = snd_card_register(card)) < 0) {
  1332. snd_card_free(card);
  1333. return err;
  1334. }
  1335. pci_set_drvdata(pci, card);
  1336. return err;
  1337. }
  1338. static void __devexit azx_remove(struct pci_dev *pci)
  1339. {
  1340. snd_card_free(pci_get_drvdata(pci));
  1341. pci_set_drvdata(pci, NULL);
  1342. }
  1343. /* PCI IDs */
  1344. static struct pci_device_id azx_ids[] = {
  1345. { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
  1346. { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
  1347. { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
  1348. { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
  1349. { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
  1350. { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
  1351. { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
  1352. { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA 026c */
  1353. { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA 0371 */
  1354. { 0, }
  1355. };
  1356. MODULE_DEVICE_TABLE(pci, azx_ids);
  1357. /* pci_driver definition */
  1358. static struct pci_driver driver = {
  1359. .name = "HDA Intel",
  1360. .id_table = azx_ids,
  1361. .probe = azx_probe,
  1362. .remove = __devexit_p(azx_remove),
  1363. #ifdef CONFIG_PM
  1364. .suspend = azx_suspend,
  1365. .resume = azx_resume,
  1366. #endif
  1367. };
  1368. static int __init alsa_card_azx_init(void)
  1369. {
  1370. return pci_register_driver(&driver);
  1371. }
  1372. static void __exit alsa_card_azx_exit(void)
  1373. {
  1374. pci_unregister_driver(&driver);
  1375. }
  1376. module_init(alsa_card_azx_init)
  1377. module_exit(alsa_card_azx_exit)