pci.h 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283
  1. #ifndef __ASM_PARISC_PCI_H
  2. #define __ASM_PARISC_PCI_H
  3. #include <linux/config.h>
  4. #include <asm/scatterlist.h>
  5. /*
  6. ** HP PCI platforms generally support multiple bus adapters.
  7. ** (workstations 1-~4, servers 2-~32)
  8. **
  9. ** Newer platforms number the busses across PCI bus adapters *sparsely*.
  10. ** E.g. 0, 8, 16, ...
  11. **
  12. ** Under a PCI bus, most HP platforms support PPBs up to two or three
  13. ** levels deep. See "Bit3" product line.
  14. */
  15. #define PCI_MAX_BUSSES 256
  16. /*
  17. ** pci_hba_data (aka H2P_OBJECT in HP/UX)
  18. **
  19. ** This is the "common" or "base" data structure which HBA drivers
  20. ** (eg Dino or LBA) are required to place at the top of their own
  21. ** platform_data structure. I've heard this called "C inheritance" too.
  22. **
  23. ** Data needed by pcibios layer belongs here.
  24. */
  25. struct pci_hba_data {
  26. void __iomem *base_addr; /* aka Host Physical Address */
  27. const struct parisc_device *dev; /* device from PA bus walk */
  28. struct pci_bus *hba_bus; /* primary PCI bus below HBA */
  29. int hba_num; /* I/O port space access "key" */
  30. struct resource bus_num; /* PCI bus numbers */
  31. struct resource io_space; /* PIOP */
  32. struct resource lmmio_space; /* bus addresses < 4Gb */
  33. struct resource elmmio_space; /* additional bus addresses < 4Gb */
  34. struct resource gmmio_space; /* bus addresses > 4Gb */
  35. /* NOTE: Dino code assumes it can use *all* of the lmmio_space,
  36. * elmmio_space and gmmio_space as a contiguous array of
  37. * resources. This #define represents the array size */
  38. #define DINO_MAX_LMMIO_RESOURCES 3
  39. unsigned long lmmio_space_offset; /* CPU view - PCI view */
  40. void * iommu; /* IOMMU this device is under */
  41. /* REVISIT - spinlock to protect resources? */
  42. #define HBA_NAME_SIZE 16
  43. char io_name[HBA_NAME_SIZE];
  44. char lmmio_name[HBA_NAME_SIZE];
  45. char elmmio_name[HBA_NAME_SIZE];
  46. char gmmio_name[HBA_NAME_SIZE];
  47. };
  48. #define HBA_DATA(d) ((struct pci_hba_data *) (d))
  49. /*
  50. ** We support 2^16 I/O ports per HBA. These are set up in the form
  51. ** 0xbbxxxx, where bb is the bus number and xxxx is the I/O port
  52. ** space address.
  53. */
  54. #define HBA_PORT_SPACE_BITS 16
  55. #define HBA_PORT_BASE(h) ((h) << HBA_PORT_SPACE_BITS)
  56. #define HBA_PORT_SPACE_SIZE (1UL << HBA_PORT_SPACE_BITS)
  57. #define PCI_PORT_HBA(a) ((a) >> HBA_PORT_SPACE_BITS)
  58. #define PCI_PORT_ADDR(a) ((a) & (HBA_PORT_SPACE_SIZE - 1))
  59. #ifdef CONFIG_64BIT
  60. #define PCI_F_EXTEND 0xffffffff00000000UL
  61. #define PCI_IS_LMMIO(hba,a) pci_is_lmmio(hba,a)
  62. /* We need to know if an address is LMMMIO or GMMIO.
  63. * LMMIO requires mangling and GMMIO we must use as-is.
  64. */
  65. static __inline__ int pci_is_lmmio(struct pci_hba_data *hba, unsigned long a)
  66. {
  67. return(((a) & PCI_F_EXTEND) == PCI_F_EXTEND);
  68. }
  69. /*
  70. ** Convert between PCI (IO_VIEW) addresses and processor (PA_VIEW) addresses.
  71. ** See pcibios.c for more conversions used by Generic PCI code.
  72. **
  73. ** Platform characteristics/firmware guarantee that
  74. ** (1) PA_VIEW - IO_VIEW = lmmio_offset for both LMMIO and ELMMIO
  75. ** (2) PA_VIEW == IO_VIEW for GMMIO
  76. */
  77. #define PCI_BUS_ADDR(hba,a) (PCI_IS_LMMIO(hba,a) \
  78. ? ((a) - hba->lmmio_space_offset) /* mangle LMMIO */ \
  79. : (a)) /* GMMIO */
  80. #define PCI_HOST_ADDR(hba,a) (((a) & PCI_F_EXTEND) == 0 \
  81. ? (a) + hba->lmmio_space_offset \
  82. : (a))
  83. #else /* !CONFIG_64BIT */
  84. #define PCI_BUS_ADDR(hba,a) (a)
  85. #define PCI_HOST_ADDR(hba,a) (a)
  86. #define PCI_F_EXTEND 0UL
  87. #define PCI_IS_LMMIO(hba,a) (1) /* 32-bit doesn't support GMMIO */
  88. #endif /* !CONFIG_64BIT */
  89. /*
  90. ** KLUGE: linux/pci.h include asm/pci.h BEFORE declaring struct pci_bus
  91. ** (This eliminates some of the warnings).
  92. */
  93. struct pci_bus;
  94. struct pci_dev;
  95. /*
  96. * If the PCI device's view of memory is the same as the CPU's view of memory,
  97. * PCI_DMA_BUS_IS_PHYS is true. The networking and block device layers use
  98. * this boolean for bounce buffer decisions.
  99. */
  100. #ifdef CONFIG_PA20
  101. /* All PA-2.0 machines have an IOMMU. */
  102. #define PCI_DMA_BUS_IS_PHYS 0
  103. #define parisc_has_iommu() do { } while (0)
  104. #else
  105. #if defined(CONFIG_IOMMU_CCIO) || defined(CONFIG_IOMMU_SBA)
  106. extern int parisc_bus_is_phys; /* in arch/parisc/kernel/setup.c */
  107. #define PCI_DMA_BUS_IS_PHYS parisc_bus_is_phys
  108. #define parisc_has_iommu() do { parisc_bus_is_phys = 0; } while (0)
  109. #else
  110. #define PCI_DMA_BUS_IS_PHYS 1
  111. #define parisc_has_iommu() do { } while (0)
  112. #endif
  113. #endif /* !CONFIG_PA20 */
  114. /*
  115. ** Most PCI devices (eg Tulip, NCR720) also export the same registers
  116. ** to both MMIO and I/O port space. Due to poor performance of I/O Port
  117. ** access under HP PCI bus adapters, strongly reccomend use of MMIO
  118. ** address space.
  119. **
  120. ** While I'm at it more PA programming notes:
  121. **
  122. ** 1) MMIO stores (writes) are posted operations. This means the processor
  123. ** gets an "ACK" before the write actually gets to the device. A read
  124. ** to the same device (or typically the bus adapter above it) will
  125. ** force in-flight write transaction(s) out to the targeted device
  126. ** before the read can complete.
  127. **
  128. ** 2) The Programmed I/O (PIO) data may not always be strongly ordered with
  129. ** respect to DMA on all platforms. Ie PIO data can reach the processor
  130. ** before in-flight DMA reaches memory. Since most SMP PA platforms
  131. ** are I/O coherent, it generally doesn't matter...but sometimes
  132. ** it does.
  133. **
  134. ** I've helped device driver writers debug both types of problems.
  135. */
  136. struct pci_port_ops {
  137. u8 (*inb) (struct pci_hba_data *hba, u16 port);
  138. u16 (*inw) (struct pci_hba_data *hba, u16 port);
  139. u32 (*inl) (struct pci_hba_data *hba, u16 port);
  140. void (*outb) (struct pci_hba_data *hba, u16 port, u8 data);
  141. void (*outw) (struct pci_hba_data *hba, u16 port, u16 data);
  142. void (*outl) (struct pci_hba_data *hba, u16 port, u32 data);
  143. };
  144. struct pci_bios_ops {
  145. void (*init)(void);
  146. void (*fixup_bus)(struct pci_bus *bus);
  147. };
  148. /* pci_unmap_{single,page} is not a nop, thus... */
  149. #define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME) \
  150. dma_addr_t ADDR_NAME;
  151. #define DECLARE_PCI_UNMAP_LEN(LEN_NAME) \
  152. __u32 LEN_NAME;
  153. #define pci_unmap_addr(PTR, ADDR_NAME) \
  154. ((PTR)->ADDR_NAME)
  155. #define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) \
  156. (((PTR)->ADDR_NAME) = (VAL))
  157. #define pci_unmap_len(PTR, LEN_NAME) \
  158. ((PTR)->LEN_NAME)
  159. #define pci_unmap_len_set(PTR, LEN_NAME, VAL) \
  160. (((PTR)->LEN_NAME) = (VAL))
  161. /*
  162. ** Stuff declared in arch/parisc/kernel/pci.c
  163. */
  164. extern struct pci_port_ops *pci_port;
  165. extern struct pci_bios_ops *pci_bios;
  166. extern int pci_post_reset_delay; /* delay after de-asserting #RESET */
  167. extern int pci_hba_count;
  168. extern struct pci_hba_data *parisc_pci_hba[];
  169. #ifdef CONFIG_PCI
  170. extern void pcibios_register_hba(struct pci_hba_data *);
  171. extern void pcibios_set_master(struct pci_dev *);
  172. #else
  173. extern inline void pcibios_register_hba(struct pci_hba_data *x)
  174. {
  175. }
  176. #endif
  177. /*
  178. * pcibios_assign_all_busses() is used in drivers/pci/pci.c:pci_do_scan_bus()
  179. * 0 == check if bridge is numbered before re-numbering.
  180. * 1 == pci_do_scan_bus() should automatically number all PCI-PCI bridges.
  181. *
  182. * We *should* set this to zero for "legacy" platforms and one
  183. * for PAT platforms.
  184. *
  185. * But legacy platforms also need to renumber the busses below a Host
  186. * Bus controller. Adding a 4-port Tulip card on the first PCI root
  187. * bus of a C200 resulted in the secondary bus being numbered as 1.
  188. * The second PCI host bus controller's root bus had already been
  189. * assigned bus number 1 by firmware and sysfs complained.
  190. *
  191. * Firmware isn't doing anything wrong here since each controller
  192. * is its own PCI domain. It's simpler and easier for us to renumber
  193. * the busses rather than treat each Dino as a separate PCI domain.
  194. * Eventually, we may want to introduce PCI domains for Superdome or
  195. * rp7420/8420 boxes and then revisit this issue.
  196. */
  197. #define pcibios_assign_all_busses() (1)
  198. #define pcibios_scan_all_fns(a, b) (0)
  199. #define PCIBIOS_MIN_IO 0x10
  200. #define PCIBIOS_MIN_MEM 0x1000 /* NBPG - but pci/setup-res.c dies */
  201. /* Don't support DAC yet. */
  202. #define pci_dac_dma_supported(pci_dev, mask) (0)
  203. /* export the pci_ DMA API in terms of the dma_ one */
  204. #include <asm-generic/pci-dma-compat.h>
  205. #ifdef CONFIG_PCI
  206. static inline void pci_dma_burst_advice(struct pci_dev *pdev,
  207. enum pci_dma_burst_strategy *strat,
  208. unsigned long *strategy_parameter)
  209. {
  210. unsigned long cacheline_size;
  211. u8 byte;
  212. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &byte);
  213. if (byte == 0)
  214. cacheline_size = 1024;
  215. else
  216. cacheline_size = (int) byte * 4;
  217. *strat = PCI_DMA_BURST_MULTIPLE;
  218. *strategy_parameter = cacheline_size;
  219. }
  220. #endif
  221. extern void
  222. pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  223. struct resource *res);
  224. extern void
  225. pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  226. struct pci_bus_region *region);
  227. static inline struct resource *
  228. pcibios_select_root(struct pci_dev *pdev, struct resource *res)
  229. {
  230. struct resource *root = NULL;
  231. if (res->flags & IORESOURCE_IO)
  232. root = &ioport_resource;
  233. if (res->flags & IORESOURCE_MEM)
  234. root = &iomem_resource;
  235. return root;
  236. }
  237. static inline void pcibios_add_platform_entries(struct pci_dev *dev)
  238. {
  239. }
  240. #endif /* __ASM_PARISC_PCI_H */