8250_pci.c 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358
  1. /*
  2. * linux/drivers/char/8250_pci.c
  3. *
  4. * Probe module for 8250/16550-type PCI serial ports.
  5. *
  6. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  7. *
  8. * Copyright (C) 2001 Russell King, All Rights Reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License.
  13. *
  14. * $Id: 8250_pci.c,v 1.28 2002/11/02 11:14:18 rmk Exp $
  15. */
  16. #include <linux/module.h>
  17. #include <linux/init.h>
  18. #include <linux/pci.h>
  19. #include <linux/sched.h>
  20. #include <linux/string.h>
  21. #include <linux/kernel.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/tty.h>
  25. #include <linux/serial_core.h>
  26. #include <linux/8250_pci.h>
  27. #include <linux/bitops.h>
  28. #include <asm/byteorder.h>
  29. #include <asm/io.h>
  30. #include "8250.h"
  31. #undef SERIAL_DEBUG_PCI
  32. /*
  33. * init function returns:
  34. * > 0 - number of ports
  35. * = 0 - use board->num_ports
  36. * < 0 - error
  37. */
  38. struct pci_serial_quirk {
  39. u32 vendor;
  40. u32 device;
  41. u32 subvendor;
  42. u32 subdevice;
  43. int (*init)(struct pci_dev *dev);
  44. int (*setup)(struct serial_private *, struct pciserial_board *,
  45. struct uart_port *, int);
  46. void (*exit)(struct pci_dev *dev);
  47. };
  48. #define PCI_NUM_BAR_RESOURCES 6
  49. struct serial_private {
  50. struct pci_dev *dev;
  51. unsigned int nr;
  52. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  53. struct pci_serial_quirk *quirk;
  54. int line[0];
  55. };
  56. static void moan_device(const char *str, struct pci_dev *dev)
  57. {
  58. printk(KERN_WARNING "%s: %s\n"
  59. KERN_WARNING "Please send the output of lspci -vv, this\n"
  60. KERN_WARNING "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  61. KERN_WARNING "manufacturer and name of serial board or\n"
  62. KERN_WARNING "modem board to rmk+serial@arm.linux.org.uk.\n",
  63. pci_name(dev), str, dev->vendor, dev->device,
  64. dev->subsystem_vendor, dev->subsystem_device);
  65. }
  66. static int
  67. setup_port(struct serial_private *priv, struct uart_port *port,
  68. int bar, int offset, int regshift)
  69. {
  70. struct pci_dev *dev = priv->dev;
  71. unsigned long base, len;
  72. if (bar >= PCI_NUM_BAR_RESOURCES)
  73. return -EINVAL;
  74. base = pci_resource_start(dev, bar);
  75. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  76. len = pci_resource_len(dev, bar);
  77. if (!priv->remapped_bar[bar])
  78. priv->remapped_bar[bar] = ioremap(base, len);
  79. if (!priv->remapped_bar[bar])
  80. return -ENOMEM;
  81. port->iotype = UPIO_MEM;
  82. port->iobase = 0;
  83. port->mapbase = base + offset;
  84. port->membase = priv->remapped_bar[bar] + offset;
  85. port->regshift = regshift;
  86. } else {
  87. port->iotype = UPIO_PORT;
  88. port->iobase = base + offset;
  89. port->mapbase = 0;
  90. port->membase = NULL;
  91. port->regshift = 0;
  92. }
  93. return 0;
  94. }
  95. /*
  96. * AFAVLAB uses a different mixture of BARs and offsets
  97. * Not that ugly ;) -- HW
  98. */
  99. static int
  100. afavlab_setup(struct serial_private *priv, struct pciserial_board *board,
  101. struct uart_port *port, int idx)
  102. {
  103. unsigned int bar, offset = board->first_offset;
  104. bar = FL_GET_BASE(board->flags);
  105. if (idx < 4)
  106. bar += idx;
  107. else {
  108. bar = 4;
  109. offset += (idx - 4) * board->uart_offset;
  110. }
  111. return setup_port(priv, port, bar, offset, board->reg_shift);
  112. }
  113. /*
  114. * HP's Remote Management Console. The Diva chip came in several
  115. * different versions. N-class, L2000 and A500 have two Diva chips, each
  116. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  117. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  118. * one Diva chip, but it has been expanded to 5 UARTs.
  119. */
  120. static int __devinit pci_hp_diva_init(struct pci_dev *dev)
  121. {
  122. int rc = 0;
  123. switch (dev->subsystem_device) {
  124. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  125. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  126. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  127. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  128. rc = 3;
  129. break;
  130. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  131. rc = 2;
  132. break;
  133. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  134. rc = 4;
  135. break;
  136. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  137. case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
  138. rc = 1;
  139. break;
  140. }
  141. return rc;
  142. }
  143. /*
  144. * HP's Diva chip puts the 4th/5th serial port further out, and
  145. * some serial ports are supposed to be hidden on certain models.
  146. */
  147. static int
  148. pci_hp_diva_setup(struct serial_private *priv, struct pciserial_board *board,
  149. struct uart_port *port, int idx)
  150. {
  151. unsigned int offset = board->first_offset;
  152. unsigned int bar = FL_GET_BASE(board->flags);
  153. switch (priv->dev->subsystem_device) {
  154. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  155. if (idx == 3)
  156. idx++;
  157. break;
  158. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  159. if (idx > 0)
  160. idx++;
  161. if (idx > 2)
  162. idx++;
  163. break;
  164. }
  165. if (idx > 2)
  166. offset = 0x18;
  167. offset += idx * board->uart_offset;
  168. return setup_port(priv, port, bar, offset, board->reg_shift);
  169. }
  170. /*
  171. * Added for EKF Intel i960 serial boards
  172. */
  173. static int __devinit pci_inteli960ni_init(struct pci_dev *dev)
  174. {
  175. unsigned long oldval;
  176. if (!(dev->subsystem_device & 0x1000))
  177. return -ENODEV;
  178. /* is firmware started? */
  179. pci_read_config_dword(dev, 0x44, (void*) &oldval);
  180. if (oldval == 0x00001000L) { /* RESET value */
  181. printk(KERN_DEBUG "Local i960 firmware missing");
  182. return -ENODEV;
  183. }
  184. return 0;
  185. }
  186. /*
  187. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  188. * that the card interrupt be explicitly enabled or disabled. This
  189. * seems to be mainly needed on card using the PLX which also use I/O
  190. * mapped memory.
  191. */
  192. static int __devinit pci_plx9050_init(struct pci_dev *dev)
  193. {
  194. u8 irq_config;
  195. void __iomem *p;
  196. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  197. moan_device("no memory in bar 0", dev);
  198. return 0;
  199. }
  200. irq_config = 0x41;
  201. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  202. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS) {
  203. irq_config = 0x43;
  204. }
  205. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  206. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS)) {
  207. /*
  208. * As the megawolf cards have the int pins active
  209. * high, and have 2 UART chips, both ints must be
  210. * enabled on the 9050. Also, the UARTS are set in
  211. * 16450 mode by default, so we have to enable the
  212. * 16C950 'enhanced' mode so that we can use the
  213. * deep FIFOs
  214. */
  215. irq_config = 0x5b;
  216. }
  217. /*
  218. * enable/disable interrupts
  219. */
  220. p = ioremap(pci_resource_start(dev, 0), 0x80);
  221. if (p == NULL)
  222. return -ENOMEM;
  223. writel(irq_config, p + 0x4c);
  224. /*
  225. * Read the register back to ensure that it took effect.
  226. */
  227. readl(p + 0x4c);
  228. iounmap(p);
  229. return 0;
  230. }
  231. static void __devexit pci_plx9050_exit(struct pci_dev *dev)
  232. {
  233. u8 __iomem *p;
  234. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  235. return;
  236. /*
  237. * disable interrupts
  238. */
  239. p = ioremap(pci_resource_start(dev, 0), 0x80);
  240. if (p != NULL) {
  241. writel(0, p + 0x4c);
  242. /*
  243. * Read the register back to ensure that it took effect.
  244. */
  245. readl(p + 0x4c);
  246. iounmap(p);
  247. }
  248. }
  249. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  250. static int
  251. sbs_setup(struct serial_private *priv, struct pciserial_board *board,
  252. struct uart_port *port, int idx)
  253. {
  254. unsigned int bar, offset = board->first_offset;
  255. bar = 0;
  256. if (idx < 4) {
  257. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  258. offset += idx * board->uart_offset;
  259. } else if (idx < 8) {
  260. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  261. offset += idx * board->uart_offset + 0xC00;
  262. } else /* we have only 8 ports on PMC-OCTALPRO */
  263. return 1;
  264. return setup_port(priv, port, bar, offset, board->reg_shift);
  265. }
  266. /*
  267. * This does initialization for PMC OCTALPRO cards:
  268. * maps the device memory, resets the UARTs (needed, bc
  269. * if the module is removed and inserted again, the card
  270. * is in the sleep mode) and enables global interrupt.
  271. */
  272. /* global control register offset for SBS PMC-OctalPro */
  273. #define OCT_REG_CR_OFF 0x500
  274. static int __devinit sbs_init(struct pci_dev *dev)
  275. {
  276. u8 __iomem *p;
  277. p = ioremap(pci_resource_start(dev, 0),pci_resource_len(dev,0));
  278. if (p == NULL)
  279. return -ENOMEM;
  280. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  281. writeb(0x10,p + OCT_REG_CR_OFF);
  282. udelay(50);
  283. writeb(0x0,p + OCT_REG_CR_OFF);
  284. /* Set bit-2 (INTENABLE) of Control Register */
  285. writeb(0x4, p + OCT_REG_CR_OFF);
  286. iounmap(p);
  287. return 0;
  288. }
  289. /*
  290. * Disables the global interrupt of PMC-OctalPro
  291. */
  292. static void __devexit sbs_exit(struct pci_dev *dev)
  293. {
  294. u8 __iomem *p;
  295. p = ioremap(pci_resource_start(dev, 0),pci_resource_len(dev,0));
  296. if (p != NULL) {
  297. writeb(0, p + OCT_REG_CR_OFF);
  298. }
  299. iounmap(p);
  300. }
  301. /*
  302. * SIIG serial cards have an PCI interface chip which also controls
  303. * the UART clocking frequency. Each UART can be clocked independently
  304. * (except cards equiped with 4 UARTs) and initial clocking settings
  305. * are stored in the EEPROM chip. It can cause problems because this
  306. * version of serial driver doesn't support differently clocked UART's
  307. * on single PCI card. To prevent this, initialization functions set
  308. * high frequency clocking for all UART's on given card. It is safe (I
  309. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  310. * with other OSes (like M$ DOS).
  311. *
  312. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  313. *
  314. * There is two family of SIIG serial cards with different PCI
  315. * interface chip and different configuration methods:
  316. * - 10x cards have control registers in IO and/or memory space;
  317. * - 20x cards have control registers in standard PCI configuration space.
  318. *
  319. * Note: all 10x cards have PCI device ids 0x10..
  320. * all 20x cards have PCI device ids 0x20..
  321. *
  322. * There are also Quartet Serial cards which use Oxford Semiconductor
  323. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  324. *
  325. * Note: some SIIG cards are probed by the parport_serial object.
  326. */
  327. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  328. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  329. static int pci_siig10x_init(struct pci_dev *dev)
  330. {
  331. u16 data;
  332. void __iomem *p;
  333. switch (dev->device & 0xfff8) {
  334. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  335. data = 0xffdf;
  336. break;
  337. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  338. data = 0xf7ff;
  339. break;
  340. default: /* 1S1P, 4S */
  341. data = 0xfffb;
  342. break;
  343. }
  344. p = ioremap(pci_resource_start(dev, 0), 0x80);
  345. if (p == NULL)
  346. return -ENOMEM;
  347. writew(readw(p + 0x28) & data, p + 0x28);
  348. readw(p + 0x28);
  349. iounmap(p);
  350. return 0;
  351. }
  352. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  353. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  354. static int pci_siig20x_init(struct pci_dev *dev)
  355. {
  356. u8 data;
  357. /* Change clock frequency for the first UART. */
  358. pci_read_config_byte(dev, 0x6f, &data);
  359. pci_write_config_byte(dev, 0x6f, data & 0xef);
  360. /* If this card has 2 UART, we have to do the same with second UART. */
  361. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  362. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  363. pci_read_config_byte(dev, 0x73, &data);
  364. pci_write_config_byte(dev, 0x73, data & 0xef);
  365. }
  366. return 0;
  367. }
  368. static int pci_siig_init(struct pci_dev *dev)
  369. {
  370. unsigned int type = dev->device & 0xff00;
  371. if (type == 0x1000)
  372. return pci_siig10x_init(dev);
  373. else if (type == 0x2000)
  374. return pci_siig20x_init(dev);
  375. moan_device("Unknown SIIG card", dev);
  376. return -ENODEV;
  377. }
  378. /*
  379. * Timedia has an explosion of boards, and to avoid the PCI table from
  380. * growing *huge*, we use this function to collapse some 70 entries
  381. * in the PCI table into one, for sanity's and compactness's sake.
  382. */
  383. static unsigned short timedia_single_port[] = {
  384. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  385. };
  386. static unsigned short timedia_dual_port[] = {
  387. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  388. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  389. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  390. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  391. 0xD079, 0
  392. };
  393. static unsigned short timedia_quad_port[] = {
  394. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  395. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  396. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  397. 0xB157, 0
  398. };
  399. static unsigned short timedia_eight_port[] = {
  400. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  401. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  402. };
  403. static const struct timedia_struct {
  404. int num;
  405. unsigned short *ids;
  406. } timedia_data[] = {
  407. { 1, timedia_single_port },
  408. { 2, timedia_dual_port },
  409. { 4, timedia_quad_port },
  410. { 8, timedia_eight_port },
  411. { 0, NULL }
  412. };
  413. static int __devinit pci_timedia_init(struct pci_dev *dev)
  414. {
  415. unsigned short *ids;
  416. int i, j;
  417. for (i = 0; timedia_data[i].num; i++) {
  418. ids = timedia_data[i].ids;
  419. for (j = 0; ids[j]; j++)
  420. if (dev->subsystem_device == ids[j])
  421. return timedia_data[i].num;
  422. }
  423. return 0;
  424. }
  425. /*
  426. * Timedia/SUNIX uses a mixture of BARs and offsets
  427. * Ugh, this is ugly as all hell --- TYT
  428. */
  429. static int
  430. pci_timedia_setup(struct serial_private *priv, struct pciserial_board *board,
  431. struct uart_port *port, int idx)
  432. {
  433. unsigned int bar = 0, offset = board->first_offset;
  434. switch (idx) {
  435. case 0:
  436. bar = 0;
  437. break;
  438. case 1:
  439. offset = board->uart_offset;
  440. bar = 0;
  441. break;
  442. case 2:
  443. bar = 1;
  444. break;
  445. case 3:
  446. offset = board->uart_offset;
  447. /* FALLTHROUGH */
  448. case 4: /* BAR 2 */
  449. case 5: /* BAR 3 */
  450. case 6: /* BAR 4 */
  451. case 7: /* BAR 5 */
  452. bar = idx - 2;
  453. }
  454. return setup_port(priv, port, bar, offset, board->reg_shift);
  455. }
  456. /*
  457. * Some Titan cards are also a little weird
  458. */
  459. static int
  460. titan_400l_800l_setup(struct serial_private *priv,
  461. struct pciserial_board *board,
  462. struct uart_port *port, int idx)
  463. {
  464. unsigned int bar, offset = board->first_offset;
  465. switch (idx) {
  466. case 0:
  467. bar = 1;
  468. break;
  469. case 1:
  470. bar = 2;
  471. break;
  472. default:
  473. bar = 4;
  474. offset = (idx - 2) * board->uart_offset;
  475. }
  476. return setup_port(priv, port, bar, offset, board->reg_shift);
  477. }
  478. static int __devinit pci_xircom_init(struct pci_dev *dev)
  479. {
  480. msleep(100);
  481. return 0;
  482. }
  483. static int __devinit pci_netmos_init(struct pci_dev *dev)
  484. {
  485. /* subdevice 0x00PS means <P> parallel, <S> serial */
  486. unsigned int num_serial = dev->subsystem_device & 0xf;
  487. if (num_serial == 0)
  488. return -ENODEV;
  489. return num_serial;
  490. }
  491. static int
  492. pci_default_setup(struct serial_private *priv, struct pciserial_board *board,
  493. struct uart_port *port, int idx)
  494. {
  495. unsigned int bar, offset = board->first_offset, maxnr;
  496. bar = FL_GET_BASE(board->flags);
  497. if (board->flags & FL_BASE_BARS)
  498. bar += idx;
  499. else
  500. offset += idx * board->uart_offset;
  501. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) /
  502. (8 << board->reg_shift);
  503. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  504. return 1;
  505. return setup_port(priv, port, bar, offset, board->reg_shift);
  506. }
  507. /* This should be in linux/pci_ids.h */
  508. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  509. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  510. #define PCI_DEVICE_ID_OCTPRO 0x0001
  511. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  512. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  513. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  514. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  515. /*
  516. * Master list of serial port init/setup/exit quirks.
  517. * This does not describe the general nature of the port.
  518. * (ie, baud base, number and location of ports, etc)
  519. *
  520. * This list is ordered alphabetically by vendor then device.
  521. * Specific entries must come before more generic entries.
  522. */
  523. static struct pci_serial_quirk pci_serial_quirks[] = {
  524. /*
  525. * AFAVLAB cards.
  526. * It is not clear whether this applies to all products.
  527. */
  528. {
  529. .vendor = PCI_VENDOR_ID_AFAVLAB,
  530. .device = PCI_ANY_ID,
  531. .subvendor = PCI_ANY_ID,
  532. .subdevice = PCI_ANY_ID,
  533. .setup = afavlab_setup,
  534. },
  535. /*
  536. * HP Diva
  537. */
  538. {
  539. .vendor = PCI_VENDOR_ID_HP,
  540. .device = PCI_DEVICE_ID_HP_DIVA,
  541. .subvendor = PCI_ANY_ID,
  542. .subdevice = PCI_ANY_ID,
  543. .init = pci_hp_diva_init,
  544. .setup = pci_hp_diva_setup,
  545. },
  546. /*
  547. * Intel
  548. */
  549. {
  550. .vendor = PCI_VENDOR_ID_INTEL,
  551. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  552. .subvendor = 0xe4bf,
  553. .subdevice = PCI_ANY_ID,
  554. .init = pci_inteli960ni_init,
  555. .setup = pci_default_setup,
  556. },
  557. /*
  558. * Panacom
  559. */
  560. {
  561. .vendor = PCI_VENDOR_ID_PANACOM,
  562. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  563. .subvendor = PCI_ANY_ID,
  564. .subdevice = PCI_ANY_ID,
  565. .init = pci_plx9050_init,
  566. .setup = pci_default_setup,
  567. .exit = __devexit_p(pci_plx9050_exit),
  568. },
  569. {
  570. .vendor = PCI_VENDOR_ID_PANACOM,
  571. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  572. .subvendor = PCI_ANY_ID,
  573. .subdevice = PCI_ANY_ID,
  574. .init = pci_plx9050_init,
  575. .setup = pci_default_setup,
  576. .exit = __devexit_p(pci_plx9050_exit),
  577. },
  578. /*
  579. * PLX
  580. */
  581. {
  582. .vendor = PCI_VENDOR_ID_PLX,
  583. .device = PCI_DEVICE_ID_PLX_9050,
  584. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  585. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  586. .init = pci_plx9050_init,
  587. .setup = pci_default_setup,
  588. .exit = __devexit_p(pci_plx9050_exit),
  589. },
  590. {
  591. .vendor = PCI_VENDOR_ID_PLX,
  592. .device = PCI_DEVICE_ID_PLX_9050,
  593. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  594. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  595. .init = pci_plx9050_init,
  596. .setup = pci_default_setup,
  597. .exit = __devexit_p(pci_plx9050_exit),
  598. },
  599. {
  600. .vendor = PCI_VENDOR_ID_PLX,
  601. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  602. .subvendor = PCI_VENDOR_ID_PLX,
  603. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  604. .init = pci_plx9050_init,
  605. .setup = pci_default_setup,
  606. .exit = __devexit_p(pci_plx9050_exit),
  607. },
  608. /*
  609. * SBS Technologies, Inc., PMC-OCTALPRO 232
  610. */
  611. {
  612. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  613. .device = PCI_DEVICE_ID_OCTPRO,
  614. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  615. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  616. .init = sbs_init,
  617. .setup = sbs_setup,
  618. .exit = __devexit_p(sbs_exit),
  619. },
  620. /*
  621. * SBS Technologies, Inc., PMC-OCTALPRO 422
  622. */
  623. {
  624. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  625. .device = PCI_DEVICE_ID_OCTPRO,
  626. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  627. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  628. .init = sbs_init,
  629. .setup = sbs_setup,
  630. .exit = __devexit_p(sbs_exit),
  631. },
  632. /*
  633. * SBS Technologies, Inc., P-Octal 232
  634. */
  635. {
  636. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  637. .device = PCI_DEVICE_ID_OCTPRO,
  638. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  639. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  640. .init = sbs_init,
  641. .setup = sbs_setup,
  642. .exit = __devexit_p(sbs_exit),
  643. },
  644. /*
  645. * SBS Technologies, Inc., P-Octal 422
  646. */
  647. {
  648. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  649. .device = PCI_DEVICE_ID_OCTPRO,
  650. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  651. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  652. .init = sbs_init,
  653. .setup = sbs_setup,
  654. .exit = __devexit_p(sbs_exit),
  655. },
  656. /*
  657. * SIIG cards.
  658. */
  659. {
  660. .vendor = PCI_VENDOR_ID_SIIG,
  661. .device = PCI_ANY_ID,
  662. .subvendor = PCI_ANY_ID,
  663. .subdevice = PCI_ANY_ID,
  664. .init = pci_siig_init,
  665. .setup = pci_default_setup,
  666. },
  667. /*
  668. * Titan cards
  669. */
  670. {
  671. .vendor = PCI_VENDOR_ID_TITAN,
  672. .device = PCI_DEVICE_ID_TITAN_400L,
  673. .subvendor = PCI_ANY_ID,
  674. .subdevice = PCI_ANY_ID,
  675. .setup = titan_400l_800l_setup,
  676. },
  677. {
  678. .vendor = PCI_VENDOR_ID_TITAN,
  679. .device = PCI_DEVICE_ID_TITAN_800L,
  680. .subvendor = PCI_ANY_ID,
  681. .subdevice = PCI_ANY_ID,
  682. .setup = titan_400l_800l_setup,
  683. },
  684. /*
  685. * Timedia cards
  686. */
  687. {
  688. .vendor = PCI_VENDOR_ID_TIMEDIA,
  689. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  690. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  691. .subdevice = PCI_ANY_ID,
  692. .init = pci_timedia_init,
  693. .setup = pci_timedia_setup,
  694. },
  695. {
  696. .vendor = PCI_VENDOR_ID_TIMEDIA,
  697. .device = PCI_ANY_ID,
  698. .subvendor = PCI_ANY_ID,
  699. .subdevice = PCI_ANY_ID,
  700. .setup = pci_timedia_setup,
  701. },
  702. /*
  703. * Xircom cards
  704. */
  705. {
  706. .vendor = PCI_VENDOR_ID_XIRCOM,
  707. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  708. .subvendor = PCI_ANY_ID,
  709. .subdevice = PCI_ANY_ID,
  710. .init = pci_xircom_init,
  711. .setup = pci_default_setup,
  712. },
  713. /*
  714. * Netmos cards
  715. */
  716. {
  717. .vendor = PCI_VENDOR_ID_NETMOS,
  718. .device = PCI_ANY_ID,
  719. .subvendor = PCI_ANY_ID,
  720. .subdevice = PCI_ANY_ID,
  721. .init = pci_netmos_init,
  722. .setup = pci_default_setup,
  723. },
  724. /*
  725. * Default "match everything" terminator entry
  726. */
  727. {
  728. .vendor = PCI_ANY_ID,
  729. .device = PCI_ANY_ID,
  730. .subvendor = PCI_ANY_ID,
  731. .subdevice = PCI_ANY_ID,
  732. .setup = pci_default_setup,
  733. }
  734. };
  735. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  736. {
  737. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  738. }
  739. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  740. {
  741. struct pci_serial_quirk *quirk;
  742. for (quirk = pci_serial_quirks; ; quirk++)
  743. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  744. quirk_id_matches(quirk->device, dev->device) &&
  745. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  746. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  747. break;
  748. return quirk;
  749. }
  750. static inline int get_pci_irq(struct pci_dev *dev,
  751. struct pciserial_board *board)
  752. {
  753. if (board->flags & FL_NOIRQ)
  754. return 0;
  755. else
  756. return dev->irq;
  757. }
  758. /*
  759. * This is the configuration table for all of the PCI serial boards
  760. * which we support. It is directly indexed by the pci_board_num_t enum
  761. * value, which is encoded in the pci_device_id PCI probe table's
  762. * driver_data member.
  763. *
  764. * The makeup of these names are:
  765. * pbn_bn{_bt}_n_baud{_offsetinhex}
  766. *
  767. * bn = PCI BAR number
  768. * bt = Index using PCI BARs
  769. * n = number of serial ports
  770. * baud = baud rate
  771. * offsetinhex = offset for each sequential port (in hex)
  772. *
  773. * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
  774. *
  775. * Please note: in theory if n = 1, _bt infix should make no difference.
  776. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  777. */
  778. enum pci_board_num_t {
  779. pbn_default = 0,
  780. pbn_b0_1_115200,
  781. pbn_b0_2_115200,
  782. pbn_b0_4_115200,
  783. pbn_b0_5_115200,
  784. pbn_b0_1_921600,
  785. pbn_b0_2_921600,
  786. pbn_b0_4_921600,
  787. pbn_b0_2_1130000,
  788. pbn_b0_4_1152000,
  789. pbn_b0_2_1843200,
  790. pbn_b0_4_1843200,
  791. pbn_b0_2_1843200_200,
  792. pbn_b0_4_1843200_200,
  793. pbn_b0_8_1843200_200,
  794. pbn_b0_bt_1_115200,
  795. pbn_b0_bt_2_115200,
  796. pbn_b0_bt_8_115200,
  797. pbn_b0_bt_1_460800,
  798. pbn_b0_bt_2_460800,
  799. pbn_b0_bt_4_460800,
  800. pbn_b0_bt_1_921600,
  801. pbn_b0_bt_2_921600,
  802. pbn_b0_bt_4_921600,
  803. pbn_b0_bt_8_921600,
  804. pbn_b1_1_115200,
  805. pbn_b1_2_115200,
  806. pbn_b1_4_115200,
  807. pbn_b1_8_115200,
  808. pbn_b1_1_921600,
  809. pbn_b1_2_921600,
  810. pbn_b1_4_921600,
  811. pbn_b1_8_921600,
  812. pbn_b1_2_1250000,
  813. pbn_b1_bt_2_921600,
  814. pbn_b1_1_1382400,
  815. pbn_b1_2_1382400,
  816. pbn_b1_4_1382400,
  817. pbn_b1_8_1382400,
  818. pbn_b2_1_115200,
  819. pbn_b2_8_115200,
  820. pbn_b2_1_460800,
  821. pbn_b2_4_460800,
  822. pbn_b2_8_460800,
  823. pbn_b2_16_460800,
  824. pbn_b2_1_921600,
  825. pbn_b2_4_921600,
  826. pbn_b2_8_921600,
  827. pbn_b2_bt_1_115200,
  828. pbn_b2_bt_2_115200,
  829. pbn_b2_bt_4_115200,
  830. pbn_b2_bt_2_921600,
  831. pbn_b2_bt_4_921600,
  832. pbn_b3_2_115200,
  833. pbn_b3_4_115200,
  834. pbn_b3_8_115200,
  835. /*
  836. * Board-specific versions.
  837. */
  838. pbn_panacom,
  839. pbn_panacom2,
  840. pbn_panacom4,
  841. pbn_exsys_4055,
  842. pbn_plx_romulus,
  843. pbn_oxsemi,
  844. pbn_intel_i960,
  845. pbn_sgi_ioc3,
  846. pbn_nec_nile4,
  847. pbn_computone_4,
  848. pbn_computone_6,
  849. pbn_computone_8,
  850. pbn_sbsxrsio,
  851. pbn_exar_XR17C152,
  852. pbn_exar_XR17C154,
  853. pbn_exar_XR17C158,
  854. };
  855. /*
  856. * uart_offset - the space between channels
  857. * reg_shift - describes how the UART registers are mapped
  858. * to PCI memory by the card.
  859. * For example IER register on SBS, Inc. PMC-OctPro is located at
  860. * offset 0x10 from the UART base, while UART_IER is defined as 1
  861. * in include/linux/serial_reg.h,
  862. * see first lines of serial_in() and serial_out() in 8250.c
  863. */
  864. static struct pciserial_board pci_boards[] __devinitdata = {
  865. [pbn_default] = {
  866. .flags = FL_BASE0,
  867. .num_ports = 1,
  868. .base_baud = 115200,
  869. .uart_offset = 8,
  870. },
  871. [pbn_b0_1_115200] = {
  872. .flags = FL_BASE0,
  873. .num_ports = 1,
  874. .base_baud = 115200,
  875. .uart_offset = 8,
  876. },
  877. [pbn_b0_2_115200] = {
  878. .flags = FL_BASE0,
  879. .num_ports = 2,
  880. .base_baud = 115200,
  881. .uart_offset = 8,
  882. },
  883. [pbn_b0_4_115200] = {
  884. .flags = FL_BASE0,
  885. .num_ports = 4,
  886. .base_baud = 115200,
  887. .uart_offset = 8,
  888. },
  889. [pbn_b0_5_115200] = {
  890. .flags = FL_BASE0,
  891. .num_ports = 5,
  892. .base_baud = 115200,
  893. .uart_offset = 8,
  894. },
  895. [pbn_b0_1_921600] = {
  896. .flags = FL_BASE0,
  897. .num_ports = 1,
  898. .base_baud = 921600,
  899. .uart_offset = 8,
  900. },
  901. [pbn_b0_2_921600] = {
  902. .flags = FL_BASE0,
  903. .num_ports = 2,
  904. .base_baud = 921600,
  905. .uart_offset = 8,
  906. },
  907. [pbn_b0_4_921600] = {
  908. .flags = FL_BASE0,
  909. .num_ports = 4,
  910. .base_baud = 921600,
  911. .uart_offset = 8,
  912. },
  913. [pbn_b0_2_1130000] = {
  914. .flags = FL_BASE0,
  915. .num_ports = 2,
  916. .base_baud = 1130000,
  917. .uart_offset = 8,
  918. },
  919. [pbn_b0_4_1152000] = {
  920. .flags = FL_BASE0,
  921. .num_ports = 4,
  922. .base_baud = 1152000,
  923. .uart_offset = 8,
  924. },
  925. [pbn_b0_2_1843200] = {
  926. .flags = FL_BASE0,
  927. .num_ports = 2,
  928. .base_baud = 1843200,
  929. .uart_offset = 8,
  930. },
  931. [pbn_b0_4_1843200] = {
  932. .flags = FL_BASE0,
  933. .num_ports = 4,
  934. .base_baud = 1843200,
  935. .uart_offset = 8,
  936. },
  937. [pbn_b0_2_1843200_200] = {
  938. .flags = FL_BASE0,
  939. .num_ports = 2,
  940. .base_baud = 1843200,
  941. .uart_offset = 0x200,
  942. },
  943. [pbn_b0_4_1843200_200] = {
  944. .flags = FL_BASE0,
  945. .num_ports = 4,
  946. .base_baud = 1843200,
  947. .uart_offset = 0x200,
  948. },
  949. [pbn_b0_8_1843200_200] = {
  950. .flags = FL_BASE0,
  951. .num_ports = 8,
  952. .base_baud = 1843200,
  953. .uart_offset = 0x200,
  954. },
  955. [pbn_b0_bt_1_115200] = {
  956. .flags = FL_BASE0|FL_BASE_BARS,
  957. .num_ports = 1,
  958. .base_baud = 115200,
  959. .uart_offset = 8,
  960. },
  961. [pbn_b0_bt_2_115200] = {
  962. .flags = FL_BASE0|FL_BASE_BARS,
  963. .num_ports = 2,
  964. .base_baud = 115200,
  965. .uart_offset = 8,
  966. },
  967. [pbn_b0_bt_8_115200] = {
  968. .flags = FL_BASE0|FL_BASE_BARS,
  969. .num_ports = 8,
  970. .base_baud = 115200,
  971. .uart_offset = 8,
  972. },
  973. [pbn_b0_bt_1_460800] = {
  974. .flags = FL_BASE0|FL_BASE_BARS,
  975. .num_ports = 1,
  976. .base_baud = 460800,
  977. .uart_offset = 8,
  978. },
  979. [pbn_b0_bt_2_460800] = {
  980. .flags = FL_BASE0|FL_BASE_BARS,
  981. .num_ports = 2,
  982. .base_baud = 460800,
  983. .uart_offset = 8,
  984. },
  985. [pbn_b0_bt_4_460800] = {
  986. .flags = FL_BASE0|FL_BASE_BARS,
  987. .num_ports = 4,
  988. .base_baud = 460800,
  989. .uart_offset = 8,
  990. },
  991. [pbn_b0_bt_1_921600] = {
  992. .flags = FL_BASE0|FL_BASE_BARS,
  993. .num_ports = 1,
  994. .base_baud = 921600,
  995. .uart_offset = 8,
  996. },
  997. [pbn_b0_bt_2_921600] = {
  998. .flags = FL_BASE0|FL_BASE_BARS,
  999. .num_ports = 2,
  1000. .base_baud = 921600,
  1001. .uart_offset = 8,
  1002. },
  1003. [pbn_b0_bt_4_921600] = {
  1004. .flags = FL_BASE0|FL_BASE_BARS,
  1005. .num_ports = 4,
  1006. .base_baud = 921600,
  1007. .uart_offset = 8,
  1008. },
  1009. [pbn_b0_bt_8_921600] = {
  1010. .flags = FL_BASE0|FL_BASE_BARS,
  1011. .num_ports = 8,
  1012. .base_baud = 921600,
  1013. .uart_offset = 8,
  1014. },
  1015. [pbn_b1_1_115200] = {
  1016. .flags = FL_BASE1,
  1017. .num_ports = 1,
  1018. .base_baud = 115200,
  1019. .uart_offset = 8,
  1020. },
  1021. [pbn_b1_2_115200] = {
  1022. .flags = FL_BASE1,
  1023. .num_ports = 2,
  1024. .base_baud = 115200,
  1025. .uart_offset = 8,
  1026. },
  1027. [pbn_b1_4_115200] = {
  1028. .flags = FL_BASE1,
  1029. .num_ports = 4,
  1030. .base_baud = 115200,
  1031. .uart_offset = 8,
  1032. },
  1033. [pbn_b1_8_115200] = {
  1034. .flags = FL_BASE1,
  1035. .num_ports = 8,
  1036. .base_baud = 115200,
  1037. .uart_offset = 8,
  1038. },
  1039. [pbn_b1_1_921600] = {
  1040. .flags = FL_BASE1,
  1041. .num_ports = 1,
  1042. .base_baud = 921600,
  1043. .uart_offset = 8,
  1044. },
  1045. [pbn_b1_2_921600] = {
  1046. .flags = FL_BASE1,
  1047. .num_ports = 2,
  1048. .base_baud = 921600,
  1049. .uart_offset = 8,
  1050. },
  1051. [pbn_b1_4_921600] = {
  1052. .flags = FL_BASE1,
  1053. .num_ports = 4,
  1054. .base_baud = 921600,
  1055. .uart_offset = 8,
  1056. },
  1057. [pbn_b1_8_921600] = {
  1058. .flags = FL_BASE1,
  1059. .num_ports = 8,
  1060. .base_baud = 921600,
  1061. .uart_offset = 8,
  1062. },
  1063. [pbn_b1_2_1250000] = {
  1064. .flags = FL_BASE1,
  1065. .num_ports = 2,
  1066. .base_baud = 1250000,
  1067. .uart_offset = 8,
  1068. },
  1069. [pbn_b1_bt_2_921600] = {
  1070. .flags = FL_BASE1|FL_BASE_BARS,
  1071. .num_ports = 2,
  1072. .base_baud = 921600,
  1073. .uart_offset = 8,
  1074. },
  1075. [pbn_b1_1_1382400] = {
  1076. .flags = FL_BASE1,
  1077. .num_ports = 1,
  1078. .base_baud = 1382400,
  1079. .uart_offset = 8,
  1080. },
  1081. [pbn_b1_2_1382400] = {
  1082. .flags = FL_BASE1,
  1083. .num_ports = 2,
  1084. .base_baud = 1382400,
  1085. .uart_offset = 8,
  1086. },
  1087. [pbn_b1_4_1382400] = {
  1088. .flags = FL_BASE1,
  1089. .num_ports = 4,
  1090. .base_baud = 1382400,
  1091. .uart_offset = 8,
  1092. },
  1093. [pbn_b1_8_1382400] = {
  1094. .flags = FL_BASE1,
  1095. .num_ports = 8,
  1096. .base_baud = 1382400,
  1097. .uart_offset = 8,
  1098. },
  1099. [pbn_b2_1_115200] = {
  1100. .flags = FL_BASE2,
  1101. .num_ports = 1,
  1102. .base_baud = 115200,
  1103. .uart_offset = 8,
  1104. },
  1105. [pbn_b2_8_115200] = {
  1106. .flags = FL_BASE2,
  1107. .num_ports = 8,
  1108. .base_baud = 115200,
  1109. .uart_offset = 8,
  1110. },
  1111. [pbn_b2_1_460800] = {
  1112. .flags = FL_BASE2,
  1113. .num_ports = 1,
  1114. .base_baud = 460800,
  1115. .uart_offset = 8,
  1116. },
  1117. [pbn_b2_4_460800] = {
  1118. .flags = FL_BASE2,
  1119. .num_ports = 4,
  1120. .base_baud = 460800,
  1121. .uart_offset = 8,
  1122. },
  1123. [pbn_b2_8_460800] = {
  1124. .flags = FL_BASE2,
  1125. .num_ports = 8,
  1126. .base_baud = 460800,
  1127. .uart_offset = 8,
  1128. },
  1129. [pbn_b2_16_460800] = {
  1130. .flags = FL_BASE2,
  1131. .num_ports = 16,
  1132. .base_baud = 460800,
  1133. .uart_offset = 8,
  1134. },
  1135. [pbn_b2_1_921600] = {
  1136. .flags = FL_BASE2,
  1137. .num_ports = 1,
  1138. .base_baud = 921600,
  1139. .uart_offset = 8,
  1140. },
  1141. [pbn_b2_4_921600] = {
  1142. .flags = FL_BASE2,
  1143. .num_ports = 4,
  1144. .base_baud = 921600,
  1145. .uart_offset = 8,
  1146. },
  1147. [pbn_b2_8_921600] = {
  1148. .flags = FL_BASE2,
  1149. .num_ports = 8,
  1150. .base_baud = 921600,
  1151. .uart_offset = 8,
  1152. },
  1153. [pbn_b2_bt_1_115200] = {
  1154. .flags = FL_BASE2|FL_BASE_BARS,
  1155. .num_ports = 1,
  1156. .base_baud = 115200,
  1157. .uart_offset = 8,
  1158. },
  1159. [pbn_b2_bt_2_115200] = {
  1160. .flags = FL_BASE2|FL_BASE_BARS,
  1161. .num_ports = 2,
  1162. .base_baud = 115200,
  1163. .uart_offset = 8,
  1164. },
  1165. [pbn_b2_bt_4_115200] = {
  1166. .flags = FL_BASE2|FL_BASE_BARS,
  1167. .num_ports = 4,
  1168. .base_baud = 115200,
  1169. .uart_offset = 8,
  1170. },
  1171. [pbn_b2_bt_2_921600] = {
  1172. .flags = FL_BASE2|FL_BASE_BARS,
  1173. .num_ports = 2,
  1174. .base_baud = 921600,
  1175. .uart_offset = 8,
  1176. },
  1177. [pbn_b2_bt_4_921600] = {
  1178. .flags = FL_BASE2|FL_BASE_BARS,
  1179. .num_ports = 4,
  1180. .base_baud = 921600,
  1181. .uart_offset = 8,
  1182. },
  1183. [pbn_b3_2_115200] = {
  1184. .flags = FL_BASE3,
  1185. .num_ports = 2,
  1186. .base_baud = 115200,
  1187. .uart_offset = 8,
  1188. },
  1189. [pbn_b3_4_115200] = {
  1190. .flags = FL_BASE3,
  1191. .num_ports = 4,
  1192. .base_baud = 115200,
  1193. .uart_offset = 8,
  1194. },
  1195. [pbn_b3_8_115200] = {
  1196. .flags = FL_BASE3,
  1197. .num_ports = 8,
  1198. .base_baud = 115200,
  1199. .uart_offset = 8,
  1200. },
  1201. /*
  1202. * Entries following this are board-specific.
  1203. */
  1204. /*
  1205. * Panacom - IOMEM
  1206. */
  1207. [pbn_panacom] = {
  1208. .flags = FL_BASE2,
  1209. .num_ports = 2,
  1210. .base_baud = 921600,
  1211. .uart_offset = 0x400,
  1212. .reg_shift = 7,
  1213. },
  1214. [pbn_panacom2] = {
  1215. .flags = FL_BASE2|FL_BASE_BARS,
  1216. .num_ports = 2,
  1217. .base_baud = 921600,
  1218. .uart_offset = 0x400,
  1219. .reg_shift = 7,
  1220. },
  1221. [pbn_panacom4] = {
  1222. .flags = FL_BASE2|FL_BASE_BARS,
  1223. .num_ports = 4,
  1224. .base_baud = 921600,
  1225. .uart_offset = 0x400,
  1226. .reg_shift = 7,
  1227. },
  1228. [pbn_exsys_4055] = {
  1229. .flags = FL_BASE2,
  1230. .num_ports = 4,
  1231. .base_baud = 115200,
  1232. .uart_offset = 8,
  1233. },
  1234. /* I think this entry is broken - the first_offset looks wrong --rmk */
  1235. [pbn_plx_romulus] = {
  1236. .flags = FL_BASE2,
  1237. .num_ports = 4,
  1238. .base_baud = 921600,
  1239. .uart_offset = 8 << 2,
  1240. .reg_shift = 2,
  1241. .first_offset = 0x03,
  1242. },
  1243. /*
  1244. * This board uses the size of PCI Base region 0 to
  1245. * signal now many ports are available
  1246. */
  1247. [pbn_oxsemi] = {
  1248. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  1249. .num_ports = 32,
  1250. .base_baud = 115200,
  1251. .uart_offset = 8,
  1252. },
  1253. /*
  1254. * EKF addition for i960 Boards form EKF with serial port.
  1255. * Max 256 ports.
  1256. */
  1257. [pbn_intel_i960] = {
  1258. .flags = FL_BASE0,
  1259. .num_ports = 32,
  1260. .base_baud = 921600,
  1261. .uart_offset = 8 << 2,
  1262. .reg_shift = 2,
  1263. .first_offset = 0x10000,
  1264. },
  1265. [pbn_sgi_ioc3] = {
  1266. .flags = FL_BASE0|FL_NOIRQ,
  1267. .num_ports = 1,
  1268. .base_baud = 458333,
  1269. .uart_offset = 8,
  1270. .reg_shift = 0,
  1271. .first_offset = 0x20178,
  1272. },
  1273. /*
  1274. * NEC Vrc-5074 (Nile 4) builtin UART.
  1275. */
  1276. [pbn_nec_nile4] = {
  1277. .flags = FL_BASE0,
  1278. .num_ports = 1,
  1279. .base_baud = 520833,
  1280. .uart_offset = 8 << 3,
  1281. .reg_shift = 3,
  1282. .first_offset = 0x300,
  1283. },
  1284. /*
  1285. * Computone - uses IOMEM.
  1286. */
  1287. [pbn_computone_4] = {
  1288. .flags = FL_BASE0,
  1289. .num_ports = 4,
  1290. .base_baud = 921600,
  1291. .uart_offset = 0x40,
  1292. .reg_shift = 2,
  1293. .first_offset = 0x200,
  1294. },
  1295. [pbn_computone_6] = {
  1296. .flags = FL_BASE0,
  1297. .num_ports = 6,
  1298. .base_baud = 921600,
  1299. .uart_offset = 0x40,
  1300. .reg_shift = 2,
  1301. .first_offset = 0x200,
  1302. },
  1303. [pbn_computone_8] = {
  1304. .flags = FL_BASE0,
  1305. .num_ports = 8,
  1306. .base_baud = 921600,
  1307. .uart_offset = 0x40,
  1308. .reg_shift = 2,
  1309. .first_offset = 0x200,
  1310. },
  1311. [pbn_sbsxrsio] = {
  1312. .flags = FL_BASE0,
  1313. .num_ports = 8,
  1314. .base_baud = 460800,
  1315. .uart_offset = 256,
  1316. .reg_shift = 4,
  1317. },
  1318. /*
  1319. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  1320. * Only basic 16550A support.
  1321. * XR17C15[24] are not tested, but they should work.
  1322. */
  1323. [pbn_exar_XR17C152] = {
  1324. .flags = FL_BASE0,
  1325. .num_ports = 2,
  1326. .base_baud = 921600,
  1327. .uart_offset = 0x200,
  1328. },
  1329. [pbn_exar_XR17C154] = {
  1330. .flags = FL_BASE0,
  1331. .num_ports = 4,
  1332. .base_baud = 921600,
  1333. .uart_offset = 0x200,
  1334. },
  1335. [pbn_exar_XR17C158] = {
  1336. .flags = FL_BASE0,
  1337. .num_ports = 8,
  1338. .base_baud = 921600,
  1339. .uart_offset = 0x200,
  1340. },
  1341. };
  1342. /*
  1343. * Given a complete unknown PCI device, try to use some heuristics to
  1344. * guess what the configuration might be, based on the pitiful PCI
  1345. * serial specs. Returns 0 on success, 1 on failure.
  1346. */
  1347. static int __devinit
  1348. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  1349. {
  1350. int num_iomem, num_port, first_port = -1, i;
  1351. /*
  1352. * If it is not a communications device or the programming
  1353. * interface is greater than 6, give up.
  1354. *
  1355. * (Should we try to make guesses for multiport serial devices
  1356. * later?)
  1357. */
  1358. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  1359. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  1360. (dev->class & 0xff) > 6)
  1361. return -ENODEV;
  1362. num_iomem = num_port = 0;
  1363. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1364. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  1365. num_port++;
  1366. if (first_port == -1)
  1367. first_port = i;
  1368. }
  1369. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  1370. num_iomem++;
  1371. }
  1372. /*
  1373. * If there is 1 or 0 iomem regions, and exactly one port,
  1374. * use it. We guess the number of ports based on the IO
  1375. * region size.
  1376. */
  1377. if (num_iomem <= 1 && num_port == 1) {
  1378. board->flags = first_port;
  1379. board->num_ports = pci_resource_len(dev, first_port) / 8;
  1380. return 0;
  1381. }
  1382. /*
  1383. * Now guess if we've got a board which indexes by BARs.
  1384. * Each IO BAR should be 8 bytes, and they should follow
  1385. * consecutively.
  1386. */
  1387. first_port = -1;
  1388. num_port = 0;
  1389. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1390. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  1391. pci_resource_len(dev, i) == 8 &&
  1392. (first_port == -1 || (first_port + num_port) == i)) {
  1393. num_port++;
  1394. if (first_port == -1)
  1395. first_port = i;
  1396. }
  1397. }
  1398. if (num_port > 1) {
  1399. board->flags = first_port | FL_BASE_BARS;
  1400. board->num_ports = num_port;
  1401. return 0;
  1402. }
  1403. return -ENODEV;
  1404. }
  1405. static inline int
  1406. serial_pci_matches(struct pciserial_board *board,
  1407. struct pciserial_board *guessed)
  1408. {
  1409. return
  1410. board->num_ports == guessed->num_ports &&
  1411. board->base_baud == guessed->base_baud &&
  1412. board->uart_offset == guessed->uart_offset &&
  1413. board->reg_shift == guessed->reg_shift &&
  1414. board->first_offset == guessed->first_offset;
  1415. }
  1416. struct serial_private *
  1417. pciserial_init_ports(struct pci_dev *dev, struct pciserial_board *board)
  1418. {
  1419. struct uart_port serial_port;
  1420. struct serial_private *priv;
  1421. struct pci_serial_quirk *quirk;
  1422. int rc, nr_ports, i;
  1423. nr_ports = board->num_ports;
  1424. /*
  1425. * Find an init and setup quirks.
  1426. */
  1427. quirk = find_quirk(dev);
  1428. /*
  1429. * Run the new-style initialization function.
  1430. * The initialization function returns:
  1431. * <0 - error
  1432. * 0 - use board->num_ports
  1433. * >0 - number of ports
  1434. */
  1435. if (quirk->init) {
  1436. rc = quirk->init(dev);
  1437. if (rc < 0) {
  1438. priv = ERR_PTR(rc);
  1439. goto err_out;
  1440. }
  1441. if (rc)
  1442. nr_ports = rc;
  1443. }
  1444. priv = kmalloc(sizeof(struct serial_private) +
  1445. sizeof(unsigned int) * nr_ports,
  1446. GFP_KERNEL);
  1447. if (!priv) {
  1448. priv = ERR_PTR(-ENOMEM);
  1449. goto err_deinit;
  1450. }
  1451. memset(priv, 0, sizeof(struct serial_private) +
  1452. sizeof(unsigned int) * nr_ports);
  1453. priv->dev = dev;
  1454. priv->quirk = quirk;
  1455. memset(&serial_port, 0, sizeof(struct uart_port));
  1456. serial_port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  1457. serial_port.uartclk = board->base_baud * 16;
  1458. serial_port.irq = get_pci_irq(dev, board);
  1459. serial_port.dev = &dev->dev;
  1460. for (i = 0; i < nr_ports; i++) {
  1461. if (quirk->setup(priv, board, &serial_port, i))
  1462. break;
  1463. #ifdef SERIAL_DEBUG_PCI
  1464. printk("Setup PCI port: port %x, irq %d, type %d\n",
  1465. serial_port.iobase, serial_port.irq, serial_port.iotype);
  1466. #endif
  1467. priv->line[i] = serial8250_register_port(&serial_port);
  1468. if (priv->line[i] < 0) {
  1469. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
  1470. break;
  1471. }
  1472. }
  1473. priv->nr = i;
  1474. return priv;
  1475. err_deinit:
  1476. if (quirk->exit)
  1477. quirk->exit(dev);
  1478. err_out:
  1479. return priv;
  1480. }
  1481. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  1482. void pciserial_remove_ports(struct serial_private *priv)
  1483. {
  1484. struct pci_serial_quirk *quirk;
  1485. int i;
  1486. for (i = 0; i < priv->nr; i++)
  1487. serial8250_unregister_port(priv->line[i]);
  1488. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1489. if (priv->remapped_bar[i])
  1490. iounmap(priv->remapped_bar[i]);
  1491. priv->remapped_bar[i] = NULL;
  1492. }
  1493. /*
  1494. * Find the exit quirks.
  1495. */
  1496. quirk = find_quirk(priv->dev);
  1497. if (quirk->exit)
  1498. quirk->exit(priv->dev);
  1499. kfree(priv);
  1500. }
  1501. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  1502. void pciserial_suspend_ports(struct serial_private *priv)
  1503. {
  1504. int i;
  1505. for (i = 0; i < priv->nr; i++)
  1506. if (priv->line[i] >= 0)
  1507. serial8250_suspend_port(priv->line[i]);
  1508. }
  1509. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  1510. void pciserial_resume_ports(struct serial_private *priv)
  1511. {
  1512. int i;
  1513. /*
  1514. * Ensure that the board is correctly configured.
  1515. */
  1516. if (priv->quirk->init)
  1517. priv->quirk->init(priv->dev);
  1518. for (i = 0; i < priv->nr; i++)
  1519. if (priv->line[i] >= 0)
  1520. serial8250_resume_port(priv->line[i]);
  1521. }
  1522. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  1523. /*
  1524. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  1525. * to the arrangement of serial ports on a PCI card.
  1526. */
  1527. static int __devinit
  1528. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  1529. {
  1530. struct serial_private *priv;
  1531. struct pciserial_board *board, tmp;
  1532. int rc;
  1533. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  1534. printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
  1535. ent->driver_data);
  1536. return -EINVAL;
  1537. }
  1538. board = &pci_boards[ent->driver_data];
  1539. rc = pci_enable_device(dev);
  1540. if (rc)
  1541. return rc;
  1542. if (ent->driver_data == pbn_default) {
  1543. /*
  1544. * Use a copy of the pci_board entry for this;
  1545. * avoid changing entries in the table.
  1546. */
  1547. memcpy(&tmp, board, sizeof(struct pciserial_board));
  1548. board = &tmp;
  1549. /*
  1550. * We matched one of our class entries. Try to
  1551. * determine the parameters of this board.
  1552. */
  1553. rc = serial_pci_guess_board(dev, board);
  1554. if (rc)
  1555. goto disable;
  1556. } else {
  1557. /*
  1558. * We matched an explicit entry. If we are able to
  1559. * detect this boards settings with our heuristic,
  1560. * then we no longer need this entry.
  1561. */
  1562. memcpy(&tmp, &pci_boards[pbn_default],
  1563. sizeof(struct pciserial_board));
  1564. rc = serial_pci_guess_board(dev, &tmp);
  1565. if (rc == 0 && serial_pci_matches(board, &tmp))
  1566. moan_device("Redundant entry in serial pci_table.",
  1567. dev);
  1568. }
  1569. priv = pciserial_init_ports(dev, board);
  1570. if (!IS_ERR(priv)) {
  1571. pci_set_drvdata(dev, priv);
  1572. return 0;
  1573. }
  1574. rc = PTR_ERR(priv);
  1575. disable:
  1576. pci_disable_device(dev);
  1577. return rc;
  1578. }
  1579. static void __devexit pciserial_remove_one(struct pci_dev *dev)
  1580. {
  1581. struct serial_private *priv = pci_get_drvdata(dev);
  1582. pci_set_drvdata(dev, NULL);
  1583. pciserial_remove_ports(priv);
  1584. pci_disable_device(dev);
  1585. }
  1586. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  1587. {
  1588. struct serial_private *priv = pci_get_drvdata(dev);
  1589. if (priv)
  1590. pciserial_suspend_ports(priv);
  1591. pci_save_state(dev);
  1592. pci_set_power_state(dev, pci_choose_state(dev, state));
  1593. return 0;
  1594. }
  1595. static int pciserial_resume_one(struct pci_dev *dev)
  1596. {
  1597. struct serial_private *priv = pci_get_drvdata(dev);
  1598. pci_set_power_state(dev, PCI_D0);
  1599. pci_restore_state(dev);
  1600. if (priv) {
  1601. /*
  1602. * The device may have been disabled. Re-enable it.
  1603. */
  1604. pci_enable_device(dev);
  1605. pciserial_resume_ports(priv);
  1606. }
  1607. return 0;
  1608. }
  1609. static struct pci_device_id serial_pci_tbl[] = {
  1610. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1611. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1612. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  1613. pbn_b1_8_1382400 },
  1614. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1615. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1616. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  1617. pbn_b1_4_1382400 },
  1618. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1619. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1620. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  1621. pbn_b1_2_1382400 },
  1622. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1623. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1624. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  1625. pbn_b1_8_1382400 },
  1626. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1627. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1628. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  1629. pbn_b1_4_1382400 },
  1630. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1631. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1632. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  1633. pbn_b1_2_1382400 },
  1634. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1635. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1636. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  1637. pbn_b1_8_921600 },
  1638. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1639. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1640. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  1641. pbn_b1_8_921600 },
  1642. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1643. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1644. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  1645. pbn_b1_4_921600 },
  1646. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1647. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1648. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  1649. pbn_b1_4_921600 },
  1650. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1651. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1652. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  1653. pbn_b1_2_921600 },
  1654. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1655. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1656. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  1657. pbn_b1_8_921600 },
  1658. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1659. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1660. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  1661. pbn_b1_8_921600 },
  1662. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1663. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1664. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  1665. pbn_b1_4_921600 },
  1666. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1667. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1668. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
  1669. pbn_b1_2_1250000 },
  1670. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1671. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1672. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
  1673. pbn_b0_2_1843200 },
  1674. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1675. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1676. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
  1677. pbn_b0_4_1843200 },
  1678. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  1679. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1680. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
  1681. pbn_b0_2_1843200_200 },
  1682. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  1683. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1684. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
  1685. pbn_b0_4_1843200_200 },
  1686. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  1687. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1688. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
  1689. pbn_b0_8_1843200_200 },
  1690. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  1691. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1692. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
  1693. pbn_b0_2_1843200_200 },
  1694. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  1695. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1696. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
  1697. pbn_b0_4_1843200_200 },
  1698. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  1699. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1700. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
  1701. pbn_b0_8_1843200_200 },
  1702. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  1703. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1704. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
  1705. pbn_b0_2_1843200_200 },
  1706. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  1707. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1708. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
  1709. pbn_b0_4_1843200_200 },
  1710. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  1711. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1712. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
  1713. pbn_b0_8_1843200_200 },
  1714. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  1715. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1716. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
  1717. pbn_b0_2_1843200_200 },
  1718. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  1719. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1720. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
  1721. pbn_b0_4_1843200_200 },
  1722. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  1723. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1724. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
  1725. pbn_b0_8_1843200_200 },
  1726. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  1727. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1728. pbn_b2_bt_1_115200 },
  1729. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  1730. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1731. pbn_b2_bt_2_115200 },
  1732. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  1733. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1734. pbn_b2_bt_4_115200 },
  1735. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  1736. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1737. pbn_b2_bt_2_115200 },
  1738. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  1739. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1740. pbn_b2_bt_4_115200 },
  1741. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  1742. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1743. pbn_b2_8_115200 },
  1744. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  1745. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1746. pbn_b2_8_115200 },
  1747. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  1748. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1749. pbn_b2_bt_2_115200 },
  1750. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  1751. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1752. pbn_b2_bt_2_921600 },
  1753. /*
  1754. * VScom SPCOM800, from sl@s.pl
  1755. */
  1756. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  1757. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1758. pbn_b2_8_921600 },
  1759. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  1760. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1761. pbn_b2_4_921600 },
  1762. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1763. PCI_SUBVENDOR_ID_KEYSPAN,
  1764. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  1765. pbn_panacom },
  1766. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1767. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1768. pbn_panacom4 },
  1769. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1770. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1771. pbn_panacom2 },
  1772. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1773. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1774. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  1775. pbn_b2_4_460800 },
  1776. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1777. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1778. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  1779. pbn_b2_8_460800 },
  1780. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1781. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1782. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  1783. pbn_b2_16_460800 },
  1784. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1785. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1786. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  1787. pbn_b2_16_460800 },
  1788. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1789. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  1790. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  1791. pbn_b2_4_460800 },
  1792. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1793. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  1794. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  1795. pbn_b2_8_460800 },
  1796. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1797. PCI_SUBVENDOR_ID_EXSYS,
  1798. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  1799. pbn_exsys_4055 },
  1800. /*
  1801. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  1802. * (Exoray@isys.ca)
  1803. */
  1804. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  1805. 0x10b5, 0x106a, 0, 0,
  1806. pbn_plx_romulus },
  1807. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  1808. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1809. pbn_b1_4_115200 },
  1810. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  1811. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1812. pbn_b1_2_115200 },
  1813. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  1814. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1815. pbn_b1_8_115200 },
  1816. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  1817. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1818. pbn_b1_8_115200 },
  1819. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1820. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4, 0, 0,
  1821. pbn_b0_4_921600 },
  1822. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1823. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL, 0, 0,
  1824. pbn_b0_4_1152000 },
  1825. /*
  1826. * The below card is a little controversial since it is the
  1827. * subject of a PCI vendor/device ID clash. (See
  1828. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  1829. * For now just used the hex ID 0x950a.
  1830. */
  1831. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  1832. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1833. pbn_b0_2_1130000 },
  1834. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1835. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1836. pbn_b0_4_115200 },
  1837. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  1838. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1839. pbn_b0_bt_2_921600 },
  1840. /*
  1841. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  1842. * from skokodyn@yahoo.com
  1843. */
  1844. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1845. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  1846. pbn_sbsxrsio },
  1847. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1848. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  1849. pbn_sbsxrsio },
  1850. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1851. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  1852. pbn_sbsxrsio },
  1853. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1854. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  1855. pbn_sbsxrsio },
  1856. /*
  1857. * Digitan DS560-558, from jimd@esoft.com
  1858. */
  1859. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  1860. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1861. pbn_b1_1_115200 },
  1862. /*
  1863. * Titan Electronic cards
  1864. * The 400L and 800L have a custom setup quirk.
  1865. */
  1866. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  1867. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1868. pbn_b0_1_921600 },
  1869. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  1870. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1871. pbn_b0_2_921600 },
  1872. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  1873. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1874. pbn_b0_4_921600 },
  1875. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  1876. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1877. pbn_b0_4_921600 },
  1878. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  1879. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1880. pbn_b1_1_921600 },
  1881. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  1882. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1883. pbn_b1_bt_2_921600 },
  1884. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  1885. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1886. pbn_b0_bt_4_921600 },
  1887. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  1888. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1889. pbn_b0_bt_8_921600 },
  1890. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  1891. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1892. pbn_b2_1_460800 },
  1893. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  1894. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1895. pbn_b2_1_460800 },
  1896. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  1897. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1898. pbn_b2_1_460800 },
  1899. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  1900. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1901. pbn_b2_bt_2_921600 },
  1902. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  1903. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1904. pbn_b2_bt_2_921600 },
  1905. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  1906. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1907. pbn_b2_bt_2_921600 },
  1908. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  1909. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1910. pbn_b2_bt_4_921600 },
  1911. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  1912. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1913. pbn_b2_bt_4_921600 },
  1914. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  1915. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1916. pbn_b2_bt_4_921600 },
  1917. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  1918. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1919. pbn_b0_1_921600 },
  1920. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  1921. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1922. pbn_b0_1_921600 },
  1923. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  1924. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1925. pbn_b0_1_921600 },
  1926. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  1927. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1928. pbn_b0_bt_2_921600 },
  1929. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  1930. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1931. pbn_b0_bt_2_921600 },
  1932. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  1933. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1934. pbn_b0_bt_2_921600 },
  1935. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  1936. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1937. pbn_b0_bt_4_921600 },
  1938. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  1939. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1940. pbn_b0_bt_4_921600 },
  1941. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  1942. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1943. pbn_b0_bt_4_921600 },
  1944. /*
  1945. * Computone devices submitted by Doug McNash dmcnash@computone.com
  1946. */
  1947. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  1948. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  1949. 0, 0, pbn_computone_4 },
  1950. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  1951. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  1952. 0, 0, pbn_computone_8 },
  1953. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  1954. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  1955. 0, 0, pbn_computone_6 },
  1956. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  1957. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1958. pbn_oxsemi },
  1959. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  1960. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  1961. pbn_b0_bt_1_921600 },
  1962. /*
  1963. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  1964. */
  1965. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  1966. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1967. pbn_b0_bt_8_115200 },
  1968. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  1969. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1970. pbn_b0_bt_8_115200 },
  1971. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  1972. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1973. pbn_b0_bt_2_115200 },
  1974. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  1975. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1976. pbn_b0_bt_2_115200 },
  1977. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  1978. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1979. pbn_b0_bt_2_115200 },
  1980. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  1981. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1982. pbn_b0_bt_4_460800 },
  1983. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  1984. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1985. pbn_b0_bt_4_460800 },
  1986. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  1987. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1988. pbn_b0_bt_2_460800 },
  1989. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  1990. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1991. pbn_b0_bt_2_460800 },
  1992. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  1993. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1994. pbn_b0_bt_2_460800 },
  1995. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  1996. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1997. pbn_b0_bt_1_115200 },
  1998. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  1999. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2000. pbn_b0_bt_1_460800 },
  2001. /*
  2002. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  2003. */
  2004. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  2005. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2006. pbn_b1_1_1382400 },
  2007. /*
  2008. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  2009. */
  2010. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  2011. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2012. pbn_b1_1_1382400 },
  2013. /*
  2014. * RAStel 2 port modem, gerg@moreton.com.au
  2015. */
  2016. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  2017. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2018. pbn_b2_bt_2_115200 },
  2019. /*
  2020. * EKF addition for i960 Boards form EKF with serial port
  2021. */
  2022. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  2023. 0xE4BF, PCI_ANY_ID, 0, 0,
  2024. pbn_intel_i960 },
  2025. /*
  2026. * Xircom Cardbus/Ethernet combos
  2027. */
  2028. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  2029. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2030. pbn_b0_1_115200 },
  2031. /*
  2032. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  2033. */
  2034. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  2035. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2036. pbn_b0_1_115200 },
  2037. /*
  2038. * Untested PCI modems, sent in from various folks...
  2039. */
  2040. /*
  2041. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  2042. */
  2043. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  2044. 0x1048, 0x1500, 0, 0,
  2045. pbn_b1_1_115200 },
  2046. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  2047. 0xFF00, 0, 0, 0,
  2048. pbn_sgi_ioc3 },
  2049. /*
  2050. * HP Diva card
  2051. */
  2052. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  2053. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  2054. pbn_b1_1_115200 },
  2055. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  2056. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2057. pbn_b0_5_115200 },
  2058. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  2059. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2060. pbn_b2_1_115200 },
  2061. /*
  2062. * NEC Vrc-5074 (Nile 4) builtin UART.
  2063. */
  2064. { PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_NILE4,
  2065. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2066. pbn_nec_nile4 },
  2067. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
  2068. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2069. pbn_b3_2_115200 },
  2070. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  2071. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2072. pbn_b3_4_115200 },
  2073. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  2074. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2075. pbn_b3_8_115200 },
  2076. /*
  2077. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  2078. */
  2079. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2080. PCI_ANY_ID, PCI_ANY_ID,
  2081. 0,
  2082. 0, pbn_exar_XR17C152 },
  2083. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2084. PCI_ANY_ID, PCI_ANY_ID,
  2085. 0,
  2086. 0, pbn_exar_XR17C154 },
  2087. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2088. PCI_ANY_ID, PCI_ANY_ID,
  2089. 0,
  2090. 0, pbn_exar_XR17C158 },
  2091. /*
  2092. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  2093. */
  2094. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  2095. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2096. pbn_b0_1_115200 },
  2097. /*
  2098. * These entries match devices with class COMMUNICATION_SERIAL,
  2099. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  2100. */
  2101. { PCI_ANY_ID, PCI_ANY_ID,
  2102. PCI_ANY_ID, PCI_ANY_ID,
  2103. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  2104. 0xffff00, pbn_default },
  2105. { PCI_ANY_ID, PCI_ANY_ID,
  2106. PCI_ANY_ID, PCI_ANY_ID,
  2107. PCI_CLASS_COMMUNICATION_MODEM << 8,
  2108. 0xffff00, pbn_default },
  2109. { PCI_ANY_ID, PCI_ANY_ID,
  2110. PCI_ANY_ID, PCI_ANY_ID,
  2111. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  2112. 0xffff00, pbn_default },
  2113. { 0, }
  2114. };
  2115. static struct pci_driver serial_pci_driver = {
  2116. .name = "serial",
  2117. .probe = pciserial_init_one,
  2118. .remove = __devexit_p(pciserial_remove_one),
  2119. .suspend = pciserial_suspend_one,
  2120. .resume = pciserial_resume_one,
  2121. .id_table = serial_pci_tbl,
  2122. };
  2123. static int __init serial8250_pci_init(void)
  2124. {
  2125. return pci_register_driver(&serial_pci_driver);
  2126. }
  2127. static void __exit serial8250_pci_exit(void)
  2128. {
  2129. pci_unregister_driver(&serial_pci_driver);
  2130. }
  2131. module_init(serial8250_pci_init);
  2132. module_exit(serial8250_pci_exit);
  2133. MODULE_LICENSE("GPL");
  2134. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  2135. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);