dscc4.c 53 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073
  1. /*
  2. * drivers/net/wan/dscc4/dscc4.c: a DSCC4 HDLC driver for Linux
  3. *
  4. * This software may be used and distributed according to the terms of the
  5. * GNU General Public License.
  6. *
  7. * The author may be reached as romieu@cogenit.fr.
  8. * Specific bug reports/asian food will be welcome.
  9. *
  10. * Special thanks to the nice people at CS-Telecom for the hardware and the
  11. * access to the test/measure tools.
  12. *
  13. *
  14. * Theory of Operation
  15. *
  16. * I. Board Compatibility
  17. *
  18. * This device driver is designed for the Siemens PEB20534 4 ports serial
  19. * controller as found on Etinc PCISYNC cards. The documentation for the
  20. * chipset is available at http://www.infineon.com:
  21. * - Data Sheet "DSCC4, DMA Supported Serial Communication Controller with
  22. * 4 Channels, PEB 20534 Version 2.1, PEF 20534 Version 2.1";
  23. * - Application Hint "Management of DSCC4 on-chip FIFO resources".
  24. * - Errata sheet DS5 (courtesy of Michael Skerritt).
  25. * Jens David has built an adapter based on the same chipset. Take a look
  26. * at http://www.afthd.tu-darmstadt.de/~dg1kjd/pciscc4 for a specific
  27. * driver.
  28. * Sample code (2 revisions) is available at Infineon.
  29. *
  30. * II. Board-specific settings
  31. *
  32. * Pcisync can transmit some clock signal to the outside world on the
  33. * *first two* ports provided you put a quartz and a line driver on it and
  34. * remove the jumpers. The operation is described on Etinc web site. If you
  35. * go DCE on these ports, don't forget to use an adequate cable.
  36. *
  37. * Sharing of the PCI interrupt line for this board is possible.
  38. *
  39. * III. Driver operation
  40. *
  41. * The rx/tx operations are based on a linked list of descriptors. The driver
  42. * doesn't use HOLD mode any more. HOLD mode is definitely buggy and the more
  43. * I tried to fix it, the more it started to look like (convoluted) software
  44. * mutation of LxDA method. Errata sheet DS5 suggests to use LxDA: consider
  45. * this a rfc2119 MUST.
  46. *
  47. * Tx direction
  48. * When the tx ring is full, the xmit routine issues a call to netdev_stop.
  49. * The device is supposed to be enabled again during an ALLS irq (we could
  50. * use HI but as it's easy to lose events, it's fscked).
  51. *
  52. * Rx direction
  53. * The received frames aren't supposed to span over multiple receiving areas.
  54. * I may implement it some day but it isn't the highest ranked item.
  55. *
  56. * IV. Notes
  57. * The current error (XDU, RFO) recovery code is untested.
  58. * So far, RDO takes his RX channel down and the right sequence to enable it
  59. * again is still a mistery. If RDO happens, plan a reboot. More details
  60. * in the code (NB: as this happens, TX still works).
  61. * Don't mess the cables during operation, especially on DTE ports. I don't
  62. * suggest it for DCE either but at least one can get some messages instead
  63. * of a complete instant freeze.
  64. * Tests are done on Rev. 20 of the silicium. The RDO handling changes with
  65. * the documentation/chipset releases.
  66. *
  67. * TODO:
  68. * - test X25.
  69. * - use polling at high irq/s,
  70. * - performance analysis,
  71. * - endianness.
  72. *
  73. * 2001/12/10 Daniela Squassoni <daniela@cyclades.com>
  74. * - Contribution to support the new generic HDLC layer.
  75. *
  76. * 2002/01 Ueimor
  77. * - old style interface removal
  78. * - dscc4_release_ring fix (related to DMA mapping)
  79. * - hard_start_xmit fix (hint: TxSizeMax)
  80. * - misc crapectomy.
  81. */
  82. #include <linux/module.h>
  83. #include <linux/types.h>
  84. #include <linux/errno.h>
  85. #include <linux/list.h>
  86. #include <linux/ioport.h>
  87. #include <linux/pci.h>
  88. #include <linux/kernel.h>
  89. #include <linux/mm.h>
  90. #include <asm/system.h>
  91. #include <asm/cache.h>
  92. #include <asm/byteorder.h>
  93. #include <asm/uaccess.h>
  94. #include <asm/io.h>
  95. #include <asm/irq.h>
  96. #include <linux/init.h>
  97. #include <linux/string.h>
  98. #include <linux/if_arp.h>
  99. #include <linux/netdevice.h>
  100. #include <linux/skbuff.h>
  101. #include <linux/delay.h>
  102. #include <net/syncppp.h>
  103. #include <linux/hdlc.h>
  104. /* Version */
  105. static const char version[] = "$Id: dscc4.c,v 1.173 2003/09/20 23:55:34 romieu Exp $ for Linux\n";
  106. static int debug;
  107. static int quartz;
  108. #ifdef CONFIG_DSCC4_PCI_RST
  109. static DECLARE_MUTEX(dscc4_sem);
  110. static u32 dscc4_pci_config_store[16];
  111. #endif
  112. #define DRV_NAME "dscc4"
  113. #undef DSCC4_POLLING
  114. /* Module parameters */
  115. MODULE_AUTHOR("Maintainer: Francois Romieu <romieu@cogenit.fr>");
  116. MODULE_DESCRIPTION("Siemens PEB20534 PCI Controler");
  117. MODULE_LICENSE("GPL");
  118. module_param(debug, int, 0);
  119. MODULE_PARM_DESC(debug,"Enable/disable extra messages");
  120. module_param(quartz, int, 0);
  121. MODULE_PARM_DESC(quartz,"If present, on-board quartz frequency (Hz)");
  122. /* Structures */
  123. struct thingie {
  124. int define;
  125. u32 bits;
  126. };
  127. struct TxFD {
  128. u32 state;
  129. u32 next;
  130. u32 data;
  131. u32 complete;
  132. u32 jiffies; /* Allows sizeof(TxFD) == sizeof(RxFD) + extra hack */
  133. };
  134. struct RxFD {
  135. u32 state1;
  136. u32 next;
  137. u32 data;
  138. u32 state2;
  139. u32 end;
  140. };
  141. #define DUMMY_SKB_SIZE 64
  142. #define TX_LOW 8
  143. #define TX_RING_SIZE 32
  144. #define RX_RING_SIZE 32
  145. #define TX_TOTAL_SIZE TX_RING_SIZE*sizeof(struct TxFD)
  146. #define RX_TOTAL_SIZE RX_RING_SIZE*sizeof(struct RxFD)
  147. #define IRQ_RING_SIZE 64 /* Keep it a multiple of 32 */
  148. #define TX_TIMEOUT (HZ/10)
  149. #define DSCC4_HZ_MAX 33000000
  150. #define BRR_DIVIDER_MAX 64*0x00004000 /* Cf errata DS5 p.10 */
  151. #define dev_per_card 4
  152. #define SCC_REGISTERS_MAX 23 /* Cf errata DS5 p.4 */
  153. #define SOURCE_ID(flags) (((flags) >> 28) & 0x03)
  154. #define TO_SIZE(state) (((state) >> 16) & 0x1fff)
  155. /*
  156. * Given the operating range of Linux HDLC, the 2 defines below could be
  157. * made simpler. However they are a fine reminder for the limitations of
  158. * the driver: it's better to stay < TxSizeMax and < RxSizeMax.
  159. */
  160. #define TO_STATE_TX(len) cpu_to_le32(((len) & TxSizeMax) << 16)
  161. #define TO_STATE_RX(len) cpu_to_le32((RX_MAX(len) % RxSizeMax) << 16)
  162. #define RX_MAX(len) ((((len) >> 5) + 1) << 5) /* Cf RLCR */
  163. #define SCC_REG_START(dpriv) (SCC_START+(dpriv->dev_id)*SCC_OFFSET)
  164. struct dscc4_pci_priv {
  165. u32 *iqcfg;
  166. int cfg_cur;
  167. spinlock_t lock;
  168. struct pci_dev *pdev;
  169. struct dscc4_dev_priv *root;
  170. dma_addr_t iqcfg_dma;
  171. u32 xtal_hz;
  172. };
  173. struct dscc4_dev_priv {
  174. struct sk_buff *rx_skbuff[RX_RING_SIZE];
  175. struct sk_buff *tx_skbuff[TX_RING_SIZE];
  176. struct RxFD *rx_fd;
  177. struct TxFD *tx_fd;
  178. u32 *iqrx;
  179. u32 *iqtx;
  180. /* FIXME: check all the volatile are required */
  181. volatile u32 tx_current;
  182. u32 rx_current;
  183. u32 iqtx_current;
  184. u32 iqrx_current;
  185. volatile u32 tx_dirty;
  186. volatile u32 ltda;
  187. u32 rx_dirty;
  188. u32 lrda;
  189. dma_addr_t tx_fd_dma;
  190. dma_addr_t rx_fd_dma;
  191. dma_addr_t iqtx_dma;
  192. dma_addr_t iqrx_dma;
  193. u32 scc_regs[SCC_REGISTERS_MAX]; /* Cf errata DS5 p.4 */
  194. struct timer_list timer;
  195. struct dscc4_pci_priv *pci_priv;
  196. spinlock_t lock;
  197. int dev_id;
  198. volatile u32 flags;
  199. u32 timer_help;
  200. unsigned short encoding;
  201. unsigned short parity;
  202. struct net_device *dev;
  203. sync_serial_settings settings;
  204. void __iomem *base_addr;
  205. u32 __pad __attribute__ ((aligned (4)));
  206. };
  207. /* GLOBAL registers definitions */
  208. #define GCMDR 0x00
  209. #define GSTAR 0x04
  210. #define GMODE 0x08
  211. #define IQLENR0 0x0C
  212. #define IQLENR1 0x10
  213. #define IQRX0 0x14
  214. #define IQTX0 0x24
  215. #define IQCFG 0x3c
  216. #define FIFOCR1 0x44
  217. #define FIFOCR2 0x48
  218. #define FIFOCR3 0x4c
  219. #define FIFOCR4 0x34
  220. #define CH0CFG 0x50
  221. #define CH0BRDA 0x54
  222. #define CH0BTDA 0x58
  223. #define CH0FRDA 0x98
  224. #define CH0FTDA 0xb0
  225. #define CH0LRDA 0xc8
  226. #define CH0LTDA 0xe0
  227. /* SCC registers definitions */
  228. #define SCC_START 0x0100
  229. #define SCC_OFFSET 0x80
  230. #define CMDR 0x00
  231. #define STAR 0x04
  232. #define CCR0 0x08
  233. #define CCR1 0x0c
  234. #define CCR2 0x10
  235. #define BRR 0x2C
  236. #define RLCR 0x40
  237. #define IMR 0x54
  238. #define ISR 0x58
  239. #define GPDIR 0x0400
  240. #define GPDATA 0x0404
  241. #define GPIM 0x0408
  242. /* Bit masks */
  243. #define EncodingMask 0x00700000
  244. #define CrcMask 0x00000003
  245. #define IntRxScc0 0x10000000
  246. #define IntTxScc0 0x01000000
  247. #define TxPollCmd 0x00000400
  248. #define RxActivate 0x08000000
  249. #define MTFi 0x04000000
  250. #define Rdr 0x00400000
  251. #define Rdt 0x00200000
  252. #define Idr 0x00100000
  253. #define Idt 0x00080000
  254. #define TxSccRes 0x01000000
  255. #define RxSccRes 0x00010000
  256. #define TxSizeMax 0x1fff /* Datasheet DS1 - 11.1.1.1 */
  257. #define RxSizeMax 0x1ffc /* Datasheet DS1 - 11.1.2.1 */
  258. #define Ccr0ClockMask 0x0000003f
  259. #define Ccr1LoopMask 0x00000200
  260. #define IsrMask 0x000fffff
  261. #define BrrExpMask 0x00000f00
  262. #define BrrMultMask 0x0000003f
  263. #define EncodingMask 0x00700000
  264. #define Hold 0x40000000
  265. #define SccBusy 0x10000000
  266. #define PowerUp 0x80000000
  267. #define Vis 0x00001000
  268. #define FrameOk (FrameVfr | FrameCrc)
  269. #define FrameVfr 0x80
  270. #define FrameRdo 0x40
  271. #define FrameCrc 0x20
  272. #define FrameRab 0x10
  273. #define FrameAborted 0x00000200
  274. #define FrameEnd 0x80000000
  275. #define DataComplete 0x40000000
  276. #define LengthCheck 0x00008000
  277. #define SccEvt 0x02000000
  278. #define NoAck 0x00000200
  279. #define Action 0x00000001
  280. #define HiDesc 0x20000000
  281. /* SCC events */
  282. #define RxEvt 0xf0000000
  283. #define TxEvt 0x0f000000
  284. #define Alls 0x00040000
  285. #define Xdu 0x00010000
  286. #define Cts 0x00004000
  287. #define Xmr 0x00002000
  288. #define Xpr 0x00001000
  289. #define Rdo 0x00000080
  290. #define Rfs 0x00000040
  291. #define Cd 0x00000004
  292. #define Rfo 0x00000002
  293. #define Flex 0x00000001
  294. /* DMA core events */
  295. #define Cfg 0x00200000
  296. #define Hi 0x00040000
  297. #define Fi 0x00020000
  298. #define Err 0x00010000
  299. #define Arf 0x00000002
  300. #define ArAck 0x00000001
  301. /* State flags */
  302. #define Ready 0x00000000
  303. #define NeedIDR 0x00000001
  304. #define NeedIDT 0x00000002
  305. #define RdoSet 0x00000004
  306. #define FakeReset 0x00000008
  307. /* Don't mask RDO. Ever. */
  308. #ifdef DSCC4_POLLING
  309. #define EventsMask 0xfffeef7f
  310. #else
  311. #define EventsMask 0xfffa8f7a
  312. #endif
  313. /* Functions prototypes */
  314. static void dscc4_rx_irq(struct dscc4_pci_priv *, struct dscc4_dev_priv *);
  315. static void dscc4_tx_irq(struct dscc4_pci_priv *, struct dscc4_dev_priv *);
  316. static int dscc4_found1(struct pci_dev *, void __iomem *ioaddr);
  317. static int dscc4_init_one(struct pci_dev *, const struct pci_device_id *ent);
  318. static int dscc4_open(struct net_device *);
  319. static int dscc4_start_xmit(struct sk_buff *, struct net_device *);
  320. static int dscc4_close(struct net_device *);
  321. static int dscc4_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
  322. static int dscc4_init_ring(struct net_device *);
  323. static void dscc4_release_ring(struct dscc4_dev_priv *);
  324. static void dscc4_timer(unsigned long);
  325. static void dscc4_tx_timeout(struct net_device *);
  326. static irqreturn_t dscc4_irq(int irq, void *dev_id, struct pt_regs *ptregs);
  327. static int dscc4_hdlc_attach(struct net_device *, unsigned short, unsigned short);
  328. static int dscc4_set_iface(struct dscc4_dev_priv *, struct net_device *);
  329. #ifdef DSCC4_POLLING
  330. static int dscc4_tx_poll(struct dscc4_dev_priv *, struct net_device *);
  331. #endif
  332. static inline struct dscc4_dev_priv *dscc4_priv(struct net_device *dev)
  333. {
  334. return dev_to_hdlc(dev)->priv;
  335. }
  336. static inline struct net_device *dscc4_to_dev(struct dscc4_dev_priv *p)
  337. {
  338. return p->dev;
  339. }
  340. static void scc_patchl(u32 mask, u32 value, struct dscc4_dev_priv *dpriv,
  341. struct net_device *dev, int offset)
  342. {
  343. u32 state;
  344. /* Cf scc_writel for concern regarding thread-safety */
  345. state = dpriv->scc_regs[offset >> 2];
  346. state &= ~mask;
  347. state |= value;
  348. dpriv->scc_regs[offset >> 2] = state;
  349. writel(state, dpriv->base_addr + SCC_REG_START(dpriv) + offset);
  350. }
  351. static void scc_writel(u32 bits, struct dscc4_dev_priv *dpriv,
  352. struct net_device *dev, int offset)
  353. {
  354. /*
  355. * Thread-UNsafe.
  356. * As of 2002/02/16, there are no thread racing for access.
  357. */
  358. dpriv->scc_regs[offset >> 2] = bits;
  359. writel(bits, dpriv->base_addr + SCC_REG_START(dpriv) + offset);
  360. }
  361. static inline u32 scc_readl(struct dscc4_dev_priv *dpriv, int offset)
  362. {
  363. return dpriv->scc_regs[offset >> 2];
  364. }
  365. static u32 scc_readl_star(struct dscc4_dev_priv *dpriv, struct net_device *dev)
  366. {
  367. /* Cf errata DS5 p.4 */
  368. readl(dpriv->base_addr + SCC_REG_START(dpriv) + STAR);
  369. return readl(dpriv->base_addr + SCC_REG_START(dpriv) + STAR);
  370. }
  371. static inline void dscc4_do_tx(struct dscc4_dev_priv *dpriv,
  372. struct net_device *dev)
  373. {
  374. dpriv->ltda = dpriv->tx_fd_dma +
  375. ((dpriv->tx_current-1)%TX_RING_SIZE)*sizeof(struct TxFD);
  376. writel(dpriv->ltda, dpriv->base_addr + CH0LTDA + dpriv->dev_id*4);
  377. /* Flush posted writes *NOW* */
  378. readl(dpriv->base_addr + CH0LTDA + dpriv->dev_id*4);
  379. }
  380. static inline void dscc4_rx_update(struct dscc4_dev_priv *dpriv,
  381. struct net_device *dev)
  382. {
  383. dpriv->lrda = dpriv->rx_fd_dma +
  384. ((dpriv->rx_dirty - 1)%RX_RING_SIZE)*sizeof(struct RxFD);
  385. writel(dpriv->lrda, dpriv->base_addr + CH0LRDA + dpriv->dev_id*4);
  386. }
  387. static inline unsigned int dscc4_tx_done(struct dscc4_dev_priv *dpriv)
  388. {
  389. return dpriv->tx_current == dpriv->tx_dirty;
  390. }
  391. static inline unsigned int dscc4_tx_quiescent(struct dscc4_dev_priv *dpriv,
  392. struct net_device *dev)
  393. {
  394. return readl(dpriv->base_addr + CH0FTDA + dpriv->dev_id*4) == dpriv->ltda;
  395. }
  396. static int state_check(u32 state, struct dscc4_dev_priv *dpriv,
  397. struct net_device *dev, const char *msg)
  398. {
  399. int ret = 0;
  400. if (debug > 1) {
  401. if (SOURCE_ID(state) != dpriv->dev_id) {
  402. printk(KERN_DEBUG "%s (%s): Source Id=%d, state=%08x\n",
  403. dev->name, msg, SOURCE_ID(state), state );
  404. ret = -1;
  405. }
  406. if (state & 0x0df80c00) {
  407. printk(KERN_DEBUG "%s (%s): state=%08x (UFO alert)\n",
  408. dev->name, msg, state);
  409. ret = -1;
  410. }
  411. }
  412. return ret;
  413. }
  414. static void dscc4_tx_print(struct net_device *dev,
  415. struct dscc4_dev_priv *dpriv,
  416. char *msg)
  417. {
  418. printk(KERN_DEBUG "%s: tx_current=%02d tx_dirty=%02d (%s)\n",
  419. dev->name, dpriv->tx_current, dpriv->tx_dirty, msg);
  420. }
  421. static void dscc4_release_ring(struct dscc4_dev_priv *dpriv)
  422. {
  423. struct pci_dev *pdev = dpriv->pci_priv->pdev;
  424. struct TxFD *tx_fd = dpriv->tx_fd;
  425. struct RxFD *rx_fd = dpriv->rx_fd;
  426. struct sk_buff **skbuff;
  427. int i;
  428. pci_free_consistent(pdev, TX_TOTAL_SIZE, tx_fd, dpriv->tx_fd_dma);
  429. pci_free_consistent(pdev, RX_TOTAL_SIZE, rx_fd, dpriv->rx_fd_dma);
  430. skbuff = dpriv->tx_skbuff;
  431. for (i = 0; i < TX_RING_SIZE; i++) {
  432. if (*skbuff) {
  433. pci_unmap_single(pdev, tx_fd->data, (*skbuff)->len,
  434. PCI_DMA_TODEVICE);
  435. dev_kfree_skb(*skbuff);
  436. }
  437. skbuff++;
  438. tx_fd++;
  439. }
  440. skbuff = dpriv->rx_skbuff;
  441. for (i = 0; i < RX_RING_SIZE; i++) {
  442. if (*skbuff) {
  443. pci_unmap_single(pdev, rx_fd->data,
  444. RX_MAX(HDLC_MAX_MRU), PCI_DMA_FROMDEVICE);
  445. dev_kfree_skb(*skbuff);
  446. }
  447. skbuff++;
  448. rx_fd++;
  449. }
  450. }
  451. static inline int try_get_rx_skb(struct dscc4_dev_priv *dpriv,
  452. struct net_device *dev)
  453. {
  454. unsigned int dirty = dpriv->rx_dirty%RX_RING_SIZE;
  455. struct RxFD *rx_fd = dpriv->rx_fd + dirty;
  456. const int len = RX_MAX(HDLC_MAX_MRU);
  457. struct sk_buff *skb;
  458. int ret = 0;
  459. skb = dev_alloc_skb(len);
  460. dpriv->rx_skbuff[dirty] = skb;
  461. if (skb) {
  462. skb->protocol = hdlc_type_trans(skb, dev);
  463. rx_fd->data = pci_map_single(dpriv->pci_priv->pdev, skb->data,
  464. len, PCI_DMA_FROMDEVICE);
  465. } else {
  466. rx_fd->data = (u32) NULL;
  467. ret = -1;
  468. }
  469. return ret;
  470. }
  471. /*
  472. * IRQ/thread/whatever safe
  473. */
  474. static int dscc4_wait_ack_cec(struct dscc4_dev_priv *dpriv,
  475. struct net_device *dev, char *msg)
  476. {
  477. s8 i = 0;
  478. do {
  479. if (!(scc_readl_star(dpriv, dev) & SccBusy)) {
  480. printk(KERN_DEBUG "%s: %s ack (%d try)\n", dev->name,
  481. msg, i);
  482. goto done;
  483. }
  484. schedule_timeout_uninterruptible(10);
  485. rmb();
  486. } while (++i > 0);
  487. printk(KERN_ERR "%s: %s timeout\n", dev->name, msg);
  488. done:
  489. return (i >= 0) ? i : -EAGAIN;
  490. }
  491. static int dscc4_do_action(struct net_device *dev, char *msg)
  492. {
  493. void __iomem *ioaddr = dscc4_priv(dev)->base_addr;
  494. s16 i = 0;
  495. writel(Action, ioaddr + GCMDR);
  496. ioaddr += GSTAR;
  497. do {
  498. u32 state = readl(ioaddr);
  499. if (state & ArAck) {
  500. printk(KERN_DEBUG "%s: %s ack\n", dev->name, msg);
  501. writel(ArAck, ioaddr);
  502. goto done;
  503. } else if (state & Arf) {
  504. printk(KERN_ERR "%s: %s failed\n", dev->name, msg);
  505. writel(Arf, ioaddr);
  506. i = -1;
  507. goto done;
  508. }
  509. rmb();
  510. } while (++i > 0);
  511. printk(KERN_ERR "%s: %s timeout\n", dev->name, msg);
  512. done:
  513. return i;
  514. }
  515. static inline int dscc4_xpr_ack(struct dscc4_dev_priv *dpriv)
  516. {
  517. int cur = dpriv->iqtx_current%IRQ_RING_SIZE;
  518. s8 i = 0;
  519. do {
  520. if (!(dpriv->flags & (NeedIDR | NeedIDT)) ||
  521. (dpriv->iqtx[cur] & Xpr))
  522. break;
  523. smp_rmb();
  524. schedule_timeout_uninterruptible(10);
  525. } while (++i > 0);
  526. return (i >= 0 ) ? i : -EAGAIN;
  527. }
  528. #if 0 /* dscc4_{rx/tx}_reset are both unreliable - more tweak needed */
  529. static void dscc4_rx_reset(struct dscc4_dev_priv *dpriv, struct net_device *dev)
  530. {
  531. unsigned long flags;
  532. spin_lock_irqsave(&dpriv->pci_priv->lock, flags);
  533. /* Cf errata DS5 p.6 */
  534. writel(0x00000000, dpriv->base_addr + CH0LRDA + dpriv->dev_id*4);
  535. scc_patchl(PowerUp, 0, dpriv, dev, CCR0);
  536. readl(dpriv->base_addr + CH0LRDA + dpriv->dev_id*4);
  537. writel(MTFi|Rdr, dpriv->base_addr + dpriv->dev_id*0x0c + CH0CFG);
  538. writel(Action, dpriv->base_addr + GCMDR);
  539. spin_unlock_irqrestore(&dpriv->pci_priv->lock, flags);
  540. }
  541. #endif
  542. #if 0
  543. static void dscc4_tx_reset(struct dscc4_dev_priv *dpriv, struct net_device *dev)
  544. {
  545. u16 i = 0;
  546. /* Cf errata DS5 p.7 */
  547. scc_patchl(PowerUp, 0, dpriv, dev, CCR0);
  548. scc_writel(0x00050000, dpriv, dev, CCR2);
  549. /*
  550. * Must be longer than the time required to fill the fifo.
  551. */
  552. while (!dscc4_tx_quiescent(dpriv, dev) && ++i) {
  553. udelay(1);
  554. wmb();
  555. }
  556. writel(MTFi|Rdt, dpriv->base_addr + dpriv->dev_id*0x0c + CH0CFG);
  557. if (dscc4_do_action(dev, "Rdt") < 0)
  558. printk(KERN_ERR "%s: Tx reset failed\n", dev->name);
  559. }
  560. #endif
  561. /* TODO: (ab)use this function to refill a completely depleted RX ring. */
  562. static inline void dscc4_rx_skb(struct dscc4_dev_priv *dpriv,
  563. struct net_device *dev)
  564. {
  565. struct RxFD *rx_fd = dpriv->rx_fd + dpriv->rx_current%RX_RING_SIZE;
  566. struct net_device_stats *stats = hdlc_stats(dev);
  567. struct pci_dev *pdev = dpriv->pci_priv->pdev;
  568. struct sk_buff *skb;
  569. int pkt_len;
  570. skb = dpriv->rx_skbuff[dpriv->rx_current++%RX_RING_SIZE];
  571. if (!skb) {
  572. printk(KERN_DEBUG "%s: skb=0 (%s)\n", dev->name, __FUNCTION__);
  573. goto refill;
  574. }
  575. pkt_len = TO_SIZE(rx_fd->state2);
  576. pci_unmap_single(pdev, rx_fd->data, RX_MAX(HDLC_MAX_MRU), PCI_DMA_FROMDEVICE);
  577. if ((skb->data[--pkt_len] & FrameOk) == FrameOk) {
  578. stats->rx_packets++;
  579. stats->rx_bytes += pkt_len;
  580. skb_put(skb, pkt_len);
  581. if (netif_running(dev))
  582. skb->protocol = hdlc_type_trans(skb, dev);
  583. skb->dev->last_rx = jiffies;
  584. netif_rx(skb);
  585. } else {
  586. if (skb->data[pkt_len] & FrameRdo)
  587. stats->rx_fifo_errors++;
  588. else if (!(skb->data[pkt_len] | ~FrameCrc))
  589. stats->rx_crc_errors++;
  590. else if (!(skb->data[pkt_len] | ~(FrameVfr | FrameRab)))
  591. stats->rx_length_errors++;
  592. else
  593. stats->rx_errors++;
  594. dev_kfree_skb_irq(skb);
  595. }
  596. refill:
  597. while ((dpriv->rx_dirty - dpriv->rx_current) % RX_RING_SIZE) {
  598. if (try_get_rx_skb(dpriv, dev) < 0)
  599. break;
  600. dpriv->rx_dirty++;
  601. }
  602. dscc4_rx_update(dpriv, dev);
  603. rx_fd->state2 = 0x00000000;
  604. rx_fd->end = 0xbabeface;
  605. }
  606. static void dscc4_free1(struct pci_dev *pdev)
  607. {
  608. struct dscc4_pci_priv *ppriv;
  609. struct dscc4_dev_priv *root;
  610. int i;
  611. ppriv = pci_get_drvdata(pdev);
  612. root = ppriv->root;
  613. for (i = 0; i < dev_per_card; i++)
  614. unregister_hdlc_device(dscc4_to_dev(root + i));
  615. pci_set_drvdata(pdev, NULL);
  616. for (i = 0; i < dev_per_card; i++)
  617. free_netdev(root[i].dev);
  618. kfree(root);
  619. kfree(ppriv);
  620. }
  621. static int __devinit dscc4_init_one(struct pci_dev *pdev,
  622. const struct pci_device_id *ent)
  623. {
  624. struct dscc4_pci_priv *priv;
  625. struct dscc4_dev_priv *dpriv;
  626. void __iomem *ioaddr;
  627. int i, rc;
  628. printk(KERN_DEBUG "%s", version);
  629. rc = pci_enable_device(pdev);
  630. if (rc < 0)
  631. goto out;
  632. rc = pci_request_region(pdev, 0, "registers");
  633. if (rc < 0) {
  634. printk(KERN_ERR "%s: can't reserve MMIO region (regs)\n",
  635. DRV_NAME);
  636. goto err_disable_0;
  637. }
  638. rc = pci_request_region(pdev, 1, "LBI interface");
  639. if (rc < 0) {
  640. printk(KERN_ERR "%s: can't reserve MMIO region (lbi)\n",
  641. DRV_NAME);
  642. goto err_free_mmio_region_1;
  643. }
  644. ioaddr = ioremap(pci_resource_start(pdev, 0),
  645. pci_resource_len(pdev, 0));
  646. if (!ioaddr) {
  647. printk(KERN_ERR "%s: cannot remap MMIO region %lx @ %lx\n",
  648. DRV_NAME, pci_resource_len(pdev, 0),
  649. pci_resource_start(pdev, 0));
  650. rc = -EIO;
  651. goto err_free_mmio_regions_2;
  652. }
  653. printk(KERN_DEBUG "Siemens DSCC4, MMIO at %#lx (regs), %#lx (lbi), IRQ %d\n",
  654. pci_resource_start(pdev, 0),
  655. pci_resource_start(pdev, 1), pdev->irq);
  656. /* Cf errata DS5 p.2 */
  657. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xf8);
  658. pci_set_master(pdev);
  659. rc = dscc4_found1(pdev, ioaddr);
  660. if (rc < 0)
  661. goto err_iounmap_3;
  662. priv = pci_get_drvdata(pdev);
  663. rc = request_irq(pdev->irq, dscc4_irq, SA_SHIRQ, DRV_NAME, priv->root);
  664. if (rc < 0) {
  665. printk(KERN_WARNING "%s: IRQ %d busy\n", DRV_NAME, pdev->irq);
  666. goto err_release_4;
  667. }
  668. /* power up/little endian/dma core controlled via lrda/ltda */
  669. writel(0x00000001, ioaddr + GMODE);
  670. /* Shared interrupt queue */
  671. {
  672. u32 bits;
  673. bits = (IRQ_RING_SIZE >> 5) - 1;
  674. bits |= bits << 4;
  675. bits |= bits << 8;
  676. bits |= bits << 16;
  677. writel(bits, ioaddr + IQLENR0);
  678. }
  679. /* Global interrupt queue */
  680. writel((u32)(((IRQ_RING_SIZE >> 5) - 1) << 20), ioaddr + IQLENR1);
  681. priv->iqcfg = (u32 *) pci_alloc_consistent(pdev,
  682. IRQ_RING_SIZE*sizeof(u32), &priv->iqcfg_dma);
  683. if (!priv->iqcfg)
  684. goto err_free_irq_5;
  685. writel(priv->iqcfg_dma, ioaddr + IQCFG);
  686. rc = -ENOMEM;
  687. /*
  688. * SCC 0-3 private rx/tx irq structures
  689. * IQRX/TXi needs to be set soon. Learned it the hard way...
  690. */
  691. for (i = 0; i < dev_per_card; i++) {
  692. dpriv = priv->root + i;
  693. dpriv->iqtx = (u32 *) pci_alloc_consistent(pdev,
  694. IRQ_RING_SIZE*sizeof(u32), &dpriv->iqtx_dma);
  695. if (!dpriv->iqtx)
  696. goto err_free_iqtx_6;
  697. writel(dpriv->iqtx_dma, ioaddr + IQTX0 + i*4);
  698. }
  699. for (i = 0; i < dev_per_card; i++) {
  700. dpriv = priv->root + i;
  701. dpriv->iqrx = (u32 *) pci_alloc_consistent(pdev,
  702. IRQ_RING_SIZE*sizeof(u32), &dpriv->iqrx_dma);
  703. if (!dpriv->iqrx)
  704. goto err_free_iqrx_7;
  705. writel(dpriv->iqrx_dma, ioaddr + IQRX0 + i*4);
  706. }
  707. /* Cf application hint. Beware of hard-lock condition on threshold. */
  708. writel(0x42104000, ioaddr + FIFOCR1);
  709. //writel(0x9ce69800, ioaddr + FIFOCR2);
  710. writel(0xdef6d800, ioaddr + FIFOCR2);
  711. //writel(0x11111111, ioaddr + FIFOCR4);
  712. writel(0x18181818, ioaddr + FIFOCR4);
  713. // FIXME: should depend on the chipset revision
  714. writel(0x0000000e, ioaddr + FIFOCR3);
  715. writel(0xff200001, ioaddr + GCMDR);
  716. rc = 0;
  717. out:
  718. return rc;
  719. err_free_iqrx_7:
  720. while (--i >= 0) {
  721. dpriv = priv->root + i;
  722. pci_free_consistent(pdev, IRQ_RING_SIZE*sizeof(u32),
  723. dpriv->iqrx, dpriv->iqrx_dma);
  724. }
  725. i = dev_per_card;
  726. err_free_iqtx_6:
  727. while (--i >= 0) {
  728. dpriv = priv->root + i;
  729. pci_free_consistent(pdev, IRQ_RING_SIZE*sizeof(u32),
  730. dpriv->iqtx, dpriv->iqtx_dma);
  731. }
  732. pci_free_consistent(pdev, IRQ_RING_SIZE*sizeof(u32), priv->iqcfg,
  733. priv->iqcfg_dma);
  734. err_free_irq_5:
  735. free_irq(pdev->irq, priv->root);
  736. err_release_4:
  737. dscc4_free1(pdev);
  738. err_iounmap_3:
  739. iounmap (ioaddr);
  740. err_free_mmio_regions_2:
  741. pci_release_region(pdev, 1);
  742. err_free_mmio_region_1:
  743. pci_release_region(pdev, 0);
  744. err_disable_0:
  745. pci_disable_device(pdev);
  746. goto out;
  747. };
  748. /*
  749. * Let's hope the default values are decent enough to protect my
  750. * feet from the user's gun - Ueimor
  751. */
  752. static void dscc4_init_registers(struct dscc4_dev_priv *dpriv,
  753. struct net_device *dev)
  754. {
  755. /* No interrupts, SCC core disabled. Let's relax */
  756. scc_writel(0x00000000, dpriv, dev, CCR0);
  757. scc_writel(LengthCheck | (HDLC_MAX_MRU >> 5), dpriv, dev, RLCR);
  758. /*
  759. * No address recognition/crc-CCITT/cts enabled
  760. * Shared flags transmission disabled - cf errata DS5 p.11
  761. * Carrier detect disabled - cf errata p.14
  762. * FIXME: carrier detection/polarity may be handled more gracefully.
  763. */
  764. scc_writel(0x02408000, dpriv, dev, CCR1);
  765. /* crc not forwarded - Cf errata DS5 p.11 */
  766. scc_writel(0x00050008 & ~RxActivate, dpriv, dev, CCR2);
  767. // crc forwarded
  768. //scc_writel(0x00250008 & ~RxActivate, dpriv, dev, CCR2);
  769. }
  770. static inline int dscc4_set_quartz(struct dscc4_dev_priv *dpriv, int hz)
  771. {
  772. int ret = 0;
  773. if ((hz < 0) || (hz > DSCC4_HZ_MAX))
  774. ret = -EOPNOTSUPP;
  775. else
  776. dpriv->pci_priv->xtal_hz = hz;
  777. return ret;
  778. }
  779. static int dscc4_found1(struct pci_dev *pdev, void __iomem *ioaddr)
  780. {
  781. struct dscc4_pci_priv *ppriv;
  782. struct dscc4_dev_priv *root;
  783. int i, ret = -ENOMEM;
  784. root = kmalloc(dev_per_card*sizeof(*root), GFP_KERNEL);
  785. if (!root) {
  786. printk(KERN_ERR "%s: can't allocate data\n", DRV_NAME);
  787. goto err_out;
  788. }
  789. memset(root, 0, dev_per_card*sizeof(*root));
  790. for (i = 0; i < dev_per_card; i++) {
  791. root[i].dev = alloc_hdlcdev(root + i);
  792. if (!root[i].dev)
  793. goto err_free_dev;
  794. }
  795. ppriv = kmalloc(sizeof(*ppriv), GFP_KERNEL);
  796. if (!ppriv) {
  797. printk(KERN_ERR "%s: can't allocate private data\n", DRV_NAME);
  798. goto err_free_dev;
  799. }
  800. memset(ppriv, 0, sizeof(struct dscc4_pci_priv));
  801. ppriv->root = root;
  802. spin_lock_init(&ppriv->lock);
  803. for (i = 0; i < dev_per_card; i++) {
  804. struct dscc4_dev_priv *dpriv = root + i;
  805. struct net_device *d = dscc4_to_dev(dpriv);
  806. hdlc_device *hdlc = dev_to_hdlc(d);
  807. d->base_addr = (unsigned long)ioaddr;
  808. d->init = NULL;
  809. d->irq = pdev->irq;
  810. d->open = dscc4_open;
  811. d->stop = dscc4_close;
  812. d->set_multicast_list = NULL;
  813. d->do_ioctl = dscc4_ioctl;
  814. d->tx_timeout = dscc4_tx_timeout;
  815. d->watchdog_timeo = TX_TIMEOUT;
  816. SET_MODULE_OWNER(d);
  817. SET_NETDEV_DEV(d, &pdev->dev);
  818. dpriv->dev_id = i;
  819. dpriv->pci_priv = ppriv;
  820. dpriv->base_addr = ioaddr;
  821. spin_lock_init(&dpriv->lock);
  822. hdlc->xmit = dscc4_start_xmit;
  823. hdlc->attach = dscc4_hdlc_attach;
  824. dscc4_init_registers(dpriv, d);
  825. dpriv->parity = PARITY_CRC16_PR0_CCITT;
  826. dpriv->encoding = ENCODING_NRZ;
  827. ret = dscc4_init_ring(d);
  828. if (ret < 0)
  829. goto err_unregister;
  830. ret = register_hdlc_device(d);
  831. if (ret < 0) {
  832. printk(KERN_ERR "%s: unable to register\n", DRV_NAME);
  833. dscc4_release_ring(dpriv);
  834. goto err_unregister;
  835. }
  836. }
  837. ret = dscc4_set_quartz(root, quartz);
  838. if (ret < 0)
  839. goto err_unregister;
  840. pci_set_drvdata(pdev, ppriv);
  841. return ret;
  842. err_unregister:
  843. while (i-- > 0) {
  844. dscc4_release_ring(root + i);
  845. unregister_hdlc_device(dscc4_to_dev(root + i));
  846. }
  847. kfree(ppriv);
  848. i = dev_per_card;
  849. err_free_dev:
  850. while (i-- > 0)
  851. free_netdev(root[i].dev);
  852. kfree(root);
  853. err_out:
  854. return ret;
  855. };
  856. /* FIXME: get rid of the unneeded code */
  857. static void dscc4_timer(unsigned long data)
  858. {
  859. struct net_device *dev = (struct net_device *)data;
  860. struct dscc4_dev_priv *dpriv = dscc4_priv(dev);
  861. // struct dscc4_pci_priv *ppriv;
  862. goto done;
  863. done:
  864. dpriv->timer.expires = jiffies + TX_TIMEOUT;
  865. add_timer(&dpriv->timer);
  866. }
  867. static void dscc4_tx_timeout(struct net_device *dev)
  868. {
  869. /* FIXME: something is missing there */
  870. }
  871. static int dscc4_loopback_check(struct dscc4_dev_priv *dpriv)
  872. {
  873. sync_serial_settings *settings = &dpriv->settings;
  874. if (settings->loopback && (settings->clock_type != CLOCK_INT)) {
  875. struct net_device *dev = dscc4_to_dev(dpriv);
  876. printk(KERN_INFO "%s: loopback requires clock\n", dev->name);
  877. return -1;
  878. }
  879. return 0;
  880. }
  881. #ifdef CONFIG_DSCC4_PCI_RST
  882. /*
  883. * Some DSCC4-based cards wires the GPIO port and the PCI #RST pin together
  884. * so as to provide a safe way to reset the asic while not the whole machine
  885. * rebooting.
  886. *
  887. * This code doesn't need to be efficient. Keep It Simple
  888. */
  889. static void dscc4_pci_reset(struct pci_dev *pdev, void __iomem *ioaddr)
  890. {
  891. int i;
  892. down(&dscc4_sem);
  893. for (i = 0; i < 16; i++)
  894. pci_read_config_dword(pdev, i << 2, dscc4_pci_config_store + i);
  895. /* Maximal LBI clock divider (who cares ?) and whole GPIO range. */
  896. writel(0x001c0000, ioaddr + GMODE);
  897. /* Configure GPIO port as output */
  898. writel(0x0000ffff, ioaddr + GPDIR);
  899. /* Disable interruption */
  900. writel(0x0000ffff, ioaddr + GPIM);
  901. writel(0x0000ffff, ioaddr + GPDATA);
  902. writel(0x00000000, ioaddr + GPDATA);
  903. /* Flush posted writes */
  904. readl(ioaddr + GSTAR);
  905. schedule_timeout_uninterruptible(10);
  906. for (i = 0; i < 16; i++)
  907. pci_write_config_dword(pdev, i << 2, dscc4_pci_config_store[i]);
  908. up(&dscc4_sem);
  909. }
  910. #else
  911. #define dscc4_pci_reset(pdev,ioaddr) do {} while (0)
  912. #endif /* CONFIG_DSCC4_PCI_RST */
  913. static int dscc4_open(struct net_device *dev)
  914. {
  915. struct dscc4_dev_priv *dpriv = dscc4_priv(dev);
  916. struct dscc4_pci_priv *ppriv;
  917. int ret = -EAGAIN;
  918. if ((dscc4_loopback_check(dpriv) < 0) || !dev->hard_start_xmit)
  919. goto err;
  920. if ((ret = hdlc_open(dev)))
  921. goto err;
  922. ppriv = dpriv->pci_priv;
  923. /*
  924. * Due to various bugs, there is no way to reliably reset a
  925. * specific port (manufacturer's dependant special PCI #RST wiring
  926. * apart: it affects all ports). Thus the device goes in the best
  927. * silent mode possible at dscc4_close() time and simply claims to
  928. * be up if it's opened again. It still isn't possible to change
  929. * the HDLC configuration without rebooting but at least the ports
  930. * can be up/down ifconfig'ed without killing the host.
  931. */
  932. if (dpriv->flags & FakeReset) {
  933. dpriv->flags &= ~FakeReset;
  934. scc_patchl(0, PowerUp, dpriv, dev, CCR0);
  935. scc_patchl(0, 0x00050000, dpriv, dev, CCR2);
  936. scc_writel(EventsMask, dpriv, dev, IMR);
  937. printk(KERN_INFO "%s: up again.\n", dev->name);
  938. goto done;
  939. }
  940. /* IDT+IDR during XPR */
  941. dpriv->flags = NeedIDR | NeedIDT;
  942. scc_patchl(0, PowerUp | Vis, dpriv, dev, CCR0);
  943. /*
  944. * The following is a bit paranoid...
  945. *
  946. * NB: the datasheet "...CEC will stay active if the SCC is in
  947. * power-down mode or..." and CCR2.RAC = 1 are two different
  948. * situations.
  949. */
  950. if (scc_readl_star(dpriv, dev) & SccBusy) {
  951. printk(KERN_ERR "%s busy. Try later\n", dev->name);
  952. ret = -EAGAIN;
  953. goto err_out;
  954. } else
  955. printk(KERN_INFO "%s: available. Good\n", dev->name);
  956. scc_writel(EventsMask, dpriv, dev, IMR);
  957. /* Posted write is flushed in the wait_ack loop */
  958. scc_writel(TxSccRes | RxSccRes, dpriv, dev, CMDR);
  959. if ((ret = dscc4_wait_ack_cec(dpriv, dev, "Cec")) < 0)
  960. goto err_disable_scc_events;
  961. /*
  962. * I would expect XPR near CE completion (before ? after ?).
  963. * At worst, this code won't see a late XPR and people
  964. * will have to re-issue an ifconfig (this is harmless).
  965. * WARNING, a really missing XPR usually means a hardware
  966. * reset is needed. Suggestions anyone ?
  967. */
  968. if ((ret = dscc4_xpr_ack(dpriv)) < 0) {
  969. printk(KERN_ERR "%s: %s timeout\n", DRV_NAME, "XPR");
  970. goto err_disable_scc_events;
  971. }
  972. if (debug > 2)
  973. dscc4_tx_print(dev, dpriv, "Open");
  974. done:
  975. netif_start_queue(dev);
  976. init_timer(&dpriv->timer);
  977. dpriv->timer.expires = jiffies + 10*HZ;
  978. dpriv->timer.data = (unsigned long)dev;
  979. dpriv->timer.function = &dscc4_timer;
  980. add_timer(&dpriv->timer);
  981. netif_carrier_on(dev);
  982. return 0;
  983. err_disable_scc_events:
  984. scc_writel(0xffffffff, dpriv, dev, IMR);
  985. scc_patchl(PowerUp | Vis, 0, dpriv, dev, CCR0);
  986. err_out:
  987. hdlc_close(dev);
  988. err:
  989. return ret;
  990. }
  991. #ifdef DSCC4_POLLING
  992. static int dscc4_tx_poll(struct dscc4_dev_priv *dpriv, struct net_device *dev)
  993. {
  994. /* FIXME: it's gonna be easy (TM), for sure */
  995. }
  996. #endif /* DSCC4_POLLING */
  997. static int dscc4_start_xmit(struct sk_buff *skb, struct net_device *dev)
  998. {
  999. struct dscc4_dev_priv *dpriv = dscc4_priv(dev);
  1000. struct dscc4_pci_priv *ppriv = dpriv->pci_priv;
  1001. struct TxFD *tx_fd;
  1002. int next;
  1003. next = dpriv->tx_current%TX_RING_SIZE;
  1004. dpriv->tx_skbuff[next] = skb;
  1005. tx_fd = dpriv->tx_fd + next;
  1006. tx_fd->state = FrameEnd | TO_STATE_TX(skb->len);
  1007. tx_fd->data = pci_map_single(ppriv->pdev, skb->data, skb->len,
  1008. PCI_DMA_TODEVICE);
  1009. tx_fd->complete = 0x00000000;
  1010. tx_fd->jiffies = jiffies;
  1011. mb();
  1012. #ifdef DSCC4_POLLING
  1013. spin_lock(&dpriv->lock);
  1014. while (dscc4_tx_poll(dpriv, dev));
  1015. spin_unlock(&dpriv->lock);
  1016. #endif
  1017. dev->trans_start = jiffies;
  1018. if (debug > 2)
  1019. dscc4_tx_print(dev, dpriv, "Xmit");
  1020. /* To be cleaned(unsigned int)/optimized. Later, ok ? */
  1021. if (!((++dpriv->tx_current - dpriv->tx_dirty)%TX_RING_SIZE))
  1022. netif_stop_queue(dev);
  1023. if (dscc4_tx_quiescent(dpriv, dev))
  1024. dscc4_do_tx(dpriv, dev);
  1025. return 0;
  1026. }
  1027. static int dscc4_close(struct net_device *dev)
  1028. {
  1029. struct dscc4_dev_priv *dpriv = dscc4_priv(dev);
  1030. del_timer_sync(&dpriv->timer);
  1031. netif_stop_queue(dev);
  1032. scc_patchl(PowerUp | Vis, 0, dpriv, dev, CCR0);
  1033. scc_patchl(0x00050000, 0, dpriv, dev, CCR2);
  1034. scc_writel(0xffffffff, dpriv, dev, IMR);
  1035. dpriv->flags |= FakeReset;
  1036. hdlc_close(dev);
  1037. return 0;
  1038. }
  1039. static inline int dscc4_check_clock_ability(int port)
  1040. {
  1041. int ret = 0;
  1042. #ifdef CONFIG_DSCC4_PCISYNC
  1043. if (port >= 2)
  1044. ret = -1;
  1045. #endif
  1046. return ret;
  1047. }
  1048. /*
  1049. * DS1 p.137: "There are a total of 13 different clocking modes..."
  1050. * ^^
  1051. * Design choices:
  1052. * - by default, assume a clock is provided on pin RxClk/TxClk (clock mode 0a).
  1053. * Clock mode 3b _should_ work but the testing seems to make this point
  1054. * dubious (DIY testing requires setting CCR0 at 0x00000033).
  1055. * This is supposed to provide least surprise "DTE like" behavior.
  1056. * - if line rate is specified, clocks are assumed to be locally generated.
  1057. * A quartz must be available (on pin XTAL1). Modes 6b/7b are used. Choosing
  1058. * between these it automagically done according on the required frequency
  1059. * scaling. Of course some rounding may take place.
  1060. * - no high speed mode (40Mb/s). May be trivial to do but I don't have an
  1061. * appropriate external clocking device for testing.
  1062. * - no time-slot/clock mode 5: shameless lazyness.
  1063. *
  1064. * The clock signals wiring can be (is ?) manufacturer dependant. Good luck.
  1065. *
  1066. * BIG FAT WARNING: if the device isn't provided enough clocking signal, it
  1067. * won't pass the init sequence. For example, straight back-to-back DTE without
  1068. * external clock will fail when dscc4_open() (<- 'ifconfig hdlcx xxx') is
  1069. * called.
  1070. *
  1071. * Typos lurk in datasheet (missing divier in clock mode 7a figure 51 p.153
  1072. * DS0 for example)
  1073. *
  1074. * Clock mode related bits of CCR0:
  1075. * +------------ TOE: output TxClk (0b/2b/3a/3b/6b/7a/7b only)
  1076. * | +---------- SSEL: sub-mode select 0 -> a, 1 -> b
  1077. * | | +-------- High Speed: say 0
  1078. * | | | +-+-+-- Clock Mode: 0..7
  1079. * | | | | | |
  1080. * -+-+-+-+-+-+-+-+
  1081. * x|x|5|4|3|2|1|0| lower bits
  1082. *
  1083. * Division factor of BRR: k = (N+1)x2^M (total divider = 16xk in mode 6b)
  1084. * +-+-+-+------------------ M (0..15)
  1085. * | | | | +-+-+-+-+-+-- N (0..63)
  1086. * 0 0 0 0 | | | | 0 0 | | | | | |
  1087. * ...-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+
  1088. * f|e|d|c|b|a|9|8|7|6|5|4|3|2|1|0| lower bits
  1089. *
  1090. */
  1091. static int dscc4_set_clock(struct net_device *dev, u32 *bps, u32 *state)
  1092. {
  1093. struct dscc4_dev_priv *dpriv = dscc4_priv(dev);
  1094. int ret = -1;
  1095. u32 brr;
  1096. *state &= ~Ccr0ClockMask;
  1097. if (*bps) { /* Clock generated - required for DCE */
  1098. u32 n = 0, m = 0, divider;
  1099. int xtal;
  1100. xtal = dpriv->pci_priv->xtal_hz;
  1101. if (!xtal)
  1102. goto done;
  1103. if (dscc4_check_clock_ability(dpriv->dev_id) < 0)
  1104. goto done;
  1105. divider = xtal / *bps;
  1106. if (divider > BRR_DIVIDER_MAX) {
  1107. divider >>= 4;
  1108. *state |= 0x00000036; /* Clock mode 6b (BRG/16) */
  1109. } else
  1110. *state |= 0x00000037; /* Clock mode 7b (BRG) */
  1111. if (divider >> 22) {
  1112. n = 63;
  1113. m = 15;
  1114. } else if (divider) {
  1115. /* Extraction of the 6 highest weighted bits */
  1116. m = 0;
  1117. while (0xffffffc0 & divider) {
  1118. m++;
  1119. divider >>= 1;
  1120. }
  1121. n = divider;
  1122. }
  1123. brr = (m << 8) | n;
  1124. divider = n << m;
  1125. if (!(*state & 0x00000001)) /* ?b mode mask => clock mode 6b */
  1126. divider <<= 4;
  1127. *bps = xtal / divider;
  1128. } else {
  1129. /*
  1130. * External clock - DTE
  1131. * "state" already reflects Clock mode 0a (CCR0 = 0xzzzzzz00).
  1132. * Nothing more to be done
  1133. */
  1134. brr = 0;
  1135. }
  1136. scc_writel(brr, dpriv, dev, BRR);
  1137. ret = 0;
  1138. done:
  1139. return ret;
  1140. }
  1141. static int dscc4_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1142. {
  1143. sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
  1144. struct dscc4_dev_priv *dpriv = dscc4_priv(dev);
  1145. const size_t size = sizeof(dpriv->settings);
  1146. int ret = 0;
  1147. if (dev->flags & IFF_UP)
  1148. return -EBUSY;
  1149. if (cmd != SIOCWANDEV)
  1150. return -EOPNOTSUPP;
  1151. switch(ifr->ifr_settings.type) {
  1152. case IF_GET_IFACE:
  1153. ifr->ifr_settings.type = IF_IFACE_SYNC_SERIAL;
  1154. if (ifr->ifr_settings.size < size) {
  1155. ifr->ifr_settings.size = size; /* data size wanted */
  1156. return -ENOBUFS;
  1157. }
  1158. if (copy_to_user(line, &dpriv->settings, size))
  1159. return -EFAULT;
  1160. break;
  1161. case IF_IFACE_SYNC_SERIAL:
  1162. if (!capable(CAP_NET_ADMIN))
  1163. return -EPERM;
  1164. if (dpriv->flags & FakeReset) {
  1165. printk(KERN_INFO "%s: please reset the device"
  1166. " before this command\n", dev->name);
  1167. return -EPERM;
  1168. }
  1169. if (copy_from_user(&dpriv->settings, line, size))
  1170. return -EFAULT;
  1171. ret = dscc4_set_iface(dpriv, dev);
  1172. break;
  1173. default:
  1174. ret = hdlc_ioctl(dev, ifr, cmd);
  1175. break;
  1176. }
  1177. return ret;
  1178. }
  1179. static int dscc4_match(struct thingie *p, int value)
  1180. {
  1181. int i;
  1182. for (i = 0; p[i].define != -1; i++) {
  1183. if (value == p[i].define)
  1184. break;
  1185. }
  1186. if (p[i].define == -1)
  1187. return -1;
  1188. else
  1189. return i;
  1190. }
  1191. static int dscc4_clock_setting(struct dscc4_dev_priv *dpriv,
  1192. struct net_device *dev)
  1193. {
  1194. sync_serial_settings *settings = &dpriv->settings;
  1195. int ret = -EOPNOTSUPP;
  1196. u32 bps, state;
  1197. bps = settings->clock_rate;
  1198. state = scc_readl(dpriv, CCR0);
  1199. if (dscc4_set_clock(dev, &bps, &state) < 0)
  1200. goto done;
  1201. if (bps) { /* DCE */
  1202. printk(KERN_DEBUG "%s: generated RxClk (DCE)\n", dev->name);
  1203. if (settings->clock_rate != bps) {
  1204. printk(KERN_DEBUG "%s: clock adjusted (%08d -> %08d)\n",
  1205. dev->name, settings->clock_rate, bps);
  1206. settings->clock_rate = bps;
  1207. }
  1208. } else { /* DTE */
  1209. state |= PowerUp | Vis;
  1210. printk(KERN_DEBUG "%s: external RxClk (DTE)\n", dev->name);
  1211. }
  1212. scc_writel(state, dpriv, dev, CCR0);
  1213. ret = 0;
  1214. done:
  1215. return ret;
  1216. }
  1217. static int dscc4_encoding_setting(struct dscc4_dev_priv *dpriv,
  1218. struct net_device *dev)
  1219. {
  1220. struct thingie encoding[] = {
  1221. { ENCODING_NRZ, 0x00000000 },
  1222. { ENCODING_NRZI, 0x00200000 },
  1223. { ENCODING_FM_MARK, 0x00400000 },
  1224. { ENCODING_FM_SPACE, 0x00500000 },
  1225. { ENCODING_MANCHESTER, 0x00600000 },
  1226. { -1, 0}
  1227. };
  1228. int i, ret = 0;
  1229. i = dscc4_match(encoding, dpriv->encoding);
  1230. if (i >= 0)
  1231. scc_patchl(EncodingMask, encoding[i].bits, dpriv, dev, CCR0);
  1232. else
  1233. ret = -EOPNOTSUPP;
  1234. return ret;
  1235. }
  1236. static int dscc4_loopback_setting(struct dscc4_dev_priv *dpriv,
  1237. struct net_device *dev)
  1238. {
  1239. sync_serial_settings *settings = &dpriv->settings;
  1240. u32 state;
  1241. state = scc_readl(dpriv, CCR1);
  1242. if (settings->loopback) {
  1243. printk(KERN_DEBUG "%s: loopback\n", dev->name);
  1244. state |= 0x00000100;
  1245. } else {
  1246. printk(KERN_DEBUG "%s: normal\n", dev->name);
  1247. state &= ~0x00000100;
  1248. }
  1249. scc_writel(state, dpriv, dev, CCR1);
  1250. return 0;
  1251. }
  1252. static int dscc4_crc_setting(struct dscc4_dev_priv *dpriv,
  1253. struct net_device *dev)
  1254. {
  1255. struct thingie crc[] = {
  1256. { PARITY_CRC16_PR0_CCITT, 0x00000010 },
  1257. { PARITY_CRC16_PR1_CCITT, 0x00000000 },
  1258. { PARITY_CRC32_PR0_CCITT, 0x00000011 },
  1259. { PARITY_CRC32_PR1_CCITT, 0x00000001 }
  1260. };
  1261. int i, ret = 0;
  1262. i = dscc4_match(crc, dpriv->parity);
  1263. if (i >= 0)
  1264. scc_patchl(CrcMask, crc[i].bits, dpriv, dev, CCR1);
  1265. else
  1266. ret = -EOPNOTSUPP;
  1267. return ret;
  1268. }
  1269. static int dscc4_set_iface(struct dscc4_dev_priv *dpriv, struct net_device *dev)
  1270. {
  1271. struct {
  1272. int (*action)(struct dscc4_dev_priv *, struct net_device *);
  1273. } *p, do_setting[] = {
  1274. { dscc4_encoding_setting },
  1275. { dscc4_clock_setting },
  1276. { dscc4_loopback_setting },
  1277. { dscc4_crc_setting },
  1278. { NULL }
  1279. };
  1280. int ret = 0;
  1281. for (p = do_setting; p->action; p++) {
  1282. if ((ret = p->action(dpriv, dev)) < 0)
  1283. break;
  1284. }
  1285. return ret;
  1286. }
  1287. static irqreturn_t dscc4_irq(int irq, void *token, struct pt_regs *ptregs)
  1288. {
  1289. struct dscc4_dev_priv *root = token;
  1290. struct dscc4_pci_priv *priv;
  1291. struct net_device *dev;
  1292. void __iomem *ioaddr;
  1293. u32 state;
  1294. unsigned long flags;
  1295. int i, handled = 1;
  1296. priv = root->pci_priv;
  1297. dev = dscc4_to_dev(root);
  1298. spin_lock_irqsave(&priv->lock, flags);
  1299. ioaddr = root->base_addr;
  1300. state = readl(ioaddr + GSTAR);
  1301. if (!state) {
  1302. handled = 0;
  1303. goto out;
  1304. }
  1305. if (debug > 3)
  1306. printk(KERN_DEBUG "%s: GSTAR = 0x%08x\n", DRV_NAME, state);
  1307. writel(state, ioaddr + GSTAR);
  1308. if (state & Arf) {
  1309. printk(KERN_ERR "%s: failure (Arf). Harass the maintener\n",
  1310. dev->name);
  1311. goto out;
  1312. }
  1313. state &= ~ArAck;
  1314. if (state & Cfg) {
  1315. if (debug > 0)
  1316. printk(KERN_DEBUG "%s: CfgIV\n", DRV_NAME);
  1317. if (priv->iqcfg[priv->cfg_cur++%IRQ_RING_SIZE] & Arf)
  1318. printk(KERN_ERR "%s: %s failed\n", dev->name, "CFG");
  1319. if (!(state &= ~Cfg))
  1320. goto out;
  1321. }
  1322. if (state & RxEvt) {
  1323. i = dev_per_card - 1;
  1324. do {
  1325. dscc4_rx_irq(priv, root + i);
  1326. } while (--i >= 0);
  1327. state &= ~RxEvt;
  1328. }
  1329. if (state & TxEvt) {
  1330. i = dev_per_card - 1;
  1331. do {
  1332. dscc4_tx_irq(priv, root + i);
  1333. } while (--i >= 0);
  1334. state &= ~TxEvt;
  1335. }
  1336. out:
  1337. spin_unlock_irqrestore(&priv->lock, flags);
  1338. return IRQ_RETVAL(handled);
  1339. }
  1340. static void dscc4_tx_irq(struct dscc4_pci_priv *ppriv,
  1341. struct dscc4_dev_priv *dpriv)
  1342. {
  1343. struct net_device *dev = dscc4_to_dev(dpriv);
  1344. u32 state;
  1345. int cur, loop = 0;
  1346. try:
  1347. cur = dpriv->iqtx_current%IRQ_RING_SIZE;
  1348. state = dpriv->iqtx[cur];
  1349. if (!state) {
  1350. if (debug > 4)
  1351. printk(KERN_DEBUG "%s: Tx ISR = 0x%08x\n", dev->name,
  1352. state);
  1353. if ((debug > 1) && (loop > 1))
  1354. printk(KERN_DEBUG "%s: Tx irq loop=%d\n", dev->name, loop);
  1355. if (loop && netif_queue_stopped(dev))
  1356. if ((dpriv->tx_current - dpriv->tx_dirty)%TX_RING_SIZE)
  1357. netif_wake_queue(dev);
  1358. if (netif_running(dev) && dscc4_tx_quiescent(dpriv, dev) &&
  1359. !dscc4_tx_done(dpriv))
  1360. dscc4_do_tx(dpriv, dev);
  1361. return;
  1362. }
  1363. loop++;
  1364. dpriv->iqtx[cur] = 0;
  1365. dpriv->iqtx_current++;
  1366. if (state_check(state, dpriv, dev, "Tx") < 0)
  1367. return;
  1368. if (state & SccEvt) {
  1369. if (state & Alls) {
  1370. struct net_device_stats *stats = hdlc_stats(dev);
  1371. struct sk_buff *skb;
  1372. struct TxFD *tx_fd;
  1373. if (debug > 2)
  1374. dscc4_tx_print(dev, dpriv, "Alls");
  1375. /*
  1376. * DataComplete can't be trusted for Tx completion.
  1377. * Cf errata DS5 p.8
  1378. */
  1379. cur = dpriv->tx_dirty%TX_RING_SIZE;
  1380. tx_fd = dpriv->tx_fd + cur;
  1381. skb = dpriv->tx_skbuff[cur];
  1382. if (skb) {
  1383. pci_unmap_single(ppriv->pdev, tx_fd->data,
  1384. skb->len, PCI_DMA_TODEVICE);
  1385. if (tx_fd->state & FrameEnd) {
  1386. stats->tx_packets++;
  1387. stats->tx_bytes += skb->len;
  1388. }
  1389. dev_kfree_skb_irq(skb);
  1390. dpriv->tx_skbuff[cur] = NULL;
  1391. ++dpriv->tx_dirty;
  1392. } else {
  1393. if (debug > 1)
  1394. printk(KERN_ERR "%s Tx: NULL skb %d\n",
  1395. dev->name, cur);
  1396. }
  1397. /*
  1398. * If the driver ends sending crap on the wire, it
  1399. * will be way easier to diagnose than the (not so)
  1400. * random freeze induced by null sized tx frames.
  1401. */
  1402. tx_fd->data = tx_fd->next;
  1403. tx_fd->state = FrameEnd | TO_STATE_TX(2*DUMMY_SKB_SIZE);
  1404. tx_fd->complete = 0x00000000;
  1405. tx_fd->jiffies = 0;
  1406. if (!(state &= ~Alls))
  1407. goto try;
  1408. }
  1409. /*
  1410. * Transmit Data Underrun
  1411. */
  1412. if (state & Xdu) {
  1413. printk(KERN_ERR "%s: XDU. Ask maintainer\n", DRV_NAME);
  1414. dpriv->flags = NeedIDT;
  1415. /* Tx reset */
  1416. writel(MTFi | Rdt,
  1417. dpriv->base_addr + 0x0c*dpriv->dev_id + CH0CFG);
  1418. writel(Action, dpriv->base_addr + GCMDR);
  1419. return;
  1420. }
  1421. if (state & Cts) {
  1422. printk(KERN_INFO "%s: CTS transition\n", dev->name);
  1423. if (!(state &= ~Cts)) /* DEBUG */
  1424. goto try;
  1425. }
  1426. if (state & Xmr) {
  1427. /* Frame needs to be sent again - FIXME */
  1428. printk(KERN_ERR "%s: Xmr. Ask maintainer\n", DRV_NAME);
  1429. if (!(state &= ~Xmr)) /* DEBUG */
  1430. goto try;
  1431. }
  1432. if (state & Xpr) {
  1433. void __iomem *scc_addr;
  1434. unsigned long ring;
  1435. int i;
  1436. /*
  1437. * - the busy condition happens (sometimes);
  1438. * - it doesn't seem to make the handler unreliable.
  1439. */
  1440. for (i = 1; i; i <<= 1) {
  1441. if (!(scc_readl_star(dpriv, dev) & SccBusy))
  1442. break;
  1443. }
  1444. if (!i)
  1445. printk(KERN_INFO "%s busy in irq\n", dev->name);
  1446. scc_addr = dpriv->base_addr + 0x0c*dpriv->dev_id;
  1447. /* Keep this order: IDT before IDR */
  1448. if (dpriv->flags & NeedIDT) {
  1449. if (debug > 2)
  1450. dscc4_tx_print(dev, dpriv, "Xpr");
  1451. ring = dpriv->tx_fd_dma +
  1452. (dpriv->tx_dirty%TX_RING_SIZE)*
  1453. sizeof(struct TxFD);
  1454. writel(ring, scc_addr + CH0BTDA);
  1455. dscc4_do_tx(dpriv, dev);
  1456. writel(MTFi | Idt, scc_addr + CH0CFG);
  1457. if (dscc4_do_action(dev, "IDT") < 0)
  1458. goto err_xpr;
  1459. dpriv->flags &= ~NeedIDT;
  1460. }
  1461. if (dpriv->flags & NeedIDR) {
  1462. ring = dpriv->rx_fd_dma +
  1463. (dpriv->rx_current%RX_RING_SIZE)*
  1464. sizeof(struct RxFD);
  1465. writel(ring, scc_addr + CH0BRDA);
  1466. dscc4_rx_update(dpriv, dev);
  1467. writel(MTFi | Idr, scc_addr + CH0CFG);
  1468. if (dscc4_do_action(dev, "IDR") < 0)
  1469. goto err_xpr;
  1470. dpriv->flags &= ~NeedIDR;
  1471. smp_wmb();
  1472. /* Activate receiver and misc */
  1473. scc_writel(0x08050008, dpriv, dev, CCR2);
  1474. }
  1475. err_xpr:
  1476. if (!(state &= ~Xpr))
  1477. goto try;
  1478. }
  1479. if (state & Cd) {
  1480. if (debug > 0)
  1481. printk(KERN_INFO "%s: CD transition\n", dev->name);
  1482. if (!(state &= ~Cd)) /* DEBUG */
  1483. goto try;
  1484. }
  1485. } else { /* ! SccEvt */
  1486. if (state & Hi) {
  1487. #ifdef DSCC4_POLLING
  1488. while (!dscc4_tx_poll(dpriv, dev));
  1489. #endif
  1490. printk(KERN_INFO "%s: Tx Hi\n", dev->name);
  1491. state &= ~Hi;
  1492. }
  1493. if (state & Err) {
  1494. printk(KERN_INFO "%s: Tx ERR\n", dev->name);
  1495. hdlc_stats(dev)->tx_errors++;
  1496. state &= ~Err;
  1497. }
  1498. }
  1499. goto try;
  1500. }
  1501. static void dscc4_rx_irq(struct dscc4_pci_priv *priv,
  1502. struct dscc4_dev_priv *dpriv)
  1503. {
  1504. struct net_device *dev = dscc4_to_dev(dpriv);
  1505. u32 state;
  1506. int cur;
  1507. try:
  1508. cur = dpriv->iqrx_current%IRQ_RING_SIZE;
  1509. state = dpriv->iqrx[cur];
  1510. if (!state)
  1511. return;
  1512. dpriv->iqrx[cur] = 0;
  1513. dpriv->iqrx_current++;
  1514. if (state_check(state, dpriv, dev, "Rx") < 0)
  1515. return;
  1516. if (!(state & SccEvt)){
  1517. struct RxFD *rx_fd;
  1518. if (debug > 4)
  1519. printk(KERN_DEBUG "%s: Rx ISR = 0x%08x\n", dev->name,
  1520. state);
  1521. state &= 0x00ffffff;
  1522. if (state & Err) { /* Hold or reset */
  1523. printk(KERN_DEBUG "%s: Rx ERR\n", dev->name);
  1524. cur = dpriv->rx_current%RX_RING_SIZE;
  1525. rx_fd = dpriv->rx_fd + cur;
  1526. /*
  1527. * Presume we're not facing a DMAC receiver reset.
  1528. * As We use the rx size-filtering feature of the
  1529. * DSCC4, the beginning of a new frame is waiting in
  1530. * the rx fifo. I bet a Receive Data Overflow will
  1531. * happen most of time but let's try and avoid it.
  1532. * Btw (as for RDO) if one experiences ERR whereas
  1533. * the system looks rather idle, there may be a
  1534. * problem with latency. In this case, increasing
  1535. * RX_RING_SIZE may help.
  1536. */
  1537. //while (dpriv->rx_needs_refill) {
  1538. while (!(rx_fd->state1 & Hold)) {
  1539. rx_fd++;
  1540. cur++;
  1541. if (!(cur = cur%RX_RING_SIZE))
  1542. rx_fd = dpriv->rx_fd;
  1543. }
  1544. //dpriv->rx_needs_refill--;
  1545. try_get_rx_skb(dpriv, dev);
  1546. if (!rx_fd->data)
  1547. goto try;
  1548. rx_fd->state1 &= ~Hold;
  1549. rx_fd->state2 = 0x00000000;
  1550. rx_fd->end = 0xbabeface;
  1551. //}
  1552. goto try;
  1553. }
  1554. if (state & Fi) {
  1555. dscc4_rx_skb(dpriv, dev);
  1556. goto try;
  1557. }
  1558. if (state & Hi ) { /* HI bit */
  1559. printk(KERN_INFO "%s: Rx Hi\n", dev->name);
  1560. state &= ~Hi;
  1561. goto try;
  1562. }
  1563. } else { /* SccEvt */
  1564. if (debug > 1) {
  1565. //FIXME: verifier la presence de tous les evenements
  1566. static struct {
  1567. u32 mask;
  1568. const char *irq_name;
  1569. } evts[] = {
  1570. { 0x00008000, "TIN"},
  1571. { 0x00000020, "RSC"},
  1572. { 0x00000010, "PCE"},
  1573. { 0x00000008, "PLLA"},
  1574. { 0, NULL}
  1575. }, *evt;
  1576. for (evt = evts; evt->irq_name; evt++) {
  1577. if (state & evt->mask) {
  1578. printk(KERN_DEBUG "%s: %s\n",
  1579. dev->name, evt->irq_name);
  1580. if (!(state &= ~evt->mask))
  1581. goto try;
  1582. }
  1583. }
  1584. } else {
  1585. if (!(state &= ~0x0000c03c))
  1586. goto try;
  1587. }
  1588. if (state & Cts) {
  1589. printk(KERN_INFO "%s: CTS transition\n", dev->name);
  1590. if (!(state &= ~Cts)) /* DEBUG */
  1591. goto try;
  1592. }
  1593. /*
  1594. * Receive Data Overflow (FIXME: fscked)
  1595. */
  1596. if (state & Rdo) {
  1597. struct RxFD *rx_fd;
  1598. void __iomem *scc_addr;
  1599. int cur;
  1600. //if (debug)
  1601. // dscc4_rx_dump(dpriv);
  1602. scc_addr = dpriv->base_addr + 0x0c*dpriv->dev_id;
  1603. scc_patchl(RxActivate, 0, dpriv, dev, CCR2);
  1604. /*
  1605. * This has no effect. Why ?
  1606. * ORed with TxSccRes, one sees the CFG ack (for
  1607. * the TX part only).
  1608. */
  1609. scc_writel(RxSccRes, dpriv, dev, CMDR);
  1610. dpriv->flags |= RdoSet;
  1611. /*
  1612. * Let's try and save something in the received data.
  1613. * rx_current must be incremented at least once to
  1614. * avoid HOLD in the BRDA-to-be-pointed desc.
  1615. */
  1616. do {
  1617. cur = dpriv->rx_current++%RX_RING_SIZE;
  1618. rx_fd = dpriv->rx_fd + cur;
  1619. if (!(rx_fd->state2 & DataComplete))
  1620. break;
  1621. if (rx_fd->state2 & FrameAborted) {
  1622. hdlc_stats(dev)->rx_over_errors++;
  1623. rx_fd->state1 |= Hold;
  1624. rx_fd->state2 = 0x00000000;
  1625. rx_fd->end = 0xbabeface;
  1626. } else
  1627. dscc4_rx_skb(dpriv, dev);
  1628. } while (1);
  1629. if (debug > 0) {
  1630. if (dpriv->flags & RdoSet)
  1631. printk(KERN_DEBUG
  1632. "%s: no RDO in Rx data\n", DRV_NAME);
  1633. }
  1634. #ifdef DSCC4_RDO_EXPERIMENTAL_RECOVERY
  1635. /*
  1636. * FIXME: must the reset be this violent ?
  1637. */
  1638. #warning "FIXME: CH0BRDA"
  1639. writel(dpriv->rx_fd_dma +
  1640. (dpriv->rx_current%RX_RING_SIZE)*
  1641. sizeof(struct RxFD), scc_addr + CH0BRDA);
  1642. writel(MTFi|Rdr|Idr, scc_addr + CH0CFG);
  1643. if (dscc4_do_action(dev, "RDR") < 0) {
  1644. printk(KERN_ERR "%s: RDO recovery failed(%s)\n",
  1645. dev->name, "RDR");
  1646. goto rdo_end;
  1647. }
  1648. writel(MTFi|Idr, scc_addr + CH0CFG);
  1649. if (dscc4_do_action(dev, "IDR") < 0) {
  1650. printk(KERN_ERR "%s: RDO recovery failed(%s)\n",
  1651. dev->name, "IDR");
  1652. goto rdo_end;
  1653. }
  1654. rdo_end:
  1655. #endif
  1656. scc_patchl(0, RxActivate, dpriv, dev, CCR2);
  1657. goto try;
  1658. }
  1659. if (state & Cd) {
  1660. printk(KERN_INFO "%s: CD transition\n", dev->name);
  1661. if (!(state &= ~Cd)) /* DEBUG */
  1662. goto try;
  1663. }
  1664. if (state & Flex) {
  1665. printk(KERN_DEBUG "%s: Flex. Ttttt...\n", DRV_NAME);
  1666. if (!(state &= ~Flex))
  1667. goto try;
  1668. }
  1669. }
  1670. }
  1671. /*
  1672. * I had expected the following to work for the first descriptor
  1673. * (tx_fd->state = 0xc0000000)
  1674. * - Hold=1 (don't try and branch to the next descripto);
  1675. * - No=0 (I want an empty data section, i.e. size=0);
  1676. * - Fe=1 (required by No=0 or we got an Err irq and must reset).
  1677. * It failed and locked solid. Thus the introduction of a dummy skb.
  1678. * Problem is acknowledged in errata sheet DS5. Joy :o/
  1679. */
  1680. static struct sk_buff *dscc4_init_dummy_skb(struct dscc4_dev_priv *dpriv)
  1681. {
  1682. struct sk_buff *skb;
  1683. skb = dev_alloc_skb(DUMMY_SKB_SIZE);
  1684. if (skb) {
  1685. int last = dpriv->tx_dirty%TX_RING_SIZE;
  1686. struct TxFD *tx_fd = dpriv->tx_fd + last;
  1687. skb->len = DUMMY_SKB_SIZE;
  1688. memcpy(skb->data, version, strlen(version)%DUMMY_SKB_SIZE);
  1689. tx_fd->state = FrameEnd | TO_STATE_TX(DUMMY_SKB_SIZE);
  1690. tx_fd->data = pci_map_single(dpriv->pci_priv->pdev, skb->data,
  1691. DUMMY_SKB_SIZE, PCI_DMA_TODEVICE);
  1692. dpriv->tx_skbuff[last] = skb;
  1693. }
  1694. return skb;
  1695. }
  1696. static int dscc4_init_ring(struct net_device *dev)
  1697. {
  1698. struct dscc4_dev_priv *dpriv = dscc4_priv(dev);
  1699. struct pci_dev *pdev = dpriv->pci_priv->pdev;
  1700. struct TxFD *tx_fd;
  1701. struct RxFD *rx_fd;
  1702. void *ring;
  1703. int i;
  1704. ring = pci_alloc_consistent(pdev, RX_TOTAL_SIZE, &dpriv->rx_fd_dma);
  1705. if (!ring)
  1706. goto err_out;
  1707. dpriv->rx_fd = rx_fd = (struct RxFD *) ring;
  1708. ring = pci_alloc_consistent(pdev, TX_TOTAL_SIZE, &dpriv->tx_fd_dma);
  1709. if (!ring)
  1710. goto err_free_dma_rx;
  1711. dpriv->tx_fd = tx_fd = (struct TxFD *) ring;
  1712. memset(dpriv->tx_skbuff, 0, sizeof(struct sk_buff *)*TX_RING_SIZE);
  1713. dpriv->tx_dirty = 0xffffffff;
  1714. i = dpriv->tx_current = 0;
  1715. do {
  1716. tx_fd->state = FrameEnd | TO_STATE_TX(2*DUMMY_SKB_SIZE);
  1717. tx_fd->complete = 0x00000000;
  1718. /* FIXME: NULL should be ok - to be tried */
  1719. tx_fd->data = dpriv->tx_fd_dma;
  1720. (tx_fd++)->next = (u32)(dpriv->tx_fd_dma +
  1721. (++i%TX_RING_SIZE)*sizeof(*tx_fd));
  1722. } while (i < TX_RING_SIZE);
  1723. if (dscc4_init_dummy_skb(dpriv) < 0)
  1724. goto err_free_dma_tx;
  1725. memset(dpriv->rx_skbuff, 0, sizeof(struct sk_buff *)*RX_RING_SIZE);
  1726. i = dpriv->rx_dirty = dpriv->rx_current = 0;
  1727. do {
  1728. /* size set by the host. Multiple of 4 bytes please */
  1729. rx_fd->state1 = HiDesc;
  1730. rx_fd->state2 = 0x00000000;
  1731. rx_fd->end = 0xbabeface;
  1732. rx_fd->state1 |= TO_STATE_RX(HDLC_MAX_MRU);
  1733. // FIXME: return value verifiee mais traitement suspect
  1734. if (try_get_rx_skb(dpriv, dev) >= 0)
  1735. dpriv->rx_dirty++;
  1736. (rx_fd++)->next = (u32)(dpriv->rx_fd_dma +
  1737. (++i%RX_RING_SIZE)*sizeof(*rx_fd));
  1738. } while (i < RX_RING_SIZE);
  1739. return 0;
  1740. err_free_dma_tx:
  1741. pci_free_consistent(pdev, TX_TOTAL_SIZE, ring, dpriv->tx_fd_dma);
  1742. err_free_dma_rx:
  1743. pci_free_consistent(pdev, RX_TOTAL_SIZE, rx_fd, dpriv->rx_fd_dma);
  1744. err_out:
  1745. return -ENOMEM;
  1746. }
  1747. static void __devexit dscc4_remove_one(struct pci_dev *pdev)
  1748. {
  1749. struct dscc4_pci_priv *ppriv;
  1750. struct dscc4_dev_priv *root;
  1751. void __iomem *ioaddr;
  1752. int i;
  1753. ppriv = pci_get_drvdata(pdev);
  1754. root = ppriv->root;
  1755. ioaddr = root->base_addr;
  1756. dscc4_pci_reset(pdev, ioaddr);
  1757. free_irq(pdev->irq, root);
  1758. pci_free_consistent(pdev, IRQ_RING_SIZE*sizeof(u32), ppriv->iqcfg,
  1759. ppriv->iqcfg_dma);
  1760. for (i = 0; i < dev_per_card; i++) {
  1761. struct dscc4_dev_priv *dpriv = root + i;
  1762. dscc4_release_ring(dpriv);
  1763. pci_free_consistent(pdev, IRQ_RING_SIZE*sizeof(u32),
  1764. dpriv->iqrx, dpriv->iqrx_dma);
  1765. pci_free_consistent(pdev, IRQ_RING_SIZE*sizeof(u32),
  1766. dpriv->iqtx, dpriv->iqtx_dma);
  1767. }
  1768. dscc4_free1(pdev);
  1769. iounmap(ioaddr);
  1770. pci_release_region(pdev, 1);
  1771. pci_release_region(pdev, 0);
  1772. pci_disable_device(pdev);
  1773. }
  1774. static int dscc4_hdlc_attach(struct net_device *dev, unsigned short encoding,
  1775. unsigned short parity)
  1776. {
  1777. struct dscc4_dev_priv *dpriv = dscc4_priv(dev);
  1778. if (encoding != ENCODING_NRZ &&
  1779. encoding != ENCODING_NRZI &&
  1780. encoding != ENCODING_FM_MARK &&
  1781. encoding != ENCODING_FM_SPACE &&
  1782. encoding != ENCODING_MANCHESTER)
  1783. return -EINVAL;
  1784. if (parity != PARITY_NONE &&
  1785. parity != PARITY_CRC16_PR0_CCITT &&
  1786. parity != PARITY_CRC16_PR1_CCITT &&
  1787. parity != PARITY_CRC32_PR0_CCITT &&
  1788. parity != PARITY_CRC32_PR1_CCITT)
  1789. return -EINVAL;
  1790. dpriv->encoding = encoding;
  1791. dpriv->parity = parity;
  1792. return 0;
  1793. }
  1794. #ifndef MODULE
  1795. static int __init dscc4_setup(char *str)
  1796. {
  1797. int *args[] = { &debug, &quartz, NULL }, **p = args;
  1798. while (*p && (get_option(&str, *p) == 2))
  1799. p++;
  1800. return 1;
  1801. }
  1802. __setup("dscc4.setup=", dscc4_setup);
  1803. #endif
  1804. static struct pci_device_id dscc4_pci_tbl[] = {
  1805. { PCI_VENDOR_ID_SIEMENS, PCI_DEVICE_ID_SIEMENS_DSCC4,
  1806. PCI_ANY_ID, PCI_ANY_ID, },
  1807. { 0,}
  1808. };
  1809. MODULE_DEVICE_TABLE(pci, dscc4_pci_tbl);
  1810. static struct pci_driver dscc4_driver = {
  1811. .name = DRV_NAME,
  1812. .id_table = dscc4_pci_tbl,
  1813. .probe = dscc4_init_one,
  1814. .remove = __devexit_p(dscc4_remove_one),
  1815. };
  1816. static int __init dscc4_init_module(void)
  1817. {
  1818. return pci_module_init(&dscc4_driver);
  1819. }
  1820. static void __exit dscc4_cleanup_module(void)
  1821. {
  1822. pci_unregister_driver(&dscc4_driver);
  1823. }
  1824. module_init(dscc4_init_module);
  1825. module_exit(dscc4_cleanup_module);