tg3.c 314 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/config.h>
  18. #include <linux/module.h>
  19. #include <linux/moduleparam.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mii.h>
  34. #include <linux/if_vlan.h>
  35. #include <linux/ip.h>
  36. #include <linux/tcp.h>
  37. #include <linux/workqueue.h>
  38. #include <linux/prefetch.h>
  39. #include <linux/dma-mapping.h>
  40. #include <net/checksum.h>
  41. #include <asm/system.h>
  42. #include <asm/io.h>
  43. #include <asm/byteorder.h>
  44. #include <asm/uaccess.h>
  45. #ifdef CONFIG_SPARC64
  46. #include <asm/idprom.h>
  47. #include <asm/oplib.h>
  48. #include <asm/pbm.h>
  49. #endif
  50. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  51. #define TG3_VLAN_TAG_USED 1
  52. #else
  53. #define TG3_VLAN_TAG_USED 0
  54. #endif
  55. #ifdef NETIF_F_TSO
  56. #define TG3_TSO_SUPPORT 1
  57. #else
  58. #define TG3_TSO_SUPPORT 0
  59. #endif
  60. #include "tg3.h"
  61. #define DRV_MODULE_NAME "tg3"
  62. #define PFX DRV_MODULE_NAME ": "
  63. #define DRV_MODULE_VERSION "3.48"
  64. #define DRV_MODULE_RELDATE "Jan 16, 2006"
  65. #define TG3_DEF_MAC_MODE 0
  66. #define TG3_DEF_RX_MODE 0
  67. #define TG3_DEF_TX_MODE 0
  68. #define TG3_DEF_MSG_ENABLE \
  69. (NETIF_MSG_DRV | \
  70. NETIF_MSG_PROBE | \
  71. NETIF_MSG_LINK | \
  72. NETIF_MSG_TIMER | \
  73. NETIF_MSG_IFDOWN | \
  74. NETIF_MSG_IFUP | \
  75. NETIF_MSG_RX_ERR | \
  76. NETIF_MSG_TX_ERR)
  77. /* length of time before we decide the hardware is borked,
  78. * and dev->tx_timeout() should be called to fix the problem
  79. */
  80. #define TG3_TX_TIMEOUT (5 * HZ)
  81. /* hardware minimum and maximum for a single frame's data payload */
  82. #define TG3_MIN_MTU 60
  83. #define TG3_MAX_MTU(tp) \
  84. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  85. /* These numbers seem to be hard coded in the NIC firmware somehow.
  86. * You can't change the ring sizes, but you can change where you place
  87. * them in the NIC onboard memory.
  88. */
  89. #define TG3_RX_RING_SIZE 512
  90. #define TG3_DEF_RX_RING_PENDING 200
  91. #define TG3_RX_JUMBO_RING_SIZE 256
  92. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  93. /* Do not place this n-ring entries value into the tp struct itself,
  94. * we really want to expose these constants to GCC so that modulo et
  95. * al. operations are done with shifts and masks instead of with
  96. * hw multiply/modulo instructions. Another solution would be to
  97. * replace things like '% foo' with '& (foo - 1)'.
  98. */
  99. #define TG3_RX_RCB_RING_SIZE(tp) \
  100. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  101. #define TG3_TX_RING_SIZE 512
  102. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  103. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  104. TG3_RX_RING_SIZE)
  105. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  106. TG3_RX_JUMBO_RING_SIZE)
  107. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  108. TG3_RX_RCB_RING_SIZE(tp))
  109. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  110. TG3_TX_RING_SIZE)
  111. #define TX_BUFFS_AVAIL(TP) \
  112. ((TP)->tx_pending - \
  113. (((TP)->tx_prod - (TP)->tx_cons) & (TG3_TX_RING_SIZE - 1)))
  114. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  115. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  116. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  117. /* minimum number of free TX descriptors required to wake up TX process */
  118. #define TG3_TX_WAKEUP_THRESH (TG3_TX_RING_SIZE / 4)
  119. /* number of ETHTOOL_GSTATS u64's */
  120. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  121. #define TG3_NUM_TEST 6
  122. static char version[] __devinitdata =
  123. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  124. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  125. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  126. MODULE_LICENSE("GPL");
  127. MODULE_VERSION(DRV_MODULE_VERSION);
  128. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  129. module_param(tg3_debug, int, 0);
  130. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  131. static struct pci_device_id tg3_pci_tbl[] = {
  132. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700,
  133. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  134. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701,
  135. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  136. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702,
  137. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  138. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703,
  139. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  140. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704,
  141. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  142. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE,
  143. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  144. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705,
  145. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  146. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2,
  147. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  148. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M,
  149. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  150. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2,
  151. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  152. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X,
  153. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  154. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X,
  155. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  156. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S,
  157. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  158. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3,
  159. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  160. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3,
  161. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  162. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782,
  163. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  164. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788,
  165. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  166. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789,
  167. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  168. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901,
  169. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  170. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2,
  171. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  172. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2,
  173. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  174. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F,
  175. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  176. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720,
  177. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  178. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721,
  179. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  180. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750,
  181. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  182. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751,
  183. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  184. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M,
  185. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  186. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M,
  187. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  188. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F,
  189. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  190. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752,
  191. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  192. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M,
  193. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  194. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753,
  195. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  196. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M,
  197. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  198. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F,
  199. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  200. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714,
  201. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  202. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715,
  203. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  204. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780,
  205. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  206. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S,
  207. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  208. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781,
  209. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  210. { PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX,
  211. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  212. { PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX,
  213. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  214. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000,
  215. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  216. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001,
  217. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  218. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003,
  219. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  220. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100,
  221. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  222. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3,
  223. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  224. { 0, }
  225. };
  226. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  227. static struct {
  228. const char string[ETH_GSTRING_LEN];
  229. } ethtool_stats_keys[TG3_NUM_STATS] = {
  230. { "rx_octets" },
  231. { "rx_fragments" },
  232. { "rx_ucast_packets" },
  233. { "rx_mcast_packets" },
  234. { "rx_bcast_packets" },
  235. { "rx_fcs_errors" },
  236. { "rx_align_errors" },
  237. { "rx_xon_pause_rcvd" },
  238. { "rx_xoff_pause_rcvd" },
  239. { "rx_mac_ctrl_rcvd" },
  240. { "rx_xoff_entered" },
  241. { "rx_frame_too_long_errors" },
  242. { "rx_jabbers" },
  243. { "rx_undersize_packets" },
  244. { "rx_in_length_errors" },
  245. { "rx_out_length_errors" },
  246. { "rx_64_or_less_octet_packets" },
  247. { "rx_65_to_127_octet_packets" },
  248. { "rx_128_to_255_octet_packets" },
  249. { "rx_256_to_511_octet_packets" },
  250. { "rx_512_to_1023_octet_packets" },
  251. { "rx_1024_to_1522_octet_packets" },
  252. { "rx_1523_to_2047_octet_packets" },
  253. { "rx_2048_to_4095_octet_packets" },
  254. { "rx_4096_to_8191_octet_packets" },
  255. { "rx_8192_to_9022_octet_packets" },
  256. { "tx_octets" },
  257. { "tx_collisions" },
  258. { "tx_xon_sent" },
  259. { "tx_xoff_sent" },
  260. { "tx_flow_control" },
  261. { "tx_mac_errors" },
  262. { "tx_single_collisions" },
  263. { "tx_mult_collisions" },
  264. { "tx_deferred" },
  265. { "tx_excessive_collisions" },
  266. { "tx_late_collisions" },
  267. { "tx_collide_2times" },
  268. { "tx_collide_3times" },
  269. { "tx_collide_4times" },
  270. { "tx_collide_5times" },
  271. { "tx_collide_6times" },
  272. { "tx_collide_7times" },
  273. { "tx_collide_8times" },
  274. { "tx_collide_9times" },
  275. { "tx_collide_10times" },
  276. { "tx_collide_11times" },
  277. { "tx_collide_12times" },
  278. { "tx_collide_13times" },
  279. { "tx_collide_14times" },
  280. { "tx_collide_15times" },
  281. { "tx_ucast_packets" },
  282. { "tx_mcast_packets" },
  283. { "tx_bcast_packets" },
  284. { "tx_carrier_sense_errors" },
  285. { "tx_discards" },
  286. { "tx_errors" },
  287. { "dma_writeq_full" },
  288. { "dma_write_prioq_full" },
  289. { "rxbds_empty" },
  290. { "rx_discards" },
  291. { "rx_errors" },
  292. { "rx_threshold_hit" },
  293. { "dma_readq_full" },
  294. { "dma_read_prioq_full" },
  295. { "tx_comp_queue_full" },
  296. { "ring_set_send_prod_index" },
  297. { "ring_status_update" },
  298. { "nic_irqs" },
  299. { "nic_avoided_irqs" },
  300. { "nic_tx_threshold_hit" }
  301. };
  302. static struct {
  303. const char string[ETH_GSTRING_LEN];
  304. } ethtool_test_keys[TG3_NUM_TEST] = {
  305. { "nvram test (online) " },
  306. { "link test (online) " },
  307. { "register test (offline)" },
  308. { "memory test (offline)" },
  309. { "loopback test (offline)" },
  310. { "interrupt test (offline)" },
  311. };
  312. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  313. {
  314. writel(val, tp->regs + off);
  315. }
  316. static u32 tg3_read32(struct tg3 *tp, u32 off)
  317. {
  318. return (readl(tp->regs + off));
  319. }
  320. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  321. {
  322. unsigned long flags;
  323. spin_lock_irqsave(&tp->indirect_lock, flags);
  324. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  325. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  326. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  327. }
  328. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  329. {
  330. writel(val, tp->regs + off);
  331. readl(tp->regs + off);
  332. }
  333. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  334. {
  335. unsigned long flags;
  336. u32 val;
  337. spin_lock_irqsave(&tp->indirect_lock, flags);
  338. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  339. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  340. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  341. return val;
  342. }
  343. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  344. {
  345. unsigned long flags;
  346. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  347. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  348. TG3_64BIT_REG_LOW, val);
  349. return;
  350. }
  351. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  352. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  353. TG3_64BIT_REG_LOW, val);
  354. return;
  355. }
  356. spin_lock_irqsave(&tp->indirect_lock, flags);
  357. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  358. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  359. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  360. /* In indirect mode when disabling interrupts, we also need
  361. * to clear the interrupt bit in the GRC local ctrl register.
  362. */
  363. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  364. (val == 0x1)) {
  365. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  366. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  367. }
  368. }
  369. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  370. {
  371. unsigned long flags;
  372. u32 val;
  373. spin_lock_irqsave(&tp->indirect_lock, flags);
  374. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  375. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  376. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  377. return val;
  378. }
  379. /* usec_wait specifies the wait time in usec when writing to certain registers
  380. * where it is unsafe to read back the register without some delay.
  381. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  382. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  383. */
  384. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  385. {
  386. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  387. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  388. /* Non-posted methods */
  389. tp->write32(tp, off, val);
  390. else {
  391. /* Posted method */
  392. tg3_write32(tp, off, val);
  393. if (usec_wait)
  394. udelay(usec_wait);
  395. tp->read32(tp, off);
  396. }
  397. /* Wait again after the read for the posted method to guarantee that
  398. * the wait time is met.
  399. */
  400. if (usec_wait)
  401. udelay(usec_wait);
  402. }
  403. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  404. {
  405. tp->write32_mbox(tp, off, val);
  406. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  407. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  408. tp->read32_mbox(tp, off);
  409. }
  410. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  411. {
  412. void __iomem *mbox = tp->regs + off;
  413. writel(val, mbox);
  414. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  415. writel(val, mbox);
  416. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  417. readl(mbox);
  418. }
  419. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  420. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  421. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  422. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  423. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  424. #define tw32(reg,val) tp->write32(tp, reg, val)
  425. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  426. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  427. #define tr32(reg) tp->read32(tp, reg)
  428. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  429. {
  430. unsigned long flags;
  431. spin_lock_irqsave(&tp->indirect_lock, flags);
  432. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  433. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  434. /* Always leave this as zero. */
  435. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  436. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  437. }
  438. static void tg3_write_mem_fast(struct tg3 *tp, u32 off, u32 val)
  439. {
  440. /* If no workaround is needed, write to mem space directly */
  441. if (tp->write32 != tg3_write_indirect_reg32)
  442. tw32(NIC_SRAM_WIN_BASE + off, val);
  443. else
  444. tg3_write_mem(tp, off, val);
  445. }
  446. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  447. {
  448. unsigned long flags;
  449. spin_lock_irqsave(&tp->indirect_lock, flags);
  450. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  451. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  452. /* Always leave this as zero. */
  453. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  454. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  455. }
  456. static void tg3_disable_ints(struct tg3 *tp)
  457. {
  458. tw32(TG3PCI_MISC_HOST_CTRL,
  459. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  460. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  461. }
  462. static inline void tg3_cond_int(struct tg3 *tp)
  463. {
  464. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  465. (tp->hw_status->status & SD_STATUS_UPDATED))
  466. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  467. }
  468. static void tg3_enable_ints(struct tg3 *tp)
  469. {
  470. tp->irq_sync = 0;
  471. wmb();
  472. tw32(TG3PCI_MISC_HOST_CTRL,
  473. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  474. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  475. (tp->last_tag << 24));
  476. tg3_cond_int(tp);
  477. }
  478. static inline unsigned int tg3_has_work(struct tg3 *tp)
  479. {
  480. struct tg3_hw_status *sblk = tp->hw_status;
  481. unsigned int work_exists = 0;
  482. /* check for phy events */
  483. if (!(tp->tg3_flags &
  484. (TG3_FLAG_USE_LINKCHG_REG |
  485. TG3_FLAG_POLL_SERDES))) {
  486. if (sblk->status & SD_STATUS_LINK_CHG)
  487. work_exists = 1;
  488. }
  489. /* check for RX/TX work to do */
  490. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  491. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  492. work_exists = 1;
  493. return work_exists;
  494. }
  495. /* tg3_restart_ints
  496. * similar to tg3_enable_ints, but it accurately determines whether there
  497. * is new work pending and can return without flushing the PIO write
  498. * which reenables interrupts
  499. */
  500. static void tg3_restart_ints(struct tg3 *tp)
  501. {
  502. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  503. tp->last_tag << 24);
  504. mmiowb();
  505. /* When doing tagged status, this work check is unnecessary.
  506. * The last_tag we write above tells the chip which piece of
  507. * work we've completed.
  508. */
  509. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  510. tg3_has_work(tp))
  511. tw32(HOSTCC_MODE, tp->coalesce_mode |
  512. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  513. }
  514. static inline void tg3_netif_stop(struct tg3 *tp)
  515. {
  516. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  517. netif_poll_disable(tp->dev);
  518. netif_tx_disable(tp->dev);
  519. }
  520. static inline void tg3_netif_start(struct tg3 *tp)
  521. {
  522. netif_wake_queue(tp->dev);
  523. /* NOTE: unconditional netif_wake_queue is only appropriate
  524. * so long as all callers are assured to have free tx slots
  525. * (such as after tg3_init_hw)
  526. */
  527. netif_poll_enable(tp->dev);
  528. tp->hw_status->status |= SD_STATUS_UPDATED;
  529. tg3_enable_ints(tp);
  530. }
  531. static void tg3_switch_clocks(struct tg3 *tp)
  532. {
  533. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  534. u32 orig_clock_ctrl;
  535. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  536. return;
  537. orig_clock_ctrl = clock_ctrl;
  538. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  539. CLOCK_CTRL_CLKRUN_OENABLE |
  540. 0x1f);
  541. tp->pci_clock_ctrl = clock_ctrl;
  542. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  543. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  544. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  545. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  546. }
  547. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  548. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  549. clock_ctrl |
  550. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  551. 40);
  552. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  553. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  554. 40);
  555. }
  556. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  557. }
  558. #define PHY_BUSY_LOOPS 5000
  559. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  560. {
  561. u32 frame_val;
  562. unsigned int loops;
  563. int ret;
  564. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  565. tw32_f(MAC_MI_MODE,
  566. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  567. udelay(80);
  568. }
  569. *val = 0x0;
  570. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  571. MI_COM_PHY_ADDR_MASK);
  572. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  573. MI_COM_REG_ADDR_MASK);
  574. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  575. tw32_f(MAC_MI_COM, frame_val);
  576. loops = PHY_BUSY_LOOPS;
  577. while (loops != 0) {
  578. udelay(10);
  579. frame_val = tr32(MAC_MI_COM);
  580. if ((frame_val & MI_COM_BUSY) == 0) {
  581. udelay(5);
  582. frame_val = tr32(MAC_MI_COM);
  583. break;
  584. }
  585. loops -= 1;
  586. }
  587. ret = -EBUSY;
  588. if (loops != 0) {
  589. *val = frame_val & MI_COM_DATA_MASK;
  590. ret = 0;
  591. }
  592. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  593. tw32_f(MAC_MI_MODE, tp->mi_mode);
  594. udelay(80);
  595. }
  596. return ret;
  597. }
  598. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  599. {
  600. u32 frame_val;
  601. unsigned int loops;
  602. int ret;
  603. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  604. tw32_f(MAC_MI_MODE,
  605. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  606. udelay(80);
  607. }
  608. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  609. MI_COM_PHY_ADDR_MASK);
  610. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  611. MI_COM_REG_ADDR_MASK);
  612. frame_val |= (val & MI_COM_DATA_MASK);
  613. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  614. tw32_f(MAC_MI_COM, frame_val);
  615. loops = PHY_BUSY_LOOPS;
  616. while (loops != 0) {
  617. udelay(10);
  618. frame_val = tr32(MAC_MI_COM);
  619. if ((frame_val & MI_COM_BUSY) == 0) {
  620. udelay(5);
  621. frame_val = tr32(MAC_MI_COM);
  622. break;
  623. }
  624. loops -= 1;
  625. }
  626. ret = -EBUSY;
  627. if (loops != 0)
  628. ret = 0;
  629. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  630. tw32_f(MAC_MI_MODE, tp->mi_mode);
  631. udelay(80);
  632. }
  633. return ret;
  634. }
  635. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  636. {
  637. u32 val;
  638. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  639. return;
  640. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  641. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  642. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  643. (val | (1 << 15) | (1 << 4)));
  644. }
  645. static int tg3_bmcr_reset(struct tg3 *tp)
  646. {
  647. u32 phy_control;
  648. int limit, err;
  649. /* OK, reset it, and poll the BMCR_RESET bit until it
  650. * clears or we time out.
  651. */
  652. phy_control = BMCR_RESET;
  653. err = tg3_writephy(tp, MII_BMCR, phy_control);
  654. if (err != 0)
  655. return -EBUSY;
  656. limit = 5000;
  657. while (limit--) {
  658. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  659. if (err != 0)
  660. return -EBUSY;
  661. if ((phy_control & BMCR_RESET) == 0) {
  662. udelay(40);
  663. break;
  664. }
  665. udelay(10);
  666. }
  667. if (limit <= 0)
  668. return -EBUSY;
  669. return 0;
  670. }
  671. static int tg3_wait_macro_done(struct tg3 *tp)
  672. {
  673. int limit = 100;
  674. while (limit--) {
  675. u32 tmp32;
  676. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  677. if ((tmp32 & 0x1000) == 0)
  678. break;
  679. }
  680. }
  681. if (limit <= 0)
  682. return -EBUSY;
  683. return 0;
  684. }
  685. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  686. {
  687. static const u32 test_pat[4][6] = {
  688. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  689. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  690. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  691. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  692. };
  693. int chan;
  694. for (chan = 0; chan < 4; chan++) {
  695. int i;
  696. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  697. (chan * 0x2000) | 0x0200);
  698. tg3_writephy(tp, 0x16, 0x0002);
  699. for (i = 0; i < 6; i++)
  700. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  701. test_pat[chan][i]);
  702. tg3_writephy(tp, 0x16, 0x0202);
  703. if (tg3_wait_macro_done(tp)) {
  704. *resetp = 1;
  705. return -EBUSY;
  706. }
  707. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  708. (chan * 0x2000) | 0x0200);
  709. tg3_writephy(tp, 0x16, 0x0082);
  710. if (tg3_wait_macro_done(tp)) {
  711. *resetp = 1;
  712. return -EBUSY;
  713. }
  714. tg3_writephy(tp, 0x16, 0x0802);
  715. if (tg3_wait_macro_done(tp)) {
  716. *resetp = 1;
  717. return -EBUSY;
  718. }
  719. for (i = 0; i < 6; i += 2) {
  720. u32 low, high;
  721. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  722. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  723. tg3_wait_macro_done(tp)) {
  724. *resetp = 1;
  725. return -EBUSY;
  726. }
  727. low &= 0x7fff;
  728. high &= 0x000f;
  729. if (low != test_pat[chan][i] ||
  730. high != test_pat[chan][i+1]) {
  731. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  732. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  733. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  734. return -EBUSY;
  735. }
  736. }
  737. }
  738. return 0;
  739. }
  740. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  741. {
  742. int chan;
  743. for (chan = 0; chan < 4; chan++) {
  744. int i;
  745. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  746. (chan * 0x2000) | 0x0200);
  747. tg3_writephy(tp, 0x16, 0x0002);
  748. for (i = 0; i < 6; i++)
  749. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  750. tg3_writephy(tp, 0x16, 0x0202);
  751. if (tg3_wait_macro_done(tp))
  752. return -EBUSY;
  753. }
  754. return 0;
  755. }
  756. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  757. {
  758. u32 reg32, phy9_orig;
  759. int retries, do_phy_reset, err;
  760. retries = 10;
  761. do_phy_reset = 1;
  762. do {
  763. if (do_phy_reset) {
  764. err = tg3_bmcr_reset(tp);
  765. if (err)
  766. return err;
  767. do_phy_reset = 0;
  768. }
  769. /* Disable transmitter and interrupt. */
  770. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  771. continue;
  772. reg32 |= 0x3000;
  773. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  774. /* Set full-duplex, 1000 mbps. */
  775. tg3_writephy(tp, MII_BMCR,
  776. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  777. /* Set to master mode. */
  778. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  779. continue;
  780. tg3_writephy(tp, MII_TG3_CTRL,
  781. (MII_TG3_CTRL_AS_MASTER |
  782. MII_TG3_CTRL_ENABLE_AS_MASTER));
  783. /* Enable SM_DSP_CLOCK and 6dB. */
  784. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  785. /* Block the PHY control access. */
  786. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  787. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  788. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  789. if (!err)
  790. break;
  791. } while (--retries);
  792. err = tg3_phy_reset_chanpat(tp);
  793. if (err)
  794. return err;
  795. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  796. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  797. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  798. tg3_writephy(tp, 0x16, 0x0000);
  799. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  800. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  801. /* Set Extended packet length bit for jumbo frames */
  802. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  803. }
  804. else {
  805. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  806. }
  807. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  808. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  809. reg32 &= ~0x3000;
  810. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  811. } else if (!err)
  812. err = -EBUSY;
  813. return err;
  814. }
  815. /* This will reset the tigon3 PHY if there is no valid
  816. * link unless the FORCE argument is non-zero.
  817. */
  818. static int tg3_phy_reset(struct tg3 *tp)
  819. {
  820. u32 phy_status;
  821. int err;
  822. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  823. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  824. if (err != 0)
  825. return -EBUSY;
  826. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  827. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  828. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  829. err = tg3_phy_reset_5703_4_5(tp);
  830. if (err)
  831. return err;
  832. goto out;
  833. }
  834. err = tg3_bmcr_reset(tp);
  835. if (err)
  836. return err;
  837. out:
  838. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  839. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  840. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  841. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  842. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  843. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  844. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  845. }
  846. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  847. tg3_writephy(tp, 0x1c, 0x8d68);
  848. tg3_writephy(tp, 0x1c, 0x8d68);
  849. }
  850. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  851. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  852. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  853. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  854. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  855. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  856. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  857. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  858. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  859. }
  860. /* Set Extended packet length bit (bit 14) on all chips that */
  861. /* support jumbo frames */
  862. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  863. /* Cannot do read-modify-write on 5401 */
  864. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  865. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  866. u32 phy_reg;
  867. /* Set bit 14 with read-modify-write to preserve other bits */
  868. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  869. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  870. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  871. }
  872. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  873. * jumbo frames transmission.
  874. */
  875. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  876. u32 phy_reg;
  877. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  878. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  879. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  880. }
  881. tg3_phy_set_wirespeed(tp);
  882. return 0;
  883. }
  884. static void tg3_frob_aux_power(struct tg3 *tp)
  885. {
  886. struct tg3 *tp_peer = tp;
  887. if ((tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) != 0)
  888. return;
  889. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  890. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  891. struct net_device *dev_peer;
  892. dev_peer = pci_get_drvdata(tp->pdev_peer);
  893. if (!dev_peer)
  894. BUG();
  895. tp_peer = netdev_priv(dev_peer);
  896. }
  897. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  898. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  899. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  900. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  901. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  902. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  903. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  904. (GRC_LCLCTRL_GPIO_OE0 |
  905. GRC_LCLCTRL_GPIO_OE1 |
  906. GRC_LCLCTRL_GPIO_OE2 |
  907. GRC_LCLCTRL_GPIO_OUTPUT0 |
  908. GRC_LCLCTRL_GPIO_OUTPUT1),
  909. 100);
  910. } else {
  911. u32 no_gpio2;
  912. u32 grc_local_ctrl = 0;
  913. if (tp_peer != tp &&
  914. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  915. return;
  916. /* Workaround to prevent overdrawing Amps. */
  917. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  918. ASIC_REV_5714) {
  919. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  920. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  921. grc_local_ctrl, 100);
  922. }
  923. /* On 5753 and variants, GPIO2 cannot be used. */
  924. no_gpio2 = tp->nic_sram_data_cfg &
  925. NIC_SRAM_DATA_CFG_NO_GPIO2;
  926. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  927. GRC_LCLCTRL_GPIO_OE1 |
  928. GRC_LCLCTRL_GPIO_OE2 |
  929. GRC_LCLCTRL_GPIO_OUTPUT1 |
  930. GRC_LCLCTRL_GPIO_OUTPUT2;
  931. if (no_gpio2) {
  932. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  933. GRC_LCLCTRL_GPIO_OUTPUT2);
  934. }
  935. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  936. grc_local_ctrl, 100);
  937. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  938. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  939. grc_local_ctrl, 100);
  940. if (!no_gpio2) {
  941. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  942. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  943. grc_local_ctrl, 100);
  944. }
  945. }
  946. } else {
  947. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  948. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  949. if (tp_peer != tp &&
  950. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  951. return;
  952. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  953. (GRC_LCLCTRL_GPIO_OE1 |
  954. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  955. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  956. GRC_LCLCTRL_GPIO_OE1, 100);
  957. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  958. (GRC_LCLCTRL_GPIO_OE1 |
  959. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  960. }
  961. }
  962. }
  963. static int tg3_setup_phy(struct tg3 *, int);
  964. #define RESET_KIND_SHUTDOWN 0
  965. #define RESET_KIND_INIT 1
  966. #define RESET_KIND_SUSPEND 2
  967. static void tg3_write_sig_post_reset(struct tg3 *, int);
  968. static int tg3_halt_cpu(struct tg3 *, u32);
  969. static int tg3_nvram_lock(struct tg3 *);
  970. static void tg3_nvram_unlock(struct tg3 *);
  971. static int tg3_set_power_state(struct tg3 *tp, int state)
  972. {
  973. u32 misc_host_ctrl;
  974. u16 power_control, power_caps;
  975. int pm = tp->pm_cap;
  976. /* Make sure register accesses (indirect or otherwise)
  977. * will function correctly.
  978. */
  979. pci_write_config_dword(tp->pdev,
  980. TG3PCI_MISC_HOST_CTRL,
  981. tp->misc_host_ctrl);
  982. pci_read_config_word(tp->pdev,
  983. pm + PCI_PM_CTRL,
  984. &power_control);
  985. power_control |= PCI_PM_CTRL_PME_STATUS;
  986. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  987. switch (state) {
  988. case 0:
  989. power_control |= 0;
  990. pci_write_config_word(tp->pdev,
  991. pm + PCI_PM_CTRL,
  992. power_control);
  993. udelay(100); /* Delay after power state change */
  994. /* Switch out of Vaux if it is not a LOM */
  995. if (!(tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  996. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  997. return 0;
  998. case 1:
  999. power_control |= 1;
  1000. break;
  1001. case 2:
  1002. power_control |= 2;
  1003. break;
  1004. case 3:
  1005. power_control |= 3;
  1006. break;
  1007. default:
  1008. printk(KERN_WARNING PFX "%s: Invalid power state (%d) "
  1009. "requested.\n",
  1010. tp->dev->name, state);
  1011. return -EINVAL;
  1012. };
  1013. power_control |= PCI_PM_CTRL_PME_ENABLE;
  1014. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1015. tw32(TG3PCI_MISC_HOST_CTRL,
  1016. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1017. if (tp->link_config.phy_is_low_power == 0) {
  1018. tp->link_config.phy_is_low_power = 1;
  1019. tp->link_config.orig_speed = tp->link_config.speed;
  1020. tp->link_config.orig_duplex = tp->link_config.duplex;
  1021. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1022. }
  1023. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1024. tp->link_config.speed = SPEED_10;
  1025. tp->link_config.duplex = DUPLEX_HALF;
  1026. tp->link_config.autoneg = AUTONEG_ENABLE;
  1027. tg3_setup_phy(tp, 0);
  1028. }
  1029. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1030. int i;
  1031. u32 val;
  1032. for (i = 0; i < 200; i++) {
  1033. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1034. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1035. break;
  1036. msleep(1);
  1037. }
  1038. }
  1039. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1040. WOL_DRV_STATE_SHUTDOWN |
  1041. WOL_DRV_WOL | WOL_SET_MAGIC_PKT);
  1042. pci_read_config_word(tp->pdev, pm + PCI_PM_PMC, &power_caps);
  1043. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  1044. u32 mac_mode;
  1045. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1046. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1047. udelay(40);
  1048. mac_mode = MAC_MODE_PORT_MODE_MII;
  1049. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 ||
  1050. !(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB))
  1051. mac_mode |= MAC_MODE_LINK_POLARITY;
  1052. } else {
  1053. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1054. }
  1055. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1056. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1057. if (((power_caps & PCI_PM_CAP_PME_D3cold) &&
  1058. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)))
  1059. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1060. tw32_f(MAC_MODE, mac_mode);
  1061. udelay(100);
  1062. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1063. udelay(10);
  1064. }
  1065. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1066. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1067. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1068. u32 base_val;
  1069. base_val = tp->pci_clock_ctrl;
  1070. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1071. CLOCK_CTRL_TXCLK_DISABLE);
  1072. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1073. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1074. } else if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  1075. /* do nothing */
  1076. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1077. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1078. u32 newbits1, newbits2;
  1079. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1080. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1081. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1082. CLOCK_CTRL_TXCLK_DISABLE |
  1083. CLOCK_CTRL_ALTCLK);
  1084. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1085. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1086. newbits1 = CLOCK_CTRL_625_CORE;
  1087. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1088. } else {
  1089. newbits1 = CLOCK_CTRL_ALTCLK;
  1090. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1091. }
  1092. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1093. 40);
  1094. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1095. 40);
  1096. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1097. u32 newbits3;
  1098. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1099. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1100. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1101. CLOCK_CTRL_TXCLK_DISABLE |
  1102. CLOCK_CTRL_44MHZ_CORE);
  1103. } else {
  1104. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1105. }
  1106. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  1107. tp->pci_clock_ctrl | newbits3, 40);
  1108. }
  1109. }
  1110. if (!(tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  1111. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1112. /* Turn off the PHY */
  1113. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1114. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1115. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1116. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x01b2);
  1117. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  1118. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1119. }
  1120. }
  1121. tg3_frob_aux_power(tp);
  1122. /* Workaround for unstable PLL clock */
  1123. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1124. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1125. u32 val = tr32(0x7d00);
  1126. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1127. tw32(0x7d00, val);
  1128. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1129. int err;
  1130. err = tg3_nvram_lock(tp);
  1131. tg3_halt_cpu(tp, RX_CPU_BASE);
  1132. if (!err)
  1133. tg3_nvram_unlock(tp);
  1134. }
  1135. }
  1136. /* Finally, set the new power state. */
  1137. pci_write_config_word(tp->pdev, pm + PCI_PM_CTRL, power_control);
  1138. udelay(100); /* Delay after power state change */
  1139. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1140. return 0;
  1141. }
  1142. static void tg3_link_report(struct tg3 *tp)
  1143. {
  1144. if (!netif_carrier_ok(tp->dev)) {
  1145. printk(KERN_INFO PFX "%s: Link is down.\n", tp->dev->name);
  1146. } else {
  1147. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1148. tp->dev->name,
  1149. (tp->link_config.active_speed == SPEED_1000 ?
  1150. 1000 :
  1151. (tp->link_config.active_speed == SPEED_100 ?
  1152. 100 : 10)),
  1153. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1154. "full" : "half"));
  1155. printk(KERN_INFO PFX "%s: Flow control is %s for TX and "
  1156. "%s for RX.\n",
  1157. tp->dev->name,
  1158. (tp->tg3_flags & TG3_FLAG_TX_PAUSE) ? "on" : "off",
  1159. (tp->tg3_flags & TG3_FLAG_RX_PAUSE) ? "on" : "off");
  1160. }
  1161. }
  1162. static void tg3_setup_flow_control(struct tg3 *tp, u32 local_adv, u32 remote_adv)
  1163. {
  1164. u32 new_tg3_flags = 0;
  1165. u32 old_rx_mode = tp->rx_mode;
  1166. u32 old_tx_mode = tp->tx_mode;
  1167. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) {
  1168. /* Convert 1000BaseX flow control bits to 1000BaseT
  1169. * bits before resolving flow control.
  1170. */
  1171. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  1172. local_adv &= ~(ADVERTISE_PAUSE_CAP |
  1173. ADVERTISE_PAUSE_ASYM);
  1174. remote_adv &= ~(LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1175. if (local_adv & ADVERTISE_1000XPAUSE)
  1176. local_adv |= ADVERTISE_PAUSE_CAP;
  1177. if (local_adv & ADVERTISE_1000XPSE_ASYM)
  1178. local_adv |= ADVERTISE_PAUSE_ASYM;
  1179. if (remote_adv & LPA_1000XPAUSE)
  1180. remote_adv |= LPA_PAUSE_CAP;
  1181. if (remote_adv & LPA_1000XPAUSE_ASYM)
  1182. remote_adv |= LPA_PAUSE_ASYM;
  1183. }
  1184. if (local_adv & ADVERTISE_PAUSE_CAP) {
  1185. if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1186. if (remote_adv & LPA_PAUSE_CAP)
  1187. new_tg3_flags |=
  1188. (TG3_FLAG_RX_PAUSE |
  1189. TG3_FLAG_TX_PAUSE);
  1190. else if (remote_adv & LPA_PAUSE_ASYM)
  1191. new_tg3_flags |=
  1192. (TG3_FLAG_RX_PAUSE);
  1193. } else {
  1194. if (remote_adv & LPA_PAUSE_CAP)
  1195. new_tg3_flags |=
  1196. (TG3_FLAG_RX_PAUSE |
  1197. TG3_FLAG_TX_PAUSE);
  1198. }
  1199. } else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1200. if ((remote_adv & LPA_PAUSE_CAP) &&
  1201. (remote_adv & LPA_PAUSE_ASYM))
  1202. new_tg3_flags |= TG3_FLAG_TX_PAUSE;
  1203. }
  1204. tp->tg3_flags &= ~(TG3_FLAG_RX_PAUSE | TG3_FLAG_TX_PAUSE);
  1205. tp->tg3_flags |= new_tg3_flags;
  1206. } else {
  1207. new_tg3_flags = tp->tg3_flags;
  1208. }
  1209. if (new_tg3_flags & TG3_FLAG_RX_PAUSE)
  1210. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1211. else
  1212. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1213. if (old_rx_mode != tp->rx_mode) {
  1214. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1215. }
  1216. if (new_tg3_flags & TG3_FLAG_TX_PAUSE)
  1217. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1218. else
  1219. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1220. if (old_tx_mode != tp->tx_mode) {
  1221. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1222. }
  1223. }
  1224. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1225. {
  1226. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1227. case MII_TG3_AUX_STAT_10HALF:
  1228. *speed = SPEED_10;
  1229. *duplex = DUPLEX_HALF;
  1230. break;
  1231. case MII_TG3_AUX_STAT_10FULL:
  1232. *speed = SPEED_10;
  1233. *duplex = DUPLEX_FULL;
  1234. break;
  1235. case MII_TG3_AUX_STAT_100HALF:
  1236. *speed = SPEED_100;
  1237. *duplex = DUPLEX_HALF;
  1238. break;
  1239. case MII_TG3_AUX_STAT_100FULL:
  1240. *speed = SPEED_100;
  1241. *duplex = DUPLEX_FULL;
  1242. break;
  1243. case MII_TG3_AUX_STAT_1000HALF:
  1244. *speed = SPEED_1000;
  1245. *duplex = DUPLEX_HALF;
  1246. break;
  1247. case MII_TG3_AUX_STAT_1000FULL:
  1248. *speed = SPEED_1000;
  1249. *duplex = DUPLEX_FULL;
  1250. break;
  1251. default:
  1252. *speed = SPEED_INVALID;
  1253. *duplex = DUPLEX_INVALID;
  1254. break;
  1255. };
  1256. }
  1257. static void tg3_phy_copper_begin(struct tg3 *tp)
  1258. {
  1259. u32 new_adv;
  1260. int i;
  1261. if (tp->link_config.phy_is_low_power) {
  1262. /* Entering low power mode. Disable gigabit and
  1263. * 100baseT advertisements.
  1264. */
  1265. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1266. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1267. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1268. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1269. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1270. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1271. } else if (tp->link_config.speed == SPEED_INVALID) {
  1272. tp->link_config.advertising =
  1273. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  1274. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  1275. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  1276. ADVERTISED_Autoneg | ADVERTISED_MII);
  1277. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1278. tp->link_config.advertising &=
  1279. ~(ADVERTISED_1000baseT_Half |
  1280. ADVERTISED_1000baseT_Full);
  1281. new_adv = (ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1282. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1283. new_adv |= ADVERTISE_10HALF;
  1284. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1285. new_adv |= ADVERTISE_10FULL;
  1286. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1287. new_adv |= ADVERTISE_100HALF;
  1288. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1289. new_adv |= ADVERTISE_100FULL;
  1290. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1291. if (tp->link_config.advertising &
  1292. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1293. new_adv = 0;
  1294. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1295. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1296. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1297. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1298. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1299. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1300. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1301. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1302. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1303. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1304. } else {
  1305. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1306. }
  1307. } else {
  1308. /* Asking for a specific link mode. */
  1309. if (tp->link_config.speed == SPEED_1000) {
  1310. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1311. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1312. if (tp->link_config.duplex == DUPLEX_FULL)
  1313. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1314. else
  1315. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1316. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1317. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1318. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1319. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1320. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1321. } else {
  1322. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1323. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1324. if (tp->link_config.speed == SPEED_100) {
  1325. if (tp->link_config.duplex == DUPLEX_FULL)
  1326. new_adv |= ADVERTISE_100FULL;
  1327. else
  1328. new_adv |= ADVERTISE_100HALF;
  1329. } else {
  1330. if (tp->link_config.duplex == DUPLEX_FULL)
  1331. new_adv |= ADVERTISE_10FULL;
  1332. else
  1333. new_adv |= ADVERTISE_10HALF;
  1334. }
  1335. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1336. }
  1337. }
  1338. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  1339. tp->link_config.speed != SPEED_INVALID) {
  1340. u32 bmcr, orig_bmcr;
  1341. tp->link_config.active_speed = tp->link_config.speed;
  1342. tp->link_config.active_duplex = tp->link_config.duplex;
  1343. bmcr = 0;
  1344. switch (tp->link_config.speed) {
  1345. default:
  1346. case SPEED_10:
  1347. break;
  1348. case SPEED_100:
  1349. bmcr |= BMCR_SPEED100;
  1350. break;
  1351. case SPEED_1000:
  1352. bmcr |= TG3_BMCR_SPEED1000;
  1353. break;
  1354. };
  1355. if (tp->link_config.duplex == DUPLEX_FULL)
  1356. bmcr |= BMCR_FULLDPLX;
  1357. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  1358. (bmcr != orig_bmcr)) {
  1359. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  1360. for (i = 0; i < 1500; i++) {
  1361. u32 tmp;
  1362. udelay(10);
  1363. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  1364. tg3_readphy(tp, MII_BMSR, &tmp))
  1365. continue;
  1366. if (!(tmp & BMSR_LSTATUS)) {
  1367. udelay(40);
  1368. break;
  1369. }
  1370. }
  1371. tg3_writephy(tp, MII_BMCR, bmcr);
  1372. udelay(40);
  1373. }
  1374. } else {
  1375. tg3_writephy(tp, MII_BMCR,
  1376. BMCR_ANENABLE | BMCR_ANRESTART);
  1377. }
  1378. }
  1379. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  1380. {
  1381. int err;
  1382. /* Turn off tap power management. */
  1383. /* Set Extended packet length bit */
  1384. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1385. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  1386. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  1387. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  1388. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  1389. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1390. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  1391. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1392. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  1393. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1394. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  1395. udelay(40);
  1396. return err;
  1397. }
  1398. static int tg3_copper_is_advertising_all(struct tg3 *tp)
  1399. {
  1400. u32 adv_reg, all_mask;
  1401. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  1402. return 0;
  1403. all_mask = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1404. ADVERTISE_100HALF | ADVERTISE_100FULL);
  1405. if ((adv_reg & all_mask) != all_mask)
  1406. return 0;
  1407. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1408. u32 tg3_ctrl;
  1409. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  1410. return 0;
  1411. all_mask = (MII_TG3_CTRL_ADV_1000_HALF |
  1412. MII_TG3_CTRL_ADV_1000_FULL);
  1413. if ((tg3_ctrl & all_mask) != all_mask)
  1414. return 0;
  1415. }
  1416. return 1;
  1417. }
  1418. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  1419. {
  1420. int current_link_up;
  1421. u32 bmsr, dummy;
  1422. u16 current_speed;
  1423. u8 current_duplex;
  1424. int i, err;
  1425. tw32(MAC_EVENT, 0);
  1426. tw32_f(MAC_STATUS,
  1427. (MAC_STATUS_SYNC_CHANGED |
  1428. MAC_STATUS_CFG_CHANGED |
  1429. MAC_STATUS_MI_COMPLETION |
  1430. MAC_STATUS_LNKSTATE_CHANGED));
  1431. udelay(40);
  1432. tp->mi_mode = MAC_MI_MODE_BASE;
  1433. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1434. udelay(80);
  1435. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  1436. /* Some third-party PHYs need to be reset on link going
  1437. * down.
  1438. */
  1439. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1440. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1441. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  1442. netif_carrier_ok(tp->dev)) {
  1443. tg3_readphy(tp, MII_BMSR, &bmsr);
  1444. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1445. !(bmsr & BMSR_LSTATUS))
  1446. force_reset = 1;
  1447. }
  1448. if (force_reset)
  1449. tg3_phy_reset(tp);
  1450. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1451. tg3_readphy(tp, MII_BMSR, &bmsr);
  1452. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  1453. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  1454. bmsr = 0;
  1455. if (!(bmsr & BMSR_LSTATUS)) {
  1456. err = tg3_init_5401phy_dsp(tp);
  1457. if (err)
  1458. return err;
  1459. tg3_readphy(tp, MII_BMSR, &bmsr);
  1460. for (i = 0; i < 1000; i++) {
  1461. udelay(10);
  1462. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1463. (bmsr & BMSR_LSTATUS)) {
  1464. udelay(40);
  1465. break;
  1466. }
  1467. }
  1468. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  1469. !(bmsr & BMSR_LSTATUS) &&
  1470. tp->link_config.active_speed == SPEED_1000) {
  1471. err = tg3_phy_reset(tp);
  1472. if (!err)
  1473. err = tg3_init_5401phy_dsp(tp);
  1474. if (err)
  1475. return err;
  1476. }
  1477. }
  1478. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1479. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  1480. /* 5701 {A0,B0} CRC bug workaround */
  1481. tg3_writephy(tp, 0x15, 0x0a75);
  1482. tg3_writephy(tp, 0x1c, 0x8c68);
  1483. tg3_writephy(tp, 0x1c, 0x8d68);
  1484. tg3_writephy(tp, 0x1c, 0x8c68);
  1485. }
  1486. /* Clear pending interrupts... */
  1487. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1488. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1489. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  1490. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  1491. else
  1492. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  1493. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1494. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1495. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  1496. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1497. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  1498. else
  1499. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  1500. }
  1501. current_link_up = 0;
  1502. current_speed = SPEED_INVALID;
  1503. current_duplex = DUPLEX_INVALID;
  1504. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  1505. u32 val;
  1506. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  1507. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  1508. if (!(val & (1 << 10))) {
  1509. val |= (1 << 10);
  1510. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1511. goto relink;
  1512. }
  1513. }
  1514. bmsr = 0;
  1515. for (i = 0; i < 100; i++) {
  1516. tg3_readphy(tp, MII_BMSR, &bmsr);
  1517. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1518. (bmsr & BMSR_LSTATUS))
  1519. break;
  1520. udelay(40);
  1521. }
  1522. if (bmsr & BMSR_LSTATUS) {
  1523. u32 aux_stat, bmcr;
  1524. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  1525. for (i = 0; i < 2000; i++) {
  1526. udelay(10);
  1527. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  1528. aux_stat)
  1529. break;
  1530. }
  1531. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  1532. &current_speed,
  1533. &current_duplex);
  1534. bmcr = 0;
  1535. for (i = 0; i < 200; i++) {
  1536. tg3_readphy(tp, MII_BMCR, &bmcr);
  1537. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  1538. continue;
  1539. if (bmcr && bmcr != 0x7fff)
  1540. break;
  1541. udelay(10);
  1542. }
  1543. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  1544. if (bmcr & BMCR_ANENABLE) {
  1545. current_link_up = 1;
  1546. /* Force autoneg restart if we are exiting
  1547. * low power mode.
  1548. */
  1549. if (!tg3_copper_is_advertising_all(tp))
  1550. current_link_up = 0;
  1551. } else {
  1552. current_link_up = 0;
  1553. }
  1554. } else {
  1555. if (!(bmcr & BMCR_ANENABLE) &&
  1556. tp->link_config.speed == current_speed &&
  1557. tp->link_config.duplex == current_duplex) {
  1558. current_link_up = 1;
  1559. } else {
  1560. current_link_up = 0;
  1561. }
  1562. }
  1563. tp->link_config.active_speed = current_speed;
  1564. tp->link_config.active_duplex = current_duplex;
  1565. }
  1566. if (current_link_up == 1 &&
  1567. (tp->link_config.active_duplex == DUPLEX_FULL) &&
  1568. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  1569. u32 local_adv, remote_adv;
  1570. if (tg3_readphy(tp, MII_ADVERTISE, &local_adv))
  1571. local_adv = 0;
  1572. local_adv &= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1573. if (tg3_readphy(tp, MII_LPA, &remote_adv))
  1574. remote_adv = 0;
  1575. remote_adv &= (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1576. /* If we are not advertising full pause capability,
  1577. * something is wrong. Bring the link down and reconfigure.
  1578. */
  1579. if (local_adv != ADVERTISE_PAUSE_CAP) {
  1580. current_link_up = 0;
  1581. } else {
  1582. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1583. }
  1584. }
  1585. relink:
  1586. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  1587. u32 tmp;
  1588. tg3_phy_copper_begin(tp);
  1589. tg3_readphy(tp, MII_BMSR, &tmp);
  1590. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  1591. (tmp & BMSR_LSTATUS))
  1592. current_link_up = 1;
  1593. }
  1594. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  1595. if (current_link_up == 1) {
  1596. if (tp->link_config.active_speed == SPEED_100 ||
  1597. tp->link_config.active_speed == SPEED_10)
  1598. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  1599. else
  1600. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1601. } else
  1602. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1603. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  1604. if (tp->link_config.active_duplex == DUPLEX_HALF)
  1605. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  1606. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1607. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  1608. if ((tp->led_ctrl == LED_CTRL_MODE_PHY_2) ||
  1609. (current_link_up == 1 &&
  1610. tp->link_config.active_speed == SPEED_10))
  1611. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1612. } else {
  1613. if (current_link_up == 1)
  1614. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1615. }
  1616. /* ??? Without this setting Netgear GA302T PHY does not
  1617. * ??? send/receive packets...
  1618. */
  1619. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  1620. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  1621. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  1622. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1623. udelay(80);
  1624. }
  1625. tw32_f(MAC_MODE, tp->mac_mode);
  1626. udelay(40);
  1627. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  1628. /* Polled via timer. */
  1629. tw32_f(MAC_EVENT, 0);
  1630. } else {
  1631. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  1632. }
  1633. udelay(40);
  1634. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  1635. current_link_up == 1 &&
  1636. tp->link_config.active_speed == SPEED_1000 &&
  1637. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  1638. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  1639. udelay(120);
  1640. tw32_f(MAC_STATUS,
  1641. (MAC_STATUS_SYNC_CHANGED |
  1642. MAC_STATUS_CFG_CHANGED));
  1643. udelay(40);
  1644. tg3_write_mem(tp,
  1645. NIC_SRAM_FIRMWARE_MBOX,
  1646. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  1647. }
  1648. if (current_link_up != netif_carrier_ok(tp->dev)) {
  1649. if (current_link_up)
  1650. netif_carrier_on(tp->dev);
  1651. else
  1652. netif_carrier_off(tp->dev);
  1653. tg3_link_report(tp);
  1654. }
  1655. return 0;
  1656. }
  1657. struct tg3_fiber_aneginfo {
  1658. int state;
  1659. #define ANEG_STATE_UNKNOWN 0
  1660. #define ANEG_STATE_AN_ENABLE 1
  1661. #define ANEG_STATE_RESTART_INIT 2
  1662. #define ANEG_STATE_RESTART 3
  1663. #define ANEG_STATE_DISABLE_LINK_OK 4
  1664. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  1665. #define ANEG_STATE_ABILITY_DETECT 6
  1666. #define ANEG_STATE_ACK_DETECT_INIT 7
  1667. #define ANEG_STATE_ACK_DETECT 8
  1668. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  1669. #define ANEG_STATE_COMPLETE_ACK 10
  1670. #define ANEG_STATE_IDLE_DETECT_INIT 11
  1671. #define ANEG_STATE_IDLE_DETECT 12
  1672. #define ANEG_STATE_LINK_OK 13
  1673. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  1674. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  1675. u32 flags;
  1676. #define MR_AN_ENABLE 0x00000001
  1677. #define MR_RESTART_AN 0x00000002
  1678. #define MR_AN_COMPLETE 0x00000004
  1679. #define MR_PAGE_RX 0x00000008
  1680. #define MR_NP_LOADED 0x00000010
  1681. #define MR_TOGGLE_TX 0x00000020
  1682. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  1683. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  1684. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  1685. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  1686. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  1687. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  1688. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  1689. #define MR_TOGGLE_RX 0x00002000
  1690. #define MR_NP_RX 0x00004000
  1691. #define MR_LINK_OK 0x80000000
  1692. unsigned long link_time, cur_time;
  1693. u32 ability_match_cfg;
  1694. int ability_match_count;
  1695. char ability_match, idle_match, ack_match;
  1696. u32 txconfig, rxconfig;
  1697. #define ANEG_CFG_NP 0x00000080
  1698. #define ANEG_CFG_ACK 0x00000040
  1699. #define ANEG_CFG_RF2 0x00000020
  1700. #define ANEG_CFG_RF1 0x00000010
  1701. #define ANEG_CFG_PS2 0x00000001
  1702. #define ANEG_CFG_PS1 0x00008000
  1703. #define ANEG_CFG_HD 0x00004000
  1704. #define ANEG_CFG_FD 0x00002000
  1705. #define ANEG_CFG_INVAL 0x00001f06
  1706. };
  1707. #define ANEG_OK 0
  1708. #define ANEG_DONE 1
  1709. #define ANEG_TIMER_ENAB 2
  1710. #define ANEG_FAILED -1
  1711. #define ANEG_STATE_SETTLE_TIME 10000
  1712. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  1713. struct tg3_fiber_aneginfo *ap)
  1714. {
  1715. unsigned long delta;
  1716. u32 rx_cfg_reg;
  1717. int ret;
  1718. if (ap->state == ANEG_STATE_UNKNOWN) {
  1719. ap->rxconfig = 0;
  1720. ap->link_time = 0;
  1721. ap->cur_time = 0;
  1722. ap->ability_match_cfg = 0;
  1723. ap->ability_match_count = 0;
  1724. ap->ability_match = 0;
  1725. ap->idle_match = 0;
  1726. ap->ack_match = 0;
  1727. }
  1728. ap->cur_time++;
  1729. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  1730. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  1731. if (rx_cfg_reg != ap->ability_match_cfg) {
  1732. ap->ability_match_cfg = rx_cfg_reg;
  1733. ap->ability_match = 0;
  1734. ap->ability_match_count = 0;
  1735. } else {
  1736. if (++ap->ability_match_count > 1) {
  1737. ap->ability_match = 1;
  1738. ap->ability_match_cfg = rx_cfg_reg;
  1739. }
  1740. }
  1741. if (rx_cfg_reg & ANEG_CFG_ACK)
  1742. ap->ack_match = 1;
  1743. else
  1744. ap->ack_match = 0;
  1745. ap->idle_match = 0;
  1746. } else {
  1747. ap->idle_match = 1;
  1748. ap->ability_match_cfg = 0;
  1749. ap->ability_match_count = 0;
  1750. ap->ability_match = 0;
  1751. ap->ack_match = 0;
  1752. rx_cfg_reg = 0;
  1753. }
  1754. ap->rxconfig = rx_cfg_reg;
  1755. ret = ANEG_OK;
  1756. switch(ap->state) {
  1757. case ANEG_STATE_UNKNOWN:
  1758. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  1759. ap->state = ANEG_STATE_AN_ENABLE;
  1760. /* fallthru */
  1761. case ANEG_STATE_AN_ENABLE:
  1762. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  1763. if (ap->flags & MR_AN_ENABLE) {
  1764. ap->link_time = 0;
  1765. ap->cur_time = 0;
  1766. ap->ability_match_cfg = 0;
  1767. ap->ability_match_count = 0;
  1768. ap->ability_match = 0;
  1769. ap->idle_match = 0;
  1770. ap->ack_match = 0;
  1771. ap->state = ANEG_STATE_RESTART_INIT;
  1772. } else {
  1773. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  1774. }
  1775. break;
  1776. case ANEG_STATE_RESTART_INIT:
  1777. ap->link_time = ap->cur_time;
  1778. ap->flags &= ~(MR_NP_LOADED);
  1779. ap->txconfig = 0;
  1780. tw32(MAC_TX_AUTO_NEG, 0);
  1781. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1782. tw32_f(MAC_MODE, tp->mac_mode);
  1783. udelay(40);
  1784. ret = ANEG_TIMER_ENAB;
  1785. ap->state = ANEG_STATE_RESTART;
  1786. /* fallthru */
  1787. case ANEG_STATE_RESTART:
  1788. delta = ap->cur_time - ap->link_time;
  1789. if (delta > ANEG_STATE_SETTLE_TIME) {
  1790. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  1791. } else {
  1792. ret = ANEG_TIMER_ENAB;
  1793. }
  1794. break;
  1795. case ANEG_STATE_DISABLE_LINK_OK:
  1796. ret = ANEG_DONE;
  1797. break;
  1798. case ANEG_STATE_ABILITY_DETECT_INIT:
  1799. ap->flags &= ~(MR_TOGGLE_TX);
  1800. ap->txconfig = (ANEG_CFG_FD | ANEG_CFG_PS1);
  1801. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1802. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1803. tw32_f(MAC_MODE, tp->mac_mode);
  1804. udelay(40);
  1805. ap->state = ANEG_STATE_ABILITY_DETECT;
  1806. break;
  1807. case ANEG_STATE_ABILITY_DETECT:
  1808. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  1809. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  1810. }
  1811. break;
  1812. case ANEG_STATE_ACK_DETECT_INIT:
  1813. ap->txconfig |= ANEG_CFG_ACK;
  1814. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1815. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1816. tw32_f(MAC_MODE, tp->mac_mode);
  1817. udelay(40);
  1818. ap->state = ANEG_STATE_ACK_DETECT;
  1819. /* fallthru */
  1820. case ANEG_STATE_ACK_DETECT:
  1821. if (ap->ack_match != 0) {
  1822. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  1823. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  1824. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  1825. } else {
  1826. ap->state = ANEG_STATE_AN_ENABLE;
  1827. }
  1828. } else if (ap->ability_match != 0 &&
  1829. ap->rxconfig == 0) {
  1830. ap->state = ANEG_STATE_AN_ENABLE;
  1831. }
  1832. break;
  1833. case ANEG_STATE_COMPLETE_ACK_INIT:
  1834. if (ap->rxconfig & ANEG_CFG_INVAL) {
  1835. ret = ANEG_FAILED;
  1836. break;
  1837. }
  1838. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  1839. MR_LP_ADV_HALF_DUPLEX |
  1840. MR_LP_ADV_SYM_PAUSE |
  1841. MR_LP_ADV_ASYM_PAUSE |
  1842. MR_LP_ADV_REMOTE_FAULT1 |
  1843. MR_LP_ADV_REMOTE_FAULT2 |
  1844. MR_LP_ADV_NEXT_PAGE |
  1845. MR_TOGGLE_RX |
  1846. MR_NP_RX);
  1847. if (ap->rxconfig & ANEG_CFG_FD)
  1848. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  1849. if (ap->rxconfig & ANEG_CFG_HD)
  1850. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  1851. if (ap->rxconfig & ANEG_CFG_PS1)
  1852. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  1853. if (ap->rxconfig & ANEG_CFG_PS2)
  1854. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  1855. if (ap->rxconfig & ANEG_CFG_RF1)
  1856. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  1857. if (ap->rxconfig & ANEG_CFG_RF2)
  1858. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  1859. if (ap->rxconfig & ANEG_CFG_NP)
  1860. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  1861. ap->link_time = ap->cur_time;
  1862. ap->flags ^= (MR_TOGGLE_TX);
  1863. if (ap->rxconfig & 0x0008)
  1864. ap->flags |= MR_TOGGLE_RX;
  1865. if (ap->rxconfig & ANEG_CFG_NP)
  1866. ap->flags |= MR_NP_RX;
  1867. ap->flags |= MR_PAGE_RX;
  1868. ap->state = ANEG_STATE_COMPLETE_ACK;
  1869. ret = ANEG_TIMER_ENAB;
  1870. break;
  1871. case ANEG_STATE_COMPLETE_ACK:
  1872. if (ap->ability_match != 0 &&
  1873. ap->rxconfig == 0) {
  1874. ap->state = ANEG_STATE_AN_ENABLE;
  1875. break;
  1876. }
  1877. delta = ap->cur_time - ap->link_time;
  1878. if (delta > ANEG_STATE_SETTLE_TIME) {
  1879. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  1880. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1881. } else {
  1882. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  1883. !(ap->flags & MR_NP_RX)) {
  1884. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1885. } else {
  1886. ret = ANEG_FAILED;
  1887. }
  1888. }
  1889. }
  1890. break;
  1891. case ANEG_STATE_IDLE_DETECT_INIT:
  1892. ap->link_time = ap->cur_time;
  1893. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1894. tw32_f(MAC_MODE, tp->mac_mode);
  1895. udelay(40);
  1896. ap->state = ANEG_STATE_IDLE_DETECT;
  1897. ret = ANEG_TIMER_ENAB;
  1898. break;
  1899. case ANEG_STATE_IDLE_DETECT:
  1900. if (ap->ability_match != 0 &&
  1901. ap->rxconfig == 0) {
  1902. ap->state = ANEG_STATE_AN_ENABLE;
  1903. break;
  1904. }
  1905. delta = ap->cur_time - ap->link_time;
  1906. if (delta > ANEG_STATE_SETTLE_TIME) {
  1907. /* XXX another gem from the Broadcom driver :( */
  1908. ap->state = ANEG_STATE_LINK_OK;
  1909. }
  1910. break;
  1911. case ANEG_STATE_LINK_OK:
  1912. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  1913. ret = ANEG_DONE;
  1914. break;
  1915. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  1916. /* ??? unimplemented */
  1917. break;
  1918. case ANEG_STATE_NEXT_PAGE_WAIT:
  1919. /* ??? unimplemented */
  1920. break;
  1921. default:
  1922. ret = ANEG_FAILED;
  1923. break;
  1924. };
  1925. return ret;
  1926. }
  1927. static int fiber_autoneg(struct tg3 *tp, u32 *flags)
  1928. {
  1929. int res = 0;
  1930. struct tg3_fiber_aneginfo aninfo;
  1931. int status = ANEG_FAILED;
  1932. unsigned int tick;
  1933. u32 tmp;
  1934. tw32_f(MAC_TX_AUTO_NEG, 0);
  1935. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  1936. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  1937. udelay(40);
  1938. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  1939. udelay(40);
  1940. memset(&aninfo, 0, sizeof(aninfo));
  1941. aninfo.flags |= MR_AN_ENABLE;
  1942. aninfo.state = ANEG_STATE_UNKNOWN;
  1943. aninfo.cur_time = 0;
  1944. tick = 0;
  1945. while (++tick < 195000) {
  1946. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  1947. if (status == ANEG_DONE || status == ANEG_FAILED)
  1948. break;
  1949. udelay(1);
  1950. }
  1951. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1952. tw32_f(MAC_MODE, tp->mac_mode);
  1953. udelay(40);
  1954. *flags = aninfo.flags;
  1955. if (status == ANEG_DONE &&
  1956. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  1957. MR_LP_ADV_FULL_DUPLEX)))
  1958. res = 1;
  1959. return res;
  1960. }
  1961. static void tg3_init_bcm8002(struct tg3 *tp)
  1962. {
  1963. u32 mac_status = tr32(MAC_STATUS);
  1964. int i;
  1965. /* Reset when initting first time or we have a link. */
  1966. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  1967. !(mac_status & MAC_STATUS_PCS_SYNCED))
  1968. return;
  1969. /* Set PLL lock range. */
  1970. tg3_writephy(tp, 0x16, 0x8007);
  1971. /* SW reset */
  1972. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  1973. /* Wait for reset to complete. */
  1974. /* XXX schedule_timeout() ... */
  1975. for (i = 0; i < 500; i++)
  1976. udelay(10);
  1977. /* Config mode; select PMA/Ch 1 regs. */
  1978. tg3_writephy(tp, 0x10, 0x8411);
  1979. /* Enable auto-lock and comdet, select txclk for tx. */
  1980. tg3_writephy(tp, 0x11, 0x0a10);
  1981. tg3_writephy(tp, 0x18, 0x00a0);
  1982. tg3_writephy(tp, 0x16, 0x41ff);
  1983. /* Assert and deassert POR. */
  1984. tg3_writephy(tp, 0x13, 0x0400);
  1985. udelay(40);
  1986. tg3_writephy(tp, 0x13, 0x0000);
  1987. tg3_writephy(tp, 0x11, 0x0a50);
  1988. udelay(40);
  1989. tg3_writephy(tp, 0x11, 0x0a10);
  1990. /* Wait for signal to stabilize */
  1991. /* XXX schedule_timeout() ... */
  1992. for (i = 0; i < 15000; i++)
  1993. udelay(10);
  1994. /* Deselect the channel register so we can read the PHYID
  1995. * later.
  1996. */
  1997. tg3_writephy(tp, 0x10, 0x8011);
  1998. }
  1999. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2000. {
  2001. u32 sg_dig_ctrl, sg_dig_status;
  2002. u32 serdes_cfg, expected_sg_dig_ctrl;
  2003. int workaround, port_a;
  2004. int current_link_up;
  2005. serdes_cfg = 0;
  2006. expected_sg_dig_ctrl = 0;
  2007. workaround = 0;
  2008. port_a = 1;
  2009. current_link_up = 0;
  2010. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2011. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2012. workaround = 1;
  2013. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2014. port_a = 0;
  2015. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2016. /* preserve bits 20-23 for voltage regulator */
  2017. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2018. }
  2019. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2020. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2021. if (sg_dig_ctrl & (1 << 31)) {
  2022. if (workaround) {
  2023. u32 val = serdes_cfg;
  2024. if (port_a)
  2025. val |= 0xc010000;
  2026. else
  2027. val |= 0x4010000;
  2028. tw32_f(MAC_SERDES_CFG, val);
  2029. }
  2030. tw32_f(SG_DIG_CTRL, 0x01388400);
  2031. }
  2032. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2033. tg3_setup_flow_control(tp, 0, 0);
  2034. current_link_up = 1;
  2035. }
  2036. goto out;
  2037. }
  2038. /* Want auto-negotiation. */
  2039. expected_sg_dig_ctrl = 0x81388400;
  2040. /* Pause capability */
  2041. expected_sg_dig_ctrl |= (1 << 11);
  2042. /* Asymettric pause */
  2043. expected_sg_dig_ctrl |= (1 << 12);
  2044. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2045. if (workaround)
  2046. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2047. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | (1 << 30));
  2048. udelay(5);
  2049. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2050. tp->tg3_flags2 |= TG3_FLG2_PHY_JUST_INITTED;
  2051. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2052. MAC_STATUS_SIGNAL_DET)) {
  2053. int i;
  2054. /* Giver time to negotiate (~200ms) */
  2055. for (i = 0; i < 40000; i++) {
  2056. sg_dig_status = tr32(SG_DIG_STATUS);
  2057. if (sg_dig_status & (0x3))
  2058. break;
  2059. udelay(5);
  2060. }
  2061. mac_status = tr32(MAC_STATUS);
  2062. if ((sg_dig_status & (1 << 1)) &&
  2063. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2064. u32 local_adv, remote_adv;
  2065. local_adv = ADVERTISE_PAUSE_CAP;
  2066. remote_adv = 0;
  2067. if (sg_dig_status & (1 << 19))
  2068. remote_adv |= LPA_PAUSE_CAP;
  2069. if (sg_dig_status & (1 << 20))
  2070. remote_adv |= LPA_PAUSE_ASYM;
  2071. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2072. current_link_up = 1;
  2073. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  2074. } else if (!(sg_dig_status & (1 << 1))) {
  2075. if (tp->tg3_flags2 & TG3_FLG2_PHY_JUST_INITTED)
  2076. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  2077. else {
  2078. if (workaround) {
  2079. u32 val = serdes_cfg;
  2080. if (port_a)
  2081. val |= 0xc010000;
  2082. else
  2083. val |= 0x4010000;
  2084. tw32_f(MAC_SERDES_CFG, val);
  2085. }
  2086. tw32_f(SG_DIG_CTRL, 0x01388400);
  2087. udelay(40);
  2088. /* Link parallel detection - link is up */
  2089. /* only if we have PCS_SYNC and not */
  2090. /* receiving config code words */
  2091. mac_status = tr32(MAC_STATUS);
  2092. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2093. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2094. tg3_setup_flow_control(tp, 0, 0);
  2095. current_link_up = 1;
  2096. }
  2097. }
  2098. }
  2099. }
  2100. out:
  2101. return current_link_up;
  2102. }
  2103. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2104. {
  2105. int current_link_up = 0;
  2106. if (!(mac_status & MAC_STATUS_PCS_SYNCED)) {
  2107. tp->tg3_flags &= ~TG3_FLAG_GOT_SERDES_FLOWCTL;
  2108. goto out;
  2109. }
  2110. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2111. u32 flags;
  2112. int i;
  2113. if (fiber_autoneg(tp, &flags)) {
  2114. u32 local_adv, remote_adv;
  2115. local_adv = ADVERTISE_PAUSE_CAP;
  2116. remote_adv = 0;
  2117. if (flags & MR_LP_ADV_SYM_PAUSE)
  2118. remote_adv |= LPA_PAUSE_CAP;
  2119. if (flags & MR_LP_ADV_ASYM_PAUSE)
  2120. remote_adv |= LPA_PAUSE_ASYM;
  2121. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2122. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  2123. current_link_up = 1;
  2124. }
  2125. for (i = 0; i < 30; i++) {
  2126. udelay(20);
  2127. tw32_f(MAC_STATUS,
  2128. (MAC_STATUS_SYNC_CHANGED |
  2129. MAC_STATUS_CFG_CHANGED));
  2130. udelay(40);
  2131. if ((tr32(MAC_STATUS) &
  2132. (MAC_STATUS_SYNC_CHANGED |
  2133. MAC_STATUS_CFG_CHANGED)) == 0)
  2134. break;
  2135. }
  2136. mac_status = tr32(MAC_STATUS);
  2137. if (current_link_up == 0 &&
  2138. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2139. !(mac_status & MAC_STATUS_RCVD_CFG))
  2140. current_link_up = 1;
  2141. } else {
  2142. /* Forcing 1000FD link up. */
  2143. current_link_up = 1;
  2144. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  2145. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2146. udelay(40);
  2147. }
  2148. out:
  2149. return current_link_up;
  2150. }
  2151. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2152. {
  2153. u32 orig_pause_cfg;
  2154. u16 orig_active_speed;
  2155. u8 orig_active_duplex;
  2156. u32 mac_status;
  2157. int current_link_up;
  2158. int i;
  2159. orig_pause_cfg =
  2160. (tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2161. TG3_FLAG_TX_PAUSE));
  2162. orig_active_speed = tp->link_config.active_speed;
  2163. orig_active_duplex = tp->link_config.active_duplex;
  2164. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2165. netif_carrier_ok(tp->dev) &&
  2166. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2167. mac_status = tr32(MAC_STATUS);
  2168. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2169. MAC_STATUS_SIGNAL_DET |
  2170. MAC_STATUS_CFG_CHANGED |
  2171. MAC_STATUS_RCVD_CFG);
  2172. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2173. MAC_STATUS_SIGNAL_DET)) {
  2174. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2175. MAC_STATUS_CFG_CHANGED));
  2176. return 0;
  2177. }
  2178. }
  2179. tw32_f(MAC_TX_AUTO_NEG, 0);
  2180. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2181. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2182. tw32_f(MAC_MODE, tp->mac_mode);
  2183. udelay(40);
  2184. if (tp->phy_id == PHY_ID_BCM8002)
  2185. tg3_init_bcm8002(tp);
  2186. /* Enable link change event even when serdes polling. */
  2187. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2188. udelay(40);
  2189. current_link_up = 0;
  2190. mac_status = tr32(MAC_STATUS);
  2191. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2192. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2193. else
  2194. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2195. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2196. tw32_f(MAC_MODE, tp->mac_mode);
  2197. udelay(40);
  2198. tp->hw_status->status =
  2199. (SD_STATUS_UPDATED |
  2200. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2201. for (i = 0; i < 100; i++) {
  2202. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2203. MAC_STATUS_CFG_CHANGED));
  2204. udelay(5);
  2205. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2206. MAC_STATUS_CFG_CHANGED)) == 0)
  2207. break;
  2208. }
  2209. mac_status = tr32(MAC_STATUS);
  2210. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2211. current_link_up = 0;
  2212. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2213. tw32_f(MAC_MODE, (tp->mac_mode |
  2214. MAC_MODE_SEND_CONFIGS));
  2215. udelay(1);
  2216. tw32_f(MAC_MODE, tp->mac_mode);
  2217. }
  2218. }
  2219. if (current_link_up == 1) {
  2220. tp->link_config.active_speed = SPEED_1000;
  2221. tp->link_config.active_duplex = DUPLEX_FULL;
  2222. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2223. LED_CTRL_LNKLED_OVERRIDE |
  2224. LED_CTRL_1000MBPS_ON));
  2225. } else {
  2226. tp->link_config.active_speed = SPEED_INVALID;
  2227. tp->link_config.active_duplex = DUPLEX_INVALID;
  2228. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2229. LED_CTRL_LNKLED_OVERRIDE |
  2230. LED_CTRL_TRAFFIC_OVERRIDE));
  2231. }
  2232. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2233. if (current_link_up)
  2234. netif_carrier_on(tp->dev);
  2235. else
  2236. netif_carrier_off(tp->dev);
  2237. tg3_link_report(tp);
  2238. } else {
  2239. u32 now_pause_cfg =
  2240. tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2241. TG3_FLAG_TX_PAUSE);
  2242. if (orig_pause_cfg != now_pause_cfg ||
  2243. orig_active_speed != tp->link_config.active_speed ||
  2244. orig_active_duplex != tp->link_config.active_duplex)
  2245. tg3_link_report(tp);
  2246. }
  2247. return 0;
  2248. }
  2249. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  2250. {
  2251. int current_link_up, err = 0;
  2252. u32 bmsr, bmcr;
  2253. u16 current_speed;
  2254. u8 current_duplex;
  2255. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2256. tw32_f(MAC_MODE, tp->mac_mode);
  2257. udelay(40);
  2258. tw32(MAC_EVENT, 0);
  2259. tw32_f(MAC_STATUS,
  2260. (MAC_STATUS_SYNC_CHANGED |
  2261. MAC_STATUS_CFG_CHANGED |
  2262. MAC_STATUS_MI_COMPLETION |
  2263. MAC_STATUS_LNKSTATE_CHANGED));
  2264. udelay(40);
  2265. if (force_reset)
  2266. tg3_phy_reset(tp);
  2267. current_link_up = 0;
  2268. current_speed = SPEED_INVALID;
  2269. current_duplex = DUPLEX_INVALID;
  2270. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2271. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2272. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  2273. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  2274. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2275. /* do nothing, just check for link up at the end */
  2276. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2277. u32 adv, new_adv;
  2278. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2279. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  2280. ADVERTISE_1000XPAUSE |
  2281. ADVERTISE_1000XPSE_ASYM |
  2282. ADVERTISE_SLCT);
  2283. /* Always advertise symmetric PAUSE just like copper */
  2284. new_adv |= ADVERTISE_1000XPAUSE;
  2285. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2286. new_adv |= ADVERTISE_1000XHALF;
  2287. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2288. new_adv |= ADVERTISE_1000XFULL;
  2289. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  2290. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2291. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  2292. tg3_writephy(tp, MII_BMCR, bmcr);
  2293. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2294. tp->tg3_flags2 |= TG3_FLG2_PHY_JUST_INITTED;
  2295. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2296. return err;
  2297. }
  2298. } else {
  2299. u32 new_bmcr;
  2300. bmcr &= ~BMCR_SPEED1000;
  2301. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  2302. if (tp->link_config.duplex == DUPLEX_FULL)
  2303. new_bmcr |= BMCR_FULLDPLX;
  2304. if (new_bmcr != bmcr) {
  2305. /* BMCR_SPEED1000 is a reserved bit that needs
  2306. * to be set on write.
  2307. */
  2308. new_bmcr |= BMCR_SPEED1000;
  2309. /* Force a linkdown */
  2310. if (netif_carrier_ok(tp->dev)) {
  2311. u32 adv;
  2312. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2313. adv &= ~(ADVERTISE_1000XFULL |
  2314. ADVERTISE_1000XHALF |
  2315. ADVERTISE_SLCT);
  2316. tg3_writephy(tp, MII_ADVERTISE, adv);
  2317. tg3_writephy(tp, MII_BMCR, bmcr |
  2318. BMCR_ANRESTART |
  2319. BMCR_ANENABLE);
  2320. udelay(10);
  2321. netif_carrier_off(tp->dev);
  2322. }
  2323. tg3_writephy(tp, MII_BMCR, new_bmcr);
  2324. bmcr = new_bmcr;
  2325. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2326. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2327. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2328. }
  2329. }
  2330. if (bmsr & BMSR_LSTATUS) {
  2331. current_speed = SPEED_1000;
  2332. current_link_up = 1;
  2333. if (bmcr & BMCR_FULLDPLX)
  2334. current_duplex = DUPLEX_FULL;
  2335. else
  2336. current_duplex = DUPLEX_HALF;
  2337. if (bmcr & BMCR_ANENABLE) {
  2338. u32 local_adv, remote_adv, common;
  2339. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  2340. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  2341. common = local_adv & remote_adv;
  2342. if (common & (ADVERTISE_1000XHALF |
  2343. ADVERTISE_1000XFULL)) {
  2344. if (common & ADVERTISE_1000XFULL)
  2345. current_duplex = DUPLEX_FULL;
  2346. else
  2347. current_duplex = DUPLEX_HALF;
  2348. tg3_setup_flow_control(tp, local_adv,
  2349. remote_adv);
  2350. }
  2351. else
  2352. current_link_up = 0;
  2353. }
  2354. }
  2355. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2356. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2357. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2358. tw32_f(MAC_MODE, tp->mac_mode);
  2359. udelay(40);
  2360. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2361. tp->link_config.active_speed = current_speed;
  2362. tp->link_config.active_duplex = current_duplex;
  2363. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2364. if (current_link_up)
  2365. netif_carrier_on(tp->dev);
  2366. else {
  2367. netif_carrier_off(tp->dev);
  2368. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2369. }
  2370. tg3_link_report(tp);
  2371. }
  2372. return err;
  2373. }
  2374. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  2375. {
  2376. if (tp->tg3_flags2 & TG3_FLG2_PHY_JUST_INITTED) {
  2377. /* Give autoneg time to complete. */
  2378. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  2379. return;
  2380. }
  2381. if (!netif_carrier_ok(tp->dev) &&
  2382. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  2383. u32 bmcr;
  2384. tg3_readphy(tp, MII_BMCR, &bmcr);
  2385. if (bmcr & BMCR_ANENABLE) {
  2386. u32 phy1, phy2;
  2387. /* Select shadow register 0x1f */
  2388. tg3_writephy(tp, 0x1c, 0x7c00);
  2389. tg3_readphy(tp, 0x1c, &phy1);
  2390. /* Select expansion interrupt status register */
  2391. tg3_writephy(tp, 0x17, 0x0f01);
  2392. tg3_readphy(tp, 0x15, &phy2);
  2393. tg3_readphy(tp, 0x15, &phy2);
  2394. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  2395. /* We have signal detect and not receiving
  2396. * config code words, link is up by parallel
  2397. * detection.
  2398. */
  2399. bmcr &= ~BMCR_ANENABLE;
  2400. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  2401. tg3_writephy(tp, MII_BMCR, bmcr);
  2402. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  2403. }
  2404. }
  2405. }
  2406. else if (netif_carrier_ok(tp->dev) &&
  2407. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  2408. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2409. u32 phy2;
  2410. /* Select expansion interrupt status register */
  2411. tg3_writephy(tp, 0x17, 0x0f01);
  2412. tg3_readphy(tp, 0x15, &phy2);
  2413. if (phy2 & 0x20) {
  2414. u32 bmcr;
  2415. /* Config code words received, turn on autoneg. */
  2416. tg3_readphy(tp, MII_BMCR, &bmcr);
  2417. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  2418. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2419. }
  2420. }
  2421. }
  2422. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  2423. {
  2424. int err;
  2425. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  2426. err = tg3_setup_fiber_phy(tp, force_reset);
  2427. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  2428. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  2429. } else {
  2430. err = tg3_setup_copper_phy(tp, force_reset);
  2431. }
  2432. if (tp->link_config.active_speed == SPEED_1000 &&
  2433. tp->link_config.active_duplex == DUPLEX_HALF)
  2434. tw32(MAC_TX_LENGTHS,
  2435. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2436. (6 << TX_LENGTHS_IPG_SHIFT) |
  2437. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2438. else
  2439. tw32(MAC_TX_LENGTHS,
  2440. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2441. (6 << TX_LENGTHS_IPG_SHIFT) |
  2442. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2443. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2444. if (netif_carrier_ok(tp->dev)) {
  2445. tw32(HOSTCC_STAT_COAL_TICKS,
  2446. tp->coal.stats_block_coalesce_usecs);
  2447. } else {
  2448. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  2449. }
  2450. }
  2451. return err;
  2452. }
  2453. /* Tigon3 never reports partial packet sends. So we do not
  2454. * need special logic to handle SKBs that have not had all
  2455. * of their frags sent yet, like SunGEM does.
  2456. */
  2457. static void tg3_tx(struct tg3 *tp)
  2458. {
  2459. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  2460. u32 sw_idx = tp->tx_cons;
  2461. while (sw_idx != hw_idx) {
  2462. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  2463. struct sk_buff *skb = ri->skb;
  2464. int i;
  2465. if (unlikely(skb == NULL))
  2466. BUG();
  2467. pci_unmap_single(tp->pdev,
  2468. pci_unmap_addr(ri, mapping),
  2469. skb_headlen(skb),
  2470. PCI_DMA_TODEVICE);
  2471. ri->skb = NULL;
  2472. sw_idx = NEXT_TX(sw_idx);
  2473. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2474. if (unlikely(sw_idx == hw_idx))
  2475. BUG();
  2476. ri = &tp->tx_buffers[sw_idx];
  2477. if (unlikely(ri->skb != NULL))
  2478. BUG();
  2479. pci_unmap_page(tp->pdev,
  2480. pci_unmap_addr(ri, mapping),
  2481. skb_shinfo(skb)->frags[i].size,
  2482. PCI_DMA_TODEVICE);
  2483. sw_idx = NEXT_TX(sw_idx);
  2484. }
  2485. dev_kfree_skb(skb);
  2486. }
  2487. tp->tx_cons = sw_idx;
  2488. if (unlikely(netif_queue_stopped(tp->dev))) {
  2489. spin_lock(&tp->tx_lock);
  2490. if (netif_queue_stopped(tp->dev) &&
  2491. (TX_BUFFS_AVAIL(tp) > TG3_TX_WAKEUP_THRESH))
  2492. netif_wake_queue(tp->dev);
  2493. spin_unlock(&tp->tx_lock);
  2494. }
  2495. }
  2496. /* Returns size of skb allocated or < 0 on error.
  2497. *
  2498. * We only need to fill in the address because the other members
  2499. * of the RX descriptor are invariant, see tg3_init_rings.
  2500. *
  2501. * Note the purposeful assymetry of cpu vs. chip accesses. For
  2502. * posting buffers we only dirty the first cache line of the RX
  2503. * descriptor (containing the address). Whereas for the RX status
  2504. * buffers the cpu only reads the last cacheline of the RX descriptor
  2505. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  2506. */
  2507. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  2508. int src_idx, u32 dest_idx_unmasked)
  2509. {
  2510. struct tg3_rx_buffer_desc *desc;
  2511. struct ring_info *map, *src_map;
  2512. struct sk_buff *skb;
  2513. dma_addr_t mapping;
  2514. int skb_size, dest_idx;
  2515. src_map = NULL;
  2516. switch (opaque_key) {
  2517. case RXD_OPAQUE_RING_STD:
  2518. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2519. desc = &tp->rx_std[dest_idx];
  2520. map = &tp->rx_std_buffers[dest_idx];
  2521. if (src_idx >= 0)
  2522. src_map = &tp->rx_std_buffers[src_idx];
  2523. skb_size = tp->rx_pkt_buf_sz;
  2524. break;
  2525. case RXD_OPAQUE_RING_JUMBO:
  2526. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2527. desc = &tp->rx_jumbo[dest_idx];
  2528. map = &tp->rx_jumbo_buffers[dest_idx];
  2529. if (src_idx >= 0)
  2530. src_map = &tp->rx_jumbo_buffers[src_idx];
  2531. skb_size = RX_JUMBO_PKT_BUF_SZ;
  2532. break;
  2533. default:
  2534. return -EINVAL;
  2535. };
  2536. /* Do not overwrite any of the map or rp information
  2537. * until we are sure we can commit to a new buffer.
  2538. *
  2539. * Callers depend upon this behavior and assume that
  2540. * we leave everything unchanged if we fail.
  2541. */
  2542. skb = dev_alloc_skb(skb_size);
  2543. if (skb == NULL)
  2544. return -ENOMEM;
  2545. skb->dev = tp->dev;
  2546. skb_reserve(skb, tp->rx_offset);
  2547. mapping = pci_map_single(tp->pdev, skb->data,
  2548. skb_size - tp->rx_offset,
  2549. PCI_DMA_FROMDEVICE);
  2550. map->skb = skb;
  2551. pci_unmap_addr_set(map, mapping, mapping);
  2552. if (src_map != NULL)
  2553. src_map->skb = NULL;
  2554. desc->addr_hi = ((u64)mapping >> 32);
  2555. desc->addr_lo = ((u64)mapping & 0xffffffff);
  2556. return skb_size;
  2557. }
  2558. /* We only need to move over in the address because the other
  2559. * members of the RX descriptor are invariant. See notes above
  2560. * tg3_alloc_rx_skb for full details.
  2561. */
  2562. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  2563. int src_idx, u32 dest_idx_unmasked)
  2564. {
  2565. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  2566. struct ring_info *src_map, *dest_map;
  2567. int dest_idx;
  2568. switch (opaque_key) {
  2569. case RXD_OPAQUE_RING_STD:
  2570. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2571. dest_desc = &tp->rx_std[dest_idx];
  2572. dest_map = &tp->rx_std_buffers[dest_idx];
  2573. src_desc = &tp->rx_std[src_idx];
  2574. src_map = &tp->rx_std_buffers[src_idx];
  2575. break;
  2576. case RXD_OPAQUE_RING_JUMBO:
  2577. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2578. dest_desc = &tp->rx_jumbo[dest_idx];
  2579. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  2580. src_desc = &tp->rx_jumbo[src_idx];
  2581. src_map = &tp->rx_jumbo_buffers[src_idx];
  2582. break;
  2583. default:
  2584. return;
  2585. };
  2586. dest_map->skb = src_map->skb;
  2587. pci_unmap_addr_set(dest_map, mapping,
  2588. pci_unmap_addr(src_map, mapping));
  2589. dest_desc->addr_hi = src_desc->addr_hi;
  2590. dest_desc->addr_lo = src_desc->addr_lo;
  2591. src_map->skb = NULL;
  2592. }
  2593. #if TG3_VLAN_TAG_USED
  2594. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  2595. {
  2596. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  2597. }
  2598. #endif
  2599. /* The RX ring scheme is composed of multiple rings which post fresh
  2600. * buffers to the chip, and one special ring the chip uses to report
  2601. * status back to the host.
  2602. *
  2603. * The special ring reports the status of received packets to the
  2604. * host. The chip does not write into the original descriptor the
  2605. * RX buffer was obtained from. The chip simply takes the original
  2606. * descriptor as provided by the host, updates the status and length
  2607. * field, then writes this into the next status ring entry.
  2608. *
  2609. * Each ring the host uses to post buffers to the chip is described
  2610. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  2611. * it is first placed into the on-chip ram. When the packet's length
  2612. * is known, it walks down the TG3_BDINFO entries to select the ring.
  2613. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  2614. * which is within the range of the new packet's length is chosen.
  2615. *
  2616. * The "separate ring for rx status" scheme may sound queer, but it makes
  2617. * sense from a cache coherency perspective. If only the host writes
  2618. * to the buffer post rings, and only the chip writes to the rx status
  2619. * rings, then cache lines never move beyond shared-modified state.
  2620. * If both the host and chip were to write into the same ring, cache line
  2621. * eviction could occur since both entities want it in an exclusive state.
  2622. */
  2623. static int tg3_rx(struct tg3 *tp, int budget)
  2624. {
  2625. u32 work_mask;
  2626. u32 sw_idx = tp->rx_rcb_ptr;
  2627. u16 hw_idx;
  2628. int received;
  2629. hw_idx = tp->hw_status->idx[0].rx_producer;
  2630. /*
  2631. * We need to order the read of hw_idx and the read of
  2632. * the opaque cookie.
  2633. */
  2634. rmb();
  2635. work_mask = 0;
  2636. received = 0;
  2637. while (sw_idx != hw_idx && budget > 0) {
  2638. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  2639. unsigned int len;
  2640. struct sk_buff *skb;
  2641. dma_addr_t dma_addr;
  2642. u32 opaque_key, desc_idx, *post_ptr;
  2643. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  2644. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  2645. if (opaque_key == RXD_OPAQUE_RING_STD) {
  2646. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  2647. mapping);
  2648. skb = tp->rx_std_buffers[desc_idx].skb;
  2649. post_ptr = &tp->rx_std_ptr;
  2650. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  2651. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  2652. mapping);
  2653. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  2654. post_ptr = &tp->rx_jumbo_ptr;
  2655. }
  2656. else {
  2657. goto next_pkt_nopost;
  2658. }
  2659. work_mask |= opaque_key;
  2660. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  2661. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  2662. drop_it:
  2663. tg3_recycle_rx(tp, opaque_key,
  2664. desc_idx, *post_ptr);
  2665. drop_it_no_recycle:
  2666. /* Other statistics kept track of by card. */
  2667. tp->net_stats.rx_dropped++;
  2668. goto next_pkt;
  2669. }
  2670. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  2671. if (len > RX_COPY_THRESHOLD
  2672. && tp->rx_offset == 2
  2673. /* rx_offset != 2 iff this is a 5701 card running
  2674. * in PCI-X mode [see tg3_get_invariants()] */
  2675. ) {
  2676. int skb_size;
  2677. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  2678. desc_idx, *post_ptr);
  2679. if (skb_size < 0)
  2680. goto drop_it;
  2681. pci_unmap_single(tp->pdev, dma_addr,
  2682. skb_size - tp->rx_offset,
  2683. PCI_DMA_FROMDEVICE);
  2684. skb_put(skb, len);
  2685. } else {
  2686. struct sk_buff *copy_skb;
  2687. tg3_recycle_rx(tp, opaque_key,
  2688. desc_idx, *post_ptr);
  2689. copy_skb = dev_alloc_skb(len + 2);
  2690. if (copy_skb == NULL)
  2691. goto drop_it_no_recycle;
  2692. copy_skb->dev = tp->dev;
  2693. skb_reserve(copy_skb, 2);
  2694. skb_put(copy_skb, len);
  2695. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2696. memcpy(copy_skb->data, skb->data, len);
  2697. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2698. /* We'll reuse the original ring buffer. */
  2699. skb = copy_skb;
  2700. }
  2701. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  2702. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  2703. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  2704. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  2705. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2706. else
  2707. skb->ip_summed = CHECKSUM_NONE;
  2708. skb->protocol = eth_type_trans(skb, tp->dev);
  2709. #if TG3_VLAN_TAG_USED
  2710. if (tp->vlgrp != NULL &&
  2711. desc->type_flags & RXD_FLAG_VLAN) {
  2712. tg3_vlan_rx(tp, skb,
  2713. desc->err_vlan & RXD_VLAN_MASK);
  2714. } else
  2715. #endif
  2716. netif_receive_skb(skb);
  2717. tp->dev->last_rx = jiffies;
  2718. received++;
  2719. budget--;
  2720. next_pkt:
  2721. (*post_ptr)++;
  2722. next_pkt_nopost:
  2723. sw_idx++;
  2724. sw_idx %= TG3_RX_RCB_RING_SIZE(tp);
  2725. /* Refresh hw_idx to see if there is new work */
  2726. if (sw_idx == hw_idx) {
  2727. hw_idx = tp->hw_status->idx[0].rx_producer;
  2728. rmb();
  2729. }
  2730. }
  2731. /* ACK the status ring. */
  2732. tp->rx_rcb_ptr = sw_idx;
  2733. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  2734. /* Refill RX ring(s). */
  2735. if (work_mask & RXD_OPAQUE_RING_STD) {
  2736. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  2737. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  2738. sw_idx);
  2739. }
  2740. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  2741. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  2742. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  2743. sw_idx);
  2744. }
  2745. mmiowb();
  2746. return received;
  2747. }
  2748. static int tg3_poll(struct net_device *netdev, int *budget)
  2749. {
  2750. struct tg3 *tp = netdev_priv(netdev);
  2751. struct tg3_hw_status *sblk = tp->hw_status;
  2752. int done;
  2753. /* handle link change and other phy events */
  2754. if (!(tp->tg3_flags &
  2755. (TG3_FLAG_USE_LINKCHG_REG |
  2756. TG3_FLAG_POLL_SERDES))) {
  2757. if (sblk->status & SD_STATUS_LINK_CHG) {
  2758. sblk->status = SD_STATUS_UPDATED |
  2759. (sblk->status & ~SD_STATUS_LINK_CHG);
  2760. spin_lock(&tp->lock);
  2761. tg3_setup_phy(tp, 0);
  2762. spin_unlock(&tp->lock);
  2763. }
  2764. }
  2765. /* run TX completion thread */
  2766. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  2767. tg3_tx(tp);
  2768. }
  2769. /* run RX thread, within the bounds set by NAPI.
  2770. * All RX "locking" is done by ensuring outside
  2771. * code synchronizes with dev->poll()
  2772. */
  2773. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr) {
  2774. int orig_budget = *budget;
  2775. int work_done;
  2776. if (orig_budget > netdev->quota)
  2777. orig_budget = netdev->quota;
  2778. work_done = tg3_rx(tp, orig_budget);
  2779. *budget -= work_done;
  2780. netdev->quota -= work_done;
  2781. }
  2782. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  2783. tp->last_tag = sblk->status_tag;
  2784. rmb();
  2785. } else
  2786. sblk->status &= ~SD_STATUS_UPDATED;
  2787. /* if no more work, tell net stack and NIC we're done */
  2788. done = !tg3_has_work(tp);
  2789. if (done) {
  2790. netif_rx_complete(netdev);
  2791. tg3_restart_ints(tp);
  2792. }
  2793. return (done ? 0 : 1);
  2794. }
  2795. static void tg3_irq_quiesce(struct tg3 *tp)
  2796. {
  2797. BUG_ON(tp->irq_sync);
  2798. tp->irq_sync = 1;
  2799. smp_mb();
  2800. synchronize_irq(tp->pdev->irq);
  2801. }
  2802. static inline int tg3_irq_sync(struct tg3 *tp)
  2803. {
  2804. return tp->irq_sync;
  2805. }
  2806. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  2807. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  2808. * with as well. Most of the time, this is not necessary except when
  2809. * shutting down the device.
  2810. */
  2811. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  2812. {
  2813. if (irq_sync)
  2814. tg3_irq_quiesce(tp);
  2815. spin_lock_bh(&tp->lock);
  2816. spin_lock(&tp->tx_lock);
  2817. }
  2818. static inline void tg3_full_unlock(struct tg3 *tp)
  2819. {
  2820. spin_unlock(&tp->tx_lock);
  2821. spin_unlock_bh(&tp->lock);
  2822. }
  2823. /* MSI ISR - No need to check for interrupt sharing and no need to
  2824. * flush status block and interrupt mailbox. PCI ordering rules
  2825. * guarantee that MSI will arrive after the status block.
  2826. */
  2827. static irqreturn_t tg3_msi(int irq, void *dev_id, struct pt_regs *regs)
  2828. {
  2829. struct net_device *dev = dev_id;
  2830. struct tg3 *tp = netdev_priv(dev);
  2831. prefetch(tp->hw_status);
  2832. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2833. /*
  2834. * Writing any value to intr-mbox-0 clears PCI INTA# and
  2835. * chip-internal interrupt pending events.
  2836. * Writing non-zero to intr-mbox-0 additional tells the
  2837. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2838. * event coalescing.
  2839. */
  2840. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  2841. if (likely(!tg3_irq_sync(tp)))
  2842. netif_rx_schedule(dev); /* schedule NAPI poll */
  2843. return IRQ_RETVAL(1);
  2844. }
  2845. static irqreturn_t tg3_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  2846. {
  2847. struct net_device *dev = dev_id;
  2848. struct tg3 *tp = netdev_priv(dev);
  2849. struct tg3_hw_status *sblk = tp->hw_status;
  2850. unsigned int handled = 1;
  2851. /* In INTx mode, it is possible for the interrupt to arrive at
  2852. * the CPU before the status block posted prior to the interrupt.
  2853. * Reading the PCI State register will confirm whether the
  2854. * interrupt is ours and will flush the status block.
  2855. */
  2856. if ((sblk->status & SD_STATUS_UPDATED) ||
  2857. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2858. /*
  2859. * Writing any value to intr-mbox-0 clears PCI INTA# and
  2860. * chip-internal interrupt pending events.
  2861. * Writing non-zero to intr-mbox-0 additional tells the
  2862. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2863. * event coalescing.
  2864. */
  2865. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2866. 0x00000001);
  2867. if (tg3_irq_sync(tp))
  2868. goto out;
  2869. sblk->status &= ~SD_STATUS_UPDATED;
  2870. if (likely(tg3_has_work(tp))) {
  2871. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2872. netif_rx_schedule(dev); /* schedule NAPI poll */
  2873. } else {
  2874. /* No work, shared interrupt perhaps? re-enable
  2875. * interrupts, and flush that PCI write
  2876. */
  2877. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2878. 0x00000000);
  2879. }
  2880. } else { /* shared interrupt */
  2881. handled = 0;
  2882. }
  2883. out:
  2884. return IRQ_RETVAL(handled);
  2885. }
  2886. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id, struct pt_regs *regs)
  2887. {
  2888. struct net_device *dev = dev_id;
  2889. struct tg3 *tp = netdev_priv(dev);
  2890. struct tg3_hw_status *sblk = tp->hw_status;
  2891. unsigned int handled = 1;
  2892. /* In INTx mode, it is possible for the interrupt to arrive at
  2893. * the CPU before the status block posted prior to the interrupt.
  2894. * Reading the PCI State register will confirm whether the
  2895. * interrupt is ours and will flush the status block.
  2896. */
  2897. if ((sblk->status_tag != tp->last_tag) ||
  2898. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2899. /*
  2900. * writing any value to intr-mbox-0 clears PCI INTA# and
  2901. * chip-internal interrupt pending events.
  2902. * writing non-zero to intr-mbox-0 additional tells the
  2903. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2904. * event coalescing.
  2905. */
  2906. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2907. 0x00000001);
  2908. if (tg3_irq_sync(tp))
  2909. goto out;
  2910. if (netif_rx_schedule_prep(dev)) {
  2911. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2912. /* Update last_tag to mark that this status has been
  2913. * seen. Because interrupt may be shared, we may be
  2914. * racing with tg3_poll(), so only update last_tag
  2915. * if tg3_poll() is not scheduled.
  2916. */
  2917. tp->last_tag = sblk->status_tag;
  2918. __netif_rx_schedule(dev);
  2919. }
  2920. } else { /* shared interrupt */
  2921. handled = 0;
  2922. }
  2923. out:
  2924. return IRQ_RETVAL(handled);
  2925. }
  2926. /* ISR for interrupt test */
  2927. static irqreturn_t tg3_test_isr(int irq, void *dev_id,
  2928. struct pt_regs *regs)
  2929. {
  2930. struct net_device *dev = dev_id;
  2931. struct tg3 *tp = netdev_priv(dev);
  2932. struct tg3_hw_status *sblk = tp->hw_status;
  2933. if ((sblk->status & SD_STATUS_UPDATED) ||
  2934. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2935. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2936. 0x00000001);
  2937. return IRQ_RETVAL(1);
  2938. }
  2939. return IRQ_RETVAL(0);
  2940. }
  2941. static int tg3_init_hw(struct tg3 *);
  2942. static int tg3_halt(struct tg3 *, int, int);
  2943. #ifdef CONFIG_NET_POLL_CONTROLLER
  2944. static void tg3_poll_controller(struct net_device *dev)
  2945. {
  2946. struct tg3 *tp = netdev_priv(dev);
  2947. tg3_interrupt(tp->pdev->irq, dev, NULL);
  2948. }
  2949. #endif
  2950. static void tg3_reset_task(void *_data)
  2951. {
  2952. struct tg3 *tp = _data;
  2953. unsigned int restart_timer;
  2954. tg3_netif_stop(tp);
  2955. tg3_full_lock(tp, 1);
  2956. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  2957. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  2958. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  2959. tg3_init_hw(tp);
  2960. tg3_netif_start(tp);
  2961. tg3_full_unlock(tp);
  2962. if (restart_timer)
  2963. mod_timer(&tp->timer, jiffies + 1);
  2964. }
  2965. static void tg3_tx_timeout(struct net_device *dev)
  2966. {
  2967. struct tg3 *tp = netdev_priv(dev);
  2968. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  2969. dev->name);
  2970. schedule_work(&tp->reset_task);
  2971. }
  2972. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  2973. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  2974. {
  2975. u32 base = (u32) mapping & 0xffffffff;
  2976. return ((base > 0xffffdcc0) &&
  2977. (base + len + 8 < base));
  2978. }
  2979. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  2980. static int tigon3_4gb_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  2981. u32 last_plus_one, u32 *start,
  2982. u32 base_flags, u32 mss)
  2983. {
  2984. struct sk_buff *new_skb = skb_copy(skb, GFP_ATOMIC);
  2985. dma_addr_t new_addr = 0;
  2986. u32 entry = *start;
  2987. int i, ret = 0;
  2988. if (!new_skb) {
  2989. ret = -1;
  2990. } else {
  2991. /* New SKB is guaranteed to be linear. */
  2992. entry = *start;
  2993. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  2994. PCI_DMA_TODEVICE);
  2995. /* Make sure new skb does not cross any 4G boundaries.
  2996. * Drop the packet if it does.
  2997. */
  2998. if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
  2999. ret = -1;
  3000. dev_kfree_skb(new_skb);
  3001. new_skb = NULL;
  3002. } else {
  3003. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  3004. base_flags, 1 | (mss << 1));
  3005. *start = NEXT_TX(entry);
  3006. }
  3007. }
  3008. /* Now clean up the sw ring entries. */
  3009. i = 0;
  3010. while (entry != last_plus_one) {
  3011. int len;
  3012. if (i == 0)
  3013. len = skb_headlen(skb);
  3014. else
  3015. len = skb_shinfo(skb)->frags[i-1].size;
  3016. pci_unmap_single(tp->pdev,
  3017. pci_unmap_addr(&tp->tx_buffers[entry], mapping),
  3018. len, PCI_DMA_TODEVICE);
  3019. if (i == 0) {
  3020. tp->tx_buffers[entry].skb = new_skb;
  3021. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, new_addr);
  3022. } else {
  3023. tp->tx_buffers[entry].skb = NULL;
  3024. }
  3025. entry = NEXT_TX(entry);
  3026. i++;
  3027. }
  3028. dev_kfree_skb(skb);
  3029. return ret;
  3030. }
  3031. static void tg3_set_txd(struct tg3 *tp, int entry,
  3032. dma_addr_t mapping, int len, u32 flags,
  3033. u32 mss_and_is_end)
  3034. {
  3035. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  3036. int is_end = (mss_and_is_end & 0x1);
  3037. u32 mss = (mss_and_is_end >> 1);
  3038. u32 vlan_tag = 0;
  3039. if (is_end)
  3040. flags |= TXD_FLAG_END;
  3041. if (flags & TXD_FLAG_VLAN) {
  3042. vlan_tag = flags >> 16;
  3043. flags &= 0xffff;
  3044. }
  3045. vlan_tag |= (mss << TXD_MSS_SHIFT);
  3046. txd->addr_hi = ((u64) mapping >> 32);
  3047. txd->addr_lo = ((u64) mapping & 0xffffffff);
  3048. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  3049. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  3050. }
  3051. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  3052. {
  3053. struct tg3 *tp = netdev_priv(dev);
  3054. dma_addr_t mapping;
  3055. u32 len, entry, base_flags, mss;
  3056. int would_hit_hwbug;
  3057. len = skb_headlen(skb);
  3058. /* No BH disabling for tx_lock here. We are running in BH disabled
  3059. * context and TX reclaim runs via tp->poll inside of a software
  3060. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3061. * no IRQ context deadlocks to worry about either. Rejoice!
  3062. */
  3063. if (!spin_trylock(&tp->tx_lock))
  3064. return NETDEV_TX_LOCKED;
  3065. if (unlikely(TX_BUFFS_AVAIL(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3066. if (!netif_queue_stopped(dev)) {
  3067. netif_stop_queue(dev);
  3068. /* This is a hard error, log it. */
  3069. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3070. "queue awake!\n", dev->name);
  3071. }
  3072. spin_unlock(&tp->tx_lock);
  3073. return NETDEV_TX_BUSY;
  3074. }
  3075. entry = tp->tx_prod;
  3076. base_flags = 0;
  3077. if (skb->ip_summed == CHECKSUM_HW)
  3078. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3079. #if TG3_TSO_SUPPORT != 0
  3080. mss = 0;
  3081. if (skb->len > (tp->dev->mtu + ETH_HLEN) &&
  3082. (mss = skb_shinfo(skb)->tso_size) != 0) {
  3083. int tcp_opt_len, ip_tcp_len;
  3084. if (skb_header_cloned(skb) &&
  3085. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3086. dev_kfree_skb(skb);
  3087. goto out_unlock;
  3088. }
  3089. tcp_opt_len = ((skb->h.th->doff - 5) * 4);
  3090. ip_tcp_len = (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  3091. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3092. TXD_FLAG_CPU_POST_DMA);
  3093. skb->nh.iph->check = 0;
  3094. skb->nh.iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  3095. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  3096. skb->h.th->check = 0;
  3097. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  3098. }
  3099. else {
  3100. skb->h.th->check =
  3101. ~csum_tcpudp_magic(skb->nh.iph->saddr,
  3102. skb->nh.iph->daddr,
  3103. 0, IPPROTO_TCP, 0);
  3104. }
  3105. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  3106. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  3107. if (tcp_opt_len || skb->nh.iph->ihl > 5) {
  3108. int tsflags;
  3109. tsflags = ((skb->nh.iph->ihl - 5) +
  3110. (tcp_opt_len >> 2));
  3111. mss |= (tsflags << 11);
  3112. }
  3113. } else {
  3114. if (tcp_opt_len || skb->nh.iph->ihl > 5) {
  3115. int tsflags;
  3116. tsflags = ((skb->nh.iph->ihl - 5) +
  3117. (tcp_opt_len >> 2));
  3118. base_flags |= tsflags << 12;
  3119. }
  3120. }
  3121. }
  3122. #else
  3123. mss = 0;
  3124. #endif
  3125. #if TG3_VLAN_TAG_USED
  3126. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3127. base_flags |= (TXD_FLAG_VLAN |
  3128. (vlan_tx_tag_get(skb) << 16));
  3129. #endif
  3130. /* Queue skb data, a.k.a. the main skb fragment. */
  3131. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3132. tp->tx_buffers[entry].skb = skb;
  3133. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3134. would_hit_hwbug = 0;
  3135. if (tg3_4g_overflow_test(mapping, len))
  3136. would_hit_hwbug = 1;
  3137. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3138. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3139. entry = NEXT_TX(entry);
  3140. /* Now loop through additional data fragments, and queue them. */
  3141. if (skb_shinfo(skb)->nr_frags > 0) {
  3142. unsigned int i, last;
  3143. last = skb_shinfo(skb)->nr_frags - 1;
  3144. for (i = 0; i <= last; i++) {
  3145. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3146. len = frag->size;
  3147. mapping = pci_map_page(tp->pdev,
  3148. frag->page,
  3149. frag->page_offset,
  3150. len, PCI_DMA_TODEVICE);
  3151. tp->tx_buffers[entry].skb = NULL;
  3152. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3153. if (tg3_4g_overflow_test(mapping, len))
  3154. would_hit_hwbug = 1;
  3155. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  3156. tg3_set_txd(tp, entry, mapping, len,
  3157. base_flags, (i == last)|(mss << 1));
  3158. else
  3159. tg3_set_txd(tp, entry, mapping, len,
  3160. base_flags, (i == last));
  3161. entry = NEXT_TX(entry);
  3162. }
  3163. }
  3164. if (would_hit_hwbug) {
  3165. u32 last_plus_one = entry;
  3166. u32 start;
  3167. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  3168. start &= (TG3_TX_RING_SIZE - 1);
  3169. /* If the workaround fails due to memory/mapping
  3170. * failure, silently drop this packet.
  3171. */
  3172. if (tigon3_4gb_hwbug_workaround(tp, skb, last_plus_one,
  3173. &start, base_flags, mss))
  3174. goto out_unlock;
  3175. entry = start;
  3176. }
  3177. /* Packets are ready, update Tx producer idx local and on card. */
  3178. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3179. tp->tx_prod = entry;
  3180. if (TX_BUFFS_AVAIL(tp) <= (MAX_SKB_FRAGS + 1)) {
  3181. netif_stop_queue(dev);
  3182. if (TX_BUFFS_AVAIL(tp) > TG3_TX_WAKEUP_THRESH)
  3183. netif_wake_queue(tp->dev);
  3184. }
  3185. out_unlock:
  3186. mmiowb();
  3187. spin_unlock(&tp->tx_lock);
  3188. dev->trans_start = jiffies;
  3189. return NETDEV_TX_OK;
  3190. }
  3191. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  3192. int new_mtu)
  3193. {
  3194. dev->mtu = new_mtu;
  3195. if (new_mtu > ETH_DATA_LEN) {
  3196. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  3197. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  3198. ethtool_op_set_tso(dev, 0);
  3199. }
  3200. else
  3201. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  3202. } else {
  3203. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  3204. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  3205. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  3206. }
  3207. }
  3208. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  3209. {
  3210. struct tg3 *tp = netdev_priv(dev);
  3211. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  3212. return -EINVAL;
  3213. if (!netif_running(dev)) {
  3214. /* We'll just catch it later when the
  3215. * device is up'd.
  3216. */
  3217. tg3_set_mtu(dev, tp, new_mtu);
  3218. return 0;
  3219. }
  3220. tg3_netif_stop(tp);
  3221. tg3_full_lock(tp, 1);
  3222. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3223. tg3_set_mtu(dev, tp, new_mtu);
  3224. tg3_init_hw(tp);
  3225. tg3_netif_start(tp);
  3226. tg3_full_unlock(tp);
  3227. return 0;
  3228. }
  3229. /* Free up pending packets in all rx/tx rings.
  3230. *
  3231. * The chip has been shut down and the driver detached from
  3232. * the networking, so no interrupts or new tx packets will
  3233. * end up in the driver. tp->{tx,}lock is not held and we are not
  3234. * in an interrupt context and thus may sleep.
  3235. */
  3236. static void tg3_free_rings(struct tg3 *tp)
  3237. {
  3238. struct ring_info *rxp;
  3239. int i;
  3240. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3241. rxp = &tp->rx_std_buffers[i];
  3242. if (rxp->skb == NULL)
  3243. continue;
  3244. pci_unmap_single(tp->pdev,
  3245. pci_unmap_addr(rxp, mapping),
  3246. tp->rx_pkt_buf_sz - tp->rx_offset,
  3247. PCI_DMA_FROMDEVICE);
  3248. dev_kfree_skb_any(rxp->skb);
  3249. rxp->skb = NULL;
  3250. }
  3251. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3252. rxp = &tp->rx_jumbo_buffers[i];
  3253. if (rxp->skb == NULL)
  3254. continue;
  3255. pci_unmap_single(tp->pdev,
  3256. pci_unmap_addr(rxp, mapping),
  3257. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  3258. PCI_DMA_FROMDEVICE);
  3259. dev_kfree_skb_any(rxp->skb);
  3260. rxp->skb = NULL;
  3261. }
  3262. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  3263. struct tx_ring_info *txp;
  3264. struct sk_buff *skb;
  3265. int j;
  3266. txp = &tp->tx_buffers[i];
  3267. skb = txp->skb;
  3268. if (skb == NULL) {
  3269. i++;
  3270. continue;
  3271. }
  3272. pci_unmap_single(tp->pdev,
  3273. pci_unmap_addr(txp, mapping),
  3274. skb_headlen(skb),
  3275. PCI_DMA_TODEVICE);
  3276. txp->skb = NULL;
  3277. i++;
  3278. for (j = 0; j < skb_shinfo(skb)->nr_frags; j++) {
  3279. txp = &tp->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  3280. pci_unmap_page(tp->pdev,
  3281. pci_unmap_addr(txp, mapping),
  3282. skb_shinfo(skb)->frags[j].size,
  3283. PCI_DMA_TODEVICE);
  3284. i++;
  3285. }
  3286. dev_kfree_skb_any(skb);
  3287. }
  3288. }
  3289. /* Initialize tx/rx rings for packet processing.
  3290. *
  3291. * The chip has been shut down and the driver detached from
  3292. * the networking, so no interrupts or new tx packets will
  3293. * end up in the driver. tp->{tx,}lock are held and thus
  3294. * we may not sleep.
  3295. */
  3296. static void tg3_init_rings(struct tg3 *tp)
  3297. {
  3298. u32 i;
  3299. /* Free up all the SKBs. */
  3300. tg3_free_rings(tp);
  3301. /* Zero out all descriptors. */
  3302. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  3303. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  3304. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  3305. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  3306. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  3307. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  3308. (tp->dev->mtu > ETH_DATA_LEN))
  3309. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  3310. /* Initialize invariants of the rings, we only set this
  3311. * stuff once. This works because the card does not
  3312. * write into the rx buffer posting rings.
  3313. */
  3314. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3315. struct tg3_rx_buffer_desc *rxd;
  3316. rxd = &tp->rx_std[i];
  3317. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  3318. << RXD_LEN_SHIFT;
  3319. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  3320. rxd->opaque = (RXD_OPAQUE_RING_STD |
  3321. (i << RXD_OPAQUE_INDEX_SHIFT));
  3322. }
  3323. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3324. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3325. struct tg3_rx_buffer_desc *rxd;
  3326. rxd = &tp->rx_jumbo[i];
  3327. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  3328. << RXD_LEN_SHIFT;
  3329. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  3330. RXD_FLAG_JUMBO;
  3331. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  3332. (i << RXD_OPAQUE_INDEX_SHIFT));
  3333. }
  3334. }
  3335. /* Now allocate fresh SKBs for each rx ring. */
  3336. for (i = 0; i < tp->rx_pending; i++) {
  3337. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD,
  3338. -1, i) < 0)
  3339. break;
  3340. }
  3341. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3342. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  3343. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  3344. -1, i) < 0)
  3345. break;
  3346. }
  3347. }
  3348. }
  3349. /*
  3350. * Must not be invoked with interrupt sources disabled and
  3351. * the hardware shutdown down.
  3352. */
  3353. static void tg3_free_consistent(struct tg3 *tp)
  3354. {
  3355. kfree(tp->rx_std_buffers);
  3356. tp->rx_std_buffers = NULL;
  3357. if (tp->rx_std) {
  3358. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3359. tp->rx_std, tp->rx_std_mapping);
  3360. tp->rx_std = NULL;
  3361. }
  3362. if (tp->rx_jumbo) {
  3363. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3364. tp->rx_jumbo, tp->rx_jumbo_mapping);
  3365. tp->rx_jumbo = NULL;
  3366. }
  3367. if (tp->rx_rcb) {
  3368. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3369. tp->rx_rcb, tp->rx_rcb_mapping);
  3370. tp->rx_rcb = NULL;
  3371. }
  3372. if (tp->tx_ring) {
  3373. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3374. tp->tx_ring, tp->tx_desc_mapping);
  3375. tp->tx_ring = NULL;
  3376. }
  3377. if (tp->hw_status) {
  3378. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  3379. tp->hw_status, tp->status_mapping);
  3380. tp->hw_status = NULL;
  3381. }
  3382. if (tp->hw_stats) {
  3383. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  3384. tp->hw_stats, tp->stats_mapping);
  3385. tp->hw_stats = NULL;
  3386. }
  3387. }
  3388. /*
  3389. * Must not be invoked with interrupt sources disabled and
  3390. * the hardware shutdown down. Can sleep.
  3391. */
  3392. static int tg3_alloc_consistent(struct tg3 *tp)
  3393. {
  3394. tp->rx_std_buffers = kmalloc((sizeof(struct ring_info) *
  3395. (TG3_RX_RING_SIZE +
  3396. TG3_RX_JUMBO_RING_SIZE)) +
  3397. (sizeof(struct tx_ring_info) *
  3398. TG3_TX_RING_SIZE),
  3399. GFP_KERNEL);
  3400. if (!tp->rx_std_buffers)
  3401. return -ENOMEM;
  3402. memset(tp->rx_std_buffers, 0,
  3403. (sizeof(struct ring_info) *
  3404. (TG3_RX_RING_SIZE +
  3405. TG3_RX_JUMBO_RING_SIZE)) +
  3406. (sizeof(struct tx_ring_info) *
  3407. TG3_TX_RING_SIZE));
  3408. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  3409. tp->tx_buffers = (struct tx_ring_info *)
  3410. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  3411. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3412. &tp->rx_std_mapping);
  3413. if (!tp->rx_std)
  3414. goto err_out;
  3415. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3416. &tp->rx_jumbo_mapping);
  3417. if (!tp->rx_jumbo)
  3418. goto err_out;
  3419. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3420. &tp->rx_rcb_mapping);
  3421. if (!tp->rx_rcb)
  3422. goto err_out;
  3423. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3424. &tp->tx_desc_mapping);
  3425. if (!tp->tx_ring)
  3426. goto err_out;
  3427. tp->hw_status = pci_alloc_consistent(tp->pdev,
  3428. TG3_HW_STATUS_SIZE,
  3429. &tp->status_mapping);
  3430. if (!tp->hw_status)
  3431. goto err_out;
  3432. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  3433. sizeof(struct tg3_hw_stats),
  3434. &tp->stats_mapping);
  3435. if (!tp->hw_stats)
  3436. goto err_out;
  3437. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3438. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3439. return 0;
  3440. err_out:
  3441. tg3_free_consistent(tp);
  3442. return -ENOMEM;
  3443. }
  3444. #define MAX_WAIT_CNT 1000
  3445. /* To stop a block, clear the enable bit and poll till it
  3446. * clears. tp->lock is held.
  3447. */
  3448. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  3449. {
  3450. unsigned int i;
  3451. u32 val;
  3452. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  3453. switch (ofs) {
  3454. case RCVLSC_MODE:
  3455. case DMAC_MODE:
  3456. case MBFREE_MODE:
  3457. case BUFMGR_MODE:
  3458. case MEMARB_MODE:
  3459. /* We can't enable/disable these bits of the
  3460. * 5705/5750, just say success.
  3461. */
  3462. return 0;
  3463. default:
  3464. break;
  3465. };
  3466. }
  3467. val = tr32(ofs);
  3468. val &= ~enable_bit;
  3469. tw32_f(ofs, val);
  3470. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3471. udelay(100);
  3472. val = tr32(ofs);
  3473. if ((val & enable_bit) == 0)
  3474. break;
  3475. }
  3476. if (i == MAX_WAIT_CNT && !silent) {
  3477. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  3478. "ofs=%lx enable_bit=%x\n",
  3479. ofs, enable_bit);
  3480. return -ENODEV;
  3481. }
  3482. return 0;
  3483. }
  3484. /* tp->lock is held. */
  3485. static int tg3_abort_hw(struct tg3 *tp, int silent)
  3486. {
  3487. int i, err;
  3488. tg3_disable_ints(tp);
  3489. tp->rx_mode &= ~RX_MODE_ENABLE;
  3490. tw32_f(MAC_RX_MODE, tp->rx_mode);
  3491. udelay(10);
  3492. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  3493. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  3494. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  3495. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  3496. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  3497. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  3498. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  3499. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  3500. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  3501. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  3502. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  3503. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  3504. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  3505. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  3506. tw32_f(MAC_MODE, tp->mac_mode);
  3507. udelay(40);
  3508. tp->tx_mode &= ~TX_MODE_ENABLE;
  3509. tw32_f(MAC_TX_MODE, tp->tx_mode);
  3510. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3511. udelay(100);
  3512. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  3513. break;
  3514. }
  3515. if (i >= MAX_WAIT_CNT) {
  3516. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  3517. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  3518. tp->dev->name, tr32(MAC_TX_MODE));
  3519. err |= -ENODEV;
  3520. }
  3521. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  3522. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  3523. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  3524. tw32(FTQ_RESET, 0xffffffff);
  3525. tw32(FTQ_RESET, 0x00000000);
  3526. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  3527. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  3528. if (tp->hw_status)
  3529. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3530. if (tp->hw_stats)
  3531. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3532. return err;
  3533. }
  3534. /* tp->lock is held. */
  3535. static int tg3_nvram_lock(struct tg3 *tp)
  3536. {
  3537. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  3538. int i;
  3539. if (tp->nvram_lock_cnt == 0) {
  3540. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  3541. for (i = 0; i < 8000; i++) {
  3542. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  3543. break;
  3544. udelay(20);
  3545. }
  3546. if (i == 8000) {
  3547. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  3548. return -ENODEV;
  3549. }
  3550. }
  3551. tp->nvram_lock_cnt++;
  3552. }
  3553. return 0;
  3554. }
  3555. /* tp->lock is held. */
  3556. static void tg3_nvram_unlock(struct tg3 *tp)
  3557. {
  3558. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  3559. if (tp->nvram_lock_cnt > 0)
  3560. tp->nvram_lock_cnt--;
  3561. if (tp->nvram_lock_cnt == 0)
  3562. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  3563. }
  3564. }
  3565. /* tp->lock is held. */
  3566. static void tg3_enable_nvram_access(struct tg3 *tp)
  3567. {
  3568. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3569. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3570. u32 nvaccess = tr32(NVRAM_ACCESS);
  3571. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  3572. }
  3573. }
  3574. /* tp->lock is held. */
  3575. static void tg3_disable_nvram_access(struct tg3 *tp)
  3576. {
  3577. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3578. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3579. u32 nvaccess = tr32(NVRAM_ACCESS);
  3580. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  3581. }
  3582. }
  3583. /* tp->lock is held. */
  3584. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  3585. {
  3586. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X))
  3587. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  3588. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  3589. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3590. switch (kind) {
  3591. case RESET_KIND_INIT:
  3592. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3593. DRV_STATE_START);
  3594. break;
  3595. case RESET_KIND_SHUTDOWN:
  3596. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3597. DRV_STATE_UNLOAD);
  3598. break;
  3599. case RESET_KIND_SUSPEND:
  3600. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3601. DRV_STATE_SUSPEND);
  3602. break;
  3603. default:
  3604. break;
  3605. };
  3606. }
  3607. }
  3608. /* tp->lock is held. */
  3609. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  3610. {
  3611. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3612. switch (kind) {
  3613. case RESET_KIND_INIT:
  3614. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3615. DRV_STATE_START_DONE);
  3616. break;
  3617. case RESET_KIND_SHUTDOWN:
  3618. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3619. DRV_STATE_UNLOAD_DONE);
  3620. break;
  3621. default:
  3622. break;
  3623. };
  3624. }
  3625. }
  3626. /* tp->lock is held. */
  3627. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  3628. {
  3629. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  3630. switch (kind) {
  3631. case RESET_KIND_INIT:
  3632. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3633. DRV_STATE_START);
  3634. break;
  3635. case RESET_KIND_SHUTDOWN:
  3636. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3637. DRV_STATE_UNLOAD);
  3638. break;
  3639. case RESET_KIND_SUSPEND:
  3640. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3641. DRV_STATE_SUSPEND);
  3642. break;
  3643. default:
  3644. break;
  3645. };
  3646. }
  3647. }
  3648. static void tg3_stop_fw(struct tg3 *);
  3649. /* tp->lock is held. */
  3650. static int tg3_chip_reset(struct tg3 *tp)
  3651. {
  3652. u32 val;
  3653. void (*write_op)(struct tg3 *, u32, u32);
  3654. int i;
  3655. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X)) {
  3656. tg3_nvram_lock(tp);
  3657. /* No matching tg3_nvram_unlock() after this because
  3658. * chip reset below will undo the nvram lock.
  3659. */
  3660. tp->nvram_lock_cnt = 0;
  3661. }
  3662. /*
  3663. * We must avoid the readl() that normally takes place.
  3664. * It locks machines, causes machine checks, and other
  3665. * fun things. So, temporarily disable the 5701
  3666. * hardware workaround, while we do the reset.
  3667. */
  3668. write_op = tp->write32;
  3669. if (write_op == tg3_write_flush_reg32)
  3670. tp->write32 = tg3_write32;
  3671. /* do the reset */
  3672. val = GRC_MISC_CFG_CORECLK_RESET;
  3673. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3674. if (tr32(0x7e2c) == 0x60) {
  3675. tw32(0x7e2c, 0x20);
  3676. }
  3677. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  3678. tw32(GRC_MISC_CFG, (1 << 29));
  3679. val |= (1 << 29);
  3680. }
  3681. }
  3682. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  3683. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  3684. tw32(GRC_MISC_CFG, val);
  3685. /* restore 5701 hardware bug workaround write method */
  3686. tp->write32 = write_op;
  3687. /* Unfortunately, we have to delay before the PCI read back.
  3688. * Some 575X chips even will not respond to a PCI cfg access
  3689. * when the reset command is given to the chip.
  3690. *
  3691. * How do these hardware designers expect things to work
  3692. * properly if the PCI write is posted for a long period
  3693. * of time? It is always necessary to have some method by
  3694. * which a register read back can occur to push the write
  3695. * out which does the reset.
  3696. *
  3697. * For most tg3 variants the trick below was working.
  3698. * Ho hum...
  3699. */
  3700. udelay(120);
  3701. /* Flush PCI posted writes. The normal MMIO registers
  3702. * are inaccessible at this time so this is the only
  3703. * way to make this reliably (actually, this is no longer
  3704. * the case, see above). I tried to use indirect
  3705. * register read/write but this upset some 5701 variants.
  3706. */
  3707. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  3708. udelay(120);
  3709. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3710. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  3711. int i;
  3712. u32 cfg_val;
  3713. /* Wait for link training to complete. */
  3714. for (i = 0; i < 5000; i++)
  3715. udelay(100);
  3716. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  3717. pci_write_config_dword(tp->pdev, 0xc4,
  3718. cfg_val | (1 << 15));
  3719. }
  3720. /* Set PCIE max payload size and clear error status. */
  3721. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  3722. }
  3723. /* Re-enable indirect register accesses. */
  3724. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  3725. tp->misc_host_ctrl);
  3726. /* Set MAX PCI retry to zero. */
  3727. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  3728. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  3729. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  3730. val |= PCISTATE_RETRY_SAME_DMA;
  3731. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  3732. pci_restore_state(tp->pdev);
  3733. /* Make sure PCI-X relaxed ordering bit is clear. */
  3734. pci_read_config_dword(tp->pdev, TG3PCI_X_CAPS, &val);
  3735. val &= ~PCIX_CAPS_RELAXED_ORDERING;
  3736. pci_write_config_dword(tp->pdev, TG3PCI_X_CAPS, val);
  3737. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  3738. u32 val;
  3739. /* Chip reset on 5780 will reset MSI enable bit,
  3740. * so need to restore it.
  3741. */
  3742. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  3743. u16 ctrl;
  3744. pci_read_config_word(tp->pdev,
  3745. tp->msi_cap + PCI_MSI_FLAGS,
  3746. &ctrl);
  3747. pci_write_config_word(tp->pdev,
  3748. tp->msi_cap + PCI_MSI_FLAGS,
  3749. ctrl | PCI_MSI_FLAGS_ENABLE);
  3750. val = tr32(MSGINT_MODE);
  3751. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  3752. }
  3753. val = tr32(MEMARB_MODE);
  3754. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  3755. } else
  3756. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  3757. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  3758. tg3_stop_fw(tp);
  3759. tw32(0x5000, 0x400);
  3760. }
  3761. tw32(GRC_MODE, tp->grc_mode);
  3762. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  3763. u32 val = tr32(0xc4);
  3764. tw32(0xc4, val | (1 << 15));
  3765. }
  3766. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  3767. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  3768. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  3769. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  3770. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  3771. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  3772. }
  3773. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3774. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  3775. tw32_f(MAC_MODE, tp->mac_mode);
  3776. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3777. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  3778. tw32_f(MAC_MODE, tp->mac_mode);
  3779. } else
  3780. tw32_f(MAC_MODE, 0);
  3781. udelay(40);
  3782. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X)) {
  3783. /* Wait for firmware initialization to complete. */
  3784. for (i = 0; i < 100000; i++) {
  3785. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  3786. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3787. break;
  3788. udelay(10);
  3789. }
  3790. if (i >= 100000) {
  3791. printk(KERN_ERR PFX "tg3_reset_hw timed out for %s, "
  3792. "firmware will not restart magic=%08x\n",
  3793. tp->dev->name, val);
  3794. return -ENODEV;
  3795. }
  3796. }
  3797. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  3798. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  3799. u32 val = tr32(0x7c00);
  3800. tw32(0x7c00, val | (1 << 25));
  3801. }
  3802. /* Reprobe ASF enable state. */
  3803. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  3804. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  3805. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  3806. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  3807. u32 nic_cfg;
  3808. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  3809. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  3810. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  3811. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  3812. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  3813. }
  3814. }
  3815. return 0;
  3816. }
  3817. /* tp->lock is held. */
  3818. static void tg3_stop_fw(struct tg3 *tp)
  3819. {
  3820. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  3821. u32 val;
  3822. int i;
  3823. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  3824. val = tr32(GRC_RX_CPU_EVENT);
  3825. val |= (1 << 14);
  3826. tw32(GRC_RX_CPU_EVENT, val);
  3827. /* Wait for RX cpu to ACK the event. */
  3828. for (i = 0; i < 100; i++) {
  3829. if (!(tr32(GRC_RX_CPU_EVENT) & (1 << 14)))
  3830. break;
  3831. udelay(1);
  3832. }
  3833. }
  3834. }
  3835. /* tp->lock is held. */
  3836. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  3837. {
  3838. int err;
  3839. tg3_stop_fw(tp);
  3840. tg3_write_sig_pre_reset(tp, kind);
  3841. tg3_abort_hw(tp, silent);
  3842. err = tg3_chip_reset(tp);
  3843. tg3_write_sig_legacy(tp, kind);
  3844. tg3_write_sig_post_reset(tp, kind);
  3845. if (err)
  3846. return err;
  3847. return 0;
  3848. }
  3849. #define TG3_FW_RELEASE_MAJOR 0x0
  3850. #define TG3_FW_RELASE_MINOR 0x0
  3851. #define TG3_FW_RELEASE_FIX 0x0
  3852. #define TG3_FW_START_ADDR 0x08000000
  3853. #define TG3_FW_TEXT_ADDR 0x08000000
  3854. #define TG3_FW_TEXT_LEN 0x9c0
  3855. #define TG3_FW_RODATA_ADDR 0x080009c0
  3856. #define TG3_FW_RODATA_LEN 0x60
  3857. #define TG3_FW_DATA_ADDR 0x08000a40
  3858. #define TG3_FW_DATA_LEN 0x20
  3859. #define TG3_FW_SBSS_ADDR 0x08000a60
  3860. #define TG3_FW_SBSS_LEN 0xc
  3861. #define TG3_FW_BSS_ADDR 0x08000a70
  3862. #define TG3_FW_BSS_LEN 0x10
  3863. static u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  3864. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  3865. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  3866. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  3867. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  3868. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  3869. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  3870. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  3871. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  3872. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  3873. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  3874. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  3875. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  3876. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  3877. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  3878. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  3879. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  3880. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  3881. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  3882. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  3883. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  3884. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  3885. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  3886. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  3887. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3888. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3889. 0, 0, 0, 0, 0, 0,
  3890. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  3891. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3892. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3893. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3894. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  3895. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  3896. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  3897. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  3898. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3899. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3900. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  3901. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3902. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3903. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3904. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  3905. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  3906. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  3907. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  3908. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  3909. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  3910. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  3911. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  3912. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  3913. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  3914. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  3915. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  3916. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  3917. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  3918. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  3919. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  3920. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  3921. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  3922. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  3923. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  3924. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  3925. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  3926. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  3927. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  3928. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  3929. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  3930. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  3931. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  3932. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  3933. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  3934. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  3935. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  3936. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  3937. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  3938. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  3939. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  3940. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  3941. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  3942. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  3943. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  3944. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  3945. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  3946. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  3947. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  3948. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  3949. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  3950. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  3951. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  3952. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  3953. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  3954. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  3955. };
  3956. static u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  3957. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  3958. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  3959. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  3960. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  3961. 0x00000000
  3962. };
  3963. #if 0 /* All zeros, don't eat up space with it. */
  3964. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  3965. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  3966. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  3967. };
  3968. #endif
  3969. #define RX_CPU_SCRATCH_BASE 0x30000
  3970. #define RX_CPU_SCRATCH_SIZE 0x04000
  3971. #define TX_CPU_SCRATCH_BASE 0x34000
  3972. #define TX_CPU_SCRATCH_SIZE 0x04000
  3973. /* tp->lock is held. */
  3974. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  3975. {
  3976. int i;
  3977. if (offset == TX_CPU_BASE &&
  3978. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  3979. BUG();
  3980. if (offset == RX_CPU_BASE) {
  3981. for (i = 0; i < 10000; i++) {
  3982. tw32(offset + CPU_STATE, 0xffffffff);
  3983. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  3984. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  3985. break;
  3986. }
  3987. tw32(offset + CPU_STATE, 0xffffffff);
  3988. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  3989. udelay(10);
  3990. } else {
  3991. for (i = 0; i < 10000; i++) {
  3992. tw32(offset + CPU_STATE, 0xffffffff);
  3993. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  3994. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  3995. break;
  3996. }
  3997. }
  3998. if (i >= 10000) {
  3999. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  4000. "and %s CPU\n",
  4001. tp->dev->name,
  4002. (offset == RX_CPU_BASE ? "RX" : "TX"));
  4003. return -ENODEV;
  4004. }
  4005. /* Clear firmware's nvram arbitration. */
  4006. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  4007. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  4008. return 0;
  4009. }
  4010. struct fw_info {
  4011. unsigned int text_base;
  4012. unsigned int text_len;
  4013. u32 *text_data;
  4014. unsigned int rodata_base;
  4015. unsigned int rodata_len;
  4016. u32 *rodata_data;
  4017. unsigned int data_base;
  4018. unsigned int data_len;
  4019. u32 *data_data;
  4020. };
  4021. /* tp->lock is held. */
  4022. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  4023. int cpu_scratch_size, struct fw_info *info)
  4024. {
  4025. int err, lock_err, i;
  4026. void (*write_op)(struct tg3 *, u32, u32);
  4027. if (cpu_base == TX_CPU_BASE &&
  4028. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4029. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  4030. "TX cpu firmware on %s which is 5705.\n",
  4031. tp->dev->name);
  4032. return -EINVAL;
  4033. }
  4034. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4035. write_op = tg3_write_mem;
  4036. else
  4037. write_op = tg3_write_indirect_reg32;
  4038. /* It is possible that bootcode is still loading at this point.
  4039. * Get the nvram lock first before halting the cpu.
  4040. */
  4041. lock_err = tg3_nvram_lock(tp);
  4042. err = tg3_halt_cpu(tp, cpu_base);
  4043. if (!lock_err)
  4044. tg3_nvram_unlock(tp);
  4045. if (err)
  4046. goto out;
  4047. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  4048. write_op(tp, cpu_scratch_base + i, 0);
  4049. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4050. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  4051. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  4052. write_op(tp, (cpu_scratch_base +
  4053. (info->text_base & 0xffff) +
  4054. (i * sizeof(u32))),
  4055. (info->text_data ?
  4056. info->text_data[i] : 0));
  4057. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  4058. write_op(tp, (cpu_scratch_base +
  4059. (info->rodata_base & 0xffff) +
  4060. (i * sizeof(u32))),
  4061. (info->rodata_data ?
  4062. info->rodata_data[i] : 0));
  4063. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  4064. write_op(tp, (cpu_scratch_base +
  4065. (info->data_base & 0xffff) +
  4066. (i * sizeof(u32))),
  4067. (info->data_data ?
  4068. info->data_data[i] : 0));
  4069. err = 0;
  4070. out:
  4071. return err;
  4072. }
  4073. /* tp->lock is held. */
  4074. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  4075. {
  4076. struct fw_info info;
  4077. int err, i;
  4078. info.text_base = TG3_FW_TEXT_ADDR;
  4079. info.text_len = TG3_FW_TEXT_LEN;
  4080. info.text_data = &tg3FwText[0];
  4081. info.rodata_base = TG3_FW_RODATA_ADDR;
  4082. info.rodata_len = TG3_FW_RODATA_LEN;
  4083. info.rodata_data = &tg3FwRodata[0];
  4084. info.data_base = TG3_FW_DATA_ADDR;
  4085. info.data_len = TG3_FW_DATA_LEN;
  4086. info.data_data = NULL;
  4087. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  4088. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  4089. &info);
  4090. if (err)
  4091. return err;
  4092. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  4093. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  4094. &info);
  4095. if (err)
  4096. return err;
  4097. /* Now startup only the RX cpu. */
  4098. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4099. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4100. for (i = 0; i < 5; i++) {
  4101. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  4102. break;
  4103. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4104. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  4105. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4106. udelay(1000);
  4107. }
  4108. if (i >= 5) {
  4109. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  4110. "to set RX CPU PC, is %08x should be %08x\n",
  4111. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  4112. TG3_FW_TEXT_ADDR);
  4113. return -ENODEV;
  4114. }
  4115. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4116. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  4117. return 0;
  4118. }
  4119. #if TG3_TSO_SUPPORT != 0
  4120. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  4121. #define TG3_TSO_FW_RELASE_MINOR 0x6
  4122. #define TG3_TSO_FW_RELEASE_FIX 0x0
  4123. #define TG3_TSO_FW_START_ADDR 0x08000000
  4124. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  4125. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  4126. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  4127. #define TG3_TSO_FW_RODATA_LEN 0x60
  4128. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  4129. #define TG3_TSO_FW_DATA_LEN 0x30
  4130. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  4131. #define TG3_TSO_FW_SBSS_LEN 0x2c
  4132. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  4133. #define TG3_TSO_FW_BSS_LEN 0x894
  4134. static u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  4135. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  4136. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  4137. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4138. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  4139. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  4140. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  4141. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  4142. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  4143. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  4144. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  4145. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  4146. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  4147. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  4148. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  4149. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  4150. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  4151. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  4152. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  4153. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4154. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  4155. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  4156. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  4157. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  4158. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  4159. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  4160. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  4161. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  4162. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  4163. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  4164. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4165. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  4166. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  4167. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  4168. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  4169. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  4170. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  4171. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  4172. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  4173. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4174. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  4175. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  4176. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  4177. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  4178. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  4179. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  4180. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  4181. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  4182. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4183. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  4184. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4185. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  4186. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  4187. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  4188. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  4189. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  4190. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  4191. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  4192. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  4193. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  4194. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  4195. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  4196. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  4197. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  4198. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  4199. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  4200. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  4201. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  4202. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  4203. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  4204. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  4205. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  4206. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  4207. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  4208. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  4209. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  4210. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  4211. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  4212. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  4213. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  4214. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  4215. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  4216. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  4217. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  4218. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  4219. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  4220. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  4221. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  4222. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4223. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  4224. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  4225. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  4226. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  4227. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  4228. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  4229. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  4230. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  4231. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  4232. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  4233. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  4234. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  4235. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  4236. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  4237. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  4238. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  4239. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  4240. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  4241. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  4242. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  4243. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  4244. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  4245. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  4246. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  4247. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  4248. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  4249. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  4250. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  4251. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  4252. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  4253. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  4254. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  4255. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  4256. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  4257. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  4258. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  4259. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  4260. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  4261. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  4262. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  4263. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  4264. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  4265. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  4266. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  4267. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  4268. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4269. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  4270. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  4271. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  4272. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  4273. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4274. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  4275. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  4276. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  4277. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  4278. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  4279. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  4280. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  4281. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  4282. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  4283. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  4284. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  4285. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  4286. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  4287. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  4288. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  4289. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  4290. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  4291. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  4292. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  4293. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  4294. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  4295. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  4296. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  4297. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  4298. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  4299. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  4300. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  4301. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  4302. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  4303. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  4304. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4305. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  4306. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  4307. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  4308. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  4309. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  4310. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  4311. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  4312. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  4313. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  4314. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  4315. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  4316. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  4317. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  4318. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  4319. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  4320. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  4321. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  4322. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  4323. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  4324. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  4325. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  4326. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  4327. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  4328. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  4329. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  4330. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4331. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  4332. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  4333. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  4334. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  4335. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  4336. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  4337. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  4338. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  4339. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  4340. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  4341. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  4342. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  4343. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  4344. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  4345. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  4346. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  4347. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  4348. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  4349. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  4350. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  4351. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  4352. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  4353. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  4354. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  4355. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4356. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  4357. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  4358. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  4359. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  4360. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  4361. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  4362. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  4363. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  4364. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  4365. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  4366. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  4367. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  4368. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  4369. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  4370. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  4371. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  4372. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4373. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  4374. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  4375. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  4376. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  4377. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  4378. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  4379. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  4380. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  4381. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  4382. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  4383. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  4384. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  4385. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  4386. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  4387. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  4388. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  4389. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  4390. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  4391. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  4392. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  4393. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  4394. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  4395. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  4396. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  4397. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  4398. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  4399. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4400. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  4401. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  4402. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  4403. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  4404. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  4405. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  4406. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  4407. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  4408. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  4409. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  4410. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  4411. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  4412. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  4413. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  4414. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  4415. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  4416. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  4417. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  4418. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  4419. };
  4420. static u32 tg3TsoFwRodata[] = {
  4421. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4422. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  4423. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  4424. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  4425. 0x00000000,
  4426. };
  4427. static u32 tg3TsoFwData[] = {
  4428. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  4429. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4430. 0x00000000,
  4431. };
  4432. /* 5705 needs a special version of the TSO firmware. */
  4433. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  4434. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  4435. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  4436. #define TG3_TSO5_FW_START_ADDR 0x00010000
  4437. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  4438. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  4439. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  4440. #define TG3_TSO5_FW_RODATA_LEN 0x50
  4441. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  4442. #define TG3_TSO5_FW_DATA_LEN 0x20
  4443. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  4444. #define TG3_TSO5_FW_SBSS_LEN 0x28
  4445. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  4446. #define TG3_TSO5_FW_BSS_LEN 0x88
  4447. static u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  4448. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  4449. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  4450. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4451. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  4452. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  4453. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  4454. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4455. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  4456. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  4457. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  4458. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  4459. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  4460. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  4461. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  4462. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  4463. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  4464. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  4465. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  4466. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  4467. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  4468. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  4469. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  4470. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  4471. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  4472. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  4473. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  4474. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  4475. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  4476. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  4477. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  4478. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4479. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  4480. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  4481. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  4482. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  4483. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  4484. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  4485. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  4486. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  4487. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  4488. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  4489. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  4490. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  4491. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  4492. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  4493. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  4494. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  4495. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  4496. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  4497. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  4498. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  4499. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  4500. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  4501. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  4502. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  4503. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  4504. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  4505. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  4506. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  4507. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  4508. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  4509. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  4510. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  4511. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  4512. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  4513. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  4514. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4515. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  4516. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  4517. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  4518. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  4519. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  4520. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  4521. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  4522. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  4523. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  4524. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  4525. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  4526. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  4527. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  4528. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  4529. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  4530. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  4531. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  4532. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  4533. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  4534. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  4535. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  4536. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  4537. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  4538. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  4539. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  4540. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  4541. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  4542. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  4543. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  4544. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  4545. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  4546. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  4547. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  4548. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  4549. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  4550. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  4551. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  4552. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  4553. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  4554. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4555. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4556. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  4557. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  4558. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  4559. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  4560. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  4561. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  4562. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  4563. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  4564. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  4565. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4566. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4567. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  4568. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  4569. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  4570. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  4571. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4572. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  4573. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  4574. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  4575. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  4576. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  4577. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  4578. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  4579. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  4580. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  4581. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  4582. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  4583. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  4584. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  4585. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  4586. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  4587. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  4588. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  4589. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  4590. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  4591. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  4592. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  4593. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  4594. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  4595. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4596. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  4597. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  4598. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  4599. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4600. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  4601. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  4602. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4603. 0x00000000, 0x00000000, 0x00000000,
  4604. };
  4605. static u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  4606. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4607. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  4608. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4609. 0x00000000, 0x00000000, 0x00000000,
  4610. };
  4611. static u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  4612. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  4613. 0x00000000, 0x00000000, 0x00000000,
  4614. };
  4615. /* tp->lock is held. */
  4616. static int tg3_load_tso_firmware(struct tg3 *tp)
  4617. {
  4618. struct fw_info info;
  4619. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  4620. int err, i;
  4621. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4622. return 0;
  4623. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4624. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  4625. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  4626. info.text_data = &tg3Tso5FwText[0];
  4627. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  4628. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  4629. info.rodata_data = &tg3Tso5FwRodata[0];
  4630. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  4631. info.data_len = TG3_TSO5_FW_DATA_LEN;
  4632. info.data_data = &tg3Tso5FwData[0];
  4633. cpu_base = RX_CPU_BASE;
  4634. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  4635. cpu_scratch_size = (info.text_len +
  4636. info.rodata_len +
  4637. info.data_len +
  4638. TG3_TSO5_FW_SBSS_LEN +
  4639. TG3_TSO5_FW_BSS_LEN);
  4640. } else {
  4641. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  4642. info.text_len = TG3_TSO_FW_TEXT_LEN;
  4643. info.text_data = &tg3TsoFwText[0];
  4644. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  4645. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  4646. info.rodata_data = &tg3TsoFwRodata[0];
  4647. info.data_base = TG3_TSO_FW_DATA_ADDR;
  4648. info.data_len = TG3_TSO_FW_DATA_LEN;
  4649. info.data_data = &tg3TsoFwData[0];
  4650. cpu_base = TX_CPU_BASE;
  4651. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  4652. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  4653. }
  4654. err = tg3_load_firmware_cpu(tp, cpu_base,
  4655. cpu_scratch_base, cpu_scratch_size,
  4656. &info);
  4657. if (err)
  4658. return err;
  4659. /* Now startup the cpu. */
  4660. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4661. tw32_f(cpu_base + CPU_PC, info.text_base);
  4662. for (i = 0; i < 5; i++) {
  4663. if (tr32(cpu_base + CPU_PC) == info.text_base)
  4664. break;
  4665. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4666. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  4667. tw32_f(cpu_base + CPU_PC, info.text_base);
  4668. udelay(1000);
  4669. }
  4670. if (i >= 5) {
  4671. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  4672. "to set CPU PC, is %08x should be %08x\n",
  4673. tp->dev->name, tr32(cpu_base + CPU_PC),
  4674. info.text_base);
  4675. return -ENODEV;
  4676. }
  4677. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4678. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  4679. return 0;
  4680. }
  4681. #endif /* TG3_TSO_SUPPORT != 0 */
  4682. /* tp->lock is held. */
  4683. static void __tg3_set_mac_addr(struct tg3 *tp)
  4684. {
  4685. u32 addr_high, addr_low;
  4686. int i;
  4687. addr_high = ((tp->dev->dev_addr[0] << 8) |
  4688. tp->dev->dev_addr[1]);
  4689. addr_low = ((tp->dev->dev_addr[2] << 24) |
  4690. (tp->dev->dev_addr[3] << 16) |
  4691. (tp->dev->dev_addr[4] << 8) |
  4692. (tp->dev->dev_addr[5] << 0));
  4693. for (i = 0; i < 4; i++) {
  4694. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  4695. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  4696. }
  4697. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  4698. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  4699. for (i = 0; i < 12; i++) {
  4700. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  4701. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  4702. }
  4703. }
  4704. addr_high = (tp->dev->dev_addr[0] +
  4705. tp->dev->dev_addr[1] +
  4706. tp->dev->dev_addr[2] +
  4707. tp->dev->dev_addr[3] +
  4708. tp->dev->dev_addr[4] +
  4709. tp->dev->dev_addr[5]) &
  4710. TX_BACKOFF_SEED_MASK;
  4711. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  4712. }
  4713. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  4714. {
  4715. struct tg3 *tp = netdev_priv(dev);
  4716. struct sockaddr *addr = p;
  4717. if (!is_valid_ether_addr(addr->sa_data))
  4718. return -EINVAL;
  4719. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  4720. spin_lock_bh(&tp->lock);
  4721. __tg3_set_mac_addr(tp);
  4722. spin_unlock_bh(&tp->lock);
  4723. return 0;
  4724. }
  4725. /* tp->lock is held. */
  4726. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  4727. dma_addr_t mapping, u32 maxlen_flags,
  4728. u32 nic_addr)
  4729. {
  4730. tg3_write_mem(tp,
  4731. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  4732. ((u64) mapping >> 32));
  4733. tg3_write_mem(tp,
  4734. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  4735. ((u64) mapping & 0xffffffff));
  4736. tg3_write_mem(tp,
  4737. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  4738. maxlen_flags);
  4739. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  4740. tg3_write_mem(tp,
  4741. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  4742. nic_addr);
  4743. }
  4744. static void __tg3_set_rx_mode(struct net_device *);
  4745. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  4746. {
  4747. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  4748. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  4749. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  4750. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  4751. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4752. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  4753. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  4754. }
  4755. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  4756. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  4757. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4758. u32 val = ec->stats_block_coalesce_usecs;
  4759. if (!netif_carrier_ok(tp->dev))
  4760. val = 0;
  4761. tw32(HOSTCC_STAT_COAL_TICKS, val);
  4762. }
  4763. }
  4764. /* tp->lock is held. */
  4765. static int tg3_reset_hw(struct tg3 *tp)
  4766. {
  4767. u32 val, rdmac_mode;
  4768. int i, err, limit;
  4769. tg3_disable_ints(tp);
  4770. tg3_stop_fw(tp);
  4771. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  4772. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  4773. tg3_abort_hw(tp, 1);
  4774. }
  4775. err = tg3_chip_reset(tp);
  4776. if (err)
  4777. return err;
  4778. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  4779. /* This works around an issue with Athlon chipsets on
  4780. * B3 tigon3 silicon. This bit has no effect on any
  4781. * other revision. But do not set this on PCI Express
  4782. * chips.
  4783. */
  4784. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  4785. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  4786. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4787. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4788. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  4789. val = tr32(TG3PCI_PCISTATE);
  4790. val |= PCISTATE_RETRY_SAME_DMA;
  4791. tw32(TG3PCI_PCISTATE, val);
  4792. }
  4793. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  4794. /* Enable some hw fixes. */
  4795. val = tr32(TG3PCI_MSI_DATA);
  4796. val |= (1 << 26) | (1 << 28) | (1 << 29);
  4797. tw32(TG3PCI_MSI_DATA, val);
  4798. }
  4799. /* Descriptor ring init may make accesses to the
  4800. * NIC SRAM area to setup the TX descriptors, so we
  4801. * can only do this after the hardware has been
  4802. * successfully reset.
  4803. */
  4804. tg3_init_rings(tp);
  4805. /* This value is determined during the probe time DMA
  4806. * engine test, tg3_test_dma.
  4807. */
  4808. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  4809. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  4810. GRC_MODE_4X_NIC_SEND_RINGS |
  4811. GRC_MODE_NO_TX_PHDR_CSUM |
  4812. GRC_MODE_NO_RX_PHDR_CSUM);
  4813. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  4814. if (tp->tg3_flags & TG3_FLAG_NO_TX_PSEUDO_CSUM)
  4815. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  4816. if (tp->tg3_flags & TG3_FLAG_NO_RX_PSEUDO_CSUM)
  4817. tp->grc_mode |= GRC_MODE_NO_RX_PHDR_CSUM;
  4818. tw32(GRC_MODE,
  4819. tp->grc_mode |
  4820. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  4821. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  4822. val = tr32(GRC_MISC_CFG);
  4823. val &= ~0xff;
  4824. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4825. tw32(GRC_MISC_CFG, val);
  4826. /* Initialize MBUF/DESC pool. */
  4827. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  4828. /* Do nothing. */
  4829. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  4830. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  4831. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  4832. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  4833. else
  4834. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  4835. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  4836. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  4837. }
  4838. #if TG3_TSO_SUPPORT != 0
  4839. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  4840. int fw_len;
  4841. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  4842. TG3_TSO5_FW_RODATA_LEN +
  4843. TG3_TSO5_FW_DATA_LEN +
  4844. TG3_TSO5_FW_SBSS_LEN +
  4845. TG3_TSO5_FW_BSS_LEN);
  4846. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  4847. tw32(BUFMGR_MB_POOL_ADDR,
  4848. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  4849. tw32(BUFMGR_MB_POOL_SIZE,
  4850. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  4851. }
  4852. #endif
  4853. if (tp->dev->mtu <= ETH_DATA_LEN) {
  4854. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  4855. tp->bufmgr_config.mbuf_read_dma_low_water);
  4856. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  4857. tp->bufmgr_config.mbuf_mac_rx_low_water);
  4858. tw32(BUFMGR_MB_HIGH_WATER,
  4859. tp->bufmgr_config.mbuf_high_water);
  4860. } else {
  4861. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  4862. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  4863. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  4864. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  4865. tw32(BUFMGR_MB_HIGH_WATER,
  4866. tp->bufmgr_config.mbuf_high_water_jumbo);
  4867. }
  4868. tw32(BUFMGR_DMA_LOW_WATER,
  4869. tp->bufmgr_config.dma_low_water);
  4870. tw32(BUFMGR_DMA_HIGH_WATER,
  4871. tp->bufmgr_config.dma_high_water);
  4872. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  4873. for (i = 0; i < 2000; i++) {
  4874. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  4875. break;
  4876. udelay(10);
  4877. }
  4878. if (i >= 2000) {
  4879. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  4880. tp->dev->name);
  4881. return -ENODEV;
  4882. }
  4883. /* Setup replenish threshold. */
  4884. tw32(RCVBDI_STD_THRESH, tp->rx_pending / 8);
  4885. /* Initialize TG3_BDINFO's at:
  4886. * RCVDBDI_STD_BD: standard eth size rx ring
  4887. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  4888. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  4889. *
  4890. * like so:
  4891. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  4892. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  4893. * ring attribute flags
  4894. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  4895. *
  4896. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  4897. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  4898. *
  4899. * The size of each ring is fixed in the firmware, but the location is
  4900. * configurable.
  4901. */
  4902. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4903. ((u64) tp->rx_std_mapping >> 32));
  4904. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  4905. ((u64) tp->rx_std_mapping & 0xffffffff));
  4906. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  4907. NIC_SRAM_RX_BUFFER_DESC);
  4908. /* Don't even try to program the JUMBO/MINI buffer descriptor
  4909. * configs on 5705.
  4910. */
  4911. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4912. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4913. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  4914. } else {
  4915. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4916. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  4917. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4918. BDINFO_FLAGS_DISABLED);
  4919. /* Setup replenish threshold. */
  4920. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  4921. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4922. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4923. ((u64) tp->rx_jumbo_mapping >> 32));
  4924. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  4925. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  4926. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4927. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  4928. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  4929. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  4930. } else {
  4931. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4932. BDINFO_FLAGS_DISABLED);
  4933. }
  4934. }
  4935. /* There is only one send ring on 5705/5750, no need to explicitly
  4936. * disable the others.
  4937. */
  4938. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4939. /* Clear out send RCB ring in SRAM. */
  4940. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  4941. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  4942. BDINFO_FLAGS_DISABLED);
  4943. }
  4944. tp->tx_prod = 0;
  4945. tp->tx_cons = 0;
  4946. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  4947. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  4948. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  4949. tp->tx_desc_mapping,
  4950. (TG3_TX_RING_SIZE <<
  4951. BDINFO_FLAGS_MAXLEN_SHIFT),
  4952. NIC_SRAM_TX_BUFFER_DESC);
  4953. /* There is only one receive return ring on 5705/5750, no need
  4954. * to explicitly disable the others.
  4955. */
  4956. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4957. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  4958. i += TG3_BDINFO_SIZE) {
  4959. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  4960. BDINFO_FLAGS_DISABLED);
  4961. }
  4962. }
  4963. tp->rx_rcb_ptr = 0;
  4964. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  4965. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  4966. tp->rx_rcb_mapping,
  4967. (TG3_RX_RCB_RING_SIZE(tp) <<
  4968. BDINFO_FLAGS_MAXLEN_SHIFT),
  4969. 0);
  4970. tp->rx_std_ptr = tp->rx_pending;
  4971. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  4972. tp->rx_std_ptr);
  4973. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  4974. tp->rx_jumbo_pending : 0;
  4975. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  4976. tp->rx_jumbo_ptr);
  4977. /* Initialize MAC address and backoff seed. */
  4978. __tg3_set_mac_addr(tp);
  4979. /* MTU + ethernet header + FCS + optional VLAN tag */
  4980. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  4981. /* The slot time is changed by tg3_setup_phy if we
  4982. * run at gigabit with half duplex.
  4983. */
  4984. tw32(MAC_TX_LENGTHS,
  4985. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4986. (6 << TX_LENGTHS_IPG_SHIFT) |
  4987. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4988. /* Receive rules. */
  4989. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  4990. tw32(RCVLPC_CONFIG, 0x0181);
  4991. /* Calculate RDMAC_MODE setting early, we need it to determine
  4992. * the RCVLPC_STATE_ENABLE mask.
  4993. */
  4994. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  4995. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  4996. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  4997. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  4998. RDMAC_MODE_LNGREAD_ENAB);
  4999. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  5000. rdmac_mode |= RDMAC_MODE_SPLIT_ENABLE;
  5001. /* If statement applies to 5705 and 5750 PCI devices only */
  5002. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5003. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5004. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  5005. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  5006. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5007. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5008. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  5009. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5010. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  5011. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5012. }
  5013. }
  5014. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5015. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5016. #if TG3_TSO_SUPPORT != 0
  5017. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5018. rdmac_mode |= (1 << 27);
  5019. #endif
  5020. /* Receive/send statistics. */
  5021. if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  5022. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  5023. val = tr32(RCVLPC_STATS_ENABLE);
  5024. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  5025. tw32(RCVLPC_STATS_ENABLE, val);
  5026. } else {
  5027. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  5028. }
  5029. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  5030. tw32(SNDDATAI_STATSENAB, 0xffffff);
  5031. tw32(SNDDATAI_STATSCTRL,
  5032. (SNDDATAI_SCTRL_ENABLE |
  5033. SNDDATAI_SCTRL_FASTUPD));
  5034. /* Setup host coalescing engine. */
  5035. tw32(HOSTCC_MODE, 0);
  5036. for (i = 0; i < 2000; i++) {
  5037. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  5038. break;
  5039. udelay(10);
  5040. }
  5041. __tg3_set_coalesce(tp, &tp->coal);
  5042. /* set status block DMA address */
  5043. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5044. ((u64) tp->status_mapping >> 32));
  5045. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5046. ((u64) tp->status_mapping & 0xffffffff));
  5047. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5048. /* Status/statistics block address. See tg3_timer,
  5049. * the tg3_periodic_fetch_stats call there, and
  5050. * tg3_get_stats to see how this works for 5705/5750 chips.
  5051. */
  5052. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5053. ((u64) tp->stats_mapping >> 32));
  5054. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5055. ((u64) tp->stats_mapping & 0xffffffff));
  5056. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  5057. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  5058. }
  5059. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  5060. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  5061. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  5062. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5063. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  5064. /* Clear statistics/status block in chip, and status block in ram. */
  5065. for (i = NIC_SRAM_STATS_BLK;
  5066. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  5067. i += sizeof(u32)) {
  5068. tg3_write_mem(tp, i, 0);
  5069. udelay(40);
  5070. }
  5071. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  5072. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5073. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  5074. /* reset to prevent losing 1st rx packet intermittently */
  5075. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5076. udelay(10);
  5077. }
  5078. tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  5079. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  5080. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  5081. udelay(40);
  5082. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  5083. * If TG3_FLAG_EEPROM_WRITE_PROT is set, we should read the
  5084. * register to preserve the GPIO settings for LOMs. The GPIOs,
  5085. * whether used as inputs or outputs, are set by boot code after
  5086. * reset.
  5087. */
  5088. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  5089. u32 gpio_mask;
  5090. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE2 |
  5091. GRC_LCLCTRL_GPIO_OUTPUT0 | GRC_LCLCTRL_GPIO_OUTPUT2;
  5092. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  5093. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  5094. GRC_LCLCTRL_GPIO_OUTPUT3;
  5095. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  5096. /* GPIO1 must be driven high for eeprom write protect */
  5097. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  5098. GRC_LCLCTRL_GPIO_OUTPUT1);
  5099. }
  5100. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5101. udelay(100);
  5102. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  5103. tp->last_tag = 0;
  5104. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5105. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  5106. udelay(40);
  5107. }
  5108. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  5109. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  5110. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  5111. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  5112. WDMAC_MODE_LNGREAD_ENAB);
  5113. /* If statement applies to 5705 and 5750 PCI devices only */
  5114. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5115. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5116. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  5117. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  5118. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5119. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5120. /* nothing */
  5121. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5122. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  5123. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  5124. val |= WDMAC_MODE_RX_ACCEL;
  5125. }
  5126. }
  5127. tw32_f(WDMAC_MODE, val);
  5128. udelay(40);
  5129. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  5130. val = tr32(TG3PCI_X_CAPS);
  5131. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  5132. val &= ~PCIX_CAPS_BURST_MASK;
  5133. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  5134. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5135. val &= ~(PCIX_CAPS_SPLIT_MASK | PCIX_CAPS_BURST_MASK);
  5136. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  5137. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  5138. val |= (tp->split_mode_max_reqs <<
  5139. PCIX_CAPS_SPLIT_SHIFT);
  5140. }
  5141. tw32(TG3PCI_X_CAPS, val);
  5142. }
  5143. tw32_f(RDMAC_MODE, rdmac_mode);
  5144. udelay(40);
  5145. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  5146. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5147. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  5148. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  5149. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  5150. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  5151. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  5152. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  5153. #if TG3_TSO_SUPPORT != 0
  5154. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5155. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  5156. #endif
  5157. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  5158. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  5159. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  5160. err = tg3_load_5701_a0_firmware_fix(tp);
  5161. if (err)
  5162. return err;
  5163. }
  5164. #if TG3_TSO_SUPPORT != 0
  5165. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5166. err = tg3_load_tso_firmware(tp);
  5167. if (err)
  5168. return err;
  5169. }
  5170. #endif
  5171. tp->tx_mode = TX_MODE_ENABLE;
  5172. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5173. udelay(100);
  5174. tp->rx_mode = RX_MODE_ENABLE;
  5175. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5176. udelay(10);
  5177. if (tp->link_config.phy_is_low_power) {
  5178. tp->link_config.phy_is_low_power = 0;
  5179. tp->link_config.speed = tp->link_config.orig_speed;
  5180. tp->link_config.duplex = tp->link_config.orig_duplex;
  5181. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  5182. }
  5183. tp->mi_mode = MAC_MI_MODE_BASE;
  5184. tw32_f(MAC_MI_MODE, tp->mi_mode);
  5185. udelay(80);
  5186. tw32(MAC_LED_CTRL, tp->led_ctrl);
  5187. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  5188. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5189. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5190. udelay(10);
  5191. }
  5192. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5193. udelay(10);
  5194. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5195. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  5196. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  5197. /* Set drive transmission level to 1.2V */
  5198. /* only if the signal pre-emphasis bit is not set */
  5199. val = tr32(MAC_SERDES_CFG);
  5200. val &= 0xfffff000;
  5201. val |= 0x880;
  5202. tw32(MAC_SERDES_CFG, val);
  5203. }
  5204. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  5205. tw32(MAC_SERDES_CFG, 0x616000);
  5206. }
  5207. /* Prevent chip from dropping frames when flow control
  5208. * is enabled.
  5209. */
  5210. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  5211. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  5212. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  5213. /* Use hardware link auto-negotiation */
  5214. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  5215. }
  5216. err = tg3_setup_phy(tp, 1);
  5217. if (err)
  5218. return err;
  5219. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  5220. u32 tmp;
  5221. /* Clear CRC stats. */
  5222. if (!tg3_readphy(tp, 0x1e, &tmp)) {
  5223. tg3_writephy(tp, 0x1e, tmp | 0x8000);
  5224. tg3_readphy(tp, 0x14, &tmp);
  5225. }
  5226. }
  5227. __tg3_set_rx_mode(tp->dev);
  5228. /* Initialize receive rules. */
  5229. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  5230. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5231. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  5232. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5233. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5234. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5235. limit = 8;
  5236. else
  5237. limit = 16;
  5238. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  5239. limit -= 4;
  5240. switch (limit) {
  5241. case 16:
  5242. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  5243. case 15:
  5244. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  5245. case 14:
  5246. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  5247. case 13:
  5248. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  5249. case 12:
  5250. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  5251. case 11:
  5252. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  5253. case 10:
  5254. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  5255. case 9:
  5256. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  5257. case 8:
  5258. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  5259. case 7:
  5260. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  5261. case 6:
  5262. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  5263. case 5:
  5264. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  5265. case 4:
  5266. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  5267. case 3:
  5268. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  5269. case 2:
  5270. case 1:
  5271. default:
  5272. break;
  5273. };
  5274. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  5275. return 0;
  5276. }
  5277. /* Called at device open time to get the chip ready for
  5278. * packet processing. Invoked with tp->lock held.
  5279. */
  5280. static int tg3_init_hw(struct tg3 *tp)
  5281. {
  5282. int err;
  5283. /* Force the chip into D0. */
  5284. err = tg3_set_power_state(tp, 0);
  5285. if (err)
  5286. goto out;
  5287. tg3_switch_clocks(tp);
  5288. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  5289. err = tg3_reset_hw(tp);
  5290. out:
  5291. return err;
  5292. }
  5293. #define TG3_STAT_ADD32(PSTAT, REG) \
  5294. do { u32 __val = tr32(REG); \
  5295. (PSTAT)->low += __val; \
  5296. if ((PSTAT)->low < __val) \
  5297. (PSTAT)->high += 1; \
  5298. } while (0)
  5299. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  5300. {
  5301. struct tg3_hw_stats *sp = tp->hw_stats;
  5302. if (!netif_carrier_ok(tp->dev))
  5303. return;
  5304. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  5305. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  5306. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  5307. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  5308. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  5309. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  5310. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  5311. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  5312. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  5313. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  5314. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  5315. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  5316. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  5317. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  5318. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  5319. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  5320. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  5321. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  5322. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  5323. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  5324. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  5325. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  5326. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  5327. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  5328. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  5329. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  5330. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  5331. }
  5332. static void tg3_timer(unsigned long __opaque)
  5333. {
  5334. struct tg3 *tp = (struct tg3 *) __opaque;
  5335. spin_lock(&tp->lock);
  5336. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  5337. /* All of this garbage is because when using non-tagged
  5338. * IRQ status the mailbox/status_block protocol the chip
  5339. * uses with the cpu is race prone.
  5340. */
  5341. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  5342. tw32(GRC_LOCAL_CTRL,
  5343. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  5344. } else {
  5345. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5346. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  5347. }
  5348. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  5349. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  5350. spin_unlock(&tp->lock);
  5351. schedule_work(&tp->reset_task);
  5352. return;
  5353. }
  5354. }
  5355. /* This part only runs once per second. */
  5356. if (!--tp->timer_counter) {
  5357. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5358. tg3_periodic_fetch_stats(tp);
  5359. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  5360. u32 mac_stat;
  5361. int phy_event;
  5362. mac_stat = tr32(MAC_STATUS);
  5363. phy_event = 0;
  5364. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  5365. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  5366. phy_event = 1;
  5367. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  5368. phy_event = 1;
  5369. if (phy_event)
  5370. tg3_setup_phy(tp, 0);
  5371. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  5372. u32 mac_stat = tr32(MAC_STATUS);
  5373. int need_setup = 0;
  5374. if (netif_carrier_ok(tp->dev) &&
  5375. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  5376. need_setup = 1;
  5377. }
  5378. if (! netif_carrier_ok(tp->dev) &&
  5379. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  5380. MAC_STATUS_SIGNAL_DET))) {
  5381. need_setup = 1;
  5382. }
  5383. if (need_setup) {
  5384. tw32_f(MAC_MODE,
  5385. (tp->mac_mode &
  5386. ~MAC_MODE_PORT_MODE_MASK));
  5387. udelay(40);
  5388. tw32_f(MAC_MODE, tp->mac_mode);
  5389. udelay(40);
  5390. tg3_setup_phy(tp, 0);
  5391. }
  5392. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  5393. tg3_serdes_parallel_detect(tp);
  5394. tp->timer_counter = tp->timer_multiplier;
  5395. }
  5396. /* Heartbeat is only sent once every 2 seconds. */
  5397. if (!--tp->asf_counter) {
  5398. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5399. u32 val;
  5400. tg3_write_mem_fast(tp, NIC_SRAM_FW_CMD_MBOX,
  5401. FWCMD_NICDRV_ALIVE2);
  5402. tg3_write_mem_fast(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  5403. /* 5 seconds timeout */
  5404. tg3_write_mem_fast(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  5405. val = tr32(GRC_RX_CPU_EVENT);
  5406. val |= (1 << 14);
  5407. tw32(GRC_RX_CPU_EVENT, val);
  5408. }
  5409. tp->asf_counter = tp->asf_multiplier;
  5410. }
  5411. spin_unlock(&tp->lock);
  5412. tp->timer.expires = jiffies + tp->timer_offset;
  5413. add_timer(&tp->timer);
  5414. }
  5415. static int tg3_test_interrupt(struct tg3 *tp)
  5416. {
  5417. struct net_device *dev = tp->dev;
  5418. int err, i;
  5419. u32 int_mbox = 0;
  5420. if (!netif_running(dev))
  5421. return -ENODEV;
  5422. tg3_disable_ints(tp);
  5423. free_irq(tp->pdev->irq, dev);
  5424. err = request_irq(tp->pdev->irq, tg3_test_isr,
  5425. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5426. if (err)
  5427. return err;
  5428. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  5429. tg3_enable_ints(tp);
  5430. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  5431. HOSTCC_MODE_NOW);
  5432. for (i = 0; i < 5; i++) {
  5433. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  5434. TG3_64BIT_REG_LOW);
  5435. if (int_mbox != 0)
  5436. break;
  5437. msleep(10);
  5438. }
  5439. tg3_disable_ints(tp);
  5440. free_irq(tp->pdev->irq, dev);
  5441. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  5442. err = request_irq(tp->pdev->irq, tg3_msi,
  5443. SA_SAMPLE_RANDOM, dev->name, dev);
  5444. else {
  5445. irqreturn_t (*fn)(int, void *, struct pt_regs *)=tg3_interrupt;
  5446. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5447. fn = tg3_interrupt_tagged;
  5448. err = request_irq(tp->pdev->irq, fn,
  5449. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5450. }
  5451. if (err)
  5452. return err;
  5453. if (int_mbox != 0)
  5454. return 0;
  5455. return -EIO;
  5456. }
  5457. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  5458. * successfully restored
  5459. */
  5460. static int tg3_test_msi(struct tg3 *tp)
  5461. {
  5462. struct net_device *dev = tp->dev;
  5463. int err;
  5464. u16 pci_cmd;
  5465. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  5466. return 0;
  5467. /* Turn off SERR reporting in case MSI terminates with Master
  5468. * Abort.
  5469. */
  5470. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  5471. pci_write_config_word(tp->pdev, PCI_COMMAND,
  5472. pci_cmd & ~PCI_COMMAND_SERR);
  5473. err = tg3_test_interrupt(tp);
  5474. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  5475. if (!err)
  5476. return 0;
  5477. /* other failures */
  5478. if (err != -EIO)
  5479. return err;
  5480. /* MSI test failed, go back to INTx mode */
  5481. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  5482. "switching to INTx mode. Please report this failure to "
  5483. "the PCI maintainer and include system chipset information.\n",
  5484. tp->dev->name);
  5485. free_irq(tp->pdev->irq, dev);
  5486. pci_disable_msi(tp->pdev);
  5487. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5488. {
  5489. irqreturn_t (*fn)(int, void *, struct pt_regs *)=tg3_interrupt;
  5490. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5491. fn = tg3_interrupt_tagged;
  5492. err = request_irq(tp->pdev->irq, fn,
  5493. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5494. }
  5495. if (err)
  5496. return err;
  5497. /* Need to reset the chip because the MSI cycle may have terminated
  5498. * with Master Abort.
  5499. */
  5500. tg3_full_lock(tp, 1);
  5501. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5502. err = tg3_init_hw(tp);
  5503. tg3_full_unlock(tp);
  5504. if (err)
  5505. free_irq(tp->pdev->irq, dev);
  5506. return err;
  5507. }
  5508. static int tg3_open(struct net_device *dev)
  5509. {
  5510. struct tg3 *tp = netdev_priv(dev);
  5511. int err;
  5512. tg3_full_lock(tp, 0);
  5513. tg3_disable_ints(tp);
  5514. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  5515. tg3_full_unlock(tp);
  5516. /* The placement of this call is tied
  5517. * to the setup and use of Host TX descriptors.
  5518. */
  5519. err = tg3_alloc_consistent(tp);
  5520. if (err)
  5521. return err;
  5522. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  5523. (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5750_AX) &&
  5524. (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5750_BX)) {
  5525. /* All MSI supporting chips should support tagged
  5526. * status. Assert that this is the case.
  5527. */
  5528. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  5529. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  5530. "Not using MSI.\n", tp->dev->name);
  5531. } else if (pci_enable_msi(tp->pdev) == 0) {
  5532. u32 msi_mode;
  5533. msi_mode = tr32(MSGINT_MODE);
  5534. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  5535. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  5536. }
  5537. }
  5538. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  5539. err = request_irq(tp->pdev->irq, tg3_msi,
  5540. SA_SAMPLE_RANDOM, dev->name, dev);
  5541. else {
  5542. irqreturn_t (*fn)(int, void *, struct pt_regs *)=tg3_interrupt;
  5543. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5544. fn = tg3_interrupt_tagged;
  5545. err = request_irq(tp->pdev->irq, fn,
  5546. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5547. }
  5548. if (err) {
  5549. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5550. pci_disable_msi(tp->pdev);
  5551. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5552. }
  5553. tg3_free_consistent(tp);
  5554. return err;
  5555. }
  5556. tg3_full_lock(tp, 0);
  5557. err = tg3_init_hw(tp);
  5558. if (err) {
  5559. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5560. tg3_free_rings(tp);
  5561. } else {
  5562. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5563. tp->timer_offset = HZ;
  5564. else
  5565. tp->timer_offset = HZ / 10;
  5566. BUG_ON(tp->timer_offset > HZ);
  5567. tp->timer_counter = tp->timer_multiplier =
  5568. (HZ / tp->timer_offset);
  5569. tp->asf_counter = tp->asf_multiplier =
  5570. ((HZ / tp->timer_offset) * 2);
  5571. init_timer(&tp->timer);
  5572. tp->timer.expires = jiffies + tp->timer_offset;
  5573. tp->timer.data = (unsigned long) tp;
  5574. tp->timer.function = tg3_timer;
  5575. }
  5576. tg3_full_unlock(tp);
  5577. if (err) {
  5578. free_irq(tp->pdev->irq, dev);
  5579. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5580. pci_disable_msi(tp->pdev);
  5581. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5582. }
  5583. tg3_free_consistent(tp);
  5584. return err;
  5585. }
  5586. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5587. err = tg3_test_msi(tp);
  5588. if (err) {
  5589. tg3_full_lock(tp, 0);
  5590. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5591. pci_disable_msi(tp->pdev);
  5592. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5593. }
  5594. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5595. tg3_free_rings(tp);
  5596. tg3_free_consistent(tp);
  5597. tg3_full_unlock(tp);
  5598. return err;
  5599. }
  5600. }
  5601. tg3_full_lock(tp, 0);
  5602. add_timer(&tp->timer);
  5603. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  5604. tg3_enable_ints(tp);
  5605. tg3_full_unlock(tp);
  5606. netif_start_queue(dev);
  5607. return 0;
  5608. }
  5609. #if 0
  5610. /*static*/ void tg3_dump_state(struct tg3 *tp)
  5611. {
  5612. u32 val32, val32_2, val32_3, val32_4, val32_5;
  5613. u16 val16;
  5614. int i;
  5615. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  5616. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  5617. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  5618. val16, val32);
  5619. /* MAC block */
  5620. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  5621. tr32(MAC_MODE), tr32(MAC_STATUS));
  5622. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  5623. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  5624. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  5625. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  5626. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  5627. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  5628. /* Send data initiator control block */
  5629. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  5630. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  5631. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  5632. tr32(SNDDATAI_STATSCTRL));
  5633. /* Send data completion control block */
  5634. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  5635. /* Send BD ring selector block */
  5636. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  5637. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  5638. /* Send BD initiator control block */
  5639. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  5640. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  5641. /* Send BD completion control block */
  5642. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  5643. /* Receive list placement control block */
  5644. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  5645. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  5646. printk(" RCVLPC_STATSCTRL[%08x]\n",
  5647. tr32(RCVLPC_STATSCTRL));
  5648. /* Receive data and receive BD initiator control block */
  5649. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  5650. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  5651. /* Receive data completion control block */
  5652. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  5653. tr32(RCVDCC_MODE));
  5654. /* Receive BD initiator control block */
  5655. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  5656. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  5657. /* Receive BD completion control block */
  5658. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  5659. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  5660. /* Receive list selector control block */
  5661. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  5662. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  5663. /* Mbuf cluster free block */
  5664. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  5665. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  5666. /* Host coalescing control block */
  5667. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  5668. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  5669. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  5670. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5671. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  5672. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  5673. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5674. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  5675. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  5676. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  5677. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  5678. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  5679. /* Memory arbiter control block */
  5680. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  5681. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  5682. /* Buffer manager control block */
  5683. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  5684. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  5685. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  5686. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  5687. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  5688. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  5689. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  5690. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  5691. /* Read DMA control block */
  5692. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  5693. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  5694. /* Write DMA control block */
  5695. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  5696. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  5697. /* DMA completion block */
  5698. printk("DEBUG: DMAC_MODE[%08x]\n",
  5699. tr32(DMAC_MODE));
  5700. /* GRC block */
  5701. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  5702. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  5703. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  5704. tr32(GRC_LOCAL_CTRL));
  5705. /* TG3_BDINFOs */
  5706. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  5707. tr32(RCVDBDI_JUMBO_BD + 0x0),
  5708. tr32(RCVDBDI_JUMBO_BD + 0x4),
  5709. tr32(RCVDBDI_JUMBO_BD + 0x8),
  5710. tr32(RCVDBDI_JUMBO_BD + 0xc));
  5711. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  5712. tr32(RCVDBDI_STD_BD + 0x0),
  5713. tr32(RCVDBDI_STD_BD + 0x4),
  5714. tr32(RCVDBDI_STD_BD + 0x8),
  5715. tr32(RCVDBDI_STD_BD + 0xc));
  5716. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  5717. tr32(RCVDBDI_MINI_BD + 0x0),
  5718. tr32(RCVDBDI_MINI_BD + 0x4),
  5719. tr32(RCVDBDI_MINI_BD + 0x8),
  5720. tr32(RCVDBDI_MINI_BD + 0xc));
  5721. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  5722. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  5723. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  5724. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  5725. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  5726. val32, val32_2, val32_3, val32_4);
  5727. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  5728. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  5729. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  5730. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  5731. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  5732. val32, val32_2, val32_3, val32_4);
  5733. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  5734. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  5735. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  5736. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  5737. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  5738. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  5739. val32, val32_2, val32_3, val32_4, val32_5);
  5740. /* SW status block */
  5741. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  5742. tp->hw_status->status,
  5743. tp->hw_status->status_tag,
  5744. tp->hw_status->rx_jumbo_consumer,
  5745. tp->hw_status->rx_consumer,
  5746. tp->hw_status->rx_mini_consumer,
  5747. tp->hw_status->idx[0].rx_producer,
  5748. tp->hw_status->idx[0].tx_consumer);
  5749. /* SW statistics block */
  5750. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  5751. ((u32 *)tp->hw_stats)[0],
  5752. ((u32 *)tp->hw_stats)[1],
  5753. ((u32 *)tp->hw_stats)[2],
  5754. ((u32 *)tp->hw_stats)[3]);
  5755. /* Mailboxes */
  5756. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  5757. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  5758. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  5759. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  5760. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  5761. /* NIC side send descriptors. */
  5762. for (i = 0; i < 6; i++) {
  5763. unsigned long txd;
  5764. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  5765. + (i * sizeof(struct tg3_tx_buffer_desc));
  5766. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  5767. i,
  5768. readl(txd + 0x0), readl(txd + 0x4),
  5769. readl(txd + 0x8), readl(txd + 0xc));
  5770. }
  5771. /* NIC side RX descriptors. */
  5772. for (i = 0; i < 6; i++) {
  5773. unsigned long rxd;
  5774. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  5775. + (i * sizeof(struct tg3_rx_buffer_desc));
  5776. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  5777. i,
  5778. readl(rxd + 0x0), readl(rxd + 0x4),
  5779. readl(rxd + 0x8), readl(rxd + 0xc));
  5780. rxd += (4 * sizeof(u32));
  5781. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  5782. i,
  5783. readl(rxd + 0x0), readl(rxd + 0x4),
  5784. readl(rxd + 0x8), readl(rxd + 0xc));
  5785. }
  5786. for (i = 0; i < 6; i++) {
  5787. unsigned long rxd;
  5788. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  5789. + (i * sizeof(struct tg3_rx_buffer_desc));
  5790. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  5791. i,
  5792. readl(rxd + 0x0), readl(rxd + 0x4),
  5793. readl(rxd + 0x8), readl(rxd + 0xc));
  5794. rxd += (4 * sizeof(u32));
  5795. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  5796. i,
  5797. readl(rxd + 0x0), readl(rxd + 0x4),
  5798. readl(rxd + 0x8), readl(rxd + 0xc));
  5799. }
  5800. }
  5801. #endif
  5802. static struct net_device_stats *tg3_get_stats(struct net_device *);
  5803. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  5804. static int tg3_close(struct net_device *dev)
  5805. {
  5806. struct tg3 *tp = netdev_priv(dev);
  5807. netif_stop_queue(dev);
  5808. del_timer_sync(&tp->timer);
  5809. tg3_full_lock(tp, 1);
  5810. #if 0
  5811. tg3_dump_state(tp);
  5812. #endif
  5813. tg3_disable_ints(tp);
  5814. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5815. tg3_free_rings(tp);
  5816. tp->tg3_flags &=
  5817. ~(TG3_FLAG_INIT_COMPLETE |
  5818. TG3_FLAG_GOT_SERDES_FLOWCTL);
  5819. netif_carrier_off(tp->dev);
  5820. tg3_full_unlock(tp);
  5821. free_irq(tp->pdev->irq, dev);
  5822. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5823. pci_disable_msi(tp->pdev);
  5824. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5825. }
  5826. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  5827. sizeof(tp->net_stats_prev));
  5828. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  5829. sizeof(tp->estats_prev));
  5830. tg3_free_consistent(tp);
  5831. return 0;
  5832. }
  5833. static inline unsigned long get_stat64(tg3_stat64_t *val)
  5834. {
  5835. unsigned long ret;
  5836. #if (BITS_PER_LONG == 32)
  5837. ret = val->low;
  5838. #else
  5839. ret = ((u64)val->high << 32) | ((u64)val->low);
  5840. #endif
  5841. return ret;
  5842. }
  5843. static unsigned long calc_crc_errors(struct tg3 *tp)
  5844. {
  5845. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5846. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5847. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  5848. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  5849. u32 val;
  5850. spin_lock_bh(&tp->lock);
  5851. if (!tg3_readphy(tp, 0x1e, &val)) {
  5852. tg3_writephy(tp, 0x1e, val | 0x8000);
  5853. tg3_readphy(tp, 0x14, &val);
  5854. } else
  5855. val = 0;
  5856. spin_unlock_bh(&tp->lock);
  5857. tp->phy_crc_errors += val;
  5858. return tp->phy_crc_errors;
  5859. }
  5860. return get_stat64(&hw_stats->rx_fcs_errors);
  5861. }
  5862. #define ESTAT_ADD(member) \
  5863. estats->member = old_estats->member + \
  5864. get_stat64(&hw_stats->member)
  5865. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  5866. {
  5867. struct tg3_ethtool_stats *estats = &tp->estats;
  5868. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  5869. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5870. if (!hw_stats)
  5871. return old_estats;
  5872. ESTAT_ADD(rx_octets);
  5873. ESTAT_ADD(rx_fragments);
  5874. ESTAT_ADD(rx_ucast_packets);
  5875. ESTAT_ADD(rx_mcast_packets);
  5876. ESTAT_ADD(rx_bcast_packets);
  5877. ESTAT_ADD(rx_fcs_errors);
  5878. ESTAT_ADD(rx_align_errors);
  5879. ESTAT_ADD(rx_xon_pause_rcvd);
  5880. ESTAT_ADD(rx_xoff_pause_rcvd);
  5881. ESTAT_ADD(rx_mac_ctrl_rcvd);
  5882. ESTAT_ADD(rx_xoff_entered);
  5883. ESTAT_ADD(rx_frame_too_long_errors);
  5884. ESTAT_ADD(rx_jabbers);
  5885. ESTAT_ADD(rx_undersize_packets);
  5886. ESTAT_ADD(rx_in_length_errors);
  5887. ESTAT_ADD(rx_out_length_errors);
  5888. ESTAT_ADD(rx_64_or_less_octet_packets);
  5889. ESTAT_ADD(rx_65_to_127_octet_packets);
  5890. ESTAT_ADD(rx_128_to_255_octet_packets);
  5891. ESTAT_ADD(rx_256_to_511_octet_packets);
  5892. ESTAT_ADD(rx_512_to_1023_octet_packets);
  5893. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  5894. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  5895. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  5896. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  5897. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  5898. ESTAT_ADD(tx_octets);
  5899. ESTAT_ADD(tx_collisions);
  5900. ESTAT_ADD(tx_xon_sent);
  5901. ESTAT_ADD(tx_xoff_sent);
  5902. ESTAT_ADD(tx_flow_control);
  5903. ESTAT_ADD(tx_mac_errors);
  5904. ESTAT_ADD(tx_single_collisions);
  5905. ESTAT_ADD(tx_mult_collisions);
  5906. ESTAT_ADD(tx_deferred);
  5907. ESTAT_ADD(tx_excessive_collisions);
  5908. ESTAT_ADD(tx_late_collisions);
  5909. ESTAT_ADD(tx_collide_2times);
  5910. ESTAT_ADD(tx_collide_3times);
  5911. ESTAT_ADD(tx_collide_4times);
  5912. ESTAT_ADD(tx_collide_5times);
  5913. ESTAT_ADD(tx_collide_6times);
  5914. ESTAT_ADD(tx_collide_7times);
  5915. ESTAT_ADD(tx_collide_8times);
  5916. ESTAT_ADD(tx_collide_9times);
  5917. ESTAT_ADD(tx_collide_10times);
  5918. ESTAT_ADD(tx_collide_11times);
  5919. ESTAT_ADD(tx_collide_12times);
  5920. ESTAT_ADD(tx_collide_13times);
  5921. ESTAT_ADD(tx_collide_14times);
  5922. ESTAT_ADD(tx_collide_15times);
  5923. ESTAT_ADD(tx_ucast_packets);
  5924. ESTAT_ADD(tx_mcast_packets);
  5925. ESTAT_ADD(tx_bcast_packets);
  5926. ESTAT_ADD(tx_carrier_sense_errors);
  5927. ESTAT_ADD(tx_discards);
  5928. ESTAT_ADD(tx_errors);
  5929. ESTAT_ADD(dma_writeq_full);
  5930. ESTAT_ADD(dma_write_prioq_full);
  5931. ESTAT_ADD(rxbds_empty);
  5932. ESTAT_ADD(rx_discards);
  5933. ESTAT_ADD(rx_errors);
  5934. ESTAT_ADD(rx_threshold_hit);
  5935. ESTAT_ADD(dma_readq_full);
  5936. ESTAT_ADD(dma_read_prioq_full);
  5937. ESTAT_ADD(tx_comp_queue_full);
  5938. ESTAT_ADD(ring_set_send_prod_index);
  5939. ESTAT_ADD(ring_status_update);
  5940. ESTAT_ADD(nic_irqs);
  5941. ESTAT_ADD(nic_avoided_irqs);
  5942. ESTAT_ADD(nic_tx_threshold_hit);
  5943. return estats;
  5944. }
  5945. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  5946. {
  5947. struct tg3 *tp = netdev_priv(dev);
  5948. struct net_device_stats *stats = &tp->net_stats;
  5949. struct net_device_stats *old_stats = &tp->net_stats_prev;
  5950. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5951. if (!hw_stats)
  5952. return old_stats;
  5953. stats->rx_packets = old_stats->rx_packets +
  5954. get_stat64(&hw_stats->rx_ucast_packets) +
  5955. get_stat64(&hw_stats->rx_mcast_packets) +
  5956. get_stat64(&hw_stats->rx_bcast_packets);
  5957. stats->tx_packets = old_stats->tx_packets +
  5958. get_stat64(&hw_stats->tx_ucast_packets) +
  5959. get_stat64(&hw_stats->tx_mcast_packets) +
  5960. get_stat64(&hw_stats->tx_bcast_packets);
  5961. stats->rx_bytes = old_stats->rx_bytes +
  5962. get_stat64(&hw_stats->rx_octets);
  5963. stats->tx_bytes = old_stats->tx_bytes +
  5964. get_stat64(&hw_stats->tx_octets);
  5965. stats->rx_errors = old_stats->rx_errors +
  5966. get_stat64(&hw_stats->rx_errors);
  5967. stats->tx_errors = old_stats->tx_errors +
  5968. get_stat64(&hw_stats->tx_errors) +
  5969. get_stat64(&hw_stats->tx_mac_errors) +
  5970. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  5971. get_stat64(&hw_stats->tx_discards);
  5972. stats->multicast = old_stats->multicast +
  5973. get_stat64(&hw_stats->rx_mcast_packets);
  5974. stats->collisions = old_stats->collisions +
  5975. get_stat64(&hw_stats->tx_collisions);
  5976. stats->rx_length_errors = old_stats->rx_length_errors +
  5977. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  5978. get_stat64(&hw_stats->rx_undersize_packets);
  5979. stats->rx_over_errors = old_stats->rx_over_errors +
  5980. get_stat64(&hw_stats->rxbds_empty);
  5981. stats->rx_frame_errors = old_stats->rx_frame_errors +
  5982. get_stat64(&hw_stats->rx_align_errors);
  5983. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  5984. get_stat64(&hw_stats->tx_discards);
  5985. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  5986. get_stat64(&hw_stats->tx_carrier_sense_errors);
  5987. stats->rx_crc_errors = old_stats->rx_crc_errors +
  5988. calc_crc_errors(tp);
  5989. stats->rx_missed_errors = old_stats->rx_missed_errors +
  5990. get_stat64(&hw_stats->rx_discards);
  5991. return stats;
  5992. }
  5993. static inline u32 calc_crc(unsigned char *buf, int len)
  5994. {
  5995. u32 reg;
  5996. u32 tmp;
  5997. int j, k;
  5998. reg = 0xffffffff;
  5999. for (j = 0; j < len; j++) {
  6000. reg ^= buf[j];
  6001. for (k = 0; k < 8; k++) {
  6002. tmp = reg & 0x01;
  6003. reg >>= 1;
  6004. if (tmp) {
  6005. reg ^= 0xedb88320;
  6006. }
  6007. }
  6008. }
  6009. return ~reg;
  6010. }
  6011. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  6012. {
  6013. /* accept or reject all multicast frames */
  6014. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  6015. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  6016. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  6017. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  6018. }
  6019. static void __tg3_set_rx_mode(struct net_device *dev)
  6020. {
  6021. struct tg3 *tp = netdev_priv(dev);
  6022. u32 rx_mode;
  6023. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  6024. RX_MODE_KEEP_VLAN_TAG);
  6025. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  6026. * flag clear.
  6027. */
  6028. #if TG3_VLAN_TAG_USED
  6029. if (!tp->vlgrp &&
  6030. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6031. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6032. #else
  6033. /* By definition, VLAN is disabled always in this
  6034. * case.
  6035. */
  6036. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6037. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6038. #endif
  6039. if (dev->flags & IFF_PROMISC) {
  6040. /* Promiscuous mode. */
  6041. rx_mode |= RX_MODE_PROMISC;
  6042. } else if (dev->flags & IFF_ALLMULTI) {
  6043. /* Accept all multicast. */
  6044. tg3_set_multi (tp, 1);
  6045. } else if (dev->mc_count < 1) {
  6046. /* Reject all multicast. */
  6047. tg3_set_multi (tp, 0);
  6048. } else {
  6049. /* Accept one or more multicast(s). */
  6050. struct dev_mc_list *mclist;
  6051. unsigned int i;
  6052. u32 mc_filter[4] = { 0, };
  6053. u32 regidx;
  6054. u32 bit;
  6055. u32 crc;
  6056. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  6057. i++, mclist = mclist->next) {
  6058. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  6059. bit = ~crc & 0x7f;
  6060. regidx = (bit & 0x60) >> 5;
  6061. bit &= 0x1f;
  6062. mc_filter[regidx] |= (1 << bit);
  6063. }
  6064. tw32(MAC_HASH_REG_0, mc_filter[0]);
  6065. tw32(MAC_HASH_REG_1, mc_filter[1]);
  6066. tw32(MAC_HASH_REG_2, mc_filter[2]);
  6067. tw32(MAC_HASH_REG_3, mc_filter[3]);
  6068. }
  6069. if (rx_mode != tp->rx_mode) {
  6070. tp->rx_mode = rx_mode;
  6071. tw32_f(MAC_RX_MODE, rx_mode);
  6072. udelay(10);
  6073. }
  6074. }
  6075. static void tg3_set_rx_mode(struct net_device *dev)
  6076. {
  6077. struct tg3 *tp = netdev_priv(dev);
  6078. tg3_full_lock(tp, 0);
  6079. __tg3_set_rx_mode(dev);
  6080. tg3_full_unlock(tp);
  6081. }
  6082. #define TG3_REGDUMP_LEN (32 * 1024)
  6083. static int tg3_get_regs_len(struct net_device *dev)
  6084. {
  6085. return TG3_REGDUMP_LEN;
  6086. }
  6087. static void tg3_get_regs(struct net_device *dev,
  6088. struct ethtool_regs *regs, void *_p)
  6089. {
  6090. u32 *p = _p;
  6091. struct tg3 *tp = netdev_priv(dev);
  6092. u8 *orig_p = _p;
  6093. int i;
  6094. regs->version = 0;
  6095. memset(p, 0, TG3_REGDUMP_LEN);
  6096. tg3_full_lock(tp, 0);
  6097. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  6098. #define GET_REG32_LOOP(base,len) \
  6099. do { p = (u32 *)(orig_p + (base)); \
  6100. for (i = 0; i < len; i += 4) \
  6101. __GET_REG32((base) + i); \
  6102. } while (0)
  6103. #define GET_REG32_1(reg) \
  6104. do { p = (u32 *)(orig_p + (reg)); \
  6105. __GET_REG32((reg)); \
  6106. } while (0)
  6107. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  6108. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  6109. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  6110. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  6111. GET_REG32_1(SNDDATAC_MODE);
  6112. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  6113. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  6114. GET_REG32_1(SNDBDC_MODE);
  6115. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  6116. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  6117. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  6118. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  6119. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  6120. GET_REG32_1(RCVDCC_MODE);
  6121. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  6122. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  6123. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  6124. GET_REG32_1(MBFREE_MODE);
  6125. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  6126. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  6127. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  6128. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  6129. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  6130. GET_REG32_1(RX_CPU_MODE);
  6131. GET_REG32_1(RX_CPU_STATE);
  6132. GET_REG32_1(RX_CPU_PGMCTR);
  6133. GET_REG32_1(RX_CPU_HWBKPT);
  6134. GET_REG32_1(TX_CPU_MODE);
  6135. GET_REG32_1(TX_CPU_STATE);
  6136. GET_REG32_1(TX_CPU_PGMCTR);
  6137. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  6138. GET_REG32_LOOP(FTQ_RESET, 0x120);
  6139. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  6140. GET_REG32_1(DMAC_MODE);
  6141. GET_REG32_LOOP(GRC_MODE, 0x4c);
  6142. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6143. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  6144. #undef __GET_REG32
  6145. #undef GET_REG32_LOOP
  6146. #undef GET_REG32_1
  6147. tg3_full_unlock(tp);
  6148. }
  6149. static int tg3_get_eeprom_len(struct net_device *dev)
  6150. {
  6151. struct tg3 *tp = netdev_priv(dev);
  6152. return tp->nvram_size;
  6153. }
  6154. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  6155. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6156. {
  6157. struct tg3 *tp = netdev_priv(dev);
  6158. int ret;
  6159. u8 *pd;
  6160. u32 i, offset, len, val, b_offset, b_count;
  6161. offset = eeprom->offset;
  6162. len = eeprom->len;
  6163. eeprom->len = 0;
  6164. eeprom->magic = TG3_EEPROM_MAGIC;
  6165. if (offset & 3) {
  6166. /* adjustments to start on required 4 byte boundary */
  6167. b_offset = offset & 3;
  6168. b_count = 4 - b_offset;
  6169. if (b_count > len) {
  6170. /* i.e. offset=1 len=2 */
  6171. b_count = len;
  6172. }
  6173. ret = tg3_nvram_read(tp, offset-b_offset, &val);
  6174. if (ret)
  6175. return ret;
  6176. val = cpu_to_le32(val);
  6177. memcpy(data, ((char*)&val) + b_offset, b_count);
  6178. len -= b_count;
  6179. offset += b_count;
  6180. eeprom->len += b_count;
  6181. }
  6182. /* read bytes upto the last 4 byte boundary */
  6183. pd = &data[eeprom->len];
  6184. for (i = 0; i < (len - (len & 3)); i += 4) {
  6185. ret = tg3_nvram_read(tp, offset + i, &val);
  6186. if (ret) {
  6187. eeprom->len += i;
  6188. return ret;
  6189. }
  6190. val = cpu_to_le32(val);
  6191. memcpy(pd + i, &val, 4);
  6192. }
  6193. eeprom->len += i;
  6194. if (len & 3) {
  6195. /* read last bytes not ending on 4 byte boundary */
  6196. pd = &data[eeprom->len];
  6197. b_count = len & 3;
  6198. b_offset = offset + len - b_count;
  6199. ret = tg3_nvram_read(tp, b_offset, &val);
  6200. if (ret)
  6201. return ret;
  6202. val = cpu_to_le32(val);
  6203. memcpy(pd, ((char*)&val), b_count);
  6204. eeprom->len += b_count;
  6205. }
  6206. return 0;
  6207. }
  6208. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  6209. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6210. {
  6211. struct tg3 *tp = netdev_priv(dev);
  6212. int ret;
  6213. u32 offset, len, b_offset, odd_len, start, end;
  6214. u8 *buf;
  6215. if (eeprom->magic != TG3_EEPROM_MAGIC)
  6216. return -EINVAL;
  6217. offset = eeprom->offset;
  6218. len = eeprom->len;
  6219. if ((b_offset = (offset & 3))) {
  6220. /* adjustments to start on required 4 byte boundary */
  6221. ret = tg3_nvram_read(tp, offset-b_offset, &start);
  6222. if (ret)
  6223. return ret;
  6224. start = cpu_to_le32(start);
  6225. len += b_offset;
  6226. offset &= ~3;
  6227. if (len < 4)
  6228. len = 4;
  6229. }
  6230. odd_len = 0;
  6231. if (len & 3) {
  6232. /* adjustments to end on required 4 byte boundary */
  6233. odd_len = 1;
  6234. len = (len + 3) & ~3;
  6235. ret = tg3_nvram_read(tp, offset+len-4, &end);
  6236. if (ret)
  6237. return ret;
  6238. end = cpu_to_le32(end);
  6239. }
  6240. buf = data;
  6241. if (b_offset || odd_len) {
  6242. buf = kmalloc(len, GFP_KERNEL);
  6243. if (buf == 0)
  6244. return -ENOMEM;
  6245. if (b_offset)
  6246. memcpy(buf, &start, 4);
  6247. if (odd_len)
  6248. memcpy(buf+len-4, &end, 4);
  6249. memcpy(buf + b_offset, data, eeprom->len);
  6250. }
  6251. ret = tg3_nvram_write_block(tp, offset, len, buf);
  6252. if (buf != data)
  6253. kfree(buf);
  6254. return ret;
  6255. }
  6256. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  6257. {
  6258. struct tg3 *tp = netdev_priv(dev);
  6259. cmd->supported = (SUPPORTED_Autoneg);
  6260. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  6261. cmd->supported |= (SUPPORTED_1000baseT_Half |
  6262. SUPPORTED_1000baseT_Full);
  6263. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  6264. cmd->supported |= (SUPPORTED_100baseT_Half |
  6265. SUPPORTED_100baseT_Full |
  6266. SUPPORTED_10baseT_Half |
  6267. SUPPORTED_10baseT_Full |
  6268. SUPPORTED_MII);
  6269. else
  6270. cmd->supported |= SUPPORTED_FIBRE;
  6271. cmd->advertising = tp->link_config.advertising;
  6272. if (netif_running(dev)) {
  6273. cmd->speed = tp->link_config.active_speed;
  6274. cmd->duplex = tp->link_config.active_duplex;
  6275. }
  6276. cmd->port = 0;
  6277. cmd->phy_address = PHY_ADDR;
  6278. cmd->transceiver = 0;
  6279. cmd->autoneg = tp->link_config.autoneg;
  6280. cmd->maxtxpkt = 0;
  6281. cmd->maxrxpkt = 0;
  6282. return 0;
  6283. }
  6284. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  6285. {
  6286. struct tg3 *tp = netdev_priv(dev);
  6287. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  6288. /* These are the only valid advertisement bits allowed. */
  6289. if (cmd->autoneg == AUTONEG_ENABLE &&
  6290. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  6291. ADVERTISED_1000baseT_Full |
  6292. ADVERTISED_Autoneg |
  6293. ADVERTISED_FIBRE)))
  6294. return -EINVAL;
  6295. /* Fiber can only do SPEED_1000. */
  6296. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  6297. (cmd->speed != SPEED_1000))
  6298. return -EINVAL;
  6299. /* Copper cannot force SPEED_1000. */
  6300. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  6301. (cmd->speed == SPEED_1000))
  6302. return -EINVAL;
  6303. else if ((cmd->speed == SPEED_1000) &&
  6304. (tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  6305. return -EINVAL;
  6306. tg3_full_lock(tp, 0);
  6307. tp->link_config.autoneg = cmd->autoneg;
  6308. if (cmd->autoneg == AUTONEG_ENABLE) {
  6309. tp->link_config.advertising = cmd->advertising;
  6310. tp->link_config.speed = SPEED_INVALID;
  6311. tp->link_config.duplex = DUPLEX_INVALID;
  6312. } else {
  6313. tp->link_config.advertising = 0;
  6314. tp->link_config.speed = cmd->speed;
  6315. tp->link_config.duplex = cmd->duplex;
  6316. }
  6317. if (netif_running(dev))
  6318. tg3_setup_phy(tp, 1);
  6319. tg3_full_unlock(tp);
  6320. return 0;
  6321. }
  6322. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  6323. {
  6324. struct tg3 *tp = netdev_priv(dev);
  6325. strcpy(info->driver, DRV_MODULE_NAME);
  6326. strcpy(info->version, DRV_MODULE_VERSION);
  6327. strcpy(info->bus_info, pci_name(tp->pdev));
  6328. }
  6329. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  6330. {
  6331. struct tg3 *tp = netdev_priv(dev);
  6332. wol->supported = WAKE_MAGIC;
  6333. wol->wolopts = 0;
  6334. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  6335. wol->wolopts = WAKE_MAGIC;
  6336. memset(&wol->sopass, 0, sizeof(wol->sopass));
  6337. }
  6338. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  6339. {
  6340. struct tg3 *tp = netdev_priv(dev);
  6341. if (wol->wolopts & ~WAKE_MAGIC)
  6342. return -EINVAL;
  6343. if ((wol->wolopts & WAKE_MAGIC) &&
  6344. tp->tg3_flags2 & TG3_FLG2_PHY_SERDES &&
  6345. !(tp->tg3_flags & TG3_FLAG_SERDES_WOL_CAP))
  6346. return -EINVAL;
  6347. spin_lock_bh(&tp->lock);
  6348. if (wol->wolopts & WAKE_MAGIC)
  6349. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  6350. else
  6351. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  6352. spin_unlock_bh(&tp->lock);
  6353. return 0;
  6354. }
  6355. static u32 tg3_get_msglevel(struct net_device *dev)
  6356. {
  6357. struct tg3 *tp = netdev_priv(dev);
  6358. return tp->msg_enable;
  6359. }
  6360. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  6361. {
  6362. struct tg3 *tp = netdev_priv(dev);
  6363. tp->msg_enable = value;
  6364. }
  6365. #if TG3_TSO_SUPPORT != 0
  6366. static int tg3_set_tso(struct net_device *dev, u32 value)
  6367. {
  6368. struct tg3 *tp = netdev_priv(dev);
  6369. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6370. if (value)
  6371. return -EINVAL;
  6372. return 0;
  6373. }
  6374. return ethtool_op_set_tso(dev, value);
  6375. }
  6376. #endif
  6377. static int tg3_nway_reset(struct net_device *dev)
  6378. {
  6379. struct tg3 *tp = netdev_priv(dev);
  6380. u32 bmcr;
  6381. int r;
  6382. if (!netif_running(dev))
  6383. return -EAGAIN;
  6384. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  6385. return -EINVAL;
  6386. spin_lock_bh(&tp->lock);
  6387. r = -EINVAL;
  6388. tg3_readphy(tp, MII_BMCR, &bmcr);
  6389. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  6390. ((bmcr & BMCR_ANENABLE) ||
  6391. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  6392. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  6393. BMCR_ANENABLE);
  6394. r = 0;
  6395. }
  6396. spin_unlock_bh(&tp->lock);
  6397. return r;
  6398. }
  6399. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6400. {
  6401. struct tg3 *tp = netdev_priv(dev);
  6402. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  6403. ering->rx_mini_max_pending = 0;
  6404. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  6405. ering->rx_pending = tp->rx_pending;
  6406. ering->rx_mini_pending = 0;
  6407. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  6408. ering->tx_pending = tp->tx_pending;
  6409. }
  6410. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6411. {
  6412. struct tg3 *tp = netdev_priv(dev);
  6413. int irq_sync = 0;
  6414. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  6415. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  6416. (ering->tx_pending > TG3_TX_RING_SIZE - 1))
  6417. return -EINVAL;
  6418. if (netif_running(dev)) {
  6419. tg3_netif_stop(tp);
  6420. irq_sync = 1;
  6421. }
  6422. tg3_full_lock(tp, irq_sync);
  6423. tp->rx_pending = ering->rx_pending;
  6424. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  6425. tp->rx_pending > 63)
  6426. tp->rx_pending = 63;
  6427. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  6428. tp->tx_pending = ering->tx_pending;
  6429. if (netif_running(dev)) {
  6430. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6431. tg3_init_hw(tp);
  6432. tg3_netif_start(tp);
  6433. }
  6434. tg3_full_unlock(tp);
  6435. return 0;
  6436. }
  6437. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6438. {
  6439. struct tg3 *tp = netdev_priv(dev);
  6440. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  6441. epause->rx_pause = (tp->tg3_flags & TG3_FLAG_RX_PAUSE) != 0;
  6442. epause->tx_pause = (tp->tg3_flags & TG3_FLAG_TX_PAUSE) != 0;
  6443. }
  6444. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6445. {
  6446. struct tg3 *tp = netdev_priv(dev);
  6447. int irq_sync = 0;
  6448. if (netif_running(dev)) {
  6449. tg3_netif_stop(tp);
  6450. irq_sync = 1;
  6451. }
  6452. tg3_full_lock(tp, irq_sync);
  6453. if (epause->autoneg)
  6454. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  6455. else
  6456. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  6457. if (epause->rx_pause)
  6458. tp->tg3_flags |= TG3_FLAG_RX_PAUSE;
  6459. else
  6460. tp->tg3_flags &= ~TG3_FLAG_RX_PAUSE;
  6461. if (epause->tx_pause)
  6462. tp->tg3_flags |= TG3_FLAG_TX_PAUSE;
  6463. else
  6464. tp->tg3_flags &= ~TG3_FLAG_TX_PAUSE;
  6465. if (netif_running(dev)) {
  6466. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6467. tg3_init_hw(tp);
  6468. tg3_netif_start(tp);
  6469. }
  6470. tg3_full_unlock(tp);
  6471. return 0;
  6472. }
  6473. static u32 tg3_get_rx_csum(struct net_device *dev)
  6474. {
  6475. struct tg3 *tp = netdev_priv(dev);
  6476. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  6477. }
  6478. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  6479. {
  6480. struct tg3 *tp = netdev_priv(dev);
  6481. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  6482. if (data != 0)
  6483. return -EINVAL;
  6484. return 0;
  6485. }
  6486. spin_lock_bh(&tp->lock);
  6487. if (data)
  6488. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  6489. else
  6490. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  6491. spin_unlock_bh(&tp->lock);
  6492. return 0;
  6493. }
  6494. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  6495. {
  6496. struct tg3 *tp = netdev_priv(dev);
  6497. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  6498. if (data != 0)
  6499. return -EINVAL;
  6500. return 0;
  6501. }
  6502. if (data)
  6503. dev->features |= NETIF_F_IP_CSUM;
  6504. else
  6505. dev->features &= ~NETIF_F_IP_CSUM;
  6506. return 0;
  6507. }
  6508. static int tg3_get_stats_count (struct net_device *dev)
  6509. {
  6510. return TG3_NUM_STATS;
  6511. }
  6512. static int tg3_get_test_count (struct net_device *dev)
  6513. {
  6514. return TG3_NUM_TEST;
  6515. }
  6516. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  6517. {
  6518. switch (stringset) {
  6519. case ETH_SS_STATS:
  6520. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  6521. break;
  6522. case ETH_SS_TEST:
  6523. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  6524. break;
  6525. default:
  6526. WARN_ON(1); /* we need a WARN() */
  6527. break;
  6528. }
  6529. }
  6530. static int tg3_phys_id(struct net_device *dev, u32 data)
  6531. {
  6532. struct tg3 *tp = netdev_priv(dev);
  6533. int i;
  6534. if (!netif_running(tp->dev))
  6535. return -EAGAIN;
  6536. if (data == 0)
  6537. data = 2;
  6538. for (i = 0; i < (data * 2); i++) {
  6539. if ((i % 2) == 0)
  6540. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  6541. LED_CTRL_1000MBPS_ON |
  6542. LED_CTRL_100MBPS_ON |
  6543. LED_CTRL_10MBPS_ON |
  6544. LED_CTRL_TRAFFIC_OVERRIDE |
  6545. LED_CTRL_TRAFFIC_BLINK |
  6546. LED_CTRL_TRAFFIC_LED);
  6547. else
  6548. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  6549. LED_CTRL_TRAFFIC_OVERRIDE);
  6550. if (msleep_interruptible(500))
  6551. break;
  6552. }
  6553. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6554. return 0;
  6555. }
  6556. static void tg3_get_ethtool_stats (struct net_device *dev,
  6557. struct ethtool_stats *estats, u64 *tmp_stats)
  6558. {
  6559. struct tg3 *tp = netdev_priv(dev);
  6560. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  6561. }
  6562. #define NVRAM_TEST_SIZE 0x100
  6563. static int tg3_test_nvram(struct tg3 *tp)
  6564. {
  6565. u32 *buf, csum;
  6566. int i, j, err = 0;
  6567. buf = kmalloc(NVRAM_TEST_SIZE, GFP_KERNEL);
  6568. if (buf == NULL)
  6569. return -ENOMEM;
  6570. for (i = 0, j = 0; i < NVRAM_TEST_SIZE; i += 4, j++) {
  6571. u32 val;
  6572. if ((err = tg3_nvram_read(tp, i, &val)) != 0)
  6573. break;
  6574. buf[j] = cpu_to_le32(val);
  6575. }
  6576. if (i < NVRAM_TEST_SIZE)
  6577. goto out;
  6578. err = -EIO;
  6579. if (cpu_to_be32(buf[0]) != TG3_EEPROM_MAGIC)
  6580. goto out;
  6581. /* Bootstrap checksum at offset 0x10 */
  6582. csum = calc_crc((unsigned char *) buf, 0x10);
  6583. if(csum != cpu_to_le32(buf[0x10/4]))
  6584. goto out;
  6585. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  6586. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  6587. if (csum != cpu_to_le32(buf[0xfc/4]))
  6588. goto out;
  6589. err = 0;
  6590. out:
  6591. kfree(buf);
  6592. return err;
  6593. }
  6594. #define TG3_SERDES_TIMEOUT_SEC 2
  6595. #define TG3_COPPER_TIMEOUT_SEC 6
  6596. static int tg3_test_link(struct tg3 *tp)
  6597. {
  6598. int i, max;
  6599. if (!netif_running(tp->dev))
  6600. return -ENODEV;
  6601. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  6602. max = TG3_SERDES_TIMEOUT_SEC;
  6603. else
  6604. max = TG3_COPPER_TIMEOUT_SEC;
  6605. for (i = 0; i < max; i++) {
  6606. if (netif_carrier_ok(tp->dev))
  6607. return 0;
  6608. if (msleep_interruptible(1000))
  6609. break;
  6610. }
  6611. return -EIO;
  6612. }
  6613. /* Only test the commonly used registers */
  6614. static int tg3_test_registers(struct tg3 *tp)
  6615. {
  6616. int i, is_5705;
  6617. u32 offset, read_mask, write_mask, val, save_val, read_val;
  6618. static struct {
  6619. u16 offset;
  6620. u16 flags;
  6621. #define TG3_FL_5705 0x1
  6622. #define TG3_FL_NOT_5705 0x2
  6623. #define TG3_FL_NOT_5788 0x4
  6624. u32 read_mask;
  6625. u32 write_mask;
  6626. } reg_tbl[] = {
  6627. /* MAC Control Registers */
  6628. { MAC_MODE, TG3_FL_NOT_5705,
  6629. 0x00000000, 0x00ef6f8c },
  6630. { MAC_MODE, TG3_FL_5705,
  6631. 0x00000000, 0x01ef6b8c },
  6632. { MAC_STATUS, TG3_FL_NOT_5705,
  6633. 0x03800107, 0x00000000 },
  6634. { MAC_STATUS, TG3_FL_5705,
  6635. 0x03800100, 0x00000000 },
  6636. { MAC_ADDR_0_HIGH, 0x0000,
  6637. 0x00000000, 0x0000ffff },
  6638. { MAC_ADDR_0_LOW, 0x0000,
  6639. 0x00000000, 0xffffffff },
  6640. { MAC_RX_MTU_SIZE, 0x0000,
  6641. 0x00000000, 0x0000ffff },
  6642. { MAC_TX_MODE, 0x0000,
  6643. 0x00000000, 0x00000070 },
  6644. { MAC_TX_LENGTHS, 0x0000,
  6645. 0x00000000, 0x00003fff },
  6646. { MAC_RX_MODE, TG3_FL_NOT_5705,
  6647. 0x00000000, 0x000007fc },
  6648. { MAC_RX_MODE, TG3_FL_5705,
  6649. 0x00000000, 0x000007dc },
  6650. { MAC_HASH_REG_0, 0x0000,
  6651. 0x00000000, 0xffffffff },
  6652. { MAC_HASH_REG_1, 0x0000,
  6653. 0x00000000, 0xffffffff },
  6654. { MAC_HASH_REG_2, 0x0000,
  6655. 0x00000000, 0xffffffff },
  6656. { MAC_HASH_REG_3, 0x0000,
  6657. 0x00000000, 0xffffffff },
  6658. /* Receive Data and Receive BD Initiator Control Registers. */
  6659. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  6660. 0x00000000, 0xffffffff },
  6661. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  6662. 0x00000000, 0xffffffff },
  6663. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  6664. 0x00000000, 0x00000003 },
  6665. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  6666. 0x00000000, 0xffffffff },
  6667. { RCVDBDI_STD_BD+0, 0x0000,
  6668. 0x00000000, 0xffffffff },
  6669. { RCVDBDI_STD_BD+4, 0x0000,
  6670. 0x00000000, 0xffffffff },
  6671. { RCVDBDI_STD_BD+8, 0x0000,
  6672. 0x00000000, 0xffff0002 },
  6673. { RCVDBDI_STD_BD+0xc, 0x0000,
  6674. 0x00000000, 0xffffffff },
  6675. /* Receive BD Initiator Control Registers. */
  6676. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  6677. 0x00000000, 0xffffffff },
  6678. { RCVBDI_STD_THRESH, TG3_FL_5705,
  6679. 0x00000000, 0x000003ff },
  6680. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  6681. 0x00000000, 0xffffffff },
  6682. /* Host Coalescing Control Registers. */
  6683. { HOSTCC_MODE, TG3_FL_NOT_5705,
  6684. 0x00000000, 0x00000004 },
  6685. { HOSTCC_MODE, TG3_FL_5705,
  6686. 0x00000000, 0x000000f6 },
  6687. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  6688. 0x00000000, 0xffffffff },
  6689. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  6690. 0x00000000, 0x000003ff },
  6691. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  6692. 0x00000000, 0xffffffff },
  6693. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  6694. 0x00000000, 0x000003ff },
  6695. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  6696. 0x00000000, 0xffffffff },
  6697. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  6698. 0x00000000, 0x000000ff },
  6699. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  6700. 0x00000000, 0xffffffff },
  6701. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  6702. 0x00000000, 0x000000ff },
  6703. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  6704. 0x00000000, 0xffffffff },
  6705. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  6706. 0x00000000, 0xffffffff },
  6707. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  6708. 0x00000000, 0xffffffff },
  6709. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  6710. 0x00000000, 0x000000ff },
  6711. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  6712. 0x00000000, 0xffffffff },
  6713. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  6714. 0x00000000, 0x000000ff },
  6715. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  6716. 0x00000000, 0xffffffff },
  6717. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  6718. 0x00000000, 0xffffffff },
  6719. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  6720. 0x00000000, 0xffffffff },
  6721. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  6722. 0x00000000, 0xffffffff },
  6723. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  6724. 0x00000000, 0xffffffff },
  6725. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  6726. 0xffffffff, 0x00000000 },
  6727. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  6728. 0xffffffff, 0x00000000 },
  6729. /* Buffer Manager Control Registers. */
  6730. { BUFMGR_MB_POOL_ADDR, 0x0000,
  6731. 0x00000000, 0x007fff80 },
  6732. { BUFMGR_MB_POOL_SIZE, 0x0000,
  6733. 0x00000000, 0x007fffff },
  6734. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  6735. 0x00000000, 0x0000003f },
  6736. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  6737. 0x00000000, 0x000001ff },
  6738. { BUFMGR_MB_HIGH_WATER, 0x0000,
  6739. 0x00000000, 0x000001ff },
  6740. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  6741. 0xffffffff, 0x00000000 },
  6742. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  6743. 0xffffffff, 0x00000000 },
  6744. /* Mailbox Registers */
  6745. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  6746. 0x00000000, 0x000001ff },
  6747. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  6748. 0x00000000, 0x000001ff },
  6749. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  6750. 0x00000000, 0x000007ff },
  6751. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  6752. 0x00000000, 0x000001ff },
  6753. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  6754. };
  6755. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6756. is_5705 = 1;
  6757. else
  6758. is_5705 = 0;
  6759. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  6760. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  6761. continue;
  6762. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  6763. continue;
  6764. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6765. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  6766. continue;
  6767. offset = (u32) reg_tbl[i].offset;
  6768. read_mask = reg_tbl[i].read_mask;
  6769. write_mask = reg_tbl[i].write_mask;
  6770. /* Save the original register content */
  6771. save_val = tr32(offset);
  6772. /* Determine the read-only value. */
  6773. read_val = save_val & read_mask;
  6774. /* Write zero to the register, then make sure the read-only bits
  6775. * are not changed and the read/write bits are all zeros.
  6776. */
  6777. tw32(offset, 0);
  6778. val = tr32(offset);
  6779. /* Test the read-only and read/write bits. */
  6780. if (((val & read_mask) != read_val) || (val & write_mask))
  6781. goto out;
  6782. /* Write ones to all the bits defined by RdMask and WrMask, then
  6783. * make sure the read-only bits are not changed and the
  6784. * read/write bits are all ones.
  6785. */
  6786. tw32(offset, read_mask | write_mask);
  6787. val = tr32(offset);
  6788. /* Test the read-only bits. */
  6789. if ((val & read_mask) != read_val)
  6790. goto out;
  6791. /* Test the read/write bits. */
  6792. if ((val & write_mask) != write_mask)
  6793. goto out;
  6794. tw32(offset, save_val);
  6795. }
  6796. return 0;
  6797. out:
  6798. printk(KERN_ERR PFX "Register test failed at offset %x\n", offset);
  6799. tw32(offset, save_val);
  6800. return -EIO;
  6801. }
  6802. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  6803. {
  6804. static u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  6805. int i;
  6806. u32 j;
  6807. for (i = 0; i < sizeof(test_pattern)/sizeof(u32); i++) {
  6808. for (j = 0; j < len; j += 4) {
  6809. u32 val;
  6810. tg3_write_mem(tp, offset + j, test_pattern[i]);
  6811. tg3_read_mem(tp, offset + j, &val);
  6812. if (val != test_pattern[i])
  6813. return -EIO;
  6814. }
  6815. }
  6816. return 0;
  6817. }
  6818. static int tg3_test_memory(struct tg3 *tp)
  6819. {
  6820. static struct mem_entry {
  6821. u32 offset;
  6822. u32 len;
  6823. } mem_tbl_570x[] = {
  6824. { 0x00000000, 0x00b50},
  6825. { 0x00002000, 0x1c000},
  6826. { 0xffffffff, 0x00000}
  6827. }, mem_tbl_5705[] = {
  6828. { 0x00000100, 0x0000c},
  6829. { 0x00000200, 0x00008},
  6830. { 0x00004000, 0x00800},
  6831. { 0x00006000, 0x01000},
  6832. { 0x00008000, 0x02000},
  6833. { 0x00010000, 0x0e000},
  6834. { 0xffffffff, 0x00000}
  6835. };
  6836. struct mem_entry *mem_tbl;
  6837. int err = 0;
  6838. int i;
  6839. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6840. mem_tbl = mem_tbl_5705;
  6841. else
  6842. mem_tbl = mem_tbl_570x;
  6843. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  6844. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  6845. mem_tbl[i].len)) != 0)
  6846. break;
  6847. }
  6848. return err;
  6849. }
  6850. #define TG3_MAC_LOOPBACK 0
  6851. #define TG3_PHY_LOOPBACK 1
  6852. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  6853. {
  6854. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  6855. u32 desc_idx;
  6856. struct sk_buff *skb, *rx_skb;
  6857. u8 *tx_data;
  6858. dma_addr_t map;
  6859. int num_pkts, tx_len, rx_len, i, err;
  6860. struct tg3_rx_buffer_desc *desc;
  6861. if (loopback_mode == TG3_MAC_LOOPBACK) {
  6862. /* HW errata - mac loopback fails in some cases on 5780.
  6863. * Normal traffic and PHY loopback are not affected by
  6864. * errata.
  6865. */
  6866. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  6867. return 0;
  6868. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  6869. MAC_MODE_PORT_INT_LPBACK | MAC_MODE_LINK_POLARITY |
  6870. MAC_MODE_PORT_MODE_GMII;
  6871. tw32(MAC_MODE, mac_mode);
  6872. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  6873. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK | BMCR_FULLDPLX |
  6874. BMCR_SPEED1000);
  6875. udelay(40);
  6876. /* reset to prevent losing 1st rx packet intermittently */
  6877. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6878. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6879. udelay(10);
  6880. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6881. }
  6882. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  6883. MAC_MODE_LINK_POLARITY | MAC_MODE_PORT_MODE_GMII;
  6884. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  6885. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6886. tw32(MAC_MODE, mac_mode);
  6887. }
  6888. else
  6889. return -EINVAL;
  6890. err = -EIO;
  6891. tx_len = 1514;
  6892. skb = dev_alloc_skb(tx_len);
  6893. tx_data = skb_put(skb, tx_len);
  6894. memcpy(tx_data, tp->dev->dev_addr, 6);
  6895. memset(tx_data + 6, 0x0, 8);
  6896. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  6897. for (i = 14; i < tx_len; i++)
  6898. tx_data[i] = (u8) (i & 0xff);
  6899. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  6900. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6901. HOSTCC_MODE_NOW);
  6902. udelay(10);
  6903. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  6904. num_pkts = 0;
  6905. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  6906. tp->tx_prod++;
  6907. num_pkts++;
  6908. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  6909. tp->tx_prod);
  6910. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  6911. udelay(10);
  6912. for (i = 0; i < 10; i++) {
  6913. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6914. HOSTCC_MODE_NOW);
  6915. udelay(10);
  6916. tx_idx = tp->hw_status->idx[0].tx_consumer;
  6917. rx_idx = tp->hw_status->idx[0].rx_producer;
  6918. if ((tx_idx == tp->tx_prod) &&
  6919. (rx_idx == (rx_start_idx + num_pkts)))
  6920. break;
  6921. }
  6922. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  6923. dev_kfree_skb(skb);
  6924. if (tx_idx != tp->tx_prod)
  6925. goto out;
  6926. if (rx_idx != rx_start_idx + num_pkts)
  6927. goto out;
  6928. desc = &tp->rx_rcb[rx_start_idx];
  6929. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  6930. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  6931. if (opaque_key != RXD_OPAQUE_RING_STD)
  6932. goto out;
  6933. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  6934. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  6935. goto out;
  6936. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  6937. if (rx_len != tx_len)
  6938. goto out;
  6939. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  6940. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  6941. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  6942. for (i = 14; i < tx_len; i++) {
  6943. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  6944. goto out;
  6945. }
  6946. err = 0;
  6947. /* tg3_free_rings will unmap and free the rx_skb */
  6948. out:
  6949. return err;
  6950. }
  6951. #define TG3_MAC_LOOPBACK_FAILED 1
  6952. #define TG3_PHY_LOOPBACK_FAILED 2
  6953. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  6954. TG3_PHY_LOOPBACK_FAILED)
  6955. static int tg3_test_loopback(struct tg3 *tp)
  6956. {
  6957. int err = 0;
  6958. if (!netif_running(tp->dev))
  6959. return TG3_LOOPBACK_FAILED;
  6960. tg3_reset_hw(tp);
  6961. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  6962. err |= TG3_MAC_LOOPBACK_FAILED;
  6963. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6964. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  6965. err |= TG3_PHY_LOOPBACK_FAILED;
  6966. }
  6967. return err;
  6968. }
  6969. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  6970. u64 *data)
  6971. {
  6972. struct tg3 *tp = netdev_priv(dev);
  6973. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  6974. if (tg3_test_nvram(tp) != 0) {
  6975. etest->flags |= ETH_TEST_FL_FAILED;
  6976. data[0] = 1;
  6977. }
  6978. if (tg3_test_link(tp) != 0) {
  6979. etest->flags |= ETH_TEST_FL_FAILED;
  6980. data[1] = 1;
  6981. }
  6982. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  6983. int err, irq_sync = 0;
  6984. if (netif_running(dev)) {
  6985. tg3_netif_stop(tp);
  6986. irq_sync = 1;
  6987. }
  6988. tg3_full_lock(tp, irq_sync);
  6989. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  6990. err = tg3_nvram_lock(tp);
  6991. tg3_halt_cpu(tp, RX_CPU_BASE);
  6992. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6993. tg3_halt_cpu(tp, TX_CPU_BASE);
  6994. if (!err)
  6995. tg3_nvram_unlock(tp);
  6996. if (tg3_test_registers(tp) != 0) {
  6997. etest->flags |= ETH_TEST_FL_FAILED;
  6998. data[2] = 1;
  6999. }
  7000. if (tg3_test_memory(tp) != 0) {
  7001. etest->flags |= ETH_TEST_FL_FAILED;
  7002. data[3] = 1;
  7003. }
  7004. if ((data[4] = tg3_test_loopback(tp)) != 0)
  7005. etest->flags |= ETH_TEST_FL_FAILED;
  7006. tg3_full_unlock(tp);
  7007. if (tg3_test_interrupt(tp) != 0) {
  7008. etest->flags |= ETH_TEST_FL_FAILED;
  7009. data[5] = 1;
  7010. }
  7011. tg3_full_lock(tp, 0);
  7012. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7013. if (netif_running(dev)) {
  7014. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7015. tg3_init_hw(tp);
  7016. tg3_netif_start(tp);
  7017. }
  7018. tg3_full_unlock(tp);
  7019. }
  7020. }
  7021. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  7022. {
  7023. struct mii_ioctl_data *data = if_mii(ifr);
  7024. struct tg3 *tp = netdev_priv(dev);
  7025. int err;
  7026. switch(cmd) {
  7027. case SIOCGMIIPHY:
  7028. data->phy_id = PHY_ADDR;
  7029. /* fallthru */
  7030. case SIOCGMIIREG: {
  7031. u32 mii_regval;
  7032. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7033. break; /* We have no PHY */
  7034. spin_lock_bh(&tp->lock);
  7035. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  7036. spin_unlock_bh(&tp->lock);
  7037. data->val_out = mii_regval;
  7038. return err;
  7039. }
  7040. case SIOCSMIIREG:
  7041. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7042. break; /* We have no PHY */
  7043. if (!capable(CAP_NET_ADMIN))
  7044. return -EPERM;
  7045. spin_lock_bh(&tp->lock);
  7046. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  7047. spin_unlock_bh(&tp->lock);
  7048. return err;
  7049. default:
  7050. /* do nothing */
  7051. break;
  7052. }
  7053. return -EOPNOTSUPP;
  7054. }
  7055. #if TG3_VLAN_TAG_USED
  7056. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  7057. {
  7058. struct tg3 *tp = netdev_priv(dev);
  7059. tg3_full_lock(tp, 0);
  7060. tp->vlgrp = grp;
  7061. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  7062. __tg3_set_rx_mode(dev);
  7063. tg3_full_unlock(tp);
  7064. }
  7065. static void tg3_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  7066. {
  7067. struct tg3 *tp = netdev_priv(dev);
  7068. tg3_full_lock(tp, 0);
  7069. if (tp->vlgrp)
  7070. tp->vlgrp->vlan_devices[vid] = NULL;
  7071. tg3_full_unlock(tp);
  7072. }
  7073. #endif
  7074. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  7075. {
  7076. struct tg3 *tp = netdev_priv(dev);
  7077. memcpy(ec, &tp->coal, sizeof(*ec));
  7078. return 0;
  7079. }
  7080. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  7081. {
  7082. struct tg3 *tp = netdev_priv(dev);
  7083. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  7084. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  7085. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  7086. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  7087. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  7088. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  7089. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  7090. }
  7091. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  7092. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  7093. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  7094. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  7095. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  7096. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  7097. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  7098. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  7099. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  7100. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  7101. return -EINVAL;
  7102. /* No rx interrupts will be generated if both are zero */
  7103. if ((ec->rx_coalesce_usecs == 0) &&
  7104. (ec->rx_max_coalesced_frames == 0))
  7105. return -EINVAL;
  7106. /* No tx interrupts will be generated if both are zero */
  7107. if ((ec->tx_coalesce_usecs == 0) &&
  7108. (ec->tx_max_coalesced_frames == 0))
  7109. return -EINVAL;
  7110. /* Only copy relevant parameters, ignore all others. */
  7111. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  7112. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  7113. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  7114. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  7115. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  7116. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  7117. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  7118. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  7119. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  7120. if (netif_running(dev)) {
  7121. tg3_full_lock(tp, 0);
  7122. __tg3_set_coalesce(tp, &tp->coal);
  7123. tg3_full_unlock(tp);
  7124. }
  7125. return 0;
  7126. }
  7127. static struct ethtool_ops tg3_ethtool_ops = {
  7128. .get_settings = tg3_get_settings,
  7129. .set_settings = tg3_set_settings,
  7130. .get_drvinfo = tg3_get_drvinfo,
  7131. .get_regs_len = tg3_get_regs_len,
  7132. .get_regs = tg3_get_regs,
  7133. .get_wol = tg3_get_wol,
  7134. .set_wol = tg3_set_wol,
  7135. .get_msglevel = tg3_get_msglevel,
  7136. .set_msglevel = tg3_set_msglevel,
  7137. .nway_reset = tg3_nway_reset,
  7138. .get_link = ethtool_op_get_link,
  7139. .get_eeprom_len = tg3_get_eeprom_len,
  7140. .get_eeprom = tg3_get_eeprom,
  7141. .set_eeprom = tg3_set_eeprom,
  7142. .get_ringparam = tg3_get_ringparam,
  7143. .set_ringparam = tg3_set_ringparam,
  7144. .get_pauseparam = tg3_get_pauseparam,
  7145. .set_pauseparam = tg3_set_pauseparam,
  7146. .get_rx_csum = tg3_get_rx_csum,
  7147. .set_rx_csum = tg3_set_rx_csum,
  7148. .get_tx_csum = ethtool_op_get_tx_csum,
  7149. .set_tx_csum = tg3_set_tx_csum,
  7150. .get_sg = ethtool_op_get_sg,
  7151. .set_sg = ethtool_op_set_sg,
  7152. #if TG3_TSO_SUPPORT != 0
  7153. .get_tso = ethtool_op_get_tso,
  7154. .set_tso = tg3_set_tso,
  7155. #endif
  7156. .self_test_count = tg3_get_test_count,
  7157. .self_test = tg3_self_test,
  7158. .get_strings = tg3_get_strings,
  7159. .phys_id = tg3_phys_id,
  7160. .get_stats_count = tg3_get_stats_count,
  7161. .get_ethtool_stats = tg3_get_ethtool_stats,
  7162. .get_coalesce = tg3_get_coalesce,
  7163. .set_coalesce = tg3_set_coalesce,
  7164. .get_perm_addr = ethtool_op_get_perm_addr,
  7165. };
  7166. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  7167. {
  7168. u32 cursize, val;
  7169. tp->nvram_size = EEPROM_CHIP_SIZE;
  7170. if (tg3_nvram_read(tp, 0, &val) != 0)
  7171. return;
  7172. if (swab32(val) != TG3_EEPROM_MAGIC)
  7173. return;
  7174. /*
  7175. * Size the chip by reading offsets at increasing powers of two.
  7176. * When we encounter our validation signature, we know the addressing
  7177. * has wrapped around, and thus have our chip size.
  7178. */
  7179. cursize = 0x800;
  7180. while (cursize < tp->nvram_size) {
  7181. if (tg3_nvram_read(tp, cursize, &val) != 0)
  7182. return;
  7183. if (swab32(val) == TG3_EEPROM_MAGIC)
  7184. break;
  7185. cursize <<= 1;
  7186. }
  7187. tp->nvram_size = cursize;
  7188. }
  7189. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  7190. {
  7191. u32 val;
  7192. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  7193. if (val != 0) {
  7194. tp->nvram_size = (val >> 16) * 1024;
  7195. return;
  7196. }
  7197. }
  7198. tp->nvram_size = 0x20000;
  7199. }
  7200. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  7201. {
  7202. u32 nvcfg1;
  7203. nvcfg1 = tr32(NVRAM_CFG1);
  7204. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  7205. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7206. }
  7207. else {
  7208. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7209. tw32(NVRAM_CFG1, nvcfg1);
  7210. }
  7211. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  7212. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7213. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  7214. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  7215. tp->nvram_jedecnum = JEDEC_ATMEL;
  7216. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  7217. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7218. break;
  7219. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  7220. tp->nvram_jedecnum = JEDEC_ATMEL;
  7221. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  7222. break;
  7223. case FLASH_VENDOR_ATMEL_EEPROM:
  7224. tp->nvram_jedecnum = JEDEC_ATMEL;
  7225. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7226. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7227. break;
  7228. case FLASH_VENDOR_ST:
  7229. tp->nvram_jedecnum = JEDEC_ST;
  7230. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  7231. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7232. break;
  7233. case FLASH_VENDOR_SAIFUN:
  7234. tp->nvram_jedecnum = JEDEC_SAIFUN;
  7235. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  7236. break;
  7237. case FLASH_VENDOR_SST_SMALL:
  7238. case FLASH_VENDOR_SST_LARGE:
  7239. tp->nvram_jedecnum = JEDEC_SST;
  7240. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  7241. break;
  7242. }
  7243. }
  7244. else {
  7245. tp->nvram_jedecnum = JEDEC_ATMEL;
  7246. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  7247. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7248. }
  7249. }
  7250. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  7251. {
  7252. u32 nvcfg1;
  7253. nvcfg1 = tr32(NVRAM_CFG1);
  7254. /* NVRAM protection for TPM */
  7255. if (nvcfg1 & (1 << 27))
  7256. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  7257. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  7258. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  7259. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  7260. tp->nvram_jedecnum = JEDEC_ATMEL;
  7261. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7262. break;
  7263. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  7264. tp->nvram_jedecnum = JEDEC_ATMEL;
  7265. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7266. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7267. break;
  7268. case FLASH_5752VENDOR_ST_M45PE10:
  7269. case FLASH_5752VENDOR_ST_M45PE20:
  7270. case FLASH_5752VENDOR_ST_M45PE40:
  7271. tp->nvram_jedecnum = JEDEC_ST;
  7272. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7273. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7274. break;
  7275. }
  7276. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  7277. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  7278. case FLASH_5752PAGE_SIZE_256:
  7279. tp->nvram_pagesize = 256;
  7280. break;
  7281. case FLASH_5752PAGE_SIZE_512:
  7282. tp->nvram_pagesize = 512;
  7283. break;
  7284. case FLASH_5752PAGE_SIZE_1K:
  7285. tp->nvram_pagesize = 1024;
  7286. break;
  7287. case FLASH_5752PAGE_SIZE_2K:
  7288. tp->nvram_pagesize = 2048;
  7289. break;
  7290. case FLASH_5752PAGE_SIZE_4K:
  7291. tp->nvram_pagesize = 4096;
  7292. break;
  7293. case FLASH_5752PAGE_SIZE_264:
  7294. tp->nvram_pagesize = 264;
  7295. break;
  7296. }
  7297. }
  7298. else {
  7299. /* For eeprom, set pagesize to maximum eeprom size */
  7300. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7301. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7302. tw32(NVRAM_CFG1, nvcfg1);
  7303. }
  7304. }
  7305. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  7306. static void __devinit tg3_nvram_init(struct tg3 *tp)
  7307. {
  7308. int j;
  7309. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X)
  7310. return;
  7311. tw32_f(GRC_EEPROM_ADDR,
  7312. (EEPROM_ADDR_FSM_RESET |
  7313. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  7314. EEPROM_ADDR_CLKPERD_SHIFT)));
  7315. /* XXX schedule_timeout() ... */
  7316. for (j = 0; j < 100; j++)
  7317. udelay(10);
  7318. /* Enable seeprom accesses. */
  7319. tw32_f(GRC_LOCAL_CTRL,
  7320. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  7321. udelay(100);
  7322. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  7323. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  7324. tp->tg3_flags |= TG3_FLAG_NVRAM;
  7325. if (tg3_nvram_lock(tp)) {
  7326. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  7327. "tg3_nvram_init failed.\n", tp->dev->name);
  7328. return;
  7329. }
  7330. tg3_enable_nvram_access(tp);
  7331. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7332. tg3_get_5752_nvram_info(tp);
  7333. else
  7334. tg3_get_nvram_info(tp);
  7335. tg3_get_nvram_size(tp);
  7336. tg3_disable_nvram_access(tp);
  7337. tg3_nvram_unlock(tp);
  7338. } else {
  7339. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  7340. tg3_get_eeprom_size(tp);
  7341. }
  7342. }
  7343. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  7344. u32 offset, u32 *val)
  7345. {
  7346. u32 tmp;
  7347. int i;
  7348. if (offset > EEPROM_ADDR_ADDR_MASK ||
  7349. (offset % 4) != 0)
  7350. return -EINVAL;
  7351. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  7352. EEPROM_ADDR_DEVID_MASK |
  7353. EEPROM_ADDR_READ);
  7354. tw32(GRC_EEPROM_ADDR,
  7355. tmp |
  7356. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  7357. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  7358. EEPROM_ADDR_ADDR_MASK) |
  7359. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  7360. for (i = 0; i < 10000; i++) {
  7361. tmp = tr32(GRC_EEPROM_ADDR);
  7362. if (tmp & EEPROM_ADDR_COMPLETE)
  7363. break;
  7364. udelay(100);
  7365. }
  7366. if (!(tmp & EEPROM_ADDR_COMPLETE))
  7367. return -EBUSY;
  7368. *val = tr32(GRC_EEPROM_DATA);
  7369. return 0;
  7370. }
  7371. #define NVRAM_CMD_TIMEOUT 10000
  7372. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  7373. {
  7374. int i;
  7375. tw32(NVRAM_CMD, nvram_cmd);
  7376. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  7377. udelay(10);
  7378. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  7379. udelay(10);
  7380. break;
  7381. }
  7382. }
  7383. if (i == NVRAM_CMD_TIMEOUT) {
  7384. return -EBUSY;
  7385. }
  7386. return 0;
  7387. }
  7388. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  7389. {
  7390. int ret;
  7391. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  7392. printk(KERN_ERR PFX "Attempt to do nvram_read on Sun 570X\n");
  7393. return -EINVAL;
  7394. }
  7395. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  7396. return tg3_nvram_read_using_eeprom(tp, offset, val);
  7397. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  7398. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  7399. (tp->nvram_jedecnum == JEDEC_ATMEL)) {
  7400. offset = ((offset / tp->nvram_pagesize) <<
  7401. ATMEL_AT45DB0X1B_PAGE_POS) +
  7402. (offset % tp->nvram_pagesize);
  7403. }
  7404. if (offset > NVRAM_ADDR_MSK)
  7405. return -EINVAL;
  7406. ret = tg3_nvram_lock(tp);
  7407. if (ret)
  7408. return ret;
  7409. tg3_enable_nvram_access(tp);
  7410. tw32(NVRAM_ADDR, offset);
  7411. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  7412. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  7413. if (ret == 0)
  7414. *val = swab32(tr32(NVRAM_RDDATA));
  7415. tg3_disable_nvram_access(tp);
  7416. tg3_nvram_unlock(tp);
  7417. return ret;
  7418. }
  7419. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  7420. u32 offset, u32 len, u8 *buf)
  7421. {
  7422. int i, j, rc = 0;
  7423. u32 val;
  7424. for (i = 0; i < len; i += 4) {
  7425. u32 addr, data;
  7426. addr = offset + i;
  7427. memcpy(&data, buf + i, 4);
  7428. tw32(GRC_EEPROM_DATA, cpu_to_le32(data));
  7429. val = tr32(GRC_EEPROM_ADDR);
  7430. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  7431. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  7432. EEPROM_ADDR_READ);
  7433. tw32(GRC_EEPROM_ADDR, val |
  7434. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  7435. (addr & EEPROM_ADDR_ADDR_MASK) |
  7436. EEPROM_ADDR_START |
  7437. EEPROM_ADDR_WRITE);
  7438. for (j = 0; j < 10000; j++) {
  7439. val = tr32(GRC_EEPROM_ADDR);
  7440. if (val & EEPROM_ADDR_COMPLETE)
  7441. break;
  7442. udelay(100);
  7443. }
  7444. if (!(val & EEPROM_ADDR_COMPLETE)) {
  7445. rc = -EBUSY;
  7446. break;
  7447. }
  7448. }
  7449. return rc;
  7450. }
  7451. /* offset and length are dword aligned */
  7452. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  7453. u8 *buf)
  7454. {
  7455. int ret = 0;
  7456. u32 pagesize = tp->nvram_pagesize;
  7457. u32 pagemask = pagesize - 1;
  7458. u32 nvram_cmd;
  7459. u8 *tmp;
  7460. tmp = kmalloc(pagesize, GFP_KERNEL);
  7461. if (tmp == NULL)
  7462. return -ENOMEM;
  7463. while (len) {
  7464. int j;
  7465. u32 phy_addr, page_off, size;
  7466. phy_addr = offset & ~pagemask;
  7467. for (j = 0; j < pagesize; j += 4) {
  7468. if ((ret = tg3_nvram_read(tp, phy_addr + j,
  7469. (u32 *) (tmp + j))))
  7470. break;
  7471. }
  7472. if (ret)
  7473. break;
  7474. page_off = offset & pagemask;
  7475. size = pagesize;
  7476. if (len < size)
  7477. size = len;
  7478. len -= size;
  7479. memcpy(tmp + page_off, buf, size);
  7480. offset = offset + (pagesize - page_off);
  7481. tg3_enable_nvram_access(tp);
  7482. /*
  7483. * Before we can erase the flash page, we need
  7484. * to issue a special "write enable" command.
  7485. */
  7486. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7487. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7488. break;
  7489. /* Erase the target page */
  7490. tw32(NVRAM_ADDR, phy_addr);
  7491. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  7492. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  7493. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7494. break;
  7495. /* Issue another write enable to start the write. */
  7496. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7497. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7498. break;
  7499. for (j = 0; j < pagesize; j += 4) {
  7500. u32 data;
  7501. data = *((u32 *) (tmp + j));
  7502. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  7503. tw32(NVRAM_ADDR, phy_addr + j);
  7504. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  7505. NVRAM_CMD_WR;
  7506. if (j == 0)
  7507. nvram_cmd |= NVRAM_CMD_FIRST;
  7508. else if (j == (pagesize - 4))
  7509. nvram_cmd |= NVRAM_CMD_LAST;
  7510. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  7511. break;
  7512. }
  7513. if (ret)
  7514. break;
  7515. }
  7516. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7517. tg3_nvram_exec_cmd(tp, nvram_cmd);
  7518. kfree(tmp);
  7519. return ret;
  7520. }
  7521. /* offset and length are dword aligned */
  7522. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  7523. u8 *buf)
  7524. {
  7525. int i, ret = 0;
  7526. for (i = 0; i < len; i += 4, offset += 4) {
  7527. u32 data, page_off, phy_addr, nvram_cmd;
  7528. memcpy(&data, buf + i, 4);
  7529. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  7530. page_off = offset % tp->nvram_pagesize;
  7531. if ((tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  7532. (tp->nvram_jedecnum == JEDEC_ATMEL)) {
  7533. phy_addr = ((offset / tp->nvram_pagesize) <<
  7534. ATMEL_AT45DB0X1B_PAGE_POS) + page_off;
  7535. }
  7536. else {
  7537. phy_addr = offset;
  7538. }
  7539. tw32(NVRAM_ADDR, phy_addr);
  7540. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  7541. if ((page_off == 0) || (i == 0))
  7542. nvram_cmd |= NVRAM_CMD_FIRST;
  7543. else if (page_off == (tp->nvram_pagesize - 4))
  7544. nvram_cmd |= NVRAM_CMD_LAST;
  7545. if (i == (len - 4))
  7546. nvram_cmd |= NVRAM_CMD_LAST;
  7547. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  7548. (tp->nvram_jedecnum == JEDEC_ST) &&
  7549. (nvram_cmd & NVRAM_CMD_FIRST)) {
  7550. if ((ret = tg3_nvram_exec_cmd(tp,
  7551. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  7552. NVRAM_CMD_DONE)))
  7553. break;
  7554. }
  7555. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  7556. /* We always do complete word writes to eeprom. */
  7557. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  7558. }
  7559. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  7560. break;
  7561. }
  7562. return ret;
  7563. }
  7564. /* offset and length are dword aligned */
  7565. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  7566. {
  7567. int ret;
  7568. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  7569. printk(KERN_ERR PFX "Attempt to do nvram_write on Sun 570X\n");
  7570. return -EINVAL;
  7571. }
  7572. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  7573. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  7574. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  7575. udelay(40);
  7576. }
  7577. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  7578. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  7579. }
  7580. else {
  7581. u32 grc_mode;
  7582. ret = tg3_nvram_lock(tp);
  7583. if (ret)
  7584. return ret;
  7585. tg3_enable_nvram_access(tp);
  7586. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  7587. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  7588. tw32(NVRAM_WRITE1, 0x406);
  7589. grc_mode = tr32(GRC_MODE);
  7590. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  7591. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  7592. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  7593. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  7594. buf);
  7595. }
  7596. else {
  7597. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  7598. buf);
  7599. }
  7600. grc_mode = tr32(GRC_MODE);
  7601. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  7602. tg3_disable_nvram_access(tp);
  7603. tg3_nvram_unlock(tp);
  7604. }
  7605. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  7606. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7607. udelay(40);
  7608. }
  7609. return ret;
  7610. }
  7611. struct subsys_tbl_ent {
  7612. u16 subsys_vendor, subsys_devid;
  7613. u32 phy_id;
  7614. };
  7615. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  7616. /* Broadcom boards. */
  7617. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  7618. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  7619. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  7620. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  7621. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  7622. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  7623. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  7624. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  7625. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  7626. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  7627. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  7628. /* 3com boards. */
  7629. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  7630. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  7631. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  7632. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  7633. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  7634. /* DELL boards. */
  7635. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  7636. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  7637. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  7638. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  7639. /* Compaq boards. */
  7640. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  7641. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  7642. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  7643. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  7644. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  7645. /* IBM boards. */
  7646. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  7647. };
  7648. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  7649. {
  7650. int i;
  7651. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  7652. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  7653. tp->pdev->subsystem_vendor) &&
  7654. (subsys_id_to_phy_id[i].subsys_devid ==
  7655. tp->pdev->subsystem_device))
  7656. return &subsys_id_to_phy_id[i];
  7657. }
  7658. return NULL;
  7659. }
  7660. /* Since this function may be called in D3-hot power state during
  7661. * tg3_init_one(), only config cycles are allowed.
  7662. */
  7663. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  7664. {
  7665. u32 val;
  7666. /* Make sure register accesses (indirect or otherwise)
  7667. * will function correctly.
  7668. */
  7669. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7670. tp->misc_host_ctrl);
  7671. tp->phy_id = PHY_ID_INVALID;
  7672. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  7673. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  7674. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  7675. u32 nic_cfg, led_cfg;
  7676. u32 nic_phy_id, ver, cfg2 = 0, eeprom_phy_id;
  7677. int eeprom_phy_serdes = 0;
  7678. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  7679. tp->nic_sram_data_cfg = nic_cfg;
  7680. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  7681. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  7682. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  7683. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  7684. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  7685. (ver > 0) && (ver < 0x100))
  7686. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  7687. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  7688. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  7689. eeprom_phy_serdes = 1;
  7690. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  7691. if (nic_phy_id != 0) {
  7692. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  7693. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  7694. eeprom_phy_id = (id1 >> 16) << 10;
  7695. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  7696. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  7697. } else
  7698. eeprom_phy_id = 0;
  7699. tp->phy_id = eeprom_phy_id;
  7700. if (eeprom_phy_serdes) {
  7701. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  7702. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  7703. else
  7704. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  7705. }
  7706. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7707. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  7708. SHASTA_EXT_LED_MODE_MASK);
  7709. else
  7710. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  7711. switch (led_cfg) {
  7712. default:
  7713. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  7714. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  7715. break;
  7716. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  7717. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  7718. break;
  7719. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  7720. tp->led_ctrl = LED_CTRL_MODE_MAC;
  7721. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  7722. * read on some older 5700/5701 bootcode.
  7723. */
  7724. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  7725. ASIC_REV_5700 ||
  7726. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  7727. ASIC_REV_5701)
  7728. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  7729. break;
  7730. case SHASTA_EXT_LED_SHARED:
  7731. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  7732. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  7733. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  7734. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  7735. LED_CTRL_MODE_PHY_2);
  7736. break;
  7737. case SHASTA_EXT_LED_MAC:
  7738. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  7739. break;
  7740. case SHASTA_EXT_LED_COMBO:
  7741. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  7742. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  7743. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  7744. LED_CTRL_MODE_PHY_2);
  7745. break;
  7746. };
  7747. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7748. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  7749. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  7750. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  7751. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  7752. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  7753. (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP))
  7754. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  7755. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  7756. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  7757. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7758. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  7759. }
  7760. if (nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL)
  7761. tp->tg3_flags |= TG3_FLAG_SERDES_WOL_CAP;
  7762. if (cfg2 & (1 << 17))
  7763. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  7764. /* serdes signal pre-emphasis in register 0x590 set by */
  7765. /* bootcode if bit 18 is set */
  7766. if (cfg2 & (1 << 18))
  7767. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  7768. }
  7769. }
  7770. static int __devinit tg3_phy_probe(struct tg3 *tp)
  7771. {
  7772. u32 hw_phy_id_1, hw_phy_id_2;
  7773. u32 hw_phy_id, hw_phy_id_masked;
  7774. int err;
  7775. /* Reading the PHY ID register can conflict with ASF
  7776. * firwmare access to the PHY hardware.
  7777. */
  7778. err = 0;
  7779. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  7780. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  7781. } else {
  7782. /* Now read the physical PHY_ID from the chip and verify
  7783. * that it is sane. If it doesn't look good, we fall back
  7784. * to either the hard-coded table based PHY_ID and failing
  7785. * that the value found in the eeprom area.
  7786. */
  7787. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  7788. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  7789. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  7790. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  7791. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  7792. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  7793. }
  7794. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  7795. tp->phy_id = hw_phy_id;
  7796. if (hw_phy_id_masked == PHY_ID_BCM8002)
  7797. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  7798. else
  7799. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  7800. } else {
  7801. if (tp->phy_id != PHY_ID_INVALID) {
  7802. /* Do nothing, phy ID already set up in
  7803. * tg3_get_eeprom_hw_cfg().
  7804. */
  7805. } else {
  7806. struct subsys_tbl_ent *p;
  7807. /* No eeprom signature? Try the hardcoded
  7808. * subsys device table.
  7809. */
  7810. p = lookup_by_subsys(tp);
  7811. if (!p)
  7812. return -ENODEV;
  7813. tp->phy_id = p->phy_id;
  7814. if (!tp->phy_id ||
  7815. tp->phy_id == PHY_ID_BCM8002)
  7816. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  7817. }
  7818. }
  7819. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  7820. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  7821. u32 bmsr, adv_reg, tg3_ctrl;
  7822. tg3_readphy(tp, MII_BMSR, &bmsr);
  7823. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  7824. (bmsr & BMSR_LSTATUS))
  7825. goto skip_phy_reset;
  7826. err = tg3_phy_reset(tp);
  7827. if (err)
  7828. return err;
  7829. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  7830. ADVERTISE_100HALF | ADVERTISE_100FULL |
  7831. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  7832. tg3_ctrl = 0;
  7833. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  7834. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  7835. MII_TG3_CTRL_ADV_1000_FULL);
  7836. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  7837. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  7838. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  7839. MII_TG3_CTRL_ENABLE_AS_MASTER);
  7840. }
  7841. if (!tg3_copper_is_advertising_all(tp)) {
  7842. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  7843. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7844. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  7845. tg3_writephy(tp, MII_BMCR,
  7846. BMCR_ANENABLE | BMCR_ANRESTART);
  7847. }
  7848. tg3_phy_set_wirespeed(tp);
  7849. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  7850. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7851. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  7852. }
  7853. skip_phy_reset:
  7854. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  7855. err = tg3_init_5401phy_dsp(tp);
  7856. if (err)
  7857. return err;
  7858. }
  7859. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  7860. err = tg3_init_5401phy_dsp(tp);
  7861. }
  7862. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  7863. tp->link_config.advertising =
  7864. (ADVERTISED_1000baseT_Half |
  7865. ADVERTISED_1000baseT_Full |
  7866. ADVERTISED_Autoneg |
  7867. ADVERTISED_FIBRE);
  7868. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  7869. tp->link_config.advertising &=
  7870. ~(ADVERTISED_1000baseT_Half |
  7871. ADVERTISED_1000baseT_Full);
  7872. return err;
  7873. }
  7874. static void __devinit tg3_read_partno(struct tg3 *tp)
  7875. {
  7876. unsigned char vpd_data[256];
  7877. int i;
  7878. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  7879. /* Sun decided not to put the necessary bits in the
  7880. * NVRAM of their onboard tg3 parts :(
  7881. */
  7882. strcpy(tp->board_part_number, "Sun 570X");
  7883. return;
  7884. }
  7885. for (i = 0; i < 256; i += 4) {
  7886. u32 tmp;
  7887. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  7888. goto out_not_found;
  7889. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  7890. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  7891. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  7892. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  7893. }
  7894. /* Now parse and find the part number. */
  7895. for (i = 0; i < 256; ) {
  7896. unsigned char val = vpd_data[i];
  7897. int block_end;
  7898. if (val == 0x82 || val == 0x91) {
  7899. i = (i + 3 +
  7900. (vpd_data[i + 1] +
  7901. (vpd_data[i + 2] << 8)));
  7902. continue;
  7903. }
  7904. if (val != 0x90)
  7905. goto out_not_found;
  7906. block_end = (i + 3 +
  7907. (vpd_data[i + 1] +
  7908. (vpd_data[i + 2] << 8)));
  7909. i += 3;
  7910. while (i < block_end) {
  7911. if (vpd_data[i + 0] == 'P' &&
  7912. vpd_data[i + 1] == 'N') {
  7913. int partno_len = vpd_data[i + 2];
  7914. if (partno_len > 24)
  7915. goto out_not_found;
  7916. memcpy(tp->board_part_number,
  7917. &vpd_data[i + 3],
  7918. partno_len);
  7919. /* Success. */
  7920. return;
  7921. }
  7922. }
  7923. /* Part number not found. */
  7924. goto out_not_found;
  7925. }
  7926. out_not_found:
  7927. strcpy(tp->board_part_number, "none");
  7928. }
  7929. #ifdef CONFIG_SPARC64
  7930. static int __devinit tg3_is_sun_570X(struct tg3 *tp)
  7931. {
  7932. struct pci_dev *pdev = tp->pdev;
  7933. struct pcidev_cookie *pcp = pdev->sysdata;
  7934. if (pcp != NULL) {
  7935. int node = pcp->prom_node;
  7936. u32 venid;
  7937. int err;
  7938. err = prom_getproperty(node, "subsystem-vendor-id",
  7939. (char *) &venid, sizeof(venid));
  7940. if (err == 0 || err == -1)
  7941. return 0;
  7942. if (venid == PCI_VENDOR_ID_SUN)
  7943. return 1;
  7944. }
  7945. return 0;
  7946. }
  7947. #endif
  7948. static int __devinit tg3_get_invariants(struct tg3 *tp)
  7949. {
  7950. static struct pci_device_id write_reorder_chipsets[] = {
  7951. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  7952. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  7953. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  7954. PCI_DEVICE_ID_VIA_8385_0) },
  7955. { },
  7956. };
  7957. u32 misc_ctrl_reg;
  7958. u32 cacheline_sz_reg;
  7959. u32 pci_state_reg, grc_misc_cfg;
  7960. u32 val;
  7961. u16 pci_cmd;
  7962. int err;
  7963. #ifdef CONFIG_SPARC64
  7964. if (tg3_is_sun_570X(tp))
  7965. tp->tg3_flags2 |= TG3_FLG2_SUN_570X;
  7966. #endif
  7967. /* Force memory write invalidate off. If we leave it on,
  7968. * then on 5700_BX chips we have to enable a workaround.
  7969. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  7970. * to match the cacheline size. The Broadcom driver have this
  7971. * workaround but turns MWI off all the times so never uses
  7972. * it. This seems to suggest that the workaround is insufficient.
  7973. */
  7974. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7975. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  7976. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7977. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  7978. * has the register indirect write enable bit set before
  7979. * we try to access any of the MMIO registers. It is also
  7980. * critical that the PCI-X hw workaround situation is decided
  7981. * before that as well.
  7982. */
  7983. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7984. &misc_ctrl_reg);
  7985. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  7986. MISC_HOST_CTRL_CHIPREV_SHIFT);
  7987. /* Wrong chip ID in 5752 A0. This code can be removed later
  7988. * as A0 is not in production.
  7989. */
  7990. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  7991. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  7992. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  7993. * we need to disable memory and use config. cycles
  7994. * only to access all registers. The 5702/03 chips
  7995. * can mistakenly decode the special cycles from the
  7996. * ICH chipsets as memory write cycles, causing corruption
  7997. * of register and memory space. Only certain ICH bridges
  7998. * will drive special cycles with non-zero data during the
  7999. * address phase which can fall within the 5703's address
  8000. * range. This is not an ICH bug as the PCI spec allows
  8001. * non-zero address during special cycles. However, only
  8002. * these ICH bridges are known to drive non-zero addresses
  8003. * during special cycles.
  8004. *
  8005. * Since special cycles do not cross PCI bridges, we only
  8006. * enable this workaround if the 5703 is on the secondary
  8007. * bus of these ICH bridges.
  8008. */
  8009. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  8010. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  8011. static struct tg3_dev_id {
  8012. u32 vendor;
  8013. u32 device;
  8014. u32 rev;
  8015. } ich_chipsets[] = {
  8016. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  8017. PCI_ANY_ID },
  8018. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  8019. PCI_ANY_ID },
  8020. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  8021. 0xa },
  8022. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  8023. PCI_ANY_ID },
  8024. { },
  8025. };
  8026. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  8027. struct pci_dev *bridge = NULL;
  8028. while (pci_id->vendor != 0) {
  8029. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  8030. bridge);
  8031. if (!bridge) {
  8032. pci_id++;
  8033. continue;
  8034. }
  8035. if (pci_id->rev != PCI_ANY_ID) {
  8036. u8 rev;
  8037. pci_read_config_byte(bridge, PCI_REVISION_ID,
  8038. &rev);
  8039. if (rev > pci_id->rev)
  8040. continue;
  8041. }
  8042. if (bridge->subordinate &&
  8043. (bridge->subordinate->number ==
  8044. tp->pdev->bus->number)) {
  8045. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  8046. pci_dev_put(bridge);
  8047. break;
  8048. }
  8049. }
  8050. }
  8051. /* Find msi capability. */
  8052. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  8053. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  8054. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  8055. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  8056. }
  8057. /* Initialize misc host control in PCI block. */
  8058. tp->misc_host_ctrl |= (misc_ctrl_reg &
  8059. MISC_HOST_CTRL_CHIPREV);
  8060. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8061. tp->misc_host_ctrl);
  8062. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  8063. &cacheline_sz_reg);
  8064. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  8065. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  8066. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  8067. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  8068. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  8069. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  8070. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  8071. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  8072. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  8073. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  8074. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  8075. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8076. tp->tg3_flags2 |= TG3_FLG2_HW_TSO;
  8077. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705 &&
  8078. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5750 &&
  8079. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752)
  8080. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  8081. if (pci_find_capability(tp->pdev, PCI_CAP_ID_EXP) != 0)
  8082. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  8083. /* If we have an AMD 762 or VIA K8T800 chipset, write
  8084. * reordering to the mailbox registers done by the host
  8085. * controller can cause major troubles. We read back from
  8086. * every mailbox register write to force the writes to be
  8087. * posted to the chip in order.
  8088. */
  8089. if (pci_dev_present(write_reorder_chipsets) &&
  8090. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  8091. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  8092. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  8093. tp->pci_lat_timer < 64) {
  8094. tp->pci_lat_timer = 64;
  8095. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  8096. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  8097. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  8098. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  8099. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  8100. cacheline_sz_reg);
  8101. }
  8102. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  8103. &pci_state_reg);
  8104. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  8105. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  8106. /* If this is a 5700 BX chipset, and we are in PCI-X
  8107. * mode, enable register write workaround.
  8108. *
  8109. * The workaround is to use indirect register accesses
  8110. * for all chip writes not to mailbox registers.
  8111. */
  8112. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  8113. u32 pm_reg;
  8114. u16 pci_cmd;
  8115. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  8116. /* The chip can have it's power management PCI config
  8117. * space registers clobbered due to this bug.
  8118. * So explicitly force the chip into D0 here.
  8119. */
  8120. pci_read_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  8121. &pm_reg);
  8122. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  8123. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  8124. pci_write_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  8125. pm_reg);
  8126. /* Also, force SERR#/PERR# in PCI command. */
  8127. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8128. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  8129. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8130. }
  8131. }
  8132. /* 5700 BX chips need to have their TX producer index mailboxes
  8133. * written twice to workaround a bug.
  8134. */
  8135. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  8136. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  8137. /* Back to back register writes can cause problems on this chip,
  8138. * the workaround is to read back all reg writes except those to
  8139. * mailbox regs. See tg3_write_indirect_reg32().
  8140. *
  8141. * PCI Express 5750_A0 rev chips need this workaround too.
  8142. */
  8143. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  8144. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  8145. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0))
  8146. tp->tg3_flags |= TG3_FLAG_5701_REG_WRITE_BUG;
  8147. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  8148. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  8149. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  8150. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  8151. /* Chip-specific fixup from Broadcom driver */
  8152. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  8153. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  8154. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  8155. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  8156. }
  8157. /* Default fast path register access methods */
  8158. tp->read32 = tg3_read32;
  8159. tp->write32 = tg3_write32;
  8160. tp->read32_mbox = tg3_read32;
  8161. tp->write32_mbox = tg3_write32;
  8162. tp->write32_tx_mbox = tg3_write32;
  8163. tp->write32_rx_mbox = tg3_write32;
  8164. /* Various workaround register access methods */
  8165. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  8166. tp->write32 = tg3_write_indirect_reg32;
  8167. else if (tp->tg3_flags & TG3_FLAG_5701_REG_WRITE_BUG)
  8168. tp->write32 = tg3_write_flush_reg32;
  8169. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  8170. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  8171. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8172. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  8173. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8174. }
  8175. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  8176. tp->read32 = tg3_read_indirect_reg32;
  8177. tp->write32 = tg3_write_indirect_reg32;
  8178. tp->read32_mbox = tg3_read_indirect_mbox;
  8179. tp->write32_mbox = tg3_write_indirect_mbox;
  8180. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  8181. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  8182. iounmap(tp->regs);
  8183. tp->regs = NULL;
  8184. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8185. pci_cmd &= ~PCI_COMMAND_MEMORY;
  8186. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8187. }
  8188. /* Get eeprom hw config before calling tg3_set_power_state().
  8189. * In particular, the TG3_FLAG_EEPROM_WRITE_PROT flag must be
  8190. * determined before calling tg3_set_power_state() so that
  8191. * we know whether or not to switch out of Vaux power.
  8192. * When the flag is set, it means that GPIO1 is used for eeprom
  8193. * write protect and also implies that it is a LOM where GPIOs
  8194. * are not used to switch power.
  8195. */
  8196. tg3_get_eeprom_hw_cfg(tp);
  8197. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  8198. * GPIO1 driven high will bring 5700's external PHY out of reset.
  8199. * It is also used as eeprom write protect on LOMs.
  8200. */
  8201. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  8202. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  8203. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  8204. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  8205. GRC_LCLCTRL_GPIO_OUTPUT1);
  8206. /* Unused GPIO3 must be driven as output on 5752 because there
  8207. * are no pull-up resistors on unused GPIO pins.
  8208. */
  8209. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  8210. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  8211. /* Force the chip into D0. */
  8212. err = tg3_set_power_state(tp, 0);
  8213. if (err) {
  8214. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  8215. pci_name(tp->pdev));
  8216. return err;
  8217. }
  8218. /* 5700 B0 chips do not support checksumming correctly due
  8219. * to hardware bugs.
  8220. */
  8221. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  8222. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  8223. /* Pseudo-header checksum is done by hardware logic and not
  8224. * the offload processers, so make the chip do the pseudo-
  8225. * header checksums on receive. For transmit it is more
  8226. * convenient to do the pseudo-header checksum in software
  8227. * as Linux does that on transmit for us in all cases.
  8228. */
  8229. tp->tg3_flags |= TG3_FLAG_NO_TX_PSEUDO_CSUM;
  8230. tp->tg3_flags &= ~TG3_FLAG_NO_RX_PSEUDO_CSUM;
  8231. /* Derive initial jumbo mode from MTU assigned in
  8232. * ether_setup() via the alloc_etherdev() call
  8233. */
  8234. if (tp->dev->mtu > ETH_DATA_LEN &&
  8235. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  8236. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  8237. /* Determine WakeOnLan speed to use. */
  8238. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8239. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  8240. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  8241. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  8242. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  8243. } else {
  8244. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  8245. }
  8246. /* A few boards don't want Ethernet@WireSpeed phy feature */
  8247. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  8248. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  8249. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  8250. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  8251. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  8252. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  8253. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  8254. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  8255. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  8256. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  8257. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  8258. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8259. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  8260. tp->coalesce_mode = 0;
  8261. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  8262. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  8263. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  8264. /* Initialize MAC MI mode, polling disabled. */
  8265. tw32_f(MAC_MI_MODE, tp->mi_mode);
  8266. udelay(80);
  8267. /* Initialize data/descriptor byte/word swapping. */
  8268. val = tr32(GRC_MODE);
  8269. val &= GRC_MODE_HOST_STACKUP;
  8270. tw32(GRC_MODE, val | tp->grc_mode);
  8271. tg3_switch_clocks(tp);
  8272. /* Clear this out for sanity. */
  8273. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8274. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  8275. &pci_state_reg);
  8276. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  8277. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  8278. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  8279. if (chiprevid == CHIPREV_ID_5701_A0 ||
  8280. chiprevid == CHIPREV_ID_5701_B0 ||
  8281. chiprevid == CHIPREV_ID_5701_B2 ||
  8282. chiprevid == CHIPREV_ID_5701_B5) {
  8283. void __iomem *sram_base;
  8284. /* Write some dummy words into the SRAM status block
  8285. * area, see if it reads back correctly. If the return
  8286. * value is bad, force enable the PCIX workaround.
  8287. */
  8288. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  8289. writel(0x00000000, sram_base);
  8290. writel(0x00000000, sram_base + 4);
  8291. writel(0xffffffff, sram_base + 4);
  8292. if (readl(sram_base) != 0x00000000)
  8293. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  8294. }
  8295. }
  8296. udelay(50);
  8297. tg3_nvram_init(tp);
  8298. grc_misc_cfg = tr32(GRC_MISC_CFG);
  8299. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  8300. /* Broadcom's driver says that CIOBE multisplit has a bug */
  8301. #if 0
  8302. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  8303. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5704CIOBE) {
  8304. tp->tg3_flags |= TG3_FLAG_SPLIT_MODE;
  8305. tp->split_mode_max_reqs = SPLIT_MODE_5704_MAX_REQ;
  8306. }
  8307. #endif
  8308. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  8309. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  8310. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  8311. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  8312. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8313. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  8314. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  8315. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  8316. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  8317. HOSTCC_MODE_CLRTICK_TXBD);
  8318. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  8319. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8320. tp->misc_host_ctrl);
  8321. }
  8322. /* these are limited to 10/100 only */
  8323. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  8324. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  8325. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  8326. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  8327. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  8328. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  8329. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  8330. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  8331. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  8332. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F)))
  8333. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  8334. err = tg3_phy_probe(tp);
  8335. if (err) {
  8336. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  8337. pci_name(tp->pdev), err);
  8338. /* ... but do not return immediately ... */
  8339. }
  8340. tg3_read_partno(tp);
  8341. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  8342. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  8343. } else {
  8344. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  8345. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  8346. else
  8347. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  8348. }
  8349. /* 5700 {AX,BX} chips have a broken status block link
  8350. * change bit implementation, so we must use the
  8351. * status register in those cases.
  8352. */
  8353. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  8354. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  8355. else
  8356. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  8357. /* The led_ctrl is set during tg3_phy_probe, here we might
  8358. * have to force the link status polling mechanism based
  8359. * upon subsystem IDs.
  8360. */
  8361. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  8362. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  8363. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  8364. TG3_FLAG_USE_LINKCHG_REG);
  8365. }
  8366. /* For all SERDES we poll the MAC status register. */
  8367. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8368. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  8369. else
  8370. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  8371. /* It seems all chips can get confused if TX buffers
  8372. * straddle the 4GB address boundary in some cases.
  8373. */
  8374. tp->dev->hard_start_xmit = tg3_start_xmit;
  8375. tp->rx_offset = 2;
  8376. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  8377. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  8378. tp->rx_offset = 0;
  8379. /* By default, disable wake-on-lan. User can change this
  8380. * using ETHTOOL_SWOL.
  8381. */
  8382. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8383. return err;
  8384. }
  8385. #ifdef CONFIG_SPARC64
  8386. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  8387. {
  8388. struct net_device *dev = tp->dev;
  8389. struct pci_dev *pdev = tp->pdev;
  8390. struct pcidev_cookie *pcp = pdev->sysdata;
  8391. if (pcp != NULL) {
  8392. int node = pcp->prom_node;
  8393. if (prom_getproplen(node, "local-mac-address") == 6) {
  8394. prom_getproperty(node, "local-mac-address",
  8395. dev->dev_addr, 6);
  8396. memcpy(dev->perm_addr, dev->dev_addr, 6);
  8397. return 0;
  8398. }
  8399. }
  8400. return -ENODEV;
  8401. }
  8402. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  8403. {
  8404. struct net_device *dev = tp->dev;
  8405. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  8406. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  8407. return 0;
  8408. }
  8409. #endif
  8410. static int __devinit tg3_get_device_address(struct tg3 *tp)
  8411. {
  8412. struct net_device *dev = tp->dev;
  8413. u32 hi, lo, mac_offset;
  8414. #ifdef CONFIG_SPARC64
  8415. if (!tg3_get_macaddr_sparc(tp))
  8416. return 0;
  8417. #endif
  8418. mac_offset = 0x7c;
  8419. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  8420. !(tp->tg3_flags & TG3_FLG2_SUN_570X)) ||
  8421. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8422. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  8423. mac_offset = 0xcc;
  8424. if (tg3_nvram_lock(tp))
  8425. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  8426. else
  8427. tg3_nvram_unlock(tp);
  8428. }
  8429. /* First try to get it from MAC address mailbox. */
  8430. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  8431. if ((hi >> 16) == 0x484b) {
  8432. dev->dev_addr[0] = (hi >> 8) & 0xff;
  8433. dev->dev_addr[1] = (hi >> 0) & 0xff;
  8434. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  8435. dev->dev_addr[2] = (lo >> 24) & 0xff;
  8436. dev->dev_addr[3] = (lo >> 16) & 0xff;
  8437. dev->dev_addr[4] = (lo >> 8) & 0xff;
  8438. dev->dev_addr[5] = (lo >> 0) & 0xff;
  8439. }
  8440. /* Next, try NVRAM. */
  8441. else if (!(tp->tg3_flags & TG3_FLG2_SUN_570X) &&
  8442. !tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  8443. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  8444. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  8445. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  8446. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  8447. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  8448. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  8449. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  8450. }
  8451. /* Finally just fetch it out of the MAC control regs. */
  8452. else {
  8453. hi = tr32(MAC_ADDR_0_HIGH);
  8454. lo = tr32(MAC_ADDR_0_LOW);
  8455. dev->dev_addr[5] = lo & 0xff;
  8456. dev->dev_addr[4] = (lo >> 8) & 0xff;
  8457. dev->dev_addr[3] = (lo >> 16) & 0xff;
  8458. dev->dev_addr[2] = (lo >> 24) & 0xff;
  8459. dev->dev_addr[1] = hi & 0xff;
  8460. dev->dev_addr[0] = (hi >> 8) & 0xff;
  8461. }
  8462. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  8463. #ifdef CONFIG_SPARC64
  8464. if (!tg3_get_default_macaddr_sparc(tp))
  8465. return 0;
  8466. #endif
  8467. return -EINVAL;
  8468. }
  8469. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  8470. return 0;
  8471. }
  8472. #define BOUNDARY_SINGLE_CACHELINE 1
  8473. #define BOUNDARY_MULTI_CACHELINE 2
  8474. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  8475. {
  8476. int cacheline_size;
  8477. u8 byte;
  8478. int goal;
  8479. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  8480. if (byte == 0)
  8481. cacheline_size = 1024;
  8482. else
  8483. cacheline_size = (int) byte * 4;
  8484. /* On 5703 and later chips, the boundary bits have no
  8485. * effect.
  8486. */
  8487. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8488. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  8489. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  8490. goto out;
  8491. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  8492. goal = BOUNDARY_MULTI_CACHELINE;
  8493. #else
  8494. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  8495. goal = BOUNDARY_SINGLE_CACHELINE;
  8496. #else
  8497. goal = 0;
  8498. #endif
  8499. #endif
  8500. if (!goal)
  8501. goto out;
  8502. /* PCI controllers on most RISC systems tend to disconnect
  8503. * when a device tries to burst across a cache-line boundary.
  8504. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  8505. *
  8506. * Unfortunately, for PCI-E there are only limited
  8507. * write-side controls for this, and thus for reads
  8508. * we will still get the disconnects. We'll also waste
  8509. * these PCI cycles for both read and write for chips
  8510. * other than 5700 and 5701 which do not implement the
  8511. * boundary bits.
  8512. */
  8513. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  8514. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  8515. switch (cacheline_size) {
  8516. case 16:
  8517. case 32:
  8518. case 64:
  8519. case 128:
  8520. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8521. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  8522. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  8523. } else {
  8524. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  8525. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  8526. }
  8527. break;
  8528. case 256:
  8529. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  8530. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  8531. break;
  8532. default:
  8533. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  8534. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  8535. break;
  8536. };
  8537. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  8538. switch (cacheline_size) {
  8539. case 16:
  8540. case 32:
  8541. case 64:
  8542. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8543. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  8544. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  8545. break;
  8546. }
  8547. /* fallthrough */
  8548. case 128:
  8549. default:
  8550. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  8551. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  8552. break;
  8553. };
  8554. } else {
  8555. switch (cacheline_size) {
  8556. case 16:
  8557. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8558. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  8559. DMA_RWCTRL_WRITE_BNDRY_16);
  8560. break;
  8561. }
  8562. /* fallthrough */
  8563. case 32:
  8564. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8565. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  8566. DMA_RWCTRL_WRITE_BNDRY_32);
  8567. break;
  8568. }
  8569. /* fallthrough */
  8570. case 64:
  8571. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8572. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  8573. DMA_RWCTRL_WRITE_BNDRY_64);
  8574. break;
  8575. }
  8576. /* fallthrough */
  8577. case 128:
  8578. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8579. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  8580. DMA_RWCTRL_WRITE_BNDRY_128);
  8581. break;
  8582. }
  8583. /* fallthrough */
  8584. case 256:
  8585. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  8586. DMA_RWCTRL_WRITE_BNDRY_256);
  8587. break;
  8588. case 512:
  8589. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  8590. DMA_RWCTRL_WRITE_BNDRY_512);
  8591. break;
  8592. case 1024:
  8593. default:
  8594. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  8595. DMA_RWCTRL_WRITE_BNDRY_1024);
  8596. break;
  8597. };
  8598. }
  8599. out:
  8600. return val;
  8601. }
  8602. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  8603. {
  8604. struct tg3_internal_buffer_desc test_desc;
  8605. u32 sram_dma_descs;
  8606. int i, ret;
  8607. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  8608. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  8609. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  8610. tw32(RDMAC_STATUS, 0);
  8611. tw32(WDMAC_STATUS, 0);
  8612. tw32(BUFMGR_MODE, 0);
  8613. tw32(FTQ_RESET, 0);
  8614. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  8615. test_desc.addr_lo = buf_dma & 0xffffffff;
  8616. test_desc.nic_mbuf = 0x00002100;
  8617. test_desc.len = size;
  8618. /*
  8619. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  8620. * the *second* time the tg3 driver was getting loaded after an
  8621. * initial scan.
  8622. *
  8623. * Broadcom tells me:
  8624. * ...the DMA engine is connected to the GRC block and a DMA
  8625. * reset may affect the GRC block in some unpredictable way...
  8626. * The behavior of resets to individual blocks has not been tested.
  8627. *
  8628. * Broadcom noted the GRC reset will also reset all sub-components.
  8629. */
  8630. if (to_device) {
  8631. test_desc.cqid_sqid = (13 << 8) | 2;
  8632. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  8633. udelay(40);
  8634. } else {
  8635. test_desc.cqid_sqid = (16 << 8) | 7;
  8636. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  8637. udelay(40);
  8638. }
  8639. test_desc.flags = 0x00000005;
  8640. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  8641. u32 val;
  8642. val = *(((u32 *)&test_desc) + i);
  8643. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  8644. sram_dma_descs + (i * sizeof(u32)));
  8645. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  8646. }
  8647. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8648. if (to_device) {
  8649. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  8650. } else {
  8651. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  8652. }
  8653. ret = -ENODEV;
  8654. for (i = 0; i < 40; i++) {
  8655. u32 val;
  8656. if (to_device)
  8657. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  8658. else
  8659. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  8660. if ((val & 0xffff) == sram_dma_descs) {
  8661. ret = 0;
  8662. break;
  8663. }
  8664. udelay(100);
  8665. }
  8666. return ret;
  8667. }
  8668. #define TEST_BUFFER_SIZE 0x2000
  8669. static int __devinit tg3_test_dma(struct tg3 *tp)
  8670. {
  8671. dma_addr_t buf_dma;
  8672. u32 *buf, saved_dma_rwctrl;
  8673. int ret;
  8674. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  8675. if (!buf) {
  8676. ret = -ENOMEM;
  8677. goto out_nofree;
  8678. }
  8679. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  8680. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  8681. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  8682. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  8683. /* DMA read watermark not used on PCIE */
  8684. tp->dma_rwctrl |= 0x00180000;
  8685. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  8686. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  8687. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  8688. tp->dma_rwctrl |= 0x003f0000;
  8689. else
  8690. tp->dma_rwctrl |= 0x003f000f;
  8691. } else {
  8692. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  8693. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  8694. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  8695. if (ccval == 0x6 || ccval == 0x7)
  8696. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  8697. /* Set bit 23 to enable PCIX hw bug fix */
  8698. tp->dma_rwctrl |= 0x009f0000;
  8699. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  8700. /* 5780 always in PCIX mode */
  8701. tp->dma_rwctrl |= 0x00144000;
  8702. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  8703. /* 5714 always in PCIX mode */
  8704. tp->dma_rwctrl |= 0x00148000;
  8705. } else {
  8706. tp->dma_rwctrl |= 0x001b000f;
  8707. }
  8708. }
  8709. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  8710. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  8711. tp->dma_rwctrl &= 0xfffffff0;
  8712. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8713. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  8714. /* Remove this if it causes problems for some boards. */
  8715. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  8716. /* On 5700/5701 chips, we need to set this bit.
  8717. * Otherwise the chip will issue cacheline transactions
  8718. * to streamable DMA memory with not all the byte
  8719. * enables turned on. This is an error on several
  8720. * RISC PCI controllers, in particular sparc64.
  8721. *
  8722. * On 5703/5704 chips, this bit has been reassigned
  8723. * a different meaning. In particular, it is used
  8724. * on those chips to enable a PCI-X workaround.
  8725. */
  8726. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  8727. }
  8728. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8729. #if 0
  8730. /* Unneeded, already done by tg3_get_invariants. */
  8731. tg3_switch_clocks(tp);
  8732. #endif
  8733. ret = 0;
  8734. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8735. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  8736. goto out;
  8737. /* It is best to perform DMA test with maximum write burst size
  8738. * to expose the 5700/5701 write DMA bug.
  8739. */
  8740. saved_dma_rwctrl = tp->dma_rwctrl;
  8741. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  8742. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8743. while (1) {
  8744. u32 *p = buf, i;
  8745. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  8746. p[i] = i;
  8747. /* Send the buffer to the chip. */
  8748. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  8749. if (ret) {
  8750. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  8751. break;
  8752. }
  8753. #if 0
  8754. /* validate data reached card RAM correctly. */
  8755. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  8756. u32 val;
  8757. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  8758. if (le32_to_cpu(val) != p[i]) {
  8759. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  8760. /* ret = -ENODEV here? */
  8761. }
  8762. p[i] = 0;
  8763. }
  8764. #endif
  8765. /* Now read it back. */
  8766. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  8767. if (ret) {
  8768. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  8769. break;
  8770. }
  8771. /* Verify it. */
  8772. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  8773. if (p[i] == i)
  8774. continue;
  8775. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  8776. DMA_RWCTRL_WRITE_BNDRY_16) {
  8777. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  8778. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  8779. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8780. break;
  8781. } else {
  8782. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  8783. ret = -ENODEV;
  8784. goto out;
  8785. }
  8786. }
  8787. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  8788. /* Success. */
  8789. ret = 0;
  8790. break;
  8791. }
  8792. }
  8793. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  8794. DMA_RWCTRL_WRITE_BNDRY_16) {
  8795. static struct pci_device_id dma_wait_state_chipsets[] = {
  8796. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  8797. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  8798. { },
  8799. };
  8800. /* DMA test passed without adjusting DMA boundary,
  8801. * now look for chipsets that are known to expose the
  8802. * DMA bug without failing the test.
  8803. */
  8804. if (pci_dev_present(dma_wait_state_chipsets)) {
  8805. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  8806. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  8807. }
  8808. else
  8809. /* Safe to use the calculated DMA boundary. */
  8810. tp->dma_rwctrl = saved_dma_rwctrl;
  8811. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8812. }
  8813. out:
  8814. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  8815. out_nofree:
  8816. return ret;
  8817. }
  8818. static void __devinit tg3_init_link_config(struct tg3 *tp)
  8819. {
  8820. tp->link_config.advertising =
  8821. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  8822. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  8823. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  8824. ADVERTISED_Autoneg | ADVERTISED_MII);
  8825. tp->link_config.speed = SPEED_INVALID;
  8826. tp->link_config.duplex = DUPLEX_INVALID;
  8827. tp->link_config.autoneg = AUTONEG_ENABLE;
  8828. netif_carrier_off(tp->dev);
  8829. tp->link_config.active_speed = SPEED_INVALID;
  8830. tp->link_config.active_duplex = DUPLEX_INVALID;
  8831. tp->link_config.phy_is_low_power = 0;
  8832. tp->link_config.orig_speed = SPEED_INVALID;
  8833. tp->link_config.orig_duplex = DUPLEX_INVALID;
  8834. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  8835. }
  8836. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  8837. {
  8838. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8839. tp->bufmgr_config.mbuf_read_dma_low_water =
  8840. DEFAULT_MB_RDMA_LOW_WATER_5705;
  8841. tp->bufmgr_config.mbuf_mac_rx_low_water =
  8842. DEFAULT_MB_MACRX_LOW_WATER_5705;
  8843. tp->bufmgr_config.mbuf_high_water =
  8844. DEFAULT_MB_HIGH_WATER_5705;
  8845. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  8846. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  8847. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  8848. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  8849. tp->bufmgr_config.mbuf_high_water_jumbo =
  8850. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  8851. } else {
  8852. tp->bufmgr_config.mbuf_read_dma_low_water =
  8853. DEFAULT_MB_RDMA_LOW_WATER;
  8854. tp->bufmgr_config.mbuf_mac_rx_low_water =
  8855. DEFAULT_MB_MACRX_LOW_WATER;
  8856. tp->bufmgr_config.mbuf_high_water =
  8857. DEFAULT_MB_HIGH_WATER;
  8858. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  8859. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  8860. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  8861. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  8862. tp->bufmgr_config.mbuf_high_water_jumbo =
  8863. DEFAULT_MB_HIGH_WATER_JUMBO;
  8864. }
  8865. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  8866. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  8867. }
  8868. static char * __devinit tg3_phy_string(struct tg3 *tp)
  8869. {
  8870. switch (tp->phy_id & PHY_ID_MASK) {
  8871. case PHY_ID_BCM5400: return "5400";
  8872. case PHY_ID_BCM5401: return "5401";
  8873. case PHY_ID_BCM5411: return "5411";
  8874. case PHY_ID_BCM5701: return "5701";
  8875. case PHY_ID_BCM5703: return "5703";
  8876. case PHY_ID_BCM5704: return "5704";
  8877. case PHY_ID_BCM5705: return "5705";
  8878. case PHY_ID_BCM5750: return "5750";
  8879. case PHY_ID_BCM5752: return "5752";
  8880. case PHY_ID_BCM5714: return "5714";
  8881. case PHY_ID_BCM5780: return "5780";
  8882. case PHY_ID_BCM8002: return "8002/serdes";
  8883. case 0: return "serdes";
  8884. default: return "unknown";
  8885. };
  8886. }
  8887. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  8888. {
  8889. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  8890. strcpy(str, "PCI Express");
  8891. return str;
  8892. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  8893. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  8894. strcpy(str, "PCIX:");
  8895. if ((clock_ctrl == 7) ||
  8896. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  8897. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  8898. strcat(str, "133MHz");
  8899. else if (clock_ctrl == 0)
  8900. strcat(str, "33MHz");
  8901. else if (clock_ctrl == 2)
  8902. strcat(str, "50MHz");
  8903. else if (clock_ctrl == 4)
  8904. strcat(str, "66MHz");
  8905. else if (clock_ctrl == 6)
  8906. strcat(str, "100MHz");
  8907. else if (clock_ctrl == 7)
  8908. strcat(str, "133MHz");
  8909. } else {
  8910. strcpy(str, "PCI:");
  8911. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  8912. strcat(str, "66MHz");
  8913. else
  8914. strcat(str, "33MHz");
  8915. }
  8916. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  8917. strcat(str, ":32-bit");
  8918. else
  8919. strcat(str, ":64-bit");
  8920. return str;
  8921. }
  8922. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  8923. {
  8924. struct pci_dev *peer;
  8925. unsigned int func, devnr = tp->pdev->devfn & ~7;
  8926. for (func = 0; func < 8; func++) {
  8927. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  8928. if (peer && peer != tp->pdev)
  8929. break;
  8930. pci_dev_put(peer);
  8931. }
  8932. /* 5704 can be configured in single-port mode, set peer to
  8933. * tp->pdev in that case.
  8934. */
  8935. if (!peer) {
  8936. peer = tp->pdev;
  8937. return peer;
  8938. }
  8939. /*
  8940. * We don't need to keep the refcount elevated; there's no way
  8941. * to remove one half of this device without removing the other
  8942. */
  8943. pci_dev_put(peer);
  8944. return peer;
  8945. }
  8946. static void __devinit tg3_init_coal(struct tg3 *tp)
  8947. {
  8948. struct ethtool_coalesce *ec = &tp->coal;
  8949. memset(ec, 0, sizeof(*ec));
  8950. ec->cmd = ETHTOOL_GCOALESCE;
  8951. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  8952. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  8953. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  8954. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  8955. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  8956. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  8957. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  8958. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  8959. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  8960. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  8961. HOSTCC_MODE_CLRTICK_TXBD)) {
  8962. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  8963. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  8964. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  8965. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  8966. }
  8967. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8968. ec->rx_coalesce_usecs_irq = 0;
  8969. ec->tx_coalesce_usecs_irq = 0;
  8970. ec->stats_block_coalesce_usecs = 0;
  8971. }
  8972. }
  8973. static int __devinit tg3_init_one(struct pci_dev *pdev,
  8974. const struct pci_device_id *ent)
  8975. {
  8976. static int tg3_version_printed = 0;
  8977. unsigned long tg3reg_base, tg3reg_len;
  8978. struct net_device *dev;
  8979. struct tg3 *tp;
  8980. int i, err, pci_using_dac, pm_cap;
  8981. char str[40];
  8982. if (tg3_version_printed++ == 0)
  8983. printk(KERN_INFO "%s", version);
  8984. err = pci_enable_device(pdev);
  8985. if (err) {
  8986. printk(KERN_ERR PFX "Cannot enable PCI device, "
  8987. "aborting.\n");
  8988. return err;
  8989. }
  8990. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  8991. printk(KERN_ERR PFX "Cannot find proper PCI device "
  8992. "base address, aborting.\n");
  8993. err = -ENODEV;
  8994. goto err_out_disable_pdev;
  8995. }
  8996. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  8997. if (err) {
  8998. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  8999. "aborting.\n");
  9000. goto err_out_disable_pdev;
  9001. }
  9002. pci_set_master(pdev);
  9003. /* Find power-management capability. */
  9004. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  9005. if (pm_cap == 0) {
  9006. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  9007. "aborting.\n");
  9008. err = -EIO;
  9009. goto err_out_free_res;
  9010. }
  9011. /* Configure DMA attributes. */
  9012. err = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
  9013. if (!err) {
  9014. pci_using_dac = 1;
  9015. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  9016. if (err < 0) {
  9017. printk(KERN_ERR PFX "Unable to obtain 64 bit DMA "
  9018. "for consistent allocations\n");
  9019. goto err_out_free_res;
  9020. }
  9021. } else {
  9022. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  9023. if (err) {
  9024. printk(KERN_ERR PFX "No usable DMA configuration, "
  9025. "aborting.\n");
  9026. goto err_out_free_res;
  9027. }
  9028. pci_using_dac = 0;
  9029. }
  9030. tg3reg_base = pci_resource_start(pdev, 0);
  9031. tg3reg_len = pci_resource_len(pdev, 0);
  9032. dev = alloc_etherdev(sizeof(*tp));
  9033. if (!dev) {
  9034. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  9035. err = -ENOMEM;
  9036. goto err_out_free_res;
  9037. }
  9038. SET_MODULE_OWNER(dev);
  9039. SET_NETDEV_DEV(dev, &pdev->dev);
  9040. if (pci_using_dac)
  9041. dev->features |= NETIF_F_HIGHDMA;
  9042. dev->features |= NETIF_F_LLTX;
  9043. #if TG3_VLAN_TAG_USED
  9044. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  9045. dev->vlan_rx_register = tg3_vlan_rx_register;
  9046. dev->vlan_rx_kill_vid = tg3_vlan_rx_kill_vid;
  9047. #endif
  9048. tp = netdev_priv(dev);
  9049. tp->pdev = pdev;
  9050. tp->dev = dev;
  9051. tp->pm_cap = pm_cap;
  9052. tp->mac_mode = TG3_DEF_MAC_MODE;
  9053. tp->rx_mode = TG3_DEF_RX_MODE;
  9054. tp->tx_mode = TG3_DEF_TX_MODE;
  9055. tp->mi_mode = MAC_MI_MODE_BASE;
  9056. if (tg3_debug > 0)
  9057. tp->msg_enable = tg3_debug;
  9058. else
  9059. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  9060. /* The word/byte swap controls here control register access byte
  9061. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  9062. * setting below.
  9063. */
  9064. tp->misc_host_ctrl =
  9065. MISC_HOST_CTRL_MASK_PCI_INT |
  9066. MISC_HOST_CTRL_WORD_SWAP |
  9067. MISC_HOST_CTRL_INDIR_ACCESS |
  9068. MISC_HOST_CTRL_PCISTATE_RW;
  9069. /* The NONFRM (non-frame) byte/word swap controls take effect
  9070. * on descriptor entries, anything which isn't packet data.
  9071. *
  9072. * The StrongARM chips on the board (one for tx, one for rx)
  9073. * are running in big-endian mode.
  9074. */
  9075. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  9076. GRC_MODE_WSWAP_NONFRM_DATA);
  9077. #ifdef __BIG_ENDIAN
  9078. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  9079. #endif
  9080. spin_lock_init(&tp->lock);
  9081. spin_lock_init(&tp->tx_lock);
  9082. spin_lock_init(&tp->indirect_lock);
  9083. INIT_WORK(&tp->reset_task, tg3_reset_task, tp);
  9084. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  9085. if (tp->regs == 0UL) {
  9086. printk(KERN_ERR PFX "Cannot map device registers, "
  9087. "aborting.\n");
  9088. err = -ENOMEM;
  9089. goto err_out_free_dev;
  9090. }
  9091. tg3_init_link_config(tp);
  9092. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  9093. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  9094. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  9095. dev->open = tg3_open;
  9096. dev->stop = tg3_close;
  9097. dev->get_stats = tg3_get_stats;
  9098. dev->set_multicast_list = tg3_set_rx_mode;
  9099. dev->set_mac_address = tg3_set_mac_addr;
  9100. dev->do_ioctl = tg3_ioctl;
  9101. dev->tx_timeout = tg3_tx_timeout;
  9102. dev->poll = tg3_poll;
  9103. dev->ethtool_ops = &tg3_ethtool_ops;
  9104. dev->weight = 64;
  9105. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  9106. dev->change_mtu = tg3_change_mtu;
  9107. dev->irq = pdev->irq;
  9108. #ifdef CONFIG_NET_POLL_CONTROLLER
  9109. dev->poll_controller = tg3_poll_controller;
  9110. #endif
  9111. err = tg3_get_invariants(tp);
  9112. if (err) {
  9113. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  9114. "aborting.\n");
  9115. goto err_out_iounmap;
  9116. }
  9117. tg3_init_bufmgr_config(tp);
  9118. #if TG3_TSO_SUPPORT != 0
  9119. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  9120. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  9121. }
  9122. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9123. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  9124. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  9125. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  9126. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  9127. } else {
  9128. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  9129. }
  9130. /* TSO is off by default, user can enable using ethtool. */
  9131. #if 0
  9132. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)
  9133. dev->features |= NETIF_F_TSO;
  9134. #endif
  9135. #endif
  9136. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  9137. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  9138. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  9139. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  9140. tp->rx_pending = 63;
  9141. }
  9142. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9143. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  9144. tp->pdev_peer = tg3_find_peer(tp);
  9145. err = tg3_get_device_address(tp);
  9146. if (err) {
  9147. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  9148. "aborting.\n");
  9149. goto err_out_iounmap;
  9150. }
  9151. /*
  9152. * Reset chip in case UNDI or EFI driver did not shutdown
  9153. * DMA self test will enable WDMAC and we'll see (spurious)
  9154. * pending DMA on the PCI bus at that point.
  9155. */
  9156. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  9157. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  9158. pci_save_state(tp->pdev);
  9159. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  9160. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9161. }
  9162. err = tg3_test_dma(tp);
  9163. if (err) {
  9164. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  9165. goto err_out_iounmap;
  9166. }
  9167. /* Tigon3 can do ipv4 only... and some chips have buggy
  9168. * checksumming.
  9169. */
  9170. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  9171. dev->features |= NETIF_F_SG | NETIF_F_IP_CSUM;
  9172. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  9173. } else
  9174. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  9175. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  9176. dev->features &= ~NETIF_F_HIGHDMA;
  9177. /* flow control autonegotiation is default behavior */
  9178. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  9179. tg3_init_coal(tp);
  9180. /* Now that we have fully setup the chip, save away a snapshot
  9181. * of the PCI config space. We need to restore this after
  9182. * GRC_MISC_CFG core clock resets and some resume events.
  9183. */
  9184. pci_save_state(tp->pdev);
  9185. err = register_netdev(dev);
  9186. if (err) {
  9187. printk(KERN_ERR PFX "Cannot register net device, "
  9188. "aborting.\n");
  9189. goto err_out_iounmap;
  9190. }
  9191. pci_set_drvdata(pdev, dev);
  9192. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] (%s) %sBaseT Ethernet ",
  9193. dev->name,
  9194. tp->board_part_number,
  9195. tp->pci_chip_rev_id,
  9196. tg3_phy_string(tp),
  9197. tg3_bus_string(tp, str),
  9198. (tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100" : "10/100/1000");
  9199. for (i = 0; i < 6; i++)
  9200. printk("%2.2x%c", dev->dev_addr[i],
  9201. i == 5 ? '\n' : ':');
  9202. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  9203. "MIirq[%d] ASF[%d] Split[%d] WireSpeed[%d] "
  9204. "TSOcap[%d] \n",
  9205. dev->name,
  9206. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  9207. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  9208. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  9209. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  9210. (tp->tg3_flags & TG3_FLAG_SPLIT_MODE) != 0,
  9211. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  9212. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  9213. printk(KERN_INFO "%s: dma_rwctrl[%08x]\n",
  9214. dev->name, tp->dma_rwctrl);
  9215. return 0;
  9216. err_out_iounmap:
  9217. if (tp->regs) {
  9218. iounmap(tp->regs);
  9219. tp->regs = NULL;
  9220. }
  9221. err_out_free_dev:
  9222. free_netdev(dev);
  9223. err_out_free_res:
  9224. pci_release_regions(pdev);
  9225. err_out_disable_pdev:
  9226. pci_disable_device(pdev);
  9227. pci_set_drvdata(pdev, NULL);
  9228. return err;
  9229. }
  9230. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  9231. {
  9232. struct net_device *dev = pci_get_drvdata(pdev);
  9233. if (dev) {
  9234. struct tg3 *tp = netdev_priv(dev);
  9235. unregister_netdev(dev);
  9236. if (tp->regs) {
  9237. iounmap(tp->regs);
  9238. tp->regs = NULL;
  9239. }
  9240. free_netdev(dev);
  9241. pci_release_regions(pdev);
  9242. pci_disable_device(pdev);
  9243. pci_set_drvdata(pdev, NULL);
  9244. }
  9245. }
  9246. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  9247. {
  9248. struct net_device *dev = pci_get_drvdata(pdev);
  9249. struct tg3 *tp = netdev_priv(dev);
  9250. int err;
  9251. if (!netif_running(dev))
  9252. return 0;
  9253. tg3_netif_stop(tp);
  9254. del_timer_sync(&tp->timer);
  9255. tg3_full_lock(tp, 1);
  9256. tg3_disable_ints(tp);
  9257. tg3_full_unlock(tp);
  9258. netif_device_detach(dev);
  9259. tg3_full_lock(tp, 0);
  9260. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9261. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  9262. tg3_full_unlock(tp);
  9263. err = tg3_set_power_state(tp, pci_choose_state(pdev, state));
  9264. if (err) {
  9265. tg3_full_lock(tp, 0);
  9266. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9267. tg3_init_hw(tp);
  9268. tp->timer.expires = jiffies + tp->timer_offset;
  9269. add_timer(&tp->timer);
  9270. netif_device_attach(dev);
  9271. tg3_netif_start(tp);
  9272. tg3_full_unlock(tp);
  9273. }
  9274. return err;
  9275. }
  9276. static int tg3_resume(struct pci_dev *pdev)
  9277. {
  9278. struct net_device *dev = pci_get_drvdata(pdev);
  9279. struct tg3 *tp = netdev_priv(dev);
  9280. int err;
  9281. if (!netif_running(dev))
  9282. return 0;
  9283. pci_restore_state(tp->pdev);
  9284. err = tg3_set_power_state(tp, 0);
  9285. if (err)
  9286. return err;
  9287. netif_device_attach(dev);
  9288. tg3_full_lock(tp, 0);
  9289. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9290. tg3_init_hw(tp);
  9291. tp->timer.expires = jiffies + tp->timer_offset;
  9292. add_timer(&tp->timer);
  9293. tg3_netif_start(tp);
  9294. tg3_full_unlock(tp);
  9295. return 0;
  9296. }
  9297. static struct pci_driver tg3_driver = {
  9298. .name = DRV_MODULE_NAME,
  9299. .id_table = tg3_pci_tbl,
  9300. .probe = tg3_init_one,
  9301. .remove = __devexit_p(tg3_remove_one),
  9302. .suspend = tg3_suspend,
  9303. .resume = tg3_resume
  9304. };
  9305. static int __init tg3_init(void)
  9306. {
  9307. return pci_module_init(&tg3_driver);
  9308. }
  9309. static void __exit tg3_cleanup(void)
  9310. {
  9311. pci_unregister_driver(&tg3_driver);
  9312. }
  9313. module_init(tg3_init);
  9314. module_exit(tg3_cleanup);