sky2.c 87 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. /*
  26. * TOTEST
  27. * - speed setting
  28. * - suspend/resume
  29. */
  30. #include <linux/config.h>
  31. #include <linux/crc32.h>
  32. #include <linux/kernel.h>
  33. #include <linux/version.h>
  34. #include <linux/module.h>
  35. #include <linux/netdevice.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/etherdevice.h>
  38. #include <linux/ethtool.h>
  39. #include <linux/pci.h>
  40. #include <linux/ip.h>
  41. #include <linux/tcp.h>
  42. #include <linux/in.h>
  43. #include <linux/delay.h>
  44. #include <linux/workqueue.h>
  45. #include <linux/if_vlan.h>
  46. #include <linux/prefetch.h>
  47. #include <linux/mii.h>
  48. #include <asm/irq.h>
  49. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  50. #define SKY2_VLAN_TAG_USED 1
  51. #endif
  52. #include "sky2.h"
  53. #define DRV_NAME "sky2"
  54. #define DRV_VERSION "0.13"
  55. #define PFX DRV_NAME " "
  56. /*
  57. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  58. * that are organized into three (receive, transmit, status) different rings
  59. * similar to Tigon3. A transmit can require several elements;
  60. * a receive requires one (or two if using 64 bit dma).
  61. */
  62. #define is_ec_a1(hw) \
  63. unlikely((hw)->chip_id == CHIP_ID_YUKON_EC && \
  64. (hw)->chip_rev == CHIP_REV_YU_EC_A1)
  65. #define RX_LE_SIZE 512
  66. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  67. #define RX_MAX_PENDING (RX_LE_SIZE/2 - 2)
  68. #define RX_DEF_PENDING RX_MAX_PENDING
  69. #define RX_SKB_ALIGN 8
  70. #define TX_RING_SIZE 512
  71. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  72. #define TX_MIN_PENDING 64
  73. #define MAX_SKB_TX_LE (4 + 2*MAX_SKB_FRAGS)
  74. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  75. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  76. #define ETH_JUMBO_MTU 9000
  77. #define TX_WATCHDOG (5 * HZ)
  78. #define NAPI_WEIGHT 64
  79. #define PHY_RETRIES 1000
  80. static const u32 default_msg =
  81. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  82. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  83. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  84. static int debug = -1; /* defaults above */
  85. module_param(debug, int, 0);
  86. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  87. static int copybreak __read_mostly = 256;
  88. module_param(copybreak, int, 0);
  89. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  90. static const struct pci_device_id sky2_id_table[] = {
  91. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
  92. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
  93. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },
  94. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) },
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) },
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) },
  110. { 0 }
  111. };
  112. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  113. /* Avoid conditionals by using array */
  114. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  115. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  116. /* This driver supports yukon2 chipset only */
  117. static const char *yukon2_name[] = {
  118. "XL", /* 0xb3 */
  119. "EC Ultra", /* 0xb4 */
  120. "UNKNOWN", /* 0xb5 */
  121. "EC", /* 0xb6 */
  122. "FE", /* 0xb7 */
  123. };
  124. /* Access to external PHY */
  125. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  126. {
  127. int i;
  128. gma_write16(hw, port, GM_SMI_DATA, val);
  129. gma_write16(hw, port, GM_SMI_CTRL,
  130. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  131. for (i = 0; i < PHY_RETRIES; i++) {
  132. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  133. return 0;
  134. udelay(1);
  135. }
  136. printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
  137. return -ETIMEDOUT;
  138. }
  139. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  140. {
  141. int i;
  142. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  143. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  144. for (i = 0; i < PHY_RETRIES; i++) {
  145. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
  146. *val = gma_read16(hw, port, GM_SMI_DATA);
  147. return 0;
  148. }
  149. udelay(1);
  150. }
  151. return -ETIMEDOUT;
  152. }
  153. static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  154. {
  155. u16 v;
  156. if (__gm_phy_read(hw, port, reg, &v) != 0)
  157. printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
  158. return v;
  159. }
  160. static int sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
  161. {
  162. u16 power_control;
  163. u32 reg1;
  164. int vaux;
  165. int ret = 0;
  166. pr_debug("sky2_set_power_state %d\n", state);
  167. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  168. pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_PMC, &power_control);
  169. vaux = (sky2_read8(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
  170. (power_control & PCI_PM_CAP_PME_D3cold);
  171. pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_CTRL, &power_control);
  172. power_control |= PCI_PM_CTRL_PME_STATUS;
  173. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  174. switch (state) {
  175. case PCI_D0:
  176. /* switch power to VCC (WA for VAUX problem) */
  177. sky2_write8(hw, B0_POWER_CTRL,
  178. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  179. /* disable Core Clock Division, */
  180. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  181. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  182. /* enable bits are inverted */
  183. sky2_write8(hw, B2_Y2_CLK_GATE,
  184. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  185. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  186. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  187. else
  188. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  189. /* Turn off phy power saving */
  190. pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
  191. reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  192. /* looks like this XL is back asswards .. */
  193. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) {
  194. reg1 |= PCI_Y2_PHY1_COMA;
  195. if (hw->ports > 1)
  196. reg1 |= PCI_Y2_PHY2_COMA;
  197. }
  198. pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
  199. break;
  200. case PCI_D3hot:
  201. case PCI_D3cold:
  202. /* Turn on phy power saving */
  203. pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
  204. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  205. reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  206. else
  207. reg1 |= (PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  208. pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
  209. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  210. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  211. else
  212. /* enable bits are inverted */
  213. sky2_write8(hw, B2_Y2_CLK_GATE,
  214. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  215. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  216. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  217. /* switch power to VAUX */
  218. if (vaux && state != PCI_D3cold)
  219. sky2_write8(hw, B0_POWER_CTRL,
  220. (PC_VAUX_ENA | PC_VCC_ENA |
  221. PC_VAUX_ON | PC_VCC_OFF));
  222. break;
  223. default:
  224. printk(KERN_ERR PFX "Unknown power state %d\n", state);
  225. ret = -1;
  226. }
  227. pci_write_config_byte(hw->pdev, hw->pm_cap + PCI_PM_CTRL, power_control);
  228. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  229. return ret;
  230. }
  231. static void sky2_phy_reset(struct sky2_hw *hw, unsigned port)
  232. {
  233. u16 reg;
  234. /* disable all GMAC IRQ's */
  235. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  236. /* disable PHY IRQs */
  237. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  238. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  239. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  240. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  241. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  242. reg = gma_read16(hw, port, GM_RX_CTRL);
  243. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  244. gma_write16(hw, port, GM_RX_CTRL, reg);
  245. }
  246. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  247. {
  248. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  249. u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
  250. if (sky2->autoneg == AUTONEG_ENABLE && hw->chip_id != CHIP_ID_YUKON_XL) {
  251. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  252. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  253. PHY_M_EC_MAC_S_MSK);
  254. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  255. if (hw->chip_id == CHIP_ID_YUKON_EC)
  256. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  257. else
  258. ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
  259. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  260. }
  261. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  262. if (hw->copper) {
  263. if (hw->chip_id == CHIP_ID_YUKON_FE) {
  264. /* enable automatic crossover */
  265. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  266. } else {
  267. /* disable energy detect */
  268. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  269. /* enable automatic crossover */
  270. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  271. if (sky2->autoneg == AUTONEG_ENABLE &&
  272. hw->chip_id == CHIP_ID_YUKON_XL) {
  273. ctrl &= ~PHY_M_PC_DSC_MSK;
  274. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  275. }
  276. }
  277. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  278. } else {
  279. /* workaround for deviation #4.88 (CRC errors) */
  280. /* disable Automatic Crossover */
  281. ctrl &= ~PHY_M_PC_MDIX_MSK;
  282. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  283. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  284. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  285. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  286. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  287. ctrl &= ~PHY_M_MAC_MD_MSK;
  288. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  289. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  290. /* select page 1 to access Fiber registers */
  291. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  292. }
  293. }
  294. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  295. if (sky2->autoneg == AUTONEG_DISABLE)
  296. ctrl &= ~PHY_CT_ANE;
  297. else
  298. ctrl |= PHY_CT_ANE;
  299. ctrl |= PHY_CT_RESET;
  300. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  301. ctrl = 0;
  302. ct1000 = 0;
  303. adv = PHY_AN_CSMA;
  304. if (sky2->autoneg == AUTONEG_ENABLE) {
  305. if (hw->copper) {
  306. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  307. ct1000 |= PHY_M_1000C_AFD;
  308. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  309. ct1000 |= PHY_M_1000C_AHD;
  310. if (sky2->advertising & ADVERTISED_100baseT_Full)
  311. adv |= PHY_M_AN_100_FD;
  312. if (sky2->advertising & ADVERTISED_100baseT_Half)
  313. adv |= PHY_M_AN_100_HD;
  314. if (sky2->advertising & ADVERTISED_10baseT_Full)
  315. adv |= PHY_M_AN_10_FD;
  316. if (sky2->advertising & ADVERTISED_10baseT_Half)
  317. adv |= PHY_M_AN_10_HD;
  318. } else /* special defines for FIBER (88E1011S only) */
  319. adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
  320. /* Set Flow-control capabilities */
  321. if (sky2->tx_pause && sky2->rx_pause)
  322. adv |= PHY_AN_PAUSE_CAP; /* symmetric */
  323. else if (sky2->rx_pause && !sky2->tx_pause)
  324. adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
  325. else if (!sky2->rx_pause && sky2->tx_pause)
  326. adv |= PHY_AN_PAUSE_ASYM; /* local */
  327. /* Restart Auto-negotiation */
  328. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  329. } else {
  330. /* forced speed/duplex settings */
  331. ct1000 = PHY_M_1000C_MSE;
  332. if (sky2->duplex == DUPLEX_FULL)
  333. ctrl |= PHY_CT_DUP_MD;
  334. switch (sky2->speed) {
  335. case SPEED_1000:
  336. ctrl |= PHY_CT_SP1000;
  337. break;
  338. case SPEED_100:
  339. ctrl |= PHY_CT_SP100;
  340. break;
  341. }
  342. ctrl |= PHY_CT_RESET;
  343. }
  344. if (hw->chip_id != CHIP_ID_YUKON_FE)
  345. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  346. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  347. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  348. /* Setup Phy LED's */
  349. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  350. ledover = 0;
  351. switch (hw->chip_id) {
  352. case CHIP_ID_YUKON_FE:
  353. /* on 88E3082 these bits are at 11..9 (shifted left) */
  354. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  355. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  356. /* delete ACT LED control bits */
  357. ctrl &= ~PHY_M_FELP_LED1_MSK;
  358. /* change ACT LED control to blink mode */
  359. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  360. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  361. break;
  362. case CHIP_ID_YUKON_XL:
  363. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  364. /* select page 3 to access LED control register */
  365. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  366. /* set LED Function Control register */
  367. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  368. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  369. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  370. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  371. /* set Polarity Control register */
  372. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  373. (PHY_M_POLC_LS1_P_MIX(4) |
  374. PHY_M_POLC_IS0_P_MIX(4) |
  375. PHY_M_POLC_LOS_CTRL(2) |
  376. PHY_M_POLC_INIT_CTRL(2) |
  377. PHY_M_POLC_STA1_CTRL(2) |
  378. PHY_M_POLC_STA0_CTRL(2)));
  379. /* restore page register */
  380. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  381. break;
  382. default:
  383. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  384. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  385. /* turn off the Rx LED (LED_RX) */
  386. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  387. }
  388. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  389. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  390. /* turn on 100 Mbps LED (LED_LINK100) */
  391. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  392. }
  393. if (ledover)
  394. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  395. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  396. if (sky2->autoneg == AUTONEG_ENABLE)
  397. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  398. else
  399. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  400. }
  401. /* Force a renegotiation */
  402. static void sky2_phy_reinit(struct sky2_port *sky2)
  403. {
  404. down(&sky2->phy_sema);
  405. sky2_phy_init(sky2->hw, sky2->port);
  406. up(&sky2->phy_sema);
  407. }
  408. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  409. {
  410. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  411. u16 reg;
  412. int i;
  413. const u8 *addr = hw->dev[port]->dev_addr;
  414. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  415. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
  416. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  417. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  418. /* WA DEV_472 -- looks like crossed wires on port 2 */
  419. /* clear GMAC 1 Control reset */
  420. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  421. do {
  422. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  423. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  424. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  425. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  426. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  427. }
  428. if (sky2->autoneg == AUTONEG_DISABLE) {
  429. reg = gma_read16(hw, port, GM_GP_CTRL);
  430. reg |= GM_GPCR_AU_ALL_DIS;
  431. gma_write16(hw, port, GM_GP_CTRL, reg);
  432. gma_read16(hw, port, GM_GP_CTRL);
  433. switch (sky2->speed) {
  434. case SPEED_1000:
  435. reg |= GM_GPCR_SPEED_1000;
  436. /* fallthru */
  437. case SPEED_100:
  438. reg |= GM_GPCR_SPEED_100;
  439. }
  440. if (sky2->duplex == DUPLEX_FULL)
  441. reg |= GM_GPCR_DUP_FULL;
  442. } else
  443. reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
  444. if (!sky2->tx_pause && !sky2->rx_pause) {
  445. sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  446. reg |=
  447. GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  448. } else if (sky2->tx_pause && !sky2->rx_pause) {
  449. /* disable Rx flow-control */
  450. reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  451. }
  452. gma_write16(hw, port, GM_GP_CTRL, reg);
  453. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  454. down(&sky2->phy_sema);
  455. sky2_phy_init(hw, port);
  456. up(&sky2->phy_sema);
  457. /* MIB clear */
  458. reg = gma_read16(hw, port, GM_PHY_ADDR);
  459. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  460. for (i = 0; i < GM_MIB_CNT_SIZE; i++)
  461. gma_read16(hw, port, GM_MIB_CNT_BASE + 8 * i);
  462. gma_write16(hw, port, GM_PHY_ADDR, reg);
  463. /* transmit control */
  464. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  465. /* receive control reg: unicast + multicast + no FCS */
  466. gma_write16(hw, port, GM_RX_CTRL,
  467. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  468. /* transmit flow control */
  469. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  470. /* transmit parameter */
  471. gma_write16(hw, port, GM_TX_PARAM,
  472. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  473. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  474. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  475. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  476. /* serial mode register */
  477. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  478. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  479. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  480. reg |= GM_SMOD_JUMBO_ENA;
  481. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  482. /* virtual address for data */
  483. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  484. /* physical address: used for pause frames */
  485. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  486. /* ignore counter overflows */
  487. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  488. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  489. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  490. /* Configure Rx MAC FIFO */
  491. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  492. sky2_write16(hw, SK_REG(port, RX_GMF_CTRL_T),
  493. GMF_RX_CTRL_DEF);
  494. /* Flush Rx MAC FIFO on any flow control or error */
  495. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  496. /* Set threshold to 0xa (64 bytes)
  497. * ASF disabled so no need to do WA dev #4.30
  498. */
  499. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
  500. /* Configure Tx MAC FIFO */
  501. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  502. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  503. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  504. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  505. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  506. if (hw->dev[port]->mtu > ETH_DATA_LEN) {
  507. /* set Tx GMAC FIFO Almost Empty Threshold */
  508. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
  509. /* Disable Store & Forward mode for TX */
  510. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  511. }
  512. }
  513. }
  514. /* Assign Ram Buffer allocation.
  515. * start and end are in units of 4k bytes
  516. * ram registers are in units of 64bit words
  517. */
  518. static void sky2_ramset(struct sky2_hw *hw, u16 q, u8 startk, u8 endk)
  519. {
  520. u32 start, end;
  521. start = startk * 4096/8;
  522. end = (endk * 4096/8) - 1;
  523. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  524. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  525. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  526. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  527. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  528. if (q == Q_R1 || q == Q_R2) {
  529. u32 space = (endk - startk) * 4096/8;
  530. u32 tp = space - space/4;
  531. /* On receive queue's set the thresholds
  532. * give receiver priority when > 3/4 full
  533. * send pause when down to 2K
  534. */
  535. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  536. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  537. tp = space - 2048/8;
  538. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  539. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  540. } else {
  541. /* Enable store & forward on Tx queue's because
  542. * Tx FIFO is only 1K on Yukon
  543. */
  544. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  545. }
  546. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  547. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  548. }
  549. /* Setup Bus Memory Interface */
  550. static void sky2_qset(struct sky2_hw *hw, u16 q)
  551. {
  552. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  553. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  554. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  555. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  556. }
  557. /* Setup prefetch unit registers. This is the interface between
  558. * hardware and driver list elements
  559. */
  560. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  561. u64 addr, u32 last)
  562. {
  563. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  564. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  565. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  566. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  567. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  568. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  569. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  570. }
  571. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  572. {
  573. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  574. sky2->tx_prod = (sky2->tx_prod + 1) % TX_RING_SIZE;
  575. return le;
  576. }
  577. /*
  578. * This is a workaround code taken from SysKonnect sk98lin driver
  579. * to deal with chip bug on Yukon EC rev 0 in the wraparound case.
  580. */
  581. static void sky2_put_idx(struct sky2_hw *hw, unsigned q,
  582. u16 idx, u16 *last, u16 size)
  583. {
  584. wmb();
  585. if (is_ec_a1(hw) && idx < *last) {
  586. u16 hwget = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  587. if (hwget == 0) {
  588. /* Start prefetching again */
  589. sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 0xe0);
  590. goto setnew;
  591. }
  592. if (hwget == size - 1) {
  593. /* set watermark to one list element */
  594. sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 8);
  595. /* set put index to first list element */
  596. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), 0);
  597. } else /* have hardware go to end of list */
  598. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX),
  599. size - 1);
  600. } else {
  601. setnew:
  602. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  603. }
  604. *last = idx;
  605. mmiowb();
  606. }
  607. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  608. {
  609. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  610. sky2->rx_put = (sky2->rx_put + 1) % RX_LE_SIZE;
  611. return le;
  612. }
  613. /* Return high part of DMA address (could be 32 or 64 bit) */
  614. static inline u32 high32(dma_addr_t a)
  615. {
  616. return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
  617. }
  618. /* Build description to hardware about buffer */
  619. static void sky2_rx_add(struct sky2_port *sky2, dma_addr_t map)
  620. {
  621. struct sky2_rx_le *le;
  622. u32 hi = high32(map);
  623. u16 len = sky2->rx_bufsize;
  624. if (sky2->rx_addr64 != hi) {
  625. le = sky2_next_rx(sky2);
  626. le->addr = cpu_to_le32(hi);
  627. le->ctrl = 0;
  628. le->opcode = OP_ADDR64 | HW_OWNER;
  629. sky2->rx_addr64 = high32(map + len);
  630. }
  631. le = sky2_next_rx(sky2);
  632. le->addr = cpu_to_le32((u32) map);
  633. le->length = cpu_to_le16(len);
  634. le->ctrl = 0;
  635. le->opcode = OP_PACKET | HW_OWNER;
  636. }
  637. /* Tell chip where to start receive checksum.
  638. * Actually has two checksums, but set both same to avoid possible byte
  639. * order problems.
  640. */
  641. static void rx_set_checksum(struct sky2_port *sky2)
  642. {
  643. struct sky2_rx_le *le;
  644. le = sky2_next_rx(sky2);
  645. le->addr = (ETH_HLEN << 16) | ETH_HLEN;
  646. le->ctrl = 0;
  647. le->opcode = OP_TCPSTART | HW_OWNER;
  648. sky2_write32(sky2->hw,
  649. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  650. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  651. }
  652. /*
  653. * The RX Stop command will not work for Yukon-2 if the BMU does not
  654. * reach the end of packet and since we can't make sure that we have
  655. * incoming data, we must reset the BMU while it is not doing a DMA
  656. * transfer. Since it is possible that the RX path is still active,
  657. * the RX RAM buffer will be stopped first, so any possible incoming
  658. * data will not trigger a DMA. After the RAM buffer is stopped, the
  659. * BMU is polled until any DMA in progress is ended and only then it
  660. * will be reset.
  661. */
  662. static void sky2_rx_stop(struct sky2_port *sky2)
  663. {
  664. struct sky2_hw *hw = sky2->hw;
  665. unsigned rxq = rxqaddr[sky2->port];
  666. int i;
  667. /* disable the RAM Buffer receive queue */
  668. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  669. for (i = 0; i < 0xffff; i++)
  670. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  671. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  672. goto stopped;
  673. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  674. sky2->netdev->name);
  675. stopped:
  676. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  677. /* reset the Rx prefetch unit */
  678. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  679. }
  680. /* Clean out receive buffer area, assumes receiver hardware stopped */
  681. static void sky2_rx_clean(struct sky2_port *sky2)
  682. {
  683. unsigned i;
  684. memset(sky2->rx_le, 0, RX_LE_BYTES);
  685. for (i = 0; i < sky2->rx_pending; i++) {
  686. struct ring_info *re = sky2->rx_ring + i;
  687. if (re->skb) {
  688. pci_unmap_single(sky2->hw->pdev,
  689. re->mapaddr, sky2->rx_bufsize,
  690. PCI_DMA_FROMDEVICE);
  691. kfree_skb(re->skb);
  692. re->skb = NULL;
  693. }
  694. }
  695. }
  696. /* Basic MII support */
  697. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  698. {
  699. struct mii_ioctl_data *data = if_mii(ifr);
  700. struct sky2_port *sky2 = netdev_priv(dev);
  701. struct sky2_hw *hw = sky2->hw;
  702. int err = -EOPNOTSUPP;
  703. if (!netif_running(dev))
  704. return -ENODEV; /* Phy still in reset */
  705. switch(cmd) {
  706. case SIOCGMIIPHY:
  707. data->phy_id = PHY_ADDR_MARV;
  708. /* fallthru */
  709. case SIOCGMIIREG: {
  710. u16 val = 0;
  711. down(&sky2->phy_sema);
  712. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  713. up(&sky2->phy_sema);
  714. data->val_out = val;
  715. break;
  716. }
  717. case SIOCSMIIREG:
  718. if (!capable(CAP_NET_ADMIN))
  719. return -EPERM;
  720. down(&sky2->phy_sema);
  721. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  722. data->val_in);
  723. up(&sky2->phy_sema);
  724. break;
  725. }
  726. return err;
  727. }
  728. #ifdef SKY2_VLAN_TAG_USED
  729. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  730. {
  731. struct sky2_port *sky2 = netdev_priv(dev);
  732. struct sky2_hw *hw = sky2->hw;
  733. u16 port = sky2->port;
  734. spin_lock_bh(&sky2->tx_lock);
  735. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
  736. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
  737. sky2->vlgrp = grp;
  738. spin_unlock_bh(&sky2->tx_lock);
  739. }
  740. static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  741. {
  742. struct sky2_port *sky2 = netdev_priv(dev);
  743. struct sky2_hw *hw = sky2->hw;
  744. u16 port = sky2->port;
  745. spin_lock_bh(&sky2->tx_lock);
  746. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
  747. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
  748. if (sky2->vlgrp)
  749. sky2->vlgrp->vlan_devices[vid] = NULL;
  750. spin_unlock_bh(&sky2->tx_lock);
  751. }
  752. #endif
  753. /*
  754. * It appears the hardware has a bug in the FIFO logic that
  755. * cause it to hang if the FIFO gets overrun and the receive buffer
  756. * is not aligned. ALso alloc_skb() won't align properly if slab
  757. * debugging is enabled.
  758. */
  759. static inline struct sk_buff *sky2_alloc_skb(unsigned int size, gfp_t gfp_mask)
  760. {
  761. struct sk_buff *skb;
  762. skb = alloc_skb(size + RX_SKB_ALIGN, gfp_mask);
  763. if (likely(skb)) {
  764. unsigned long p = (unsigned long) skb->data;
  765. skb_reserve(skb,
  766. ((p + RX_SKB_ALIGN - 1) & ~(RX_SKB_ALIGN - 1)) - p);
  767. }
  768. return skb;
  769. }
  770. /*
  771. * Allocate and setup receiver buffer pool.
  772. * In case of 64 bit dma, there are 2X as many list elements
  773. * available as ring entries
  774. * and need to reserve one list element so we don't wrap around.
  775. */
  776. static int sky2_rx_start(struct sky2_port *sky2)
  777. {
  778. struct sky2_hw *hw = sky2->hw;
  779. unsigned rxq = rxqaddr[sky2->port];
  780. int i;
  781. sky2->rx_put = sky2->rx_next = 0;
  782. sky2_qset(hw, rxq);
  783. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  784. rx_set_checksum(sky2);
  785. for (i = 0; i < sky2->rx_pending; i++) {
  786. struct ring_info *re = sky2->rx_ring + i;
  787. re->skb = sky2_alloc_skb(sky2->rx_bufsize, GFP_KERNEL);
  788. if (!re->skb)
  789. goto nomem;
  790. re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
  791. sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
  792. sky2_rx_add(sky2, re->mapaddr);
  793. }
  794. /* Tell chip about available buffers */
  795. sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
  796. sky2->rx_last_put = sky2_read16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX));
  797. return 0;
  798. nomem:
  799. sky2_rx_clean(sky2);
  800. return -ENOMEM;
  801. }
  802. /* Bring up network interface. */
  803. static int sky2_up(struct net_device *dev)
  804. {
  805. struct sky2_port *sky2 = netdev_priv(dev);
  806. struct sky2_hw *hw = sky2->hw;
  807. unsigned port = sky2->port;
  808. u32 ramsize, rxspace;
  809. int err = -ENOMEM;
  810. if (netif_msg_ifup(sky2))
  811. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  812. /* must be power of 2 */
  813. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  814. TX_RING_SIZE *
  815. sizeof(struct sky2_tx_le),
  816. &sky2->tx_le_map);
  817. if (!sky2->tx_le)
  818. goto err_out;
  819. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  820. GFP_KERNEL);
  821. if (!sky2->tx_ring)
  822. goto err_out;
  823. sky2->tx_prod = sky2->tx_cons = 0;
  824. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  825. &sky2->rx_le_map);
  826. if (!sky2->rx_le)
  827. goto err_out;
  828. memset(sky2->rx_le, 0, RX_LE_BYTES);
  829. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct ring_info),
  830. GFP_KERNEL);
  831. if (!sky2->rx_ring)
  832. goto err_out;
  833. sky2_mac_init(hw, port);
  834. /* Determine available ram buffer space (in 4K blocks).
  835. * Note: not sure about the FE setting below yet
  836. */
  837. if (hw->chip_id == CHIP_ID_YUKON_FE)
  838. ramsize = 4;
  839. else
  840. ramsize = sky2_read8(hw, B2_E_0);
  841. /* Give transmitter one third (rounded up) */
  842. rxspace = ramsize - (ramsize + 2) / 3;
  843. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  844. sky2_ramset(hw, txqaddr[port], rxspace, ramsize);
  845. /* Make sure SyncQ is disabled */
  846. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  847. RB_RST_SET);
  848. sky2_qset(hw, txqaddr[port]);
  849. if (hw->chip_id == CHIP_ID_YUKON_EC_U)
  850. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
  851. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  852. TX_RING_SIZE - 1);
  853. err = sky2_rx_start(sky2);
  854. if (err)
  855. goto err_out;
  856. /* Enable interrupts from phy/mac for port */
  857. hw->intr_mask |= (port == 0) ? Y2_IS_PORT_1 : Y2_IS_PORT_2;
  858. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  859. return 0;
  860. err_out:
  861. if (sky2->rx_le) {
  862. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  863. sky2->rx_le, sky2->rx_le_map);
  864. sky2->rx_le = NULL;
  865. }
  866. if (sky2->tx_le) {
  867. pci_free_consistent(hw->pdev,
  868. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  869. sky2->tx_le, sky2->tx_le_map);
  870. sky2->tx_le = NULL;
  871. }
  872. kfree(sky2->tx_ring);
  873. kfree(sky2->rx_ring);
  874. sky2->tx_ring = NULL;
  875. sky2->rx_ring = NULL;
  876. return err;
  877. }
  878. /* Modular subtraction in ring */
  879. static inline int tx_dist(unsigned tail, unsigned head)
  880. {
  881. return (head - tail) % TX_RING_SIZE;
  882. }
  883. /* Number of list elements available for next tx */
  884. static inline int tx_avail(const struct sky2_port *sky2)
  885. {
  886. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  887. }
  888. /* Estimate of number of transmit list elements required */
  889. static unsigned tx_le_req(const struct sk_buff *skb)
  890. {
  891. unsigned count;
  892. count = sizeof(dma_addr_t) / sizeof(u32);
  893. count += skb_shinfo(skb)->nr_frags * count;
  894. if (skb_shinfo(skb)->tso_size)
  895. ++count;
  896. if (skb->ip_summed == CHECKSUM_HW)
  897. ++count;
  898. return count;
  899. }
  900. /*
  901. * Put one packet in ring for transmit.
  902. * A single packet can generate multiple list elements, and
  903. * the number of ring elements will probably be less than the number
  904. * of list elements used.
  905. *
  906. * No BH disabling for tx_lock here (like tg3)
  907. */
  908. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  909. {
  910. struct sky2_port *sky2 = netdev_priv(dev);
  911. struct sky2_hw *hw = sky2->hw;
  912. struct sky2_tx_le *le = NULL;
  913. struct tx_ring_info *re;
  914. unsigned i, len;
  915. dma_addr_t mapping;
  916. u32 addr64;
  917. u16 mss;
  918. u8 ctrl;
  919. /* No BH disabling for tx_lock here. We are running in BH disabled
  920. * context and TX reclaim runs via poll inside of a software
  921. * interrupt, and no related locks in IRQ processing.
  922. */
  923. if (!spin_trylock(&sky2->tx_lock))
  924. return NETDEV_TX_LOCKED;
  925. if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
  926. /* There is a known but harmless race with lockless tx
  927. * and netif_stop_queue.
  928. */
  929. if (!netif_queue_stopped(dev)) {
  930. netif_stop_queue(dev);
  931. if (net_ratelimit())
  932. printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
  933. dev->name);
  934. }
  935. spin_unlock(&sky2->tx_lock);
  936. return NETDEV_TX_BUSY;
  937. }
  938. if (unlikely(netif_msg_tx_queued(sky2)))
  939. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  940. dev->name, sky2->tx_prod, skb->len);
  941. len = skb_headlen(skb);
  942. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  943. addr64 = high32(mapping);
  944. re = sky2->tx_ring + sky2->tx_prod;
  945. /* Send high bits if changed or crosses boundary */
  946. if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
  947. le = get_tx_le(sky2);
  948. le->tx.addr = cpu_to_le32(addr64);
  949. le->ctrl = 0;
  950. le->opcode = OP_ADDR64 | HW_OWNER;
  951. sky2->tx_addr64 = high32(mapping + len);
  952. }
  953. /* Check for TCP Segmentation Offload */
  954. mss = skb_shinfo(skb)->tso_size;
  955. if (mss != 0) {
  956. /* just drop the packet if non-linear expansion fails */
  957. if (skb_header_cloned(skb) &&
  958. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  959. dev_kfree_skb_any(skb);
  960. goto out_unlock;
  961. }
  962. mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
  963. mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  964. mss += ETH_HLEN;
  965. }
  966. if (mss != sky2->tx_last_mss) {
  967. le = get_tx_le(sky2);
  968. le->tx.tso.size = cpu_to_le16(mss);
  969. le->tx.tso.rsvd = 0;
  970. le->opcode = OP_LRGLEN | HW_OWNER;
  971. le->ctrl = 0;
  972. sky2->tx_last_mss = mss;
  973. }
  974. ctrl = 0;
  975. #ifdef SKY2_VLAN_TAG_USED
  976. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  977. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  978. if (!le) {
  979. le = get_tx_le(sky2);
  980. le->tx.addr = 0;
  981. le->opcode = OP_VLAN|HW_OWNER;
  982. le->ctrl = 0;
  983. } else
  984. le->opcode |= OP_VLAN;
  985. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  986. ctrl |= INS_VLAN;
  987. }
  988. #endif
  989. /* Handle TCP checksum offload */
  990. if (skb->ip_summed == CHECKSUM_HW) {
  991. u16 hdr = skb->h.raw - skb->data;
  992. u16 offset = hdr + skb->csum;
  993. ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  994. if (skb->nh.iph->protocol == IPPROTO_UDP)
  995. ctrl |= UDPTCP;
  996. le = get_tx_le(sky2);
  997. le->tx.csum.start = cpu_to_le16(hdr);
  998. le->tx.csum.offset = cpu_to_le16(offset);
  999. le->length = 0; /* initial checksum value */
  1000. le->ctrl = 1; /* one packet */
  1001. le->opcode = OP_TCPLISW | HW_OWNER;
  1002. }
  1003. le = get_tx_le(sky2);
  1004. le->tx.addr = cpu_to_le32((u32) mapping);
  1005. le->length = cpu_to_le16(len);
  1006. le->ctrl = ctrl;
  1007. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1008. /* Record the transmit mapping info */
  1009. re->skb = skb;
  1010. pci_unmap_addr_set(re, mapaddr, mapping);
  1011. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1012. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1013. struct tx_ring_info *fre;
  1014. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1015. frag->size, PCI_DMA_TODEVICE);
  1016. addr64 = high32(mapping);
  1017. if (addr64 != sky2->tx_addr64) {
  1018. le = get_tx_le(sky2);
  1019. le->tx.addr = cpu_to_le32(addr64);
  1020. le->ctrl = 0;
  1021. le->opcode = OP_ADDR64 | HW_OWNER;
  1022. sky2->tx_addr64 = addr64;
  1023. }
  1024. le = get_tx_le(sky2);
  1025. le->tx.addr = cpu_to_le32((u32) mapping);
  1026. le->length = cpu_to_le16(frag->size);
  1027. le->ctrl = ctrl;
  1028. le->opcode = OP_BUFFER | HW_OWNER;
  1029. fre = sky2->tx_ring
  1030. + ((re - sky2->tx_ring) + i + 1) % TX_RING_SIZE;
  1031. pci_unmap_addr_set(fre, mapaddr, mapping);
  1032. }
  1033. re->idx = sky2->tx_prod;
  1034. le->ctrl |= EOP;
  1035. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod,
  1036. &sky2->tx_last_put, TX_RING_SIZE);
  1037. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1038. netif_stop_queue(dev);
  1039. out_unlock:
  1040. spin_unlock(&sky2->tx_lock);
  1041. dev->trans_start = jiffies;
  1042. return NETDEV_TX_OK;
  1043. }
  1044. /*
  1045. * Free ring elements from starting at tx_cons until "done"
  1046. *
  1047. * NB: the hardware will tell us about partial completion of multi-part
  1048. * buffers; these are deferred until completion.
  1049. */
  1050. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1051. {
  1052. struct net_device *dev = sky2->netdev;
  1053. struct pci_dev *pdev = sky2->hw->pdev;
  1054. u16 nxt, put;
  1055. unsigned i;
  1056. BUG_ON(done >= TX_RING_SIZE);
  1057. if (unlikely(netif_msg_tx_done(sky2)))
  1058. printk(KERN_DEBUG "%s: tx done, up to %u\n",
  1059. dev->name, done);
  1060. for (put = sky2->tx_cons; put != done; put = nxt) {
  1061. struct tx_ring_info *re = sky2->tx_ring + put;
  1062. struct sk_buff *skb = re->skb;
  1063. nxt = re->idx;
  1064. BUG_ON(nxt >= TX_RING_SIZE);
  1065. prefetch(sky2->tx_ring + nxt);
  1066. /* Check for partial status */
  1067. if (tx_dist(put, done) < tx_dist(put, nxt))
  1068. break;
  1069. skb = re->skb;
  1070. pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
  1071. skb_headlen(skb), PCI_DMA_TODEVICE);
  1072. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1073. struct tx_ring_info *fre;
  1074. fre = sky2->tx_ring + (put + i + 1) % TX_RING_SIZE;
  1075. pci_unmap_page(pdev, pci_unmap_addr(fre, mapaddr),
  1076. skb_shinfo(skb)->frags[i].size,
  1077. PCI_DMA_TODEVICE);
  1078. }
  1079. dev_kfree_skb_any(skb);
  1080. }
  1081. sky2->tx_cons = put;
  1082. if (netif_queue_stopped(dev) && tx_avail(sky2) > MAX_SKB_TX_LE)
  1083. netif_wake_queue(dev);
  1084. }
  1085. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1086. static void sky2_tx_clean(struct sky2_port *sky2)
  1087. {
  1088. spin_lock_bh(&sky2->tx_lock);
  1089. sky2_tx_complete(sky2, sky2->tx_prod);
  1090. spin_unlock_bh(&sky2->tx_lock);
  1091. }
  1092. /* Network shutdown */
  1093. static int sky2_down(struct net_device *dev)
  1094. {
  1095. struct sky2_port *sky2 = netdev_priv(dev);
  1096. struct sky2_hw *hw = sky2->hw;
  1097. unsigned port = sky2->port;
  1098. u16 ctrl;
  1099. /* Never really got started! */
  1100. if (!sky2->tx_le)
  1101. return 0;
  1102. if (netif_msg_ifdown(sky2))
  1103. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1104. /* Stop more packets from being queued */
  1105. netif_stop_queue(dev);
  1106. /* Disable port IRQ */
  1107. local_irq_disable();
  1108. hw->intr_mask &= ~((sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
  1109. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1110. local_irq_enable();
  1111. flush_scheduled_work();
  1112. sky2_phy_reset(hw, port);
  1113. /* Stop transmitter */
  1114. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1115. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1116. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1117. RB_RST_SET | RB_DIS_OP_MD);
  1118. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1119. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1120. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1121. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1122. /* Workaround shared GMAC reset */
  1123. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1124. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1125. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1126. /* Disable Force Sync bit and Enable Alloc bit */
  1127. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1128. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1129. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1130. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1131. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1132. /* Reset the PCI FIFO of the async Tx queue */
  1133. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1134. BMU_RST_SET | BMU_FIFO_RST);
  1135. /* Reset the Tx prefetch units */
  1136. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1137. PREF_UNIT_RST_SET);
  1138. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1139. sky2_rx_stop(sky2);
  1140. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1141. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1142. /* turn off LED's */
  1143. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1144. synchronize_irq(hw->pdev->irq);
  1145. sky2_tx_clean(sky2);
  1146. sky2_rx_clean(sky2);
  1147. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1148. sky2->rx_le, sky2->rx_le_map);
  1149. kfree(sky2->rx_ring);
  1150. pci_free_consistent(hw->pdev,
  1151. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1152. sky2->tx_le, sky2->tx_le_map);
  1153. kfree(sky2->tx_ring);
  1154. sky2->tx_le = NULL;
  1155. sky2->rx_le = NULL;
  1156. sky2->rx_ring = NULL;
  1157. sky2->tx_ring = NULL;
  1158. return 0;
  1159. }
  1160. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1161. {
  1162. if (!hw->copper)
  1163. return SPEED_1000;
  1164. if (hw->chip_id == CHIP_ID_YUKON_FE)
  1165. return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
  1166. switch (aux & PHY_M_PS_SPEED_MSK) {
  1167. case PHY_M_PS_SPEED_1000:
  1168. return SPEED_1000;
  1169. case PHY_M_PS_SPEED_100:
  1170. return SPEED_100;
  1171. default:
  1172. return SPEED_10;
  1173. }
  1174. }
  1175. static void sky2_link_up(struct sky2_port *sky2)
  1176. {
  1177. struct sky2_hw *hw = sky2->hw;
  1178. unsigned port = sky2->port;
  1179. u16 reg;
  1180. /* Enable Transmit FIFO Underrun */
  1181. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  1182. reg = gma_read16(hw, port, GM_GP_CTRL);
  1183. if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
  1184. reg |= GM_GPCR_DUP_FULL;
  1185. /* enable Rx/Tx */
  1186. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1187. gma_write16(hw, port, GM_GP_CTRL, reg);
  1188. gma_read16(hw, port, GM_GP_CTRL);
  1189. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1190. netif_carrier_on(sky2->netdev);
  1191. netif_wake_queue(sky2->netdev);
  1192. /* Turn on link LED */
  1193. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1194. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1195. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  1196. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1197. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1198. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  1199. PHY_M_LEDC_INIT_CTRL(sky2->speed ==
  1200. SPEED_10 ? 7 : 0) |
  1201. PHY_M_LEDC_STA1_CTRL(sky2->speed ==
  1202. SPEED_100 ? 7 : 0) |
  1203. PHY_M_LEDC_STA0_CTRL(sky2->speed ==
  1204. SPEED_1000 ? 7 : 0));
  1205. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1206. }
  1207. if (netif_msg_link(sky2))
  1208. printk(KERN_INFO PFX
  1209. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1210. sky2->netdev->name, sky2->speed,
  1211. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1212. (sky2->tx_pause && sky2->rx_pause) ? "both" :
  1213. sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
  1214. }
  1215. static void sky2_link_down(struct sky2_port *sky2)
  1216. {
  1217. struct sky2_hw *hw = sky2->hw;
  1218. unsigned port = sky2->port;
  1219. u16 reg;
  1220. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1221. reg = gma_read16(hw, port, GM_GP_CTRL);
  1222. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1223. gma_write16(hw, port, GM_GP_CTRL, reg);
  1224. gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
  1225. if (sky2->rx_pause && !sky2->tx_pause) {
  1226. /* restore Asymmetric Pause bit */
  1227. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
  1228. gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
  1229. | PHY_M_AN_ASP);
  1230. }
  1231. netif_carrier_off(sky2->netdev);
  1232. netif_stop_queue(sky2->netdev);
  1233. /* Turn on link LED */
  1234. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1235. if (netif_msg_link(sky2))
  1236. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1237. sky2_phy_init(hw, port);
  1238. }
  1239. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1240. {
  1241. struct sky2_hw *hw = sky2->hw;
  1242. unsigned port = sky2->port;
  1243. u16 lpa;
  1244. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1245. if (lpa & PHY_M_AN_RF) {
  1246. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1247. return -1;
  1248. }
  1249. if (hw->chip_id != CHIP_ID_YUKON_FE &&
  1250. gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
  1251. printk(KERN_ERR PFX "%s: master/slave fault",
  1252. sky2->netdev->name);
  1253. return -1;
  1254. }
  1255. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1256. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1257. sky2->netdev->name);
  1258. return -1;
  1259. }
  1260. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1261. sky2->speed = sky2_phy_speed(hw, aux);
  1262. /* Pause bits are offset (9..8) */
  1263. if (hw->chip_id == CHIP_ID_YUKON_XL)
  1264. aux >>= 6;
  1265. sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
  1266. sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
  1267. if ((sky2->tx_pause || sky2->rx_pause)
  1268. && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
  1269. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1270. else
  1271. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1272. return 0;
  1273. }
  1274. /*
  1275. * Interrupt from PHY are handled outside of interrupt context
  1276. * because accessing phy registers requires spin wait which might
  1277. * cause excess interrupt latency.
  1278. */
  1279. static void sky2_phy_task(void *arg)
  1280. {
  1281. struct sky2_port *sky2 = arg;
  1282. struct sky2_hw *hw = sky2->hw;
  1283. u16 istatus, phystat;
  1284. down(&sky2->phy_sema);
  1285. istatus = gm_phy_read(hw, sky2->port, PHY_MARV_INT_STAT);
  1286. phystat = gm_phy_read(hw, sky2->port, PHY_MARV_PHY_STAT);
  1287. if (netif_msg_intr(sky2))
  1288. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1289. sky2->netdev->name, istatus, phystat);
  1290. if (istatus & PHY_M_IS_AN_COMPL) {
  1291. if (sky2_autoneg_done(sky2, phystat) == 0)
  1292. sky2_link_up(sky2);
  1293. goto out;
  1294. }
  1295. if (istatus & PHY_M_IS_LSP_CHANGE)
  1296. sky2->speed = sky2_phy_speed(hw, phystat);
  1297. if (istatus & PHY_M_IS_DUP_CHANGE)
  1298. sky2->duplex =
  1299. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1300. if (istatus & PHY_M_IS_LST_CHANGE) {
  1301. if (phystat & PHY_M_PS_LINK_UP)
  1302. sky2_link_up(sky2);
  1303. else
  1304. sky2_link_down(sky2);
  1305. }
  1306. out:
  1307. up(&sky2->phy_sema);
  1308. local_irq_disable();
  1309. hw->intr_mask |= (sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2;
  1310. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1311. local_irq_enable();
  1312. }
  1313. /* Transmit timeout is only called if we are running, carries is up
  1314. * and tx queue is full (stopped).
  1315. */
  1316. static void sky2_tx_timeout(struct net_device *dev)
  1317. {
  1318. struct sky2_port *sky2 = netdev_priv(dev);
  1319. struct sky2_hw *hw = sky2->hw;
  1320. unsigned txq = txqaddr[sky2->port];
  1321. u16 ridx;
  1322. /* Maybe we just missed an status interrupt */
  1323. spin_lock(&sky2->tx_lock);
  1324. ridx = sky2_read16(hw,
  1325. sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX);
  1326. sky2_tx_complete(sky2, ridx);
  1327. spin_unlock(&sky2->tx_lock);
  1328. if (!netif_queue_stopped(dev)) {
  1329. if (net_ratelimit())
  1330. pr_info(PFX "transmit interrupt missed? recovered\n");
  1331. return;
  1332. }
  1333. if (netif_msg_timer(sky2))
  1334. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1335. sky2_write32(hw, Q_ADDR(txq, Q_CSR), BMU_STOP);
  1336. sky2_write32(hw, Y2_QADDR(txq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  1337. sky2_tx_clean(sky2);
  1338. sky2_qset(hw, txq);
  1339. sky2_prefetch_init(hw, txq, sky2->tx_le_map, TX_RING_SIZE - 1);
  1340. }
  1341. #define roundup(x, y) ((((x)+((y)-1))/(y))*(y))
  1342. /* Want receive buffer size to be multiple of 64 bits, and incl room for vlan */
  1343. static inline unsigned sky2_buf_size(int mtu)
  1344. {
  1345. return roundup(mtu + ETH_HLEN + 4, 8);
  1346. }
  1347. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1348. {
  1349. struct sky2_port *sky2 = netdev_priv(dev);
  1350. struct sky2_hw *hw = sky2->hw;
  1351. int err;
  1352. u16 ctl, mode;
  1353. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1354. return -EINVAL;
  1355. if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
  1356. return -EINVAL;
  1357. if (!netif_running(dev)) {
  1358. dev->mtu = new_mtu;
  1359. return 0;
  1360. }
  1361. sky2_write32(hw, B0_IMSK, 0);
  1362. dev->trans_start = jiffies; /* prevent tx timeout */
  1363. netif_stop_queue(dev);
  1364. netif_poll_disable(hw->dev[0]);
  1365. ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
  1366. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1367. sky2_rx_stop(sky2);
  1368. sky2_rx_clean(sky2);
  1369. dev->mtu = new_mtu;
  1370. sky2->rx_bufsize = sky2_buf_size(new_mtu);
  1371. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1372. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1373. if (dev->mtu > ETH_DATA_LEN)
  1374. mode |= GM_SMOD_JUMBO_ENA;
  1375. gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
  1376. sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
  1377. err = sky2_rx_start(sky2);
  1378. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1379. if (err)
  1380. dev_close(dev);
  1381. else {
  1382. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
  1383. netif_poll_enable(hw->dev[0]);
  1384. netif_wake_queue(dev);
  1385. }
  1386. return err;
  1387. }
  1388. /*
  1389. * Receive one packet.
  1390. * For small packets or errors, just reuse existing skb.
  1391. * For larger packets, get new buffer.
  1392. */
  1393. static struct sk_buff *sky2_receive(struct sky2_port *sky2,
  1394. u16 length, u32 status)
  1395. {
  1396. struct ring_info *re = sky2->rx_ring + sky2->rx_next;
  1397. struct sk_buff *skb = NULL;
  1398. if (unlikely(netif_msg_rx_status(sky2)))
  1399. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1400. sky2->netdev->name, sky2->rx_next, status, length);
  1401. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1402. prefetch(sky2->rx_ring + sky2->rx_next);
  1403. if (status & GMR_FS_ANY_ERR)
  1404. goto error;
  1405. if (!(status & GMR_FS_RX_OK))
  1406. goto resubmit;
  1407. if ((status >> 16) != length || length > sky2->rx_bufsize)
  1408. goto oversize;
  1409. if (length < copybreak) {
  1410. skb = alloc_skb(length + 2, GFP_ATOMIC);
  1411. if (!skb)
  1412. goto resubmit;
  1413. skb_reserve(skb, 2);
  1414. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
  1415. length, PCI_DMA_FROMDEVICE);
  1416. memcpy(skb->data, re->skb->data, length);
  1417. skb->ip_summed = re->skb->ip_summed;
  1418. skb->csum = re->skb->csum;
  1419. pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
  1420. length, PCI_DMA_FROMDEVICE);
  1421. } else {
  1422. struct sk_buff *nskb;
  1423. nskb = sky2_alloc_skb(sky2->rx_bufsize, GFP_ATOMIC);
  1424. if (!nskb)
  1425. goto resubmit;
  1426. skb = re->skb;
  1427. re->skb = nskb;
  1428. pci_unmap_single(sky2->hw->pdev, re->mapaddr,
  1429. sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
  1430. prefetch(skb->data);
  1431. re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
  1432. sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
  1433. }
  1434. skb_put(skb, length);
  1435. resubmit:
  1436. re->skb->ip_summed = CHECKSUM_NONE;
  1437. sky2_rx_add(sky2, re->mapaddr);
  1438. /* Tell receiver about new buffers. */
  1439. sky2_put_idx(sky2->hw, rxqaddr[sky2->port], sky2->rx_put,
  1440. &sky2->rx_last_put, RX_LE_SIZE);
  1441. return skb;
  1442. oversize:
  1443. ++sky2->net_stats.rx_over_errors;
  1444. goto resubmit;
  1445. error:
  1446. ++sky2->net_stats.rx_errors;
  1447. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1448. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1449. sky2->netdev->name, status, length);
  1450. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1451. sky2->net_stats.rx_length_errors++;
  1452. if (status & GMR_FS_FRAGMENT)
  1453. sky2->net_stats.rx_frame_errors++;
  1454. if (status & GMR_FS_CRC_ERR)
  1455. sky2->net_stats.rx_crc_errors++;
  1456. if (status & GMR_FS_RX_FF_OV)
  1457. sky2->net_stats.rx_fifo_errors++;
  1458. goto resubmit;
  1459. }
  1460. /*
  1461. * Check for transmit complete
  1462. */
  1463. #define TX_NO_STATUS 0xffff
  1464. static void sky2_tx_check(struct sky2_hw *hw, int port, u16 last)
  1465. {
  1466. if (last != TX_NO_STATUS) {
  1467. struct net_device *dev = hw->dev[port];
  1468. if (dev && netif_running(dev)) {
  1469. struct sky2_port *sky2 = netdev_priv(dev);
  1470. spin_lock(&sky2->tx_lock);
  1471. sky2_tx_complete(sky2, last);
  1472. spin_unlock(&sky2->tx_lock);
  1473. }
  1474. }
  1475. }
  1476. /*
  1477. * Both ports share the same status interrupt, therefore there is only
  1478. * one poll routine.
  1479. */
  1480. static int sky2_poll(struct net_device *dev0, int *budget)
  1481. {
  1482. struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
  1483. unsigned int to_do = min(dev0->quota, *budget);
  1484. unsigned int work_done = 0;
  1485. u16 hwidx;
  1486. u16 tx_done[2] = { TX_NO_STATUS, TX_NO_STATUS };
  1487. hwidx = sky2_read16(hw, STAT_PUT_IDX);
  1488. BUG_ON(hwidx >= STATUS_RING_SIZE);
  1489. rmb();
  1490. while (hwidx != hw->st_idx) {
  1491. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1492. struct net_device *dev;
  1493. struct sky2_port *sky2;
  1494. struct sk_buff *skb;
  1495. u32 status;
  1496. u16 length;
  1497. le = hw->st_le + hw->st_idx;
  1498. hw->st_idx = (hw->st_idx + 1) % STATUS_RING_SIZE;
  1499. prefetch(hw->st_le + hw->st_idx);
  1500. BUG_ON(le->link >= 2);
  1501. dev = hw->dev[le->link];
  1502. if (dev == NULL || !netif_running(dev))
  1503. continue;
  1504. sky2 = netdev_priv(dev);
  1505. status = le32_to_cpu(le->status);
  1506. length = le16_to_cpu(le->length);
  1507. switch (le->opcode & ~HW_OWNER) {
  1508. case OP_RXSTAT:
  1509. skb = sky2_receive(sky2, length, status);
  1510. if (!skb)
  1511. break;
  1512. skb->dev = dev;
  1513. skb->protocol = eth_type_trans(skb, dev);
  1514. dev->last_rx = jiffies;
  1515. #ifdef SKY2_VLAN_TAG_USED
  1516. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1517. vlan_hwaccel_receive_skb(skb,
  1518. sky2->vlgrp,
  1519. be16_to_cpu(sky2->rx_tag));
  1520. } else
  1521. #endif
  1522. netif_receive_skb(skb);
  1523. if (++work_done >= to_do)
  1524. goto exit_loop;
  1525. break;
  1526. #ifdef SKY2_VLAN_TAG_USED
  1527. case OP_RXVLAN:
  1528. sky2->rx_tag = length;
  1529. break;
  1530. case OP_RXCHKSVLAN:
  1531. sky2->rx_tag = length;
  1532. /* fall through */
  1533. #endif
  1534. case OP_RXCHKS:
  1535. skb = sky2->rx_ring[sky2->rx_next].skb;
  1536. skb->ip_summed = CHECKSUM_HW;
  1537. skb->csum = le16_to_cpu(status);
  1538. break;
  1539. case OP_TXINDEXLE:
  1540. /* TX index reports status for both ports */
  1541. tx_done[0] = status & 0xffff;
  1542. tx_done[1] = ((status >> 24) & 0xff)
  1543. | (u16)(length & 0xf) << 8;
  1544. break;
  1545. default:
  1546. if (net_ratelimit())
  1547. printk(KERN_WARNING PFX
  1548. "unknown status opcode 0x%x\n", le->opcode);
  1549. break;
  1550. }
  1551. }
  1552. exit_loop:
  1553. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1554. sky2_tx_check(hw, 0, tx_done[0]);
  1555. sky2_tx_check(hw, 1, tx_done[1]);
  1556. if (sky2_read16(hw, STAT_PUT_IDX) == hw->st_idx) {
  1557. /* need to restart TX timer */
  1558. if (is_ec_a1(hw)) {
  1559. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  1560. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  1561. }
  1562. netif_rx_complete(dev0);
  1563. hw->intr_mask |= Y2_IS_STAT_BMU;
  1564. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1565. return 0;
  1566. } else {
  1567. *budget -= work_done;
  1568. dev0->quota -= work_done;
  1569. return 1;
  1570. }
  1571. }
  1572. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1573. {
  1574. struct net_device *dev = hw->dev[port];
  1575. if (net_ratelimit())
  1576. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1577. dev->name, status);
  1578. if (status & Y2_IS_PAR_RD1) {
  1579. if (net_ratelimit())
  1580. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1581. dev->name);
  1582. /* Clear IRQ */
  1583. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1584. }
  1585. if (status & Y2_IS_PAR_WR1) {
  1586. if (net_ratelimit())
  1587. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1588. dev->name);
  1589. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1590. }
  1591. if (status & Y2_IS_PAR_MAC1) {
  1592. if (net_ratelimit())
  1593. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1594. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1595. }
  1596. if (status & Y2_IS_PAR_RX1) {
  1597. if (net_ratelimit())
  1598. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1599. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1600. }
  1601. if (status & Y2_IS_TCP_TXA1) {
  1602. if (net_ratelimit())
  1603. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  1604. dev->name);
  1605. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1606. }
  1607. }
  1608. static void sky2_hw_intr(struct sky2_hw *hw)
  1609. {
  1610. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1611. if (status & Y2_IS_TIST_OV)
  1612. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1613. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1614. u16 pci_err;
  1615. pci_read_config_word(hw->pdev, PCI_STATUS, &pci_err);
  1616. if (net_ratelimit())
  1617. printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
  1618. pci_name(hw->pdev), pci_err);
  1619. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1620. pci_write_config_word(hw->pdev, PCI_STATUS,
  1621. pci_err | PCI_STATUS_ERROR_BITS);
  1622. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1623. }
  1624. if (status & Y2_IS_PCI_EXP) {
  1625. /* PCI-Express uncorrectable Error occurred */
  1626. u32 pex_err;
  1627. pci_read_config_dword(hw->pdev, PEX_UNC_ERR_STAT, &pex_err);
  1628. if (net_ratelimit())
  1629. printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
  1630. pci_name(hw->pdev), pex_err);
  1631. /* clear the interrupt */
  1632. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1633. pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
  1634. 0xffffffffUL);
  1635. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1636. if (pex_err & PEX_FATAL_ERRORS) {
  1637. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1638. hwmsk &= ~Y2_IS_PCI_EXP;
  1639. sky2_write32(hw, B0_HWE_IMSK, hwmsk);
  1640. }
  1641. }
  1642. if (status & Y2_HWE_L1_MASK)
  1643. sky2_hw_error(hw, 0, status);
  1644. status >>= 8;
  1645. if (status & Y2_HWE_L1_MASK)
  1646. sky2_hw_error(hw, 1, status);
  1647. }
  1648. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1649. {
  1650. struct net_device *dev = hw->dev[port];
  1651. struct sky2_port *sky2 = netdev_priv(dev);
  1652. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1653. if (netif_msg_intr(sky2))
  1654. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  1655. dev->name, status);
  1656. if (status & GM_IS_RX_FF_OR) {
  1657. ++sky2->net_stats.rx_fifo_errors;
  1658. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1659. }
  1660. if (status & GM_IS_TX_FF_UR) {
  1661. ++sky2->net_stats.tx_fifo_errors;
  1662. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1663. }
  1664. }
  1665. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1666. {
  1667. struct net_device *dev = hw->dev[port];
  1668. struct sky2_port *sky2 = netdev_priv(dev);
  1669. hw->intr_mask &= ~(port == 0 ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
  1670. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1671. schedule_work(&sky2->phy_task);
  1672. }
  1673. static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
  1674. {
  1675. struct sky2_hw *hw = dev_id;
  1676. struct net_device *dev0 = hw->dev[0];
  1677. u32 status;
  1678. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  1679. if (status == 0 || status == ~0)
  1680. return IRQ_NONE;
  1681. if (status & Y2_IS_HW_ERR)
  1682. sky2_hw_intr(hw);
  1683. /* Do NAPI for Rx and Tx status */
  1684. if (status & Y2_IS_STAT_BMU) {
  1685. hw->intr_mask &= ~Y2_IS_STAT_BMU;
  1686. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1687. if (likely(__netif_rx_schedule_prep(dev0))) {
  1688. prefetch(&hw->st_le[hw->st_idx]);
  1689. __netif_rx_schedule(dev0);
  1690. }
  1691. }
  1692. if (status & Y2_IS_IRQ_PHY1)
  1693. sky2_phy_intr(hw, 0);
  1694. if (status & Y2_IS_IRQ_PHY2)
  1695. sky2_phy_intr(hw, 1);
  1696. if (status & Y2_IS_IRQ_MAC1)
  1697. sky2_mac_intr(hw, 0);
  1698. if (status & Y2_IS_IRQ_MAC2)
  1699. sky2_mac_intr(hw, 1);
  1700. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  1701. sky2_read32(hw, B0_IMSK);
  1702. return IRQ_HANDLED;
  1703. }
  1704. #ifdef CONFIG_NET_POLL_CONTROLLER
  1705. static void sky2_netpoll(struct net_device *dev)
  1706. {
  1707. struct sky2_port *sky2 = netdev_priv(dev);
  1708. sky2_intr(sky2->hw->pdev->irq, sky2->hw, NULL);
  1709. }
  1710. #endif
  1711. /* Chip internal frequency for clock calculations */
  1712. static inline u32 sky2_mhz(const struct sky2_hw *hw)
  1713. {
  1714. switch (hw->chip_id) {
  1715. case CHIP_ID_YUKON_EC:
  1716. case CHIP_ID_YUKON_EC_U:
  1717. return 125; /* 125 Mhz */
  1718. case CHIP_ID_YUKON_FE:
  1719. return 100; /* 100 Mhz */
  1720. default: /* YUKON_XL */
  1721. return 156; /* 156 Mhz */
  1722. }
  1723. }
  1724. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  1725. {
  1726. return sky2_mhz(hw) * us;
  1727. }
  1728. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  1729. {
  1730. return clk / sky2_mhz(hw);
  1731. }
  1732. static int sky2_reset(struct sky2_hw *hw)
  1733. {
  1734. u32 ctst;
  1735. u16 status;
  1736. u8 t8, pmd_type;
  1737. int i;
  1738. ctst = sky2_read32(hw, B0_CTST);
  1739. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1740. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  1741. if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
  1742. printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
  1743. pci_name(hw->pdev), hw->chip_id);
  1744. return -EOPNOTSUPP;
  1745. }
  1746. /* ring for status responses */
  1747. hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
  1748. &hw->st_dma);
  1749. if (!hw->st_le)
  1750. return -ENOMEM;
  1751. /* disable ASF */
  1752. if (hw->chip_id <= CHIP_ID_YUKON_EC) {
  1753. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  1754. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  1755. }
  1756. /* do a SW reset */
  1757. sky2_write8(hw, B0_CTST, CS_RST_SET);
  1758. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1759. /* clear PCI errors, if any */
  1760. pci_read_config_word(hw->pdev, PCI_STATUS, &status);
  1761. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1762. pci_write_config_word(hw->pdev, PCI_STATUS,
  1763. status | PCI_STATUS_ERROR_BITS);
  1764. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  1765. /* clear any PEX errors */
  1766. if (is_pciex(hw)) {
  1767. u16 lstat;
  1768. pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
  1769. 0xffffffffUL);
  1770. pci_read_config_word(hw->pdev, PEX_LNK_STAT, &lstat);
  1771. }
  1772. pmd_type = sky2_read8(hw, B2_PMD_TYP);
  1773. hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
  1774. hw->ports = 1;
  1775. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  1776. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  1777. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  1778. ++hw->ports;
  1779. }
  1780. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  1781. sky2_set_power_state(hw, PCI_D0);
  1782. for (i = 0; i < hw->ports; i++) {
  1783. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  1784. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  1785. }
  1786. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1787. /* Clear I2C IRQ noise */
  1788. sky2_write32(hw, B2_I2C_IRQ, 1);
  1789. /* turn off hardware timer (unused) */
  1790. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  1791. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  1792. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  1793. /* Turn off descriptor polling */
  1794. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  1795. /* Turn off receive timestamp */
  1796. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  1797. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1798. /* enable the Tx Arbiters */
  1799. for (i = 0; i < hw->ports; i++)
  1800. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  1801. /* Initialize ram interface */
  1802. for (i = 0; i < hw->ports; i++) {
  1803. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  1804. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  1805. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  1806. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  1807. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  1808. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  1809. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  1810. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  1811. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  1812. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  1813. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  1814. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  1815. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  1816. }
  1817. sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
  1818. for (i = 0; i < hw->ports; i++)
  1819. sky2_phy_reset(hw, i);
  1820. memset(hw->st_le, 0, STATUS_LE_BYTES);
  1821. hw->st_idx = 0;
  1822. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  1823. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  1824. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  1825. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  1826. /* Set the list last index */
  1827. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  1828. /* These status setup values are copied from SysKonnect's driver */
  1829. if (is_ec_a1(hw)) {
  1830. /* WA for dev. #4.3 */
  1831. sky2_write16(hw, STAT_TX_IDX_TH, 0xfff); /* Tx Threshold */
  1832. /* set Status-FIFO watermark */
  1833. sky2_write8(hw, STAT_FIFO_WM, 0x21); /* WA for dev. #4.18 */
  1834. /* set Status-FIFO ISR watermark */
  1835. sky2_write8(hw, STAT_FIFO_ISR_WM, 0x07); /* WA for dev. #4.18 */
  1836. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 10000));
  1837. } else {
  1838. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  1839. sky2_write8(hw, STAT_FIFO_WM, 16);
  1840. /* set Status-FIFO ISR watermark */
  1841. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  1842. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  1843. else
  1844. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  1845. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  1846. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  1847. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  1848. }
  1849. /* enable status unit */
  1850. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  1851. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  1852. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  1853. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  1854. return 0;
  1855. }
  1856. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  1857. {
  1858. u32 modes;
  1859. if (hw->copper) {
  1860. modes = SUPPORTED_10baseT_Half
  1861. | SUPPORTED_10baseT_Full
  1862. | SUPPORTED_100baseT_Half
  1863. | SUPPORTED_100baseT_Full
  1864. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1865. if (hw->chip_id != CHIP_ID_YUKON_FE)
  1866. modes |= SUPPORTED_1000baseT_Half
  1867. | SUPPORTED_1000baseT_Full;
  1868. } else
  1869. modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
  1870. | SUPPORTED_Autoneg;
  1871. return modes;
  1872. }
  1873. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1874. {
  1875. struct sky2_port *sky2 = netdev_priv(dev);
  1876. struct sky2_hw *hw = sky2->hw;
  1877. ecmd->transceiver = XCVR_INTERNAL;
  1878. ecmd->supported = sky2_supported_modes(hw);
  1879. ecmd->phy_address = PHY_ADDR_MARV;
  1880. if (hw->copper) {
  1881. ecmd->supported = SUPPORTED_10baseT_Half
  1882. | SUPPORTED_10baseT_Full
  1883. | SUPPORTED_100baseT_Half
  1884. | SUPPORTED_100baseT_Full
  1885. | SUPPORTED_1000baseT_Half
  1886. | SUPPORTED_1000baseT_Full
  1887. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1888. ecmd->port = PORT_TP;
  1889. } else
  1890. ecmd->port = PORT_FIBRE;
  1891. ecmd->advertising = sky2->advertising;
  1892. ecmd->autoneg = sky2->autoneg;
  1893. ecmd->speed = sky2->speed;
  1894. ecmd->duplex = sky2->duplex;
  1895. return 0;
  1896. }
  1897. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1898. {
  1899. struct sky2_port *sky2 = netdev_priv(dev);
  1900. const struct sky2_hw *hw = sky2->hw;
  1901. u32 supported = sky2_supported_modes(hw);
  1902. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1903. ecmd->advertising = supported;
  1904. sky2->duplex = -1;
  1905. sky2->speed = -1;
  1906. } else {
  1907. u32 setting;
  1908. switch (ecmd->speed) {
  1909. case SPEED_1000:
  1910. if (ecmd->duplex == DUPLEX_FULL)
  1911. setting = SUPPORTED_1000baseT_Full;
  1912. else if (ecmd->duplex == DUPLEX_HALF)
  1913. setting = SUPPORTED_1000baseT_Half;
  1914. else
  1915. return -EINVAL;
  1916. break;
  1917. case SPEED_100:
  1918. if (ecmd->duplex == DUPLEX_FULL)
  1919. setting = SUPPORTED_100baseT_Full;
  1920. else if (ecmd->duplex == DUPLEX_HALF)
  1921. setting = SUPPORTED_100baseT_Half;
  1922. else
  1923. return -EINVAL;
  1924. break;
  1925. case SPEED_10:
  1926. if (ecmd->duplex == DUPLEX_FULL)
  1927. setting = SUPPORTED_10baseT_Full;
  1928. else if (ecmd->duplex == DUPLEX_HALF)
  1929. setting = SUPPORTED_10baseT_Half;
  1930. else
  1931. return -EINVAL;
  1932. break;
  1933. default:
  1934. return -EINVAL;
  1935. }
  1936. if ((setting & supported) == 0)
  1937. return -EINVAL;
  1938. sky2->speed = ecmd->speed;
  1939. sky2->duplex = ecmd->duplex;
  1940. }
  1941. sky2->autoneg = ecmd->autoneg;
  1942. sky2->advertising = ecmd->advertising;
  1943. if (netif_running(dev))
  1944. sky2_phy_reinit(sky2);
  1945. return 0;
  1946. }
  1947. static void sky2_get_drvinfo(struct net_device *dev,
  1948. struct ethtool_drvinfo *info)
  1949. {
  1950. struct sky2_port *sky2 = netdev_priv(dev);
  1951. strcpy(info->driver, DRV_NAME);
  1952. strcpy(info->version, DRV_VERSION);
  1953. strcpy(info->fw_version, "N/A");
  1954. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  1955. }
  1956. static const struct sky2_stat {
  1957. char name[ETH_GSTRING_LEN];
  1958. u16 offset;
  1959. } sky2_stats[] = {
  1960. { "tx_bytes", GM_TXO_OK_HI },
  1961. { "rx_bytes", GM_RXO_OK_HI },
  1962. { "tx_broadcast", GM_TXF_BC_OK },
  1963. { "rx_broadcast", GM_RXF_BC_OK },
  1964. { "tx_multicast", GM_TXF_MC_OK },
  1965. { "rx_multicast", GM_RXF_MC_OK },
  1966. { "tx_unicast", GM_TXF_UC_OK },
  1967. { "rx_unicast", GM_RXF_UC_OK },
  1968. { "tx_mac_pause", GM_TXF_MPAUSE },
  1969. { "rx_mac_pause", GM_RXF_MPAUSE },
  1970. { "collisions", GM_TXF_SNG_COL },
  1971. { "late_collision",GM_TXF_LAT_COL },
  1972. { "aborted", GM_TXF_ABO_COL },
  1973. { "multi_collisions", GM_TXF_MUL_COL },
  1974. { "fifo_underrun", GM_TXE_FIFO_UR },
  1975. { "fifo_overflow", GM_RXE_FIFO_OV },
  1976. { "rx_toolong", GM_RXF_LNG_ERR },
  1977. { "rx_jabber", GM_RXF_JAB_PKT },
  1978. { "rx_runt", GM_RXE_FRAG },
  1979. { "rx_too_long", GM_RXF_LNG_ERR },
  1980. { "rx_fcs_error", GM_RXF_FCS_ERR },
  1981. };
  1982. static u32 sky2_get_rx_csum(struct net_device *dev)
  1983. {
  1984. struct sky2_port *sky2 = netdev_priv(dev);
  1985. return sky2->rx_csum;
  1986. }
  1987. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  1988. {
  1989. struct sky2_port *sky2 = netdev_priv(dev);
  1990. sky2->rx_csum = data;
  1991. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  1992. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  1993. return 0;
  1994. }
  1995. static u32 sky2_get_msglevel(struct net_device *netdev)
  1996. {
  1997. struct sky2_port *sky2 = netdev_priv(netdev);
  1998. return sky2->msg_enable;
  1999. }
  2000. static int sky2_nway_reset(struct net_device *dev)
  2001. {
  2002. struct sky2_port *sky2 = netdev_priv(dev);
  2003. if (sky2->autoneg != AUTONEG_ENABLE)
  2004. return -EINVAL;
  2005. sky2_phy_reinit(sky2);
  2006. return 0;
  2007. }
  2008. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2009. {
  2010. struct sky2_hw *hw = sky2->hw;
  2011. unsigned port = sky2->port;
  2012. int i;
  2013. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2014. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2015. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2016. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2017. for (i = 2; i < count; i++)
  2018. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2019. }
  2020. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2021. {
  2022. struct sky2_port *sky2 = netdev_priv(netdev);
  2023. sky2->msg_enable = value;
  2024. }
  2025. static int sky2_get_stats_count(struct net_device *dev)
  2026. {
  2027. return ARRAY_SIZE(sky2_stats);
  2028. }
  2029. static void sky2_get_ethtool_stats(struct net_device *dev,
  2030. struct ethtool_stats *stats, u64 * data)
  2031. {
  2032. struct sky2_port *sky2 = netdev_priv(dev);
  2033. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2034. }
  2035. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2036. {
  2037. int i;
  2038. switch (stringset) {
  2039. case ETH_SS_STATS:
  2040. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2041. memcpy(data + i * ETH_GSTRING_LEN,
  2042. sky2_stats[i].name, ETH_GSTRING_LEN);
  2043. break;
  2044. }
  2045. }
  2046. /* Use hardware MIB variables for critical path statistics and
  2047. * transmit feedback not reported at interrupt.
  2048. * Other errors are accounted for in interrupt handler.
  2049. */
  2050. static struct net_device_stats *sky2_get_stats(struct net_device *dev)
  2051. {
  2052. struct sky2_port *sky2 = netdev_priv(dev);
  2053. u64 data[13];
  2054. sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
  2055. sky2->net_stats.tx_bytes = data[0];
  2056. sky2->net_stats.rx_bytes = data[1];
  2057. sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
  2058. sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
  2059. sky2->net_stats.multicast = data[5] + data[7];
  2060. sky2->net_stats.collisions = data[10];
  2061. sky2->net_stats.tx_aborted_errors = data[12];
  2062. return &sky2->net_stats;
  2063. }
  2064. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2065. {
  2066. struct sky2_port *sky2 = netdev_priv(dev);
  2067. struct sockaddr *addr = p;
  2068. if (!is_valid_ether_addr(addr->sa_data))
  2069. return -EADDRNOTAVAIL;
  2070. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2071. memcpy_toio(sky2->hw->regs + B2_MAC_1 + sky2->port * 8,
  2072. dev->dev_addr, ETH_ALEN);
  2073. memcpy_toio(sky2->hw->regs + B2_MAC_2 + sky2->port * 8,
  2074. dev->dev_addr, ETH_ALEN);
  2075. if (netif_running(dev))
  2076. sky2_phy_reinit(sky2);
  2077. return 0;
  2078. }
  2079. static void sky2_set_multicast(struct net_device *dev)
  2080. {
  2081. struct sky2_port *sky2 = netdev_priv(dev);
  2082. struct sky2_hw *hw = sky2->hw;
  2083. unsigned port = sky2->port;
  2084. struct dev_mc_list *list = dev->mc_list;
  2085. u16 reg;
  2086. u8 filter[8];
  2087. memset(filter, 0, sizeof(filter));
  2088. reg = gma_read16(hw, port, GM_RX_CTRL);
  2089. reg |= GM_RXCR_UCF_ENA;
  2090. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2091. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2092. else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
  2093. memset(filter, 0xff, sizeof(filter));
  2094. else if (dev->mc_count == 0) /* no multicast */
  2095. reg &= ~GM_RXCR_MCF_ENA;
  2096. else {
  2097. int i;
  2098. reg |= GM_RXCR_MCF_ENA;
  2099. for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
  2100. u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
  2101. filter[bit / 8] |= 1 << (bit % 8);
  2102. }
  2103. }
  2104. gma_write16(hw, port, GM_MC_ADDR_H1,
  2105. (u16) filter[0] | ((u16) filter[1] << 8));
  2106. gma_write16(hw, port, GM_MC_ADDR_H2,
  2107. (u16) filter[2] | ((u16) filter[3] << 8));
  2108. gma_write16(hw, port, GM_MC_ADDR_H3,
  2109. (u16) filter[4] | ((u16) filter[5] << 8));
  2110. gma_write16(hw, port, GM_MC_ADDR_H4,
  2111. (u16) filter[6] | ((u16) filter[7] << 8));
  2112. gma_write16(hw, port, GM_RX_CTRL, reg);
  2113. }
  2114. /* Can have one global because blinking is controlled by
  2115. * ethtool and that is always under RTNL mutex
  2116. */
  2117. static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  2118. {
  2119. u16 pg;
  2120. switch (hw->chip_id) {
  2121. case CHIP_ID_YUKON_XL:
  2122. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2123. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2124. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2125. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  2126. PHY_M_LEDC_INIT_CTRL(7) |
  2127. PHY_M_LEDC_STA1_CTRL(7) |
  2128. PHY_M_LEDC_STA0_CTRL(7))
  2129. : 0);
  2130. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2131. break;
  2132. default:
  2133. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  2134. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2135. on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
  2136. PHY_M_LED_MO_10(MO_LED_ON) |
  2137. PHY_M_LED_MO_100(MO_LED_ON) |
  2138. PHY_M_LED_MO_1000(MO_LED_ON) |
  2139. PHY_M_LED_MO_RX(MO_LED_ON)
  2140. : PHY_M_LED_MO_DUP(MO_LED_OFF) |
  2141. PHY_M_LED_MO_10(MO_LED_OFF) |
  2142. PHY_M_LED_MO_100(MO_LED_OFF) |
  2143. PHY_M_LED_MO_1000(MO_LED_OFF) |
  2144. PHY_M_LED_MO_RX(MO_LED_OFF));
  2145. }
  2146. }
  2147. /* blink LED's for finding board */
  2148. static int sky2_phys_id(struct net_device *dev, u32 data)
  2149. {
  2150. struct sky2_port *sky2 = netdev_priv(dev);
  2151. struct sky2_hw *hw = sky2->hw;
  2152. unsigned port = sky2->port;
  2153. u16 ledctrl, ledover = 0;
  2154. long ms;
  2155. int interrupted;
  2156. int onoff = 1;
  2157. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  2158. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  2159. else
  2160. ms = data * 1000;
  2161. /* save initial values */
  2162. down(&sky2->phy_sema);
  2163. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2164. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2165. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2166. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  2167. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2168. } else {
  2169. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  2170. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  2171. }
  2172. interrupted = 0;
  2173. while (!interrupted && ms > 0) {
  2174. sky2_led(hw, port, onoff);
  2175. onoff = !onoff;
  2176. up(&sky2->phy_sema);
  2177. interrupted = msleep_interruptible(250);
  2178. down(&sky2->phy_sema);
  2179. ms -= 250;
  2180. }
  2181. /* resume regularly scheduled programming */
  2182. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2183. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2184. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2185. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  2186. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2187. } else {
  2188. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  2189. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  2190. }
  2191. up(&sky2->phy_sema);
  2192. return 0;
  2193. }
  2194. static void sky2_get_pauseparam(struct net_device *dev,
  2195. struct ethtool_pauseparam *ecmd)
  2196. {
  2197. struct sky2_port *sky2 = netdev_priv(dev);
  2198. ecmd->tx_pause = sky2->tx_pause;
  2199. ecmd->rx_pause = sky2->rx_pause;
  2200. ecmd->autoneg = sky2->autoneg;
  2201. }
  2202. static int sky2_set_pauseparam(struct net_device *dev,
  2203. struct ethtool_pauseparam *ecmd)
  2204. {
  2205. struct sky2_port *sky2 = netdev_priv(dev);
  2206. int err = 0;
  2207. sky2->autoneg = ecmd->autoneg;
  2208. sky2->tx_pause = ecmd->tx_pause != 0;
  2209. sky2->rx_pause = ecmd->rx_pause != 0;
  2210. sky2_phy_reinit(sky2);
  2211. return err;
  2212. }
  2213. #ifdef CONFIG_PM
  2214. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2215. {
  2216. struct sky2_port *sky2 = netdev_priv(dev);
  2217. wol->supported = WAKE_MAGIC;
  2218. wol->wolopts = sky2->wol ? WAKE_MAGIC : 0;
  2219. }
  2220. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2221. {
  2222. struct sky2_port *sky2 = netdev_priv(dev);
  2223. struct sky2_hw *hw = sky2->hw;
  2224. if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
  2225. return -EOPNOTSUPP;
  2226. sky2->wol = wol->wolopts == WAKE_MAGIC;
  2227. if (sky2->wol) {
  2228. memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
  2229. sky2_write16(hw, WOL_CTRL_STAT,
  2230. WOL_CTL_ENA_PME_ON_MAGIC_PKT |
  2231. WOL_CTL_ENA_MAGIC_PKT_UNIT);
  2232. } else
  2233. sky2_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
  2234. return 0;
  2235. }
  2236. #endif
  2237. static int sky2_get_coalesce(struct net_device *dev,
  2238. struct ethtool_coalesce *ecmd)
  2239. {
  2240. struct sky2_port *sky2 = netdev_priv(dev);
  2241. struct sky2_hw *hw = sky2->hw;
  2242. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2243. ecmd->tx_coalesce_usecs = 0;
  2244. else {
  2245. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2246. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2247. }
  2248. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2249. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2250. ecmd->rx_coalesce_usecs = 0;
  2251. else {
  2252. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2253. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2254. }
  2255. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2256. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2257. ecmd->rx_coalesce_usecs_irq = 0;
  2258. else {
  2259. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2260. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2261. }
  2262. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2263. return 0;
  2264. }
  2265. /* Note: this affect both ports */
  2266. static int sky2_set_coalesce(struct net_device *dev,
  2267. struct ethtool_coalesce *ecmd)
  2268. {
  2269. struct sky2_port *sky2 = netdev_priv(dev);
  2270. struct sky2_hw *hw = sky2->hw;
  2271. const u32 tmin = sky2_clk2us(hw, 1);
  2272. const u32 tmax = 5000;
  2273. if (ecmd->tx_coalesce_usecs != 0 &&
  2274. (ecmd->tx_coalesce_usecs < tmin || ecmd->tx_coalesce_usecs > tmax))
  2275. return -EINVAL;
  2276. if (ecmd->rx_coalesce_usecs != 0 &&
  2277. (ecmd->rx_coalesce_usecs < tmin || ecmd->rx_coalesce_usecs > tmax))
  2278. return -EINVAL;
  2279. if (ecmd->rx_coalesce_usecs_irq != 0 &&
  2280. (ecmd->rx_coalesce_usecs_irq < tmin || ecmd->rx_coalesce_usecs_irq > tmax))
  2281. return -EINVAL;
  2282. if (ecmd->tx_max_coalesced_frames > 0xffff)
  2283. return -EINVAL;
  2284. if (ecmd->rx_max_coalesced_frames > 0xff)
  2285. return -EINVAL;
  2286. if (ecmd->rx_max_coalesced_frames_irq > 0xff)
  2287. return -EINVAL;
  2288. if (ecmd->tx_coalesce_usecs == 0)
  2289. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2290. else {
  2291. sky2_write32(hw, STAT_TX_TIMER_INI,
  2292. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2293. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2294. }
  2295. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2296. if (ecmd->rx_coalesce_usecs == 0)
  2297. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2298. else {
  2299. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2300. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2301. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2302. }
  2303. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2304. if (ecmd->rx_coalesce_usecs_irq == 0)
  2305. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2306. else {
  2307. sky2_write32(hw, STAT_TX_TIMER_INI,
  2308. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2309. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2310. }
  2311. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2312. return 0;
  2313. }
  2314. static void sky2_get_ringparam(struct net_device *dev,
  2315. struct ethtool_ringparam *ering)
  2316. {
  2317. struct sky2_port *sky2 = netdev_priv(dev);
  2318. ering->rx_max_pending = RX_MAX_PENDING;
  2319. ering->rx_mini_max_pending = 0;
  2320. ering->rx_jumbo_max_pending = 0;
  2321. ering->tx_max_pending = TX_RING_SIZE - 1;
  2322. ering->rx_pending = sky2->rx_pending;
  2323. ering->rx_mini_pending = 0;
  2324. ering->rx_jumbo_pending = 0;
  2325. ering->tx_pending = sky2->tx_pending;
  2326. }
  2327. static int sky2_set_ringparam(struct net_device *dev,
  2328. struct ethtool_ringparam *ering)
  2329. {
  2330. struct sky2_port *sky2 = netdev_priv(dev);
  2331. int err = 0;
  2332. if (ering->rx_pending > RX_MAX_PENDING ||
  2333. ering->rx_pending < 8 ||
  2334. ering->tx_pending < MAX_SKB_TX_LE ||
  2335. ering->tx_pending > TX_RING_SIZE - 1)
  2336. return -EINVAL;
  2337. if (netif_running(dev))
  2338. sky2_down(dev);
  2339. sky2->rx_pending = ering->rx_pending;
  2340. sky2->tx_pending = ering->tx_pending;
  2341. if (netif_running(dev)) {
  2342. err = sky2_up(dev);
  2343. if (err)
  2344. dev_close(dev);
  2345. else
  2346. sky2_set_multicast(dev);
  2347. }
  2348. return err;
  2349. }
  2350. static int sky2_get_regs_len(struct net_device *dev)
  2351. {
  2352. return 0x4000;
  2353. }
  2354. /*
  2355. * Returns copy of control register region
  2356. * Note: access to the RAM address register set will cause timeouts.
  2357. */
  2358. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2359. void *p)
  2360. {
  2361. const struct sky2_port *sky2 = netdev_priv(dev);
  2362. const void __iomem *io = sky2->hw->regs;
  2363. BUG_ON(regs->len < B3_RI_WTO_R1);
  2364. regs->version = 1;
  2365. memset(p, 0, regs->len);
  2366. memcpy_fromio(p, io, B3_RAM_ADDR);
  2367. memcpy_fromio(p + B3_RI_WTO_R1,
  2368. io + B3_RI_WTO_R1,
  2369. regs->len - B3_RI_WTO_R1);
  2370. }
  2371. static struct ethtool_ops sky2_ethtool_ops = {
  2372. .get_settings = sky2_get_settings,
  2373. .set_settings = sky2_set_settings,
  2374. .get_drvinfo = sky2_get_drvinfo,
  2375. .get_msglevel = sky2_get_msglevel,
  2376. .set_msglevel = sky2_set_msglevel,
  2377. .nway_reset = sky2_nway_reset,
  2378. .get_regs_len = sky2_get_regs_len,
  2379. .get_regs = sky2_get_regs,
  2380. .get_link = ethtool_op_get_link,
  2381. .get_sg = ethtool_op_get_sg,
  2382. .set_sg = ethtool_op_set_sg,
  2383. .get_tx_csum = ethtool_op_get_tx_csum,
  2384. .set_tx_csum = ethtool_op_set_tx_csum,
  2385. .get_tso = ethtool_op_get_tso,
  2386. .set_tso = ethtool_op_set_tso,
  2387. .get_rx_csum = sky2_get_rx_csum,
  2388. .set_rx_csum = sky2_set_rx_csum,
  2389. .get_strings = sky2_get_strings,
  2390. .get_coalesce = sky2_get_coalesce,
  2391. .set_coalesce = sky2_set_coalesce,
  2392. .get_ringparam = sky2_get_ringparam,
  2393. .set_ringparam = sky2_set_ringparam,
  2394. .get_pauseparam = sky2_get_pauseparam,
  2395. .set_pauseparam = sky2_set_pauseparam,
  2396. #ifdef CONFIG_PM
  2397. .get_wol = sky2_get_wol,
  2398. .set_wol = sky2_set_wol,
  2399. #endif
  2400. .phys_id = sky2_phys_id,
  2401. .get_stats_count = sky2_get_stats_count,
  2402. .get_ethtool_stats = sky2_get_ethtool_stats,
  2403. .get_perm_addr = ethtool_op_get_perm_addr,
  2404. };
  2405. /* Initialize network device */
  2406. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  2407. unsigned port, int highmem)
  2408. {
  2409. struct sky2_port *sky2;
  2410. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  2411. if (!dev) {
  2412. printk(KERN_ERR "sky2 etherdev alloc failed");
  2413. return NULL;
  2414. }
  2415. SET_MODULE_OWNER(dev);
  2416. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2417. dev->irq = hw->pdev->irq;
  2418. dev->open = sky2_up;
  2419. dev->stop = sky2_down;
  2420. dev->do_ioctl = sky2_ioctl;
  2421. dev->hard_start_xmit = sky2_xmit_frame;
  2422. dev->get_stats = sky2_get_stats;
  2423. dev->set_multicast_list = sky2_set_multicast;
  2424. dev->set_mac_address = sky2_set_mac_address;
  2425. dev->change_mtu = sky2_change_mtu;
  2426. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  2427. dev->tx_timeout = sky2_tx_timeout;
  2428. dev->watchdog_timeo = TX_WATCHDOG;
  2429. if (port == 0)
  2430. dev->poll = sky2_poll;
  2431. dev->weight = NAPI_WEIGHT;
  2432. #ifdef CONFIG_NET_POLL_CONTROLLER
  2433. dev->poll_controller = sky2_netpoll;
  2434. #endif
  2435. sky2 = netdev_priv(dev);
  2436. sky2->netdev = dev;
  2437. sky2->hw = hw;
  2438. sky2->msg_enable = netif_msg_init(debug, default_msg);
  2439. spin_lock_init(&sky2->tx_lock);
  2440. /* Auto speed and flow control */
  2441. sky2->autoneg = AUTONEG_ENABLE;
  2442. sky2->tx_pause = 1;
  2443. sky2->rx_pause = 1;
  2444. sky2->duplex = -1;
  2445. sky2->speed = -1;
  2446. sky2->advertising = sky2_supported_modes(hw);
  2447. /* Receive checksum disabled for Yukon XL
  2448. * because of observed problems with incorrect
  2449. * values when multiple packets are received in one interrupt
  2450. */
  2451. sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
  2452. INIT_WORK(&sky2->phy_task, sky2_phy_task, sky2);
  2453. init_MUTEX(&sky2->phy_sema);
  2454. sky2->tx_pending = TX_DEF_PENDING;
  2455. sky2->rx_pending = is_ec_a1(hw) ? 8 : RX_DEF_PENDING;
  2456. sky2->rx_bufsize = sky2_buf_size(ETH_DATA_LEN);
  2457. hw->dev[port] = dev;
  2458. sky2->port = port;
  2459. dev->features |= NETIF_F_LLTX;
  2460. if (hw->chip_id != CHIP_ID_YUKON_EC_U)
  2461. dev->features |= NETIF_F_TSO;
  2462. if (highmem)
  2463. dev->features |= NETIF_F_HIGHDMA;
  2464. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  2465. #ifdef SKY2_VLAN_TAG_USED
  2466. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  2467. dev->vlan_rx_register = sky2_vlan_rx_register;
  2468. dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
  2469. #endif
  2470. /* read the mac address */
  2471. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  2472. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2473. /* device is off until link detection */
  2474. netif_carrier_off(dev);
  2475. netif_stop_queue(dev);
  2476. return dev;
  2477. }
  2478. static void __devinit sky2_show_addr(struct net_device *dev)
  2479. {
  2480. const struct sky2_port *sky2 = netdev_priv(dev);
  2481. if (netif_msg_probe(sky2))
  2482. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2483. dev->name,
  2484. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2485. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2486. }
  2487. static int __devinit sky2_probe(struct pci_dev *pdev,
  2488. const struct pci_device_id *ent)
  2489. {
  2490. struct net_device *dev, *dev1 = NULL;
  2491. struct sky2_hw *hw;
  2492. int err, pm_cap, using_dac = 0;
  2493. err = pci_enable_device(pdev);
  2494. if (err) {
  2495. printk(KERN_ERR PFX "%s cannot enable PCI device\n",
  2496. pci_name(pdev));
  2497. goto err_out;
  2498. }
  2499. err = pci_request_regions(pdev, DRV_NAME);
  2500. if (err) {
  2501. printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
  2502. pci_name(pdev));
  2503. goto err_out;
  2504. }
  2505. pci_set_master(pdev);
  2506. /* Find power-management capability. */
  2507. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  2508. if (pm_cap == 0) {
  2509. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  2510. "aborting.\n");
  2511. err = -EIO;
  2512. goto err_out_free_regions;
  2513. }
  2514. if (sizeof(dma_addr_t) > sizeof(u32) &&
  2515. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  2516. using_dac = 1;
  2517. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  2518. if (err < 0) {
  2519. printk(KERN_ERR PFX "%s unable to obtain 64 bit DMA "
  2520. "for consistent allocations\n", pci_name(pdev));
  2521. goto err_out_free_regions;
  2522. }
  2523. } else {
  2524. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2525. if (err) {
  2526. printk(KERN_ERR PFX "%s no usable DMA configuration\n",
  2527. pci_name(pdev));
  2528. goto err_out_free_regions;
  2529. }
  2530. }
  2531. #ifdef __BIG_ENDIAN
  2532. /* byte swap descriptors in hardware */
  2533. {
  2534. u32 reg;
  2535. pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  2536. reg |= PCI_REV_DESC;
  2537. pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  2538. }
  2539. #endif
  2540. err = -ENOMEM;
  2541. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  2542. if (!hw) {
  2543. printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
  2544. pci_name(pdev));
  2545. goto err_out_free_regions;
  2546. }
  2547. hw->pdev = pdev;
  2548. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  2549. if (!hw->regs) {
  2550. printk(KERN_ERR PFX "%s: cannot map device registers\n",
  2551. pci_name(pdev));
  2552. goto err_out_free_hw;
  2553. }
  2554. hw->pm_cap = pm_cap;
  2555. err = sky2_reset(hw);
  2556. if (err)
  2557. goto err_out_iounmap;
  2558. printk(KERN_INFO PFX "v%s addr 0x%lx irq %d Yukon-%s (0x%x) rev %d\n",
  2559. DRV_VERSION, pci_resource_start(pdev, 0), pdev->irq,
  2560. yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  2561. hw->chip_id, hw->chip_rev);
  2562. dev = sky2_init_netdev(hw, 0, using_dac);
  2563. if (!dev)
  2564. goto err_out_free_pci;
  2565. err = register_netdev(dev);
  2566. if (err) {
  2567. printk(KERN_ERR PFX "%s: cannot register net device\n",
  2568. pci_name(pdev));
  2569. goto err_out_free_netdev;
  2570. }
  2571. sky2_show_addr(dev);
  2572. if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
  2573. if (register_netdev(dev1) == 0)
  2574. sky2_show_addr(dev1);
  2575. else {
  2576. /* Failure to register second port need not be fatal */
  2577. printk(KERN_WARNING PFX
  2578. "register of second port failed\n");
  2579. hw->dev[1] = NULL;
  2580. free_netdev(dev1);
  2581. }
  2582. }
  2583. err = request_irq(pdev->irq, sky2_intr, SA_SHIRQ, DRV_NAME, hw);
  2584. if (err) {
  2585. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2586. pci_name(pdev), pdev->irq);
  2587. goto err_out_unregister;
  2588. }
  2589. hw->intr_mask = Y2_IS_BASE;
  2590. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  2591. pci_set_drvdata(pdev, hw);
  2592. return 0;
  2593. err_out_unregister:
  2594. if (dev1) {
  2595. unregister_netdev(dev1);
  2596. free_netdev(dev1);
  2597. }
  2598. unregister_netdev(dev);
  2599. err_out_free_netdev:
  2600. free_netdev(dev);
  2601. err_out_free_pci:
  2602. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2603. pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2604. err_out_iounmap:
  2605. iounmap(hw->regs);
  2606. err_out_free_hw:
  2607. kfree(hw);
  2608. err_out_free_regions:
  2609. pci_release_regions(pdev);
  2610. pci_disable_device(pdev);
  2611. err_out:
  2612. return err;
  2613. }
  2614. static void __devexit sky2_remove(struct pci_dev *pdev)
  2615. {
  2616. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2617. struct net_device *dev0, *dev1;
  2618. if (!hw)
  2619. return;
  2620. dev0 = hw->dev[0];
  2621. dev1 = hw->dev[1];
  2622. if (dev1)
  2623. unregister_netdev(dev1);
  2624. unregister_netdev(dev0);
  2625. sky2_write32(hw, B0_IMSK, 0);
  2626. sky2_set_power_state(hw, PCI_D3hot);
  2627. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  2628. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2629. sky2_read8(hw, B0_CTST);
  2630. free_irq(pdev->irq, hw);
  2631. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2632. pci_release_regions(pdev);
  2633. pci_disable_device(pdev);
  2634. if (dev1)
  2635. free_netdev(dev1);
  2636. free_netdev(dev0);
  2637. iounmap(hw->regs);
  2638. kfree(hw);
  2639. pci_set_drvdata(pdev, NULL);
  2640. }
  2641. #ifdef CONFIG_PM
  2642. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  2643. {
  2644. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2645. int i;
  2646. for (i = 0; i < 2; i++) {
  2647. struct net_device *dev = hw->dev[i];
  2648. if (dev) {
  2649. if (!netif_running(dev))
  2650. continue;
  2651. sky2_down(dev);
  2652. netif_device_detach(dev);
  2653. }
  2654. }
  2655. return sky2_set_power_state(hw, pci_choose_state(pdev, state));
  2656. }
  2657. static int sky2_resume(struct pci_dev *pdev)
  2658. {
  2659. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2660. int i;
  2661. pci_restore_state(pdev);
  2662. pci_enable_wake(pdev, PCI_D0, 0);
  2663. sky2_set_power_state(hw, PCI_D0);
  2664. sky2_reset(hw);
  2665. for (i = 0; i < 2; i++) {
  2666. struct net_device *dev = hw->dev[i];
  2667. if (dev) {
  2668. if (netif_running(dev)) {
  2669. netif_device_attach(dev);
  2670. if (sky2_up(dev))
  2671. dev_close(dev);
  2672. }
  2673. }
  2674. }
  2675. return 0;
  2676. }
  2677. #endif
  2678. static struct pci_driver sky2_driver = {
  2679. .name = DRV_NAME,
  2680. .id_table = sky2_id_table,
  2681. .probe = sky2_probe,
  2682. .remove = __devexit_p(sky2_remove),
  2683. #ifdef CONFIG_PM
  2684. .suspend = sky2_suspend,
  2685. .resume = sky2_resume,
  2686. #endif
  2687. };
  2688. static int __init sky2_init_module(void)
  2689. {
  2690. return pci_register_driver(&sky2_driver);
  2691. }
  2692. static void __exit sky2_cleanup_module(void)
  2693. {
  2694. pci_unregister_driver(&sky2_driver);
  2695. }
  2696. module_init(sky2_init_module);
  2697. module_exit(sky2_cleanup_module);
  2698. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  2699. MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
  2700. MODULE_LICENSE("GPL");
  2701. MODULE_VERSION(DRV_VERSION);