b44.c 52 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151
  1. /* b44.c: Broadcom 4400 device driver.
  2. *
  3. * Copyright (C) 2002 David S. Miller (davem@redhat.com)
  4. * Fixed by Pekka Pietikainen (pp@ee.oulu.fi)
  5. *
  6. * Distribute under GPL.
  7. */
  8. #include <linux/kernel.h>
  9. #include <linux/module.h>
  10. #include <linux/moduleparam.h>
  11. #include <linux/types.h>
  12. #include <linux/netdevice.h>
  13. #include <linux/ethtool.h>
  14. #include <linux/mii.h>
  15. #include <linux/if_ether.h>
  16. #include <linux/etherdevice.h>
  17. #include <linux/pci.h>
  18. #include <linux/delay.h>
  19. #include <linux/init.h>
  20. #include <linux/dma-mapping.h>
  21. #include <asm/uaccess.h>
  22. #include <asm/io.h>
  23. #include <asm/irq.h>
  24. #include "b44.h"
  25. #define DRV_MODULE_NAME "b44"
  26. #define PFX DRV_MODULE_NAME ": "
  27. #define DRV_MODULE_VERSION "0.97"
  28. #define DRV_MODULE_RELDATE "Nov 30, 2005"
  29. #define B44_DEF_MSG_ENABLE \
  30. (NETIF_MSG_DRV | \
  31. NETIF_MSG_PROBE | \
  32. NETIF_MSG_LINK | \
  33. NETIF_MSG_TIMER | \
  34. NETIF_MSG_IFDOWN | \
  35. NETIF_MSG_IFUP | \
  36. NETIF_MSG_RX_ERR | \
  37. NETIF_MSG_TX_ERR)
  38. /* length of time before we decide the hardware is borked,
  39. * and dev->tx_timeout() should be called to fix the problem
  40. */
  41. #define B44_TX_TIMEOUT (5 * HZ)
  42. /* hardware minimum and maximum for a single frame's data payload */
  43. #define B44_MIN_MTU 60
  44. #define B44_MAX_MTU 1500
  45. #define B44_RX_RING_SIZE 512
  46. #define B44_DEF_RX_RING_PENDING 200
  47. #define B44_RX_RING_BYTES (sizeof(struct dma_desc) * \
  48. B44_RX_RING_SIZE)
  49. #define B44_TX_RING_SIZE 512
  50. #define B44_DEF_TX_RING_PENDING (B44_TX_RING_SIZE - 1)
  51. #define B44_TX_RING_BYTES (sizeof(struct dma_desc) * \
  52. B44_TX_RING_SIZE)
  53. #define B44_DMA_MASK 0x3fffffff
  54. #define TX_RING_GAP(BP) \
  55. (B44_TX_RING_SIZE - (BP)->tx_pending)
  56. #define TX_BUFFS_AVAIL(BP) \
  57. (((BP)->tx_cons <= (BP)->tx_prod) ? \
  58. (BP)->tx_cons + (BP)->tx_pending - (BP)->tx_prod : \
  59. (BP)->tx_cons - (BP)->tx_prod - TX_RING_GAP(BP))
  60. #define NEXT_TX(N) (((N) + 1) & (B44_TX_RING_SIZE - 1))
  61. #define RX_PKT_BUF_SZ (1536 + bp->rx_offset + 64)
  62. #define TX_PKT_BUF_SZ (B44_MAX_MTU + ETH_HLEN + 8)
  63. /* minimum number of free TX descriptors required to wake up TX process */
  64. #define B44_TX_WAKEUP_THRESH (B44_TX_RING_SIZE / 4)
  65. static char version[] __devinitdata =
  66. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  67. MODULE_AUTHOR("Florian Schirmer, Pekka Pietikainen, David S. Miller");
  68. MODULE_DESCRIPTION("Broadcom 4400 10/100 PCI ethernet driver");
  69. MODULE_LICENSE("GPL");
  70. MODULE_VERSION(DRV_MODULE_VERSION);
  71. static int b44_debug = -1; /* -1 == use B44_DEF_MSG_ENABLE as value */
  72. module_param(b44_debug, int, 0);
  73. MODULE_PARM_DESC(b44_debug, "B44 bitmapped debugging message enable value");
  74. static struct pci_device_id b44_pci_tbl[] = {
  75. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BCM4401,
  76. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  77. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BCM4401B0,
  78. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  79. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BCM4401B1,
  80. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  81. { } /* terminate list with empty entry */
  82. };
  83. MODULE_DEVICE_TABLE(pci, b44_pci_tbl);
  84. static void b44_halt(struct b44 *);
  85. static void b44_init_rings(struct b44 *);
  86. static void b44_init_hw(struct b44 *);
  87. static int dma_desc_align_mask;
  88. static int dma_desc_sync_size;
  89. static const char b44_gstrings[][ETH_GSTRING_LEN] = {
  90. #define _B44(x...) # x,
  91. B44_STAT_REG_DECLARE
  92. #undef _B44
  93. };
  94. static inline void b44_sync_dma_desc_for_device(struct pci_dev *pdev,
  95. dma_addr_t dma_base,
  96. unsigned long offset,
  97. enum dma_data_direction dir)
  98. {
  99. dma_sync_single_range_for_device(&pdev->dev, dma_base,
  100. offset & dma_desc_align_mask,
  101. dma_desc_sync_size, dir);
  102. }
  103. static inline void b44_sync_dma_desc_for_cpu(struct pci_dev *pdev,
  104. dma_addr_t dma_base,
  105. unsigned long offset,
  106. enum dma_data_direction dir)
  107. {
  108. dma_sync_single_range_for_cpu(&pdev->dev, dma_base,
  109. offset & dma_desc_align_mask,
  110. dma_desc_sync_size, dir);
  111. }
  112. static inline unsigned long br32(const struct b44 *bp, unsigned long reg)
  113. {
  114. return readl(bp->regs + reg);
  115. }
  116. static inline void bw32(const struct b44 *bp,
  117. unsigned long reg, unsigned long val)
  118. {
  119. writel(val, bp->regs + reg);
  120. }
  121. static int b44_wait_bit(struct b44 *bp, unsigned long reg,
  122. u32 bit, unsigned long timeout, const int clear)
  123. {
  124. unsigned long i;
  125. for (i = 0; i < timeout; i++) {
  126. u32 val = br32(bp, reg);
  127. if (clear && !(val & bit))
  128. break;
  129. if (!clear && (val & bit))
  130. break;
  131. udelay(10);
  132. }
  133. if (i == timeout) {
  134. printk(KERN_ERR PFX "%s: BUG! Timeout waiting for bit %08x of register "
  135. "%lx to %s.\n",
  136. bp->dev->name,
  137. bit, reg,
  138. (clear ? "clear" : "set"));
  139. return -ENODEV;
  140. }
  141. return 0;
  142. }
  143. /* Sonics SiliconBackplane support routines. ROFL, you should see all the
  144. * buzz words used on this company's website :-)
  145. *
  146. * All of these routines must be invoked with bp->lock held and
  147. * interrupts disabled.
  148. */
  149. #define SB_PCI_DMA 0x40000000 /* Client Mode PCI memory access space (1 GB) */
  150. #define BCM4400_PCI_CORE_ADDR 0x18002000 /* Address of PCI core on BCM4400 cards */
  151. static u32 ssb_get_core_rev(struct b44 *bp)
  152. {
  153. return (br32(bp, B44_SBIDHIGH) & SBIDHIGH_RC_MASK);
  154. }
  155. static u32 ssb_pci_setup(struct b44 *bp, u32 cores)
  156. {
  157. u32 bar_orig, pci_rev, val;
  158. pci_read_config_dword(bp->pdev, SSB_BAR0_WIN, &bar_orig);
  159. pci_write_config_dword(bp->pdev, SSB_BAR0_WIN, BCM4400_PCI_CORE_ADDR);
  160. pci_rev = ssb_get_core_rev(bp);
  161. val = br32(bp, B44_SBINTVEC);
  162. val |= cores;
  163. bw32(bp, B44_SBINTVEC, val);
  164. val = br32(bp, SSB_PCI_TRANS_2);
  165. val |= SSB_PCI_PREF | SSB_PCI_BURST;
  166. bw32(bp, SSB_PCI_TRANS_2, val);
  167. pci_write_config_dword(bp->pdev, SSB_BAR0_WIN, bar_orig);
  168. return pci_rev;
  169. }
  170. static void ssb_core_disable(struct b44 *bp)
  171. {
  172. if (br32(bp, B44_SBTMSLOW) & SBTMSLOW_RESET)
  173. return;
  174. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_REJECT | SBTMSLOW_CLOCK));
  175. b44_wait_bit(bp, B44_SBTMSLOW, SBTMSLOW_REJECT, 100000, 0);
  176. b44_wait_bit(bp, B44_SBTMSHIGH, SBTMSHIGH_BUSY, 100000, 1);
  177. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_FGC | SBTMSLOW_CLOCK |
  178. SBTMSLOW_REJECT | SBTMSLOW_RESET));
  179. br32(bp, B44_SBTMSLOW);
  180. udelay(1);
  181. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_REJECT | SBTMSLOW_RESET));
  182. br32(bp, B44_SBTMSLOW);
  183. udelay(1);
  184. }
  185. static void ssb_core_reset(struct b44 *bp)
  186. {
  187. u32 val;
  188. ssb_core_disable(bp);
  189. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_RESET | SBTMSLOW_CLOCK | SBTMSLOW_FGC));
  190. br32(bp, B44_SBTMSLOW);
  191. udelay(1);
  192. /* Clear SERR if set, this is a hw bug workaround. */
  193. if (br32(bp, B44_SBTMSHIGH) & SBTMSHIGH_SERR)
  194. bw32(bp, B44_SBTMSHIGH, 0);
  195. val = br32(bp, B44_SBIMSTATE);
  196. if (val & (SBIMSTATE_IBE | SBIMSTATE_TO))
  197. bw32(bp, B44_SBIMSTATE, val & ~(SBIMSTATE_IBE | SBIMSTATE_TO));
  198. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_CLOCK | SBTMSLOW_FGC));
  199. br32(bp, B44_SBTMSLOW);
  200. udelay(1);
  201. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_CLOCK));
  202. br32(bp, B44_SBTMSLOW);
  203. udelay(1);
  204. }
  205. static int ssb_core_unit(struct b44 *bp)
  206. {
  207. #if 0
  208. u32 val = br32(bp, B44_SBADMATCH0);
  209. u32 base;
  210. type = val & SBADMATCH0_TYPE_MASK;
  211. switch (type) {
  212. case 0:
  213. base = val & SBADMATCH0_BS0_MASK;
  214. break;
  215. case 1:
  216. base = val & SBADMATCH0_BS1_MASK;
  217. break;
  218. case 2:
  219. default:
  220. base = val & SBADMATCH0_BS2_MASK;
  221. break;
  222. };
  223. #endif
  224. return 0;
  225. }
  226. static int ssb_is_core_up(struct b44 *bp)
  227. {
  228. return ((br32(bp, B44_SBTMSLOW) & (SBTMSLOW_RESET | SBTMSLOW_REJECT | SBTMSLOW_CLOCK))
  229. == SBTMSLOW_CLOCK);
  230. }
  231. static void __b44_cam_write(struct b44 *bp, unsigned char *data, int index)
  232. {
  233. u32 val;
  234. val = ((u32) data[2]) << 24;
  235. val |= ((u32) data[3]) << 16;
  236. val |= ((u32) data[4]) << 8;
  237. val |= ((u32) data[5]) << 0;
  238. bw32(bp, B44_CAM_DATA_LO, val);
  239. val = (CAM_DATA_HI_VALID |
  240. (((u32) data[0]) << 8) |
  241. (((u32) data[1]) << 0));
  242. bw32(bp, B44_CAM_DATA_HI, val);
  243. bw32(bp, B44_CAM_CTRL, (CAM_CTRL_WRITE |
  244. (index << CAM_CTRL_INDEX_SHIFT)));
  245. b44_wait_bit(bp, B44_CAM_CTRL, CAM_CTRL_BUSY, 100, 1);
  246. }
  247. static inline void __b44_disable_ints(struct b44 *bp)
  248. {
  249. bw32(bp, B44_IMASK, 0);
  250. }
  251. static void b44_disable_ints(struct b44 *bp)
  252. {
  253. __b44_disable_ints(bp);
  254. /* Flush posted writes. */
  255. br32(bp, B44_IMASK);
  256. }
  257. static void b44_enable_ints(struct b44 *bp)
  258. {
  259. bw32(bp, B44_IMASK, bp->imask);
  260. }
  261. static int b44_readphy(struct b44 *bp, int reg, u32 *val)
  262. {
  263. int err;
  264. bw32(bp, B44_EMAC_ISTAT, EMAC_INT_MII);
  265. bw32(bp, B44_MDIO_DATA, (MDIO_DATA_SB_START |
  266. (MDIO_OP_READ << MDIO_DATA_OP_SHIFT) |
  267. (bp->phy_addr << MDIO_DATA_PMD_SHIFT) |
  268. (reg << MDIO_DATA_RA_SHIFT) |
  269. (MDIO_TA_VALID << MDIO_DATA_TA_SHIFT)));
  270. err = b44_wait_bit(bp, B44_EMAC_ISTAT, EMAC_INT_MII, 100, 0);
  271. *val = br32(bp, B44_MDIO_DATA) & MDIO_DATA_DATA;
  272. return err;
  273. }
  274. static int b44_writephy(struct b44 *bp, int reg, u32 val)
  275. {
  276. bw32(bp, B44_EMAC_ISTAT, EMAC_INT_MII);
  277. bw32(bp, B44_MDIO_DATA, (MDIO_DATA_SB_START |
  278. (MDIO_OP_WRITE << MDIO_DATA_OP_SHIFT) |
  279. (bp->phy_addr << MDIO_DATA_PMD_SHIFT) |
  280. (reg << MDIO_DATA_RA_SHIFT) |
  281. (MDIO_TA_VALID << MDIO_DATA_TA_SHIFT) |
  282. (val & MDIO_DATA_DATA)));
  283. return b44_wait_bit(bp, B44_EMAC_ISTAT, EMAC_INT_MII, 100, 0);
  284. }
  285. /* miilib interface */
  286. /* FIXME FIXME: phy_id is ignored, bp->phy_addr use is unconditional
  287. * due to code existing before miilib use was added to this driver.
  288. * Someone should remove this artificial driver limitation in
  289. * b44_{read,write}phy. bp->phy_addr itself is fine (and needed).
  290. */
  291. static int b44_mii_read(struct net_device *dev, int phy_id, int location)
  292. {
  293. u32 val;
  294. struct b44 *bp = netdev_priv(dev);
  295. int rc = b44_readphy(bp, location, &val);
  296. if (rc)
  297. return 0xffffffff;
  298. return val;
  299. }
  300. static void b44_mii_write(struct net_device *dev, int phy_id, int location,
  301. int val)
  302. {
  303. struct b44 *bp = netdev_priv(dev);
  304. b44_writephy(bp, location, val);
  305. }
  306. static int b44_phy_reset(struct b44 *bp)
  307. {
  308. u32 val;
  309. int err;
  310. err = b44_writephy(bp, MII_BMCR, BMCR_RESET);
  311. if (err)
  312. return err;
  313. udelay(100);
  314. err = b44_readphy(bp, MII_BMCR, &val);
  315. if (!err) {
  316. if (val & BMCR_RESET) {
  317. printk(KERN_ERR PFX "%s: PHY Reset would not complete.\n",
  318. bp->dev->name);
  319. err = -ENODEV;
  320. }
  321. }
  322. return 0;
  323. }
  324. static void __b44_set_flow_ctrl(struct b44 *bp, u32 pause_flags)
  325. {
  326. u32 val;
  327. bp->flags &= ~(B44_FLAG_TX_PAUSE | B44_FLAG_RX_PAUSE);
  328. bp->flags |= pause_flags;
  329. val = br32(bp, B44_RXCONFIG);
  330. if (pause_flags & B44_FLAG_RX_PAUSE)
  331. val |= RXCONFIG_FLOW;
  332. else
  333. val &= ~RXCONFIG_FLOW;
  334. bw32(bp, B44_RXCONFIG, val);
  335. val = br32(bp, B44_MAC_FLOW);
  336. if (pause_flags & B44_FLAG_TX_PAUSE)
  337. val |= (MAC_FLOW_PAUSE_ENAB |
  338. (0xc0 & MAC_FLOW_RX_HI_WATER));
  339. else
  340. val &= ~MAC_FLOW_PAUSE_ENAB;
  341. bw32(bp, B44_MAC_FLOW, val);
  342. }
  343. static void b44_set_flow_ctrl(struct b44 *bp, u32 local, u32 remote)
  344. {
  345. u32 pause_enab = bp->flags & (B44_FLAG_TX_PAUSE |
  346. B44_FLAG_RX_PAUSE);
  347. if (local & ADVERTISE_PAUSE_CAP) {
  348. if (local & ADVERTISE_PAUSE_ASYM) {
  349. if (remote & LPA_PAUSE_CAP)
  350. pause_enab |= (B44_FLAG_TX_PAUSE |
  351. B44_FLAG_RX_PAUSE);
  352. else if (remote & LPA_PAUSE_ASYM)
  353. pause_enab |= B44_FLAG_RX_PAUSE;
  354. } else {
  355. if (remote & LPA_PAUSE_CAP)
  356. pause_enab |= (B44_FLAG_TX_PAUSE |
  357. B44_FLAG_RX_PAUSE);
  358. }
  359. } else if (local & ADVERTISE_PAUSE_ASYM) {
  360. if ((remote & LPA_PAUSE_CAP) &&
  361. (remote & LPA_PAUSE_ASYM))
  362. pause_enab |= B44_FLAG_TX_PAUSE;
  363. }
  364. __b44_set_flow_ctrl(bp, pause_enab);
  365. }
  366. static int b44_setup_phy(struct b44 *bp)
  367. {
  368. u32 val;
  369. int err;
  370. if ((err = b44_readphy(bp, B44_MII_ALEDCTRL, &val)) != 0)
  371. goto out;
  372. if ((err = b44_writephy(bp, B44_MII_ALEDCTRL,
  373. val & MII_ALEDCTRL_ALLMSK)) != 0)
  374. goto out;
  375. if ((err = b44_readphy(bp, B44_MII_TLEDCTRL, &val)) != 0)
  376. goto out;
  377. if ((err = b44_writephy(bp, B44_MII_TLEDCTRL,
  378. val | MII_TLEDCTRL_ENABLE)) != 0)
  379. goto out;
  380. if (!(bp->flags & B44_FLAG_FORCE_LINK)) {
  381. u32 adv = ADVERTISE_CSMA;
  382. if (bp->flags & B44_FLAG_ADV_10HALF)
  383. adv |= ADVERTISE_10HALF;
  384. if (bp->flags & B44_FLAG_ADV_10FULL)
  385. adv |= ADVERTISE_10FULL;
  386. if (bp->flags & B44_FLAG_ADV_100HALF)
  387. adv |= ADVERTISE_100HALF;
  388. if (bp->flags & B44_FLAG_ADV_100FULL)
  389. adv |= ADVERTISE_100FULL;
  390. if (bp->flags & B44_FLAG_PAUSE_AUTO)
  391. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  392. if ((err = b44_writephy(bp, MII_ADVERTISE, adv)) != 0)
  393. goto out;
  394. if ((err = b44_writephy(bp, MII_BMCR, (BMCR_ANENABLE |
  395. BMCR_ANRESTART))) != 0)
  396. goto out;
  397. } else {
  398. u32 bmcr;
  399. if ((err = b44_readphy(bp, MII_BMCR, &bmcr)) != 0)
  400. goto out;
  401. bmcr &= ~(BMCR_FULLDPLX | BMCR_ANENABLE | BMCR_SPEED100);
  402. if (bp->flags & B44_FLAG_100_BASE_T)
  403. bmcr |= BMCR_SPEED100;
  404. if (bp->flags & B44_FLAG_FULL_DUPLEX)
  405. bmcr |= BMCR_FULLDPLX;
  406. if ((err = b44_writephy(bp, MII_BMCR, bmcr)) != 0)
  407. goto out;
  408. /* Since we will not be negotiating there is no safe way
  409. * to determine if the link partner supports flow control
  410. * or not. So just disable it completely in this case.
  411. */
  412. b44_set_flow_ctrl(bp, 0, 0);
  413. }
  414. out:
  415. return err;
  416. }
  417. static void b44_stats_update(struct b44 *bp)
  418. {
  419. unsigned long reg;
  420. u32 *val;
  421. val = &bp->hw_stats.tx_good_octets;
  422. for (reg = B44_TX_GOOD_O; reg <= B44_TX_PAUSE; reg += 4UL) {
  423. *val++ += br32(bp, reg);
  424. }
  425. /* Pad */
  426. reg += 8*4UL;
  427. for (reg = B44_RX_GOOD_O; reg <= B44_RX_NPAUSE; reg += 4UL) {
  428. *val++ += br32(bp, reg);
  429. }
  430. }
  431. static void b44_link_report(struct b44 *bp)
  432. {
  433. if (!netif_carrier_ok(bp->dev)) {
  434. printk(KERN_INFO PFX "%s: Link is down.\n", bp->dev->name);
  435. } else {
  436. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  437. bp->dev->name,
  438. (bp->flags & B44_FLAG_100_BASE_T) ? 100 : 10,
  439. (bp->flags & B44_FLAG_FULL_DUPLEX) ? "full" : "half");
  440. printk(KERN_INFO PFX "%s: Flow control is %s for TX and "
  441. "%s for RX.\n",
  442. bp->dev->name,
  443. (bp->flags & B44_FLAG_TX_PAUSE) ? "on" : "off",
  444. (bp->flags & B44_FLAG_RX_PAUSE) ? "on" : "off");
  445. }
  446. }
  447. static void b44_check_phy(struct b44 *bp)
  448. {
  449. u32 bmsr, aux;
  450. if (!b44_readphy(bp, MII_BMSR, &bmsr) &&
  451. !b44_readphy(bp, B44_MII_AUXCTRL, &aux) &&
  452. (bmsr != 0xffff)) {
  453. if (aux & MII_AUXCTRL_SPEED)
  454. bp->flags |= B44_FLAG_100_BASE_T;
  455. else
  456. bp->flags &= ~B44_FLAG_100_BASE_T;
  457. if (aux & MII_AUXCTRL_DUPLEX)
  458. bp->flags |= B44_FLAG_FULL_DUPLEX;
  459. else
  460. bp->flags &= ~B44_FLAG_FULL_DUPLEX;
  461. if (!netif_carrier_ok(bp->dev) &&
  462. (bmsr & BMSR_LSTATUS)) {
  463. u32 val = br32(bp, B44_TX_CTRL);
  464. u32 local_adv, remote_adv;
  465. if (bp->flags & B44_FLAG_FULL_DUPLEX)
  466. val |= TX_CTRL_DUPLEX;
  467. else
  468. val &= ~TX_CTRL_DUPLEX;
  469. bw32(bp, B44_TX_CTRL, val);
  470. if (!(bp->flags & B44_FLAG_FORCE_LINK) &&
  471. !b44_readphy(bp, MII_ADVERTISE, &local_adv) &&
  472. !b44_readphy(bp, MII_LPA, &remote_adv))
  473. b44_set_flow_ctrl(bp, local_adv, remote_adv);
  474. /* Link now up */
  475. netif_carrier_on(bp->dev);
  476. b44_link_report(bp);
  477. } else if (netif_carrier_ok(bp->dev) && !(bmsr & BMSR_LSTATUS)) {
  478. /* Link now down */
  479. netif_carrier_off(bp->dev);
  480. b44_link_report(bp);
  481. }
  482. if (bmsr & BMSR_RFAULT)
  483. printk(KERN_WARNING PFX "%s: Remote fault detected in PHY\n",
  484. bp->dev->name);
  485. if (bmsr & BMSR_JCD)
  486. printk(KERN_WARNING PFX "%s: Jabber detected in PHY\n",
  487. bp->dev->name);
  488. }
  489. }
  490. static void b44_timer(unsigned long __opaque)
  491. {
  492. struct b44 *bp = (struct b44 *) __opaque;
  493. spin_lock_irq(&bp->lock);
  494. b44_check_phy(bp);
  495. b44_stats_update(bp);
  496. spin_unlock_irq(&bp->lock);
  497. bp->timer.expires = jiffies + HZ;
  498. add_timer(&bp->timer);
  499. }
  500. static void b44_tx(struct b44 *bp)
  501. {
  502. u32 cur, cons;
  503. cur = br32(bp, B44_DMATX_STAT) & DMATX_STAT_CDMASK;
  504. cur /= sizeof(struct dma_desc);
  505. /* XXX needs updating when NETIF_F_SG is supported */
  506. for (cons = bp->tx_cons; cons != cur; cons = NEXT_TX(cons)) {
  507. struct ring_info *rp = &bp->tx_buffers[cons];
  508. struct sk_buff *skb = rp->skb;
  509. if (unlikely(skb == NULL))
  510. BUG();
  511. pci_unmap_single(bp->pdev,
  512. pci_unmap_addr(rp, mapping),
  513. skb->len,
  514. PCI_DMA_TODEVICE);
  515. rp->skb = NULL;
  516. dev_kfree_skb_irq(skb);
  517. }
  518. bp->tx_cons = cons;
  519. if (netif_queue_stopped(bp->dev) &&
  520. TX_BUFFS_AVAIL(bp) > B44_TX_WAKEUP_THRESH)
  521. netif_wake_queue(bp->dev);
  522. bw32(bp, B44_GPTIMER, 0);
  523. }
  524. /* Works like this. This chip writes a 'struct rx_header" 30 bytes
  525. * before the DMA address you give it. So we allocate 30 more bytes
  526. * for the RX buffer, DMA map all of it, skb_reserve the 30 bytes, then
  527. * point the chip at 30 bytes past where the rx_header will go.
  528. */
  529. static int b44_alloc_rx_skb(struct b44 *bp, int src_idx, u32 dest_idx_unmasked)
  530. {
  531. struct dma_desc *dp;
  532. struct ring_info *src_map, *map;
  533. struct rx_header *rh;
  534. struct sk_buff *skb;
  535. dma_addr_t mapping;
  536. int dest_idx;
  537. u32 ctrl;
  538. src_map = NULL;
  539. if (src_idx >= 0)
  540. src_map = &bp->rx_buffers[src_idx];
  541. dest_idx = dest_idx_unmasked & (B44_RX_RING_SIZE - 1);
  542. map = &bp->rx_buffers[dest_idx];
  543. skb = dev_alloc_skb(RX_PKT_BUF_SZ);
  544. if (skb == NULL)
  545. return -ENOMEM;
  546. mapping = pci_map_single(bp->pdev, skb->data,
  547. RX_PKT_BUF_SZ,
  548. PCI_DMA_FROMDEVICE);
  549. /* Hardware bug work-around, the chip is unable to do PCI DMA
  550. to/from anything above 1GB :-( */
  551. if (mapping + RX_PKT_BUF_SZ > B44_DMA_MASK) {
  552. /* Sigh... */
  553. pci_unmap_single(bp->pdev, mapping, RX_PKT_BUF_SZ,PCI_DMA_FROMDEVICE);
  554. dev_kfree_skb_any(skb);
  555. skb = __dev_alloc_skb(RX_PKT_BUF_SZ,GFP_DMA);
  556. if (skb == NULL)
  557. return -ENOMEM;
  558. mapping = pci_map_single(bp->pdev, skb->data,
  559. RX_PKT_BUF_SZ,
  560. PCI_DMA_FROMDEVICE);
  561. if (mapping + RX_PKT_BUF_SZ > B44_DMA_MASK) {
  562. pci_unmap_single(bp->pdev, mapping, RX_PKT_BUF_SZ,PCI_DMA_FROMDEVICE);
  563. dev_kfree_skb_any(skb);
  564. return -ENOMEM;
  565. }
  566. }
  567. skb->dev = bp->dev;
  568. skb_reserve(skb, bp->rx_offset);
  569. rh = (struct rx_header *)
  570. (skb->data - bp->rx_offset);
  571. rh->len = 0;
  572. rh->flags = 0;
  573. map->skb = skb;
  574. pci_unmap_addr_set(map, mapping, mapping);
  575. if (src_map != NULL)
  576. src_map->skb = NULL;
  577. ctrl = (DESC_CTRL_LEN & (RX_PKT_BUF_SZ - bp->rx_offset));
  578. if (dest_idx == (B44_RX_RING_SIZE - 1))
  579. ctrl |= DESC_CTRL_EOT;
  580. dp = &bp->rx_ring[dest_idx];
  581. dp->ctrl = cpu_to_le32(ctrl);
  582. dp->addr = cpu_to_le32((u32) mapping + bp->rx_offset + bp->dma_offset);
  583. if (bp->flags & B44_FLAG_RX_RING_HACK)
  584. b44_sync_dma_desc_for_device(bp->pdev, bp->rx_ring_dma,
  585. dest_idx * sizeof(dp),
  586. DMA_BIDIRECTIONAL);
  587. return RX_PKT_BUF_SZ;
  588. }
  589. static void b44_recycle_rx(struct b44 *bp, int src_idx, u32 dest_idx_unmasked)
  590. {
  591. struct dma_desc *src_desc, *dest_desc;
  592. struct ring_info *src_map, *dest_map;
  593. struct rx_header *rh;
  594. int dest_idx;
  595. u32 ctrl;
  596. dest_idx = dest_idx_unmasked & (B44_RX_RING_SIZE - 1);
  597. dest_desc = &bp->rx_ring[dest_idx];
  598. dest_map = &bp->rx_buffers[dest_idx];
  599. src_desc = &bp->rx_ring[src_idx];
  600. src_map = &bp->rx_buffers[src_idx];
  601. dest_map->skb = src_map->skb;
  602. rh = (struct rx_header *) src_map->skb->data;
  603. rh->len = 0;
  604. rh->flags = 0;
  605. pci_unmap_addr_set(dest_map, mapping,
  606. pci_unmap_addr(src_map, mapping));
  607. if (bp->flags & B44_FLAG_RX_RING_HACK)
  608. b44_sync_dma_desc_for_cpu(bp->pdev, bp->rx_ring_dma,
  609. src_idx * sizeof(src_desc),
  610. DMA_BIDIRECTIONAL);
  611. ctrl = src_desc->ctrl;
  612. if (dest_idx == (B44_RX_RING_SIZE - 1))
  613. ctrl |= cpu_to_le32(DESC_CTRL_EOT);
  614. else
  615. ctrl &= cpu_to_le32(~DESC_CTRL_EOT);
  616. dest_desc->ctrl = ctrl;
  617. dest_desc->addr = src_desc->addr;
  618. src_map->skb = NULL;
  619. if (bp->flags & B44_FLAG_RX_RING_HACK)
  620. b44_sync_dma_desc_for_device(bp->pdev, bp->rx_ring_dma,
  621. dest_idx * sizeof(dest_desc),
  622. DMA_BIDIRECTIONAL);
  623. pci_dma_sync_single_for_device(bp->pdev, src_desc->addr,
  624. RX_PKT_BUF_SZ,
  625. PCI_DMA_FROMDEVICE);
  626. }
  627. static int b44_rx(struct b44 *bp, int budget)
  628. {
  629. int received;
  630. u32 cons, prod;
  631. received = 0;
  632. prod = br32(bp, B44_DMARX_STAT) & DMARX_STAT_CDMASK;
  633. prod /= sizeof(struct dma_desc);
  634. cons = bp->rx_cons;
  635. while (cons != prod && budget > 0) {
  636. struct ring_info *rp = &bp->rx_buffers[cons];
  637. struct sk_buff *skb = rp->skb;
  638. dma_addr_t map = pci_unmap_addr(rp, mapping);
  639. struct rx_header *rh;
  640. u16 len;
  641. pci_dma_sync_single_for_cpu(bp->pdev, map,
  642. RX_PKT_BUF_SZ,
  643. PCI_DMA_FROMDEVICE);
  644. rh = (struct rx_header *) skb->data;
  645. len = cpu_to_le16(rh->len);
  646. if ((len > (RX_PKT_BUF_SZ - bp->rx_offset)) ||
  647. (rh->flags & cpu_to_le16(RX_FLAG_ERRORS))) {
  648. drop_it:
  649. b44_recycle_rx(bp, cons, bp->rx_prod);
  650. drop_it_no_recycle:
  651. bp->stats.rx_dropped++;
  652. goto next_pkt;
  653. }
  654. if (len == 0) {
  655. int i = 0;
  656. do {
  657. udelay(2);
  658. barrier();
  659. len = cpu_to_le16(rh->len);
  660. } while (len == 0 && i++ < 5);
  661. if (len == 0)
  662. goto drop_it;
  663. }
  664. /* Omit CRC. */
  665. len -= 4;
  666. if (len > RX_COPY_THRESHOLD) {
  667. int skb_size;
  668. skb_size = b44_alloc_rx_skb(bp, cons, bp->rx_prod);
  669. if (skb_size < 0)
  670. goto drop_it;
  671. pci_unmap_single(bp->pdev, map,
  672. skb_size, PCI_DMA_FROMDEVICE);
  673. /* Leave out rx_header */
  674. skb_put(skb, len+bp->rx_offset);
  675. skb_pull(skb,bp->rx_offset);
  676. } else {
  677. struct sk_buff *copy_skb;
  678. b44_recycle_rx(bp, cons, bp->rx_prod);
  679. copy_skb = dev_alloc_skb(len + 2);
  680. if (copy_skb == NULL)
  681. goto drop_it_no_recycle;
  682. copy_skb->dev = bp->dev;
  683. skb_reserve(copy_skb, 2);
  684. skb_put(copy_skb, len);
  685. /* DMA sync done above, copy just the actual packet */
  686. memcpy(copy_skb->data, skb->data+bp->rx_offset, len);
  687. skb = copy_skb;
  688. }
  689. skb->ip_summed = CHECKSUM_NONE;
  690. skb->protocol = eth_type_trans(skb, bp->dev);
  691. netif_receive_skb(skb);
  692. bp->dev->last_rx = jiffies;
  693. received++;
  694. budget--;
  695. next_pkt:
  696. bp->rx_prod = (bp->rx_prod + 1) &
  697. (B44_RX_RING_SIZE - 1);
  698. cons = (cons + 1) & (B44_RX_RING_SIZE - 1);
  699. }
  700. bp->rx_cons = cons;
  701. bw32(bp, B44_DMARX_PTR, cons * sizeof(struct dma_desc));
  702. return received;
  703. }
  704. static int b44_poll(struct net_device *netdev, int *budget)
  705. {
  706. struct b44 *bp = netdev_priv(netdev);
  707. int done;
  708. spin_lock_irq(&bp->lock);
  709. if (bp->istat & (ISTAT_TX | ISTAT_TO)) {
  710. /* spin_lock(&bp->tx_lock); */
  711. b44_tx(bp);
  712. /* spin_unlock(&bp->tx_lock); */
  713. }
  714. spin_unlock_irq(&bp->lock);
  715. done = 1;
  716. if (bp->istat & ISTAT_RX) {
  717. int orig_budget = *budget;
  718. int work_done;
  719. if (orig_budget > netdev->quota)
  720. orig_budget = netdev->quota;
  721. work_done = b44_rx(bp, orig_budget);
  722. *budget -= work_done;
  723. netdev->quota -= work_done;
  724. if (work_done >= orig_budget)
  725. done = 0;
  726. }
  727. if (bp->istat & ISTAT_ERRORS) {
  728. spin_lock_irq(&bp->lock);
  729. b44_halt(bp);
  730. b44_init_rings(bp);
  731. b44_init_hw(bp);
  732. netif_wake_queue(bp->dev);
  733. spin_unlock_irq(&bp->lock);
  734. done = 1;
  735. }
  736. if (done) {
  737. netif_rx_complete(netdev);
  738. b44_enable_ints(bp);
  739. }
  740. return (done ? 0 : 1);
  741. }
  742. static irqreturn_t b44_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  743. {
  744. struct net_device *dev = dev_id;
  745. struct b44 *bp = netdev_priv(dev);
  746. u32 istat, imask;
  747. int handled = 0;
  748. spin_lock(&bp->lock);
  749. istat = br32(bp, B44_ISTAT);
  750. imask = br32(bp, B44_IMASK);
  751. /* ??? What the fuck is the purpose of the interrupt mask
  752. * ??? register if we have to mask it out by hand anyways?
  753. */
  754. istat &= imask;
  755. if (istat) {
  756. handled = 1;
  757. if (unlikely(!netif_running(dev))) {
  758. printk(KERN_INFO "%s: late interrupt.\n", dev->name);
  759. goto irq_ack;
  760. }
  761. if (netif_rx_schedule_prep(dev)) {
  762. /* NOTE: These writes are posted by the readback of
  763. * the ISTAT register below.
  764. */
  765. bp->istat = istat;
  766. __b44_disable_ints(bp);
  767. __netif_rx_schedule(dev);
  768. } else {
  769. printk(KERN_ERR PFX "%s: Error, poll already scheduled\n",
  770. dev->name);
  771. }
  772. irq_ack:
  773. bw32(bp, B44_ISTAT, istat);
  774. br32(bp, B44_ISTAT);
  775. }
  776. spin_unlock(&bp->lock);
  777. return IRQ_RETVAL(handled);
  778. }
  779. static void b44_tx_timeout(struct net_device *dev)
  780. {
  781. struct b44 *bp = netdev_priv(dev);
  782. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  783. dev->name);
  784. spin_lock_irq(&bp->lock);
  785. b44_halt(bp);
  786. b44_init_rings(bp);
  787. b44_init_hw(bp);
  788. spin_unlock_irq(&bp->lock);
  789. b44_enable_ints(bp);
  790. netif_wake_queue(dev);
  791. }
  792. static int b44_start_xmit(struct sk_buff *skb, struct net_device *dev)
  793. {
  794. struct b44 *bp = netdev_priv(dev);
  795. struct sk_buff *bounce_skb;
  796. int rc = NETDEV_TX_OK;
  797. dma_addr_t mapping;
  798. u32 len, entry, ctrl;
  799. len = skb->len;
  800. spin_lock_irq(&bp->lock);
  801. /* This is a hard error, log it. */
  802. if (unlikely(TX_BUFFS_AVAIL(bp) < 1)) {
  803. netif_stop_queue(dev);
  804. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when queue awake!\n",
  805. dev->name);
  806. goto err_out;
  807. }
  808. mapping = pci_map_single(bp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  809. if (mapping + len > B44_DMA_MASK) {
  810. /* Chip can't handle DMA to/from >1GB, use bounce buffer */
  811. pci_unmap_single(bp->pdev, mapping, len, PCI_DMA_TODEVICE);
  812. bounce_skb = __dev_alloc_skb(TX_PKT_BUF_SZ,
  813. GFP_ATOMIC|GFP_DMA);
  814. if (!bounce_skb)
  815. goto err_out;
  816. mapping = pci_map_single(bp->pdev, bounce_skb->data,
  817. len, PCI_DMA_TODEVICE);
  818. if (mapping + len > B44_DMA_MASK) {
  819. pci_unmap_single(bp->pdev, mapping,
  820. len, PCI_DMA_TODEVICE);
  821. dev_kfree_skb_any(bounce_skb);
  822. goto err_out;
  823. }
  824. memcpy(skb_put(bounce_skb, len), skb->data, skb->len);
  825. dev_kfree_skb_any(skb);
  826. skb = bounce_skb;
  827. }
  828. entry = bp->tx_prod;
  829. bp->tx_buffers[entry].skb = skb;
  830. pci_unmap_addr_set(&bp->tx_buffers[entry], mapping, mapping);
  831. ctrl = (len & DESC_CTRL_LEN);
  832. ctrl |= DESC_CTRL_IOC | DESC_CTRL_SOF | DESC_CTRL_EOF;
  833. if (entry == (B44_TX_RING_SIZE - 1))
  834. ctrl |= DESC_CTRL_EOT;
  835. bp->tx_ring[entry].ctrl = cpu_to_le32(ctrl);
  836. bp->tx_ring[entry].addr = cpu_to_le32((u32) mapping+bp->dma_offset);
  837. if (bp->flags & B44_FLAG_TX_RING_HACK)
  838. b44_sync_dma_desc_for_device(bp->pdev, bp->tx_ring_dma,
  839. entry * sizeof(bp->tx_ring[0]),
  840. DMA_TO_DEVICE);
  841. entry = NEXT_TX(entry);
  842. bp->tx_prod = entry;
  843. wmb();
  844. bw32(bp, B44_DMATX_PTR, entry * sizeof(struct dma_desc));
  845. if (bp->flags & B44_FLAG_BUGGY_TXPTR)
  846. bw32(bp, B44_DMATX_PTR, entry * sizeof(struct dma_desc));
  847. if (bp->flags & B44_FLAG_REORDER_BUG)
  848. br32(bp, B44_DMATX_PTR);
  849. if (TX_BUFFS_AVAIL(bp) < 1)
  850. netif_stop_queue(dev);
  851. dev->trans_start = jiffies;
  852. out_unlock:
  853. spin_unlock_irq(&bp->lock);
  854. return rc;
  855. err_out:
  856. rc = NETDEV_TX_BUSY;
  857. goto out_unlock;
  858. }
  859. static int b44_change_mtu(struct net_device *dev, int new_mtu)
  860. {
  861. struct b44 *bp = netdev_priv(dev);
  862. if (new_mtu < B44_MIN_MTU || new_mtu > B44_MAX_MTU)
  863. return -EINVAL;
  864. if (!netif_running(dev)) {
  865. /* We'll just catch it later when the
  866. * device is up'd.
  867. */
  868. dev->mtu = new_mtu;
  869. return 0;
  870. }
  871. spin_lock_irq(&bp->lock);
  872. b44_halt(bp);
  873. dev->mtu = new_mtu;
  874. b44_init_rings(bp);
  875. b44_init_hw(bp);
  876. spin_unlock_irq(&bp->lock);
  877. b44_enable_ints(bp);
  878. return 0;
  879. }
  880. /* Free up pending packets in all rx/tx rings.
  881. *
  882. * The chip has been shut down and the driver detached from
  883. * the networking, so no interrupts or new tx packets will
  884. * end up in the driver. bp->lock is not held and we are not
  885. * in an interrupt context and thus may sleep.
  886. */
  887. static void b44_free_rings(struct b44 *bp)
  888. {
  889. struct ring_info *rp;
  890. int i;
  891. for (i = 0; i < B44_RX_RING_SIZE; i++) {
  892. rp = &bp->rx_buffers[i];
  893. if (rp->skb == NULL)
  894. continue;
  895. pci_unmap_single(bp->pdev,
  896. pci_unmap_addr(rp, mapping),
  897. RX_PKT_BUF_SZ,
  898. PCI_DMA_FROMDEVICE);
  899. dev_kfree_skb_any(rp->skb);
  900. rp->skb = NULL;
  901. }
  902. /* XXX needs changes once NETIF_F_SG is set... */
  903. for (i = 0; i < B44_TX_RING_SIZE; i++) {
  904. rp = &bp->tx_buffers[i];
  905. if (rp->skb == NULL)
  906. continue;
  907. pci_unmap_single(bp->pdev,
  908. pci_unmap_addr(rp, mapping),
  909. rp->skb->len,
  910. PCI_DMA_TODEVICE);
  911. dev_kfree_skb_any(rp->skb);
  912. rp->skb = NULL;
  913. }
  914. }
  915. /* Initialize tx/rx rings for packet processing.
  916. *
  917. * The chip has been shut down and the driver detached from
  918. * the networking, so no interrupts or new tx packets will
  919. * end up in the driver.
  920. */
  921. static void b44_init_rings(struct b44 *bp)
  922. {
  923. int i;
  924. b44_free_rings(bp);
  925. memset(bp->rx_ring, 0, B44_RX_RING_BYTES);
  926. memset(bp->tx_ring, 0, B44_TX_RING_BYTES);
  927. if (bp->flags & B44_FLAG_RX_RING_HACK)
  928. dma_sync_single_for_device(&bp->pdev->dev, bp->rx_ring_dma,
  929. DMA_TABLE_BYTES,
  930. PCI_DMA_BIDIRECTIONAL);
  931. if (bp->flags & B44_FLAG_TX_RING_HACK)
  932. dma_sync_single_for_device(&bp->pdev->dev, bp->tx_ring_dma,
  933. DMA_TABLE_BYTES,
  934. PCI_DMA_TODEVICE);
  935. for (i = 0; i < bp->rx_pending; i++) {
  936. if (b44_alloc_rx_skb(bp, -1, i) < 0)
  937. break;
  938. }
  939. }
  940. /*
  941. * Must not be invoked with interrupt sources disabled and
  942. * the hardware shutdown down.
  943. */
  944. static void b44_free_consistent(struct b44 *bp)
  945. {
  946. kfree(bp->rx_buffers);
  947. bp->rx_buffers = NULL;
  948. kfree(bp->tx_buffers);
  949. bp->tx_buffers = NULL;
  950. if (bp->rx_ring) {
  951. if (bp->flags & B44_FLAG_RX_RING_HACK) {
  952. dma_unmap_single(&bp->pdev->dev, bp->rx_ring_dma,
  953. DMA_TABLE_BYTES,
  954. DMA_BIDIRECTIONAL);
  955. kfree(bp->rx_ring);
  956. } else
  957. pci_free_consistent(bp->pdev, DMA_TABLE_BYTES,
  958. bp->rx_ring, bp->rx_ring_dma);
  959. bp->rx_ring = NULL;
  960. bp->flags &= ~B44_FLAG_RX_RING_HACK;
  961. }
  962. if (bp->tx_ring) {
  963. if (bp->flags & B44_FLAG_TX_RING_HACK) {
  964. dma_unmap_single(&bp->pdev->dev, bp->tx_ring_dma,
  965. DMA_TABLE_BYTES,
  966. DMA_TO_DEVICE);
  967. kfree(bp->tx_ring);
  968. } else
  969. pci_free_consistent(bp->pdev, DMA_TABLE_BYTES,
  970. bp->tx_ring, bp->tx_ring_dma);
  971. bp->tx_ring = NULL;
  972. bp->flags &= ~B44_FLAG_TX_RING_HACK;
  973. }
  974. }
  975. /*
  976. * Must not be invoked with interrupt sources disabled and
  977. * the hardware shutdown down. Can sleep.
  978. */
  979. static int b44_alloc_consistent(struct b44 *bp)
  980. {
  981. int size;
  982. size = B44_RX_RING_SIZE * sizeof(struct ring_info);
  983. bp->rx_buffers = kzalloc(size, GFP_KERNEL);
  984. if (!bp->rx_buffers)
  985. goto out_err;
  986. size = B44_TX_RING_SIZE * sizeof(struct ring_info);
  987. bp->tx_buffers = kzalloc(size, GFP_KERNEL);
  988. if (!bp->tx_buffers)
  989. goto out_err;
  990. size = DMA_TABLE_BYTES;
  991. bp->rx_ring = pci_alloc_consistent(bp->pdev, size, &bp->rx_ring_dma);
  992. if (!bp->rx_ring) {
  993. /* Allocation may have failed due to pci_alloc_consistent
  994. insisting on use of GFP_DMA, which is more restrictive
  995. than necessary... */
  996. struct dma_desc *rx_ring;
  997. dma_addr_t rx_ring_dma;
  998. rx_ring = kzalloc(size, GFP_KERNEL);
  999. if (!rx_ring)
  1000. goto out_err;
  1001. rx_ring_dma = dma_map_single(&bp->pdev->dev, rx_ring,
  1002. DMA_TABLE_BYTES,
  1003. DMA_BIDIRECTIONAL);
  1004. if (rx_ring_dma + size > B44_DMA_MASK) {
  1005. kfree(rx_ring);
  1006. goto out_err;
  1007. }
  1008. bp->rx_ring = rx_ring;
  1009. bp->rx_ring_dma = rx_ring_dma;
  1010. bp->flags |= B44_FLAG_RX_RING_HACK;
  1011. }
  1012. bp->tx_ring = pci_alloc_consistent(bp->pdev, size, &bp->tx_ring_dma);
  1013. if (!bp->tx_ring) {
  1014. /* Allocation may have failed due to pci_alloc_consistent
  1015. insisting on use of GFP_DMA, which is more restrictive
  1016. than necessary... */
  1017. struct dma_desc *tx_ring;
  1018. dma_addr_t tx_ring_dma;
  1019. tx_ring = kzalloc(size, GFP_KERNEL);
  1020. if (!tx_ring)
  1021. goto out_err;
  1022. tx_ring_dma = dma_map_single(&bp->pdev->dev, tx_ring,
  1023. DMA_TABLE_BYTES,
  1024. DMA_TO_DEVICE);
  1025. if (tx_ring_dma + size > B44_DMA_MASK) {
  1026. kfree(tx_ring);
  1027. goto out_err;
  1028. }
  1029. bp->tx_ring = tx_ring;
  1030. bp->tx_ring_dma = tx_ring_dma;
  1031. bp->flags |= B44_FLAG_TX_RING_HACK;
  1032. }
  1033. return 0;
  1034. out_err:
  1035. b44_free_consistent(bp);
  1036. return -ENOMEM;
  1037. }
  1038. /* bp->lock is held. */
  1039. static void b44_clear_stats(struct b44 *bp)
  1040. {
  1041. unsigned long reg;
  1042. bw32(bp, B44_MIB_CTRL, MIB_CTRL_CLR_ON_READ);
  1043. for (reg = B44_TX_GOOD_O; reg <= B44_TX_PAUSE; reg += 4UL)
  1044. br32(bp, reg);
  1045. for (reg = B44_RX_GOOD_O; reg <= B44_RX_NPAUSE; reg += 4UL)
  1046. br32(bp, reg);
  1047. }
  1048. /* bp->lock is held. */
  1049. static void b44_chip_reset(struct b44 *bp)
  1050. {
  1051. if (ssb_is_core_up(bp)) {
  1052. bw32(bp, B44_RCV_LAZY, 0);
  1053. bw32(bp, B44_ENET_CTRL, ENET_CTRL_DISABLE);
  1054. b44_wait_bit(bp, B44_ENET_CTRL, ENET_CTRL_DISABLE, 100, 1);
  1055. bw32(bp, B44_DMATX_CTRL, 0);
  1056. bp->tx_prod = bp->tx_cons = 0;
  1057. if (br32(bp, B44_DMARX_STAT) & DMARX_STAT_EMASK) {
  1058. b44_wait_bit(bp, B44_DMARX_STAT, DMARX_STAT_SIDLE,
  1059. 100, 0);
  1060. }
  1061. bw32(bp, B44_DMARX_CTRL, 0);
  1062. bp->rx_prod = bp->rx_cons = 0;
  1063. } else {
  1064. ssb_pci_setup(bp, (bp->core_unit == 0 ?
  1065. SBINTVEC_ENET0 :
  1066. SBINTVEC_ENET1));
  1067. }
  1068. ssb_core_reset(bp);
  1069. b44_clear_stats(bp);
  1070. /* Make PHY accessible. */
  1071. bw32(bp, B44_MDIO_CTRL, (MDIO_CTRL_PREAMBLE |
  1072. (0x0d & MDIO_CTRL_MAXF_MASK)));
  1073. br32(bp, B44_MDIO_CTRL);
  1074. if (!(br32(bp, B44_DEVCTRL) & DEVCTRL_IPP)) {
  1075. bw32(bp, B44_ENET_CTRL, ENET_CTRL_EPSEL);
  1076. br32(bp, B44_ENET_CTRL);
  1077. bp->flags &= ~B44_FLAG_INTERNAL_PHY;
  1078. } else {
  1079. u32 val = br32(bp, B44_DEVCTRL);
  1080. if (val & DEVCTRL_EPR) {
  1081. bw32(bp, B44_DEVCTRL, (val & ~DEVCTRL_EPR));
  1082. br32(bp, B44_DEVCTRL);
  1083. udelay(100);
  1084. }
  1085. bp->flags |= B44_FLAG_INTERNAL_PHY;
  1086. }
  1087. }
  1088. /* bp->lock is held. */
  1089. static void b44_halt(struct b44 *bp)
  1090. {
  1091. b44_disable_ints(bp);
  1092. b44_chip_reset(bp);
  1093. }
  1094. /* bp->lock is held. */
  1095. static void __b44_set_mac_addr(struct b44 *bp)
  1096. {
  1097. bw32(bp, B44_CAM_CTRL, 0);
  1098. if (!(bp->dev->flags & IFF_PROMISC)) {
  1099. u32 val;
  1100. __b44_cam_write(bp, bp->dev->dev_addr, 0);
  1101. val = br32(bp, B44_CAM_CTRL);
  1102. bw32(bp, B44_CAM_CTRL, val | CAM_CTRL_ENABLE);
  1103. }
  1104. }
  1105. static int b44_set_mac_addr(struct net_device *dev, void *p)
  1106. {
  1107. struct b44 *bp = netdev_priv(dev);
  1108. struct sockaddr *addr = p;
  1109. if (netif_running(dev))
  1110. return -EBUSY;
  1111. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  1112. spin_lock_irq(&bp->lock);
  1113. __b44_set_mac_addr(bp);
  1114. spin_unlock_irq(&bp->lock);
  1115. return 0;
  1116. }
  1117. /* Called at device open time to get the chip ready for
  1118. * packet processing. Invoked with bp->lock held.
  1119. */
  1120. static void __b44_set_rx_mode(struct net_device *);
  1121. static void b44_init_hw(struct b44 *bp)
  1122. {
  1123. u32 val;
  1124. b44_chip_reset(bp);
  1125. b44_phy_reset(bp);
  1126. b44_setup_phy(bp);
  1127. /* Enable CRC32, set proper LED modes and power on PHY */
  1128. bw32(bp, B44_MAC_CTRL, MAC_CTRL_CRC32_ENAB | MAC_CTRL_PHY_LEDCTRL);
  1129. bw32(bp, B44_RCV_LAZY, (1 << RCV_LAZY_FC_SHIFT));
  1130. /* This sets the MAC address too. */
  1131. __b44_set_rx_mode(bp->dev);
  1132. /* MTU + eth header + possible VLAN tag + struct rx_header */
  1133. bw32(bp, B44_RXMAXLEN, bp->dev->mtu + ETH_HLEN + 8 + RX_HEADER_LEN);
  1134. bw32(bp, B44_TXMAXLEN, bp->dev->mtu + ETH_HLEN + 8 + RX_HEADER_LEN);
  1135. bw32(bp, B44_TX_WMARK, 56); /* XXX magic */
  1136. bw32(bp, B44_DMATX_CTRL, DMATX_CTRL_ENABLE);
  1137. bw32(bp, B44_DMATX_ADDR, bp->tx_ring_dma + bp->dma_offset);
  1138. bw32(bp, B44_DMARX_CTRL, (DMARX_CTRL_ENABLE |
  1139. (bp->rx_offset << DMARX_CTRL_ROSHIFT)));
  1140. bw32(bp, B44_DMARX_ADDR, bp->rx_ring_dma + bp->dma_offset);
  1141. bw32(bp, B44_DMARX_PTR, bp->rx_pending);
  1142. bp->rx_prod = bp->rx_pending;
  1143. bw32(bp, B44_MIB_CTRL, MIB_CTRL_CLR_ON_READ);
  1144. val = br32(bp, B44_ENET_CTRL);
  1145. bw32(bp, B44_ENET_CTRL, (val | ENET_CTRL_ENABLE));
  1146. }
  1147. static int b44_open(struct net_device *dev)
  1148. {
  1149. struct b44 *bp = netdev_priv(dev);
  1150. int err;
  1151. err = b44_alloc_consistent(bp);
  1152. if (err)
  1153. goto out;
  1154. b44_init_rings(bp);
  1155. b44_init_hw(bp);
  1156. netif_carrier_off(dev);
  1157. b44_check_phy(bp);
  1158. err = request_irq(dev->irq, b44_interrupt, SA_SHIRQ, dev->name, dev);
  1159. if (unlikely(err < 0)) {
  1160. b44_chip_reset(bp);
  1161. b44_free_rings(bp);
  1162. b44_free_consistent(bp);
  1163. goto out;
  1164. }
  1165. init_timer(&bp->timer);
  1166. bp->timer.expires = jiffies + HZ;
  1167. bp->timer.data = (unsigned long) bp;
  1168. bp->timer.function = b44_timer;
  1169. add_timer(&bp->timer);
  1170. b44_enable_ints(bp);
  1171. netif_start_queue(dev);
  1172. out:
  1173. return err;
  1174. }
  1175. #if 0
  1176. /*static*/ void b44_dump_state(struct b44 *bp)
  1177. {
  1178. u32 val32, val32_2, val32_3, val32_4, val32_5;
  1179. u16 val16;
  1180. pci_read_config_word(bp->pdev, PCI_STATUS, &val16);
  1181. printk("DEBUG: PCI status [%04x] \n", val16);
  1182. }
  1183. #endif
  1184. #ifdef CONFIG_NET_POLL_CONTROLLER
  1185. /*
  1186. * Polling receive - used by netconsole and other diagnostic tools
  1187. * to allow network i/o with interrupts disabled.
  1188. */
  1189. static void b44_poll_controller(struct net_device *dev)
  1190. {
  1191. disable_irq(dev->irq);
  1192. b44_interrupt(dev->irq, dev, NULL);
  1193. enable_irq(dev->irq);
  1194. }
  1195. #endif
  1196. static int b44_close(struct net_device *dev)
  1197. {
  1198. struct b44 *bp = netdev_priv(dev);
  1199. netif_stop_queue(dev);
  1200. netif_poll_disable(dev);
  1201. del_timer_sync(&bp->timer);
  1202. spin_lock_irq(&bp->lock);
  1203. #if 0
  1204. b44_dump_state(bp);
  1205. #endif
  1206. b44_halt(bp);
  1207. b44_free_rings(bp);
  1208. netif_carrier_off(bp->dev);
  1209. spin_unlock_irq(&bp->lock);
  1210. free_irq(dev->irq, dev);
  1211. netif_poll_enable(dev);
  1212. b44_free_consistent(bp);
  1213. return 0;
  1214. }
  1215. static struct net_device_stats *b44_get_stats(struct net_device *dev)
  1216. {
  1217. struct b44 *bp = netdev_priv(dev);
  1218. struct net_device_stats *nstat = &bp->stats;
  1219. struct b44_hw_stats *hwstat = &bp->hw_stats;
  1220. /* Convert HW stats into netdevice stats. */
  1221. nstat->rx_packets = hwstat->rx_pkts;
  1222. nstat->tx_packets = hwstat->tx_pkts;
  1223. nstat->rx_bytes = hwstat->rx_octets;
  1224. nstat->tx_bytes = hwstat->tx_octets;
  1225. nstat->tx_errors = (hwstat->tx_jabber_pkts +
  1226. hwstat->tx_oversize_pkts +
  1227. hwstat->tx_underruns +
  1228. hwstat->tx_excessive_cols +
  1229. hwstat->tx_late_cols);
  1230. nstat->multicast = hwstat->tx_multicast_pkts;
  1231. nstat->collisions = hwstat->tx_total_cols;
  1232. nstat->rx_length_errors = (hwstat->rx_oversize_pkts +
  1233. hwstat->rx_undersize);
  1234. nstat->rx_over_errors = hwstat->rx_missed_pkts;
  1235. nstat->rx_frame_errors = hwstat->rx_align_errs;
  1236. nstat->rx_crc_errors = hwstat->rx_crc_errs;
  1237. nstat->rx_errors = (hwstat->rx_jabber_pkts +
  1238. hwstat->rx_oversize_pkts +
  1239. hwstat->rx_missed_pkts +
  1240. hwstat->rx_crc_align_errs +
  1241. hwstat->rx_undersize +
  1242. hwstat->rx_crc_errs +
  1243. hwstat->rx_align_errs +
  1244. hwstat->rx_symbol_errs);
  1245. nstat->tx_aborted_errors = hwstat->tx_underruns;
  1246. #if 0
  1247. /* Carrier lost counter seems to be broken for some devices */
  1248. nstat->tx_carrier_errors = hwstat->tx_carrier_lost;
  1249. #endif
  1250. return nstat;
  1251. }
  1252. static int __b44_load_mcast(struct b44 *bp, struct net_device *dev)
  1253. {
  1254. struct dev_mc_list *mclist;
  1255. int i, num_ents;
  1256. num_ents = min_t(int, dev->mc_count, B44_MCAST_TABLE_SIZE);
  1257. mclist = dev->mc_list;
  1258. for (i = 0; mclist && i < num_ents; i++, mclist = mclist->next) {
  1259. __b44_cam_write(bp, mclist->dmi_addr, i + 1);
  1260. }
  1261. return i+1;
  1262. }
  1263. static void __b44_set_rx_mode(struct net_device *dev)
  1264. {
  1265. struct b44 *bp = netdev_priv(dev);
  1266. u32 val;
  1267. val = br32(bp, B44_RXCONFIG);
  1268. val &= ~(RXCONFIG_PROMISC | RXCONFIG_ALLMULTI);
  1269. if (dev->flags & IFF_PROMISC) {
  1270. val |= RXCONFIG_PROMISC;
  1271. bw32(bp, B44_RXCONFIG, val);
  1272. } else {
  1273. unsigned char zero[6] = {0, 0, 0, 0, 0, 0};
  1274. int i = 0;
  1275. __b44_set_mac_addr(bp);
  1276. if (dev->flags & IFF_ALLMULTI)
  1277. val |= RXCONFIG_ALLMULTI;
  1278. else
  1279. i = __b44_load_mcast(bp, dev);
  1280. for (; i < 64; i++) {
  1281. __b44_cam_write(bp, zero, i);
  1282. }
  1283. bw32(bp, B44_RXCONFIG, val);
  1284. val = br32(bp, B44_CAM_CTRL);
  1285. bw32(bp, B44_CAM_CTRL, val | CAM_CTRL_ENABLE);
  1286. }
  1287. }
  1288. static void b44_set_rx_mode(struct net_device *dev)
  1289. {
  1290. struct b44 *bp = netdev_priv(dev);
  1291. spin_lock_irq(&bp->lock);
  1292. __b44_set_rx_mode(dev);
  1293. spin_unlock_irq(&bp->lock);
  1294. }
  1295. static u32 b44_get_msglevel(struct net_device *dev)
  1296. {
  1297. struct b44 *bp = netdev_priv(dev);
  1298. return bp->msg_enable;
  1299. }
  1300. static void b44_set_msglevel(struct net_device *dev, u32 value)
  1301. {
  1302. struct b44 *bp = netdev_priv(dev);
  1303. bp->msg_enable = value;
  1304. }
  1305. static void b44_get_drvinfo (struct net_device *dev, struct ethtool_drvinfo *info)
  1306. {
  1307. struct b44 *bp = netdev_priv(dev);
  1308. struct pci_dev *pci_dev = bp->pdev;
  1309. strcpy (info->driver, DRV_MODULE_NAME);
  1310. strcpy (info->version, DRV_MODULE_VERSION);
  1311. strcpy (info->bus_info, pci_name(pci_dev));
  1312. }
  1313. static int b44_nway_reset(struct net_device *dev)
  1314. {
  1315. struct b44 *bp = netdev_priv(dev);
  1316. u32 bmcr;
  1317. int r;
  1318. spin_lock_irq(&bp->lock);
  1319. b44_readphy(bp, MII_BMCR, &bmcr);
  1320. b44_readphy(bp, MII_BMCR, &bmcr);
  1321. r = -EINVAL;
  1322. if (bmcr & BMCR_ANENABLE) {
  1323. b44_writephy(bp, MII_BMCR,
  1324. bmcr | BMCR_ANRESTART);
  1325. r = 0;
  1326. }
  1327. spin_unlock_irq(&bp->lock);
  1328. return r;
  1329. }
  1330. static int b44_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1331. {
  1332. struct b44 *bp = netdev_priv(dev);
  1333. if (!netif_running(dev))
  1334. return -EAGAIN;
  1335. cmd->supported = (SUPPORTED_Autoneg);
  1336. cmd->supported |= (SUPPORTED_100baseT_Half |
  1337. SUPPORTED_100baseT_Full |
  1338. SUPPORTED_10baseT_Half |
  1339. SUPPORTED_10baseT_Full |
  1340. SUPPORTED_MII);
  1341. cmd->advertising = 0;
  1342. if (bp->flags & B44_FLAG_ADV_10HALF)
  1343. cmd->advertising |= ADVERTISED_10baseT_Half;
  1344. if (bp->flags & B44_FLAG_ADV_10FULL)
  1345. cmd->advertising |= ADVERTISED_10baseT_Full;
  1346. if (bp->flags & B44_FLAG_ADV_100HALF)
  1347. cmd->advertising |= ADVERTISED_100baseT_Half;
  1348. if (bp->flags & B44_FLAG_ADV_100FULL)
  1349. cmd->advertising |= ADVERTISED_100baseT_Full;
  1350. cmd->advertising |= ADVERTISED_Pause | ADVERTISED_Asym_Pause;
  1351. cmd->speed = (bp->flags & B44_FLAG_100_BASE_T) ?
  1352. SPEED_100 : SPEED_10;
  1353. cmd->duplex = (bp->flags & B44_FLAG_FULL_DUPLEX) ?
  1354. DUPLEX_FULL : DUPLEX_HALF;
  1355. cmd->port = 0;
  1356. cmd->phy_address = bp->phy_addr;
  1357. cmd->transceiver = (bp->flags & B44_FLAG_INTERNAL_PHY) ?
  1358. XCVR_INTERNAL : XCVR_EXTERNAL;
  1359. cmd->autoneg = (bp->flags & B44_FLAG_FORCE_LINK) ?
  1360. AUTONEG_DISABLE : AUTONEG_ENABLE;
  1361. cmd->maxtxpkt = 0;
  1362. cmd->maxrxpkt = 0;
  1363. return 0;
  1364. }
  1365. static int b44_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1366. {
  1367. struct b44 *bp = netdev_priv(dev);
  1368. if (!netif_running(dev))
  1369. return -EAGAIN;
  1370. /* We do not support gigabit. */
  1371. if (cmd->autoneg == AUTONEG_ENABLE) {
  1372. if (cmd->advertising &
  1373. (ADVERTISED_1000baseT_Half |
  1374. ADVERTISED_1000baseT_Full))
  1375. return -EINVAL;
  1376. } else if ((cmd->speed != SPEED_100 &&
  1377. cmd->speed != SPEED_10) ||
  1378. (cmd->duplex != DUPLEX_HALF &&
  1379. cmd->duplex != DUPLEX_FULL)) {
  1380. return -EINVAL;
  1381. }
  1382. spin_lock_irq(&bp->lock);
  1383. if (cmd->autoneg == AUTONEG_ENABLE) {
  1384. bp->flags &= ~B44_FLAG_FORCE_LINK;
  1385. bp->flags &= ~(B44_FLAG_ADV_10HALF |
  1386. B44_FLAG_ADV_10FULL |
  1387. B44_FLAG_ADV_100HALF |
  1388. B44_FLAG_ADV_100FULL);
  1389. if (cmd->advertising & ADVERTISE_10HALF)
  1390. bp->flags |= B44_FLAG_ADV_10HALF;
  1391. if (cmd->advertising & ADVERTISE_10FULL)
  1392. bp->flags |= B44_FLAG_ADV_10FULL;
  1393. if (cmd->advertising & ADVERTISE_100HALF)
  1394. bp->flags |= B44_FLAG_ADV_100HALF;
  1395. if (cmd->advertising & ADVERTISE_100FULL)
  1396. bp->flags |= B44_FLAG_ADV_100FULL;
  1397. } else {
  1398. bp->flags |= B44_FLAG_FORCE_LINK;
  1399. if (cmd->speed == SPEED_100)
  1400. bp->flags |= B44_FLAG_100_BASE_T;
  1401. if (cmd->duplex == DUPLEX_FULL)
  1402. bp->flags |= B44_FLAG_FULL_DUPLEX;
  1403. }
  1404. b44_setup_phy(bp);
  1405. spin_unlock_irq(&bp->lock);
  1406. return 0;
  1407. }
  1408. static void b44_get_ringparam(struct net_device *dev,
  1409. struct ethtool_ringparam *ering)
  1410. {
  1411. struct b44 *bp = netdev_priv(dev);
  1412. ering->rx_max_pending = B44_RX_RING_SIZE - 1;
  1413. ering->rx_pending = bp->rx_pending;
  1414. /* XXX ethtool lacks a tx_max_pending, oops... */
  1415. }
  1416. static int b44_set_ringparam(struct net_device *dev,
  1417. struct ethtool_ringparam *ering)
  1418. {
  1419. struct b44 *bp = netdev_priv(dev);
  1420. if ((ering->rx_pending > B44_RX_RING_SIZE - 1) ||
  1421. (ering->rx_mini_pending != 0) ||
  1422. (ering->rx_jumbo_pending != 0) ||
  1423. (ering->tx_pending > B44_TX_RING_SIZE - 1))
  1424. return -EINVAL;
  1425. spin_lock_irq(&bp->lock);
  1426. bp->rx_pending = ering->rx_pending;
  1427. bp->tx_pending = ering->tx_pending;
  1428. b44_halt(bp);
  1429. b44_init_rings(bp);
  1430. b44_init_hw(bp);
  1431. netif_wake_queue(bp->dev);
  1432. spin_unlock_irq(&bp->lock);
  1433. b44_enable_ints(bp);
  1434. return 0;
  1435. }
  1436. static void b44_get_pauseparam(struct net_device *dev,
  1437. struct ethtool_pauseparam *epause)
  1438. {
  1439. struct b44 *bp = netdev_priv(dev);
  1440. epause->autoneg =
  1441. (bp->flags & B44_FLAG_PAUSE_AUTO) != 0;
  1442. epause->rx_pause =
  1443. (bp->flags & B44_FLAG_RX_PAUSE) != 0;
  1444. epause->tx_pause =
  1445. (bp->flags & B44_FLAG_TX_PAUSE) != 0;
  1446. }
  1447. static int b44_set_pauseparam(struct net_device *dev,
  1448. struct ethtool_pauseparam *epause)
  1449. {
  1450. struct b44 *bp = netdev_priv(dev);
  1451. spin_lock_irq(&bp->lock);
  1452. if (epause->autoneg)
  1453. bp->flags |= B44_FLAG_PAUSE_AUTO;
  1454. else
  1455. bp->flags &= ~B44_FLAG_PAUSE_AUTO;
  1456. if (epause->rx_pause)
  1457. bp->flags |= B44_FLAG_RX_PAUSE;
  1458. else
  1459. bp->flags &= ~B44_FLAG_RX_PAUSE;
  1460. if (epause->tx_pause)
  1461. bp->flags |= B44_FLAG_TX_PAUSE;
  1462. else
  1463. bp->flags &= ~B44_FLAG_TX_PAUSE;
  1464. if (bp->flags & B44_FLAG_PAUSE_AUTO) {
  1465. b44_halt(bp);
  1466. b44_init_rings(bp);
  1467. b44_init_hw(bp);
  1468. } else {
  1469. __b44_set_flow_ctrl(bp, bp->flags);
  1470. }
  1471. spin_unlock_irq(&bp->lock);
  1472. b44_enable_ints(bp);
  1473. return 0;
  1474. }
  1475. static void b44_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  1476. {
  1477. switch(stringset) {
  1478. case ETH_SS_STATS:
  1479. memcpy(data, *b44_gstrings, sizeof(b44_gstrings));
  1480. break;
  1481. }
  1482. }
  1483. static int b44_get_stats_count(struct net_device *dev)
  1484. {
  1485. return ARRAY_SIZE(b44_gstrings);
  1486. }
  1487. static void b44_get_ethtool_stats(struct net_device *dev,
  1488. struct ethtool_stats *stats, u64 *data)
  1489. {
  1490. struct b44 *bp = netdev_priv(dev);
  1491. u32 *val = &bp->hw_stats.tx_good_octets;
  1492. u32 i;
  1493. spin_lock_irq(&bp->lock);
  1494. b44_stats_update(bp);
  1495. for (i = 0; i < ARRAY_SIZE(b44_gstrings); i++)
  1496. *data++ = *val++;
  1497. spin_unlock_irq(&bp->lock);
  1498. }
  1499. static struct ethtool_ops b44_ethtool_ops = {
  1500. .get_drvinfo = b44_get_drvinfo,
  1501. .get_settings = b44_get_settings,
  1502. .set_settings = b44_set_settings,
  1503. .nway_reset = b44_nway_reset,
  1504. .get_link = ethtool_op_get_link,
  1505. .get_ringparam = b44_get_ringparam,
  1506. .set_ringparam = b44_set_ringparam,
  1507. .get_pauseparam = b44_get_pauseparam,
  1508. .set_pauseparam = b44_set_pauseparam,
  1509. .get_msglevel = b44_get_msglevel,
  1510. .set_msglevel = b44_set_msglevel,
  1511. .get_strings = b44_get_strings,
  1512. .get_stats_count = b44_get_stats_count,
  1513. .get_ethtool_stats = b44_get_ethtool_stats,
  1514. .get_perm_addr = ethtool_op_get_perm_addr,
  1515. };
  1516. static int b44_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1517. {
  1518. struct mii_ioctl_data *data = if_mii(ifr);
  1519. struct b44 *bp = netdev_priv(dev);
  1520. int err = -EINVAL;
  1521. if (!netif_running(dev))
  1522. goto out;
  1523. spin_lock_irq(&bp->lock);
  1524. err = generic_mii_ioctl(&bp->mii_if, data, cmd, NULL);
  1525. spin_unlock_irq(&bp->lock);
  1526. out:
  1527. return err;
  1528. }
  1529. /* Read 128-bytes of EEPROM. */
  1530. static int b44_read_eeprom(struct b44 *bp, u8 *data)
  1531. {
  1532. long i;
  1533. u16 *ptr = (u16 *) data;
  1534. for (i = 0; i < 128; i += 2)
  1535. ptr[i / 2] = readw(bp->regs + 4096 + i);
  1536. return 0;
  1537. }
  1538. static int __devinit b44_get_invariants(struct b44 *bp)
  1539. {
  1540. u8 eeprom[128];
  1541. int err;
  1542. err = b44_read_eeprom(bp, &eeprom[0]);
  1543. if (err)
  1544. goto out;
  1545. bp->dev->dev_addr[0] = eeprom[79];
  1546. bp->dev->dev_addr[1] = eeprom[78];
  1547. bp->dev->dev_addr[2] = eeprom[81];
  1548. bp->dev->dev_addr[3] = eeprom[80];
  1549. bp->dev->dev_addr[4] = eeprom[83];
  1550. bp->dev->dev_addr[5] = eeprom[82];
  1551. memcpy(bp->dev->perm_addr, bp->dev->dev_addr, bp->dev->addr_len);
  1552. bp->phy_addr = eeprom[90] & 0x1f;
  1553. /* With this, plus the rx_header prepended to the data by the
  1554. * hardware, we'll land the ethernet header on a 2-byte boundary.
  1555. */
  1556. bp->rx_offset = 30;
  1557. bp->imask = IMASK_DEF;
  1558. bp->core_unit = ssb_core_unit(bp);
  1559. bp->dma_offset = SB_PCI_DMA;
  1560. /* XXX - really required?
  1561. bp->flags |= B44_FLAG_BUGGY_TXPTR;
  1562. */
  1563. out:
  1564. return err;
  1565. }
  1566. static int __devinit b44_init_one(struct pci_dev *pdev,
  1567. const struct pci_device_id *ent)
  1568. {
  1569. static int b44_version_printed = 0;
  1570. unsigned long b44reg_base, b44reg_len;
  1571. struct net_device *dev;
  1572. struct b44 *bp;
  1573. int err, i;
  1574. if (b44_version_printed++ == 0)
  1575. printk(KERN_INFO "%s", version);
  1576. err = pci_enable_device(pdev);
  1577. if (err) {
  1578. printk(KERN_ERR PFX "Cannot enable PCI device, "
  1579. "aborting.\n");
  1580. return err;
  1581. }
  1582. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  1583. printk(KERN_ERR PFX "Cannot find proper PCI device "
  1584. "base address, aborting.\n");
  1585. err = -ENODEV;
  1586. goto err_out_disable_pdev;
  1587. }
  1588. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  1589. if (err) {
  1590. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  1591. "aborting.\n");
  1592. goto err_out_disable_pdev;
  1593. }
  1594. pci_set_master(pdev);
  1595. err = pci_set_dma_mask(pdev, (u64) B44_DMA_MASK);
  1596. if (err) {
  1597. printk(KERN_ERR PFX "No usable DMA configuration, "
  1598. "aborting.\n");
  1599. goto err_out_free_res;
  1600. }
  1601. err = pci_set_consistent_dma_mask(pdev, (u64) B44_DMA_MASK);
  1602. if (err) {
  1603. printk(KERN_ERR PFX "No usable DMA configuration, "
  1604. "aborting.\n");
  1605. goto err_out_free_res;
  1606. }
  1607. b44reg_base = pci_resource_start(pdev, 0);
  1608. b44reg_len = pci_resource_len(pdev, 0);
  1609. dev = alloc_etherdev(sizeof(*bp));
  1610. if (!dev) {
  1611. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  1612. err = -ENOMEM;
  1613. goto err_out_free_res;
  1614. }
  1615. SET_MODULE_OWNER(dev);
  1616. SET_NETDEV_DEV(dev,&pdev->dev);
  1617. /* No interesting netdevice features in this card... */
  1618. dev->features |= 0;
  1619. bp = netdev_priv(dev);
  1620. bp->pdev = pdev;
  1621. bp->dev = dev;
  1622. bp->msg_enable = netif_msg_init(b44_debug, B44_DEF_MSG_ENABLE);
  1623. spin_lock_init(&bp->lock);
  1624. bp->regs = ioremap(b44reg_base, b44reg_len);
  1625. if (bp->regs == 0UL) {
  1626. printk(KERN_ERR PFX "Cannot map device registers, "
  1627. "aborting.\n");
  1628. err = -ENOMEM;
  1629. goto err_out_free_dev;
  1630. }
  1631. bp->rx_pending = B44_DEF_RX_RING_PENDING;
  1632. bp->tx_pending = B44_DEF_TX_RING_PENDING;
  1633. dev->open = b44_open;
  1634. dev->stop = b44_close;
  1635. dev->hard_start_xmit = b44_start_xmit;
  1636. dev->get_stats = b44_get_stats;
  1637. dev->set_multicast_list = b44_set_rx_mode;
  1638. dev->set_mac_address = b44_set_mac_addr;
  1639. dev->do_ioctl = b44_ioctl;
  1640. dev->tx_timeout = b44_tx_timeout;
  1641. dev->poll = b44_poll;
  1642. dev->weight = 64;
  1643. dev->watchdog_timeo = B44_TX_TIMEOUT;
  1644. #ifdef CONFIG_NET_POLL_CONTROLLER
  1645. dev->poll_controller = b44_poll_controller;
  1646. #endif
  1647. dev->change_mtu = b44_change_mtu;
  1648. dev->irq = pdev->irq;
  1649. SET_ETHTOOL_OPS(dev, &b44_ethtool_ops);
  1650. err = b44_get_invariants(bp);
  1651. if (err) {
  1652. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  1653. "aborting.\n");
  1654. goto err_out_iounmap;
  1655. }
  1656. bp->mii_if.dev = dev;
  1657. bp->mii_if.mdio_read = b44_mii_read;
  1658. bp->mii_if.mdio_write = b44_mii_write;
  1659. bp->mii_if.phy_id = bp->phy_addr;
  1660. bp->mii_if.phy_id_mask = 0x1f;
  1661. bp->mii_if.reg_num_mask = 0x1f;
  1662. /* By default, advertise all speed/duplex settings. */
  1663. bp->flags |= (B44_FLAG_ADV_10HALF | B44_FLAG_ADV_10FULL |
  1664. B44_FLAG_ADV_100HALF | B44_FLAG_ADV_100FULL);
  1665. /* By default, auto-negotiate PAUSE. */
  1666. bp->flags |= B44_FLAG_PAUSE_AUTO;
  1667. err = register_netdev(dev);
  1668. if (err) {
  1669. printk(KERN_ERR PFX "Cannot register net device, "
  1670. "aborting.\n");
  1671. goto err_out_iounmap;
  1672. }
  1673. pci_set_drvdata(pdev, dev);
  1674. pci_save_state(bp->pdev);
  1675. printk(KERN_INFO "%s: Broadcom 4400 10/100BaseT Ethernet ", dev->name);
  1676. for (i = 0; i < 6; i++)
  1677. printk("%2.2x%c", dev->dev_addr[i],
  1678. i == 5 ? '\n' : ':');
  1679. return 0;
  1680. err_out_iounmap:
  1681. iounmap(bp->regs);
  1682. err_out_free_dev:
  1683. free_netdev(dev);
  1684. err_out_free_res:
  1685. pci_release_regions(pdev);
  1686. err_out_disable_pdev:
  1687. pci_disable_device(pdev);
  1688. pci_set_drvdata(pdev, NULL);
  1689. return err;
  1690. }
  1691. static void __devexit b44_remove_one(struct pci_dev *pdev)
  1692. {
  1693. struct net_device *dev = pci_get_drvdata(pdev);
  1694. struct b44 *bp = netdev_priv(dev);
  1695. unregister_netdev(dev);
  1696. iounmap(bp->regs);
  1697. free_netdev(dev);
  1698. pci_release_regions(pdev);
  1699. pci_disable_device(pdev);
  1700. pci_set_drvdata(pdev, NULL);
  1701. }
  1702. static int b44_suspend(struct pci_dev *pdev, pm_message_t state)
  1703. {
  1704. struct net_device *dev = pci_get_drvdata(pdev);
  1705. struct b44 *bp = netdev_priv(dev);
  1706. if (!netif_running(dev))
  1707. return 0;
  1708. del_timer_sync(&bp->timer);
  1709. spin_lock_irq(&bp->lock);
  1710. b44_halt(bp);
  1711. netif_carrier_off(bp->dev);
  1712. netif_device_detach(bp->dev);
  1713. b44_free_rings(bp);
  1714. spin_unlock_irq(&bp->lock);
  1715. free_irq(dev->irq, dev);
  1716. pci_disable_device(pdev);
  1717. return 0;
  1718. }
  1719. static int b44_resume(struct pci_dev *pdev)
  1720. {
  1721. struct net_device *dev = pci_get_drvdata(pdev);
  1722. struct b44 *bp = netdev_priv(dev);
  1723. pci_restore_state(pdev);
  1724. pci_enable_device(pdev);
  1725. pci_set_master(pdev);
  1726. if (!netif_running(dev))
  1727. return 0;
  1728. if (request_irq(dev->irq, b44_interrupt, SA_SHIRQ, dev->name, dev))
  1729. printk(KERN_ERR PFX "%s: request_irq failed\n", dev->name);
  1730. spin_lock_irq(&bp->lock);
  1731. b44_init_rings(bp);
  1732. b44_init_hw(bp);
  1733. netif_device_attach(bp->dev);
  1734. spin_unlock_irq(&bp->lock);
  1735. bp->timer.expires = jiffies + HZ;
  1736. add_timer(&bp->timer);
  1737. b44_enable_ints(bp);
  1738. netif_wake_queue(dev);
  1739. return 0;
  1740. }
  1741. static struct pci_driver b44_driver = {
  1742. .name = DRV_MODULE_NAME,
  1743. .id_table = b44_pci_tbl,
  1744. .probe = b44_init_one,
  1745. .remove = __devexit_p(b44_remove_one),
  1746. .suspend = b44_suspend,
  1747. .resume = b44_resume,
  1748. };
  1749. static int __init b44_init(void)
  1750. {
  1751. unsigned int dma_desc_align_size = dma_get_cache_alignment();
  1752. /* Setup paramaters for syncing RX/TX DMA descriptors */
  1753. dma_desc_align_mask = ~(dma_desc_align_size - 1);
  1754. dma_desc_sync_size = max_t(unsigned int, dma_desc_align_size, sizeof(struct dma_desc));
  1755. return pci_module_init(&b44_driver);
  1756. }
  1757. static void __exit b44_cleanup(void)
  1758. {
  1759. pci_unregister_driver(&b44_driver);
  1760. }
  1761. module_init(b44_init);
  1762. module_exit(b44_cleanup);