aec62xx.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438
  1. /*
  2. * linux/drivers/ide/pci/aec62xx.c Version 0.11 March 27, 2002
  3. *
  4. * Copyright (C) 1999-2002 Andre Hedrick <andre@linux-ide.org>
  5. *
  6. */
  7. #include <linux/module.h>
  8. #include <linux/config.h>
  9. #include <linux/types.h>
  10. #include <linux/pci.h>
  11. #include <linux/delay.h>
  12. #include <linux/hdreg.h>
  13. #include <linux/ide.h>
  14. #include <linux/init.h>
  15. #include <asm/io.h>
  16. struct chipset_bus_clock_list_entry {
  17. u8 xfer_speed;
  18. u8 chipset_settings;
  19. u8 ultra_settings;
  20. };
  21. static struct chipset_bus_clock_list_entry aec6xxx_33_base [] = {
  22. { XFER_UDMA_6, 0x31, 0x07 },
  23. { XFER_UDMA_5, 0x31, 0x06 },
  24. { XFER_UDMA_4, 0x31, 0x05 },
  25. { XFER_UDMA_3, 0x31, 0x04 },
  26. { XFER_UDMA_2, 0x31, 0x03 },
  27. { XFER_UDMA_1, 0x31, 0x02 },
  28. { XFER_UDMA_0, 0x31, 0x01 },
  29. { XFER_MW_DMA_2, 0x31, 0x00 },
  30. { XFER_MW_DMA_1, 0x31, 0x00 },
  31. { XFER_MW_DMA_0, 0x0a, 0x00 },
  32. { XFER_PIO_4, 0x31, 0x00 },
  33. { XFER_PIO_3, 0x33, 0x00 },
  34. { XFER_PIO_2, 0x08, 0x00 },
  35. { XFER_PIO_1, 0x0a, 0x00 },
  36. { XFER_PIO_0, 0x00, 0x00 },
  37. { 0, 0x00, 0x00 }
  38. };
  39. static struct chipset_bus_clock_list_entry aec6xxx_34_base [] = {
  40. { XFER_UDMA_6, 0x41, 0x06 },
  41. { XFER_UDMA_5, 0x41, 0x05 },
  42. { XFER_UDMA_4, 0x41, 0x04 },
  43. { XFER_UDMA_3, 0x41, 0x03 },
  44. { XFER_UDMA_2, 0x41, 0x02 },
  45. { XFER_UDMA_1, 0x41, 0x01 },
  46. { XFER_UDMA_0, 0x41, 0x01 },
  47. { XFER_MW_DMA_2, 0x41, 0x00 },
  48. { XFER_MW_DMA_1, 0x42, 0x00 },
  49. { XFER_MW_DMA_0, 0x7a, 0x00 },
  50. { XFER_PIO_4, 0x41, 0x00 },
  51. { XFER_PIO_3, 0x43, 0x00 },
  52. { XFER_PIO_2, 0x78, 0x00 },
  53. { XFER_PIO_1, 0x7a, 0x00 },
  54. { XFER_PIO_0, 0x70, 0x00 },
  55. { 0, 0x00, 0x00 }
  56. };
  57. #define BUSCLOCK(D) \
  58. ((struct chipset_bus_clock_list_entry *) pci_get_drvdata((D)))
  59. /*
  60. * TO DO: active tuning and correction of cards without a bios.
  61. */
  62. static u8 pci_bus_clock_list (u8 speed, struct chipset_bus_clock_list_entry * chipset_table)
  63. {
  64. for ( ; chipset_table->xfer_speed ; chipset_table++)
  65. if (chipset_table->xfer_speed == speed) {
  66. return chipset_table->chipset_settings;
  67. }
  68. return chipset_table->chipset_settings;
  69. }
  70. static u8 pci_bus_clock_list_ultra (u8 speed, struct chipset_bus_clock_list_entry * chipset_table)
  71. {
  72. for ( ; chipset_table->xfer_speed ; chipset_table++)
  73. if (chipset_table->xfer_speed == speed) {
  74. return chipset_table->ultra_settings;
  75. }
  76. return chipset_table->ultra_settings;
  77. }
  78. static u8 aec62xx_ratemask (ide_drive_t *drive)
  79. {
  80. ide_hwif_t *hwif = HWIF(drive);
  81. u8 mode;
  82. switch(hwif->pci_dev->device) {
  83. case PCI_DEVICE_ID_ARTOP_ATP865:
  84. case PCI_DEVICE_ID_ARTOP_ATP865R:
  85. mode = (hwif->INB(((hwif->channel) ?
  86. hwif->mate->dma_status :
  87. hwif->dma_status)) & 0x10) ? 4 : 3;
  88. break;
  89. case PCI_DEVICE_ID_ARTOP_ATP860:
  90. case PCI_DEVICE_ID_ARTOP_ATP860R:
  91. mode = 2;
  92. break;
  93. case PCI_DEVICE_ID_ARTOP_ATP850UF:
  94. default:
  95. return 1;
  96. }
  97. if (!eighty_ninty_three(drive))
  98. mode = min(mode, (u8)1);
  99. return mode;
  100. }
  101. static int aec6210_tune_chipset (ide_drive_t *drive, u8 xferspeed)
  102. {
  103. ide_hwif_t *hwif = HWIF(drive);
  104. struct pci_dev *dev = hwif->pci_dev;
  105. u16 d_conf = 0;
  106. u8 speed = ide_rate_filter(aec62xx_ratemask(drive), xferspeed);
  107. u8 ultra = 0, ultra_conf = 0;
  108. u8 tmp0 = 0, tmp1 = 0, tmp2 = 0;
  109. unsigned long flags;
  110. local_irq_save(flags);
  111. /* 0x40|(2*drive->dn): Active, 0x41|(2*drive->dn): Recovery */
  112. pci_read_config_word(dev, 0x40|(2*drive->dn), &d_conf);
  113. tmp0 = pci_bus_clock_list(speed, BUSCLOCK(dev));
  114. d_conf = ((tmp0 & 0xf0) << 4) | (tmp0 & 0xf);
  115. pci_write_config_word(dev, 0x40|(2*drive->dn), d_conf);
  116. tmp1 = 0x00;
  117. tmp2 = 0x00;
  118. pci_read_config_byte(dev, 0x54, &ultra);
  119. tmp1 = ((0x00 << (2*drive->dn)) | (ultra & ~(3 << (2*drive->dn))));
  120. ultra_conf = pci_bus_clock_list_ultra(speed, BUSCLOCK(dev));
  121. tmp2 = ((ultra_conf << (2*drive->dn)) | (tmp1 & ~(3 << (2*drive->dn))));
  122. pci_write_config_byte(dev, 0x54, tmp2);
  123. local_irq_restore(flags);
  124. return(ide_config_drive_speed(drive, speed));
  125. }
  126. static int aec6260_tune_chipset (ide_drive_t *drive, u8 xferspeed)
  127. {
  128. ide_hwif_t *hwif = HWIF(drive);
  129. struct pci_dev *dev = hwif->pci_dev;
  130. u8 speed = ide_rate_filter(aec62xx_ratemask(drive), xferspeed);
  131. u8 unit = (drive->select.b.unit & 0x01);
  132. u8 tmp1 = 0, tmp2 = 0;
  133. u8 ultra = 0, drive_conf = 0, ultra_conf = 0;
  134. unsigned long flags;
  135. local_irq_save(flags);
  136. /* high 4-bits: Active, low 4-bits: Recovery */
  137. pci_read_config_byte(dev, 0x40|drive->dn, &drive_conf);
  138. drive_conf = pci_bus_clock_list(speed, BUSCLOCK(dev));
  139. pci_write_config_byte(dev, 0x40|drive->dn, drive_conf);
  140. pci_read_config_byte(dev, (0x44|hwif->channel), &ultra);
  141. tmp1 = ((0x00 << (4*unit)) | (ultra & ~(7 << (4*unit))));
  142. ultra_conf = pci_bus_clock_list_ultra(speed, BUSCLOCK(dev));
  143. tmp2 = ((ultra_conf << (4*unit)) | (tmp1 & ~(7 << (4*unit))));
  144. pci_write_config_byte(dev, (0x44|hwif->channel), tmp2);
  145. local_irq_restore(flags);
  146. return(ide_config_drive_speed(drive, speed));
  147. }
  148. static int aec62xx_tune_chipset (ide_drive_t *drive, u8 speed)
  149. {
  150. switch (HWIF(drive)->pci_dev->device) {
  151. case PCI_DEVICE_ID_ARTOP_ATP865:
  152. case PCI_DEVICE_ID_ARTOP_ATP865R:
  153. case PCI_DEVICE_ID_ARTOP_ATP860:
  154. case PCI_DEVICE_ID_ARTOP_ATP860R:
  155. return ((int) aec6260_tune_chipset(drive, speed));
  156. case PCI_DEVICE_ID_ARTOP_ATP850UF:
  157. return ((int) aec6210_tune_chipset(drive, speed));
  158. default:
  159. return -1;
  160. }
  161. }
  162. static int config_chipset_for_dma (ide_drive_t *drive)
  163. {
  164. u8 speed = ide_dma_speed(drive, aec62xx_ratemask(drive));
  165. if (!(speed))
  166. return 0;
  167. (void) aec62xx_tune_chipset(drive, speed);
  168. return ide_dma_enable(drive);
  169. }
  170. static void aec62xx_tune_drive (ide_drive_t *drive, u8 pio)
  171. {
  172. u8 speed = 0;
  173. u8 new_pio = XFER_PIO_0 + ide_get_best_pio_mode(drive, 255, 5, NULL);
  174. switch(pio) {
  175. case 5: speed = new_pio; break;
  176. case 4: speed = XFER_PIO_4; break;
  177. case 3: speed = XFER_PIO_3; break;
  178. case 2: speed = XFER_PIO_2; break;
  179. case 1: speed = XFER_PIO_1; break;
  180. default: speed = XFER_PIO_0; break;
  181. }
  182. (void) aec62xx_tune_chipset(drive, speed);
  183. }
  184. static int aec62xx_config_drive_xfer_rate (ide_drive_t *drive)
  185. {
  186. ide_hwif_t *hwif = HWIF(drive);
  187. struct hd_driveid *id = drive->id;
  188. if ((id->capability & 1) && drive->autodma) {
  189. if (ide_use_dma(drive)) {
  190. if (config_chipset_for_dma(drive))
  191. return hwif->ide_dma_on(drive);
  192. }
  193. goto fast_ata_pio;
  194. } else if ((id->capability & 8) || (id->field_valid & 2)) {
  195. fast_ata_pio:
  196. aec62xx_tune_drive(drive, 5);
  197. return hwif->ide_dma_off_quietly(drive);
  198. }
  199. /* IORDY not supported */
  200. return 0;
  201. }
  202. static int aec62xx_irq_timeout (ide_drive_t *drive)
  203. {
  204. ide_hwif_t *hwif = HWIF(drive);
  205. struct pci_dev *dev = hwif->pci_dev;
  206. switch(dev->device) {
  207. case PCI_DEVICE_ID_ARTOP_ATP860:
  208. case PCI_DEVICE_ID_ARTOP_ATP860R:
  209. case PCI_DEVICE_ID_ARTOP_ATP865:
  210. case PCI_DEVICE_ID_ARTOP_ATP865R:
  211. printk(" AEC62XX time out ");
  212. default:
  213. break;
  214. }
  215. return 0;
  216. }
  217. static unsigned int __devinit init_chipset_aec62xx(struct pci_dev *dev, const char *name)
  218. {
  219. int bus_speed = system_bus_clock();
  220. if (dev->resource[PCI_ROM_RESOURCE].start) {
  221. pci_write_config_dword(dev, PCI_ROM_ADDRESS, dev->resource[PCI_ROM_RESOURCE].start | PCI_ROM_ADDRESS_ENABLE);
  222. printk(KERN_INFO "%s: ROM enabled at 0x%08lx\n", name, dev->resource[PCI_ROM_RESOURCE].start);
  223. }
  224. if (bus_speed <= 33)
  225. pci_set_drvdata(dev, (void *) aec6xxx_33_base);
  226. else
  227. pci_set_drvdata(dev, (void *) aec6xxx_34_base);
  228. return dev->irq;
  229. }
  230. static void __devinit init_hwif_aec62xx(ide_hwif_t *hwif)
  231. {
  232. hwif->autodma = 0;
  233. hwif->tuneproc = &aec62xx_tune_drive;
  234. hwif->speedproc = &aec62xx_tune_chipset;
  235. if (hwif->pci_dev->device == PCI_DEVICE_ID_ARTOP_ATP850UF) {
  236. hwif->serialized = hwif->channel;
  237. hwif->no_dsc = 1;
  238. }
  239. if (hwif->mate)
  240. hwif->mate->serialized = hwif->serialized;
  241. if (!hwif->dma_base) {
  242. hwif->drives[0].autotune = 1;
  243. hwif->drives[1].autotune = 1;
  244. return;
  245. }
  246. hwif->ultra_mask = 0x7f;
  247. hwif->mwdma_mask = 0x07;
  248. hwif->swdma_mask = 0x07;
  249. hwif->ide_dma_check = &aec62xx_config_drive_xfer_rate;
  250. hwif->ide_dma_lostirq = &aec62xx_irq_timeout;
  251. hwif->ide_dma_timeout = &aec62xx_irq_timeout;
  252. if (!noautodma)
  253. hwif->autodma = 1;
  254. hwif->drives[0].autodma = hwif->autodma;
  255. hwif->drives[1].autodma = hwif->autodma;
  256. }
  257. static void __devinit init_dma_aec62xx(ide_hwif_t *hwif, unsigned long dmabase)
  258. {
  259. struct pci_dev *dev = hwif->pci_dev;
  260. if (dev->device == PCI_DEVICE_ID_ARTOP_ATP850UF) {
  261. u8 reg54h = 0;
  262. unsigned long flags;
  263. spin_lock_irqsave(&ide_lock, flags);
  264. pci_read_config_byte(dev, 0x54, &reg54h);
  265. pci_write_config_byte(dev, 0x54, reg54h & ~(hwif->channel ? 0xF0 : 0x0F));
  266. spin_unlock_irqrestore(&ide_lock, flags);
  267. } else {
  268. u8 ata66 = 0;
  269. pci_read_config_byte(hwif->pci_dev, 0x49, &ata66);
  270. if (!(hwif->udma_four))
  271. hwif->udma_four = (ata66&(hwif->channel?0x02:0x01))?0:1;
  272. }
  273. ide_setup_dma(hwif, dmabase, 8);
  274. }
  275. static int __devinit init_setup_aec62xx(struct pci_dev *dev, ide_pci_device_t *d)
  276. {
  277. return ide_setup_pci_device(dev, d);
  278. }
  279. static int __devinit init_setup_aec6x80(struct pci_dev *dev, ide_pci_device_t *d)
  280. {
  281. unsigned long bar4reg = pci_resource_start(dev, 4);
  282. if (inb(bar4reg+2) & 0x10) {
  283. strcpy(d->name, "AEC6880");
  284. if (dev->device == PCI_DEVICE_ID_ARTOP_ATP865R)
  285. strcpy(d->name, "AEC6880R");
  286. } else {
  287. strcpy(d->name, "AEC6280");
  288. if (dev->device == PCI_DEVICE_ID_ARTOP_ATP865R)
  289. strcpy(d->name, "AEC6280R");
  290. }
  291. return ide_setup_pci_device(dev, d);
  292. }
  293. static ide_pci_device_t aec62xx_chipsets[] __devinitdata = {
  294. { /* 0 */
  295. .name = "AEC6210",
  296. .init_setup = init_setup_aec62xx,
  297. .init_chipset = init_chipset_aec62xx,
  298. .init_hwif = init_hwif_aec62xx,
  299. .init_dma = init_dma_aec62xx,
  300. .channels = 2,
  301. .autodma = AUTODMA,
  302. .enablebits = {{0x4a,0x02,0x02}, {0x4a,0x04,0x04}},
  303. .bootable = OFF_BOARD,
  304. },{ /* 1 */
  305. .name = "AEC6260",
  306. .init_setup = init_setup_aec62xx,
  307. .init_chipset = init_chipset_aec62xx,
  308. .init_hwif = init_hwif_aec62xx,
  309. .init_dma = init_dma_aec62xx,
  310. .channels = 2,
  311. .autodma = NOAUTODMA,
  312. .bootable = OFF_BOARD,
  313. },{ /* 2 */
  314. .name = "AEC6260R",
  315. .init_setup = init_setup_aec62xx,
  316. .init_chipset = init_chipset_aec62xx,
  317. .init_hwif = init_hwif_aec62xx,
  318. .init_dma = init_dma_aec62xx,
  319. .channels = 2,
  320. .autodma = AUTODMA,
  321. .enablebits = {{0x4a,0x02,0x02}, {0x4a,0x04,0x04}},
  322. .bootable = NEVER_BOARD,
  323. },{ /* 3 */
  324. .name = "AEC6X80",
  325. .init_setup = init_setup_aec6x80,
  326. .init_chipset = init_chipset_aec62xx,
  327. .init_hwif = init_hwif_aec62xx,
  328. .init_dma = init_dma_aec62xx,
  329. .channels = 2,
  330. .autodma = AUTODMA,
  331. .bootable = OFF_BOARD,
  332. },{ /* 4 */
  333. .name = "AEC6X80R",
  334. .init_setup = init_setup_aec6x80,
  335. .init_chipset = init_chipset_aec62xx,
  336. .init_hwif = init_hwif_aec62xx,
  337. .init_dma = init_dma_aec62xx,
  338. .channels = 2,
  339. .autodma = AUTODMA,
  340. .enablebits = {{0x4a,0x02,0x02}, {0x4a,0x04,0x04}},
  341. .bootable = OFF_BOARD,
  342. }
  343. };
  344. /**
  345. * aec62xx_init_one - called when a AEC is found
  346. * @dev: the aec62xx device
  347. * @id: the matching pci id
  348. *
  349. * Called when the PCI registration layer (or the IDE initialization)
  350. * finds a device matching our IDE device tables.
  351. */
  352. static int __devinit aec62xx_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  353. {
  354. ide_pci_device_t *d = &aec62xx_chipsets[id->driver_data];
  355. return d->init_setup(dev, d);
  356. }
  357. static struct pci_device_id aec62xx_pci_tbl[] = {
  358. { PCI_VENDOR_ID_ARTOP, PCI_DEVICE_ID_ARTOP_ATP850UF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  359. { PCI_VENDOR_ID_ARTOP, PCI_DEVICE_ID_ARTOP_ATP860, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1 },
  360. { PCI_VENDOR_ID_ARTOP, PCI_DEVICE_ID_ARTOP_ATP860R, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2 },
  361. { PCI_VENDOR_ID_ARTOP, PCI_DEVICE_ID_ARTOP_ATP865, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3 },
  362. { PCI_VENDOR_ID_ARTOP, PCI_DEVICE_ID_ARTOP_ATP865R, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4 },
  363. { 0, },
  364. };
  365. MODULE_DEVICE_TABLE(pci, aec62xx_pci_tbl);
  366. static struct pci_driver driver = {
  367. .name = "AEC62xx_IDE",
  368. .id_table = aec62xx_pci_tbl,
  369. .probe = aec62xx_init_one,
  370. };
  371. static int aec62xx_ide_init(void)
  372. {
  373. return ide_pci_register_driver(&driver);
  374. }
  375. module_init(aec62xx_ide_init);
  376. MODULE_AUTHOR("Andre Hedrick");
  377. MODULE_DESCRIPTION("PCI driver module for ARTOP AEC62xx IDE");
  378. MODULE_LICENSE("GPL");