intel-agp.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. /*
  5. * Intel(R) 855GM/852GM and 865G support added by David Dawes
  6. * <dawes@tungstengraphics.com>.
  7. *
  8. * Intel(R) 915G/915GM support added by Alan Hourihane
  9. * <alanh@tungstengraphics.com>.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/pci.h>
  13. #include <linux/init.h>
  14. #include <linux/pagemap.h>
  15. #include <linux/agp_backend.h>
  16. #include "agp.h"
  17. /* Intel 815 register */
  18. #define INTEL_815_APCONT 0x51
  19. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  20. /* Intel i820 registers */
  21. #define INTEL_I820_RDCR 0x51
  22. #define INTEL_I820_ERRSTS 0xc8
  23. /* Intel i840 registers */
  24. #define INTEL_I840_MCHCFG 0x50
  25. #define INTEL_I840_ERRSTS 0xc8
  26. /* Intel i850 registers */
  27. #define INTEL_I850_MCHCFG 0x50
  28. #define INTEL_I850_ERRSTS 0xc8
  29. /* intel 915G registers */
  30. #define I915_GMADDR 0x18
  31. #define I915_MMADDR 0x10
  32. #define I915_PTEADDR 0x1C
  33. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  34. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  35. /* Intel 7505 registers */
  36. #define INTEL_I7505_APSIZE 0x74
  37. #define INTEL_I7505_NCAPID 0x60
  38. #define INTEL_I7505_NISTAT 0x6c
  39. #define INTEL_I7505_ATTBASE 0x78
  40. #define INTEL_I7505_ERRSTS 0x42
  41. #define INTEL_I7505_AGPCTRL 0x70
  42. #define INTEL_I7505_MCHCFG 0x50
  43. static struct aper_size_info_fixed intel_i810_sizes[] =
  44. {
  45. {64, 16384, 4},
  46. /* The 32M mode still requires a 64k gatt */
  47. {32, 8192, 4}
  48. };
  49. #define AGP_DCACHE_MEMORY 1
  50. #define AGP_PHYS_MEMORY 2
  51. static struct gatt_mask intel_i810_masks[] =
  52. {
  53. {.mask = I810_PTE_VALID, .type = 0},
  54. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  55. {.mask = I810_PTE_VALID, .type = 0}
  56. };
  57. static struct _intel_i810_private {
  58. struct pci_dev *i810_dev; /* device one */
  59. volatile u8 __iomem *registers;
  60. int num_dcache_entries;
  61. } intel_i810_private;
  62. static int intel_i810_fetch_size(void)
  63. {
  64. u32 smram_miscc;
  65. struct aper_size_info_fixed *values;
  66. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  67. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  68. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  69. printk(KERN_WARNING PFX "i810 is disabled\n");
  70. return 0;
  71. }
  72. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  73. agp_bridge->previous_size =
  74. agp_bridge->current_size = (void *) (values + 1);
  75. agp_bridge->aperture_size_idx = 1;
  76. return values[1].size;
  77. } else {
  78. agp_bridge->previous_size =
  79. agp_bridge->current_size = (void *) (values);
  80. agp_bridge->aperture_size_idx = 0;
  81. return values[0].size;
  82. }
  83. return 0;
  84. }
  85. static int intel_i810_configure(void)
  86. {
  87. struct aper_size_info_fixed *current_size;
  88. u32 temp;
  89. int i;
  90. current_size = A_SIZE_FIX(agp_bridge->current_size);
  91. pci_read_config_dword(intel_i810_private.i810_dev, I810_MMADDR, &temp);
  92. temp &= 0xfff80000;
  93. intel_i810_private.registers = ioremap(temp, 128 * 4096);
  94. if (!intel_i810_private.registers) {
  95. printk(KERN_ERR PFX "Unable to remap memory.\n");
  96. return -ENOMEM;
  97. }
  98. if ((readl(intel_i810_private.registers+I810_DRAM_CTL)
  99. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  100. /* This will need to be dynamically assigned */
  101. printk(KERN_INFO PFX "detected 4MB dedicated video ram.\n");
  102. intel_i810_private.num_dcache_entries = 1024;
  103. }
  104. pci_read_config_dword(intel_i810_private.i810_dev, I810_GMADDR, &temp);
  105. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  106. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_i810_private.registers+I810_PGETBL_CTL);
  107. readl(intel_i810_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  108. if (agp_bridge->driver->needs_scratch_page) {
  109. for (i = 0; i < current_size->num_entries; i++) {
  110. writel(agp_bridge->scratch_page, intel_i810_private.registers+I810_PTE_BASE+(i*4));
  111. readl(intel_i810_private.registers+I810_PTE_BASE+(i*4)); /* PCI posting. */
  112. }
  113. }
  114. global_cache_flush();
  115. return 0;
  116. }
  117. static void intel_i810_cleanup(void)
  118. {
  119. writel(0, intel_i810_private.registers+I810_PGETBL_CTL);
  120. readl(intel_i810_private.registers); /* PCI Posting. */
  121. iounmap(intel_i810_private.registers);
  122. }
  123. static void intel_i810_tlbflush(struct agp_memory *mem)
  124. {
  125. return;
  126. }
  127. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  128. {
  129. return;
  130. }
  131. /* Exists to support ARGB cursors */
  132. static void *i8xx_alloc_pages(void)
  133. {
  134. struct page * page;
  135. page = alloc_pages(GFP_KERNEL, 2);
  136. if (page == NULL)
  137. return NULL;
  138. if (change_page_attr(page, 4, PAGE_KERNEL_NOCACHE) < 0) {
  139. global_flush_tlb();
  140. __free_page(page);
  141. return NULL;
  142. }
  143. global_flush_tlb();
  144. get_page(page);
  145. SetPageLocked(page);
  146. atomic_inc(&agp_bridge->current_memory_agp);
  147. return page_address(page);
  148. }
  149. static void i8xx_destroy_pages(void *addr)
  150. {
  151. struct page *page;
  152. if (addr == NULL)
  153. return;
  154. page = virt_to_page(addr);
  155. change_page_attr(page, 4, PAGE_KERNEL);
  156. global_flush_tlb();
  157. put_page(page);
  158. unlock_page(page);
  159. free_pages((unsigned long)addr, 2);
  160. atomic_dec(&agp_bridge->current_memory_agp);
  161. }
  162. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  163. int type)
  164. {
  165. int i, j, num_entries;
  166. void *temp;
  167. temp = agp_bridge->current_size;
  168. num_entries = A_SIZE_FIX(temp)->num_entries;
  169. if ((pg_start + mem->page_count) > num_entries) {
  170. return -EINVAL;
  171. }
  172. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  173. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j)))
  174. return -EBUSY;
  175. }
  176. if (type != 0 || mem->type != 0) {
  177. if ((type == AGP_DCACHE_MEMORY) && (mem->type == AGP_DCACHE_MEMORY)) {
  178. /* special insert */
  179. global_cache_flush();
  180. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  181. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID, intel_i810_private.registers+I810_PTE_BASE+(i*4));
  182. readl(intel_i810_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  183. }
  184. global_cache_flush();
  185. agp_bridge->driver->tlb_flush(mem);
  186. return 0;
  187. }
  188. if((type == AGP_PHYS_MEMORY) && (mem->type == AGP_PHYS_MEMORY))
  189. goto insert;
  190. return -EINVAL;
  191. }
  192. insert:
  193. global_cache_flush();
  194. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  195. writel(agp_bridge->driver->mask_memory(agp_bridge,
  196. mem->memory[i], mem->type),
  197. intel_i810_private.registers+I810_PTE_BASE+(j*4));
  198. readl(intel_i810_private.registers+I810_PTE_BASE+(j*4)); /* PCI Posting. */
  199. }
  200. global_cache_flush();
  201. agp_bridge->driver->tlb_flush(mem);
  202. return 0;
  203. }
  204. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  205. int type)
  206. {
  207. int i;
  208. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  209. writel(agp_bridge->scratch_page, intel_i810_private.registers+I810_PTE_BASE+(i*4));
  210. readl(intel_i810_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  211. }
  212. global_cache_flush();
  213. agp_bridge->driver->tlb_flush(mem);
  214. return 0;
  215. }
  216. /*
  217. * The i810/i830 requires a physical address to program its mouse
  218. * pointer into hardware.
  219. * However the Xserver still writes to it through the agp aperture.
  220. */
  221. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  222. {
  223. struct agp_memory *new;
  224. void *addr;
  225. if (pg_count != 1 && pg_count != 4)
  226. return NULL;
  227. switch (pg_count) {
  228. case 1: addr = agp_bridge->driver->agp_alloc_page(agp_bridge);
  229. global_flush_tlb();
  230. break;
  231. case 4:
  232. /* kludge to get 4 physical pages for ARGB cursor */
  233. addr = i8xx_alloc_pages();
  234. break;
  235. default:
  236. return NULL;
  237. }
  238. if (addr == NULL)
  239. return NULL;
  240. new = agp_create_memory(pg_count);
  241. if (new == NULL)
  242. return NULL;
  243. new->memory[0] = virt_to_gart(addr);
  244. if (pg_count == 4) {
  245. /* kludge to get 4 physical pages for ARGB cursor */
  246. new->memory[1] = new->memory[0] + PAGE_SIZE;
  247. new->memory[2] = new->memory[1] + PAGE_SIZE;
  248. new->memory[3] = new->memory[2] + PAGE_SIZE;
  249. }
  250. new->page_count = pg_count;
  251. new->num_scratch_pages = pg_count;
  252. new->type = AGP_PHYS_MEMORY;
  253. new->physical = new->memory[0];
  254. return new;
  255. }
  256. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  257. {
  258. struct agp_memory *new;
  259. if (type == AGP_DCACHE_MEMORY) {
  260. if (pg_count != intel_i810_private.num_dcache_entries)
  261. return NULL;
  262. new = agp_create_memory(1);
  263. if (new == NULL)
  264. return NULL;
  265. new->type = AGP_DCACHE_MEMORY;
  266. new->page_count = pg_count;
  267. new->num_scratch_pages = 0;
  268. vfree(new->memory);
  269. return new;
  270. }
  271. if (type == AGP_PHYS_MEMORY)
  272. return alloc_agpphysmem_i8xx(pg_count, type);
  273. return NULL;
  274. }
  275. static void intel_i810_free_by_type(struct agp_memory *curr)
  276. {
  277. agp_free_key(curr->key);
  278. if(curr->type == AGP_PHYS_MEMORY) {
  279. if (curr->page_count == 4)
  280. i8xx_destroy_pages(gart_to_virt(curr->memory[0]));
  281. else {
  282. agp_bridge->driver->agp_destroy_page(
  283. gart_to_virt(curr->memory[0]));
  284. global_flush_tlb();
  285. }
  286. vfree(curr->memory);
  287. }
  288. kfree(curr);
  289. }
  290. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  291. unsigned long addr, int type)
  292. {
  293. /* Type checking must be done elsewhere */
  294. return addr | bridge->driver->masks[type].mask;
  295. }
  296. static struct aper_size_info_fixed intel_i830_sizes[] =
  297. {
  298. {128, 32768, 5},
  299. /* The 64M mode still requires a 128k gatt */
  300. {64, 16384, 5},
  301. {256, 65536, 6},
  302. };
  303. static struct _intel_i830_private {
  304. struct pci_dev *i830_dev; /* device one */
  305. volatile u8 __iomem *registers;
  306. volatile u32 __iomem *gtt; /* I915G */
  307. int gtt_entries;
  308. } intel_i830_private;
  309. static void intel_i830_init_gtt_entries(void)
  310. {
  311. u16 gmch_ctrl;
  312. int gtt_entries;
  313. u8 rdct;
  314. int local = 0;
  315. static const int ddt[4] = { 0, 16, 32, 64 };
  316. int size;
  317. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  318. /* We obtain the size of the GTT, which is also stored (for some
  319. * reason) at the top of stolen memory. Then we add 4KB to that
  320. * for the video BIOS popup, which is also stored in there. */
  321. size = agp_bridge->driver->fetch_size() + 4;
  322. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  323. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  324. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  325. case I830_GMCH_GMS_STOLEN_512:
  326. gtt_entries = KB(512) - KB(size);
  327. break;
  328. case I830_GMCH_GMS_STOLEN_1024:
  329. gtt_entries = MB(1) - KB(size);
  330. break;
  331. case I830_GMCH_GMS_STOLEN_8192:
  332. gtt_entries = MB(8) - KB(size);
  333. break;
  334. case I830_GMCH_GMS_LOCAL:
  335. rdct = readb(intel_i830_private.registers+I830_RDRAM_CHANNEL_TYPE);
  336. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  337. MB(ddt[I830_RDRAM_DDT(rdct)]);
  338. local = 1;
  339. break;
  340. default:
  341. gtt_entries = 0;
  342. break;
  343. }
  344. } else {
  345. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  346. case I855_GMCH_GMS_STOLEN_1M:
  347. gtt_entries = MB(1) - KB(size);
  348. break;
  349. case I855_GMCH_GMS_STOLEN_4M:
  350. gtt_entries = MB(4) - KB(size);
  351. break;
  352. case I855_GMCH_GMS_STOLEN_8M:
  353. gtt_entries = MB(8) - KB(size);
  354. break;
  355. case I855_GMCH_GMS_STOLEN_16M:
  356. gtt_entries = MB(16) - KB(size);
  357. break;
  358. case I855_GMCH_GMS_STOLEN_32M:
  359. gtt_entries = MB(32) - KB(size);
  360. break;
  361. case I915_GMCH_GMS_STOLEN_48M:
  362. /* Check it's really I915G */
  363. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  364. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  365. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB)
  366. gtt_entries = MB(48) - KB(size);
  367. else
  368. gtt_entries = 0;
  369. break;
  370. case I915_GMCH_GMS_STOLEN_64M:
  371. /* Check it's really I915G */
  372. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  373. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  374. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB)
  375. gtt_entries = MB(64) - KB(size);
  376. else
  377. gtt_entries = 0;
  378. default:
  379. gtt_entries = 0;
  380. break;
  381. }
  382. }
  383. if (gtt_entries > 0)
  384. printk(KERN_INFO PFX "Detected %dK %s memory.\n",
  385. gtt_entries / KB(1), local ? "local" : "stolen");
  386. else
  387. printk(KERN_INFO PFX
  388. "No pre-allocated video memory detected.\n");
  389. gtt_entries /= KB(4);
  390. intel_i830_private.gtt_entries = gtt_entries;
  391. }
  392. /* The intel i830 automatically initializes the agp aperture during POST.
  393. * Use the memory already set aside for in the GTT.
  394. */
  395. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  396. {
  397. int page_order;
  398. struct aper_size_info_fixed *size;
  399. int num_entries;
  400. u32 temp;
  401. size = agp_bridge->current_size;
  402. page_order = size->page_order;
  403. num_entries = size->num_entries;
  404. agp_bridge->gatt_table_real = NULL;
  405. pci_read_config_dword(intel_i830_private.i830_dev,I810_MMADDR,&temp);
  406. temp &= 0xfff80000;
  407. intel_i830_private.registers = ioremap(temp,128 * 4096);
  408. if (!intel_i830_private.registers)
  409. return -ENOMEM;
  410. temp = readl(intel_i830_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  411. global_cache_flush(); /* FIXME: ?? */
  412. /* we have to call this as early as possible after the MMIO base address is known */
  413. intel_i830_init_gtt_entries();
  414. agp_bridge->gatt_table = NULL;
  415. agp_bridge->gatt_bus_addr = temp;
  416. return 0;
  417. }
  418. /* Return the gatt table to a sane state. Use the top of stolen
  419. * memory for the GTT.
  420. */
  421. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  422. {
  423. return 0;
  424. }
  425. static int intel_i830_fetch_size(void)
  426. {
  427. u16 gmch_ctrl;
  428. struct aper_size_info_fixed *values;
  429. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  430. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  431. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  432. /* 855GM/852GM/865G has 128MB aperture size */
  433. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  434. agp_bridge->aperture_size_idx = 0;
  435. return values[0].size;
  436. }
  437. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  438. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  439. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  440. agp_bridge->aperture_size_idx = 0;
  441. return values[0].size;
  442. } else {
  443. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  444. agp_bridge->aperture_size_idx = 1;
  445. return values[1].size;
  446. }
  447. return 0;
  448. }
  449. static int intel_i830_configure(void)
  450. {
  451. struct aper_size_info_fixed *current_size;
  452. u32 temp;
  453. u16 gmch_ctrl;
  454. int i;
  455. current_size = A_SIZE_FIX(agp_bridge->current_size);
  456. pci_read_config_dword(intel_i830_private.i830_dev,I810_GMADDR,&temp);
  457. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  458. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  459. gmch_ctrl |= I830_GMCH_ENABLED;
  460. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  461. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_i830_private.registers+I810_PGETBL_CTL);
  462. readl(intel_i830_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  463. if (agp_bridge->driver->needs_scratch_page) {
  464. for (i = intel_i830_private.gtt_entries; i < current_size->num_entries; i++) {
  465. writel(agp_bridge->scratch_page, intel_i830_private.registers+I810_PTE_BASE+(i*4));
  466. readl(intel_i830_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  467. }
  468. }
  469. global_cache_flush();
  470. return 0;
  471. }
  472. static void intel_i830_cleanup(void)
  473. {
  474. iounmap(intel_i830_private.registers);
  475. }
  476. static int intel_i830_insert_entries(struct agp_memory *mem,off_t pg_start, int type)
  477. {
  478. int i,j,num_entries;
  479. void *temp;
  480. temp = agp_bridge->current_size;
  481. num_entries = A_SIZE_FIX(temp)->num_entries;
  482. if (pg_start < intel_i830_private.gtt_entries) {
  483. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_i830_private.gtt_entries == 0x%.8x\n",
  484. pg_start,intel_i830_private.gtt_entries);
  485. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  486. return -EINVAL;
  487. }
  488. if ((pg_start + mem->page_count) > num_entries)
  489. return -EINVAL;
  490. /* The i830 can't check the GTT for entries since its read only,
  491. * depend on the caller to make the correct offset decisions.
  492. */
  493. if ((type != 0 && type != AGP_PHYS_MEMORY) ||
  494. (mem->type != 0 && mem->type != AGP_PHYS_MEMORY))
  495. return -EINVAL;
  496. global_cache_flush(); /* FIXME: Necessary ?*/
  497. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  498. writel(agp_bridge->driver->mask_memory(agp_bridge,
  499. mem->memory[i], mem->type),
  500. intel_i830_private.registers+I810_PTE_BASE+(j*4));
  501. readl(intel_i830_private.registers+I810_PTE_BASE+(j*4)); /* PCI Posting. */
  502. }
  503. global_cache_flush();
  504. agp_bridge->driver->tlb_flush(mem);
  505. return 0;
  506. }
  507. static int intel_i830_remove_entries(struct agp_memory *mem,off_t pg_start,
  508. int type)
  509. {
  510. int i;
  511. global_cache_flush();
  512. if (pg_start < intel_i830_private.gtt_entries) {
  513. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  514. return -EINVAL;
  515. }
  516. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  517. writel(agp_bridge->scratch_page, intel_i830_private.registers+I810_PTE_BASE+(i*4));
  518. readl(intel_i830_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  519. }
  520. global_cache_flush();
  521. agp_bridge->driver->tlb_flush(mem);
  522. return 0;
  523. }
  524. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count,int type)
  525. {
  526. if (type == AGP_PHYS_MEMORY)
  527. return alloc_agpphysmem_i8xx(pg_count, type);
  528. /* always return NULL for other allocation types for now */
  529. return NULL;
  530. }
  531. static int intel_i915_configure(void)
  532. {
  533. struct aper_size_info_fixed *current_size;
  534. u32 temp;
  535. u16 gmch_ctrl;
  536. int i;
  537. current_size = A_SIZE_FIX(agp_bridge->current_size);
  538. pci_read_config_dword(intel_i830_private.i830_dev, I915_GMADDR, &temp);
  539. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  540. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  541. gmch_ctrl |= I830_GMCH_ENABLED;
  542. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  543. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_i830_private.registers+I810_PGETBL_CTL);
  544. readl(intel_i830_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  545. if (agp_bridge->driver->needs_scratch_page) {
  546. for (i = intel_i830_private.gtt_entries; i < current_size->num_entries; i++) {
  547. writel(agp_bridge->scratch_page, intel_i830_private.gtt+i);
  548. readl(intel_i830_private.gtt+i); /* PCI Posting. */
  549. }
  550. }
  551. global_cache_flush();
  552. return 0;
  553. }
  554. static void intel_i915_cleanup(void)
  555. {
  556. iounmap(intel_i830_private.gtt);
  557. iounmap(intel_i830_private.registers);
  558. }
  559. static int intel_i915_insert_entries(struct agp_memory *mem,off_t pg_start,
  560. int type)
  561. {
  562. int i,j,num_entries;
  563. void *temp;
  564. temp = agp_bridge->current_size;
  565. num_entries = A_SIZE_FIX(temp)->num_entries;
  566. if (pg_start < intel_i830_private.gtt_entries) {
  567. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_i830_private.gtt_entries == 0x%.8x\n",
  568. pg_start,intel_i830_private.gtt_entries);
  569. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  570. return -EINVAL;
  571. }
  572. if ((pg_start + mem->page_count) > num_entries)
  573. return -EINVAL;
  574. /* The i830 can't check the GTT for entries since its read only,
  575. * depend on the caller to make the correct offset decisions.
  576. */
  577. if ((type != 0 && type != AGP_PHYS_MEMORY) ||
  578. (mem->type != 0 && mem->type != AGP_PHYS_MEMORY))
  579. return -EINVAL;
  580. global_cache_flush();
  581. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  582. writel(agp_bridge->driver->mask_memory(agp_bridge,
  583. mem->memory[i], mem->type), intel_i830_private.gtt+j);
  584. readl(intel_i830_private.gtt+j); /* PCI Posting. */
  585. }
  586. global_cache_flush();
  587. agp_bridge->driver->tlb_flush(mem);
  588. return 0;
  589. }
  590. static int intel_i915_remove_entries(struct agp_memory *mem,off_t pg_start,
  591. int type)
  592. {
  593. int i;
  594. global_cache_flush();
  595. if (pg_start < intel_i830_private.gtt_entries) {
  596. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  597. return -EINVAL;
  598. }
  599. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  600. writel(agp_bridge->scratch_page, intel_i830_private.gtt+i);
  601. readl(intel_i830_private.gtt+i);
  602. }
  603. global_cache_flush();
  604. agp_bridge->driver->tlb_flush(mem);
  605. return 0;
  606. }
  607. static int intel_i915_fetch_size(void)
  608. {
  609. struct aper_size_info_fixed *values;
  610. u32 temp, offset = 0;
  611. #define I915_256MB_ADDRESS_MASK (1<<27)
  612. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  613. pci_read_config_dword(intel_i830_private.i830_dev, I915_GMADDR, &temp);
  614. if (temp & I915_256MB_ADDRESS_MASK)
  615. offset = 0; /* 128MB aperture */
  616. else
  617. offset = 2; /* 256MB aperture */
  618. agp_bridge->previous_size = agp_bridge->current_size = (void *)(values + offset);
  619. return values[offset].size;
  620. }
  621. /* The intel i915 automatically initializes the agp aperture during POST.
  622. * Use the memory already set aside for in the GTT.
  623. */
  624. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  625. {
  626. int page_order;
  627. struct aper_size_info_fixed *size;
  628. int num_entries;
  629. u32 temp, temp2;
  630. size = agp_bridge->current_size;
  631. page_order = size->page_order;
  632. num_entries = size->num_entries;
  633. agp_bridge->gatt_table_real = NULL;
  634. pci_read_config_dword(intel_i830_private.i830_dev, I915_MMADDR, &temp);
  635. pci_read_config_dword(intel_i830_private.i830_dev, I915_PTEADDR,&temp2);
  636. intel_i830_private.gtt = ioremap(temp2, 256 * 1024);
  637. if (!intel_i830_private.gtt)
  638. return -ENOMEM;
  639. temp &= 0xfff80000;
  640. intel_i830_private.registers = ioremap(temp,128 * 4096);
  641. if (!intel_i830_private.registers)
  642. return -ENOMEM;
  643. temp = readl(intel_i830_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  644. global_cache_flush(); /* FIXME: ? */
  645. /* we have to call this as early as possible after the MMIO base address is known */
  646. intel_i830_init_gtt_entries();
  647. agp_bridge->gatt_table = NULL;
  648. agp_bridge->gatt_bus_addr = temp;
  649. return 0;
  650. }
  651. static int intel_fetch_size(void)
  652. {
  653. int i;
  654. u16 temp;
  655. struct aper_size_info_16 *values;
  656. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  657. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  658. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  659. if (temp == values[i].size_value) {
  660. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  661. agp_bridge->aperture_size_idx = i;
  662. return values[i].size;
  663. }
  664. }
  665. return 0;
  666. }
  667. static int __intel_8xx_fetch_size(u8 temp)
  668. {
  669. int i;
  670. struct aper_size_info_8 *values;
  671. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  672. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  673. if (temp == values[i].size_value) {
  674. agp_bridge->previous_size =
  675. agp_bridge->current_size = (void *) (values + i);
  676. agp_bridge->aperture_size_idx = i;
  677. return values[i].size;
  678. }
  679. }
  680. return 0;
  681. }
  682. static int intel_8xx_fetch_size(void)
  683. {
  684. u8 temp;
  685. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  686. return __intel_8xx_fetch_size(temp);
  687. }
  688. static int intel_815_fetch_size(void)
  689. {
  690. u8 temp;
  691. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  692. * one non-reserved bit, so mask the others out ... */
  693. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  694. temp &= (1 << 3);
  695. return __intel_8xx_fetch_size(temp);
  696. }
  697. static void intel_tlbflush(struct agp_memory *mem)
  698. {
  699. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  700. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  701. }
  702. static void intel_8xx_tlbflush(struct agp_memory *mem)
  703. {
  704. u32 temp;
  705. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  706. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  707. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  708. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  709. }
  710. static void intel_cleanup(void)
  711. {
  712. u16 temp;
  713. struct aper_size_info_16 *previous_size;
  714. previous_size = A_SIZE_16(agp_bridge->previous_size);
  715. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  716. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  717. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  718. }
  719. static void intel_8xx_cleanup(void)
  720. {
  721. u16 temp;
  722. struct aper_size_info_8 *previous_size;
  723. previous_size = A_SIZE_8(agp_bridge->previous_size);
  724. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  725. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  726. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  727. }
  728. static int intel_configure(void)
  729. {
  730. u32 temp;
  731. u16 temp2;
  732. struct aper_size_info_16 *current_size;
  733. current_size = A_SIZE_16(agp_bridge->current_size);
  734. /* aperture size */
  735. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  736. /* address to map to */
  737. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  738. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  739. /* attbase - aperture base */
  740. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  741. /* agpctrl */
  742. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  743. /* paccfg/nbxcfg */
  744. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  745. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  746. (temp2 & ~(1 << 10)) | (1 << 9));
  747. /* clear any possible error conditions */
  748. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  749. return 0;
  750. }
  751. static int intel_815_configure(void)
  752. {
  753. u32 temp, addr;
  754. u8 temp2;
  755. struct aper_size_info_8 *current_size;
  756. /* attbase - aperture base */
  757. /* the Intel 815 chipset spec. says that bits 29-31 in the
  758. * ATTBASE register are reserved -> try not to write them */
  759. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  760. printk (KERN_EMERG PFX "gatt bus addr too high");
  761. return -EINVAL;
  762. }
  763. current_size = A_SIZE_8(agp_bridge->current_size);
  764. /* aperture size */
  765. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  766. current_size->size_value);
  767. /* address to map to */
  768. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  769. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  770. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  771. addr &= INTEL_815_ATTBASE_MASK;
  772. addr |= agp_bridge->gatt_bus_addr;
  773. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  774. /* agpctrl */
  775. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  776. /* apcont */
  777. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  778. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  779. /* clear any possible error conditions */
  780. /* Oddness : this chipset seems to have no ERRSTS register ! */
  781. return 0;
  782. }
  783. static void intel_820_tlbflush(struct agp_memory *mem)
  784. {
  785. return;
  786. }
  787. static void intel_820_cleanup(void)
  788. {
  789. u8 temp;
  790. struct aper_size_info_8 *previous_size;
  791. previous_size = A_SIZE_8(agp_bridge->previous_size);
  792. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  793. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  794. temp & ~(1 << 1));
  795. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  796. previous_size->size_value);
  797. }
  798. static int intel_820_configure(void)
  799. {
  800. u32 temp;
  801. u8 temp2;
  802. struct aper_size_info_8 *current_size;
  803. current_size = A_SIZE_8(agp_bridge->current_size);
  804. /* aperture size */
  805. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  806. /* address to map to */
  807. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  808. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  809. /* attbase - aperture base */
  810. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  811. /* agpctrl */
  812. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  813. /* global enable aperture access */
  814. /* This flag is not accessed through MCHCFG register as in */
  815. /* i850 chipset. */
  816. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  817. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  818. /* clear any possible AGP-related error conditions */
  819. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  820. return 0;
  821. }
  822. static int intel_840_configure(void)
  823. {
  824. u32 temp;
  825. u16 temp2;
  826. struct aper_size_info_8 *current_size;
  827. current_size = A_SIZE_8(agp_bridge->current_size);
  828. /* aperture size */
  829. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  830. /* address to map to */
  831. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  832. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  833. /* attbase - aperture base */
  834. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  835. /* agpctrl */
  836. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  837. /* mcgcfg */
  838. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  839. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  840. /* clear any possible error conditions */
  841. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  842. return 0;
  843. }
  844. static int intel_845_configure(void)
  845. {
  846. u32 temp;
  847. u8 temp2;
  848. struct aper_size_info_8 *current_size;
  849. current_size = A_SIZE_8(agp_bridge->current_size);
  850. /* aperture size */
  851. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  852. if (agp_bridge->apbase_config != 0) {
  853. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  854. agp_bridge->apbase_config);
  855. } else {
  856. /* address to map to */
  857. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  858. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  859. agp_bridge->apbase_config = temp;
  860. }
  861. /* attbase - aperture base */
  862. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  863. /* agpctrl */
  864. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  865. /* agpm */
  866. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  867. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  868. /* clear any possible error conditions */
  869. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  870. return 0;
  871. }
  872. static int intel_850_configure(void)
  873. {
  874. u32 temp;
  875. u16 temp2;
  876. struct aper_size_info_8 *current_size;
  877. current_size = A_SIZE_8(agp_bridge->current_size);
  878. /* aperture size */
  879. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  880. /* address to map to */
  881. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  882. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  883. /* attbase - aperture base */
  884. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  885. /* agpctrl */
  886. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  887. /* mcgcfg */
  888. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  889. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  890. /* clear any possible AGP-related error conditions */
  891. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  892. return 0;
  893. }
  894. static int intel_860_configure(void)
  895. {
  896. u32 temp;
  897. u16 temp2;
  898. struct aper_size_info_8 *current_size;
  899. current_size = A_SIZE_8(agp_bridge->current_size);
  900. /* aperture size */
  901. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  902. /* address to map to */
  903. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  904. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  905. /* attbase - aperture base */
  906. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  907. /* agpctrl */
  908. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  909. /* mcgcfg */
  910. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  911. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  912. /* clear any possible AGP-related error conditions */
  913. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  914. return 0;
  915. }
  916. static int intel_830mp_configure(void)
  917. {
  918. u32 temp;
  919. u16 temp2;
  920. struct aper_size_info_8 *current_size;
  921. current_size = A_SIZE_8(agp_bridge->current_size);
  922. /* aperture size */
  923. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  924. /* address to map to */
  925. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  926. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  927. /* attbase - aperture base */
  928. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  929. /* agpctrl */
  930. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  931. /* gmch */
  932. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  933. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  934. /* clear any possible AGP-related error conditions */
  935. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  936. return 0;
  937. }
  938. static int intel_7505_configure(void)
  939. {
  940. u32 temp;
  941. u16 temp2;
  942. struct aper_size_info_8 *current_size;
  943. current_size = A_SIZE_8(agp_bridge->current_size);
  944. /* aperture size */
  945. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  946. /* address to map to */
  947. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  948. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  949. /* attbase - aperture base */
  950. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  951. /* agpctrl */
  952. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  953. /* mchcfg */
  954. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  955. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  956. return 0;
  957. }
  958. /* Setup function */
  959. static struct gatt_mask intel_generic_masks[] =
  960. {
  961. {.mask = 0x00000017, .type = 0}
  962. };
  963. static struct aper_size_info_8 intel_815_sizes[2] =
  964. {
  965. {64, 16384, 4, 0},
  966. {32, 8192, 3, 8},
  967. };
  968. static struct aper_size_info_8 intel_8xx_sizes[7] =
  969. {
  970. {256, 65536, 6, 0},
  971. {128, 32768, 5, 32},
  972. {64, 16384, 4, 48},
  973. {32, 8192, 3, 56},
  974. {16, 4096, 2, 60},
  975. {8, 2048, 1, 62},
  976. {4, 1024, 0, 63}
  977. };
  978. static struct aper_size_info_16 intel_generic_sizes[7] =
  979. {
  980. {256, 65536, 6, 0},
  981. {128, 32768, 5, 32},
  982. {64, 16384, 4, 48},
  983. {32, 8192, 3, 56},
  984. {16, 4096, 2, 60},
  985. {8, 2048, 1, 62},
  986. {4, 1024, 0, 63}
  987. };
  988. static struct aper_size_info_8 intel_830mp_sizes[4] =
  989. {
  990. {256, 65536, 6, 0},
  991. {128, 32768, 5, 32},
  992. {64, 16384, 4, 48},
  993. {32, 8192, 3, 56}
  994. };
  995. static struct agp_bridge_driver intel_generic_driver = {
  996. .owner = THIS_MODULE,
  997. .aperture_sizes = intel_generic_sizes,
  998. .size_type = U16_APER_SIZE,
  999. .num_aperture_sizes = 7,
  1000. .configure = intel_configure,
  1001. .fetch_size = intel_fetch_size,
  1002. .cleanup = intel_cleanup,
  1003. .tlb_flush = intel_tlbflush,
  1004. .mask_memory = agp_generic_mask_memory,
  1005. .masks = intel_generic_masks,
  1006. .agp_enable = agp_generic_enable,
  1007. .cache_flush = global_cache_flush,
  1008. .create_gatt_table = agp_generic_create_gatt_table,
  1009. .free_gatt_table = agp_generic_free_gatt_table,
  1010. .insert_memory = agp_generic_insert_memory,
  1011. .remove_memory = agp_generic_remove_memory,
  1012. .alloc_by_type = agp_generic_alloc_by_type,
  1013. .free_by_type = agp_generic_free_by_type,
  1014. .agp_alloc_page = agp_generic_alloc_page,
  1015. .agp_destroy_page = agp_generic_destroy_page,
  1016. };
  1017. static struct agp_bridge_driver intel_810_driver = {
  1018. .owner = THIS_MODULE,
  1019. .aperture_sizes = intel_i810_sizes,
  1020. .size_type = FIXED_APER_SIZE,
  1021. .num_aperture_sizes = 2,
  1022. .needs_scratch_page = TRUE,
  1023. .configure = intel_i810_configure,
  1024. .fetch_size = intel_i810_fetch_size,
  1025. .cleanup = intel_i810_cleanup,
  1026. .tlb_flush = intel_i810_tlbflush,
  1027. .mask_memory = intel_i810_mask_memory,
  1028. .masks = intel_i810_masks,
  1029. .agp_enable = intel_i810_agp_enable,
  1030. .cache_flush = global_cache_flush,
  1031. .create_gatt_table = agp_generic_create_gatt_table,
  1032. .free_gatt_table = agp_generic_free_gatt_table,
  1033. .insert_memory = intel_i810_insert_entries,
  1034. .remove_memory = intel_i810_remove_entries,
  1035. .alloc_by_type = intel_i810_alloc_by_type,
  1036. .free_by_type = intel_i810_free_by_type,
  1037. .agp_alloc_page = agp_generic_alloc_page,
  1038. .agp_destroy_page = agp_generic_destroy_page,
  1039. };
  1040. static struct agp_bridge_driver intel_815_driver = {
  1041. .owner = THIS_MODULE,
  1042. .aperture_sizes = intel_815_sizes,
  1043. .size_type = U8_APER_SIZE,
  1044. .num_aperture_sizes = 2,
  1045. .configure = intel_815_configure,
  1046. .fetch_size = intel_815_fetch_size,
  1047. .cleanup = intel_8xx_cleanup,
  1048. .tlb_flush = intel_8xx_tlbflush,
  1049. .mask_memory = agp_generic_mask_memory,
  1050. .masks = intel_generic_masks,
  1051. .agp_enable = agp_generic_enable,
  1052. .cache_flush = global_cache_flush,
  1053. .create_gatt_table = agp_generic_create_gatt_table,
  1054. .free_gatt_table = agp_generic_free_gatt_table,
  1055. .insert_memory = agp_generic_insert_memory,
  1056. .remove_memory = agp_generic_remove_memory,
  1057. .alloc_by_type = agp_generic_alloc_by_type,
  1058. .free_by_type = agp_generic_free_by_type,
  1059. .agp_alloc_page = agp_generic_alloc_page,
  1060. .agp_destroy_page = agp_generic_destroy_page,
  1061. };
  1062. static struct agp_bridge_driver intel_830_driver = {
  1063. .owner = THIS_MODULE,
  1064. .aperture_sizes = intel_i830_sizes,
  1065. .size_type = FIXED_APER_SIZE,
  1066. .num_aperture_sizes = 3,
  1067. .needs_scratch_page = TRUE,
  1068. .configure = intel_i830_configure,
  1069. .fetch_size = intel_i830_fetch_size,
  1070. .cleanup = intel_i830_cleanup,
  1071. .tlb_flush = intel_i810_tlbflush,
  1072. .mask_memory = intel_i810_mask_memory,
  1073. .masks = intel_i810_masks,
  1074. .agp_enable = intel_i810_agp_enable,
  1075. .cache_flush = global_cache_flush,
  1076. .create_gatt_table = intel_i830_create_gatt_table,
  1077. .free_gatt_table = intel_i830_free_gatt_table,
  1078. .insert_memory = intel_i830_insert_entries,
  1079. .remove_memory = intel_i830_remove_entries,
  1080. .alloc_by_type = intel_i830_alloc_by_type,
  1081. .free_by_type = intel_i810_free_by_type,
  1082. .agp_alloc_page = agp_generic_alloc_page,
  1083. .agp_destroy_page = agp_generic_destroy_page,
  1084. };
  1085. static struct agp_bridge_driver intel_820_driver = {
  1086. .owner = THIS_MODULE,
  1087. .aperture_sizes = intel_8xx_sizes,
  1088. .size_type = U8_APER_SIZE,
  1089. .num_aperture_sizes = 7,
  1090. .configure = intel_820_configure,
  1091. .fetch_size = intel_8xx_fetch_size,
  1092. .cleanup = intel_820_cleanup,
  1093. .tlb_flush = intel_820_tlbflush,
  1094. .mask_memory = agp_generic_mask_memory,
  1095. .masks = intel_generic_masks,
  1096. .agp_enable = agp_generic_enable,
  1097. .cache_flush = global_cache_flush,
  1098. .create_gatt_table = agp_generic_create_gatt_table,
  1099. .free_gatt_table = agp_generic_free_gatt_table,
  1100. .insert_memory = agp_generic_insert_memory,
  1101. .remove_memory = agp_generic_remove_memory,
  1102. .alloc_by_type = agp_generic_alloc_by_type,
  1103. .free_by_type = agp_generic_free_by_type,
  1104. .agp_alloc_page = agp_generic_alloc_page,
  1105. .agp_destroy_page = agp_generic_destroy_page,
  1106. };
  1107. static struct agp_bridge_driver intel_830mp_driver = {
  1108. .owner = THIS_MODULE,
  1109. .aperture_sizes = intel_830mp_sizes,
  1110. .size_type = U8_APER_SIZE,
  1111. .num_aperture_sizes = 4,
  1112. .configure = intel_830mp_configure,
  1113. .fetch_size = intel_8xx_fetch_size,
  1114. .cleanup = intel_8xx_cleanup,
  1115. .tlb_flush = intel_8xx_tlbflush,
  1116. .mask_memory = agp_generic_mask_memory,
  1117. .masks = intel_generic_masks,
  1118. .agp_enable = agp_generic_enable,
  1119. .cache_flush = global_cache_flush,
  1120. .create_gatt_table = agp_generic_create_gatt_table,
  1121. .free_gatt_table = agp_generic_free_gatt_table,
  1122. .insert_memory = agp_generic_insert_memory,
  1123. .remove_memory = agp_generic_remove_memory,
  1124. .alloc_by_type = agp_generic_alloc_by_type,
  1125. .free_by_type = agp_generic_free_by_type,
  1126. .agp_alloc_page = agp_generic_alloc_page,
  1127. .agp_destroy_page = agp_generic_destroy_page,
  1128. };
  1129. static struct agp_bridge_driver intel_840_driver = {
  1130. .owner = THIS_MODULE,
  1131. .aperture_sizes = intel_8xx_sizes,
  1132. .size_type = U8_APER_SIZE,
  1133. .num_aperture_sizes = 7,
  1134. .configure = intel_840_configure,
  1135. .fetch_size = intel_8xx_fetch_size,
  1136. .cleanup = intel_8xx_cleanup,
  1137. .tlb_flush = intel_8xx_tlbflush,
  1138. .mask_memory = agp_generic_mask_memory,
  1139. .masks = intel_generic_masks,
  1140. .agp_enable = agp_generic_enable,
  1141. .cache_flush = global_cache_flush,
  1142. .create_gatt_table = agp_generic_create_gatt_table,
  1143. .free_gatt_table = agp_generic_free_gatt_table,
  1144. .insert_memory = agp_generic_insert_memory,
  1145. .remove_memory = agp_generic_remove_memory,
  1146. .alloc_by_type = agp_generic_alloc_by_type,
  1147. .free_by_type = agp_generic_free_by_type,
  1148. .agp_alloc_page = agp_generic_alloc_page,
  1149. .agp_destroy_page = agp_generic_destroy_page,
  1150. };
  1151. static struct agp_bridge_driver intel_845_driver = {
  1152. .owner = THIS_MODULE,
  1153. .aperture_sizes = intel_8xx_sizes,
  1154. .size_type = U8_APER_SIZE,
  1155. .num_aperture_sizes = 7,
  1156. .configure = intel_845_configure,
  1157. .fetch_size = intel_8xx_fetch_size,
  1158. .cleanup = intel_8xx_cleanup,
  1159. .tlb_flush = intel_8xx_tlbflush,
  1160. .mask_memory = agp_generic_mask_memory,
  1161. .masks = intel_generic_masks,
  1162. .agp_enable = agp_generic_enable,
  1163. .cache_flush = global_cache_flush,
  1164. .create_gatt_table = agp_generic_create_gatt_table,
  1165. .free_gatt_table = agp_generic_free_gatt_table,
  1166. .insert_memory = agp_generic_insert_memory,
  1167. .remove_memory = agp_generic_remove_memory,
  1168. .alloc_by_type = agp_generic_alloc_by_type,
  1169. .free_by_type = agp_generic_free_by_type,
  1170. .agp_alloc_page = agp_generic_alloc_page,
  1171. .agp_destroy_page = agp_generic_destroy_page,
  1172. };
  1173. static struct agp_bridge_driver intel_850_driver = {
  1174. .owner = THIS_MODULE,
  1175. .aperture_sizes = intel_8xx_sizes,
  1176. .size_type = U8_APER_SIZE,
  1177. .num_aperture_sizes = 7,
  1178. .configure = intel_850_configure,
  1179. .fetch_size = intel_8xx_fetch_size,
  1180. .cleanup = intel_8xx_cleanup,
  1181. .tlb_flush = intel_8xx_tlbflush,
  1182. .mask_memory = agp_generic_mask_memory,
  1183. .masks = intel_generic_masks,
  1184. .agp_enable = agp_generic_enable,
  1185. .cache_flush = global_cache_flush,
  1186. .create_gatt_table = agp_generic_create_gatt_table,
  1187. .free_gatt_table = agp_generic_free_gatt_table,
  1188. .insert_memory = agp_generic_insert_memory,
  1189. .remove_memory = agp_generic_remove_memory,
  1190. .alloc_by_type = agp_generic_alloc_by_type,
  1191. .free_by_type = agp_generic_free_by_type,
  1192. .agp_alloc_page = agp_generic_alloc_page,
  1193. .agp_destroy_page = agp_generic_destroy_page,
  1194. };
  1195. static struct agp_bridge_driver intel_860_driver = {
  1196. .owner = THIS_MODULE,
  1197. .aperture_sizes = intel_8xx_sizes,
  1198. .size_type = U8_APER_SIZE,
  1199. .num_aperture_sizes = 7,
  1200. .configure = intel_860_configure,
  1201. .fetch_size = intel_8xx_fetch_size,
  1202. .cleanup = intel_8xx_cleanup,
  1203. .tlb_flush = intel_8xx_tlbflush,
  1204. .mask_memory = agp_generic_mask_memory,
  1205. .masks = intel_generic_masks,
  1206. .agp_enable = agp_generic_enable,
  1207. .cache_flush = global_cache_flush,
  1208. .create_gatt_table = agp_generic_create_gatt_table,
  1209. .free_gatt_table = agp_generic_free_gatt_table,
  1210. .insert_memory = agp_generic_insert_memory,
  1211. .remove_memory = agp_generic_remove_memory,
  1212. .alloc_by_type = agp_generic_alloc_by_type,
  1213. .free_by_type = agp_generic_free_by_type,
  1214. .agp_alloc_page = agp_generic_alloc_page,
  1215. .agp_destroy_page = agp_generic_destroy_page,
  1216. };
  1217. static struct agp_bridge_driver intel_915_driver = {
  1218. .owner = THIS_MODULE,
  1219. .aperture_sizes = intel_i830_sizes,
  1220. .size_type = FIXED_APER_SIZE,
  1221. .num_aperture_sizes = 3,
  1222. .needs_scratch_page = TRUE,
  1223. .configure = intel_i915_configure,
  1224. .fetch_size = intel_i915_fetch_size,
  1225. .cleanup = intel_i915_cleanup,
  1226. .tlb_flush = intel_i810_tlbflush,
  1227. .mask_memory = intel_i810_mask_memory,
  1228. .masks = intel_i810_masks,
  1229. .agp_enable = intel_i810_agp_enable,
  1230. .cache_flush = global_cache_flush,
  1231. .create_gatt_table = intel_i915_create_gatt_table,
  1232. .free_gatt_table = intel_i830_free_gatt_table,
  1233. .insert_memory = intel_i915_insert_entries,
  1234. .remove_memory = intel_i915_remove_entries,
  1235. .alloc_by_type = intel_i830_alloc_by_type,
  1236. .free_by_type = intel_i810_free_by_type,
  1237. .agp_alloc_page = agp_generic_alloc_page,
  1238. .agp_destroy_page = agp_generic_destroy_page,
  1239. };
  1240. static struct agp_bridge_driver intel_7505_driver = {
  1241. .owner = THIS_MODULE,
  1242. .aperture_sizes = intel_8xx_sizes,
  1243. .size_type = U8_APER_SIZE,
  1244. .num_aperture_sizes = 7,
  1245. .configure = intel_7505_configure,
  1246. .fetch_size = intel_8xx_fetch_size,
  1247. .cleanup = intel_8xx_cleanup,
  1248. .tlb_flush = intel_8xx_tlbflush,
  1249. .mask_memory = agp_generic_mask_memory,
  1250. .masks = intel_generic_masks,
  1251. .agp_enable = agp_generic_enable,
  1252. .cache_flush = global_cache_flush,
  1253. .create_gatt_table = agp_generic_create_gatt_table,
  1254. .free_gatt_table = agp_generic_free_gatt_table,
  1255. .insert_memory = agp_generic_insert_memory,
  1256. .remove_memory = agp_generic_remove_memory,
  1257. .alloc_by_type = agp_generic_alloc_by_type,
  1258. .free_by_type = agp_generic_free_by_type,
  1259. .agp_alloc_page = agp_generic_alloc_page,
  1260. .agp_destroy_page = agp_generic_destroy_page,
  1261. };
  1262. static int find_i810(u16 device)
  1263. {
  1264. struct pci_dev *i810_dev;
  1265. i810_dev = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1266. if (!i810_dev)
  1267. return 0;
  1268. intel_i810_private.i810_dev = i810_dev;
  1269. return 1;
  1270. }
  1271. static int find_i830(u16 device)
  1272. {
  1273. struct pci_dev *i830_dev;
  1274. i830_dev = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1275. if (i830_dev && PCI_FUNC(i830_dev->devfn) != 0) {
  1276. i830_dev = pci_get_device(PCI_VENDOR_ID_INTEL,
  1277. device, i830_dev);
  1278. }
  1279. if (!i830_dev)
  1280. return 0;
  1281. intel_i830_private.i830_dev = i830_dev;
  1282. return 1;
  1283. }
  1284. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  1285. const struct pci_device_id *ent)
  1286. {
  1287. struct agp_bridge_data *bridge;
  1288. char *name = "(unknown)";
  1289. u8 cap_ptr = 0;
  1290. struct resource *r;
  1291. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  1292. bridge = agp_alloc_bridge();
  1293. if (!bridge)
  1294. return -ENOMEM;
  1295. switch (pdev->device) {
  1296. case PCI_DEVICE_ID_INTEL_82443LX_0:
  1297. bridge->driver = &intel_generic_driver;
  1298. name = "440LX";
  1299. break;
  1300. case PCI_DEVICE_ID_INTEL_82443BX_0:
  1301. bridge->driver = &intel_generic_driver;
  1302. name = "440BX";
  1303. break;
  1304. case PCI_DEVICE_ID_INTEL_82443GX_0:
  1305. bridge->driver = &intel_generic_driver;
  1306. name = "440GX";
  1307. break;
  1308. case PCI_DEVICE_ID_INTEL_82810_MC1:
  1309. name = "i810";
  1310. if (!find_i810(PCI_DEVICE_ID_INTEL_82810_IG1))
  1311. goto fail;
  1312. bridge->driver = &intel_810_driver;
  1313. break;
  1314. case PCI_DEVICE_ID_INTEL_82810_MC3:
  1315. name = "i810 DC100";
  1316. if (!find_i810(PCI_DEVICE_ID_INTEL_82810_IG3))
  1317. goto fail;
  1318. bridge->driver = &intel_810_driver;
  1319. break;
  1320. case PCI_DEVICE_ID_INTEL_82810E_MC:
  1321. name = "i810 E";
  1322. if (!find_i810(PCI_DEVICE_ID_INTEL_82810E_IG))
  1323. goto fail;
  1324. bridge->driver = &intel_810_driver;
  1325. break;
  1326. case PCI_DEVICE_ID_INTEL_82815_MC:
  1327. /*
  1328. * The i815 can operate either as an i810 style
  1329. * integrated device, or as an AGP4X motherboard.
  1330. */
  1331. if (find_i810(PCI_DEVICE_ID_INTEL_82815_CGC))
  1332. bridge->driver = &intel_810_driver;
  1333. else
  1334. bridge->driver = &intel_815_driver;
  1335. name = "i815";
  1336. break;
  1337. case PCI_DEVICE_ID_INTEL_82820_HB:
  1338. case PCI_DEVICE_ID_INTEL_82820_UP_HB:
  1339. bridge->driver = &intel_820_driver;
  1340. name = "i820";
  1341. break;
  1342. case PCI_DEVICE_ID_INTEL_82830_HB:
  1343. if (find_i830(PCI_DEVICE_ID_INTEL_82830_CGC)) {
  1344. bridge->driver = &intel_830_driver;
  1345. } else {
  1346. bridge->driver = &intel_830mp_driver;
  1347. }
  1348. name = "830M";
  1349. break;
  1350. case PCI_DEVICE_ID_INTEL_82840_HB:
  1351. bridge->driver = &intel_840_driver;
  1352. name = "i840";
  1353. break;
  1354. case PCI_DEVICE_ID_INTEL_82845_HB:
  1355. bridge->driver = &intel_845_driver;
  1356. name = "i845";
  1357. break;
  1358. case PCI_DEVICE_ID_INTEL_82845G_HB:
  1359. if (find_i830(PCI_DEVICE_ID_INTEL_82845G_IG)) {
  1360. bridge->driver = &intel_830_driver;
  1361. } else {
  1362. bridge->driver = &intel_845_driver;
  1363. }
  1364. name = "845G";
  1365. break;
  1366. case PCI_DEVICE_ID_INTEL_82850_HB:
  1367. bridge->driver = &intel_850_driver;
  1368. name = "i850";
  1369. break;
  1370. case PCI_DEVICE_ID_INTEL_82855PM_HB:
  1371. bridge->driver = &intel_845_driver;
  1372. name = "855PM";
  1373. break;
  1374. case PCI_DEVICE_ID_INTEL_82855GM_HB:
  1375. if (find_i830(PCI_DEVICE_ID_INTEL_82855GM_IG)) {
  1376. bridge->driver = &intel_830_driver;
  1377. name = "855";
  1378. } else {
  1379. bridge->driver = &intel_845_driver;
  1380. name = "855GM";
  1381. }
  1382. break;
  1383. case PCI_DEVICE_ID_INTEL_82860_HB:
  1384. bridge->driver = &intel_860_driver;
  1385. name = "i860";
  1386. break;
  1387. case PCI_DEVICE_ID_INTEL_82865_HB:
  1388. if (find_i830(PCI_DEVICE_ID_INTEL_82865_IG)) {
  1389. bridge->driver = &intel_830_driver;
  1390. } else {
  1391. bridge->driver = &intel_845_driver;
  1392. }
  1393. name = "865";
  1394. break;
  1395. case PCI_DEVICE_ID_INTEL_82875_HB:
  1396. bridge->driver = &intel_845_driver;
  1397. name = "i875";
  1398. break;
  1399. case PCI_DEVICE_ID_INTEL_82915G_HB:
  1400. if (find_i830(PCI_DEVICE_ID_INTEL_82915G_IG)) {
  1401. bridge->driver = &intel_915_driver;
  1402. } else {
  1403. bridge->driver = &intel_845_driver;
  1404. }
  1405. name = "915G";
  1406. break;
  1407. case PCI_DEVICE_ID_INTEL_82915GM_HB:
  1408. if (find_i830(PCI_DEVICE_ID_INTEL_82915GM_IG)) {
  1409. bridge->driver = &intel_915_driver;
  1410. } else {
  1411. bridge->driver = &intel_845_driver;
  1412. }
  1413. name = "915GM";
  1414. break;
  1415. case PCI_DEVICE_ID_INTEL_82945G_HB:
  1416. if (find_i830(PCI_DEVICE_ID_INTEL_82945G_IG)) {
  1417. bridge->driver = &intel_915_driver;
  1418. } else {
  1419. bridge->driver = &intel_845_driver;
  1420. }
  1421. name = "945G";
  1422. break;
  1423. case PCI_DEVICE_ID_INTEL_7505_0:
  1424. bridge->driver = &intel_7505_driver;
  1425. name = "E7505";
  1426. break;
  1427. case PCI_DEVICE_ID_INTEL_7205_0:
  1428. bridge->driver = &intel_7505_driver;
  1429. name = "E7205";
  1430. break;
  1431. default:
  1432. if (cap_ptr)
  1433. printk(KERN_WARNING PFX "Unsupported Intel chipset (device id: %04x)\n",
  1434. pdev->device);
  1435. agp_put_bridge(bridge);
  1436. return -ENODEV;
  1437. };
  1438. bridge->dev = pdev;
  1439. bridge->capndx = cap_ptr;
  1440. if (bridge->driver == &intel_810_driver)
  1441. bridge->dev_private_data = &intel_i810_private;
  1442. else if (bridge->driver == &intel_830_driver)
  1443. bridge->dev_private_data = &intel_i830_private;
  1444. printk(KERN_INFO PFX "Detected an Intel %s Chipset.\n", name);
  1445. /*
  1446. * The following fixes the case where the BIOS has "forgotten" to
  1447. * provide an address range for the GART.
  1448. * 20030610 - hamish@zot.org
  1449. */
  1450. r = &pdev->resource[0];
  1451. if (!r->start && r->end) {
  1452. if(pci_assign_resource(pdev, 0)) {
  1453. printk(KERN_ERR PFX "could not assign resource 0\n");
  1454. agp_put_bridge(bridge);
  1455. return -ENODEV;
  1456. }
  1457. }
  1458. /*
  1459. * If the device has not been properly setup, the following will catch
  1460. * the problem and should stop the system from crashing.
  1461. * 20030610 - hamish@zot.org
  1462. */
  1463. if (pci_enable_device(pdev)) {
  1464. printk(KERN_ERR PFX "Unable to Enable PCI device\n");
  1465. agp_put_bridge(bridge);
  1466. return -ENODEV;
  1467. }
  1468. /* Fill in the mode register */
  1469. if (cap_ptr) {
  1470. pci_read_config_dword(pdev,
  1471. bridge->capndx+PCI_AGP_STATUS,
  1472. &bridge->mode);
  1473. }
  1474. pci_set_drvdata(pdev, bridge);
  1475. return agp_add_bridge(bridge);
  1476. fail:
  1477. printk(KERN_ERR PFX "Detected an Intel %s chipset, "
  1478. "but could not find the secondary device.\n", name);
  1479. agp_put_bridge(bridge);
  1480. return -ENODEV;
  1481. }
  1482. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  1483. {
  1484. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1485. agp_remove_bridge(bridge);
  1486. if (intel_i810_private.i810_dev)
  1487. pci_dev_put(intel_i810_private.i810_dev);
  1488. if (intel_i830_private.i830_dev)
  1489. pci_dev_put(intel_i830_private.i830_dev);
  1490. agp_put_bridge(bridge);
  1491. }
  1492. static int agp_intel_resume(struct pci_dev *pdev)
  1493. {
  1494. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1495. pci_restore_state(pdev);
  1496. if (bridge->driver == &intel_generic_driver)
  1497. intel_configure();
  1498. else if (bridge->driver == &intel_850_driver)
  1499. intel_850_configure();
  1500. else if (bridge->driver == &intel_845_driver)
  1501. intel_845_configure();
  1502. else if (bridge->driver == &intel_830mp_driver)
  1503. intel_830mp_configure();
  1504. else if (bridge->driver == &intel_915_driver)
  1505. intel_i915_configure();
  1506. else if (bridge->driver == &intel_830_driver)
  1507. intel_i830_configure();
  1508. else if (bridge->driver == &intel_810_driver)
  1509. intel_i810_configure();
  1510. return 0;
  1511. }
  1512. static struct pci_device_id agp_intel_pci_table[] = {
  1513. #define ID(x) \
  1514. { \
  1515. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  1516. .class_mask = ~0, \
  1517. .vendor = PCI_VENDOR_ID_INTEL, \
  1518. .device = x, \
  1519. .subvendor = PCI_ANY_ID, \
  1520. .subdevice = PCI_ANY_ID, \
  1521. }
  1522. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  1523. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  1524. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  1525. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  1526. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  1527. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  1528. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  1529. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  1530. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  1531. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  1532. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  1533. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  1534. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  1535. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  1536. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  1537. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  1538. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  1539. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  1540. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  1541. ID(PCI_DEVICE_ID_INTEL_7505_0),
  1542. ID(PCI_DEVICE_ID_INTEL_7205_0),
  1543. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  1544. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  1545. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  1546. { }
  1547. };
  1548. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  1549. static struct pci_driver agp_intel_pci_driver = {
  1550. .name = "agpgart-intel",
  1551. .id_table = agp_intel_pci_table,
  1552. .probe = agp_intel_probe,
  1553. .remove = __devexit_p(agp_intel_remove),
  1554. .resume = agp_intel_resume,
  1555. };
  1556. static int __init agp_intel_init(void)
  1557. {
  1558. if (agp_off)
  1559. return -EINVAL;
  1560. return pci_register_driver(&agp_intel_pci_driver);
  1561. }
  1562. static void __exit agp_intel_cleanup(void)
  1563. {
  1564. pci_unregister_driver(&agp_intel_pci_driver);
  1565. }
  1566. module_init(agp_intel_init);
  1567. module_exit(agp_intel_cleanup);
  1568. MODULE_AUTHOR("Dave Jones <davej@codemonkey.org.uk>");
  1569. MODULE_LICENSE("GPL and additional rights");