mpic.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043
  1. /*
  2. * arch/powerpc/kernel/mpic.c
  3. *
  4. * Driver for interrupt controllers following the OpenPIC standard, the
  5. * common implementation beeing IBM's MPIC. This driver also can deal
  6. * with various broken implementations of this HW.
  7. *
  8. * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
  9. *
  10. * This file is subject to the terms and conditions of the GNU General Public
  11. * License. See the file COPYING in the main directory of this archive
  12. * for more details.
  13. */
  14. #undef DEBUG
  15. #undef DEBUG_IPI
  16. #undef DEBUG_IRQ
  17. #undef DEBUG_LOW
  18. #include <linux/config.h>
  19. #include <linux/types.h>
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/irq.h>
  23. #include <linux/smp.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/bootmem.h>
  26. #include <linux/spinlock.h>
  27. #include <linux/pci.h>
  28. #include <asm/ptrace.h>
  29. #include <asm/signal.h>
  30. #include <asm/io.h>
  31. #include <asm/pgtable.h>
  32. #include <asm/irq.h>
  33. #include <asm/machdep.h>
  34. #include <asm/mpic.h>
  35. #include <asm/smp.h>
  36. #ifdef DEBUG
  37. #define DBG(fmt...) printk(fmt)
  38. #else
  39. #define DBG(fmt...)
  40. #endif
  41. static struct mpic *mpics;
  42. static struct mpic *mpic_primary;
  43. static DEFINE_SPINLOCK(mpic_lock);
  44. #ifdef CONFIG_PPC32 /* XXX for now */
  45. #ifdef CONFIG_IRQ_ALL_CPUS
  46. #define distribute_irqs (1)
  47. #else
  48. #define distribute_irqs (0)
  49. #endif
  50. #endif
  51. /*
  52. * Register accessor functions
  53. */
  54. static inline u32 _mpic_read(unsigned int be, volatile u32 __iomem *base,
  55. unsigned int reg)
  56. {
  57. if (be)
  58. return in_be32(base + (reg >> 2));
  59. else
  60. return in_le32(base + (reg >> 2));
  61. }
  62. static inline void _mpic_write(unsigned int be, volatile u32 __iomem *base,
  63. unsigned int reg, u32 value)
  64. {
  65. if (be)
  66. out_be32(base + (reg >> 2), value);
  67. else
  68. out_le32(base + (reg >> 2), value);
  69. }
  70. static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
  71. {
  72. unsigned int be = (mpic->flags & MPIC_BIG_ENDIAN) != 0;
  73. unsigned int offset = MPIC_GREG_IPI_VECTOR_PRI_0 + (ipi * 0x10);
  74. if (mpic->flags & MPIC_BROKEN_IPI)
  75. be = !be;
  76. return _mpic_read(be, mpic->gregs, offset);
  77. }
  78. static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
  79. {
  80. unsigned int offset = MPIC_GREG_IPI_VECTOR_PRI_0 + (ipi * 0x10);
  81. _mpic_write(mpic->flags & MPIC_BIG_ENDIAN, mpic->gregs, offset, value);
  82. }
  83. static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
  84. {
  85. unsigned int cpu = 0;
  86. if (mpic->flags & MPIC_PRIMARY)
  87. cpu = hard_smp_processor_id();
  88. return _mpic_read(mpic->flags & MPIC_BIG_ENDIAN, mpic->cpuregs[cpu], reg);
  89. }
  90. static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
  91. {
  92. unsigned int cpu = 0;
  93. if (mpic->flags & MPIC_PRIMARY)
  94. cpu = hard_smp_processor_id();
  95. _mpic_write(mpic->flags & MPIC_BIG_ENDIAN, mpic->cpuregs[cpu], reg, value);
  96. }
  97. static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
  98. {
  99. unsigned int isu = src_no >> mpic->isu_shift;
  100. unsigned int idx = src_no & mpic->isu_mask;
  101. return _mpic_read(mpic->flags & MPIC_BIG_ENDIAN, mpic->isus[isu],
  102. reg + (idx * MPIC_IRQ_STRIDE));
  103. }
  104. static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
  105. unsigned int reg, u32 value)
  106. {
  107. unsigned int isu = src_no >> mpic->isu_shift;
  108. unsigned int idx = src_no & mpic->isu_mask;
  109. _mpic_write(mpic->flags & MPIC_BIG_ENDIAN, mpic->isus[isu],
  110. reg + (idx * MPIC_IRQ_STRIDE), value);
  111. }
  112. #define mpic_read(b,r) _mpic_read(mpic->flags & MPIC_BIG_ENDIAN,(b),(r))
  113. #define mpic_write(b,r,v) _mpic_write(mpic->flags & MPIC_BIG_ENDIAN,(b),(r),(v))
  114. #define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
  115. #define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
  116. #define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
  117. #define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
  118. #define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
  119. #define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
  120. /*
  121. * Low level utility functions
  122. */
  123. /* Check if we have one of those nice broken MPICs with a flipped endian on
  124. * reads from IPI registers
  125. */
  126. static void __init mpic_test_broken_ipi(struct mpic *mpic)
  127. {
  128. u32 r;
  129. mpic_write(mpic->gregs, MPIC_GREG_IPI_VECTOR_PRI_0, MPIC_VECPRI_MASK);
  130. r = mpic_read(mpic->gregs, MPIC_GREG_IPI_VECTOR_PRI_0);
  131. if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
  132. printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
  133. mpic->flags |= MPIC_BROKEN_IPI;
  134. }
  135. }
  136. #ifdef CONFIG_MPIC_BROKEN_U3
  137. /* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
  138. * to force the edge setting on the MPIC and do the ack workaround.
  139. */
  140. static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
  141. {
  142. if (source >= 128 || !mpic->fixups)
  143. return 0;
  144. return mpic->fixups[source].base != NULL;
  145. }
  146. static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
  147. {
  148. struct mpic_irq_fixup *fixup = &mpic->fixups[source];
  149. if (fixup->applebase) {
  150. unsigned int soff = (fixup->index >> 3) & ~3;
  151. unsigned int mask = 1U << (fixup->index & 0x1f);
  152. writel(mask, fixup->applebase + soff);
  153. } else {
  154. spin_lock(&mpic->fixup_lock);
  155. writeb(0x11 + 2 * fixup->index, fixup->base + 2);
  156. writel(fixup->data, fixup->base + 4);
  157. spin_unlock(&mpic->fixup_lock);
  158. }
  159. }
  160. static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
  161. unsigned int irqflags)
  162. {
  163. struct mpic_irq_fixup *fixup = &mpic->fixups[source];
  164. unsigned long flags;
  165. u32 tmp;
  166. if (fixup->base == NULL)
  167. return;
  168. DBG("startup_ht_interrupt(%u, %u) index: %d\n",
  169. source, irqflags, fixup->index);
  170. spin_lock_irqsave(&mpic->fixup_lock, flags);
  171. /* Enable and configure */
  172. writeb(0x10 + 2 * fixup->index, fixup->base + 2);
  173. tmp = readl(fixup->base + 4);
  174. tmp &= ~(0x23U);
  175. if (irqflags & IRQ_LEVEL)
  176. tmp |= 0x22;
  177. writel(tmp, fixup->base + 4);
  178. spin_unlock_irqrestore(&mpic->fixup_lock, flags);
  179. }
  180. static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source,
  181. unsigned int irqflags)
  182. {
  183. struct mpic_irq_fixup *fixup = &mpic->fixups[source];
  184. unsigned long flags;
  185. u32 tmp;
  186. if (fixup->base == NULL)
  187. return;
  188. DBG("shutdown_ht_interrupt(%u, %u)\n", source, irqflags);
  189. /* Disable */
  190. spin_lock_irqsave(&mpic->fixup_lock, flags);
  191. writeb(0x10 + 2 * fixup->index, fixup->base + 2);
  192. tmp = readl(fixup->base + 4);
  193. tmp &= ~1U;
  194. writel(tmp, fixup->base + 4);
  195. spin_unlock_irqrestore(&mpic->fixup_lock, flags);
  196. }
  197. static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
  198. unsigned int devfn, u32 vdid)
  199. {
  200. int i, irq, n;
  201. u8 __iomem *base;
  202. u32 tmp;
  203. u8 pos;
  204. for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
  205. pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
  206. u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
  207. if (id == PCI_CAP_ID_HT_IRQCONF) {
  208. id = readb(devbase + pos + 3);
  209. if (id == 0x80)
  210. break;
  211. }
  212. }
  213. if (pos == 0)
  214. return;
  215. base = devbase + pos;
  216. writeb(0x01, base + 2);
  217. n = (readl(base + 4) >> 16) & 0xff;
  218. printk(KERN_INFO "mpic: - HT:%02x.%x [0x%02x] vendor %04x device %04x"
  219. " has %d irqs\n",
  220. devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
  221. for (i = 0; i <= n; i++) {
  222. writeb(0x10 + 2 * i, base + 2);
  223. tmp = readl(base + 4);
  224. irq = (tmp >> 16) & 0xff;
  225. DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
  226. /* mask it , will be unmasked later */
  227. tmp |= 0x1;
  228. writel(tmp, base + 4);
  229. mpic->fixups[irq].index = i;
  230. mpic->fixups[irq].base = base;
  231. /* Apple HT PIC has a non-standard way of doing EOIs */
  232. if ((vdid & 0xffff) == 0x106b)
  233. mpic->fixups[irq].applebase = devbase + 0x60;
  234. else
  235. mpic->fixups[irq].applebase = NULL;
  236. writeb(0x11 + 2 * i, base + 2);
  237. mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
  238. }
  239. }
  240. static void __init mpic_scan_ht_pics(struct mpic *mpic)
  241. {
  242. unsigned int devfn;
  243. u8 __iomem *cfgspace;
  244. printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
  245. /* Allocate fixups array */
  246. mpic->fixups = alloc_bootmem(128 * sizeof(struct mpic_irq_fixup));
  247. BUG_ON(mpic->fixups == NULL);
  248. memset(mpic->fixups, 0, 128 * sizeof(struct mpic_irq_fixup));
  249. /* Init spinlock */
  250. spin_lock_init(&mpic->fixup_lock);
  251. /* Map U3 config space. We assume all IO-APICs are on the primary bus
  252. * so we only need to map 64kB.
  253. */
  254. cfgspace = ioremap(0xf2000000, 0x10000);
  255. BUG_ON(cfgspace == NULL);
  256. /* Now we scan all slots. We do a very quick scan, we read the header
  257. * type, vendor ID and device ID only, that's plenty enough
  258. */
  259. for (devfn = 0; devfn < 0x100; devfn++) {
  260. u8 __iomem *devbase = cfgspace + (devfn << 8);
  261. u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
  262. u32 l = readl(devbase + PCI_VENDOR_ID);
  263. u16 s;
  264. DBG("devfn %x, l: %x\n", devfn, l);
  265. /* If no device, skip */
  266. if (l == 0xffffffff || l == 0x00000000 ||
  267. l == 0x0000ffff || l == 0xffff0000)
  268. goto next;
  269. /* Check if is supports capability lists */
  270. s = readw(devbase + PCI_STATUS);
  271. if (!(s & PCI_STATUS_CAP_LIST))
  272. goto next;
  273. mpic_scan_ht_pic(mpic, devbase, devfn, l);
  274. next:
  275. /* next device, if function 0 */
  276. if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
  277. devfn += 7;
  278. }
  279. }
  280. #endif /* CONFIG_MPIC_BROKEN_U3 */
  281. /* Find an mpic associated with a given linux interrupt */
  282. static struct mpic *mpic_find(unsigned int irq, unsigned int *is_ipi)
  283. {
  284. struct mpic *mpic = mpics;
  285. while(mpic) {
  286. /* search IPIs first since they may override the main interrupts */
  287. if (irq >= mpic->ipi_offset && irq < (mpic->ipi_offset + 4)) {
  288. if (is_ipi)
  289. *is_ipi = 1;
  290. return mpic;
  291. }
  292. if (irq >= mpic->irq_offset &&
  293. irq < (mpic->irq_offset + mpic->irq_count)) {
  294. if (is_ipi)
  295. *is_ipi = 0;
  296. return mpic;
  297. }
  298. mpic = mpic -> next;
  299. }
  300. return NULL;
  301. }
  302. /* Convert a cpu mask from logical to physical cpu numbers. */
  303. static inline u32 mpic_physmask(u32 cpumask)
  304. {
  305. int i;
  306. u32 mask = 0;
  307. for (i = 0; i < NR_CPUS; ++i, cpumask >>= 1)
  308. mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
  309. return mask;
  310. }
  311. #ifdef CONFIG_SMP
  312. /* Get the mpic structure from the IPI number */
  313. static inline struct mpic * mpic_from_ipi(unsigned int ipi)
  314. {
  315. return container_of(irq_desc[ipi].handler, struct mpic, hc_ipi);
  316. }
  317. #endif
  318. /* Get the mpic structure from the irq number */
  319. static inline struct mpic * mpic_from_irq(unsigned int irq)
  320. {
  321. return container_of(irq_desc[irq].handler, struct mpic, hc_irq);
  322. }
  323. /* Send an EOI */
  324. static inline void mpic_eoi(struct mpic *mpic)
  325. {
  326. mpic_cpu_write(MPIC_CPU_EOI, 0);
  327. (void)mpic_cpu_read(MPIC_CPU_WHOAMI);
  328. }
  329. #ifdef CONFIG_SMP
  330. static irqreturn_t mpic_ipi_action(int irq, void *dev_id, struct pt_regs *regs)
  331. {
  332. struct mpic *mpic = dev_id;
  333. smp_message_recv(irq - mpic->ipi_offset, regs);
  334. return IRQ_HANDLED;
  335. }
  336. #endif /* CONFIG_SMP */
  337. /*
  338. * Linux descriptor level callbacks
  339. */
  340. static void mpic_enable_irq(unsigned int irq)
  341. {
  342. unsigned int loops = 100000;
  343. struct mpic *mpic = mpic_from_irq(irq);
  344. unsigned int src = irq - mpic->irq_offset;
  345. DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, irq, src);
  346. mpic_irq_write(src, MPIC_IRQ_VECTOR_PRI,
  347. mpic_irq_read(src, MPIC_IRQ_VECTOR_PRI) &
  348. ~MPIC_VECPRI_MASK);
  349. /* make sure mask gets to controller before we return to user */
  350. do {
  351. if (!loops--) {
  352. printk(KERN_ERR "mpic_enable_irq timeout\n");
  353. break;
  354. }
  355. } while(mpic_irq_read(src, MPIC_IRQ_VECTOR_PRI) & MPIC_VECPRI_MASK);
  356. #ifdef CONFIG_MPIC_BROKEN_U3
  357. if (mpic->flags & MPIC_BROKEN_U3) {
  358. unsigned int src = irq - mpic->irq_offset;
  359. if (mpic_is_ht_interrupt(mpic, src) &&
  360. (irq_desc[irq].status & IRQ_LEVEL))
  361. mpic_ht_end_irq(mpic, src);
  362. }
  363. #endif /* CONFIG_MPIC_BROKEN_U3 */
  364. }
  365. static unsigned int mpic_startup_irq(unsigned int irq)
  366. {
  367. #ifdef CONFIG_MPIC_BROKEN_U3
  368. struct mpic *mpic = mpic_from_irq(irq);
  369. unsigned int src = irq - mpic->irq_offset;
  370. if (mpic_is_ht_interrupt(mpic, src))
  371. mpic_startup_ht_interrupt(mpic, src, irq_desc[irq].status);
  372. #endif /* CONFIG_MPIC_BROKEN_U3 */
  373. mpic_enable_irq(irq);
  374. return 0;
  375. }
  376. static void mpic_disable_irq(unsigned int irq)
  377. {
  378. unsigned int loops = 100000;
  379. struct mpic *mpic = mpic_from_irq(irq);
  380. unsigned int src = irq - mpic->irq_offset;
  381. DBG("%s: disable_irq: %d (src %d)\n", mpic->name, irq, src);
  382. mpic_irq_write(src, MPIC_IRQ_VECTOR_PRI,
  383. mpic_irq_read(src, MPIC_IRQ_VECTOR_PRI) |
  384. MPIC_VECPRI_MASK);
  385. /* make sure mask gets to controller before we return to user */
  386. do {
  387. if (!loops--) {
  388. printk(KERN_ERR "mpic_enable_irq timeout\n");
  389. break;
  390. }
  391. } while(!(mpic_irq_read(src, MPIC_IRQ_VECTOR_PRI) & MPIC_VECPRI_MASK));
  392. }
  393. static void mpic_shutdown_irq(unsigned int irq)
  394. {
  395. #ifdef CONFIG_MPIC_BROKEN_U3
  396. struct mpic *mpic = mpic_from_irq(irq);
  397. unsigned int src = irq - mpic->irq_offset;
  398. if (mpic_is_ht_interrupt(mpic, src))
  399. mpic_shutdown_ht_interrupt(mpic, src, irq_desc[irq].status);
  400. #endif /* CONFIG_MPIC_BROKEN_U3 */
  401. mpic_disable_irq(irq);
  402. }
  403. static void mpic_end_irq(unsigned int irq)
  404. {
  405. struct mpic *mpic = mpic_from_irq(irq);
  406. #ifdef DEBUG_IRQ
  407. DBG("%s: end_irq: %d\n", mpic->name, irq);
  408. #endif
  409. /* We always EOI on end_irq() even for edge interrupts since that
  410. * should only lower the priority, the MPIC should have properly
  411. * latched another edge interrupt coming in anyway
  412. */
  413. #ifdef CONFIG_MPIC_BROKEN_U3
  414. if (mpic->flags & MPIC_BROKEN_U3) {
  415. unsigned int src = irq - mpic->irq_offset;
  416. if (mpic_is_ht_interrupt(mpic, src) &&
  417. (irq_desc[irq].status & IRQ_LEVEL))
  418. mpic_ht_end_irq(mpic, src);
  419. }
  420. #endif /* CONFIG_MPIC_BROKEN_U3 */
  421. mpic_eoi(mpic);
  422. }
  423. #ifdef CONFIG_SMP
  424. static void mpic_enable_ipi(unsigned int irq)
  425. {
  426. struct mpic *mpic = mpic_from_ipi(irq);
  427. unsigned int src = irq - mpic->ipi_offset;
  428. DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, irq, src);
  429. mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
  430. }
  431. static void mpic_disable_ipi(unsigned int irq)
  432. {
  433. /* NEVER disable an IPI... that's just plain wrong! */
  434. }
  435. static void mpic_end_ipi(unsigned int irq)
  436. {
  437. struct mpic *mpic = mpic_from_ipi(irq);
  438. /*
  439. * IPIs are marked IRQ_PER_CPU. This has the side effect of
  440. * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
  441. * applying to them. We EOI them late to avoid re-entering.
  442. * We mark IPI's with SA_INTERRUPT as they must run with
  443. * irqs disabled.
  444. */
  445. mpic_eoi(mpic);
  446. }
  447. #endif /* CONFIG_SMP */
  448. static void mpic_set_affinity(unsigned int irq, cpumask_t cpumask)
  449. {
  450. struct mpic *mpic = mpic_from_irq(irq);
  451. cpumask_t tmp;
  452. cpus_and(tmp, cpumask, cpu_online_map);
  453. mpic_irq_write(irq - mpic->irq_offset, MPIC_IRQ_DESTINATION,
  454. mpic_physmask(cpus_addr(tmp)[0]));
  455. }
  456. /*
  457. * Exported functions
  458. */
  459. struct mpic * __init mpic_alloc(unsigned long phys_addr,
  460. unsigned int flags,
  461. unsigned int isu_size,
  462. unsigned int irq_offset,
  463. unsigned int irq_count,
  464. unsigned int ipi_offset,
  465. unsigned char *senses,
  466. unsigned int senses_count,
  467. const char *name)
  468. {
  469. struct mpic *mpic;
  470. u32 reg;
  471. const char *vers;
  472. int i;
  473. mpic = alloc_bootmem(sizeof(struct mpic));
  474. if (mpic == NULL)
  475. return NULL;
  476. memset(mpic, 0, sizeof(struct mpic));
  477. mpic->name = name;
  478. mpic->hc_irq.typename = name;
  479. mpic->hc_irq.startup = mpic_startup_irq;
  480. mpic->hc_irq.shutdown = mpic_shutdown_irq;
  481. mpic->hc_irq.enable = mpic_enable_irq;
  482. mpic->hc_irq.disable = mpic_disable_irq;
  483. mpic->hc_irq.end = mpic_end_irq;
  484. if (flags & MPIC_PRIMARY)
  485. mpic->hc_irq.set_affinity = mpic_set_affinity;
  486. #ifdef CONFIG_SMP
  487. mpic->hc_ipi.typename = name;
  488. mpic->hc_ipi.enable = mpic_enable_ipi;
  489. mpic->hc_ipi.disable = mpic_disable_ipi;
  490. mpic->hc_ipi.end = mpic_end_ipi;
  491. #endif /* CONFIG_SMP */
  492. mpic->flags = flags;
  493. mpic->isu_size = isu_size;
  494. mpic->irq_offset = irq_offset;
  495. mpic->irq_count = irq_count;
  496. mpic->ipi_offset = ipi_offset;
  497. mpic->num_sources = 0; /* so far */
  498. mpic->senses = senses;
  499. mpic->senses_count = senses_count;
  500. /* Map the global registers */
  501. mpic->gregs = ioremap(phys_addr + MPIC_GREG_BASE, 0x1000);
  502. mpic->tmregs = mpic->gregs + ((MPIC_TIMER_BASE - MPIC_GREG_BASE) >> 2);
  503. BUG_ON(mpic->gregs == NULL);
  504. /* Reset */
  505. if (flags & MPIC_WANTS_RESET) {
  506. mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_0,
  507. mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_0)
  508. | MPIC_GREG_GCONF_RESET);
  509. while( mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_0)
  510. & MPIC_GREG_GCONF_RESET)
  511. mb();
  512. }
  513. /* Read feature register, calculate num CPUs and, for non-ISU
  514. * MPICs, num sources as well. On ISU MPICs, sources are counted
  515. * as ISUs are added
  516. */
  517. reg = mpic_read(mpic->gregs, MPIC_GREG_FEATURE_0);
  518. mpic->num_cpus = ((reg & MPIC_GREG_FEATURE_LAST_CPU_MASK)
  519. >> MPIC_GREG_FEATURE_LAST_CPU_SHIFT) + 1;
  520. if (isu_size == 0)
  521. mpic->num_sources = ((reg & MPIC_GREG_FEATURE_LAST_SRC_MASK)
  522. >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT) + 1;
  523. /* Map the per-CPU registers */
  524. for (i = 0; i < mpic->num_cpus; i++) {
  525. mpic->cpuregs[i] = ioremap(phys_addr + MPIC_CPU_BASE +
  526. i * MPIC_CPU_STRIDE, 0x1000);
  527. BUG_ON(mpic->cpuregs[i] == NULL);
  528. }
  529. /* Initialize main ISU if none provided */
  530. if (mpic->isu_size == 0) {
  531. mpic->isu_size = mpic->num_sources;
  532. mpic->isus[0] = ioremap(phys_addr + MPIC_IRQ_BASE,
  533. MPIC_IRQ_STRIDE * mpic->isu_size);
  534. BUG_ON(mpic->isus[0] == NULL);
  535. }
  536. mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
  537. mpic->isu_mask = (1 << mpic->isu_shift) - 1;
  538. /* Display version */
  539. switch (reg & MPIC_GREG_FEATURE_VERSION_MASK) {
  540. case 1:
  541. vers = "1.0";
  542. break;
  543. case 2:
  544. vers = "1.2";
  545. break;
  546. case 3:
  547. vers = "1.3";
  548. break;
  549. default:
  550. vers = "<unknown>";
  551. break;
  552. }
  553. printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %lx, max %d CPUs\n",
  554. name, vers, phys_addr, mpic->num_cpus);
  555. printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n", mpic->isu_size,
  556. mpic->isu_shift, mpic->isu_mask);
  557. mpic->next = mpics;
  558. mpics = mpic;
  559. if (flags & MPIC_PRIMARY)
  560. mpic_primary = mpic;
  561. return mpic;
  562. }
  563. void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
  564. unsigned long phys_addr)
  565. {
  566. unsigned int isu_first = isu_num * mpic->isu_size;
  567. BUG_ON(isu_num >= MPIC_MAX_ISU);
  568. mpic->isus[isu_num] = ioremap(phys_addr, MPIC_IRQ_STRIDE * mpic->isu_size);
  569. if ((isu_first + mpic->isu_size) > mpic->num_sources)
  570. mpic->num_sources = isu_first + mpic->isu_size;
  571. }
  572. void __init mpic_setup_cascade(unsigned int irq, mpic_cascade_t handler,
  573. void *data)
  574. {
  575. struct mpic *mpic = mpic_find(irq, NULL);
  576. unsigned long flags;
  577. /* Synchronization here is a bit dodgy, so don't try to replace cascade
  578. * interrupts on the fly too often ... but normally it's set up at boot.
  579. */
  580. spin_lock_irqsave(&mpic_lock, flags);
  581. if (mpic->cascade)
  582. mpic_disable_irq(mpic->cascade_vec + mpic->irq_offset);
  583. mpic->cascade = NULL;
  584. wmb();
  585. mpic->cascade_vec = irq - mpic->irq_offset;
  586. mpic->cascade_data = data;
  587. wmb();
  588. mpic->cascade = handler;
  589. mpic_enable_irq(irq);
  590. spin_unlock_irqrestore(&mpic_lock, flags);
  591. }
  592. void __init mpic_init(struct mpic *mpic)
  593. {
  594. int i;
  595. BUG_ON(mpic->num_sources == 0);
  596. printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
  597. /* Set current processor priority to max */
  598. mpic_cpu_write(MPIC_CPU_CURRENT_TASK_PRI, 0xf);
  599. /* Initialize timers: just disable them all */
  600. for (i = 0; i < 4; i++) {
  601. mpic_write(mpic->tmregs,
  602. i * MPIC_TIMER_STRIDE + MPIC_TIMER_DESTINATION, 0);
  603. mpic_write(mpic->tmregs,
  604. i * MPIC_TIMER_STRIDE + MPIC_TIMER_VECTOR_PRI,
  605. MPIC_VECPRI_MASK |
  606. (MPIC_VEC_TIMER_0 + i));
  607. }
  608. /* Initialize IPIs to our reserved vectors and mark them disabled for now */
  609. mpic_test_broken_ipi(mpic);
  610. for (i = 0; i < 4; i++) {
  611. mpic_ipi_write(i,
  612. MPIC_VECPRI_MASK |
  613. (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
  614. (MPIC_VEC_IPI_0 + i));
  615. #ifdef CONFIG_SMP
  616. if (!(mpic->flags & MPIC_PRIMARY))
  617. continue;
  618. irq_desc[mpic->ipi_offset+i].status |= IRQ_PER_CPU;
  619. irq_desc[mpic->ipi_offset+i].handler = &mpic->hc_ipi;
  620. #endif /* CONFIG_SMP */
  621. }
  622. /* Initialize interrupt sources */
  623. if (mpic->irq_count == 0)
  624. mpic->irq_count = mpic->num_sources;
  625. #ifdef CONFIG_MPIC_BROKEN_U3
  626. /* Do the HT PIC fixups on U3 broken mpic */
  627. DBG("MPIC flags: %x\n", mpic->flags);
  628. if ((mpic->flags & MPIC_BROKEN_U3) && (mpic->flags & MPIC_PRIMARY))
  629. mpic_scan_ht_pics(mpic);
  630. #endif /* CONFIG_MPIC_BROKEN_U3 */
  631. for (i = 0; i < mpic->num_sources; i++) {
  632. /* start with vector = source number, and masked */
  633. u32 vecpri = MPIC_VECPRI_MASK | i | (8 << MPIC_VECPRI_PRIORITY_SHIFT);
  634. int level = 0;
  635. /* if it's an IPI, we skip it */
  636. if ((mpic->irq_offset + i) >= (mpic->ipi_offset + i) &&
  637. (mpic->irq_offset + i) < (mpic->ipi_offset + i + 4))
  638. continue;
  639. /* do senses munging */
  640. if (mpic->senses && i < mpic->senses_count) {
  641. if (mpic->senses[i] & IRQ_SENSE_LEVEL)
  642. vecpri |= MPIC_VECPRI_SENSE_LEVEL;
  643. if (mpic->senses[i] & IRQ_POLARITY_POSITIVE)
  644. vecpri |= MPIC_VECPRI_POLARITY_POSITIVE;
  645. } else
  646. vecpri |= MPIC_VECPRI_SENSE_LEVEL;
  647. /* remember if it was a level interrupts */
  648. level = (vecpri & MPIC_VECPRI_SENSE_LEVEL);
  649. /* deal with broken U3 */
  650. if (mpic->flags & MPIC_BROKEN_U3) {
  651. #ifdef CONFIG_MPIC_BROKEN_U3
  652. if (mpic_is_ht_interrupt(mpic, i)) {
  653. vecpri &= ~(MPIC_VECPRI_SENSE_MASK |
  654. MPIC_VECPRI_POLARITY_MASK);
  655. vecpri |= MPIC_VECPRI_POLARITY_POSITIVE;
  656. }
  657. #else
  658. printk(KERN_ERR "mpic: BROKEN_U3 set, but CONFIG doesn't match\n");
  659. #endif
  660. }
  661. DBG("setup source %d, vecpri: %08x, level: %d\n", i, vecpri,
  662. (level != 0));
  663. /* init hw */
  664. mpic_irq_write(i, MPIC_IRQ_VECTOR_PRI, vecpri);
  665. mpic_irq_write(i, MPIC_IRQ_DESTINATION,
  666. 1 << hard_smp_processor_id());
  667. /* init linux descriptors */
  668. if (i < mpic->irq_count) {
  669. irq_desc[mpic->irq_offset+i].status = level ? IRQ_LEVEL : 0;
  670. irq_desc[mpic->irq_offset+i].handler = &mpic->hc_irq;
  671. }
  672. }
  673. /* Init spurrious vector */
  674. mpic_write(mpic->gregs, MPIC_GREG_SPURIOUS, MPIC_VEC_SPURRIOUS);
  675. /* Disable 8259 passthrough */
  676. mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_0,
  677. mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_0)
  678. | MPIC_GREG_GCONF_8259_PTHROU_DIS);
  679. /* Set current processor priority to 0 */
  680. mpic_cpu_write(MPIC_CPU_CURRENT_TASK_PRI, 0);
  681. }
  682. void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
  683. {
  684. int is_ipi;
  685. struct mpic *mpic = mpic_find(irq, &is_ipi);
  686. unsigned long flags;
  687. u32 reg;
  688. spin_lock_irqsave(&mpic_lock, flags);
  689. if (is_ipi) {
  690. reg = mpic_ipi_read(irq - mpic->ipi_offset) &
  691. ~MPIC_VECPRI_PRIORITY_MASK;
  692. mpic_ipi_write(irq - mpic->ipi_offset,
  693. reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
  694. } else {
  695. reg = mpic_irq_read(irq - mpic->irq_offset,MPIC_IRQ_VECTOR_PRI)
  696. & ~MPIC_VECPRI_PRIORITY_MASK;
  697. mpic_irq_write(irq - mpic->irq_offset, MPIC_IRQ_VECTOR_PRI,
  698. reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
  699. }
  700. spin_unlock_irqrestore(&mpic_lock, flags);
  701. }
  702. unsigned int mpic_irq_get_priority(unsigned int irq)
  703. {
  704. int is_ipi;
  705. struct mpic *mpic = mpic_find(irq, &is_ipi);
  706. unsigned long flags;
  707. u32 reg;
  708. spin_lock_irqsave(&mpic_lock, flags);
  709. if (is_ipi)
  710. reg = mpic_ipi_read(irq - mpic->ipi_offset);
  711. else
  712. reg = mpic_irq_read(irq - mpic->irq_offset, MPIC_IRQ_VECTOR_PRI);
  713. spin_unlock_irqrestore(&mpic_lock, flags);
  714. return (reg & MPIC_VECPRI_PRIORITY_MASK) >> MPIC_VECPRI_PRIORITY_SHIFT;
  715. }
  716. void mpic_setup_this_cpu(void)
  717. {
  718. #ifdef CONFIG_SMP
  719. struct mpic *mpic = mpic_primary;
  720. unsigned long flags;
  721. u32 msk = 1 << hard_smp_processor_id();
  722. unsigned int i;
  723. BUG_ON(mpic == NULL);
  724. DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
  725. spin_lock_irqsave(&mpic_lock, flags);
  726. /* let the mpic know we want intrs. default affinity is 0xffffffff
  727. * until changed via /proc. That's how it's done on x86. If we want
  728. * it differently, then we should make sure we also change the default
  729. * values of irq_affinity in irq.c.
  730. */
  731. if (distribute_irqs) {
  732. for (i = 0; i < mpic->num_sources ; i++)
  733. mpic_irq_write(i, MPIC_IRQ_DESTINATION,
  734. mpic_irq_read(i, MPIC_IRQ_DESTINATION) | msk);
  735. }
  736. /* Set current processor priority to 0 */
  737. mpic_cpu_write(MPIC_CPU_CURRENT_TASK_PRI, 0);
  738. spin_unlock_irqrestore(&mpic_lock, flags);
  739. #endif /* CONFIG_SMP */
  740. }
  741. int mpic_cpu_get_priority(void)
  742. {
  743. struct mpic *mpic = mpic_primary;
  744. return mpic_cpu_read(MPIC_CPU_CURRENT_TASK_PRI);
  745. }
  746. void mpic_cpu_set_priority(int prio)
  747. {
  748. struct mpic *mpic = mpic_primary;
  749. prio &= MPIC_CPU_TASKPRI_MASK;
  750. mpic_cpu_write(MPIC_CPU_CURRENT_TASK_PRI, prio);
  751. }
  752. /*
  753. * XXX: someone who knows mpic should check this.
  754. * do we need to eoi the ipi including for kexec cpu here (see xics comments)?
  755. * or can we reset the mpic in the new kernel?
  756. */
  757. void mpic_teardown_this_cpu(int secondary)
  758. {
  759. struct mpic *mpic = mpic_primary;
  760. unsigned long flags;
  761. u32 msk = 1 << hard_smp_processor_id();
  762. unsigned int i;
  763. BUG_ON(mpic == NULL);
  764. DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
  765. spin_lock_irqsave(&mpic_lock, flags);
  766. /* let the mpic know we don't want intrs. */
  767. for (i = 0; i < mpic->num_sources ; i++)
  768. mpic_irq_write(i, MPIC_IRQ_DESTINATION,
  769. mpic_irq_read(i, MPIC_IRQ_DESTINATION) & ~msk);
  770. /* Set current processor priority to max */
  771. mpic_cpu_write(MPIC_CPU_CURRENT_TASK_PRI, 0xf);
  772. spin_unlock_irqrestore(&mpic_lock, flags);
  773. }
  774. void mpic_send_ipi(unsigned int ipi_no, unsigned int cpu_mask)
  775. {
  776. struct mpic *mpic = mpic_primary;
  777. BUG_ON(mpic == NULL);
  778. #ifdef DEBUG_IPI
  779. DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, ipi_no);
  780. #endif
  781. mpic_cpu_write(MPIC_CPU_IPI_DISPATCH_0 + ipi_no * 0x10,
  782. mpic_physmask(cpu_mask & cpus_addr(cpu_online_map)[0]));
  783. }
  784. int mpic_get_one_irq(struct mpic *mpic, struct pt_regs *regs)
  785. {
  786. u32 irq;
  787. irq = mpic_cpu_read(MPIC_CPU_INTACK) & MPIC_VECPRI_VECTOR_MASK;
  788. #ifdef DEBUG_LOW
  789. DBG("%s: get_one_irq(): %d\n", mpic->name, irq);
  790. #endif
  791. if (mpic->cascade && irq == mpic->cascade_vec) {
  792. #ifdef DEBUG_LOW
  793. DBG("%s: cascading ...\n", mpic->name);
  794. #endif
  795. irq = mpic->cascade(regs, mpic->cascade_data);
  796. mpic_eoi(mpic);
  797. return irq;
  798. }
  799. if (unlikely(irq == MPIC_VEC_SPURRIOUS))
  800. return -1;
  801. if (irq < MPIC_VEC_IPI_0) {
  802. #ifdef DEBUG_IRQ
  803. DBG("%s: irq %d\n", mpic->name, irq + mpic->irq_offset);
  804. #endif
  805. return irq + mpic->irq_offset;
  806. }
  807. #ifdef DEBUG_IPI
  808. DBG("%s: ipi %d !\n", mpic->name, irq - MPIC_VEC_IPI_0);
  809. #endif
  810. return irq - MPIC_VEC_IPI_0 + mpic->ipi_offset;
  811. }
  812. int mpic_get_irq(struct pt_regs *regs)
  813. {
  814. struct mpic *mpic = mpic_primary;
  815. BUG_ON(mpic == NULL);
  816. return mpic_get_one_irq(mpic, regs);
  817. }
  818. #ifdef CONFIG_SMP
  819. void mpic_request_ipis(void)
  820. {
  821. struct mpic *mpic = mpic_primary;
  822. BUG_ON(mpic == NULL);
  823. printk("requesting IPIs ... \n");
  824. /* IPIs are marked SA_INTERRUPT as they must run with irqs disabled */
  825. request_irq(mpic->ipi_offset+0, mpic_ipi_action, SA_INTERRUPT,
  826. "IPI0 (call function)", mpic);
  827. request_irq(mpic->ipi_offset+1, mpic_ipi_action, SA_INTERRUPT,
  828. "IPI1 (reschedule)", mpic);
  829. request_irq(mpic->ipi_offset+2, mpic_ipi_action, SA_INTERRUPT,
  830. "IPI2 (unused)", mpic);
  831. request_irq(mpic->ipi_offset+3, mpic_ipi_action, SA_INTERRUPT,
  832. "IPI3 (debugger break)", mpic);
  833. printk("IPIs requested... \n");
  834. }
  835. void smp_mpic_message_pass(int target, int msg)
  836. {
  837. /* make sure we're sending something that translates to an IPI */
  838. if ((unsigned int)msg > 3) {
  839. printk("SMP %d: smp_message_pass: unknown msg %d\n",
  840. smp_processor_id(), msg);
  841. return;
  842. }
  843. switch (target) {
  844. case MSG_ALL:
  845. mpic_send_ipi(msg, 0xffffffff);
  846. break;
  847. case MSG_ALL_BUT_SELF:
  848. mpic_send_ipi(msg, 0xffffffff & ~(1 << smp_processor_id()));
  849. break;
  850. default:
  851. mpic_send_ipi(msg, 1 << target);
  852. break;
  853. }
  854. }
  855. #endif /* CONFIG_SMP */