setup.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633
  1. /*
  2. * 64-bit pSeries and RS/6000 setup code.
  3. *
  4. * Copyright (C) 1995 Linus Torvalds
  5. * Adapted from 'alpha' version by Gary Thomas
  6. * Modified by Cort Dougan (cort@cs.nmt.edu)
  7. * Modified by PPC64 Team, IBM Corp
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version
  12. * 2 of the License, or (at your option) any later version.
  13. */
  14. /*
  15. * bootup setup stuff..
  16. */
  17. #undef DEBUG
  18. #include <linux/config.h>
  19. #include <linux/cpu.h>
  20. #include <linux/errno.h>
  21. #include <linux/sched.h>
  22. #include <linux/kernel.h>
  23. #include <linux/mm.h>
  24. #include <linux/stddef.h>
  25. #include <linux/unistd.h>
  26. #include <linux/slab.h>
  27. #include <linux/user.h>
  28. #include <linux/a.out.h>
  29. #include <linux/tty.h>
  30. #include <linux/major.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/reboot.h>
  33. #include <linux/init.h>
  34. #include <linux/ioport.h>
  35. #include <linux/console.h>
  36. #include <linux/pci.h>
  37. #include <linux/utsname.h>
  38. #include <linux/adb.h>
  39. #include <linux/module.h>
  40. #include <linux/delay.h>
  41. #include <linux/irq.h>
  42. #include <linux/seq_file.h>
  43. #include <linux/root_dev.h>
  44. #include <asm/mmu.h>
  45. #include <asm/processor.h>
  46. #include <asm/io.h>
  47. #include <asm/pgtable.h>
  48. #include <asm/prom.h>
  49. #include <asm/rtas.h>
  50. #include <asm/pci-bridge.h>
  51. #include <asm/iommu.h>
  52. #include <asm/dma.h>
  53. #include <asm/machdep.h>
  54. #include <asm/irq.h>
  55. #include <asm/kexec.h>
  56. #include <asm/time.h>
  57. #include <asm/nvram.h>
  58. #include "xics.h"
  59. #include <asm/firmware.h>
  60. #include <asm/pmc.h>
  61. #include <asm/mpic.h>
  62. #include <asm/ppc-pci.h>
  63. #include <asm/i8259.h>
  64. #include <asm/udbg.h>
  65. #include <asm/smp.h>
  66. #include "plpar_wrappers.h"
  67. #include "ras.h"
  68. #ifdef DEBUG
  69. #define DBG(fmt...) udbg_printf(fmt)
  70. #else
  71. #define DBG(fmt...)
  72. #endif
  73. extern void find_udbg_vterm(void);
  74. int fwnmi_active; /* TRUE if an FWNMI handler is present */
  75. static void pseries_shared_idle(void);
  76. static void pseries_dedicated_idle(void);
  77. struct mpic *pSeries_mpic;
  78. static void pSeries_show_cpuinfo(struct seq_file *m)
  79. {
  80. struct device_node *root;
  81. const char *model = "";
  82. root = of_find_node_by_path("/");
  83. if (root)
  84. model = get_property(root, "model", NULL);
  85. seq_printf(m, "machine\t\t: CHRP %s\n", model);
  86. of_node_put(root);
  87. }
  88. /* Initialize firmware assisted non-maskable interrupts if
  89. * the firmware supports this feature.
  90. */
  91. static void __init fwnmi_init(void)
  92. {
  93. unsigned long system_reset_addr, machine_check_addr;
  94. int ibm_nmi_register = rtas_token("ibm,nmi-register");
  95. if (ibm_nmi_register == RTAS_UNKNOWN_SERVICE)
  96. return;
  97. /* If the kernel's not linked at zero we point the firmware at low
  98. * addresses anyway, and use a trampoline to get to the real code. */
  99. system_reset_addr = __pa(system_reset_fwnmi) - PHYSICAL_START;
  100. machine_check_addr = __pa(machine_check_fwnmi) - PHYSICAL_START;
  101. if (0 == rtas_call(ibm_nmi_register, 2, 1, NULL, system_reset_addr,
  102. machine_check_addr))
  103. fwnmi_active = 1;
  104. }
  105. static void __init pSeries_init_mpic(void)
  106. {
  107. unsigned int *addrp;
  108. struct device_node *np;
  109. unsigned long intack = 0;
  110. /* All ISUs are setup, complete initialization */
  111. mpic_init(pSeries_mpic);
  112. /* Check what kind of cascade ACK we have */
  113. if (!(np = of_find_node_by_name(NULL, "pci"))
  114. || !(addrp = (unsigned int *)
  115. get_property(np, "8259-interrupt-acknowledge", NULL)))
  116. printk(KERN_ERR "Cannot find pci to get ack address\n");
  117. else
  118. intack = addrp[prom_n_addr_cells(np)-1];
  119. of_node_put(np);
  120. /* Setup the legacy interrupts & controller */
  121. i8259_init(intack, 0);
  122. /* Hook cascade to mpic */
  123. mpic_setup_cascade(NUM_ISA_INTERRUPTS, i8259_irq_cascade, NULL);
  124. }
  125. static void __init pSeries_setup_mpic(void)
  126. {
  127. unsigned int *opprop;
  128. unsigned long openpic_addr = 0;
  129. unsigned char senses[NR_IRQS - NUM_ISA_INTERRUPTS];
  130. struct device_node *root;
  131. int irq_count;
  132. /* Find the Open PIC if present */
  133. root = of_find_node_by_path("/");
  134. opprop = (unsigned int *) get_property(root, "platform-open-pic", NULL);
  135. if (opprop != 0) {
  136. int n = prom_n_addr_cells(root);
  137. for (openpic_addr = 0; n > 0; --n)
  138. openpic_addr = (openpic_addr << 32) + *opprop++;
  139. printk(KERN_DEBUG "OpenPIC addr: %lx\n", openpic_addr);
  140. }
  141. of_node_put(root);
  142. BUG_ON(openpic_addr == 0);
  143. /* Get the sense values from OF */
  144. prom_get_irq_senses(senses, NUM_ISA_INTERRUPTS, NR_IRQS);
  145. /* Setup the openpic driver */
  146. irq_count = NR_IRQS - NUM_ISA_INTERRUPTS - 4; /* leave room for IPIs */
  147. pSeries_mpic = mpic_alloc(openpic_addr, MPIC_PRIMARY,
  148. 16, 16, irq_count, /* isu size, irq offset, irq count */
  149. NR_IRQS - 4, /* ipi offset */
  150. senses, irq_count, /* sense & sense size */
  151. " MPIC ");
  152. }
  153. static void pseries_lpar_enable_pmcs(void)
  154. {
  155. unsigned long set, reset;
  156. power4_enable_pmcs();
  157. set = 1UL << 63;
  158. reset = 0;
  159. plpar_hcall_norets(H_PERFMON, set, reset);
  160. /* instruct hypervisor to maintain PMCs */
  161. if (firmware_has_feature(FW_FEATURE_SPLPAR))
  162. get_lppaca()->pmcregs_in_use = 1;
  163. }
  164. static void __init pSeries_setup_arch(void)
  165. {
  166. /* Fixup ppc_md depending on the type of interrupt controller */
  167. if (ppc64_interrupt_controller == IC_OPEN_PIC) {
  168. ppc_md.init_IRQ = pSeries_init_mpic;
  169. ppc_md.get_irq = mpic_get_irq;
  170. /* Allocate the mpic now, so that find_and_init_phbs() can
  171. * fill the ISUs */
  172. pSeries_setup_mpic();
  173. } else {
  174. ppc_md.init_IRQ = xics_init_IRQ;
  175. ppc_md.get_irq = xics_get_irq;
  176. }
  177. #ifdef CONFIG_SMP
  178. smp_init_pSeries();
  179. #endif
  180. /* openpic global configuration register (64-bit format). */
  181. /* openpic Interrupt Source Unit pointer (64-bit format). */
  182. /* python0 facility area (mmio) (64-bit format) REAL address. */
  183. /* init to some ~sane value until calibrate_delay() runs */
  184. loops_per_jiffy = 50000000;
  185. if (ROOT_DEV == 0) {
  186. printk("No ramdisk, default root is /dev/sda2\n");
  187. ROOT_DEV = Root_SDA2;
  188. }
  189. fwnmi_init();
  190. /* Find and initialize PCI host bridges */
  191. init_pci_config_tokens();
  192. find_and_init_phbs();
  193. eeh_init();
  194. pSeries_nvram_init();
  195. /* Choose an idle loop */
  196. if (firmware_has_feature(FW_FEATURE_SPLPAR)) {
  197. vpa_init(boot_cpuid);
  198. if (get_lppaca()->shared_proc) {
  199. printk(KERN_INFO "Using shared processor idle loop\n");
  200. ppc_md.idle_loop = pseries_shared_idle;
  201. } else {
  202. printk(KERN_INFO "Using dedicated idle loop\n");
  203. ppc_md.idle_loop = pseries_dedicated_idle;
  204. }
  205. } else {
  206. printk(KERN_INFO "Using default idle loop\n");
  207. ppc_md.idle_loop = default_idle;
  208. }
  209. if (platform_is_lpar())
  210. ppc_md.enable_pmcs = pseries_lpar_enable_pmcs;
  211. else
  212. ppc_md.enable_pmcs = power4_enable_pmcs;
  213. }
  214. static int __init pSeries_init_panel(void)
  215. {
  216. /* Manually leave the kernel version on the panel. */
  217. ppc_md.progress("Linux ppc64\n", 0);
  218. ppc_md.progress(system_utsname.version, 0);
  219. return 0;
  220. }
  221. arch_initcall(pSeries_init_panel);
  222. /* Build up the ppc64_firmware_features bitmask field
  223. * using contents of device-tree/ibm,hypertas-functions.
  224. * Ultimately this functionality may be moved into prom.c prom_init().
  225. */
  226. static void __init fw_feature_init(void)
  227. {
  228. struct device_node * dn;
  229. char * hypertas;
  230. unsigned int len;
  231. DBG(" -> fw_feature_init()\n");
  232. ppc64_firmware_features = 0;
  233. dn = of_find_node_by_path("/rtas");
  234. if (dn == NULL) {
  235. printk(KERN_ERR "WARNING ! Cannot find RTAS in device-tree !\n");
  236. goto no_rtas;
  237. }
  238. hypertas = get_property(dn, "ibm,hypertas-functions", &len);
  239. if (hypertas) {
  240. while (len > 0){
  241. int i, hypertas_len;
  242. /* check value against table of strings */
  243. for(i=0; i < FIRMWARE_MAX_FEATURES ;i++) {
  244. if ((firmware_features_table[i].name) &&
  245. (strcmp(firmware_features_table[i].name,hypertas))==0) {
  246. /* we have a match */
  247. ppc64_firmware_features |=
  248. (firmware_features_table[i].val);
  249. break;
  250. }
  251. }
  252. hypertas_len = strlen(hypertas);
  253. len -= hypertas_len +1;
  254. hypertas+= hypertas_len +1;
  255. }
  256. }
  257. of_node_put(dn);
  258. no_rtas:
  259. DBG(" <- fw_feature_init()\n");
  260. }
  261. static void __init pSeries_discover_pic(void)
  262. {
  263. struct device_node *np;
  264. char *typep;
  265. /*
  266. * Setup interrupt mapping options that are needed for finish_device_tree
  267. * to properly parse the OF interrupt tree & do the virtual irq mapping
  268. */
  269. __irq_offset_value = NUM_ISA_INTERRUPTS;
  270. ppc64_interrupt_controller = IC_INVALID;
  271. for (np = NULL; (np = of_find_node_by_name(np, "interrupt-controller"));) {
  272. typep = (char *)get_property(np, "compatible", NULL);
  273. if (strstr(typep, "open-pic")) {
  274. ppc64_interrupt_controller = IC_OPEN_PIC;
  275. break;
  276. } else if (strstr(typep, "ppc-xicp")) {
  277. ppc64_interrupt_controller = IC_PPC_XIC;
  278. break;
  279. }
  280. }
  281. if (ppc64_interrupt_controller == IC_INVALID)
  282. printk("pSeries_discover_pic: failed to recognize"
  283. " interrupt-controller\n");
  284. }
  285. static void pSeries_mach_cpu_die(void)
  286. {
  287. local_irq_disable();
  288. idle_task_exit();
  289. /* Some hardware requires clearing the CPPR, while other hardware does not
  290. * it is safe either way
  291. */
  292. pSeriesLP_cppr_info(0, 0);
  293. rtas_stop_self();
  294. /* Should never get here... */
  295. BUG();
  296. for(;;);
  297. }
  298. static int pseries_set_dabr(unsigned long dabr)
  299. {
  300. return plpar_hcall_norets(H_SET_DABR, dabr);
  301. }
  302. static int pseries_set_xdabr(unsigned long dabr)
  303. {
  304. /* We want to catch accesses from kernel and userspace */
  305. return plpar_hcall_norets(H_SET_XDABR, dabr,
  306. H_DABRX_KERNEL | H_DABRX_USER);
  307. }
  308. /*
  309. * Early initialization. Relocation is on but do not reference unbolted pages
  310. */
  311. static void __init pSeries_init_early(void)
  312. {
  313. int iommu_off = 0;
  314. DBG(" -> pSeries_init_early()\n");
  315. fw_feature_init();
  316. if (platform_is_lpar())
  317. hpte_init_lpar();
  318. else {
  319. hpte_init_native();
  320. iommu_off = (of_chosen &&
  321. get_property(of_chosen, "linux,iommu-off", NULL));
  322. }
  323. if (platform_is_lpar())
  324. find_udbg_vterm();
  325. if (firmware_has_feature(FW_FEATURE_DABR))
  326. ppc_md.set_dabr = pseries_set_dabr;
  327. else if (firmware_has_feature(FW_FEATURE_XDABR))
  328. ppc_md.set_dabr = pseries_set_xdabr;
  329. iommu_init_early_pSeries();
  330. pSeries_discover_pic();
  331. DBG(" <- pSeries_init_early()\n");
  332. }
  333. static int pSeries_check_legacy_ioport(unsigned int baseport)
  334. {
  335. struct device_node *np;
  336. #define I8042_DATA_REG 0x60
  337. #define FDC_BASE 0x3f0
  338. switch(baseport) {
  339. case I8042_DATA_REG:
  340. np = of_find_node_by_type(NULL, "8042");
  341. if (np == NULL)
  342. return -ENODEV;
  343. of_node_put(np);
  344. break;
  345. case FDC_BASE:
  346. np = of_find_node_by_type(NULL, "fdc");
  347. if (np == NULL)
  348. return -ENODEV;
  349. of_node_put(np);
  350. break;
  351. }
  352. return 0;
  353. }
  354. /*
  355. * Called very early, MMU is off, device-tree isn't unflattened
  356. */
  357. extern struct machdep_calls pSeries_md;
  358. static int __init pSeries_probe(int platform)
  359. {
  360. if (platform != PLATFORM_PSERIES &&
  361. platform != PLATFORM_PSERIES_LPAR)
  362. return 0;
  363. /* if we have some ppc_md fixups for LPAR to do, do
  364. * it here ...
  365. */
  366. return 1;
  367. }
  368. DECLARE_PER_CPU(unsigned long, smt_snooze_delay);
  369. static inline void dedicated_idle_sleep(unsigned int cpu)
  370. {
  371. struct lppaca *plppaca = &lppaca[cpu ^ 1];
  372. /* Only sleep if the other thread is not idle */
  373. if (!(plppaca->idle)) {
  374. local_irq_disable();
  375. /*
  376. * We are about to sleep the thread and so wont be polling any
  377. * more.
  378. */
  379. clear_thread_flag(TIF_POLLING_NRFLAG);
  380. smp_mb__after_clear_bit();
  381. /*
  382. * SMT dynamic mode. Cede will result in this thread going
  383. * dormant, if the partner thread is still doing work. Thread
  384. * wakes up if partner goes idle, an interrupt is presented, or
  385. * a prod occurs. Returning from the cede enables external
  386. * interrupts.
  387. */
  388. if (!need_resched())
  389. cede_processor();
  390. else
  391. local_irq_enable();
  392. set_thread_flag(TIF_POLLING_NRFLAG);
  393. } else {
  394. /*
  395. * Give the HV an opportunity at the processor, since we are
  396. * not doing any work.
  397. */
  398. poll_pending();
  399. }
  400. }
  401. static void pseries_dedicated_idle(void)
  402. {
  403. unsigned int cpu = smp_processor_id();
  404. unsigned long start_snooze;
  405. unsigned long *smt_snooze_delay = &__get_cpu_var(smt_snooze_delay);
  406. set_thread_flag(TIF_POLLING_NRFLAG);
  407. while (1) {
  408. /*
  409. * Indicate to the HV that we are idle. Now would be
  410. * a good time to find other work to dispatch.
  411. */
  412. get_lppaca()->idle = 1;
  413. if (!need_resched()) {
  414. start_snooze = get_tb() +
  415. *smt_snooze_delay * tb_ticks_per_usec;
  416. while (!need_resched() && !cpu_is_offline(cpu)) {
  417. ppc64_runlatch_off();
  418. /*
  419. * Go into low thread priority and possibly
  420. * low power mode.
  421. */
  422. HMT_low();
  423. HMT_very_low();
  424. if (*smt_snooze_delay != 0 &&
  425. get_tb() > start_snooze) {
  426. HMT_medium();
  427. dedicated_idle_sleep(cpu);
  428. }
  429. }
  430. HMT_medium();
  431. }
  432. get_lppaca()->idle = 0;
  433. ppc64_runlatch_on();
  434. preempt_enable_no_resched();
  435. schedule();
  436. preempt_disable();
  437. if (cpu_is_offline(cpu) && system_state == SYSTEM_RUNNING)
  438. cpu_die();
  439. }
  440. }
  441. static void pseries_shared_idle(void)
  442. {
  443. unsigned int cpu = smp_processor_id();
  444. while (1) {
  445. /*
  446. * Indicate to the HV that we are idle. Now would be
  447. * a good time to find other work to dispatch.
  448. */
  449. get_lppaca()->idle = 1;
  450. while (!need_resched() && !cpu_is_offline(cpu)) {
  451. local_irq_disable();
  452. ppc64_runlatch_off();
  453. /*
  454. * Yield the processor to the hypervisor. We return if
  455. * an external interrupt occurs (which are driven prior
  456. * to returning here) or if a prod occurs from another
  457. * processor. When returning here, external interrupts
  458. * are enabled.
  459. *
  460. * Check need_resched() again with interrupts disabled
  461. * to avoid a race.
  462. */
  463. if (!need_resched())
  464. cede_processor();
  465. else
  466. local_irq_enable();
  467. HMT_medium();
  468. }
  469. get_lppaca()->idle = 0;
  470. ppc64_runlatch_on();
  471. preempt_enable_no_resched();
  472. schedule();
  473. preempt_disable();
  474. if (cpu_is_offline(cpu) && system_state == SYSTEM_RUNNING)
  475. cpu_die();
  476. }
  477. }
  478. static int pSeries_pci_probe_mode(struct pci_bus *bus)
  479. {
  480. if (platform_is_lpar())
  481. return PCI_PROBE_DEVTREE;
  482. return PCI_PROBE_NORMAL;
  483. }
  484. #ifdef CONFIG_KEXEC
  485. static void pseries_kexec_cpu_down(int crash_shutdown, int secondary)
  486. {
  487. /* Don't risk a hypervisor call if we're crashing */
  488. if (!crash_shutdown) {
  489. unsigned long vpa = __pa(get_lppaca());
  490. if (unregister_vpa(hard_smp_processor_id(), vpa)) {
  491. printk("VPA deregistration of cpu %u (hw_cpu_id %d) "
  492. "failed\n", smp_processor_id(),
  493. hard_smp_processor_id());
  494. }
  495. }
  496. if (ppc64_interrupt_controller == IC_OPEN_PIC)
  497. mpic_teardown_this_cpu(secondary);
  498. else
  499. xics_teardown_cpu(secondary);
  500. }
  501. #endif
  502. struct machdep_calls __initdata pSeries_md = {
  503. .probe = pSeries_probe,
  504. .setup_arch = pSeries_setup_arch,
  505. .init_early = pSeries_init_early,
  506. .show_cpuinfo = pSeries_show_cpuinfo,
  507. .log_error = pSeries_log_error,
  508. .pcibios_fixup = pSeries_final_fixup,
  509. .pci_probe_mode = pSeries_pci_probe_mode,
  510. .irq_bus_setup = pSeries_irq_bus_setup,
  511. .restart = rtas_restart,
  512. .power_off = rtas_power_off,
  513. .halt = rtas_halt,
  514. .panic = rtas_os_term,
  515. .cpu_die = pSeries_mach_cpu_die,
  516. .get_boot_time = rtas_get_boot_time,
  517. .get_rtc_time = rtas_get_rtc_time,
  518. .set_rtc_time = rtas_set_rtc_time,
  519. .calibrate_decr = generic_calibrate_decr,
  520. .progress = rtas_progress,
  521. .check_legacy_ioport = pSeries_check_legacy_ioport,
  522. .system_reset_exception = pSeries_system_reset_exception,
  523. .machine_check_exception = pSeries_machine_check_exception,
  524. #ifdef CONFIG_KEXEC
  525. .kexec_cpu_down = pseries_kexec_cpu_down,
  526. .machine_kexec = default_machine_kexec,
  527. .machine_kexec_prepare = default_machine_kexec_prepare,
  528. .machine_crash_shutdown = default_machine_crash_shutdown,
  529. #endif
  530. };