voyager_smp.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937
  1. /* -*- mode: c; c-basic-offset: 8 -*- */
  2. /* Copyright (C) 1999,2001
  3. *
  4. * Author: J.E.J.Bottomley@HansenPartnership.com
  5. *
  6. * linux/arch/i386/kernel/voyager_smp.c
  7. *
  8. * This file provides all the same external entries as smp.c but uses
  9. * the voyager hal to provide the functionality
  10. */
  11. #include <linux/config.h>
  12. #include <linux/module.h>
  13. #include <linux/mm.h>
  14. #include <linux/kernel_stat.h>
  15. #include <linux/delay.h>
  16. #include <linux/mc146818rtc.h>
  17. #include <linux/cache.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/smp_lock.h>
  20. #include <linux/init.h>
  21. #include <linux/kernel.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/completion.h>
  24. #include <asm/desc.h>
  25. #include <asm/voyager.h>
  26. #include <asm/vic.h>
  27. #include <asm/mtrr.h>
  28. #include <asm/pgalloc.h>
  29. #include <asm/tlbflush.h>
  30. #include <asm/arch_hooks.h>
  31. /* TLB state -- visible externally, indexed physically */
  32. DEFINE_PER_CPU(struct tlb_state, cpu_tlbstate) ____cacheline_aligned = { &init_mm, 0 };
  33. /* CPU IRQ affinity -- set to all ones initially */
  34. static unsigned long cpu_irq_affinity[NR_CPUS] __cacheline_aligned = { [0 ... NR_CPUS-1] = ~0UL };
  35. /* per CPU data structure (for /proc/cpuinfo et al), visible externally
  36. * indexed physically */
  37. struct cpuinfo_x86 cpu_data[NR_CPUS] __cacheline_aligned;
  38. EXPORT_SYMBOL(cpu_data);
  39. /* physical ID of the CPU used to boot the system */
  40. unsigned char boot_cpu_id;
  41. /* The memory line addresses for the Quad CPIs */
  42. struct voyager_qic_cpi *voyager_quad_cpi_addr[NR_CPUS] __cacheline_aligned;
  43. /* The masks for the Extended VIC processors, filled in by cat_init */
  44. __u32 voyager_extended_vic_processors = 0;
  45. /* Masks for the extended Quad processors which cannot be VIC booted */
  46. __u32 voyager_allowed_boot_processors = 0;
  47. /* The mask for the Quad Processors (both extended and non-extended) */
  48. __u32 voyager_quad_processors = 0;
  49. /* Total count of live CPUs, used in process.c to display
  50. * the CPU information and in irq.c for the per CPU irq
  51. * activity count. Finally exported by i386_ksyms.c */
  52. static int voyager_extended_cpus = 1;
  53. /* Have we found an SMP box - used by time.c to do the profiling
  54. interrupt for timeslicing; do not set to 1 until the per CPU timer
  55. interrupt is active */
  56. int smp_found_config = 0;
  57. /* Used for the invalidate map that's also checked in the spinlock */
  58. static volatile unsigned long smp_invalidate_needed;
  59. /* Bitmask of currently online CPUs - used by setup.c for
  60. /proc/cpuinfo, visible externally but still physical */
  61. cpumask_t cpu_online_map = CPU_MASK_NONE;
  62. EXPORT_SYMBOL(cpu_online_map);
  63. /* Bitmask of CPUs present in the system - exported by i386_syms.c, used
  64. * by scheduler but indexed physically */
  65. cpumask_t phys_cpu_present_map = CPU_MASK_NONE;
  66. /* The internal functions */
  67. static void send_CPI(__u32 cpuset, __u8 cpi);
  68. static void ack_CPI(__u8 cpi);
  69. static int ack_QIC_CPI(__u8 cpi);
  70. static void ack_special_QIC_CPI(__u8 cpi);
  71. static void ack_VIC_CPI(__u8 cpi);
  72. static void send_CPI_allbutself(__u8 cpi);
  73. static void enable_vic_irq(unsigned int irq);
  74. static void disable_vic_irq(unsigned int irq);
  75. static unsigned int startup_vic_irq(unsigned int irq);
  76. static void enable_local_vic_irq(unsigned int irq);
  77. static void disable_local_vic_irq(unsigned int irq);
  78. static void before_handle_vic_irq(unsigned int irq);
  79. static void after_handle_vic_irq(unsigned int irq);
  80. static void set_vic_irq_affinity(unsigned int irq, cpumask_t mask);
  81. static void ack_vic_irq(unsigned int irq);
  82. static void vic_enable_cpi(void);
  83. static void do_boot_cpu(__u8 cpuid);
  84. static void do_quad_bootstrap(void);
  85. int hard_smp_processor_id(void);
  86. /* Inline functions */
  87. static inline void
  88. send_one_QIC_CPI(__u8 cpu, __u8 cpi)
  89. {
  90. voyager_quad_cpi_addr[cpu]->qic_cpi[cpi].cpi =
  91. (smp_processor_id() << 16) + cpi;
  92. }
  93. static inline void
  94. send_QIC_CPI(__u32 cpuset, __u8 cpi)
  95. {
  96. int cpu;
  97. for_each_online_cpu(cpu) {
  98. if(cpuset & (1<<cpu)) {
  99. #ifdef VOYAGER_DEBUG
  100. if(!cpu_isset(cpu, cpu_online_map))
  101. VDEBUG(("CPU%d sending cpi %d to CPU%d not in cpu_online_map\n", hard_smp_processor_id(), cpi, cpu));
  102. #endif
  103. send_one_QIC_CPI(cpu, cpi - QIC_CPI_OFFSET);
  104. }
  105. }
  106. }
  107. static inline void
  108. wrapper_smp_local_timer_interrupt(struct pt_regs *regs)
  109. {
  110. irq_enter();
  111. smp_local_timer_interrupt(regs);
  112. irq_exit();
  113. }
  114. static inline void
  115. send_one_CPI(__u8 cpu, __u8 cpi)
  116. {
  117. if(voyager_quad_processors & (1<<cpu))
  118. send_one_QIC_CPI(cpu, cpi - QIC_CPI_OFFSET);
  119. else
  120. send_CPI(1<<cpu, cpi);
  121. }
  122. static inline void
  123. send_CPI_allbutself(__u8 cpi)
  124. {
  125. __u8 cpu = smp_processor_id();
  126. __u32 mask = cpus_addr(cpu_online_map)[0] & ~(1 << cpu);
  127. send_CPI(mask, cpi);
  128. }
  129. static inline int
  130. is_cpu_quad(void)
  131. {
  132. __u8 cpumask = inb(VIC_PROC_WHO_AM_I);
  133. return ((cpumask & QUAD_IDENTIFIER) == QUAD_IDENTIFIER);
  134. }
  135. static inline int
  136. is_cpu_extended(void)
  137. {
  138. __u8 cpu = hard_smp_processor_id();
  139. return(voyager_extended_vic_processors & (1<<cpu));
  140. }
  141. static inline int
  142. is_cpu_vic_boot(void)
  143. {
  144. __u8 cpu = hard_smp_processor_id();
  145. return(voyager_extended_vic_processors
  146. & voyager_allowed_boot_processors & (1<<cpu));
  147. }
  148. static inline void
  149. ack_CPI(__u8 cpi)
  150. {
  151. switch(cpi) {
  152. case VIC_CPU_BOOT_CPI:
  153. if(is_cpu_quad() && !is_cpu_vic_boot())
  154. ack_QIC_CPI(cpi);
  155. else
  156. ack_VIC_CPI(cpi);
  157. break;
  158. case VIC_SYS_INT:
  159. case VIC_CMN_INT:
  160. /* These are slightly strange. Even on the Quad card,
  161. * They are vectored as VIC CPIs */
  162. if(is_cpu_quad())
  163. ack_special_QIC_CPI(cpi);
  164. else
  165. ack_VIC_CPI(cpi);
  166. break;
  167. default:
  168. printk("VOYAGER ERROR: CPI%d is in common CPI code\n", cpi);
  169. break;
  170. }
  171. }
  172. /* local variables */
  173. /* The VIC IRQ descriptors -- these look almost identical to the
  174. * 8259 IRQs except that masks and things must be kept per processor
  175. */
  176. static struct hw_interrupt_type vic_irq_type = {
  177. .typename = "VIC-level",
  178. .startup = startup_vic_irq,
  179. .shutdown = disable_vic_irq,
  180. .enable = enable_vic_irq,
  181. .disable = disable_vic_irq,
  182. .ack = before_handle_vic_irq,
  183. .end = after_handle_vic_irq,
  184. .set_affinity = set_vic_irq_affinity,
  185. };
  186. /* used to count up as CPUs are brought on line (starts at 0) */
  187. static int cpucount = 0;
  188. /* steal a page from the bottom of memory for the trampoline and
  189. * squirrel its address away here. This will be in kernel virtual
  190. * space */
  191. static __u32 trampoline_base;
  192. /* The per cpu profile stuff - used in smp_local_timer_interrupt */
  193. static DEFINE_PER_CPU(int, prof_multiplier) = 1;
  194. static DEFINE_PER_CPU(int, prof_old_multiplier) = 1;
  195. static DEFINE_PER_CPU(int, prof_counter) = 1;
  196. /* the map used to check if a CPU has booted */
  197. static __u32 cpu_booted_map;
  198. /* the synchronize flag used to hold all secondary CPUs spinning in
  199. * a tight loop until the boot sequence is ready for them */
  200. static cpumask_t smp_commenced_mask = CPU_MASK_NONE;
  201. /* This is for the new dynamic CPU boot code */
  202. cpumask_t cpu_callin_map = CPU_MASK_NONE;
  203. cpumask_t cpu_callout_map = CPU_MASK_NONE;
  204. EXPORT_SYMBOL(cpu_callout_map);
  205. cpumask_t cpu_possible_map = CPU_MASK_ALL;
  206. EXPORT_SYMBOL(cpu_possible_map);
  207. /* The per processor IRQ masks (these are usually kept in sync) */
  208. static __u16 vic_irq_mask[NR_CPUS] __cacheline_aligned;
  209. /* the list of IRQs to be enabled by the VIC_ENABLE_IRQ_CPI */
  210. static __u16 vic_irq_enable_mask[NR_CPUS] __cacheline_aligned = { 0 };
  211. /* Lock for enable/disable of VIC interrupts */
  212. static __cacheline_aligned DEFINE_SPINLOCK(vic_irq_lock);
  213. /* The boot processor is correctly set up in PC mode when it
  214. * comes up, but the secondaries need their master/slave 8259
  215. * pairs initializing correctly */
  216. /* Interrupt counters (per cpu) and total - used to try to
  217. * even up the interrupt handling routines */
  218. static long vic_intr_total = 0;
  219. static long vic_intr_count[NR_CPUS] __cacheline_aligned = { 0 };
  220. static unsigned long vic_tick[NR_CPUS] __cacheline_aligned = { 0 };
  221. /* Since we can only use CPI0, we fake all the other CPIs */
  222. static unsigned long vic_cpi_mailbox[NR_CPUS] __cacheline_aligned;
  223. /* debugging routine to read the isr of the cpu's pic */
  224. static inline __u16
  225. vic_read_isr(void)
  226. {
  227. __u16 isr;
  228. outb(0x0b, 0xa0);
  229. isr = inb(0xa0) << 8;
  230. outb(0x0b, 0x20);
  231. isr |= inb(0x20);
  232. return isr;
  233. }
  234. static __init void
  235. qic_setup(void)
  236. {
  237. if(!is_cpu_quad()) {
  238. /* not a quad, no setup */
  239. return;
  240. }
  241. outb(QIC_DEFAULT_MASK0, QIC_MASK_REGISTER0);
  242. outb(QIC_CPI_ENABLE, QIC_MASK_REGISTER1);
  243. if(is_cpu_extended()) {
  244. /* the QIC duplicate of the VIC base register */
  245. outb(VIC_DEFAULT_CPI_BASE, QIC_VIC_CPI_BASE_REGISTER);
  246. outb(QIC_DEFAULT_CPI_BASE, QIC_CPI_BASE_REGISTER);
  247. /* FIXME: should set up the QIC timer and memory parity
  248. * error vectors here */
  249. }
  250. }
  251. static __init void
  252. vic_setup_pic(void)
  253. {
  254. outb(1, VIC_REDIRECT_REGISTER_1);
  255. /* clear the claim registers for dynamic routing */
  256. outb(0, VIC_CLAIM_REGISTER_0);
  257. outb(0, VIC_CLAIM_REGISTER_1);
  258. outb(0, VIC_PRIORITY_REGISTER);
  259. /* Set the Primary and Secondary Microchannel vector
  260. * bases to be the same as the ordinary interrupts
  261. *
  262. * FIXME: This would be more efficient using separate
  263. * vectors. */
  264. outb(FIRST_EXTERNAL_VECTOR, VIC_PRIMARY_MC_BASE);
  265. outb(FIRST_EXTERNAL_VECTOR, VIC_SECONDARY_MC_BASE);
  266. /* Now initiallise the master PIC belonging to this CPU by
  267. * sending the four ICWs */
  268. /* ICW1: level triggered, ICW4 needed */
  269. outb(0x19, 0x20);
  270. /* ICW2: vector base */
  271. outb(FIRST_EXTERNAL_VECTOR, 0x21);
  272. /* ICW3: slave at line 2 */
  273. outb(0x04, 0x21);
  274. /* ICW4: 8086 mode */
  275. outb(0x01, 0x21);
  276. /* now the same for the slave PIC */
  277. /* ICW1: level trigger, ICW4 needed */
  278. outb(0x19, 0xA0);
  279. /* ICW2: slave vector base */
  280. outb(FIRST_EXTERNAL_VECTOR + 8, 0xA1);
  281. /* ICW3: slave ID */
  282. outb(0x02, 0xA1);
  283. /* ICW4: 8086 mode */
  284. outb(0x01, 0xA1);
  285. }
  286. static void
  287. do_quad_bootstrap(void)
  288. {
  289. if(is_cpu_quad() && is_cpu_vic_boot()) {
  290. int i;
  291. unsigned long flags;
  292. __u8 cpuid = hard_smp_processor_id();
  293. local_irq_save(flags);
  294. for(i = 0; i<4; i++) {
  295. /* FIXME: this would be >>3 &0x7 on the 32 way */
  296. if(((cpuid >> 2) & 0x03) == i)
  297. /* don't lower our own mask! */
  298. continue;
  299. /* masquerade as local Quad CPU */
  300. outb(QIC_CPUID_ENABLE | i, QIC_PROCESSOR_ID);
  301. /* enable the startup CPI */
  302. outb(QIC_BOOT_CPI_MASK, QIC_MASK_REGISTER1);
  303. /* restore cpu id */
  304. outb(0, QIC_PROCESSOR_ID);
  305. }
  306. local_irq_restore(flags);
  307. }
  308. }
  309. /* Set up all the basic stuff: read the SMP config and make all the
  310. * SMP information reflect only the boot cpu. All others will be
  311. * brought on-line later. */
  312. void __init
  313. find_smp_config(void)
  314. {
  315. int i;
  316. boot_cpu_id = hard_smp_processor_id();
  317. printk("VOYAGER SMP: Boot cpu is %d\n", boot_cpu_id);
  318. /* initialize the CPU structures (moved from smp_boot_cpus) */
  319. for(i=0; i<NR_CPUS; i++) {
  320. cpu_irq_affinity[i] = ~0;
  321. }
  322. cpu_online_map = cpumask_of_cpu(boot_cpu_id);
  323. /* The boot CPU must be extended */
  324. voyager_extended_vic_processors = 1<<boot_cpu_id;
  325. /* initially, all of the first 8 cpu's can boot */
  326. voyager_allowed_boot_processors = 0xff;
  327. /* set up everything for just this CPU, we can alter
  328. * this as we start the other CPUs later */
  329. /* now get the CPU disposition from the extended CMOS */
  330. cpus_addr(phys_cpu_present_map)[0] = voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK);
  331. cpus_addr(phys_cpu_present_map)[0] |= voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK + 1) << 8;
  332. cpus_addr(phys_cpu_present_map)[0] |= voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK + 2) << 16;
  333. cpus_addr(phys_cpu_present_map)[0] |= voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK + 3) << 24;
  334. printk("VOYAGER SMP: phys_cpu_present_map = 0x%lx\n", cpus_addr(phys_cpu_present_map)[0]);
  335. /* Here we set up the VIC to enable SMP */
  336. /* enable the CPIs by writing the base vector to their register */
  337. outb(VIC_DEFAULT_CPI_BASE, VIC_CPI_BASE_REGISTER);
  338. outb(1, VIC_REDIRECT_REGISTER_1);
  339. /* set the claim registers for static routing --- Boot CPU gets
  340. * all interrupts untill all other CPUs started */
  341. outb(0xff, VIC_CLAIM_REGISTER_0);
  342. outb(0xff, VIC_CLAIM_REGISTER_1);
  343. /* Set the Primary and Secondary Microchannel vector
  344. * bases to be the same as the ordinary interrupts
  345. *
  346. * FIXME: This would be more efficient using separate
  347. * vectors. */
  348. outb(FIRST_EXTERNAL_VECTOR, VIC_PRIMARY_MC_BASE);
  349. outb(FIRST_EXTERNAL_VECTOR, VIC_SECONDARY_MC_BASE);
  350. /* Finally tell the firmware that we're driving */
  351. outb(inb(VOYAGER_SUS_IN_CONTROL_PORT) | VOYAGER_IN_CONTROL_FLAG,
  352. VOYAGER_SUS_IN_CONTROL_PORT);
  353. current_thread_info()->cpu = boot_cpu_id;
  354. }
  355. /*
  356. * The bootstrap kernel entry code has set these up. Save them
  357. * for a given CPU, id is physical */
  358. void __init
  359. smp_store_cpu_info(int id)
  360. {
  361. struct cpuinfo_x86 *c=&cpu_data[id];
  362. *c = boot_cpu_data;
  363. identify_cpu(c);
  364. }
  365. /* set up the trampoline and return the physical address of the code */
  366. static __u32 __init
  367. setup_trampoline(void)
  368. {
  369. /* these two are global symbols in trampoline.S */
  370. extern __u8 trampoline_end[];
  371. extern __u8 trampoline_data[];
  372. memcpy((__u8 *)trampoline_base, trampoline_data,
  373. trampoline_end - trampoline_data);
  374. return virt_to_phys((__u8 *)trampoline_base);
  375. }
  376. /* Routine initially called when a non-boot CPU is brought online */
  377. static void __init
  378. start_secondary(void *unused)
  379. {
  380. __u8 cpuid = hard_smp_processor_id();
  381. /* external functions not defined in the headers */
  382. extern void calibrate_delay(void);
  383. cpu_init();
  384. /* OK, we're in the routine */
  385. ack_CPI(VIC_CPU_BOOT_CPI);
  386. /* setup the 8259 master slave pair belonging to this CPU ---
  387. * we won't actually receive any until the boot CPU
  388. * relinquishes it's static routing mask */
  389. vic_setup_pic();
  390. qic_setup();
  391. if(is_cpu_quad() && !is_cpu_vic_boot()) {
  392. /* clear the boot CPI */
  393. __u8 dummy;
  394. dummy = voyager_quad_cpi_addr[cpuid]->qic_cpi[VIC_CPU_BOOT_CPI].cpi;
  395. printk("read dummy %d\n", dummy);
  396. }
  397. /* lower the mask to receive CPIs */
  398. vic_enable_cpi();
  399. VDEBUG(("VOYAGER SMP: CPU%d, stack at about %p\n", cpuid, &cpuid));
  400. /* enable interrupts */
  401. local_irq_enable();
  402. /* get our bogomips */
  403. calibrate_delay();
  404. /* save our processor parameters */
  405. smp_store_cpu_info(cpuid);
  406. /* if we're a quad, we may need to bootstrap other CPUs */
  407. do_quad_bootstrap();
  408. /* FIXME: this is rather a poor hack to prevent the CPU
  409. * activating softirqs while it's supposed to be waiting for
  410. * permission to proceed. Without this, the new per CPU stuff
  411. * in the softirqs will fail */
  412. local_irq_disable();
  413. cpu_set(cpuid, cpu_callin_map);
  414. /* signal that we're done */
  415. cpu_booted_map = 1;
  416. while (!cpu_isset(cpuid, smp_commenced_mask))
  417. rep_nop();
  418. local_irq_enable();
  419. local_flush_tlb();
  420. cpu_set(cpuid, cpu_online_map);
  421. wmb();
  422. cpu_idle();
  423. }
  424. /* Routine to kick start the given CPU and wait for it to report ready
  425. * (or timeout in startup). When this routine returns, the requested
  426. * CPU is either fully running and configured or known to be dead.
  427. *
  428. * We call this routine sequentially 1 CPU at a time, so no need for
  429. * locking */
  430. static void __init
  431. do_boot_cpu(__u8 cpu)
  432. {
  433. struct task_struct *idle;
  434. int timeout;
  435. unsigned long flags;
  436. int quad_boot = (1<<cpu) & voyager_quad_processors
  437. & ~( voyager_extended_vic_processors
  438. & voyager_allowed_boot_processors);
  439. /* For the 486, we can't use the 4Mb page table trick, so
  440. * must map a region of memory */
  441. #ifdef CONFIG_M486
  442. int i;
  443. unsigned long *page_table_copies = (unsigned long *)
  444. __get_free_page(GFP_KERNEL);
  445. #endif
  446. pgd_t orig_swapper_pg_dir0;
  447. /* This is an area in head.S which was used to set up the
  448. * initial kernel stack. We need to alter this to give the
  449. * booting CPU a new stack (taken from its idle process) */
  450. extern struct {
  451. __u8 *esp;
  452. unsigned short ss;
  453. } stack_start;
  454. /* This is the format of the CPI IDT gate (in real mode) which
  455. * we're hijacking to boot the CPU */
  456. union IDTFormat {
  457. struct seg {
  458. __u16 Offset;
  459. __u16 Segment;
  460. } idt;
  461. __u32 val;
  462. } hijack_source;
  463. __u32 *hijack_vector;
  464. __u32 start_phys_address = setup_trampoline();
  465. /* There's a clever trick to this: The linux trampoline is
  466. * compiled to begin at absolute location zero, so make the
  467. * address zero but have the data segment selector compensate
  468. * for the actual address */
  469. hijack_source.idt.Offset = start_phys_address & 0x000F;
  470. hijack_source.idt.Segment = (start_phys_address >> 4) & 0xFFFF;
  471. cpucount++;
  472. idle = fork_idle(cpu);
  473. if(IS_ERR(idle))
  474. panic("failed fork for CPU%d", cpu);
  475. idle->thread.eip = (unsigned long) start_secondary;
  476. /* init_tasks (in sched.c) is indexed logically */
  477. stack_start.esp = (void *) idle->thread.esp;
  478. irq_ctx_init(cpu);
  479. /* Note: Don't modify initial ss override */
  480. VDEBUG(("VOYAGER SMP: Booting CPU%d at 0x%lx[%x:%x], stack %p\n", cpu,
  481. (unsigned long)hijack_source.val, hijack_source.idt.Segment,
  482. hijack_source.idt.Offset, stack_start.esp));
  483. /* set the original swapper_pg_dir[0] to map 0 to 4Mb transparently
  484. * (so that the booting CPU can find start_32 */
  485. orig_swapper_pg_dir0 = swapper_pg_dir[0];
  486. #ifdef CONFIG_M486
  487. if(page_table_copies == NULL)
  488. panic("No free memory for 486 page tables\n");
  489. for(i = 0; i < PAGE_SIZE/sizeof(unsigned long); i++)
  490. page_table_copies[i] = (i * PAGE_SIZE)
  491. | _PAGE_RW | _PAGE_USER | _PAGE_PRESENT;
  492. ((unsigned long *)swapper_pg_dir)[0] =
  493. ((virt_to_phys(page_table_copies)) & PAGE_MASK)
  494. | _PAGE_RW | _PAGE_USER | _PAGE_PRESENT;
  495. #else
  496. ((unsigned long *)swapper_pg_dir)[0] =
  497. (virt_to_phys(pg0) & PAGE_MASK)
  498. | _PAGE_RW | _PAGE_USER | _PAGE_PRESENT;
  499. #endif
  500. if(quad_boot) {
  501. printk("CPU %d: non extended Quad boot\n", cpu);
  502. hijack_vector = (__u32 *)phys_to_virt((VIC_CPU_BOOT_CPI + QIC_DEFAULT_CPI_BASE)*4);
  503. *hijack_vector = hijack_source.val;
  504. } else {
  505. printk("CPU%d: extended VIC boot\n", cpu);
  506. hijack_vector = (__u32 *)phys_to_virt((VIC_CPU_BOOT_CPI + VIC_DEFAULT_CPI_BASE)*4);
  507. *hijack_vector = hijack_source.val;
  508. /* VIC errata, may also receive interrupt at this address */
  509. hijack_vector = (__u32 *)phys_to_virt((VIC_CPU_BOOT_ERRATA_CPI + VIC_DEFAULT_CPI_BASE)*4);
  510. *hijack_vector = hijack_source.val;
  511. }
  512. /* All non-boot CPUs start with interrupts fully masked. Need
  513. * to lower the mask of the CPI we're about to send. We do
  514. * this in the VIC by masquerading as the processor we're
  515. * about to boot and lowering its interrupt mask */
  516. local_irq_save(flags);
  517. if(quad_boot) {
  518. send_one_QIC_CPI(cpu, VIC_CPU_BOOT_CPI);
  519. } else {
  520. outb(VIC_CPU_MASQUERADE_ENABLE | cpu, VIC_PROCESSOR_ID);
  521. /* here we're altering registers belonging to `cpu' */
  522. outb(VIC_BOOT_INTERRUPT_MASK, 0x21);
  523. /* now go back to our original identity */
  524. outb(boot_cpu_id, VIC_PROCESSOR_ID);
  525. /* and boot the CPU */
  526. send_CPI((1<<cpu), VIC_CPU_BOOT_CPI);
  527. }
  528. cpu_booted_map = 0;
  529. local_irq_restore(flags);
  530. /* now wait for it to become ready (or timeout) */
  531. for(timeout = 0; timeout < 50000; timeout++) {
  532. if(cpu_booted_map)
  533. break;
  534. udelay(100);
  535. }
  536. /* reset the page table */
  537. swapper_pg_dir[0] = orig_swapper_pg_dir0;
  538. local_flush_tlb();
  539. #ifdef CONFIG_M486
  540. free_page((unsigned long)page_table_copies);
  541. #endif
  542. if (cpu_booted_map) {
  543. VDEBUG(("CPU%d: Booted successfully, back in CPU %d\n",
  544. cpu, smp_processor_id()));
  545. printk("CPU%d: ", cpu);
  546. print_cpu_info(&cpu_data[cpu]);
  547. wmb();
  548. cpu_set(cpu, cpu_callout_map);
  549. }
  550. else {
  551. printk("CPU%d FAILED TO BOOT: ", cpu);
  552. if (*((volatile unsigned char *)phys_to_virt(start_phys_address))==0xA5)
  553. printk("Stuck.\n");
  554. else
  555. printk("Not responding.\n");
  556. cpucount--;
  557. }
  558. }
  559. void __init
  560. smp_boot_cpus(void)
  561. {
  562. int i;
  563. /* CAT BUS initialisation must be done after the memory */
  564. /* FIXME: The L4 has a catbus too, it just needs to be
  565. * accessed in a totally different way */
  566. if(voyager_level == 5) {
  567. voyager_cat_init();
  568. /* now that the cat has probed the Voyager System Bus, sanity
  569. * check the cpu map */
  570. if( ((voyager_quad_processors | voyager_extended_vic_processors)
  571. & cpus_addr(phys_cpu_present_map)[0]) != cpus_addr(phys_cpu_present_map)[0]) {
  572. /* should panic */
  573. printk("\n\n***WARNING*** Sanity check of CPU present map FAILED\n");
  574. }
  575. } else if(voyager_level == 4)
  576. voyager_extended_vic_processors = cpus_addr(phys_cpu_present_map)[0];
  577. /* this sets up the idle task to run on the current cpu */
  578. voyager_extended_cpus = 1;
  579. /* Remove the global_irq_holder setting, it triggers a BUG() on
  580. * schedule at the moment */
  581. //global_irq_holder = boot_cpu_id;
  582. /* FIXME: Need to do something about this but currently only works
  583. * on CPUs with a tsc which none of mine have.
  584. smp_tune_scheduling();
  585. */
  586. smp_store_cpu_info(boot_cpu_id);
  587. printk("CPU%d: ", boot_cpu_id);
  588. print_cpu_info(&cpu_data[boot_cpu_id]);
  589. if(is_cpu_quad()) {
  590. /* booting on a Quad CPU */
  591. printk("VOYAGER SMP: Boot CPU is Quad\n");
  592. qic_setup();
  593. do_quad_bootstrap();
  594. }
  595. /* enable our own CPIs */
  596. vic_enable_cpi();
  597. cpu_set(boot_cpu_id, cpu_online_map);
  598. cpu_set(boot_cpu_id, cpu_callout_map);
  599. /* loop over all the extended VIC CPUs and boot them. The
  600. * Quad CPUs must be bootstrapped by their extended VIC cpu */
  601. for(i = 0; i < NR_CPUS; i++) {
  602. if(i == boot_cpu_id || !cpu_isset(i, phys_cpu_present_map))
  603. continue;
  604. do_boot_cpu(i);
  605. /* This udelay seems to be needed for the Quad boots
  606. * don't remove unless you know what you're doing */
  607. udelay(1000);
  608. }
  609. /* we could compute the total bogomips here, but why bother?,
  610. * Code added from smpboot.c */
  611. {
  612. unsigned long bogosum = 0;
  613. for (i = 0; i < NR_CPUS; i++)
  614. if (cpu_isset(i, cpu_online_map))
  615. bogosum += cpu_data[i].loops_per_jiffy;
  616. printk(KERN_INFO "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  617. cpucount+1,
  618. bogosum/(500000/HZ),
  619. (bogosum/(5000/HZ))%100);
  620. }
  621. voyager_extended_cpus = hweight32(voyager_extended_vic_processors);
  622. printk("VOYAGER: Extended (interrupt handling CPUs): %d, non-extended: %d\n", voyager_extended_cpus, num_booting_cpus() - voyager_extended_cpus);
  623. /* that's it, switch to symmetric mode */
  624. outb(0, VIC_PRIORITY_REGISTER);
  625. outb(0, VIC_CLAIM_REGISTER_0);
  626. outb(0, VIC_CLAIM_REGISTER_1);
  627. VDEBUG(("VOYAGER SMP: Booted with %d CPUs\n", num_booting_cpus()));
  628. }
  629. /* Reload the secondary CPUs task structure (this function does not
  630. * return ) */
  631. void __init
  632. initialize_secondary(void)
  633. {
  634. #if 0
  635. // AC kernels only
  636. set_current(hard_get_current());
  637. #endif
  638. /*
  639. * We don't actually need to load the full TSS,
  640. * basically just the stack pointer and the eip.
  641. */
  642. asm volatile(
  643. "movl %0,%%esp\n\t"
  644. "jmp *%1"
  645. :
  646. :"r" (current->thread.esp),"r" (current->thread.eip));
  647. }
  648. /* handle a Voyager SYS_INT -- If we don't, the base board will
  649. * panic the system.
  650. *
  651. * System interrupts occur because some problem was detected on the
  652. * various busses. To find out what you have to probe all the
  653. * hardware via the CAT bus. FIXME: At the moment we do nothing. */
  654. fastcall void
  655. smp_vic_sys_interrupt(struct pt_regs *regs)
  656. {
  657. ack_CPI(VIC_SYS_INT);
  658. printk("Voyager SYSTEM INTERRUPT\n");
  659. }
  660. /* Handle a voyager CMN_INT; These interrupts occur either because of
  661. * a system status change or because a single bit memory error
  662. * occurred. FIXME: At the moment, ignore all this. */
  663. fastcall void
  664. smp_vic_cmn_interrupt(struct pt_regs *regs)
  665. {
  666. static __u8 in_cmn_int = 0;
  667. static DEFINE_SPINLOCK(cmn_int_lock);
  668. /* common ints are broadcast, so make sure we only do this once */
  669. _raw_spin_lock(&cmn_int_lock);
  670. if(in_cmn_int)
  671. goto unlock_end;
  672. in_cmn_int++;
  673. _raw_spin_unlock(&cmn_int_lock);
  674. VDEBUG(("Voyager COMMON INTERRUPT\n"));
  675. if(voyager_level == 5)
  676. voyager_cat_do_common_interrupt();
  677. _raw_spin_lock(&cmn_int_lock);
  678. in_cmn_int = 0;
  679. unlock_end:
  680. _raw_spin_unlock(&cmn_int_lock);
  681. ack_CPI(VIC_CMN_INT);
  682. }
  683. /*
  684. * Reschedule call back. Nothing to do, all the work is done
  685. * automatically when we return from the interrupt. */
  686. static void
  687. smp_reschedule_interrupt(void)
  688. {
  689. /* do nothing */
  690. }
  691. static struct mm_struct * flush_mm;
  692. static unsigned long flush_va;
  693. static DEFINE_SPINLOCK(tlbstate_lock);
  694. #define FLUSH_ALL 0xffffffff
  695. /*
  696. * We cannot call mmdrop() because we are in interrupt context,
  697. * instead update mm->cpu_vm_mask.
  698. *
  699. * We need to reload %cr3 since the page tables may be going
  700. * away from under us..
  701. */
  702. static inline void
  703. leave_mm (unsigned long cpu)
  704. {
  705. if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_OK)
  706. BUG();
  707. cpu_clear(cpu, per_cpu(cpu_tlbstate, cpu).active_mm->cpu_vm_mask);
  708. load_cr3(swapper_pg_dir);
  709. }
  710. /*
  711. * Invalidate call-back
  712. */
  713. static void
  714. smp_invalidate_interrupt(void)
  715. {
  716. __u8 cpu = smp_processor_id();
  717. if (!test_bit(cpu, &smp_invalidate_needed))
  718. return;
  719. /* This will flood messages. Don't uncomment unless you see
  720. * Problems with cross cpu invalidation
  721. VDEBUG(("VOYAGER SMP: CPU%d received INVALIDATE_CPI\n",
  722. smp_processor_id()));
  723. */
  724. if (flush_mm == per_cpu(cpu_tlbstate, cpu).active_mm) {
  725. if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_OK) {
  726. if (flush_va == FLUSH_ALL)
  727. local_flush_tlb();
  728. else
  729. __flush_tlb_one(flush_va);
  730. } else
  731. leave_mm(cpu);
  732. }
  733. smp_mb__before_clear_bit();
  734. clear_bit(cpu, &smp_invalidate_needed);
  735. smp_mb__after_clear_bit();
  736. }
  737. /* All the new flush operations for 2.4 */
  738. /* This routine is called with a physical cpu mask */
  739. static void
  740. flush_tlb_others (unsigned long cpumask, struct mm_struct *mm,
  741. unsigned long va)
  742. {
  743. int stuck = 50000;
  744. if (!cpumask)
  745. BUG();
  746. if ((cpumask & cpus_addr(cpu_online_map)[0]) != cpumask)
  747. BUG();
  748. if (cpumask & (1 << smp_processor_id()))
  749. BUG();
  750. if (!mm)
  751. BUG();
  752. spin_lock(&tlbstate_lock);
  753. flush_mm = mm;
  754. flush_va = va;
  755. atomic_set_mask(cpumask, &smp_invalidate_needed);
  756. /*
  757. * We have to send the CPI only to
  758. * CPUs affected.
  759. */
  760. send_CPI(cpumask, VIC_INVALIDATE_CPI);
  761. while (smp_invalidate_needed) {
  762. mb();
  763. if(--stuck == 0) {
  764. printk("***WARNING*** Stuck doing invalidate CPI (CPU%d)\n", smp_processor_id());
  765. break;
  766. }
  767. }
  768. /* Uncomment only to debug invalidation problems
  769. VDEBUG(("VOYAGER SMP: Completed invalidate CPI (CPU%d)\n", cpu));
  770. */
  771. flush_mm = NULL;
  772. flush_va = 0;
  773. spin_unlock(&tlbstate_lock);
  774. }
  775. void
  776. flush_tlb_current_task(void)
  777. {
  778. struct mm_struct *mm = current->mm;
  779. unsigned long cpu_mask;
  780. preempt_disable();
  781. cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
  782. local_flush_tlb();
  783. if (cpu_mask)
  784. flush_tlb_others(cpu_mask, mm, FLUSH_ALL);
  785. preempt_enable();
  786. }
  787. void
  788. flush_tlb_mm (struct mm_struct * mm)
  789. {
  790. unsigned long cpu_mask;
  791. preempt_disable();
  792. cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
  793. if (current->active_mm == mm) {
  794. if (current->mm)
  795. local_flush_tlb();
  796. else
  797. leave_mm(smp_processor_id());
  798. }
  799. if (cpu_mask)
  800. flush_tlb_others(cpu_mask, mm, FLUSH_ALL);
  801. preempt_enable();
  802. }
  803. void flush_tlb_page(struct vm_area_struct * vma, unsigned long va)
  804. {
  805. struct mm_struct *mm = vma->vm_mm;
  806. unsigned long cpu_mask;
  807. preempt_disable();
  808. cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
  809. if (current->active_mm == mm) {
  810. if(current->mm)
  811. __flush_tlb_one(va);
  812. else
  813. leave_mm(smp_processor_id());
  814. }
  815. if (cpu_mask)
  816. flush_tlb_others(cpu_mask, mm, va);
  817. preempt_enable();
  818. }
  819. EXPORT_SYMBOL(flush_tlb_page);
  820. /* enable the requested IRQs */
  821. static void
  822. smp_enable_irq_interrupt(void)
  823. {
  824. __u8 irq;
  825. __u8 cpu = get_cpu();
  826. VDEBUG(("VOYAGER SMP: CPU%d enabling irq mask 0x%x\n", cpu,
  827. vic_irq_enable_mask[cpu]));
  828. spin_lock(&vic_irq_lock);
  829. for(irq = 0; irq < 16; irq++) {
  830. if(vic_irq_enable_mask[cpu] & (1<<irq))
  831. enable_local_vic_irq(irq);
  832. }
  833. vic_irq_enable_mask[cpu] = 0;
  834. spin_unlock(&vic_irq_lock);
  835. put_cpu_no_resched();
  836. }
  837. /*
  838. * CPU halt call-back
  839. */
  840. static void
  841. smp_stop_cpu_function(void *dummy)
  842. {
  843. VDEBUG(("VOYAGER SMP: CPU%d is STOPPING\n", smp_processor_id()));
  844. cpu_clear(smp_processor_id(), cpu_online_map);
  845. local_irq_disable();
  846. for(;;)
  847. halt();
  848. }
  849. static DEFINE_SPINLOCK(call_lock);
  850. struct call_data_struct {
  851. void (*func) (void *info);
  852. void *info;
  853. volatile unsigned long started;
  854. volatile unsigned long finished;
  855. int wait;
  856. };
  857. static struct call_data_struct * call_data;
  858. /* execute a thread on a new CPU. The function to be called must be
  859. * previously set up. This is used to schedule a function for
  860. * execution on all CPU's - set up the function then broadcast a
  861. * function_interrupt CPI to come here on each CPU */
  862. static void
  863. smp_call_function_interrupt(void)
  864. {
  865. void (*func) (void *info) = call_data->func;
  866. void *info = call_data->info;
  867. /* must take copy of wait because call_data may be replaced
  868. * unless the function is waiting for us to finish */
  869. int wait = call_data->wait;
  870. __u8 cpu = smp_processor_id();
  871. /*
  872. * Notify initiating CPU that I've grabbed the data and am
  873. * about to execute the function
  874. */
  875. mb();
  876. if(!test_and_clear_bit(cpu, &call_data->started)) {
  877. /* If the bit wasn't set, this could be a replay */
  878. printk(KERN_WARNING "VOYAGER SMP: CPU %d received call funtion with no call pending\n", cpu);
  879. return;
  880. }
  881. /*
  882. * At this point the info structure may be out of scope unless wait==1
  883. */
  884. irq_enter();
  885. (*func)(info);
  886. irq_exit();
  887. if (wait) {
  888. mb();
  889. clear_bit(cpu, &call_data->finished);
  890. }
  891. }
  892. /* Call this function on all CPUs using the function_interrupt above
  893. <func> The function to run. This must be fast and non-blocking.
  894. <info> An arbitrary pointer to pass to the function.
  895. <retry> If true, keep retrying until ready.
  896. <wait> If true, wait until function has completed on other CPUs.
  897. [RETURNS] 0 on success, else a negative status code. Does not return until
  898. remote CPUs are nearly ready to execute <<func>> or are or have executed.
  899. */
  900. int
  901. smp_call_function (void (*func) (void *info), void *info, int retry,
  902. int wait)
  903. {
  904. struct call_data_struct data;
  905. __u32 mask = cpus_addr(cpu_online_map)[0];
  906. mask &= ~(1<<smp_processor_id());
  907. if (!mask)
  908. return 0;
  909. /* Can deadlock when called with interrupts disabled */
  910. WARN_ON(irqs_disabled());
  911. data.func = func;
  912. data.info = info;
  913. data.started = mask;
  914. data.wait = wait;
  915. if (wait)
  916. data.finished = mask;
  917. spin_lock(&call_lock);
  918. call_data = &data;
  919. wmb();
  920. /* Send a message to all other CPUs and wait for them to respond */
  921. send_CPI_allbutself(VIC_CALL_FUNCTION_CPI);
  922. /* Wait for response */
  923. while (data.started)
  924. barrier();
  925. if (wait)
  926. while (data.finished)
  927. barrier();
  928. spin_unlock(&call_lock);
  929. return 0;
  930. }
  931. EXPORT_SYMBOL(smp_call_function);
  932. /* Sorry about the name. In an APIC based system, the APICs
  933. * themselves are programmed to send a timer interrupt. This is used
  934. * by linux to reschedule the processor. Voyager doesn't have this,
  935. * so we use the system clock to interrupt one processor, which in
  936. * turn, broadcasts a timer CPI to all the others --- we receive that
  937. * CPI here. We don't use this actually for counting so losing
  938. * ticks doesn't matter
  939. *
  940. * FIXME: For those CPU's which actually have a local APIC, we could
  941. * try to use it to trigger this interrupt instead of having to
  942. * broadcast the timer tick. Unfortunately, all my pentium DYADs have
  943. * no local APIC, so I can't do this
  944. *
  945. * This function is currently a placeholder and is unused in the code */
  946. fastcall void
  947. smp_apic_timer_interrupt(struct pt_regs *regs)
  948. {
  949. wrapper_smp_local_timer_interrupt(regs);
  950. }
  951. /* All of the QUAD interrupt GATES */
  952. fastcall void
  953. smp_qic_timer_interrupt(struct pt_regs *regs)
  954. {
  955. ack_QIC_CPI(QIC_TIMER_CPI);
  956. wrapper_smp_local_timer_interrupt(regs);
  957. }
  958. fastcall void
  959. smp_qic_invalidate_interrupt(struct pt_regs *regs)
  960. {
  961. ack_QIC_CPI(QIC_INVALIDATE_CPI);
  962. smp_invalidate_interrupt();
  963. }
  964. fastcall void
  965. smp_qic_reschedule_interrupt(struct pt_regs *regs)
  966. {
  967. ack_QIC_CPI(QIC_RESCHEDULE_CPI);
  968. smp_reschedule_interrupt();
  969. }
  970. fastcall void
  971. smp_qic_enable_irq_interrupt(struct pt_regs *regs)
  972. {
  973. ack_QIC_CPI(QIC_ENABLE_IRQ_CPI);
  974. smp_enable_irq_interrupt();
  975. }
  976. fastcall void
  977. smp_qic_call_function_interrupt(struct pt_regs *regs)
  978. {
  979. ack_QIC_CPI(QIC_CALL_FUNCTION_CPI);
  980. smp_call_function_interrupt();
  981. }
  982. fastcall void
  983. smp_vic_cpi_interrupt(struct pt_regs *regs)
  984. {
  985. __u8 cpu = smp_processor_id();
  986. if(is_cpu_quad())
  987. ack_QIC_CPI(VIC_CPI_LEVEL0);
  988. else
  989. ack_VIC_CPI(VIC_CPI_LEVEL0);
  990. if(test_and_clear_bit(VIC_TIMER_CPI, &vic_cpi_mailbox[cpu]))
  991. wrapper_smp_local_timer_interrupt(regs);
  992. if(test_and_clear_bit(VIC_INVALIDATE_CPI, &vic_cpi_mailbox[cpu]))
  993. smp_invalidate_interrupt();
  994. if(test_and_clear_bit(VIC_RESCHEDULE_CPI, &vic_cpi_mailbox[cpu]))
  995. smp_reschedule_interrupt();
  996. if(test_and_clear_bit(VIC_ENABLE_IRQ_CPI, &vic_cpi_mailbox[cpu]))
  997. smp_enable_irq_interrupt();
  998. if(test_and_clear_bit(VIC_CALL_FUNCTION_CPI, &vic_cpi_mailbox[cpu]))
  999. smp_call_function_interrupt();
  1000. }
  1001. static void
  1002. do_flush_tlb_all(void* info)
  1003. {
  1004. unsigned long cpu = smp_processor_id();
  1005. __flush_tlb_all();
  1006. if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_LAZY)
  1007. leave_mm(cpu);
  1008. }
  1009. /* flush the TLB of every active CPU in the system */
  1010. void
  1011. flush_tlb_all(void)
  1012. {
  1013. on_each_cpu(do_flush_tlb_all, 0, 1, 1);
  1014. }
  1015. /* used to set up the trampoline for other CPUs when the memory manager
  1016. * is sorted out */
  1017. void __init
  1018. smp_alloc_memory(void)
  1019. {
  1020. trampoline_base = (__u32)alloc_bootmem_low_pages(PAGE_SIZE);
  1021. if(__pa(trampoline_base) >= 0x93000)
  1022. BUG();
  1023. }
  1024. /* send a reschedule CPI to one CPU by physical CPU number*/
  1025. void
  1026. smp_send_reschedule(int cpu)
  1027. {
  1028. send_one_CPI(cpu, VIC_RESCHEDULE_CPI);
  1029. }
  1030. int
  1031. hard_smp_processor_id(void)
  1032. {
  1033. __u8 i;
  1034. __u8 cpumask = inb(VIC_PROC_WHO_AM_I);
  1035. if((cpumask & QUAD_IDENTIFIER) == QUAD_IDENTIFIER)
  1036. return cpumask & 0x1F;
  1037. for(i = 0; i < 8; i++) {
  1038. if(cpumask & (1<<i))
  1039. return i;
  1040. }
  1041. printk("** WARNING ** Illegal cpuid returned by VIC: %d", cpumask);
  1042. return 0;
  1043. }
  1044. /* broadcast a halt to all other CPUs */
  1045. void
  1046. smp_send_stop(void)
  1047. {
  1048. smp_call_function(smp_stop_cpu_function, NULL, 1, 1);
  1049. }
  1050. /* this function is triggered in time.c when a clock tick fires
  1051. * we need to re-broadcast the tick to all CPUs */
  1052. void
  1053. smp_vic_timer_interrupt(struct pt_regs *regs)
  1054. {
  1055. send_CPI_allbutself(VIC_TIMER_CPI);
  1056. smp_local_timer_interrupt(regs);
  1057. }
  1058. /* local (per CPU) timer interrupt. It does both profiling and
  1059. * process statistics/rescheduling.
  1060. *
  1061. * We do profiling in every local tick, statistics/rescheduling
  1062. * happen only every 'profiling multiplier' ticks. The default
  1063. * multiplier is 1 and it can be changed by writing the new multiplier
  1064. * value into /proc/profile.
  1065. */
  1066. void
  1067. smp_local_timer_interrupt(struct pt_regs * regs)
  1068. {
  1069. int cpu = smp_processor_id();
  1070. long weight;
  1071. profile_tick(CPU_PROFILING, regs);
  1072. if (--per_cpu(prof_counter, cpu) <= 0) {
  1073. /*
  1074. * The multiplier may have changed since the last time we got
  1075. * to this point as a result of the user writing to
  1076. * /proc/profile. In this case we need to adjust the APIC
  1077. * timer accordingly.
  1078. *
  1079. * Interrupts are already masked off at this point.
  1080. */
  1081. per_cpu(prof_counter,cpu) = per_cpu(prof_multiplier, cpu);
  1082. if (per_cpu(prof_counter, cpu) !=
  1083. per_cpu(prof_old_multiplier, cpu)) {
  1084. /* FIXME: need to update the vic timer tick here */
  1085. per_cpu(prof_old_multiplier, cpu) =
  1086. per_cpu(prof_counter, cpu);
  1087. }
  1088. update_process_times(user_mode_vm(regs));
  1089. }
  1090. if( ((1<<cpu) & voyager_extended_vic_processors) == 0)
  1091. /* only extended VIC processors participate in
  1092. * interrupt distribution */
  1093. return;
  1094. /*
  1095. * We take the 'long' return path, and there every subsystem
  1096. * grabs the apropriate locks (kernel lock/ irq lock).
  1097. *
  1098. * we might want to decouple profiling from the 'long path',
  1099. * and do the profiling totally in assembly.
  1100. *
  1101. * Currently this isn't too much of an issue (performance wise),
  1102. * we can take more than 100K local irqs per second on a 100 MHz P5.
  1103. */
  1104. if((++vic_tick[cpu] & 0x7) != 0)
  1105. return;
  1106. /* get here every 16 ticks (about every 1/6 of a second) */
  1107. /* Change our priority to give someone else a chance at getting
  1108. * the IRQ. The algorithm goes like this:
  1109. *
  1110. * In the VIC, the dynamically routed interrupt is always
  1111. * handled by the lowest priority eligible (i.e. receiving
  1112. * interrupts) CPU. If >1 eligible CPUs are equal lowest, the
  1113. * lowest processor number gets it.
  1114. *
  1115. * The priority of a CPU is controlled by a special per-CPU
  1116. * VIC priority register which is 3 bits wide 0 being lowest
  1117. * and 7 highest priority..
  1118. *
  1119. * Therefore we subtract the average number of interrupts from
  1120. * the number we've fielded. If this number is negative, we
  1121. * lower the activity count and if it is positive, we raise
  1122. * it.
  1123. *
  1124. * I'm afraid this still leads to odd looking interrupt counts:
  1125. * the totals are all roughly equal, but the individual ones
  1126. * look rather skewed.
  1127. *
  1128. * FIXME: This algorithm is total crap when mixed with SMP
  1129. * affinity code since we now try to even up the interrupt
  1130. * counts when an affinity binding is keeping them on a
  1131. * particular CPU*/
  1132. weight = (vic_intr_count[cpu]*voyager_extended_cpus
  1133. - vic_intr_total) >> 4;
  1134. weight += 4;
  1135. if(weight > 7)
  1136. weight = 7;
  1137. if(weight < 0)
  1138. weight = 0;
  1139. outb((__u8)weight, VIC_PRIORITY_REGISTER);
  1140. #ifdef VOYAGER_DEBUG
  1141. if((vic_tick[cpu] & 0xFFF) == 0) {
  1142. /* print this message roughly every 25 secs */
  1143. printk("VOYAGER SMP: vic_tick[%d] = %lu, weight = %ld\n",
  1144. cpu, vic_tick[cpu], weight);
  1145. }
  1146. #endif
  1147. }
  1148. /* setup the profiling timer */
  1149. int
  1150. setup_profiling_timer(unsigned int multiplier)
  1151. {
  1152. int i;
  1153. if ( (!multiplier))
  1154. return -EINVAL;
  1155. /*
  1156. * Set the new multiplier for each CPU. CPUs don't start using the
  1157. * new values until the next timer interrupt in which they do process
  1158. * accounting.
  1159. */
  1160. for (i = 0; i < NR_CPUS; ++i)
  1161. per_cpu(prof_multiplier, i) = multiplier;
  1162. return 0;
  1163. }
  1164. /* The CPIs are handled in the per cpu 8259s, so they must be
  1165. * enabled to be received: FIX: enabling the CPIs in the early
  1166. * boot sequence interferes with bug checking; enable them later
  1167. * on in smp_init */
  1168. #define VIC_SET_GATE(cpi, vector) \
  1169. set_intr_gate((cpi) + VIC_DEFAULT_CPI_BASE, (vector))
  1170. #define QIC_SET_GATE(cpi, vector) \
  1171. set_intr_gate((cpi) + QIC_DEFAULT_CPI_BASE, (vector))
  1172. void __init
  1173. smp_intr_init(void)
  1174. {
  1175. int i;
  1176. /* initialize the per cpu irq mask to all disabled */
  1177. for(i = 0; i < NR_CPUS; i++)
  1178. vic_irq_mask[i] = 0xFFFF;
  1179. VIC_SET_GATE(VIC_CPI_LEVEL0, vic_cpi_interrupt);
  1180. VIC_SET_GATE(VIC_SYS_INT, vic_sys_interrupt);
  1181. VIC_SET_GATE(VIC_CMN_INT, vic_cmn_interrupt);
  1182. QIC_SET_GATE(QIC_TIMER_CPI, qic_timer_interrupt);
  1183. QIC_SET_GATE(QIC_INVALIDATE_CPI, qic_invalidate_interrupt);
  1184. QIC_SET_GATE(QIC_RESCHEDULE_CPI, qic_reschedule_interrupt);
  1185. QIC_SET_GATE(QIC_ENABLE_IRQ_CPI, qic_enable_irq_interrupt);
  1186. QIC_SET_GATE(QIC_CALL_FUNCTION_CPI, qic_call_function_interrupt);
  1187. /* now put the VIC descriptor into the first 48 IRQs
  1188. *
  1189. * This is for later: first 16 correspond to PC IRQs; next 16
  1190. * are Primary MC IRQs and final 16 are Secondary MC IRQs */
  1191. for(i = 0; i < 48; i++)
  1192. irq_desc[i].handler = &vic_irq_type;
  1193. }
  1194. /* send a CPI at level cpi to a set of cpus in cpuset (set 1 bit per
  1195. * processor to receive CPI */
  1196. static void
  1197. send_CPI(__u32 cpuset, __u8 cpi)
  1198. {
  1199. int cpu;
  1200. __u32 quad_cpuset = (cpuset & voyager_quad_processors);
  1201. if(cpi < VIC_START_FAKE_CPI) {
  1202. /* fake CPI are only used for booting, so send to the
  1203. * extended quads as well---Quads must be VIC booted */
  1204. outb((__u8)(cpuset), VIC_CPI_Registers[cpi]);
  1205. return;
  1206. }
  1207. if(quad_cpuset)
  1208. send_QIC_CPI(quad_cpuset, cpi);
  1209. cpuset &= ~quad_cpuset;
  1210. cpuset &= 0xff; /* only first 8 CPUs vaild for VIC CPI */
  1211. if(cpuset == 0)
  1212. return;
  1213. for_each_online_cpu(cpu) {
  1214. if(cpuset & (1<<cpu))
  1215. set_bit(cpi, &vic_cpi_mailbox[cpu]);
  1216. }
  1217. if(cpuset)
  1218. outb((__u8)cpuset, VIC_CPI_Registers[VIC_CPI_LEVEL0]);
  1219. }
  1220. /* Acknowledge receipt of CPI in the QIC, clear in QIC hardware and
  1221. * set the cache line to shared by reading it.
  1222. *
  1223. * DON'T make this inline otherwise the cache line read will be
  1224. * optimised away
  1225. * */
  1226. static int
  1227. ack_QIC_CPI(__u8 cpi) {
  1228. __u8 cpu = hard_smp_processor_id();
  1229. cpi &= 7;
  1230. outb(1<<cpi, QIC_INTERRUPT_CLEAR1);
  1231. return voyager_quad_cpi_addr[cpu]->qic_cpi[cpi].cpi;
  1232. }
  1233. static void
  1234. ack_special_QIC_CPI(__u8 cpi)
  1235. {
  1236. switch(cpi) {
  1237. case VIC_CMN_INT:
  1238. outb(QIC_CMN_INT, QIC_INTERRUPT_CLEAR0);
  1239. break;
  1240. case VIC_SYS_INT:
  1241. outb(QIC_SYS_INT, QIC_INTERRUPT_CLEAR0);
  1242. break;
  1243. }
  1244. /* also clear at the VIC, just in case (nop for non-extended proc) */
  1245. ack_VIC_CPI(cpi);
  1246. }
  1247. /* Acknowledge receipt of CPI in the VIC (essentially an EOI) */
  1248. static void
  1249. ack_VIC_CPI(__u8 cpi)
  1250. {
  1251. #ifdef VOYAGER_DEBUG
  1252. unsigned long flags;
  1253. __u16 isr;
  1254. __u8 cpu = smp_processor_id();
  1255. local_irq_save(flags);
  1256. isr = vic_read_isr();
  1257. if((isr & (1<<(cpi &7))) == 0) {
  1258. printk("VOYAGER SMP: CPU%d lost CPI%d\n", cpu, cpi);
  1259. }
  1260. #endif
  1261. /* send specific EOI; the two system interrupts have
  1262. * bit 4 set for a separate vector but behave as the
  1263. * corresponding 3 bit intr */
  1264. outb_p(0x60|(cpi & 7),0x20);
  1265. #ifdef VOYAGER_DEBUG
  1266. if((vic_read_isr() & (1<<(cpi &7))) != 0) {
  1267. printk("VOYAGER SMP: CPU%d still asserting CPI%d\n", cpu, cpi);
  1268. }
  1269. local_irq_restore(flags);
  1270. #endif
  1271. }
  1272. /* cribbed with thanks from irq.c */
  1273. #define __byte(x,y) (((unsigned char *)&(y))[x])
  1274. #define cached_21(cpu) (__byte(0,vic_irq_mask[cpu]))
  1275. #define cached_A1(cpu) (__byte(1,vic_irq_mask[cpu]))
  1276. static unsigned int
  1277. startup_vic_irq(unsigned int irq)
  1278. {
  1279. enable_vic_irq(irq);
  1280. return 0;
  1281. }
  1282. /* The enable and disable routines. This is where we run into
  1283. * conflicting architectural philosophy. Fundamentally, the voyager
  1284. * architecture does not expect to have to disable interrupts globally
  1285. * (the IRQ controllers belong to each CPU). The processor masquerade
  1286. * which is used to start the system shouldn't be used in a running OS
  1287. * since it will cause great confusion if two separate CPUs drive to
  1288. * the same IRQ controller (I know, I've tried it).
  1289. *
  1290. * The solution is a variant on the NCR lazy SPL design:
  1291. *
  1292. * 1) To disable an interrupt, do nothing (other than set the
  1293. * IRQ_DISABLED flag). This dares the interrupt actually to arrive.
  1294. *
  1295. * 2) If the interrupt dares to come in, raise the local mask against
  1296. * it (this will result in all the CPU masks being raised
  1297. * eventually).
  1298. *
  1299. * 3) To enable the interrupt, lower the mask on the local CPU and
  1300. * broadcast an Interrupt enable CPI which causes all other CPUs to
  1301. * adjust their masks accordingly. */
  1302. static void
  1303. enable_vic_irq(unsigned int irq)
  1304. {
  1305. /* linux doesn't to processor-irq affinity, so enable on
  1306. * all CPUs we know about */
  1307. int cpu = smp_processor_id(), real_cpu;
  1308. __u16 mask = (1<<irq);
  1309. __u32 processorList = 0;
  1310. unsigned long flags;
  1311. VDEBUG(("VOYAGER: enable_vic_irq(%d) CPU%d affinity 0x%lx\n",
  1312. irq, cpu, cpu_irq_affinity[cpu]));
  1313. spin_lock_irqsave(&vic_irq_lock, flags);
  1314. for_each_online_cpu(real_cpu) {
  1315. if(!(voyager_extended_vic_processors & (1<<real_cpu)))
  1316. continue;
  1317. if(!(cpu_irq_affinity[real_cpu] & mask)) {
  1318. /* irq has no affinity for this CPU, ignore */
  1319. continue;
  1320. }
  1321. if(real_cpu == cpu) {
  1322. enable_local_vic_irq(irq);
  1323. }
  1324. else if(vic_irq_mask[real_cpu] & mask) {
  1325. vic_irq_enable_mask[real_cpu] |= mask;
  1326. processorList |= (1<<real_cpu);
  1327. }
  1328. }
  1329. spin_unlock_irqrestore(&vic_irq_lock, flags);
  1330. if(processorList)
  1331. send_CPI(processorList, VIC_ENABLE_IRQ_CPI);
  1332. }
  1333. static void
  1334. disable_vic_irq(unsigned int irq)
  1335. {
  1336. /* lazy disable, do nothing */
  1337. }
  1338. static void
  1339. enable_local_vic_irq(unsigned int irq)
  1340. {
  1341. __u8 cpu = smp_processor_id();
  1342. __u16 mask = ~(1 << irq);
  1343. __u16 old_mask = vic_irq_mask[cpu];
  1344. vic_irq_mask[cpu] &= mask;
  1345. if(vic_irq_mask[cpu] == old_mask)
  1346. return;
  1347. VDEBUG(("VOYAGER DEBUG: Enabling irq %d in hardware on CPU %d\n",
  1348. irq, cpu));
  1349. if (irq & 8) {
  1350. outb_p(cached_A1(cpu),0xA1);
  1351. (void)inb_p(0xA1);
  1352. }
  1353. else {
  1354. outb_p(cached_21(cpu),0x21);
  1355. (void)inb_p(0x21);
  1356. }
  1357. }
  1358. static void
  1359. disable_local_vic_irq(unsigned int irq)
  1360. {
  1361. __u8 cpu = smp_processor_id();
  1362. __u16 mask = (1 << irq);
  1363. __u16 old_mask = vic_irq_mask[cpu];
  1364. if(irq == 7)
  1365. return;
  1366. vic_irq_mask[cpu] |= mask;
  1367. if(old_mask == vic_irq_mask[cpu])
  1368. return;
  1369. VDEBUG(("VOYAGER DEBUG: Disabling irq %d in hardware on CPU %d\n",
  1370. irq, cpu));
  1371. if (irq & 8) {
  1372. outb_p(cached_A1(cpu),0xA1);
  1373. (void)inb_p(0xA1);
  1374. }
  1375. else {
  1376. outb_p(cached_21(cpu),0x21);
  1377. (void)inb_p(0x21);
  1378. }
  1379. }
  1380. /* The VIC is level triggered, so the ack can only be issued after the
  1381. * interrupt completes. However, we do Voyager lazy interrupt
  1382. * handling here: It is an extremely expensive operation to mask an
  1383. * interrupt in the vic, so we merely set a flag (IRQ_DISABLED). If
  1384. * this interrupt actually comes in, then we mask and ack here to push
  1385. * the interrupt off to another CPU */
  1386. static void
  1387. before_handle_vic_irq(unsigned int irq)
  1388. {
  1389. irq_desc_t *desc = irq_desc + irq;
  1390. __u8 cpu = smp_processor_id();
  1391. _raw_spin_lock(&vic_irq_lock);
  1392. vic_intr_total++;
  1393. vic_intr_count[cpu]++;
  1394. if(!(cpu_irq_affinity[cpu] & (1<<irq))) {
  1395. /* The irq is not in our affinity mask, push it off
  1396. * onto another CPU */
  1397. VDEBUG(("VOYAGER DEBUG: affinity triggered disable of irq %d on cpu %d\n",
  1398. irq, cpu));
  1399. disable_local_vic_irq(irq);
  1400. /* set IRQ_INPROGRESS to prevent the handler in irq.c from
  1401. * actually calling the interrupt routine */
  1402. desc->status |= IRQ_REPLAY | IRQ_INPROGRESS;
  1403. } else if(desc->status & IRQ_DISABLED) {
  1404. /* Damn, the interrupt actually arrived, do the lazy
  1405. * disable thing. The interrupt routine in irq.c will
  1406. * not handle a IRQ_DISABLED interrupt, so nothing more
  1407. * need be done here */
  1408. VDEBUG(("VOYAGER DEBUG: lazy disable of irq %d on CPU %d\n",
  1409. irq, cpu));
  1410. disable_local_vic_irq(irq);
  1411. desc->status |= IRQ_REPLAY;
  1412. } else {
  1413. desc->status &= ~IRQ_REPLAY;
  1414. }
  1415. _raw_spin_unlock(&vic_irq_lock);
  1416. }
  1417. /* Finish the VIC interrupt: basically mask */
  1418. static void
  1419. after_handle_vic_irq(unsigned int irq)
  1420. {
  1421. irq_desc_t *desc = irq_desc + irq;
  1422. _raw_spin_lock(&vic_irq_lock);
  1423. {
  1424. unsigned int status = desc->status & ~IRQ_INPROGRESS;
  1425. #ifdef VOYAGER_DEBUG
  1426. __u16 isr;
  1427. #endif
  1428. desc->status = status;
  1429. if ((status & IRQ_DISABLED))
  1430. disable_local_vic_irq(irq);
  1431. #ifdef VOYAGER_DEBUG
  1432. /* DEBUG: before we ack, check what's in progress */
  1433. isr = vic_read_isr();
  1434. if((isr & (1<<irq) && !(status & IRQ_REPLAY)) == 0) {
  1435. int i;
  1436. __u8 cpu = smp_processor_id();
  1437. __u8 real_cpu;
  1438. int mask; /* Um... initialize me??? --RR */
  1439. printk("VOYAGER SMP: CPU%d lost interrupt %d\n",
  1440. cpu, irq);
  1441. for_each_cpu(real_cpu, mask) {
  1442. outb(VIC_CPU_MASQUERADE_ENABLE | real_cpu,
  1443. VIC_PROCESSOR_ID);
  1444. isr = vic_read_isr();
  1445. if(isr & (1<<irq)) {
  1446. printk("VOYAGER SMP: CPU%d ack irq %d\n",
  1447. real_cpu, irq);
  1448. ack_vic_irq(irq);
  1449. }
  1450. outb(cpu, VIC_PROCESSOR_ID);
  1451. }
  1452. }
  1453. #endif /* VOYAGER_DEBUG */
  1454. /* as soon as we ack, the interrupt is eligible for
  1455. * receipt by another CPU so everything must be in
  1456. * order here */
  1457. ack_vic_irq(irq);
  1458. if(status & IRQ_REPLAY) {
  1459. /* replay is set if we disable the interrupt
  1460. * in the before_handle_vic_irq() routine, so
  1461. * clear the in progress bit here to allow the
  1462. * next CPU to handle this correctly */
  1463. desc->status &= ~(IRQ_REPLAY | IRQ_INPROGRESS);
  1464. }
  1465. #ifdef VOYAGER_DEBUG
  1466. isr = vic_read_isr();
  1467. if((isr & (1<<irq)) != 0)
  1468. printk("VOYAGER SMP: after_handle_vic_irq() after ack irq=%d, isr=0x%x\n",
  1469. irq, isr);
  1470. #endif /* VOYAGER_DEBUG */
  1471. }
  1472. _raw_spin_unlock(&vic_irq_lock);
  1473. /* All code after this point is out of the main path - the IRQ
  1474. * may be intercepted by another CPU if reasserted */
  1475. }
  1476. /* Linux processor - interrupt affinity manipulations.
  1477. *
  1478. * For each processor, we maintain a 32 bit irq affinity mask.
  1479. * Initially it is set to all 1's so every processor accepts every
  1480. * interrupt. In this call, we change the processor's affinity mask:
  1481. *
  1482. * Change from enable to disable:
  1483. *
  1484. * If the interrupt ever comes in to the processor, we will disable it
  1485. * and ack it to push it off to another CPU, so just accept the mask here.
  1486. *
  1487. * Change from disable to enable:
  1488. *
  1489. * change the mask and then do an interrupt enable CPI to re-enable on
  1490. * the selected processors */
  1491. void
  1492. set_vic_irq_affinity(unsigned int irq, cpumask_t mask)
  1493. {
  1494. /* Only extended processors handle interrupts */
  1495. unsigned long real_mask;
  1496. unsigned long irq_mask = 1 << irq;
  1497. int cpu;
  1498. real_mask = cpus_addr(mask)[0] & voyager_extended_vic_processors;
  1499. if(cpus_addr(mask)[0] == 0)
  1500. /* can't have no cpu's to accept the interrupt -- extremely
  1501. * bad things will happen */
  1502. return;
  1503. if(irq == 0)
  1504. /* can't change the affinity of the timer IRQ. This
  1505. * is due to the constraint in the voyager
  1506. * architecture that the CPI also comes in on and IRQ
  1507. * line and we have chosen IRQ0 for this. If you
  1508. * raise the mask on this interrupt, the processor
  1509. * will no-longer be able to accept VIC CPIs */
  1510. return;
  1511. if(irq >= 32)
  1512. /* You can only have 32 interrupts in a voyager system
  1513. * (and 32 only if you have a secondary microchannel
  1514. * bus) */
  1515. return;
  1516. for_each_online_cpu(cpu) {
  1517. unsigned long cpu_mask = 1 << cpu;
  1518. if(cpu_mask & real_mask) {
  1519. /* enable the interrupt for this cpu */
  1520. cpu_irq_affinity[cpu] |= irq_mask;
  1521. } else {
  1522. /* disable the interrupt for this cpu */
  1523. cpu_irq_affinity[cpu] &= ~irq_mask;
  1524. }
  1525. }
  1526. /* this is magic, we now have the correct affinity maps, so
  1527. * enable the interrupt. This will send an enable CPI to
  1528. * those cpu's who need to enable it in their local masks,
  1529. * causing them to correct for the new affinity . If the
  1530. * interrupt is currently globally disabled, it will simply be
  1531. * disabled again as it comes in (voyager lazy disable). If
  1532. * the affinity map is tightened to disable the interrupt on a
  1533. * cpu, it will be pushed off when it comes in */
  1534. enable_vic_irq(irq);
  1535. }
  1536. static void
  1537. ack_vic_irq(unsigned int irq)
  1538. {
  1539. if (irq & 8) {
  1540. outb(0x62,0x20); /* Specific EOI to cascade */
  1541. outb(0x60|(irq & 7),0xA0);
  1542. } else {
  1543. outb(0x60 | (irq & 7),0x20);
  1544. }
  1545. }
  1546. /* enable the CPIs. In the VIC, the CPIs are delivered by the 8259
  1547. * but are not vectored by it. This means that the 8259 mask must be
  1548. * lowered to receive them */
  1549. static __init void
  1550. vic_enable_cpi(void)
  1551. {
  1552. __u8 cpu = smp_processor_id();
  1553. /* just take a copy of the current mask (nop for boot cpu) */
  1554. vic_irq_mask[cpu] = vic_irq_mask[boot_cpu_id];
  1555. enable_local_vic_irq(VIC_CPI_LEVEL0);
  1556. enable_local_vic_irq(VIC_CPI_LEVEL1);
  1557. /* for sys int and cmn int */
  1558. enable_local_vic_irq(7);
  1559. if(is_cpu_quad()) {
  1560. outb(QIC_DEFAULT_MASK0, QIC_MASK_REGISTER0);
  1561. outb(QIC_CPI_ENABLE, QIC_MASK_REGISTER1);
  1562. VDEBUG(("VOYAGER SMP: QIC ENABLE CPI: CPU%d: MASK 0x%x\n",
  1563. cpu, QIC_CPI_ENABLE));
  1564. }
  1565. VDEBUG(("VOYAGER SMP: ENABLE CPI: CPU%d: MASK 0x%x\n",
  1566. cpu, vic_irq_mask[cpu]));
  1567. }
  1568. void
  1569. voyager_smp_dump()
  1570. {
  1571. int old_cpu = smp_processor_id(), cpu;
  1572. /* dump the interrupt masks of each processor */
  1573. for_each_online_cpu(cpu) {
  1574. __u16 imr, isr, irr;
  1575. unsigned long flags;
  1576. local_irq_save(flags);
  1577. outb(VIC_CPU_MASQUERADE_ENABLE | cpu, VIC_PROCESSOR_ID);
  1578. imr = (inb(0xa1) << 8) | inb(0x21);
  1579. outb(0x0a, 0xa0);
  1580. irr = inb(0xa0) << 8;
  1581. outb(0x0a, 0x20);
  1582. irr |= inb(0x20);
  1583. outb(0x0b, 0xa0);
  1584. isr = inb(0xa0) << 8;
  1585. outb(0x0b, 0x20);
  1586. isr |= inb(0x20);
  1587. outb(old_cpu, VIC_PROCESSOR_ID);
  1588. local_irq_restore(flags);
  1589. printk("\tCPU%d: mask=0x%x, IMR=0x%x, IRR=0x%x, ISR=0x%x\n",
  1590. cpu, vic_irq_mask[cpu], imr, irr, isr);
  1591. #if 0
  1592. /* These lines are put in to try to unstick an un ack'd irq */
  1593. if(isr != 0) {
  1594. int irq;
  1595. for(irq=0; irq<16; irq++) {
  1596. if(isr & (1<<irq)) {
  1597. printk("\tCPU%d: ack irq %d\n",
  1598. cpu, irq);
  1599. local_irq_save(flags);
  1600. outb(VIC_CPU_MASQUERADE_ENABLE | cpu,
  1601. VIC_PROCESSOR_ID);
  1602. ack_vic_irq(irq);
  1603. outb(old_cpu, VIC_PROCESSOR_ID);
  1604. local_irq_restore(flags);
  1605. }
  1606. }
  1607. }
  1608. #endif
  1609. }
  1610. }
  1611. void
  1612. smp_voyager_power_off(void *dummy)
  1613. {
  1614. if(smp_processor_id() == boot_cpu_id)
  1615. voyager_power_off();
  1616. else
  1617. smp_stop_cpu_function(NULL);
  1618. }
  1619. void __init
  1620. smp_prepare_cpus(unsigned int max_cpus)
  1621. {
  1622. /* FIXME: ignore max_cpus for now */
  1623. smp_boot_cpus();
  1624. }
  1625. void __devinit smp_prepare_boot_cpu(void)
  1626. {
  1627. cpu_set(smp_processor_id(), cpu_online_map);
  1628. cpu_set(smp_processor_id(), cpu_callout_map);
  1629. cpu_set(smp_processor_id(), cpu_possible_map);
  1630. }
  1631. int __devinit
  1632. __cpu_up(unsigned int cpu)
  1633. {
  1634. /* This only works at boot for x86. See "rewrite" above. */
  1635. if (cpu_isset(cpu, smp_commenced_mask))
  1636. return -ENOSYS;
  1637. /* In case one didn't come up */
  1638. if (!cpu_isset(cpu, cpu_callin_map))
  1639. return -EIO;
  1640. /* Unleash the CPU! */
  1641. cpu_set(cpu, smp_commenced_mask);
  1642. while (!cpu_isset(cpu, cpu_online_map))
  1643. mb();
  1644. return 0;
  1645. }
  1646. void __init
  1647. smp_cpus_done(unsigned int max_cpus)
  1648. {
  1649. zap_low_mappings();
  1650. }