proc-v6.S 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297
  1. /*
  2. * linux/arch/arm/mm/proc-v6.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This is the "shell" of the ARMv6 processor support.
  11. */
  12. #include <linux/linkage.h>
  13. #include <asm/assembler.h>
  14. #include <asm/asm-offsets.h>
  15. #include <asm/hardware/arm_scu.h>
  16. #include <asm/procinfo.h>
  17. #include <asm/pgtable.h>
  18. #include "proc-macros.S"
  19. #define D_CACHE_LINE_SIZE 32
  20. .macro cpsie, flags
  21. .ifc \flags, f
  22. .long 0xf1080040
  23. .exitm
  24. .endif
  25. .ifc \flags, i
  26. .long 0xf1080080
  27. .exitm
  28. .endif
  29. .ifc \flags, if
  30. .long 0xf10800c0
  31. .exitm
  32. .endif
  33. .err
  34. .endm
  35. .macro cpsid, flags
  36. .ifc \flags, f
  37. .long 0xf10c0040
  38. .exitm
  39. .endif
  40. .ifc \flags, i
  41. .long 0xf10c0080
  42. .exitm
  43. .endif
  44. .ifc \flags, if
  45. .long 0xf10c00c0
  46. .exitm
  47. .endif
  48. .err
  49. .endm
  50. ENTRY(cpu_v6_proc_init)
  51. mov pc, lr
  52. ENTRY(cpu_v6_proc_fin)
  53. stmfd sp!, {lr}
  54. cpsid if @ disable interrupts
  55. bl v6_flush_kern_cache_all
  56. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  57. bic r0, r0, #0x1000 @ ...i............
  58. bic r0, r0, #0x0006 @ .............ca.
  59. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  60. ldmfd sp!, {pc}
  61. /*
  62. * cpu_v6_reset(loc)
  63. *
  64. * Perform a soft reset of the system. Put the CPU into the
  65. * same state as it would be if it had been reset, and branch
  66. * to what would be the reset vector.
  67. *
  68. * - loc - location to jump to for soft reset
  69. *
  70. * It is assumed that:
  71. */
  72. .align 5
  73. ENTRY(cpu_v6_reset)
  74. mov pc, r0
  75. /*
  76. * cpu_v6_do_idle()
  77. *
  78. * Idle the processor (eg, wait for interrupt).
  79. *
  80. * IRQs are already disabled.
  81. */
  82. ENTRY(cpu_v6_do_idle)
  83. mcr p15, 0, r1, c7, c0, 4 @ wait for interrupt
  84. mov pc, lr
  85. ENTRY(cpu_v6_dcache_clean_area)
  86. #ifndef TLB_CAN_READ_FROM_L1_CACHE
  87. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  88. add r0, r0, #D_CACHE_LINE_SIZE
  89. subs r1, r1, #D_CACHE_LINE_SIZE
  90. bhi 1b
  91. #endif
  92. mov pc, lr
  93. /*
  94. * cpu_arm926_switch_mm(pgd_phys, tsk)
  95. *
  96. * Set the translation table base pointer to be pgd_phys
  97. *
  98. * - pgd_phys - physical address of new TTB
  99. *
  100. * It is assumed that:
  101. * - we are not using split page tables
  102. */
  103. ENTRY(cpu_v6_switch_mm)
  104. mov r2, #0
  105. ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
  106. #ifdef CONFIG_SMP
  107. orr r0, r0, #2 @ set shared pgtable
  108. #endif
  109. mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
  110. mcr p15, 0, r2, c7, c10, 4 @ drain write buffer
  111. mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
  112. mcr p15, 0, r1, c13, c0, 1 @ set context ID
  113. mov pc, lr
  114. /*
  115. * cpu_v6_set_pte(ptep, pte)
  116. *
  117. * Set a level 2 translation table entry.
  118. *
  119. * - ptep - pointer to level 2 translation table entry
  120. * (hardware version is stored at -1024 bytes)
  121. * - pte - PTE value to store
  122. *
  123. * Permissions:
  124. * YUWD APX AP1 AP0 SVC User
  125. * 0xxx 0 0 0 no acc no acc
  126. * 100x 1 0 1 r/o no acc
  127. * 10x0 1 0 1 r/o no acc
  128. * 1011 0 0 1 r/w no acc
  129. * 110x 0 1 0 r/w r/o
  130. * 11x0 0 1 0 r/w r/o
  131. * 1111 0 1 1 r/w r/w
  132. */
  133. ENTRY(cpu_v6_set_pte)
  134. str r1, [r0], #-2048 @ linux version
  135. bic r2, r1, #0x000003f0
  136. bic r2, r2, #0x00000003
  137. orr r2, r2, #PTE_EXT_AP0 | 2
  138. tst r1, #L_PTE_WRITE
  139. tstne r1, #L_PTE_DIRTY
  140. orreq r2, r2, #PTE_EXT_APX
  141. tst r1, #L_PTE_USER
  142. orrne r2, r2, #PTE_EXT_AP1
  143. tstne r2, #PTE_EXT_APX
  144. bicne r2, r2, #PTE_EXT_APX | PTE_EXT_AP0
  145. tst r1, #L_PTE_YOUNG
  146. biceq r2, r2, #PTE_EXT_APX | PTE_EXT_AP_MASK
  147. @ tst r1, #L_PTE_EXEC
  148. @ orreq r2, r2, #PTE_EXT_XN
  149. tst r1, #L_PTE_PRESENT
  150. moveq r2, #0
  151. str r2, [r0]
  152. mcr p15, 0, r0, c7, c10, 1 @ flush_pte
  153. mov pc, lr
  154. cpu_v6_name:
  155. .asciz "Some Random V6 Processor"
  156. .align
  157. .section ".text.init", #alloc, #execinstr
  158. /*
  159. * __v6_setup
  160. *
  161. * Initialise TLB, Caches, and MMU state ready to switch the MMU
  162. * on. Return in r0 the new CP15 C1 control register setting.
  163. *
  164. * We automatically detect if we have a Harvard cache, and use the
  165. * Harvard cache control instructions insead of the unified cache
  166. * control instructions.
  167. *
  168. * This should be able to cover all ARMv6 cores.
  169. *
  170. * It is assumed that:
  171. * - cache type register is implemented
  172. */
  173. __v6_setup:
  174. #ifdef CONFIG_SMP
  175. /* Set up the SCU on core 0 only */
  176. mrc p15, 0, r0, c0, c0, 5 @ CPU core number
  177. ands r0, r0, #15
  178. moveq r0, #0x10000000 @ SCU_BASE
  179. orreq r0, r0, #0x00100000
  180. ldreq r5, [r0, #SCU_CTRL]
  181. orreq r5, r5, #1
  182. streq r5, [r0, #SCU_CTRL]
  183. #ifndef CONFIG_CPU_DCACHE_DISABLE
  184. mrc p15, 0, r0, c1, c0, 1 @ Enable SMP/nAMP mode
  185. orr r0, r0, #0x20
  186. mcr p15, 0, r0, c1, c0, 1
  187. #endif
  188. #endif
  189. mov r0, #0
  190. mcr p15, 0, r0, c7, c14, 0 @ clean+invalidate D cache
  191. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  192. mcr p15, 0, r0, c7, c15, 0 @ clean+invalidate cache
  193. mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
  194. mcr p15, 0, r0, c8, c7, 0 @ invalidate I + D TLBs
  195. mcr p15, 0, r0, c2, c0, 2 @ TTB control register
  196. #ifdef CONFIG_SMP
  197. orr r4, r4, #2 @ set shared pgtable
  198. #endif
  199. mcr p15, 0, r4, c2, c0, 1 @ load TTB1
  200. #ifdef CONFIG_VFP
  201. mrc p15, 0, r0, c1, c0, 2
  202. orr r0, r0, #(0xf << 20)
  203. mcr p15, 0, r0, c1, c0, 2 @ Enable full access to VFP
  204. #endif
  205. mrc p15, 0, r0, c1, c0, 0 @ read control register
  206. ldr r5, v6_cr1_clear @ get mask for bits to clear
  207. bic r0, r0, r5 @ clear bits them
  208. ldr r5, v6_cr1_set @ get mask for bits to set
  209. orr r0, r0, r5 @ set them
  210. mov pc, lr @ return to head.S:__ret
  211. /*
  212. * V X F I D LR
  213. * .... ...E PUI. .T.T 4RVI ZFRS BLDP WCAM
  214. * rrrr rrrx xxx0 0101 xxxx xxxx x111 xxxx < forced
  215. * 0 110 0011 1.00 .111 1101 < we want
  216. */
  217. .type v6_cr1_clear, #object
  218. .type v6_cr1_set, #object
  219. v6_cr1_clear:
  220. .word 0x01e0fb7f
  221. v6_cr1_set:
  222. .word 0x00c0387d
  223. .type v6_processor_functions, #object
  224. ENTRY(v6_processor_functions)
  225. .word v6_early_abort
  226. .word cpu_v6_proc_init
  227. .word cpu_v6_proc_fin
  228. .word cpu_v6_reset
  229. .word cpu_v6_do_idle
  230. .word cpu_v6_dcache_clean_area
  231. .word cpu_v6_switch_mm
  232. .word cpu_v6_set_pte
  233. .size v6_processor_functions, . - v6_processor_functions
  234. .type cpu_arch_name, #object
  235. cpu_arch_name:
  236. .asciz "armv6"
  237. .size cpu_arch_name, . - cpu_arch_name
  238. .type cpu_elf_name, #object
  239. cpu_elf_name:
  240. .asciz "v6"
  241. .size cpu_elf_name, . - cpu_elf_name
  242. .align
  243. .section ".proc.info.init", #alloc, #execinstr
  244. /*
  245. * Match any ARMv6 processor core.
  246. */
  247. .type __v6_proc_info, #object
  248. __v6_proc_info:
  249. .long 0x0007b000
  250. .long 0x0007f000
  251. .long PMD_TYPE_SECT | \
  252. PMD_SECT_BUFFERABLE | \
  253. PMD_SECT_CACHEABLE | \
  254. PMD_SECT_AP_WRITE | \
  255. PMD_SECT_AP_READ
  256. b __v6_setup
  257. .long cpu_arch_name
  258. .long cpu_elf_name
  259. .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_VFP|HWCAP_EDSP|HWCAP_JAVA
  260. .long cpu_v6_name
  261. .long v6_processor_functions
  262. .long v6wbi_tlb_fns
  263. .long v6_user_fns
  264. .long v6_cache_fns
  265. .size __v6_proc_info, . - __v6_proc_info