flush.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176
  1. /*
  2. * linux/arch/arm/mm/flush.c
  3. *
  4. * Copyright (C) 1995-2002 Russell King
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/mm.h>
  12. #include <linux/pagemap.h>
  13. #include <asm/cacheflush.h>
  14. #include <asm/system.h>
  15. #include <asm/tlbflush.h>
  16. #ifdef CONFIG_CPU_CACHE_VIPT
  17. #define ALIAS_FLUSH_START 0xffff4000
  18. #define TOP_PTE(x) pte_offset_kernel(top_pmd, x)
  19. static void flush_pfn_alias(unsigned long pfn, unsigned long vaddr)
  20. {
  21. unsigned long to = ALIAS_FLUSH_START + (CACHE_COLOUR(vaddr) << PAGE_SHIFT);
  22. set_pte(TOP_PTE(to), pfn_pte(pfn, PAGE_KERNEL));
  23. flush_tlb_kernel_page(to);
  24. asm( "mcrr p15, 0, %1, %0, c14\n"
  25. " mcrr p15, 0, %1, %0, c5\n"
  26. :
  27. : "r" (to), "r" (to + PAGE_SIZE - L1_CACHE_BYTES)
  28. : "cc");
  29. }
  30. void flush_cache_mm(struct mm_struct *mm)
  31. {
  32. if (cache_is_vivt()) {
  33. if (cpu_isset(smp_processor_id(), mm->cpu_vm_mask))
  34. __cpuc_flush_user_all();
  35. return;
  36. }
  37. if (cache_is_vipt_aliasing()) {
  38. asm( "mcr p15, 0, %0, c7, c14, 0\n"
  39. " mcr p15, 0, %0, c7, c5, 0\n"
  40. " mcr p15, 0, %0, c7, c10, 4"
  41. :
  42. : "r" (0)
  43. : "cc");
  44. }
  45. }
  46. void flush_cache_range(struct vm_area_struct *vma, unsigned long start, unsigned long end)
  47. {
  48. if (cache_is_vivt()) {
  49. if (cpu_isset(smp_processor_id(), vma->vm_mm->cpu_vm_mask))
  50. __cpuc_flush_user_range(start & PAGE_MASK, PAGE_ALIGN(end),
  51. vma->vm_flags);
  52. return;
  53. }
  54. if (cache_is_vipt_aliasing()) {
  55. asm( "mcr p15, 0, %0, c7, c14, 0\n"
  56. " mcr p15, 0, %0, c7, c5, 0\n"
  57. " mcr p15, 0, %0, c7, c10, 4"
  58. :
  59. : "r" (0)
  60. : "cc");
  61. }
  62. }
  63. void flush_cache_page(struct vm_area_struct *vma, unsigned long user_addr, unsigned long pfn)
  64. {
  65. if (cache_is_vivt()) {
  66. if (cpu_isset(smp_processor_id(), vma->vm_mm->cpu_vm_mask)) {
  67. unsigned long addr = user_addr & PAGE_MASK;
  68. __cpuc_flush_user_range(addr, addr + PAGE_SIZE, vma->vm_flags);
  69. }
  70. return;
  71. }
  72. if (cache_is_vipt_aliasing())
  73. flush_pfn_alias(pfn, user_addr);
  74. }
  75. #else
  76. #define flush_pfn_alias(pfn,vaddr) do { } while (0)
  77. #endif
  78. void __flush_dcache_page(struct address_space *mapping, struct page *page)
  79. {
  80. /*
  81. * Writeback any data associated with the kernel mapping of this
  82. * page. This ensures that data in the physical page is mutually
  83. * coherent with the kernels mapping.
  84. */
  85. __cpuc_flush_dcache_page(page_address(page));
  86. /*
  87. * If this is a page cache page, and we have an aliasing VIPT cache,
  88. * we only need to do one flush - which would be at the relevant
  89. * userspace colour, which is congruent with page->index.
  90. */
  91. if (mapping && cache_is_vipt_aliasing())
  92. flush_pfn_alias(page_to_pfn(page),
  93. page->index << PAGE_CACHE_SHIFT);
  94. }
  95. static void __flush_dcache_aliases(struct address_space *mapping, struct page *page)
  96. {
  97. struct mm_struct *mm = current->active_mm;
  98. struct vm_area_struct *mpnt;
  99. struct prio_tree_iter iter;
  100. pgoff_t pgoff;
  101. /*
  102. * There are possible user space mappings of this page:
  103. * - VIVT cache: we need to also write back and invalidate all user
  104. * data in the current VM view associated with this page.
  105. * - aliasing VIPT: we only need to find one mapping of this page.
  106. */
  107. pgoff = page->index << (PAGE_CACHE_SHIFT - PAGE_SHIFT);
  108. flush_dcache_mmap_lock(mapping);
  109. vma_prio_tree_foreach(mpnt, &iter, &mapping->i_mmap, pgoff, pgoff) {
  110. unsigned long offset;
  111. /*
  112. * If this VMA is not in our MM, we can ignore it.
  113. */
  114. if (mpnt->vm_mm != mm)
  115. continue;
  116. if (!(mpnt->vm_flags & VM_MAYSHARE))
  117. continue;
  118. offset = (pgoff - mpnt->vm_pgoff) << PAGE_SHIFT;
  119. flush_cache_page(mpnt, mpnt->vm_start + offset, page_to_pfn(page));
  120. }
  121. flush_dcache_mmap_unlock(mapping);
  122. }
  123. /*
  124. * Ensure cache coherency between kernel mapping and userspace mapping
  125. * of this page.
  126. *
  127. * We have three cases to consider:
  128. * - VIPT non-aliasing cache: fully coherent so nothing required.
  129. * - VIVT: fully aliasing, so we need to handle every alias in our
  130. * current VM view.
  131. * - VIPT aliasing: need to handle one alias in our current VM view.
  132. *
  133. * If we need to handle aliasing:
  134. * If the page only exists in the page cache and there are no user
  135. * space mappings, we can be lazy and remember that we may have dirty
  136. * kernel cache lines for later. Otherwise, we assume we have
  137. * aliasing mappings.
  138. *
  139. * Note that we disable the lazy flush for SMP.
  140. */
  141. void flush_dcache_page(struct page *page)
  142. {
  143. struct address_space *mapping = page_mapping(page);
  144. #ifndef CONFIG_SMP
  145. if (mapping && !mapping_mapped(mapping))
  146. set_bit(PG_dcache_dirty, &page->flags);
  147. else
  148. #endif
  149. {
  150. __flush_dcache_page(mapping, page);
  151. if (mapping && cache_is_vivt())
  152. __flush_dcache_aliases(mapping, page);
  153. }
  154. }
  155. EXPORT_SYMBOL(flush_dcache_page);