nouveau_state.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nv50_display.h"
  37. static void nouveau_stub_takedown(struct drm_device *dev) {}
  38. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  39. {
  40. struct drm_nouveau_private *dev_priv = dev->dev_private;
  41. struct nouveau_engine *engine = &dev_priv->engine;
  42. switch (dev_priv->chipset & 0xf0) {
  43. case 0x00:
  44. engine->instmem.init = nv04_instmem_init;
  45. engine->instmem.takedown = nv04_instmem_takedown;
  46. engine->instmem.suspend = nv04_instmem_suspend;
  47. engine->instmem.resume = nv04_instmem_resume;
  48. engine->instmem.populate = nv04_instmem_populate;
  49. engine->instmem.clear = nv04_instmem_clear;
  50. engine->instmem.bind = nv04_instmem_bind;
  51. engine->instmem.unbind = nv04_instmem_unbind;
  52. engine->instmem.prepare_access = nv04_instmem_prepare_access;
  53. engine->instmem.finish_access = nv04_instmem_finish_access;
  54. engine->mc.init = nv04_mc_init;
  55. engine->mc.takedown = nv04_mc_takedown;
  56. engine->timer.init = nv04_timer_init;
  57. engine->timer.read = nv04_timer_read;
  58. engine->timer.takedown = nv04_timer_takedown;
  59. engine->fb.init = nv04_fb_init;
  60. engine->fb.takedown = nv04_fb_takedown;
  61. engine->graph.grclass = nv04_graph_grclass;
  62. engine->graph.init = nv04_graph_init;
  63. engine->graph.takedown = nv04_graph_takedown;
  64. engine->graph.fifo_access = nv04_graph_fifo_access;
  65. engine->graph.channel = nv04_graph_channel;
  66. engine->graph.create_context = nv04_graph_create_context;
  67. engine->graph.destroy_context = nv04_graph_destroy_context;
  68. engine->graph.load_context = nv04_graph_load_context;
  69. engine->graph.unload_context = nv04_graph_unload_context;
  70. engine->fifo.channels = 16;
  71. engine->fifo.init = nv04_fifo_init;
  72. engine->fifo.takedown = nouveau_stub_takedown;
  73. engine->fifo.disable = nv04_fifo_disable;
  74. engine->fifo.enable = nv04_fifo_enable;
  75. engine->fifo.reassign = nv04_fifo_reassign;
  76. engine->fifo.cache_flush = nv04_fifo_cache_flush;
  77. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  78. engine->fifo.channel_id = nv04_fifo_channel_id;
  79. engine->fifo.create_context = nv04_fifo_create_context;
  80. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  81. engine->fifo.load_context = nv04_fifo_load_context;
  82. engine->fifo.unload_context = nv04_fifo_unload_context;
  83. break;
  84. case 0x10:
  85. engine->instmem.init = nv04_instmem_init;
  86. engine->instmem.takedown = nv04_instmem_takedown;
  87. engine->instmem.suspend = nv04_instmem_suspend;
  88. engine->instmem.resume = nv04_instmem_resume;
  89. engine->instmem.populate = nv04_instmem_populate;
  90. engine->instmem.clear = nv04_instmem_clear;
  91. engine->instmem.bind = nv04_instmem_bind;
  92. engine->instmem.unbind = nv04_instmem_unbind;
  93. engine->instmem.prepare_access = nv04_instmem_prepare_access;
  94. engine->instmem.finish_access = nv04_instmem_finish_access;
  95. engine->mc.init = nv04_mc_init;
  96. engine->mc.takedown = nv04_mc_takedown;
  97. engine->timer.init = nv04_timer_init;
  98. engine->timer.read = nv04_timer_read;
  99. engine->timer.takedown = nv04_timer_takedown;
  100. engine->fb.init = nv10_fb_init;
  101. engine->fb.takedown = nv10_fb_takedown;
  102. engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
  103. engine->graph.grclass = nv10_graph_grclass;
  104. engine->graph.init = nv10_graph_init;
  105. engine->graph.takedown = nv10_graph_takedown;
  106. engine->graph.channel = nv10_graph_channel;
  107. engine->graph.create_context = nv10_graph_create_context;
  108. engine->graph.destroy_context = nv10_graph_destroy_context;
  109. engine->graph.fifo_access = nv04_graph_fifo_access;
  110. engine->graph.load_context = nv10_graph_load_context;
  111. engine->graph.unload_context = nv10_graph_unload_context;
  112. engine->graph.set_region_tiling = nv10_graph_set_region_tiling;
  113. engine->fifo.channels = 32;
  114. engine->fifo.init = nv10_fifo_init;
  115. engine->fifo.takedown = nouveau_stub_takedown;
  116. engine->fifo.disable = nv04_fifo_disable;
  117. engine->fifo.enable = nv04_fifo_enable;
  118. engine->fifo.reassign = nv04_fifo_reassign;
  119. engine->fifo.cache_flush = nv04_fifo_cache_flush;
  120. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  121. engine->fifo.channel_id = nv10_fifo_channel_id;
  122. engine->fifo.create_context = nv10_fifo_create_context;
  123. engine->fifo.destroy_context = nv10_fifo_destroy_context;
  124. engine->fifo.load_context = nv10_fifo_load_context;
  125. engine->fifo.unload_context = nv10_fifo_unload_context;
  126. break;
  127. case 0x20:
  128. engine->instmem.init = nv04_instmem_init;
  129. engine->instmem.takedown = nv04_instmem_takedown;
  130. engine->instmem.suspend = nv04_instmem_suspend;
  131. engine->instmem.resume = nv04_instmem_resume;
  132. engine->instmem.populate = nv04_instmem_populate;
  133. engine->instmem.clear = nv04_instmem_clear;
  134. engine->instmem.bind = nv04_instmem_bind;
  135. engine->instmem.unbind = nv04_instmem_unbind;
  136. engine->instmem.prepare_access = nv04_instmem_prepare_access;
  137. engine->instmem.finish_access = nv04_instmem_finish_access;
  138. engine->mc.init = nv04_mc_init;
  139. engine->mc.takedown = nv04_mc_takedown;
  140. engine->timer.init = nv04_timer_init;
  141. engine->timer.read = nv04_timer_read;
  142. engine->timer.takedown = nv04_timer_takedown;
  143. engine->fb.init = nv10_fb_init;
  144. engine->fb.takedown = nv10_fb_takedown;
  145. engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
  146. engine->graph.grclass = nv20_graph_grclass;
  147. engine->graph.init = nv20_graph_init;
  148. engine->graph.takedown = nv20_graph_takedown;
  149. engine->graph.channel = nv10_graph_channel;
  150. engine->graph.create_context = nv20_graph_create_context;
  151. engine->graph.destroy_context = nv20_graph_destroy_context;
  152. engine->graph.fifo_access = nv04_graph_fifo_access;
  153. engine->graph.load_context = nv20_graph_load_context;
  154. engine->graph.unload_context = nv20_graph_unload_context;
  155. engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
  156. engine->fifo.channels = 32;
  157. engine->fifo.init = nv10_fifo_init;
  158. engine->fifo.takedown = nouveau_stub_takedown;
  159. engine->fifo.disable = nv04_fifo_disable;
  160. engine->fifo.enable = nv04_fifo_enable;
  161. engine->fifo.reassign = nv04_fifo_reassign;
  162. engine->fifo.cache_flush = nv04_fifo_cache_flush;
  163. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  164. engine->fifo.channel_id = nv10_fifo_channel_id;
  165. engine->fifo.create_context = nv10_fifo_create_context;
  166. engine->fifo.destroy_context = nv10_fifo_destroy_context;
  167. engine->fifo.load_context = nv10_fifo_load_context;
  168. engine->fifo.unload_context = nv10_fifo_unload_context;
  169. break;
  170. case 0x30:
  171. engine->instmem.init = nv04_instmem_init;
  172. engine->instmem.takedown = nv04_instmem_takedown;
  173. engine->instmem.suspend = nv04_instmem_suspend;
  174. engine->instmem.resume = nv04_instmem_resume;
  175. engine->instmem.populate = nv04_instmem_populate;
  176. engine->instmem.clear = nv04_instmem_clear;
  177. engine->instmem.bind = nv04_instmem_bind;
  178. engine->instmem.unbind = nv04_instmem_unbind;
  179. engine->instmem.prepare_access = nv04_instmem_prepare_access;
  180. engine->instmem.finish_access = nv04_instmem_finish_access;
  181. engine->mc.init = nv04_mc_init;
  182. engine->mc.takedown = nv04_mc_takedown;
  183. engine->timer.init = nv04_timer_init;
  184. engine->timer.read = nv04_timer_read;
  185. engine->timer.takedown = nv04_timer_takedown;
  186. engine->fb.init = nv10_fb_init;
  187. engine->fb.takedown = nv10_fb_takedown;
  188. engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
  189. engine->graph.grclass = nv30_graph_grclass;
  190. engine->graph.init = nv30_graph_init;
  191. engine->graph.takedown = nv20_graph_takedown;
  192. engine->graph.fifo_access = nv04_graph_fifo_access;
  193. engine->graph.channel = nv10_graph_channel;
  194. engine->graph.create_context = nv20_graph_create_context;
  195. engine->graph.destroy_context = nv20_graph_destroy_context;
  196. engine->graph.load_context = nv20_graph_load_context;
  197. engine->graph.unload_context = nv20_graph_unload_context;
  198. engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
  199. engine->fifo.channels = 32;
  200. engine->fifo.init = nv10_fifo_init;
  201. engine->fifo.takedown = nouveau_stub_takedown;
  202. engine->fifo.disable = nv04_fifo_disable;
  203. engine->fifo.enable = nv04_fifo_enable;
  204. engine->fifo.reassign = nv04_fifo_reassign;
  205. engine->fifo.cache_flush = nv04_fifo_cache_flush;
  206. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  207. engine->fifo.channel_id = nv10_fifo_channel_id;
  208. engine->fifo.create_context = nv10_fifo_create_context;
  209. engine->fifo.destroy_context = nv10_fifo_destroy_context;
  210. engine->fifo.load_context = nv10_fifo_load_context;
  211. engine->fifo.unload_context = nv10_fifo_unload_context;
  212. break;
  213. case 0x40:
  214. case 0x60:
  215. engine->instmem.init = nv04_instmem_init;
  216. engine->instmem.takedown = nv04_instmem_takedown;
  217. engine->instmem.suspend = nv04_instmem_suspend;
  218. engine->instmem.resume = nv04_instmem_resume;
  219. engine->instmem.populate = nv04_instmem_populate;
  220. engine->instmem.clear = nv04_instmem_clear;
  221. engine->instmem.bind = nv04_instmem_bind;
  222. engine->instmem.unbind = nv04_instmem_unbind;
  223. engine->instmem.prepare_access = nv04_instmem_prepare_access;
  224. engine->instmem.finish_access = nv04_instmem_finish_access;
  225. engine->mc.init = nv40_mc_init;
  226. engine->mc.takedown = nv40_mc_takedown;
  227. engine->timer.init = nv04_timer_init;
  228. engine->timer.read = nv04_timer_read;
  229. engine->timer.takedown = nv04_timer_takedown;
  230. engine->fb.init = nv40_fb_init;
  231. engine->fb.takedown = nv40_fb_takedown;
  232. engine->fb.set_region_tiling = nv40_fb_set_region_tiling;
  233. engine->graph.grclass = nv40_graph_grclass;
  234. engine->graph.init = nv40_graph_init;
  235. engine->graph.takedown = nv40_graph_takedown;
  236. engine->graph.fifo_access = nv04_graph_fifo_access;
  237. engine->graph.channel = nv40_graph_channel;
  238. engine->graph.create_context = nv40_graph_create_context;
  239. engine->graph.destroy_context = nv40_graph_destroy_context;
  240. engine->graph.load_context = nv40_graph_load_context;
  241. engine->graph.unload_context = nv40_graph_unload_context;
  242. engine->graph.set_region_tiling = nv40_graph_set_region_tiling;
  243. engine->fifo.channels = 32;
  244. engine->fifo.init = nv40_fifo_init;
  245. engine->fifo.takedown = nouveau_stub_takedown;
  246. engine->fifo.disable = nv04_fifo_disable;
  247. engine->fifo.enable = nv04_fifo_enable;
  248. engine->fifo.reassign = nv04_fifo_reassign;
  249. engine->fifo.cache_flush = nv04_fifo_cache_flush;
  250. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  251. engine->fifo.channel_id = nv10_fifo_channel_id;
  252. engine->fifo.create_context = nv40_fifo_create_context;
  253. engine->fifo.destroy_context = nv40_fifo_destroy_context;
  254. engine->fifo.load_context = nv40_fifo_load_context;
  255. engine->fifo.unload_context = nv40_fifo_unload_context;
  256. break;
  257. case 0x50:
  258. case 0x80: /* gotta love NVIDIA's consistency.. */
  259. case 0x90:
  260. case 0xA0:
  261. engine->instmem.init = nv50_instmem_init;
  262. engine->instmem.takedown = nv50_instmem_takedown;
  263. engine->instmem.suspend = nv50_instmem_suspend;
  264. engine->instmem.resume = nv50_instmem_resume;
  265. engine->instmem.populate = nv50_instmem_populate;
  266. engine->instmem.clear = nv50_instmem_clear;
  267. engine->instmem.bind = nv50_instmem_bind;
  268. engine->instmem.unbind = nv50_instmem_unbind;
  269. engine->instmem.prepare_access = nv50_instmem_prepare_access;
  270. engine->instmem.finish_access = nv50_instmem_finish_access;
  271. engine->mc.init = nv50_mc_init;
  272. engine->mc.takedown = nv50_mc_takedown;
  273. engine->timer.init = nv04_timer_init;
  274. engine->timer.read = nv04_timer_read;
  275. engine->timer.takedown = nv04_timer_takedown;
  276. engine->fb.init = nv50_fb_init;
  277. engine->fb.takedown = nv50_fb_takedown;
  278. engine->graph.grclass = nv50_graph_grclass;
  279. engine->graph.init = nv50_graph_init;
  280. engine->graph.takedown = nv50_graph_takedown;
  281. engine->graph.fifo_access = nv50_graph_fifo_access;
  282. engine->graph.channel = nv50_graph_channel;
  283. engine->graph.create_context = nv50_graph_create_context;
  284. engine->graph.destroy_context = nv50_graph_destroy_context;
  285. engine->graph.load_context = nv50_graph_load_context;
  286. engine->graph.unload_context = nv50_graph_unload_context;
  287. engine->fifo.channels = 128;
  288. engine->fifo.init = nv50_fifo_init;
  289. engine->fifo.takedown = nv50_fifo_takedown;
  290. engine->fifo.disable = nv04_fifo_disable;
  291. engine->fifo.enable = nv04_fifo_enable;
  292. engine->fifo.reassign = nv04_fifo_reassign;
  293. engine->fifo.channel_id = nv50_fifo_channel_id;
  294. engine->fifo.create_context = nv50_fifo_create_context;
  295. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  296. engine->fifo.load_context = nv50_fifo_load_context;
  297. engine->fifo.unload_context = nv50_fifo_unload_context;
  298. break;
  299. default:
  300. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  301. return 1;
  302. }
  303. return 0;
  304. }
  305. static unsigned int
  306. nouveau_vga_set_decode(void *priv, bool state)
  307. {
  308. struct drm_device *dev = priv;
  309. struct drm_nouveau_private *dev_priv = dev->dev_private;
  310. if (dev_priv->chipset >= 0x40)
  311. nv_wr32(dev, 0x88054, state);
  312. else
  313. nv_wr32(dev, 0x1854, state);
  314. if (state)
  315. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  316. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  317. else
  318. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  319. }
  320. static int
  321. nouveau_card_init_channel(struct drm_device *dev)
  322. {
  323. struct drm_nouveau_private *dev_priv = dev->dev_private;
  324. struct nouveau_gpuobj *gpuobj;
  325. int ret;
  326. ret = nouveau_channel_alloc(dev, &dev_priv->channel,
  327. (struct drm_file *)-2,
  328. NvDmaFB, NvDmaTT);
  329. if (ret)
  330. return ret;
  331. gpuobj = NULL;
  332. ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
  333. 0, dev_priv->vram_size,
  334. NV_DMA_ACCESS_RW, NV_DMA_TARGET_VIDMEM,
  335. &gpuobj);
  336. if (ret)
  337. goto out_err;
  338. ret = nouveau_gpuobj_ref_add(dev, dev_priv->channel, NvDmaVRAM,
  339. gpuobj, NULL);
  340. if (ret)
  341. goto out_err;
  342. gpuobj = NULL;
  343. ret = nouveau_gpuobj_gart_dma_new(dev_priv->channel, 0,
  344. dev_priv->gart_info.aper_size,
  345. NV_DMA_ACCESS_RW, &gpuobj, NULL);
  346. if (ret)
  347. goto out_err;
  348. ret = nouveau_gpuobj_ref_add(dev, dev_priv->channel, NvDmaGART,
  349. gpuobj, NULL);
  350. if (ret)
  351. goto out_err;
  352. return 0;
  353. out_err:
  354. nouveau_gpuobj_del(dev, &gpuobj);
  355. nouveau_channel_free(dev_priv->channel);
  356. dev_priv->channel = NULL;
  357. return ret;
  358. }
  359. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  360. enum vga_switcheroo_state state)
  361. {
  362. struct drm_device *dev = pci_get_drvdata(pdev);
  363. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  364. if (state == VGA_SWITCHEROO_ON) {
  365. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  366. nouveau_pci_resume(pdev);
  367. drm_kms_helper_poll_enable(dev);
  368. } else {
  369. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  370. drm_kms_helper_poll_disable(dev);
  371. nouveau_pci_suspend(pdev, pmm);
  372. }
  373. }
  374. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  375. {
  376. struct drm_device *dev = pci_get_drvdata(pdev);
  377. bool can_switch;
  378. spin_lock(&dev->count_lock);
  379. can_switch = (dev->open_count == 0);
  380. spin_unlock(&dev->count_lock);
  381. return can_switch;
  382. }
  383. int
  384. nouveau_card_init(struct drm_device *dev)
  385. {
  386. struct drm_nouveau_private *dev_priv = dev->dev_private;
  387. struct nouveau_engine *engine;
  388. int ret;
  389. NV_DEBUG(dev, "prev state = %d\n", dev_priv->init_state);
  390. if (dev_priv->init_state == NOUVEAU_CARD_INIT_DONE)
  391. return 0;
  392. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  393. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  394. nouveau_switcheroo_can_switch);
  395. /* Initialise internal driver API hooks */
  396. ret = nouveau_init_engine_ptrs(dev);
  397. if (ret)
  398. goto out;
  399. engine = &dev_priv->engine;
  400. dev_priv->init_state = NOUVEAU_CARD_INIT_FAILED;
  401. spin_lock_init(&dev_priv->context_switch_lock);
  402. /* Parse BIOS tables / Run init tables if card not POSTed */
  403. ret = nouveau_bios_init(dev);
  404. if (ret)
  405. goto out;
  406. ret = nouveau_mem_detect(dev);
  407. if (ret)
  408. goto out_bios;
  409. ret = nouveau_gpuobj_early_init(dev);
  410. if (ret)
  411. goto out_bios;
  412. /* Initialise instance memory, must happen before mem_init so we
  413. * know exactly how much VRAM we're able to use for "normal"
  414. * purposes.
  415. */
  416. ret = engine->instmem.init(dev);
  417. if (ret)
  418. goto out_gpuobj_early;
  419. /* Setup the memory manager */
  420. ret = nouveau_mem_init(dev);
  421. if (ret)
  422. goto out_instmem;
  423. ret = nouveau_gpuobj_init(dev);
  424. if (ret)
  425. goto out_mem;
  426. /* PMC */
  427. ret = engine->mc.init(dev);
  428. if (ret)
  429. goto out_gpuobj;
  430. /* PTIMER */
  431. ret = engine->timer.init(dev);
  432. if (ret)
  433. goto out_mc;
  434. /* PFB */
  435. ret = engine->fb.init(dev);
  436. if (ret)
  437. goto out_timer;
  438. if (nouveau_noaccel)
  439. engine->graph.accel_blocked = true;
  440. else {
  441. /* PGRAPH */
  442. ret = engine->graph.init(dev);
  443. if (ret)
  444. goto out_fb;
  445. /* PFIFO */
  446. ret = engine->fifo.init(dev);
  447. if (ret)
  448. goto out_graph;
  449. }
  450. /* this call irq_preinstall, register irq handler and
  451. * call irq_postinstall
  452. */
  453. ret = drm_irq_install(dev);
  454. if (ret)
  455. goto out_fifo;
  456. ret = drm_vblank_init(dev, 0);
  457. if (ret)
  458. goto out_irq;
  459. /* what about PVIDEO/PCRTC/PRAMDAC etc? */
  460. if (!engine->graph.accel_blocked) {
  461. ret = nouveau_card_init_channel(dev);
  462. if (ret)
  463. goto out_irq;
  464. }
  465. if (dev_priv->card_type >= NV_50)
  466. ret = nv50_display_create(dev);
  467. else
  468. ret = nv04_display_create(dev);
  469. if (ret)
  470. goto out_channel;
  471. ret = nouveau_backlight_init(dev);
  472. if (ret)
  473. NV_ERROR(dev, "Error %d registering backlight\n", ret);
  474. dev_priv->init_state = NOUVEAU_CARD_INIT_DONE;
  475. nouveau_fbcon_init(dev);
  476. drm_kms_helper_poll_init(dev);
  477. return 0;
  478. out_channel:
  479. if (dev_priv->channel) {
  480. nouveau_channel_free(dev_priv->channel);
  481. dev_priv->channel = NULL;
  482. }
  483. out_irq:
  484. drm_irq_uninstall(dev);
  485. out_fifo:
  486. if (!nouveau_noaccel)
  487. engine->fifo.takedown(dev);
  488. out_graph:
  489. if (!nouveau_noaccel)
  490. engine->graph.takedown(dev);
  491. out_fb:
  492. engine->fb.takedown(dev);
  493. out_timer:
  494. engine->timer.takedown(dev);
  495. out_mc:
  496. engine->mc.takedown(dev);
  497. out_gpuobj:
  498. nouveau_gpuobj_takedown(dev);
  499. out_mem:
  500. nouveau_sgdma_takedown(dev);
  501. nouveau_mem_close(dev);
  502. out_instmem:
  503. engine->instmem.takedown(dev);
  504. out_gpuobj_early:
  505. nouveau_gpuobj_late_takedown(dev);
  506. out_bios:
  507. nouveau_bios_takedown(dev);
  508. out:
  509. vga_client_register(dev->pdev, NULL, NULL, NULL);
  510. return ret;
  511. }
  512. static void nouveau_card_takedown(struct drm_device *dev)
  513. {
  514. struct drm_nouveau_private *dev_priv = dev->dev_private;
  515. struct nouveau_engine *engine = &dev_priv->engine;
  516. NV_DEBUG(dev, "prev state = %d\n", dev_priv->init_state);
  517. if (dev_priv->init_state != NOUVEAU_CARD_INIT_DOWN) {
  518. nouveau_backlight_exit(dev);
  519. if (dev_priv->channel) {
  520. nouveau_channel_free(dev_priv->channel);
  521. dev_priv->channel = NULL;
  522. }
  523. if (!nouveau_noaccel) {
  524. engine->fifo.takedown(dev);
  525. engine->graph.takedown(dev);
  526. }
  527. engine->fb.takedown(dev);
  528. engine->timer.takedown(dev);
  529. engine->mc.takedown(dev);
  530. mutex_lock(&dev->struct_mutex);
  531. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  532. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  533. mutex_unlock(&dev->struct_mutex);
  534. nouveau_sgdma_takedown(dev);
  535. nouveau_gpuobj_takedown(dev);
  536. nouveau_mem_close(dev);
  537. engine->instmem.takedown(dev);
  538. drm_irq_uninstall(dev);
  539. nouveau_gpuobj_late_takedown(dev);
  540. nouveau_bios_takedown(dev);
  541. vga_client_register(dev->pdev, NULL, NULL, NULL);
  542. dev_priv->init_state = NOUVEAU_CARD_INIT_DOWN;
  543. }
  544. }
  545. /* here a client dies, release the stuff that was allocated for its
  546. * file_priv */
  547. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  548. {
  549. nouveau_channel_cleanup(dev, file_priv);
  550. }
  551. /* first module load, setup the mmio/fb mapping */
  552. /* KMS: we need mmio at load time, not when the first drm client opens. */
  553. int nouveau_firstopen(struct drm_device *dev)
  554. {
  555. return 0;
  556. }
  557. /* if we have an OF card, copy vbios to RAMIN */
  558. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  559. {
  560. #if defined(__powerpc__)
  561. int size, i;
  562. const uint32_t *bios;
  563. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  564. if (!dn) {
  565. NV_INFO(dev, "Unable to get the OF node\n");
  566. return;
  567. }
  568. bios = of_get_property(dn, "NVDA,BMP", &size);
  569. if (bios) {
  570. for (i = 0; i < size; i += 4)
  571. nv_wi32(dev, i, bios[i/4]);
  572. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  573. } else {
  574. NV_INFO(dev, "Unable to get the OF bios\n");
  575. }
  576. #endif
  577. }
  578. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  579. {
  580. struct pci_dev *pdev = dev->pdev;
  581. struct apertures_struct *aper = alloc_apertures(3);
  582. if (!aper)
  583. return NULL;
  584. aper->ranges[0].base = pci_resource_start(pdev, 1);
  585. aper->ranges[0].size = pci_resource_len(pdev, 1);
  586. aper->count = 1;
  587. if (pci_resource_len(pdev, 2)) {
  588. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  589. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  590. aper->count++;
  591. }
  592. if (pci_resource_len(pdev, 3)) {
  593. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  594. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  595. aper->count++;
  596. }
  597. return aper;
  598. }
  599. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  600. {
  601. struct drm_nouveau_private *dev_priv = dev->dev_private;
  602. bool primary = false;
  603. dev_priv->apertures = nouveau_get_apertures(dev);
  604. if (!dev_priv->apertures)
  605. return -ENOMEM;
  606. #ifdef CONFIG_X86
  607. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  608. #endif
  609. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  610. return 0;
  611. }
  612. int nouveau_load(struct drm_device *dev, unsigned long flags)
  613. {
  614. struct drm_nouveau_private *dev_priv;
  615. uint32_t reg0;
  616. resource_size_t mmio_start_offs;
  617. int ret;
  618. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  619. if (!dev_priv)
  620. return -ENOMEM;
  621. dev->dev_private = dev_priv;
  622. dev_priv->dev = dev;
  623. dev_priv->flags = flags & NOUVEAU_FLAGS;
  624. dev_priv->init_state = NOUVEAU_CARD_INIT_DOWN;
  625. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  626. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  627. dev_priv->wq = create_workqueue("nouveau");
  628. if (!dev_priv->wq)
  629. return -EINVAL;
  630. /* resource 0 is mmio regs */
  631. /* resource 1 is linear FB */
  632. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  633. /* resource 6 is bios */
  634. /* map the mmio regs */
  635. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  636. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  637. if (!dev_priv->mmio) {
  638. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  639. "Please report your setup to " DRIVER_EMAIL "\n");
  640. return -EINVAL;
  641. }
  642. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  643. (unsigned long long)mmio_start_offs);
  644. #ifdef __BIG_ENDIAN
  645. /* Put the card in BE mode if it's not */
  646. if (nv_rd32(dev, NV03_PMC_BOOT_1))
  647. nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
  648. DRM_MEMORYBARRIER();
  649. #endif
  650. /* Time to determine the card architecture */
  651. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  652. /* We're dealing with >=NV10 */
  653. if ((reg0 & 0x0f000000) > 0) {
  654. /* Bit 27-20 contain the architecture in hex */
  655. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  656. /* NV04 or NV05 */
  657. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  658. if (reg0 & 0x00f00000)
  659. dev_priv->chipset = 0x05;
  660. else
  661. dev_priv->chipset = 0x04;
  662. } else
  663. dev_priv->chipset = 0xff;
  664. switch (dev_priv->chipset & 0xf0) {
  665. case 0x00:
  666. case 0x10:
  667. case 0x20:
  668. case 0x30:
  669. dev_priv->card_type = dev_priv->chipset & 0xf0;
  670. break;
  671. case 0x40:
  672. case 0x60:
  673. dev_priv->card_type = NV_40;
  674. break;
  675. case 0x50:
  676. case 0x80:
  677. case 0x90:
  678. case 0xa0:
  679. dev_priv->card_type = NV_50;
  680. break;
  681. default:
  682. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  683. return -EINVAL;
  684. }
  685. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  686. dev_priv->card_type, reg0);
  687. ret = nouveau_remove_conflicting_drivers(dev);
  688. if (ret)
  689. return ret;
  690. /* Map PRAMIN BAR, or on older cards, the aperture withing BAR0 */
  691. if (dev_priv->card_type >= NV_40) {
  692. int ramin_bar = 2;
  693. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  694. ramin_bar = 3;
  695. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  696. dev_priv->ramin =
  697. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  698. dev_priv->ramin_size);
  699. if (!dev_priv->ramin) {
  700. NV_ERROR(dev, "Failed to PRAMIN BAR");
  701. return -ENOMEM;
  702. }
  703. } else {
  704. dev_priv->ramin_size = 1 * 1024 * 1024;
  705. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  706. dev_priv->ramin_size);
  707. if (!dev_priv->ramin) {
  708. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  709. return -ENOMEM;
  710. }
  711. }
  712. nouveau_OF_copy_vbios_to_ramin(dev);
  713. /* Special flags */
  714. if (dev->pci_device == 0x01a0)
  715. dev_priv->flags |= NV_NFORCE;
  716. else if (dev->pci_device == 0x01f0)
  717. dev_priv->flags |= NV_NFORCE2;
  718. /* For kernel modesetting, init card now and bring up fbcon */
  719. ret = nouveau_card_init(dev);
  720. if (ret)
  721. return ret;
  722. return 0;
  723. }
  724. void nouveau_lastclose(struct drm_device *dev)
  725. {
  726. }
  727. int nouveau_unload(struct drm_device *dev)
  728. {
  729. struct drm_nouveau_private *dev_priv = dev->dev_private;
  730. drm_kms_helper_poll_fini(dev);
  731. nouveau_fbcon_fini(dev);
  732. if (dev_priv->card_type >= NV_50)
  733. nv50_display_destroy(dev);
  734. else
  735. nv04_display_destroy(dev);
  736. nouveau_card_takedown(dev);
  737. iounmap(dev_priv->mmio);
  738. iounmap(dev_priv->ramin);
  739. kfree(dev_priv);
  740. dev->dev_private = NULL;
  741. return 0;
  742. }
  743. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  744. struct drm_file *file_priv)
  745. {
  746. struct drm_nouveau_private *dev_priv = dev->dev_private;
  747. struct drm_nouveau_getparam *getparam = data;
  748. NOUVEAU_CHECK_INITIALISED_WITH_RETURN;
  749. switch (getparam->param) {
  750. case NOUVEAU_GETPARAM_CHIPSET_ID:
  751. getparam->value = dev_priv->chipset;
  752. break;
  753. case NOUVEAU_GETPARAM_PCI_VENDOR:
  754. getparam->value = dev->pci_vendor;
  755. break;
  756. case NOUVEAU_GETPARAM_PCI_DEVICE:
  757. getparam->value = dev->pci_device;
  758. break;
  759. case NOUVEAU_GETPARAM_BUS_TYPE:
  760. if (drm_device_is_agp(dev))
  761. getparam->value = NV_AGP;
  762. else if (drm_device_is_pcie(dev))
  763. getparam->value = NV_PCIE;
  764. else
  765. getparam->value = NV_PCI;
  766. break;
  767. case NOUVEAU_GETPARAM_FB_PHYSICAL:
  768. getparam->value = dev_priv->fb_phys;
  769. break;
  770. case NOUVEAU_GETPARAM_AGP_PHYSICAL:
  771. getparam->value = dev_priv->gart_info.aper_base;
  772. break;
  773. case NOUVEAU_GETPARAM_PCI_PHYSICAL:
  774. if (dev->sg) {
  775. getparam->value = (unsigned long)dev->sg->virtual;
  776. } else {
  777. NV_ERROR(dev, "Requested PCIGART address, "
  778. "while no PCIGART was created\n");
  779. return -EINVAL;
  780. }
  781. break;
  782. case NOUVEAU_GETPARAM_FB_SIZE:
  783. getparam->value = dev_priv->fb_available_size;
  784. break;
  785. case NOUVEAU_GETPARAM_AGP_SIZE:
  786. getparam->value = dev_priv->gart_info.aper_size;
  787. break;
  788. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  789. getparam->value = dev_priv->vm_vram_base;
  790. break;
  791. case NOUVEAU_GETPARAM_PTIMER_TIME:
  792. getparam->value = dev_priv->engine.timer.read(dev);
  793. break;
  794. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  795. /* NV40 and NV50 versions are quite different, but register
  796. * address is the same. User is supposed to know the card
  797. * family anyway... */
  798. if (dev_priv->chipset >= 0x40) {
  799. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  800. break;
  801. }
  802. /* FALLTHRU */
  803. default:
  804. NV_ERROR(dev, "unknown parameter %lld\n", getparam->param);
  805. return -EINVAL;
  806. }
  807. return 0;
  808. }
  809. int
  810. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  811. struct drm_file *file_priv)
  812. {
  813. struct drm_nouveau_setparam *setparam = data;
  814. NOUVEAU_CHECK_INITIALISED_WITH_RETURN;
  815. switch (setparam->param) {
  816. default:
  817. NV_ERROR(dev, "unknown parameter %lld\n", setparam->param);
  818. return -EINVAL;
  819. }
  820. return 0;
  821. }
  822. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  823. bool nouveau_wait_until(struct drm_device *dev, uint64_t timeout,
  824. uint32_t reg, uint32_t mask, uint32_t val)
  825. {
  826. struct drm_nouveau_private *dev_priv = dev->dev_private;
  827. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  828. uint64_t start = ptimer->read(dev);
  829. do {
  830. if ((nv_rd32(dev, reg) & mask) == val)
  831. return true;
  832. } while (ptimer->read(dev) - start < timeout);
  833. return false;
  834. }
  835. /* Waits for PGRAPH to go completely idle */
  836. bool nouveau_wait_for_idle(struct drm_device *dev)
  837. {
  838. if (!nv_wait(NV04_PGRAPH_STATUS, 0xffffffff, 0x00000000)) {
  839. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  840. nv_rd32(dev, NV04_PGRAPH_STATUS));
  841. return false;
  842. }
  843. return true;
  844. }