i915_dma.c 61 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "drm_fb_helper.h"
  32. #include "intel_drv.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include <linux/pci.h>
  37. #include <linux/vgaarb.h>
  38. #include <linux/acpi.h>
  39. #include <linux/pnp.h>
  40. #include <linux/vga_switcheroo.h>
  41. #include <linux/slab.h>
  42. /**
  43. * Sets up the hardware status page for devices that need a physical address
  44. * in the register.
  45. */
  46. static int i915_init_phys_hws(struct drm_device *dev)
  47. {
  48. drm_i915_private_t *dev_priv = dev->dev_private;
  49. /* Program Hardware Status Page */
  50. dev_priv->status_page_dmah =
  51. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
  52. if (!dev_priv->status_page_dmah) {
  53. DRM_ERROR("Can not allocate hardware status page\n");
  54. return -ENOMEM;
  55. }
  56. dev_priv->render_ring.status_page.page_addr
  57. = dev_priv->status_page_dmah->vaddr;
  58. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  59. memset(dev_priv->render_ring.status_page.page_addr, 0, PAGE_SIZE);
  60. if (IS_I965G(dev))
  61. dev_priv->dma_status_page |= (dev_priv->dma_status_page >> 28) &
  62. 0xf0;
  63. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  64. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  65. return 0;
  66. }
  67. /**
  68. * Frees the hardware status page, whether it's a physical address or a virtual
  69. * address set up by the X Server.
  70. */
  71. static void i915_free_hws(struct drm_device *dev)
  72. {
  73. drm_i915_private_t *dev_priv = dev->dev_private;
  74. if (dev_priv->status_page_dmah) {
  75. drm_pci_free(dev, dev_priv->status_page_dmah);
  76. dev_priv->status_page_dmah = NULL;
  77. }
  78. if (dev_priv->render_ring.status_page.gfx_addr) {
  79. dev_priv->render_ring.status_page.gfx_addr = 0;
  80. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  81. }
  82. /* Need to rewrite hardware status page */
  83. I915_WRITE(HWS_PGA, 0x1ffff000);
  84. }
  85. void i915_kernel_lost_context(struct drm_device * dev)
  86. {
  87. drm_i915_private_t *dev_priv = dev->dev_private;
  88. struct drm_i915_master_private *master_priv;
  89. struct intel_ring_buffer *ring = &dev_priv->render_ring;
  90. /*
  91. * We should never lose context on the ring with modesetting
  92. * as we don't expose it to userspace
  93. */
  94. if (drm_core_check_feature(dev, DRIVER_MODESET))
  95. return;
  96. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  97. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  98. ring->space = ring->head - (ring->tail + 8);
  99. if (ring->space < 0)
  100. ring->space += ring->size;
  101. if (!dev->primary->master)
  102. return;
  103. master_priv = dev->primary->master->driver_priv;
  104. if (ring->head == ring->tail && master_priv->sarea_priv)
  105. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  106. }
  107. static int i915_dma_cleanup(struct drm_device * dev)
  108. {
  109. drm_i915_private_t *dev_priv = dev->dev_private;
  110. /* Make sure interrupts are disabled here because the uninstall ioctl
  111. * may not have been called from userspace and after dev_private
  112. * is freed, it's too late.
  113. */
  114. if (dev->irq_enabled)
  115. drm_irq_uninstall(dev);
  116. mutex_lock(&dev->struct_mutex);
  117. intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
  118. if (HAS_BSD(dev))
  119. intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
  120. mutex_unlock(&dev->struct_mutex);
  121. /* Clear the HWS virtual address at teardown */
  122. if (I915_NEED_GFX_HWS(dev))
  123. i915_free_hws(dev);
  124. return 0;
  125. }
  126. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  127. {
  128. drm_i915_private_t *dev_priv = dev->dev_private;
  129. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  130. master_priv->sarea = drm_getsarea(dev);
  131. if (master_priv->sarea) {
  132. master_priv->sarea_priv = (drm_i915_sarea_t *)
  133. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  134. } else {
  135. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  136. }
  137. if (init->ring_size != 0) {
  138. if (dev_priv->render_ring.gem_object != NULL) {
  139. i915_dma_cleanup(dev);
  140. DRM_ERROR("Client tried to initialize ringbuffer in "
  141. "GEM mode\n");
  142. return -EINVAL;
  143. }
  144. dev_priv->render_ring.size = init->ring_size;
  145. dev_priv->render_ring.map.offset = init->ring_start;
  146. dev_priv->render_ring.map.size = init->ring_size;
  147. dev_priv->render_ring.map.type = 0;
  148. dev_priv->render_ring.map.flags = 0;
  149. dev_priv->render_ring.map.mtrr = 0;
  150. drm_core_ioremap_wc(&dev_priv->render_ring.map, dev);
  151. if (dev_priv->render_ring.map.handle == NULL) {
  152. i915_dma_cleanup(dev);
  153. DRM_ERROR("can not ioremap virtual address for"
  154. " ring buffer\n");
  155. return -ENOMEM;
  156. }
  157. }
  158. dev_priv->render_ring.virtual_start = dev_priv->render_ring.map.handle;
  159. dev_priv->cpp = init->cpp;
  160. dev_priv->back_offset = init->back_offset;
  161. dev_priv->front_offset = init->front_offset;
  162. dev_priv->current_page = 0;
  163. if (master_priv->sarea_priv)
  164. master_priv->sarea_priv->pf_current_page = 0;
  165. /* Allow hardware batchbuffers unless told otherwise.
  166. */
  167. dev_priv->allow_batchbuffer = 1;
  168. return 0;
  169. }
  170. static int i915_dma_resume(struct drm_device * dev)
  171. {
  172. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  173. struct intel_ring_buffer *ring;
  174. DRM_DEBUG_DRIVER("%s\n", __func__);
  175. ring = &dev_priv->render_ring;
  176. if (ring->map.handle == NULL) {
  177. DRM_ERROR("can not ioremap virtual address for"
  178. " ring buffer\n");
  179. return -ENOMEM;
  180. }
  181. /* Program Hardware Status Page */
  182. if (!ring->status_page.page_addr) {
  183. DRM_ERROR("Can not find hardware status page\n");
  184. return -EINVAL;
  185. }
  186. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  187. ring->status_page.page_addr);
  188. if (ring->status_page.gfx_addr != 0)
  189. ring->setup_status_page(dev, ring);
  190. else
  191. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  192. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  193. return 0;
  194. }
  195. static int i915_dma_init(struct drm_device *dev, void *data,
  196. struct drm_file *file_priv)
  197. {
  198. drm_i915_init_t *init = data;
  199. int retcode = 0;
  200. switch (init->func) {
  201. case I915_INIT_DMA:
  202. retcode = i915_initialize(dev, init);
  203. break;
  204. case I915_CLEANUP_DMA:
  205. retcode = i915_dma_cleanup(dev);
  206. break;
  207. case I915_RESUME_DMA:
  208. retcode = i915_dma_resume(dev);
  209. break;
  210. default:
  211. retcode = -EINVAL;
  212. break;
  213. }
  214. return retcode;
  215. }
  216. /* Implement basically the same security restrictions as hardware does
  217. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  218. *
  219. * Most of the calculations below involve calculating the size of a
  220. * particular instruction. It's important to get the size right as
  221. * that tells us where the next instruction to check is. Any illegal
  222. * instruction detected will be given a size of zero, which is a
  223. * signal to abort the rest of the buffer.
  224. */
  225. static int do_validate_cmd(int cmd)
  226. {
  227. switch (((cmd >> 29) & 0x7)) {
  228. case 0x0:
  229. switch ((cmd >> 23) & 0x3f) {
  230. case 0x0:
  231. return 1; /* MI_NOOP */
  232. case 0x4:
  233. return 1; /* MI_FLUSH */
  234. default:
  235. return 0; /* disallow everything else */
  236. }
  237. break;
  238. case 0x1:
  239. return 0; /* reserved */
  240. case 0x2:
  241. return (cmd & 0xff) + 2; /* 2d commands */
  242. case 0x3:
  243. if (((cmd >> 24) & 0x1f) <= 0x18)
  244. return 1;
  245. switch ((cmd >> 24) & 0x1f) {
  246. case 0x1c:
  247. return 1;
  248. case 0x1d:
  249. switch ((cmd >> 16) & 0xff) {
  250. case 0x3:
  251. return (cmd & 0x1f) + 2;
  252. case 0x4:
  253. return (cmd & 0xf) + 2;
  254. default:
  255. return (cmd & 0xffff) + 2;
  256. }
  257. case 0x1e:
  258. if (cmd & (1 << 23))
  259. return (cmd & 0xffff) + 1;
  260. else
  261. return 1;
  262. case 0x1f:
  263. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  264. return (cmd & 0x1ffff) + 2;
  265. else if (cmd & (1 << 17)) /* indirect random */
  266. if ((cmd & 0xffff) == 0)
  267. return 0; /* unknown length, too hard */
  268. else
  269. return (((cmd & 0xffff) + 1) / 2) + 1;
  270. else
  271. return 2; /* indirect sequential */
  272. default:
  273. return 0;
  274. }
  275. default:
  276. return 0;
  277. }
  278. return 0;
  279. }
  280. static int validate_cmd(int cmd)
  281. {
  282. int ret = do_validate_cmd(cmd);
  283. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  284. return ret;
  285. }
  286. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  287. {
  288. drm_i915_private_t *dev_priv = dev->dev_private;
  289. int i;
  290. if ((dwords+1) * sizeof(int) >= dev_priv->render_ring.size - 8)
  291. return -EINVAL;
  292. BEGIN_LP_RING((dwords+1)&~1);
  293. for (i = 0; i < dwords;) {
  294. int cmd, sz;
  295. cmd = buffer[i];
  296. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  297. return -EINVAL;
  298. OUT_RING(cmd);
  299. while (++i, --sz) {
  300. OUT_RING(buffer[i]);
  301. }
  302. }
  303. if (dwords & 1)
  304. OUT_RING(0);
  305. ADVANCE_LP_RING();
  306. return 0;
  307. }
  308. int
  309. i915_emit_box(struct drm_device *dev,
  310. struct drm_clip_rect *boxes,
  311. int i, int DR1, int DR4)
  312. {
  313. struct drm_clip_rect box = boxes[i];
  314. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  315. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  316. box.x1, box.y1, box.x2, box.y2);
  317. return -EINVAL;
  318. }
  319. if (IS_I965G(dev)) {
  320. BEGIN_LP_RING(4);
  321. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  322. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  323. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  324. OUT_RING(DR4);
  325. ADVANCE_LP_RING();
  326. } else {
  327. BEGIN_LP_RING(6);
  328. OUT_RING(GFX_OP_DRAWRECT_INFO);
  329. OUT_RING(DR1);
  330. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  331. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  332. OUT_RING(DR4);
  333. OUT_RING(0);
  334. ADVANCE_LP_RING();
  335. }
  336. return 0;
  337. }
  338. /* XXX: Emitting the counter should really be moved to part of the IRQ
  339. * emit. For now, do it in both places:
  340. */
  341. static void i915_emit_breadcrumb(struct drm_device *dev)
  342. {
  343. drm_i915_private_t *dev_priv = dev->dev_private;
  344. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  345. dev_priv->counter++;
  346. if (dev_priv->counter > 0x7FFFFFFFUL)
  347. dev_priv->counter = 0;
  348. if (master_priv->sarea_priv)
  349. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  350. BEGIN_LP_RING(4);
  351. OUT_RING(MI_STORE_DWORD_INDEX);
  352. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  353. OUT_RING(dev_priv->counter);
  354. OUT_RING(0);
  355. ADVANCE_LP_RING();
  356. }
  357. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  358. drm_i915_cmdbuffer_t *cmd,
  359. struct drm_clip_rect *cliprects,
  360. void *cmdbuf)
  361. {
  362. int nbox = cmd->num_cliprects;
  363. int i = 0, count, ret;
  364. if (cmd->sz & 0x3) {
  365. DRM_ERROR("alignment");
  366. return -EINVAL;
  367. }
  368. i915_kernel_lost_context(dev);
  369. count = nbox ? nbox : 1;
  370. for (i = 0; i < count; i++) {
  371. if (i < nbox) {
  372. ret = i915_emit_box(dev, cliprects, i,
  373. cmd->DR1, cmd->DR4);
  374. if (ret)
  375. return ret;
  376. }
  377. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  378. if (ret)
  379. return ret;
  380. }
  381. i915_emit_breadcrumb(dev);
  382. return 0;
  383. }
  384. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  385. drm_i915_batchbuffer_t * batch,
  386. struct drm_clip_rect *cliprects)
  387. {
  388. int nbox = batch->num_cliprects;
  389. int i = 0, count;
  390. if ((batch->start | batch->used) & 0x7) {
  391. DRM_ERROR("alignment");
  392. return -EINVAL;
  393. }
  394. i915_kernel_lost_context(dev);
  395. count = nbox ? nbox : 1;
  396. for (i = 0; i < count; i++) {
  397. if (i < nbox) {
  398. int ret = i915_emit_box(dev, cliprects, i,
  399. batch->DR1, batch->DR4);
  400. if (ret)
  401. return ret;
  402. }
  403. if (!IS_I830(dev) && !IS_845G(dev)) {
  404. BEGIN_LP_RING(2);
  405. if (IS_I965G(dev)) {
  406. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  407. OUT_RING(batch->start);
  408. } else {
  409. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  410. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  411. }
  412. ADVANCE_LP_RING();
  413. } else {
  414. BEGIN_LP_RING(4);
  415. OUT_RING(MI_BATCH_BUFFER);
  416. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  417. OUT_RING(batch->start + batch->used - 4);
  418. OUT_RING(0);
  419. ADVANCE_LP_RING();
  420. }
  421. }
  422. i915_emit_breadcrumb(dev);
  423. return 0;
  424. }
  425. static int i915_dispatch_flip(struct drm_device * dev)
  426. {
  427. drm_i915_private_t *dev_priv = dev->dev_private;
  428. struct drm_i915_master_private *master_priv =
  429. dev->primary->master->driver_priv;
  430. if (!master_priv->sarea_priv)
  431. return -EINVAL;
  432. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  433. __func__,
  434. dev_priv->current_page,
  435. master_priv->sarea_priv->pf_current_page);
  436. i915_kernel_lost_context(dev);
  437. BEGIN_LP_RING(2);
  438. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  439. OUT_RING(0);
  440. ADVANCE_LP_RING();
  441. BEGIN_LP_RING(6);
  442. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  443. OUT_RING(0);
  444. if (dev_priv->current_page == 0) {
  445. OUT_RING(dev_priv->back_offset);
  446. dev_priv->current_page = 1;
  447. } else {
  448. OUT_RING(dev_priv->front_offset);
  449. dev_priv->current_page = 0;
  450. }
  451. OUT_RING(0);
  452. ADVANCE_LP_RING();
  453. BEGIN_LP_RING(2);
  454. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  455. OUT_RING(0);
  456. ADVANCE_LP_RING();
  457. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  458. BEGIN_LP_RING(4);
  459. OUT_RING(MI_STORE_DWORD_INDEX);
  460. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  461. OUT_RING(dev_priv->counter);
  462. OUT_RING(0);
  463. ADVANCE_LP_RING();
  464. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  465. return 0;
  466. }
  467. static int i915_quiescent(struct drm_device * dev)
  468. {
  469. drm_i915_private_t *dev_priv = dev->dev_private;
  470. i915_kernel_lost_context(dev);
  471. return intel_wait_ring_buffer(dev, &dev_priv->render_ring,
  472. dev_priv->render_ring.size - 8);
  473. }
  474. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  475. struct drm_file *file_priv)
  476. {
  477. int ret;
  478. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  479. mutex_lock(&dev->struct_mutex);
  480. ret = i915_quiescent(dev);
  481. mutex_unlock(&dev->struct_mutex);
  482. return ret;
  483. }
  484. static int i915_batchbuffer(struct drm_device *dev, void *data,
  485. struct drm_file *file_priv)
  486. {
  487. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  488. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  489. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  490. master_priv->sarea_priv;
  491. drm_i915_batchbuffer_t *batch = data;
  492. int ret;
  493. struct drm_clip_rect *cliprects = NULL;
  494. if (!dev_priv->allow_batchbuffer) {
  495. DRM_ERROR("Batchbuffer ioctl disabled\n");
  496. return -EINVAL;
  497. }
  498. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  499. batch->start, batch->used, batch->num_cliprects);
  500. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  501. if (batch->num_cliprects < 0)
  502. return -EINVAL;
  503. if (batch->num_cliprects) {
  504. cliprects = kcalloc(batch->num_cliprects,
  505. sizeof(struct drm_clip_rect),
  506. GFP_KERNEL);
  507. if (cliprects == NULL)
  508. return -ENOMEM;
  509. ret = copy_from_user(cliprects, batch->cliprects,
  510. batch->num_cliprects *
  511. sizeof(struct drm_clip_rect));
  512. if (ret != 0)
  513. goto fail_free;
  514. }
  515. mutex_lock(&dev->struct_mutex);
  516. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  517. mutex_unlock(&dev->struct_mutex);
  518. if (sarea_priv)
  519. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  520. fail_free:
  521. kfree(cliprects);
  522. return ret;
  523. }
  524. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  525. struct drm_file *file_priv)
  526. {
  527. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  528. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  529. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  530. master_priv->sarea_priv;
  531. drm_i915_cmdbuffer_t *cmdbuf = data;
  532. struct drm_clip_rect *cliprects = NULL;
  533. void *batch_data;
  534. int ret;
  535. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  536. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  537. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  538. if (cmdbuf->num_cliprects < 0)
  539. return -EINVAL;
  540. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  541. if (batch_data == NULL)
  542. return -ENOMEM;
  543. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  544. if (ret != 0)
  545. goto fail_batch_free;
  546. if (cmdbuf->num_cliprects) {
  547. cliprects = kcalloc(cmdbuf->num_cliprects,
  548. sizeof(struct drm_clip_rect), GFP_KERNEL);
  549. if (cliprects == NULL) {
  550. ret = -ENOMEM;
  551. goto fail_batch_free;
  552. }
  553. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  554. cmdbuf->num_cliprects *
  555. sizeof(struct drm_clip_rect));
  556. if (ret != 0)
  557. goto fail_clip_free;
  558. }
  559. mutex_lock(&dev->struct_mutex);
  560. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  561. mutex_unlock(&dev->struct_mutex);
  562. if (ret) {
  563. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  564. goto fail_clip_free;
  565. }
  566. if (sarea_priv)
  567. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  568. fail_clip_free:
  569. kfree(cliprects);
  570. fail_batch_free:
  571. kfree(batch_data);
  572. return ret;
  573. }
  574. static int i915_flip_bufs(struct drm_device *dev, void *data,
  575. struct drm_file *file_priv)
  576. {
  577. int ret;
  578. DRM_DEBUG_DRIVER("%s\n", __func__);
  579. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  580. mutex_lock(&dev->struct_mutex);
  581. ret = i915_dispatch_flip(dev);
  582. mutex_unlock(&dev->struct_mutex);
  583. return ret;
  584. }
  585. static int i915_getparam(struct drm_device *dev, void *data,
  586. struct drm_file *file_priv)
  587. {
  588. drm_i915_private_t *dev_priv = dev->dev_private;
  589. drm_i915_getparam_t *param = data;
  590. int value;
  591. if (!dev_priv) {
  592. DRM_ERROR("called with no initialization\n");
  593. return -EINVAL;
  594. }
  595. switch (param->param) {
  596. case I915_PARAM_IRQ_ACTIVE:
  597. value = dev->pdev->irq ? 1 : 0;
  598. break;
  599. case I915_PARAM_ALLOW_BATCHBUFFER:
  600. value = dev_priv->allow_batchbuffer ? 1 : 0;
  601. break;
  602. case I915_PARAM_LAST_DISPATCH:
  603. value = READ_BREADCRUMB(dev_priv);
  604. break;
  605. case I915_PARAM_CHIPSET_ID:
  606. value = dev->pci_device;
  607. break;
  608. case I915_PARAM_HAS_GEM:
  609. value = dev_priv->has_gem;
  610. break;
  611. case I915_PARAM_NUM_FENCES_AVAIL:
  612. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  613. break;
  614. case I915_PARAM_HAS_OVERLAY:
  615. value = dev_priv->overlay ? 1 : 0;
  616. break;
  617. case I915_PARAM_HAS_PAGEFLIPPING:
  618. value = 1;
  619. break;
  620. case I915_PARAM_HAS_EXECBUF2:
  621. /* depends on GEM */
  622. value = dev_priv->has_gem;
  623. break;
  624. case I915_PARAM_HAS_BSD:
  625. value = HAS_BSD(dev);
  626. break;
  627. default:
  628. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  629. param->param);
  630. return -EINVAL;
  631. }
  632. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  633. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  634. return -EFAULT;
  635. }
  636. return 0;
  637. }
  638. static int i915_setparam(struct drm_device *dev, void *data,
  639. struct drm_file *file_priv)
  640. {
  641. drm_i915_private_t *dev_priv = dev->dev_private;
  642. drm_i915_setparam_t *param = data;
  643. if (!dev_priv) {
  644. DRM_ERROR("called with no initialization\n");
  645. return -EINVAL;
  646. }
  647. switch (param->param) {
  648. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  649. break;
  650. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  651. dev_priv->tex_lru_log_granularity = param->value;
  652. break;
  653. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  654. dev_priv->allow_batchbuffer = param->value;
  655. break;
  656. case I915_SETPARAM_NUM_USED_FENCES:
  657. if (param->value > dev_priv->num_fence_regs ||
  658. param->value < 0)
  659. return -EINVAL;
  660. /* Userspace can use first N regs */
  661. dev_priv->fence_reg_start = param->value;
  662. break;
  663. default:
  664. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  665. param->param);
  666. return -EINVAL;
  667. }
  668. return 0;
  669. }
  670. static int i915_set_status_page(struct drm_device *dev, void *data,
  671. struct drm_file *file_priv)
  672. {
  673. drm_i915_private_t *dev_priv = dev->dev_private;
  674. drm_i915_hws_addr_t *hws = data;
  675. struct intel_ring_buffer *ring = &dev_priv->render_ring;
  676. if (!I915_NEED_GFX_HWS(dev))
  677. return -EINVAL;
  678. if (!dev_priv) {
  679. DRM_ERROR("called with no initialization\n");
  680. return -EINVAL;
  681. }
  682. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  683. WARN(1, "tried to set status page when mode setting active\n");
  684. return 0;
  685. }
  686. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  687. ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
  688. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  689. dev_priv->hws_map.size = 4*1024;
  690. dev_priv->hws_map.type = 0;
  691. dev_priv->hws_map.flags = 0;
  692. dev_priv->hws_map.mtrr = 0;
  693. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  694. if (dev_priv->hws_map.handle == NULL) {
  695. i915_dma_cleanup(dev);
  696. ring->status_page.gfx_addr = 0;
  697. DRM_ERROR("can not ioremap virtual address for"
  698. " G33 hw status page\n");
  699. return -ENOMEM;
  700. }
  701. ring->status_page.page_addr = dev_priv->hws_map.handle;
  702. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  703. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  704. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  705. ring->status_page.gfx_addr);
  706. DRM_DEBUG_DRIVER("load hws at %p\n",
  707. ring->status_page.page_addr);
  708. return 0;
  709. }
  710. static int i915_get_bridge_dev(struct drm_device *dev)
  711. {
  712. struct drm_i915_private *dev_priv = dev->dev_private;
  713. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
  714. if (!dev_priv->bridge_dev) {
  715. DRM_ERROR("bridge device not found\n");
  716. return -1;
  717. }
  718. return 0;
  719. }
  720. #define MCHBAR_I915 0x44
  721. #define MCHBAR_I965 0x48
  722. #define MCHBAR_SIZE (4*4096)
  723. #define DEVEN_REG 0x54
  724. #define DEVEN_MCHBAR_EN (1 << 28)
  725. /* Allocate space for the MCH regs if needed, return nonzero on error */
  726. static int
  727. intel_alloc_mchbar_resource(struct drm_device *dev)
  728. {
  729. drm_i915_private_t *dev_priv = dev->dev_private;
  730. int reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  731. u32 temp_lo, temp_hi = 0;
  732. u64 mchbar_addr;
  733. int ret = 0;
  734. if (IS_I965G(dev))
  735. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  736. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  737. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  738. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  739. #ifdef CONFIG_PNP
  740. if (mchbar_addr &&
  741. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE)) {
  742. ret = 0;
  743. goto out;
  744. }
  745. #endif
  746. /* Get some space for it */
  747. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus, &dev_priv->mch_res,
  748. MCHBAR_SIZE, MCHBAR_SIZE,
  749. PCIBIOS_MIN_MEM,
  750. 0, pcibios_align_resource,
  751. dev_priv->bridge_dev);
  752. if (ret) {
  753. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  754. dev_priv->mch_res.start = 0;
  755. goto out;
  756. }
  757. if (IS_I965G(dev))
  758. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  759. upper_32_bits(dev_priv->mch_res.start));
  760. pci_write_config_dword(dev_priv->bridge_dev, reg,
  761. lower_32_bits(dev_priv->mch_res.start));
  762. out:
  763. return ret;
  764. }
  765. /* Setup MCHBAR if possible, return true if we should disable it again */
  766. static void
  767. intel_setup_mchbar(struct drm_device *dev)
  768. {
  769. drm_i915_private_t *dev_priv = dev->dev_private;
  770. int mchbar_reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  771. u32 temp;
  772. bool enabled;
  773. dev_priv->mchbar_need_disable = false;
  774. if (IS_I915G(dev) || IS_I915GM(dev)) {
  775. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  776. enabled = !!(temp & DEVEN_MCHBAR_EN);
  777. } else {
  778. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  779. enabled = temp & 1;
  780. }
  781. /* If it's already enabled, don't have to do anything */
  782. if (enabled)
  783. return;
  784. if (intel_alloc_mchbar_resource(dev))
  785. return;
  786. dev_priv->mchbar_need_disable = true;
  787. /* Space is allocated or reserved, so enable it. */
  788. if (IS_I915G(dev) || IS_I915GM(dev)) {
  789. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  790. temp | DEVEN_MCHBAR_EN);
  791. } else {
  792. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  793. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  794. }
  795. }
  796. static void
  797. intel_teardown_mchbar(struct drm_device *dev)
  798. {
  799. drm_i915_private_t *dev_priv = dev->dev_private;
  800. int mchbar_reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  801. u32 temp;
  802. if (dev_priv->mchbar_need_disable) {
  803. if (IS_I915G(dev) || IS_I915GM(dev)) {
  804. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  805. temp &= ~DEVEN_MCHBAR_EN;
  806. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  807. } else {
  808. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  809. temp &= ~1;
  810. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  811. }
  812. }
  813. if (dev_priv->mch_res.start)
  814. release_resource(&dev_priv->mch_res);
  815. }
  816. /**
  817. * i915_probe_agp - get AGP bootup configuration
  818. * @pdev: PCI device
  819. * @aperture_size: returns AGP aperture configured size
  820. * @preallocated_size: returns size of BIOS preallocated AGP space
  821. *
  822. * Since Intel integrated graphics are UMA, the BIOS has to set aside
  823. * some RAM for the framebuffer at early boot. This code figures out
  824. * how much was set aside so we can use it for our own purposes.
  825. */
  826. static int i915_probe_agp(struct drm_device *dev, uint32_t *aperture_size,
  827. uint32_t *preallocated_size,
  828. uint32_t *start)
  829. {
  830. struct drm_i915_private *dev_priv = dev->dev_private;
  831. u16 tmp = 0;
  832. unsigned long overhead;
  833. unsigned long stolen;
  834. /* Get the fb aperture size and "stolen" memory amount. */
  835. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &tmp);
  836. *aperture_size = 1024 * 1024;
  837. *preallocated_size = 1024 * 1024;
  838. switch (dev->pdev->device) {
  839. case PCI_DEVICE_ID_INTEL_82830_CGC:
  840. case PCI_DEVICE_ID_INTEL_82845G_IG:
  841. case PCI_DEVICE_ID_INTEL_82855GM_IG:
  842. case PCI_DEVICE_ID_INTEL_82865_IG:
  843. if ((tmp & INTEL_GMCH_MEM_MASK) == INTEL_GMCH_MEM_64M)
  844. *aperture_size *= 64;
  845. else
  846. *aperture_size *= 128;
  847. break;
  848. default:
  849. /* 9xx supports large sizes, just look at the length */
  850. *aperture_size = pci_resource_len(dev->pdev, 2);
  851. break;
  852. }
  853. /*
  854. * Some of the preallocated space is taken by the GTT
  855. * and popup. GTT is 1K per MB of aperture size, and popup is 4K.
  856. */
  857. if (IS_G4X(dev) || IS_PINEVIEW(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev))
  858. overhead = 4096;
  859. else
  860. overhead = (*aperture_size / 1024) + 4096;
  861. if (IS_GEN6(dev)) {
  862. /* SNB has memory control reg at 0x50.w */
  863. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &tmp);
  864. switch (tmp & SNB_GMCH_GMS_STOLEN_MASK) {
  865. case INTEL_855_GMCH_GMS_DISABLED:
  866. DRM_ERROR("video memory is disabled\n");
  867. return -1;
  868. case SNB_GMCH_GMS_STOLEN_32M:
  869. stolen = 32 * 1024 * 1024;
  870. break;
  871. case SNB_GMCH_GMS_STOLEN_64M:
  872. stolen = 64 * 1024 * 1024;
  873. break;
  874. case SNB_GMCH_GMS_STOLEN_96M:
  875. stolen = 96 * 1024 * 1024;
  876. break;
  877. case SNB_GMCH_GMS_STOLEN_128M:
  878. stolen = 128 * 1024 * 1024;
  879. break;
  880. case SNB_GMCH_GMS_STOLEN_160M:
  881. stolen = 160 * 1024 * 1024;
  882. break;
  883. case SNB_GMCH_GMS_STOLEN_192M:
  884. stolen = 192 * 1024 * 1024;
  885. break;
  886. case SNB_GMCH_GMS_STOLEN_224M:
  887. stolen = 224 * 1024 * 1024;
  888. break;
  889. case SNB_GMCH_GMS_STOLEN_256M:
  890. stolen = 256 * 1024 * 1024;
  891. break;
  892. case SNB_GMCH_GMS_STOLEN_288M:
  893. stolen = 288 * 1024 * 1024;
  894. break;
  895. case SNB_GMCH_GMS_STOLEN_320M:
  896. stolen = 320 * 1024 * 1024;
  897. break;
  898. case SNB_GMCH_GMS_STOLEN_352M:
  899. stolen = 352 * 1024 * 1024;
  900. break;
  901. case SNB_GMCH_GMS_STOLEN_384M:
  902. stolen = 384 * 1024 * 1024;
  903. break;
  904. case SNB_GMCH_GMS_STOLEN_416M:
  905. stolen = 416 * 1024 * 1024;
  906. break;
  907. case SNB_GMCH_GMS_STOLEN_448M:
  908. stolen = 448 * 1024 * 1024;
  909. break;
  910. case SNB_GMCH_GMS_STOLEN_480M:
  911. stolen = 480 * 1024 * 1024;
  912. break;
  913. case SNB_GMCH_GMS_STOLEN_512M:
  914. stolen = 512 * 1024 * 1024;
  915. break;
  916. default:
  917. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  918. tmp & SNB_GMCH_GMS_STOLEN_MASK);
  919. return -1;
  920. }
  921. } else {
  922. switch (tmp & INTEL_GMCH_GMS_MASK) {
  923. case INTEL_855_GMCH_GMS_DISABLED:
  924. DRM_ERROR("video memory is disabled\n");
  925. return -1;
  926. case INTEL_855_GMCH_GMS_STOLEN_1M:
  927. stolen = 1 * 1024 * 1024;
  928. break;
  929. case INTEL_855_GMCH_GMS_STOLEN_4M:
  930. stolen = 4 * 1024 * 1024;
  931. break;
  932. case INTEL_855_GMCH_GMS_STOLEN_8M:
  933. stolen = 8 * 1024 * 1024;
  934. break;
  935. case INTEL_855_GMCH_GMS_STOLEN_16M:
  936. stolen = 16 * 1024 * 1024;
  937. break;
  938. case INTEL_855_GMCH_GMS_STOLEN_32M:
  939. stolen = 32 * 1024 * 1024;
  940. break;
  941. case INTEL_915G_GMCH_GMS_STOLEN_48M:
  942. stolen = 48 * 1024 * 1024;
  943. break;
  944. case INTEL_915G_GMCH_GMS_STOLEN_64M:
  945. stolen = 64 * 1024 * 1024;
  946. break;
  947. case INTEL_GMCH_GMS_STOLEN_128M:
  948. stolen = 128 * 1024 * 1024;
  949. break;
  950. case INTEL_GMCH_GMS_STOLEN_256M:
  951. stolen = 256 * 1024 * 1024;
  952. break;
  953. case INTEL_GMCH_GMS_STOLEN_96M:
  954. stolen = 96 * 1024 * 1024;
  955. break;
  956. case INTEL_GMCH_GMS_STOLEN_160M:
  957. stolen = 160 * 1024 * 1024;
  958. break;
  959. case INTEL_GMCH_GMS_STOLEN_224M:
  960. stolen = 224 * 1024 * 1024;
  961. break;
  962. case INTEL_GMCH_GMS_STOLEN_352M:
  963. stolen = 352 * 1024 * 1024;
  964. break;
  965. default:
  966. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  967. tmp & INTEL_GMCH_GMS_MASK);
  968. return -1;
  969. }
  970. }
  971. *preallocated_size = stolen - overhead;
  972. *start = overhead;
  973. return 0;
  974. }
  975. #define PTE_ADDRESS_MASK 0xfffff000
  976. #define PTE_ADDRESS_MASK_HIGH 0x000000f0 /* i915+ */
  977. #define PTE_MAPPING_TYPE_UNCACHED (0 << 1)
  978. #define PTE_MAPPING_TYPE_DCACHE (1 << 1) /* i830 only */
  979. #define PTE_MAPPING_TYPE_CACHED (3 << 1)
  980. #define PTE_MAPPING_TYPE_MASK (3 << 1)
  981. #define PTE_VALID (1 << 0)
  982. /**
  983. * i915_gtt_to_phys - take a GTT address and turn it into a physical one
  984. * @dev: drm device
  985. * @gtt_addr: address to translate
  986. *
  987. * Some chip functions require allocations from stolen space but need the
  988. * physical address of the memory in question. We use this routine
  989. * to get a physical address suitable for register programming from a given
  990. * GTT address.
  991. */
  992. static unsigned long i915_gtt_to_phys(struct drm_device *dev,
  993. unsigned long gtt_addr)
  994. {
  995. unsigned long *gtt;
  996. unsigned long entry, phys;
  997. int gtt_bar = IS_I9XX(dev) ? 0 : 1;
  998. int gtt_offset, gtt_size;
  999. if (IS_I965G(dev)) {
  1000. if (IS_G4X(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev)) {
  1001. gtt_offset = 2*1024*1024;
  1002. gtt_size = 2*1024*1024;
  1003. } else {
  1004. gtt_offset = 512*1024;
  1005. gtt_size = 512*1024;
  1006. }
  1007. } else {
  1008. gtt_bar = 3;
  1009. gtt_offset = 0;
  1010. gtt_size = pci_resource_len(dev->pdev, gtt_bar);
  1011. }
  1012. gtt = ioremap_wc(pci_resource_start(dev->pdev, gtt_bar) + gtt_offset,
  1013. gtt_size);
  1014. if (!gtt) {
  1015. DRM_ERROR("ioremap of GTT failed\n");
  1016. return 0;
  1017. }
  1018. entry = *(volatile u32 *)(gtt + (gtt_addr / 1024));
  1019. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, PTE: 0x%08lx\n", gtt_addr, entry);
  1020. /* Mask out these reserved bits on this hardware. */
  1021. if (!IS_I9XX(dev) || IS_I915G(dev) || IS_I915GM(dev) ||
  1022. IS_I945G(dev) || IS_I945GM(dev)) {
  1023. entry &= ~PTE_ADDRESS_MASK_HIGH;
  1024. }
  1025. /* If it's not a mapping type we know, then bail. */
  1026. if ((entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_UNCACHED &&
  1027. (entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_CACHED) {
  1028. iounmap(gtt);
  1029. return 0;
  1030. }
  1031. if (!(entry & PTE_VALID)) {
  1032. DRM_ERROR("bad GTT entry in stolen space\n");
  1033. iounmap(gtt);
  1034. return 0;
  1035. }
  1036. iounmap(gtt);
  1037. phys =(entry & PTE_ADDRESS_MASK) |
  1038. ((uint64_t)(entry & PTE_ADDRESS_MASK_HIGH) << (32 - 4));
  1039. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, phys addr: 0x%08lx\n", gtt_addr, phys);
  1040. return phys;
  1041. }
  1042. static void i915_warn_stolen(struct drm_device *dev)
  1043. {
  1044. DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
  1045. DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
  1046. }
  1047. static void i915_setup_compression(struct drm_device *dev, int size)
  1048. {
  1049. struct drm_i915_private *dev_priv = dev->dev_private;
  1050. struct drm_mm_node *compressed_fb, *uninitialized_var(compressed_llb);
  1051. unsigned long cfb_base;
  1052. unsigned long ll_base = 0;
  1053. /* Leave 1M for line length buffer & misc. */
  1054. compressed_fb = drm_mm_search_free(&dev_priv->vram, size, 4096, 0);
  1055. if (!compressed_fb) {
  1056. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  1057. i915_warn_stolen(dev);
  1058. return;
  1059. }
  1060. compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
  1061. if (!compressed_fb) {
  1062. i915_warn_stolen(dev);
  1063. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  1064. return;
  1065. }
  1066. cfb_base = i915_gtt_to_phys(dev, compressed_fb->start);
  1067. if (!cfb_base) {
  1068. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  1069. drm_mm_put_block(compressed_fb);
  1070. }
  1071. if (!IS_GM45(dev)) {
  1072. compressed_llb = drm_mm_search_free(&dev_priv->vram, 4096,
  1073. 4096, 0);
  1074. if (!compressed_llb) {
  1075. i915_warn_stolen(dev);
  1076. return;
  1077. }
  1078. compressed_llb = drm_mm_get_block(compressed_llb, 4096, 4096);
  1079. if (!compressed_llb) {
  1080. i915_warn_stolen(dev);
  1081. return;
  1082. }
  1083. ll_base = i915_gtt_to_phys(dev, compressed_llb->start);
  1084. if (!ll_base) {
  1085. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  1086. drm_mm_put_block(compressed_fb);
  1087. drm_mm_put_block(compressed_llb);
  1088. }
  1089. }
  1090. dev_priv->cfb_size = size;
  1091. intel_disable_fbc(dev);
  1092. dev_priv->compressed_fb = compressed_fb;
  1093. if (IS_GM45(dev)) {
  1094. I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
  1095. } else {
  1096. I915_WRITE(FBC_CFB_BASE, cfb_base);
  1097. I915_WRITE(FBC_LL_BASE, ll_base);
  1098. dev_priv->compressed_llb = compressed_llb;
  1099. }
  1100. DRM_DEBUG("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n", cfb_base,
  1101. ll_base, size >> 20);
  1102. }
  1103. static void i915_cleanup_compression(struct drm_device *dev)
  1104. {
  1105. struct drm_i915_private *dev_priv = dev->dev_private;
  1106. drm_mm_put_block(dev_priv->compressed_fb);
  1107. if (!IS_GM45(dev))
  1108. drm_mm_put_block(dev_priv->compressed_llb);
  1109. }
  1110. /* true = enable decode, false = disable decoder */
  1111. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  1112. {
  1113. struct drm_device *dev = cookie;
  1114. intel_modeset_vga_set_state(dev, state);
  1115. if (state)
  1116. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  1117. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1118. else
  1119. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1120. }
  1121. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1122. {
  1123. struct drm_device *dev = pci_get_drvdata(pdev);
  1124. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  1125. if (state == VGA_SWITCHEROO_ON) {
  1126. printk(KERN_INFO "i915: switched on\n");
  1127. /* i915 resume handler doesn't set to D0 */
  1128. pci_set_power_state(dev->pdev, PCI_D0);
  1129. i915_resume(dev);
  1130. drm_kms_helper_poll_enable(dev);
  1131. } else {
  1132. printk(KERN_ERR "i915: switched off\n");
  1133. drm_kms_helper_poll_disable(dev);
  1134. i915_suspend(dev, pmm);
  1135. }
  1136. }
  1137. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  1138. {
  1139. struct drm_device *dev = pci_get_drvdata(pdev);
  1140. bool can_switch;
  1141. spin_lock(&dev->count_lock);
  1142. can_switch = (dev->open_count == 0);
  1143. spin_unlock(&dev->count_lock);
  1144. return can_switch;
  1145. }
  1146. static int i915_load_modeset_init(struct drm_device *dev,
  1147. unsigned long prealloc_start,
  1148. unsigned long prealloc_size,
  1149. unsigned long agp_size)
  1150. {
  1151. struct drm_i915_private *dev_priv = dev->dev_private;
  1152. int fb_bar = IS_I9XX(dev) ? 2 : 0;
  1153. int ret = 0;
  1154. dev->mode_config.fb_base = pci_resource_start(dev->pdev, fb_bar) &
  1155. 0xff000000;
  1156. /* Basic memrange allocator for stolen space (aka vram) */
  1157. drm_mm_init(&dev_priv->vram, 0, prealloc_size);
  1158. DRM_INFO("set up %ldM of stolen space\n", prealloc_size / (1024*1024));
  1159. /* We're off and running w/KMS */
  1160. dev_priv->mm.suspended = 0;
  1161. /* Let GEM Manage from end of prealloc space to end of aperture.
  1162. *
  1163. * However, leave one page at the end still bound to the scratch page.
  1164. * There are a number of places where the hardware apparently
  1165. * prefetches past the end of the object, and we've seen multiple
  1166. * hangs with the GPU head pointer stuck in a batchbuffer bound
  1167. * at the last page of the aperture. One page should be enough to
  1168. * keep any prefetching inside of the aperture.
  1169. */
  1170. i915_gem_do_init(dev, prealloc_size, agp_size - 4096);
  1171. mutex_lock(&dev->struct_mutex);
  1172. ret = i915_gem_init_ringbuffer(dev);
  1173. mutex_unlock(&dev->struct_mutex);
  1174. if (ret)
  1175. goto out;
  1176. /* Try to set up FBC with a reasonable compressed buffer size */
  1177. if (I915_HAS_FBC(dev) && i915_powersave) {
  1178. int cfb_size;
  1179. /* Try to get an 8M buffer... */
  1180. if (prealloc_size > (9*1024*1024))
  1181. cfb_size = 8*1024*1024;
  1182. else /* fall back to 7/8 of the stolen space */
  1183. cfb_size = prealloc_size * 7 / 8;
  1184. i915_setup_compression(dev, cfb_size);
  1185. }
  1186. /* Allow hardware batchbuffers unless told otherwise.
  1187. */
  1188. dev_priv->allow_batchbuffer = 1;
  1189. ret = intel_init_bios(dev);
  1190. if (ret)
  1191. DRM_INFO("failed to find VBIOS tables\n");
  1192. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  1193. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1194. if (ret)
  1195. goto cleanup_ringbuffer;
  1196. ret = vga_switcheroo_register_client(dev->pdev,
  1197. i915_switcheroo_set_state,
  1198. i915_switcheroo_can_switch);
  1199. if (ret)
  1200. goto cleanup_vga_client;
  1201. /* IIR "flip pending" bit means done if this bit is set */
  1202. if (IS_GEN3(dev) && (I915_READ(ECOSKPD) & ECO_FLIP_DONE))
  1203. dev_priv->flip_pending_is_done = true;
  1204. intel_modeset_init(dev);
  1205. ret = drm_irq_install(dev);
  1206. if (ret)
  1207. goto cleanup_vga_switcheroo;
  1208. /* Always safe in the mode setting case. */
  1209. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1210. dev->vblank_disable_allowed = 1;
  1211. /*
  1212. * Initialize the hardware status page IRQ location.
  1213. */
  1214. I915_WRITE(INSTPM, (1 << 5) | (1 << 21));
  1215. ret = intel_fbdev_init(dev);
  1216. if (ret)
  1217. goto cleanup_irq;
  1218. drm_kms_helper_poll_init(dev);
  1219. return 0;
  1220. cleanup_irq:
  1221. drm_irq_uninstall(dev);
  1222. cleanup_vga_switcheroo:
  1223. vga_switcheroo_unregister_client(dev->pdev);
  1224. cleanup_vga_client:
  1225. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1226. cleanup_ringbuffer:
  1227. mutex_lock(&dev->struct_mutex);
  1228. i915_gem_cleanup_ringbuffer(dev);
  1229. mutex_unlock(&dev->struct_mutex);
  1230. out:
  1231. return ret;
  1232. }
  1233. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1234. {
  1235. struct drm_i915_master_private *master_priv;
  1236. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1237. if (!master_priv)
  1238. return -ENOMEM;
  1239. master->driver_priv = master_priv;
  1240. return 0;
  1241. }
  1242. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1243. {
  1244. struct drm_i915_master_private *master_priv = master->driver_priv;
  1245. if (!master_priv)
  1246. return;
  1247. kfree(master_priv);
  1248. master->driver_priv = NULL;
  1249. }
  1250. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  1251. {
  1252. drm_i915_private_t *dev_priv = dev->dev_private;
  1253. u32 tmp;
  1254. tmp = I915_READ(CLKCFG);
  1255. switch (tmp & CLKCFG_FSB_MASK) {
  1256. case CLKCFG_FSB_533:
  1257. dev_priv->fsb_freq = 533; /* 133*4 */
  1258. break;
  1259. case CLKCFG_FSB_800:
  1260. dev_priv->fsb_freq = 800; /* 200*4 */
  1261. break;
  1262. case CLKCFG_FSB_667:
  1263. dev_priv->fsb_freq = 667; /* 167*4 */
  1264. break;
  1265. case CLKCFG_FSB_400:
  1266. dev_priv->fsb_freq = 400; /* 100*4 */
  1267. break;
  1268. }
  1269. switch (tmp & CLKCFG_MEM_MASK) {
  1270. case CLKCFG_MEM_533:
  1271. dev_priv->mem_freq = 533;
  1272. break;
  1273. case CLKCFG_MEM_667:
  1274. dev_priv->mem_freq = 667;
  1275. break;
  1276. case CLKCFG_MEM_800:
  1277. dev_priv->mem_freq = 800;
  1278. break;
  1279. }
  1280. /* detect pineview DDR3 setting */
  1281. tmp = I915_READ(CSHRDDR3CTL);
  1282. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  1283. }
  1284. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  1285. {
  1286. drm_i915_private_t *dev_priv = dev->dev_private;
  1287. u16 ddrpll, csipll;
  1288. ddrpll = I915_READ16(DDRMPLL1);
  1289. csipll = I915_READ16(CSIPLL0);
  1290. switch (ddrpll & 0xff) {
  1291. case 0xc:
  1292. dev_priv->mem_freq = 800;
  1293. break;
  1294. case 0x10:
  1295. dev_priv->mem_freq = 1066;
  1296. break;
  1297. case 0x14:
  1298. dev_priv->mem_freq = 1333;
  1299. break;
  1300. case 0x18:
  1301. dev_priv->mem_freq = 1600;
  1302. break;
  1303. default:
  1304. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  1305. ddrpll & 0xff);
  1306. dev_priv->mem_freq = 0;
  1307. break;
  1308. }
  1309. dev_priv->r_t = dev_priv->mem_freq;
  1310. switch (csipll & 0x3ff) {
  1311. case 0x00c:
  1312. dev_priv->fsb_freq = 3200;
  1313. break;
  1314. case 0x00e:
  1315. dev_priv->fsb_freq = 3733;
  1316. break;
  1317. case 0x010:
  1318. dev_priv->fsb_freq = 4266;
  1319. break;
  1320. case 0x012:
  1321. dev_priv->fsb_freq = 4800;
  1322. break;
  1323. case 0x014:
  1324. dev_priv->fsb_freq = 5333;
  1325. break;
  1326. case 0x016:
  1327. dev_priv->fsb_freq = 5866;
  1328. break;
  1329. case 0x018:
  1330. dev_priv->fsb_freq = 6400;
  1331. break;
  1332. default:
  1333. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  1334. csipll & 0x3ff);
  1335. dev_priv->fsb_freq = 0;
  1336. break;
  1337. }
  1338. if (dev_priv->fsb_freq == 3200) {
  1339. dev_priv->c_m = 0;
  1340. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  1341. dev_priv->c_m = 1;
  1342. } else {
  1343. dev_priv->c_m = 2;
  1344. }
  1345. }
  1346. struct v_table {
  1347. u8 vid;
  1348. unsigned long vd; /* in .1 mil */
  1349. unsigned long vm; /* in .1 mil */
  1350. u8 pvid;
  1351. };
  1352. static struct v_table v_table[] = {
  1353. { 0, 16125, 15000, 0x7f, },
  1354. { 1, 16000, 14875, 0x7e, },
  1355. { 2, 15875, 14750, 0x7d, },
  1356. { 3, 15750, 14625, 0x7c, },
  1357. { 4, 15625, 14500, 0x7b, },
  1358. { 5, 15500, 14375, 0x7a, },
  1359. { 6, 15375, 14250, 0x79, },
  1360. { 7, 15250, 14125, 0x78, },
  1361. { 8, 15125, 14000, 0x77, },
  1362. { 9, 15000, 13875, 0x76, },
  1363. { 10, 14875, 13750, 0x75, },
  1364. { 11, 14750, 13625, 0x74, },
  1365. { 12, 14625, 13500, 0x73, },
  1366. { 13, 14500, 13375, 0x72, },
  1367. { 14, 14375, 13250, 0x71, },
  1368. { 15, 14250, 13125, 0x70, },
  1369. { 16, 14125, 13000, 0x6f, },
  1370. { 17, 14000, 12875, 0x6e, },
  1371. { 18, 13875, 12750, 0x6d, },
  1372. { 19, 13750, 12625, 0x6c, },
  1373. { 20, 13625, 12500, 0x6b, },
  1374. { 21, 13500, 12375, 0x6a, },
  1375. { 22, 13375, 12250, 0x69, },
  1376. { 23, 13250, 12125, 0x68, },
  1377. { 24, 13125, 12000, 0x67, },
  1378. { 25, 13000, 11875, 0x66, },
  1379. { 26, 12875, 11750, 0x65, },
  1380. { 27, 12750, 11625, 0x64, },
  1381. { 28, 12625, 11500, 0x63, },
  1382. { 29, 12500, 11375, 0x62, },
  1383. { 30, 12375, 11250, 0x61, },
  1384. { 31, 12250, 11125, 0x60, },
  1385. { 32, 12125, 11000, 0x5f, },
  1386. { 33, 12000, 10875, 0x5e, },
  1387. { 34, 11875, 10750, 0x5d, },
  1388. { 35, 11750, 10625, 0x5c, },
  1389. { 36, 11625, 10500, 0x5b, },
  1390. { 37, 11500, 10375, 0x5a, },
  1391. { 38, 11375, 10250, 0x59, },
  1392. { 39, 11250, 10125, 0x58, },
  1393. { 40, 11125, 10000, 0x57, },
  1394. { 41, 11000, 9875, 0x56, },
  1395. { 42, 10875, 9750, 0x55, },
  1396. { 43, 10750, 9625, 0x54, },
  1397. { 44, 10625, 9500, 0x53, },
  1398. { 45, 10500, 9375, 0x52, },
  1399. { 46, 10375, 9250, 0x51, },
  1400. { 47, 10250, 9125, 0x50, },
  1401. { 48, 10125, 9000, 0x4f, },
  1402. { 49, 10000, 8875, 0x4e, },
  1403. { 50, 9875, 8750, 0x4d, },
  1404. { 51, 9750, 8625, 0x4c, },
  1405. { 52, 9625, 8500, 0x4b, },
  1406. { 53, 9500, 8375, 0x4a, },
  1407. { 54, 9375, 8250, 0x49, },
  1408. { 55, 9250, 8125, 0x48, },
  1409. { 56, 9125, 8000, 0x47, },
  1410. { 57, 9000, 7875, 0x46, },
  1411. { 58, 8875, 7750, 0x45, },
  1412. { 59, 8750, 7625, 0x44, },
  1413. { 60, 8625, 7500, 0x43, },
  1414. { 61, 8500, 7375, 0x42, },
  1415. { 62, 8375, 7250, 0x41, },
  1416. { 63, 8250, 7125, 0x40, },
  1417. { 64, 8125, 7000, 0x3f, },
  1418. { 65, 8000, 6875, 0x3e, },
  1419. { 66, 7875, 6750, 0x3d, },
  1420. { 67, 7750, 6625, 0x3c, },
  1421. { 68, 7625, 6500, 0x3b, },
  1422. { 69, 7500, 6375, 0x3a, },
  1423. { 70, 7375, 6250, 0x39, },
  1424. { 71, 7250, 6125, 0x38, },
  1425. { 72, 7125, 6000, 0x37, },
  1426. { 73, 7000, 5875, 0x36, },
  1427. { 74, 6875, 5750, 0x35, },
  1428. { 75, 6750, 5625, 0x34, },
  1429. { 76, 6625, 5500, 0x33, },
  1430. { 77, 6500, 5375, 0x32, },
  1431. { 78, 6375, 5250, 0x31, },
  1432. { 79, 6250, 5125, 0x30, },
  1433. { 80, 6125, 5000, 0x2f, },
  1434. { 81, 6000, 4875, 0x2e, },
  1435. { 82, 5875, 4750, 0x2d, },
  1436. { 83, 5750, 4625, 0x2c, },
  1437. { 84, 5625, 4500, 0x2b, },
  1438. { 85, 5500, 4375, 0x2a, },
  1439. { 86, 5375, 4250, 0x29, },
  1440. { 87, 5250, 4125, 0x28, },
  1441. { 88, 5125, 4000, 0x27, },
  1442. { 89, 5000, 3875, 0x26, },
  1443. { 90, 4875, 3750, 0x25, },
  1444. { 91, 4750, 3625, 0x24, },
  1445. { 92, 4625, 3500, 0x23, },
  1446. { 93, 4500, 3375, 0x22, },
  1447. { 94, 4375, 3250, 0x21, },
  1448. { 95, 4250, 3125, 0x20, },
  1449. { 96, 4125, 3000, 0x1f, },
  1450. { 97, 4125, 3000, 0x1e, },
  1451. { 98, 4125, 3000, 0x1d, },
  1452. { 99, 4125, 3000, 0x1c, },
  1453. { 100, 4125, 3000, 0x1b, },
  1454. { 101, 4125, 3000, 0x1a, },
  1455. { 102, 4125, 3000, 0x19, },
  1456. { 103, 4125, 3000, 0x18, },
  1457. { 104, 4125, 3000, 0x17, },
  1458. { 105, 4125, 3000, 0x16, },
  1459. { 106, 4125, 3000, 0x15, },
  1460. { 107, 4125, 3000, 0x14, },
  1461. { 108, 4125, 3000, 0x13, },
  1462. { 109, 4125, 3000, 0x12, },
  1463. { 110, 4125, 3000, 0x11, },
  1464. { 111, 4125, 3000, 0x10, },
  1465. { 112, 4125, 3000, 0x0f, },
  1466. { 113, 4125, 3000, 0x0e, },
  1467. { 114, 4125, 3000, 0x0d, },
  1468. { 115, 4125, 3000, 0x0c, },
  1469. { 116, 4125, 3000, 0x0b, },
  1470. { 117, 4125, 3000, 0x0a, },
  1471. { 118, 4125, 3000, 0x09, },
  1472. { 119, 4125, 3000, 0x08, },
  1473. { 120, 1125, 0, 0x07, },
  1474. { 121, 1000, 0, 0x06, },
  1475. { 122, 875, 0, 0x05, },
  1476. { 123, 750, 0, 0x04, },
  1477. { 124, 625, 0, 0x03, },
  1478. { 125, 500, 0, 0x02, },
  1479. { 126, 375, 0, 0x01, },
  1480. { 127, 0, 0, 0x00, },
  1481. };
  1482. struct cparams {
  1483. int i;
  1484. int t;
  1485. int m;
  1486. int c;
  1487. };
  1488. static struct cparams cparams[] = {
  1489. { 1, 1333, 301, 28664 },
  1490. { 1, 1066, 294, 24460 },
  1491. { 1, 800, 294, 25192 },
  1492. { 0, 1333, 276, 27605 },
  1493. { 0, 1066, 276, 27605 },
  1494. { 0, 800, 231, 23784 },
  1495. };
  1496. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  1497. {
  1498. u64 total_count, diff, ret;
  1499. u32 count1, count2, count3, m = 0, c = 0;
  1500. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  1501. int i;
  1502. diff1 = now - dev_priv->last_time1;
  1503. count1 = I915_READ(DMIEC);
  1504. count2 = I915_READ(DDREC);
  1505. count3 = I915_READ(CSIEC);
  1506. total_count = count1 + count2 + count3;
  1507. /* FIXME: handle per-counter overflow */
  1508. if (total_count < dev_priv->last_count1) {
  1509. diff = ~0UL - dev_priv->last_count1;
  1510. diff += total_count;
  1511. } else {
  1512. diff = total_count - dev_priv->last_count1;
  1513. }
  1514. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  1515. if (cparams[i].i == dev_priv->c_m &&
  1516. cparams[i].t == dev_priv->r_t) {
  1517. m = cparams[i].m;
  1518. c = cparams[i].c;
  1519. break;
  1520. }
  1521. }
  1522. div_u64(diff, diff1);
  1523. ret = ((m * diff) + c);
  1524. div_u64(ret, 10);
  1525. dev_priv->last_count1 = total_count;
  1526. dev_priv->last_time1 = now;
  1527. return ret;
  1528. }
  1529. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  1530. {
  1531. unsigned long m, x, b;
  1532. u32 tsfs;
  1533. tsfs = I915_READ(TSFS);
  1534. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  1535. x = I915_READ8(TR1);
  1536. b = tsfs & TSFS_INTR_MASK;
  1537. return ((m * x) / 127) - b;
  1538. }
  1539. static unsigned long pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  1540. {
  1541. unsigned long val = 0;
  1542. int i;
  1543. for (i = 0; i < ARRAY_SIZE(v_table); i++) {
  1544. if (v_table[i].pvid == pxvid) {
  1545. if (IS_MOBILE(dev_priv->dev))
  1546. val = v_table[i].vm;
  1547. else
  1548. val = v_table[i].vd;
  1549. }
  1550. }
  1551. return val;
  1552. }
  1553. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  1554. {
  1555. struct timespec now, diff1;
  1556. u64 diff;
  1557. unsigned long diffms;
  1558. u32 count;
  1559. getrawmonotonic(&now);
  1560. diff1 = timespec_sub(now, dev_priv->last_time2);
  1561. /* Don't divide by 0 */
  1562. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  1563. if (!diffms)
  1564. return;
  1565. count = I915_READ(GFXEC);
  1566. if (count < dev_priv->last_count2) {
  1567. diff = ~0UL - dev_priv->last_count2;
  1568. diff += count;
  1569. } else {
  1570. diff = count - dev_priv->last_count2;
  1571. }
  1572. dev_priv->last_count2 = count;
  1573. dev_priv->last_time2 = now;
  1574. /* More magic constants... */
  1575. diff = diff * 1181;
  1576. div_u64(diff, diffms * 10);
  1577. dev_priv->gfx_power = diff;
  1578. }
  1579. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  1580. {
  1581. unsigned long t, corr, state1, corr2, state2;
  1582. u32 pxvid, ext_v;
  1583. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->cur_delay * 4));
  1584. pxvid = (pxvid >> 24) & 0x7f;
  1585. ext_v = pvid_to_extvid(dev_priv, pxvid);
  1586. state1 = ext_v;
  1587. t = i915_mch_val(dev_priv);
  1588. /* Revel in the empirically derived constants */
  1589. /* Correction factor in 1/100000 units */
  1590. if (t > 80)
  1591. corr = ((t * 2349) + 135940);
  1592. else if (t >= 50)
  1593. corr = ((t * 964) + 29317);
  1594. else /* < 50 */
  1595. corr = ((t * 301) + 1004);
  1596. corr = corr * ((150142 * state1) / 10000 - 78642);
  1597. corr /= 100000;
  1598. corr2 = (corr * dev_priv->corr);
  1599. state2 = (corr2 * state1) / 10000;
  1600. state2 /= 100; /* convert to mW */
  1601. i915_update_gfx_val(dev_priv);
  1602. return dev_priv->gfx_power + state2;
  1603. }
  1604. /* Global for IPS driver to get at the current i915 device */
  1605. static struct drm_i915_private *i915_mch_dev;
  1606. /*
  1607. * Lock protecting IPS related data structures
  1608. * - i915_mch_dev
  1609. * - dev_priv->max_delay
  1610. * - dev_priv->min_delay
  1611. * - dev_priv->fmax
  1612. * - dev_priv->gpu_busy
  1613. */
  1614. DEFINE_SPINLOCK(mchdev_lock);
  1615. /**
  1616. * i915_read_mch_val - return value for IPS use
  1617. *
  1618. * Calculate and return a value for the IPS driver to use when deciding whether
  1619. * we have thermal and power headroom to increase CPU or GPU power budget.
  1620. */
  1621. unsigned long i915_read_mch_val(void)
  1622. {
  1623. struct drm_i915_private *dev_priv;
  1624. unsigned long chipset_val, graphics_val, ret = 0;
  1625. spin_lock(&mchdev_lock);
  1626. if (!i915_mch_dev)
  1627. goto out_unlock;
  1628. dev_priv = i915_mch_dev;
  1629. chipset_val = i915_chipset_val(dev_priv);
  1630. graphics_val = i915_gfx_val(dev_priv);
  1631. ret = chipset_val + graphics_val;
  1632. out_unlock:
  1633. spin_unlock(&mchdev_lock);
  1634. return ret;
  1635. }
  1636. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  1637. /**
  1638. * i915_gpu_raise - raise GPU frequency limit
  1639. *
  1640. * Raise the limit; IPS indicates we have thermal headroom.
  1641. */
  1642. bool i915_gpu_raise(void)
  1643. {
  1644. struct drm_i915_private *dev_priv;
  1645. bool ret = true;
  1646. spin_lock(&mchdev_lock);
  1647. if (!i915_mch_dev) {
  1648. ret = false;
  1649. goto out_unlock;
  1650. }
  1651. dev_priv = i915_mch_dev;
  1652. if (dev_priv->max_delay > dev_priv->fmax)
  1653. dev_priv->max_delay--;
  1654. out_unlock:
  1655. spin_unlock(&mchdev_lock);
  1656. return ret;
  1657. }
  1658. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  1659. /**
  1660. * i915_gpu_lower - lower GPU frequency limit
  1661. *
  1662. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  1663. * frequency maximum.
  1664. */
  1665. bool i915_gpu_lower(void)
  1666. {
  1667. struct drm_i915_private *dev_priv;
  1668. bool ret = true;
  1669. spin_lock(&mchdev_lock);
  1670. if (!i915_mch_dev) {
  1671. ret = false;
  1672. goto out_unlock;
  1673. }
  1674. dev_priv = i915_mch_dev;
  1675. if (dev_priv->max_delay < dev_priv->min_delay)
  1676. dev_priv->max_delay++;
  1677. out_unlock:
  1678. spin_unlock(&mchdev_lock);
  1679. return ret;
  1680. }
  1681. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  1682. /**
  1683. * i915_gpu_busy - indicate GPU business to IPS
  1684. *
  1685. * Tell the IPS driver whether or not the GPU is busy.
  1686. */
  1687. bool i915_gpu_busy(void)
  1688. {
  1689. struct drm_i915_private *dev_priv;
  1690. bool ret = false;
  1691. spin_lock(&mchdev_lock);
  1692. if (!i915_mch_dev)
  1693. goto out_unlock;
  1694. dev_priv = i915_mch_dev;
  1695. ret = dev_priv->busy;
  1696. out_unlock:
  1697. spin_unlock(&mchdev_lock);
  1698. return ret;
  1699. }
  1700. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  1701. /**
  1702. * i915_gpu_turbo_disable - disable graphics turbo
  1703. *
  1704. * Disable graphics turbo by resetting the max frequency and setting the
  1705. * current frequency to the default.
  1706. */
  1707. bool i915_gpu_turbo_disable(void)
  1708. {
  1709. struct drm_i915_private *dev_priv;
  1710. bool ret = true;
  1711. spin_lock(&mchdev_lock);
  1712. if (!i915_mch_dev) {
  1713. ret = false;
  1714. goto out_unlock;
  1715. }
  1716. dev_priv = i915_mch_dev;
  1717. dev_priv->max_delay = dev_priv->fstart;
  1718. if (!ironlake_set_drps(dev_priv->dev, dev_priv->fstart))
  1719. ret = false;
  1720. out_unlock:
  1721. spin_unlock(&mchdev_lock);
  1722. return ret;
  1723. }
  1724. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  1725. /**
  1726. * i915_driver_load - setup chip and create an initial config
  1727. * @dev: DRM device
  1728. * @flags: startup flags
  1729. *
  1730. * The driver load routine has to do several things:
  1731. * - drive output discovery via intel_modeset_init()
  1732. * - initialize the memory manager
  1733. * - allocate initial config memory
  1734. * - setup the DRM framebuffer with the allocated memory
  1735. */
  1736. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1737. {
  1738. struct drm_i915_private *dev_priv;
  1739. resource_size_t base, size;
  1740. int ret = 0, mmio_bar;
  1741. uint32_t agp_size, prealloc_size, prealloc_start;
  1742. /* i915 has 4 more counters */
  1743. dev->counters += 4;
  1744. dev->types[6] = _DRM_STAT_IRQ;
  1745. dev->types[7] = _DRM_STAT_PRIMARY;
  1746. dev->types[8] = _DRM_STAT_SECONDARY;
  1747. dev->types[9] = _DRM_STAT_DMA;
  1748. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1749. if (dev_priv == NULL)
  1750. return -ENOMEM;
  1751. dev->dev_private = (void *)dev_priv;
  1752. dev_priv->dev = dev;
  1753. dev_priv->info = (struct intel_device_info *) flags;
  1754. /* Add register map (needed for suspend/resume) */
  1755. mmio_bar = IS_I9XX(dev) ? 0 : 1;
  1756. base = pci_resource_start(dev->pdev, mmio_bar);
  1757. size = pci_resource_len(dev->pdev, mmio_bar);
  1758. if (i915_get_bridge_dev(dev)) {
  1759. ret = -EIO;
  1760. goto free_priv;
  1761. }
  1762. dev_priv->regs = ioremap(base, size);
  1763. if (!dev_priv->regs) {
  1764. DRM_ERROR("failed to map registers\n");
  1765. ret = -EIO;
  1766. goto put_bridge;
  1767. }
  1768. dev_priv->mm.gtt_mapping =
  1769. io_mapping_create_wc(dev->agp->base,
  1770. dev->agp->agp_info.aper_size * 1024*1024);
  1771. if (dev_priv->mm.gtt_mapping == NULL) {
  1772. ret = -EIO;
  1773. goto out_rmmap;
  1774. }
  1775. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1776. * one would think, because the kernel disables PAT on first
  1777. * generation Core chips because WC PAT gets overridden by a UC
  1778. * MTRR if present. Even if a UC MTRR isn't present.
  1779. */
  1780. dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
  1781. dev->agp->agp_info.aper_size *
  1782. 1024 * 1024,
  1783. MTRR_TYPE_WRCOMB, 1);
  1784. if (dev_priv->mm.gtt_mtrr < 0) {
  1785. DRM_INFO("MTRR allocation failed. Graphics "
  1786. "performance may suffer.\n");
  1787. }
  1788. ret = i915_probe_agp(dev, &agp_size, &prealloc_size, &prealloc_start);
  1789. if (ret)
  1790. goto out_iomapfree;
  1791. dev_priv->wq = create_singlethread_workqueue("i915");
  1792. if (dev_priv->wq == NULL) {
  1793. DRM_ERROR("Failed to create our workqueue.\n");
  1794. ret = -ENOMEM;
  1795. goto out_iomapfree;
  1796. }
  1797. /* enable GEM by default */
  1798. dev_priv->has_gem = 1;
  1799. if (prealloc_size > agp_size * 3 / 4) {
  1800. DRM_ERROR("Detected broken video BIOS with %d/%dkB of video "
  1801. "memory stolen.\n",
  1802. prealloc_size / 1024, agp_size / 1024);
  1803. DRM_ERROR("Disabling GEM. (try reducing stolen memory or "
  1804. "updating the BIOS to fix).\n");
  1805. dev_priv->has_gem = 0;
  1806. }
  1807. if (dev_priv->has_gem == 0 &&
  1808. drm_core_check_feature(dev, DRIVER_MODESET)) {
  1809. DRM_ERROR("kernel modesetting requires GEM, disabling driver.\n");
  1810. ret = -ENODEV;
  1811. goto out_iomapfree;
  1812. }
  1813. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  1814. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  1815. if (IS_G4X(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev)) {
  1816. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  1817. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  1818. }
  1819. /* Try to make sure MCHBAR is enabled before poking at it */
  1820. intel_setup_mchbar(dev);
  1821. i915_gem_load(dev);
  1822. /* Init HWS */
  1823. if (!I915_NEED_GFX_HWS(dev)) {
  1824. ret = i915_init_phys_hws(dev);
  1825. if (ret != 0)
  1826. goto out_workqueue_free;
  1827. }
  1828. if (IS_PINEVIEW(dev))
  1829. i915_pineview_get_mem_freq(dev);
  1830. else if (IS_IRONLAKE(dev))
  1831. i915_ironlake_get_mem_freq(dev);
  1832. /* On the 945G/GM, the chipset reports the MSI capability on the
  1833. * integrated graphics even though the support isn't actually there
  1834. * according to the published specs. It doesn't appear to function
  1835. * correctly in testing on 945G.
  1836. * This may be a side effect of MSI having been made available for PEG
  1837. * and the registers being closely associated.
  1838. *
  1839. * According to chipset errata, on the 965GM, MSI interrupts may
  1840. * be lost or delayed, but we use them anyways to avoid
  1841. * stuck interrupts on some machines.
  1842. */
  1843. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1844. pci_enable_msi(dev->pdev);
  1845. spin_lock_init(&dev_priv->user_irq_lock);
  1846. spin_lock_init(&dev_priv->error_lock);
  1847. dev_priv->trace_irq_seqno = 0;
  1848. ret = drm_vblank_init(dev, I915_NUM_PIPE);
  1849. if (ret) {
  1850. (void) i915_driver_unload(dev);
  1851. return ret;
  1852. }
  1853. /* Start out suspended */
  1854. dev_priv->mm.suspended = 1;
  1855. intel_detect_pch(dev);
  1856. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1857. ret = i915_load_modeset_init(dev, prealloc_start,
  1858. prealloc_size, agp_size);
  1859. if (ret < 0) {
  1860. DRM_ERROR("failed to init modeset\n");
  1861. goto out_workqueue_free;
  1862. }
  1863. }
  1864. /* Must be done after probing outputs */
  1865. intel_opregion_init(dev, 0);
  1866. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1867. (unsigned long) dev);
  1868. spin_lock(&mchdev_lock);
  1869. i915_mch_dev = dev_priv;
  1870. dev_priv->mchdev_lock = &mchdev_lock;
  1871. spin_unlock(&mchdev_lock);
  1872. return 0;
  1873. out_workqueue_free:
  1874. destroy_workqueue(dev_priv->wq);
  1875. out_iomapfree:
  1876. io_mapping_free(dev_priv->mm.gtt_mapping);
  1877. out_rmmap:
  1878. iounmap(dev_priv->regs);
  1879. put_bridge:
  1880. pci_dev_put(dev_priv->bridge_dev);
  1881. free_priv:
  1882. kfree(dev_priv);
  1883. return ret;
  1884. }
  1885. int i915_driver_unload(struct drm_device *dev)
  1886. {
  1887. struct drm_i915_private *dev_priv = dev->dev_private;
  1888. i915_destroy_error_state(dev);
  1889. spin_lock(&mchdev_lock);
  1890. i915_mch_dev = NULL;
  1891. spin_unlock(&mchdev_lock);
  1892. destroy_workqueue(dev_priv->wq);
  1893. del_timer_sync(&dev_priv->hangcheck_timer);
  1894. io_mapping_free(dev_priv->mm.gtt_mapping);
  1895. if (dev_priv->mm.gtt_mtrr >= 0) {
  1896. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1897. dev->agp->agp_info.aper_size * 1024 * 1024);
  1898. dev_priv->mm.gtt_mtrr = -1;
  1899. }
  1900. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1901. intel_modeset_cleanup(dev);
  1902. /*
  1903. * free the memory space allocated for the child device
  1904. * config parsed from VBT
  1905. */
  1906. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1907. kfree(dev_priv->child_dev);
  1908. dev_priv->child_dev = NULL;
  1909. dev_priv->child_dev_num = 0;
  1910. }
  1911. drm_irq_uninstall(dev);
  1912. vga_switcheroo_unregister_client(dev->pdev);
  1913. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1914. }
  1915. if (dev->pdev->msi_enabled)
  1916. pci_disable_msi(dev->pdev);
  1917. if (dev_priv->regs != NULL)
  1918. iounmap(dev_priv->regs);
  1919. intel_opregion_free(dev, 0);
  1920. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1921. i915_gem_free_all_phys_object(dev);
  1922. mutex_lock(&dev->struct_mutex);
  1923. i915_gem_cleanup_ringbuffer(dev);
  1924. mutex_unlock(&dev->struct_mutex);
  1925. if (I915_HAS_FBC(dev) && i915_powersave)
  1926. i915_cleanup_compression(dev);
  1927. drm_mm_takedown(&dev_priv->vram);
  1928. i915_gem_lastclose(dev);
  1929. intel_cleanup_overlay(dev);
  1930. }
  1931. intel_teardown_mchbar(dev);
  1932. pci_dev_put(dev_priv->bridge_dev);
  1933. kfree(dev->dev_private);
  1934. return 0;
  1935. }
  1936. int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  1937. {
  1938. struct drm_i915_file_private *i915_file_priv;
  1939. DRM_DEBUG_DRIVER("\n");
  1940. i915_file_priv = (struct drm_i915_file_private *)
  1941. kmalloc(sizeof(*i915_file_priv), GFP_KERNEL);
  1942. if (!i915_file_priv)
  1943. return -ENOMEM;
  1944. file_priv->driver_priv = i915_file_priv;
  1945. INIT_LIST_HEAD(&i915_file_priv->mm.request_list);
  1946. return 0;
  1947. }
  1948. /**
  1949. * i915_driver_lastclose - clean up after all DRM clients have exited
  1950. * @dev: DRM device
  1951. *
  1952. * Take care of cleaning up after all DRM clients have exited. In the
  1953. * mode setting case, we want to restore the kernel's initial mode (just
  1954. * in case the last client left us in a bad state).
  1955. *
  1956. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1957. * and DMA structures, since the kernel won't be using them, and clea
  1958. * up any GEM state.
  1959. */
  1960. void i915_driver_lastclose(struct drm_device * dev)
  1961. {
  1962. drm_i915_private_t *dev_priv = dev->dev_private;
  1963. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1964. drm_fb_helper_restore();
  1965. vga_switcheroo_process_delayed_switch();
  1966. return;
  1967. }
  1968. i915_gem_lastclose(dev);
  1969. if (dev_priv->agp_heap)
  1970. i915_mem_takedown(&(dev_priv->agp_heap));
  1971. i915_dma_cleanup(dev);
  1972. }
  1973. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1974. {
  1975. drm_i915_private_t *dev_priv = dev->dev_private;
  1976. i915_gem_release(dev, file_priv);
  1977. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  1978. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  1979. }
  1980. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file_priv)
  1981. {
  1982. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  1983. kfree(i915_file_priv);
  1984. }
  1985. struct drm_ioctl_desc i915_ioctls[] = {
  1986. DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1987. DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1988. DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1989. DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1990. DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1991. DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1992. DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
  1993. DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1994. DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  1995. DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
  1996. DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1997. DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1998. DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1999. DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  2000. DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
  2001. DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  2002. DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  2003. DRM_IOCTL_DEF(DRM_I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  2004. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  2005. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
  2006. DRM_IOCTL_DEF(DRM_I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  2007. DRM_IOCTL_DEF(DRM_I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  2008. DRM_IOCTL_DEF(DRM_I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  2009. DRM_IOCTL_DEF(DRM_I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  2010. DRM_IOCTL_DEF(DRM_I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  2011. DRM_IOCTL_DEF(DRM_I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  2012. DRM_IOCTL_DEF(DRM_I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
  2013. DRM_IOCTL_DEF(DRM_I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
  2014. DRM_IOCTL_DEF(DRM_I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
  2015. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
  2016. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
  2017. DRM_IOCTL_DEF(DRM_I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
  2018. DRM_IOCTL_DEF(DRM_I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
  2019. DRM_IOCTL_DEF(DRM_I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
  2020. DRM_IOCTL_DEF(DRM_I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
  2021. DRM_IOCTL_DEF(DRM_I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
  2022. DRM_IOCTL_DEF(DRM_I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  2023. DRM_IOCTL_DEF(DRM_I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
  2024. DRM_IOCTL_DEF(DRM_I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  2025. DRM_IOCTL_DEF(DRM_I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  2026. };
  2027. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  2028. /**
  2029. * Determine if the device really is AGP or not.
  2030. *
  2031. * All Intel graphics chipsets are treated as AGP, even if they are really
  2032. * PCI-e.
  2033. *
  2034. * \param dev The device to be tested.
  2035. *
  2036. * \returns
  2037. * A value of 1 is always retured to indictate every i9x5 is AGP.
  2038. */
  2039. int i915_driver_device_is_agp(struct drm_device * dev)
  2040. {
  2041. return 1;
  2042. }