tg3.c 390 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2007 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <net/checksum.h>
  42. #include <net/ip.h>
  43. #include <asm/system.h>
  44. #include <asm/io.h>
  45. #include <asm/byteorder.h>
  46. #include <asm/uaccess.h>
  47. #ifdef CONFIG_SPARC
  48. #include <asm/idprom.h>
  49. #include <asm/prom.h>
  50. #endif
  51. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  52. #define TG3_VLAN_TAG_USED 1
  53. #else
  54. #define TG3_VLAN_TAG_USED 0
  55. #endif
  56. #define TG3_TSO_SUPPORT 1
  57. #include "tg3.h"
  58. #define DRV_MODULE_NAME "tg3"
  59. #define PFX DRV_MODULE_NAME ": "
  60. #define DRV_MODULE_VERSION "3.94"
  61. #define DRV_MODULE_RELDATE "August 14, 2008"
  62. #define TG3_DEF_MAC_MODE 0
  63. #define TG3_DEF_RX_MODE 0
  64. #define TG3_DEF_TX_MODE 0
  65. #define TG3_DEF_MSG_ENABLE \
  66. (NETIF_MSG_DRV | \
  67. NETIF_MSG_PROBE | \
  68. NETIF_MSG_LINK | \
  69. NETIF_MSG_TIMER | \
  70. NETIF_MSG_IFDOWN | \
  71. NETIF_MSG_IFUP | \
  72. NETIF_MSG_RX_ERR | \
  73. NETIF_MSG_TX_ERR)
  74. /* length of time before we decide the hardware is borked,
  75. * and dev->tx_timeout() should be called to fix the problem
  76. */
  77. #define TG3_TX_TIMEOUT (5 * HZ)
  78. /* hardware minimum and maximum for a single frame's data payload */
  79. #define TG3_MIN_MTU 60
  80. #define TG3_MAX_MTU(tp) \
  81. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  82. /* These numbers seem to be hard coded in the NIC firmware somehow.
  83. * You can't change the ring sizes, but you can change where you place
  84. * them in the NIC onboard memory.
  85. */
  86. #define TG3_RX_RING_SIZE 512
  87. #define TG3_DEF_RX_RING_PENDING 200
  88. #define TG3_RX_JUMBO_RING_SIZE 256
  89. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  90. /* Do not place this n-ring entries value into the tp struct itself,
  91. * we really want to expose these constants to GCC so that modulo et
  92. * al. operations are done with shifts and masks instead of with
  93. * hw multiply/modulo instructions. Another solution would be to
  94. * replace things like '% foo' with '& (foo - 1)'.
  95. */
  96. #define TG3_RX_RCB_RING_SIZE(tp) \
  97. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  98. #define TG3_TX_RING_SIZE 512
  99. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  100. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  101. TG3_RX_RING_SIZE)
  102. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_JUMBO_RING_SIZE)
  104. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_RCB_RING_SIZE(tp))
  106. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  107. TG3_TX_RING_SIZE)
  108. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  109. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  110. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  111. /* minimum number of free TX descriptors required to wake up TX process */
  112. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  113. /* number of ETHTOOL_GSTATS u64's */
  114. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  115. #define TG3_NUM_TEST 6
  116. static char version[] __devinitdata =
  117. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  118. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  119. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  120. MODULE_LICENSE("GPL");
  121. MODULE_VERSION(DRV_MODULE_VERSION);
  122. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  123. module_param(tg3_debug, int, 0);
  124. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  125. static struct pci_device_id tg3_pci_tbl[] = {
  126. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  127. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  128. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  129. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  130. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  131. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  132. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  133. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  134. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  135. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  136. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  137. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  138. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5785)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  192. {}
  193. };
  194. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  195. static const struct {
  196. const char string[ETH_GSTRING_LEN];
  197. } ethtool_stats_keys[TG3_NUM_STATS] = {
  198. { "rx_octets" },
  199. { "rx_fragments" },
  200. { "rx_ucast_packets" },
  201. { "rx_mcast_packets" },
  202. { "rx_bcast_packets" },
  203. { "rx_fcs_errors" },
  204. { "rx_align_errors" },
  205. { "rx_xon_pause_rcvd" },
  206. { "rx_xoff_pause_rcvd" },
  207. { "rx_mac_ctrl_rcvd" },
  208. { "rx_xoff_entered" },
  209. { "rx_frame_too_long_errors" },
  210. { "rx_jabbers" },
  211. { "rx_undersize_packets" },
  212. { "rx_in_length_errors" },
  213. { "rx_out_length_errors" },
  214. { "rx_64_or_less_octet_packets" },
  215. { "rx_65_to_127_octet_packets" },
  216. { "rx_128_to_255_octet_packets" },
  217. { "rx_256_to_511_octet_packets" },
  218. { "rx_512_to_1023_octet_packets" },
  219. { "rx_1024_to_1522_octet_packets" },
  220. { "rx_1523_to_2047_octet_packets" },
  221. { "rx_2048_to_4095_octet_packets" },
  222. { "rx_4096_to_8191_octet_packets" },
  223. { "rx_8192_to_9022_octet_packets" },
  224. { "tx_octets" },
  225. { "tx_collisions" },
  226. { "tx_xon_sent" },
  227. { "tx_xoff_sent" },
  228. { "tx_flow_control" },
  229. { "tx_mac_errors" },
  230. { "tx_single_collisions" },
  231. { "tx_mult_collisions" },
  232. { "tx_deferred" },
  233. { "tx_excessive_collisions" },
  234. { "tx_late_collisions" },
  235. { "tx_collide_2times" },
  236. { "tx_collide_3times" },
  237. { "tx_collide_4times" },
  238. { "tx_collide_5times" },
  239. { "tx_collide_6times" },
  240. { "tx_collide_7times" },
  241. { "tx_collide_8times" },
  242. { "tx_collide_9times" },
  243. { "tx_collide_10times" },
  244. { "tx_collide_11times" },
  245. { "tx_collide_12times" },
  246. { "tx_collide_13times" },
  247. { "tx_collide_14times" },
  248. { "tx_collide_15times" },
  249. { "tx_ucast_packets" },
  250. { "tx_mcast_packets" },
  251. { "tx_bcast_packets" },
  252. { "tx_carrier_sense_errors" },
  253. { "tx_discards" },
  254. { "tx_errors" },
  255. { "dma_writeq_full" },
  256. { "dma_write_prioq_full" },
  257. { "rxbds_empty" },
  258. { "rx_discards" },
  259. { "rx_errors" },
  260. { "rx_threshold_hit" },
  261. { "dma_readq_full" },
  262. { "dma_read_prioq_full" },
  263. { "tx_comp_queue_full" },
  264. { "ring_set_send_prod_index" },
  265. { "ring_status_update" },
  266. { "nic_irqs" },
  267. { "nic_avoided_irqs" },
  268. { "nic_tx_threshold_hit" }
  269. };
  270. static const struct {
  271. const char string[ETH_GSTRING_LEN];
  272. } ethtool_test_keys[TG3_NUM_TEST] = {
  273. { "nvram test (online) " },
  274. { "link test (online) " },
  275. { "register test (offline)" },
  276. { "memory test (offline)" },
  277. { "loopback test (offline)" },
  278. { "interrupt test (offline)" },
  279. };
  280. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  281. {
  282. writel(val, tp->regs + off);
  283. }
  284. static u32 tg3_read32(struct tg3 *tp, u32 off)
  285. {
  286. return (readl(tp->regs + off));
  287. }
  288. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  289. {
  290. writel(val, tp->aperegs + off);
  291. }
  292. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  293. {
  294. return (readl(tp->aperegs + off));
  295. }
  296. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  297. {
  298. unsigned long flags;
  299. spin_lock_irqsave(&tp->indirect_lock, flags);
  300. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  301. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  302. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  303. }
  304. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  305. {
  306. writel(val, tp->regs + off);
  307. readl(tp->regs + off);
  308. }
  309. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  310. {
  311. unsigned long flags;
  312. u32 val;
  313. spin_lock_irqsave(&tp->indirect_lock, flags);
  314. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  315. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  316. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  317. return val;
  318. }
  319. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  320. {
  321. unsigned long flags;
  322. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  323. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  324. TG3_64BIT_REG_LOW, val);
  325. return;
  326. }
  327. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  328. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  329. TG3_64BIT_REG_LOW, val);
  330. return;
  331. }
  332. spin_lock_irqsave(&tp->indirect_lock, flags);
  333. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  334. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  335. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  336. /* In indirect mode when disabling interrupts, we also need
  337. * to clear the interrupt bit in the GRC local ctrl register.
  338. */
  339. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  340. (val == 0x1)) {
  341. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  342. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  343. }
  344. }
  345. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  346. {
  347. unsigned long flags;
  348. u32 val;
  349. spin_lock_irqsave(&tp->indirect_lock, flags);
  350. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  351. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  352. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  353. return val;
  354. }
  355. /* usec_wait specifies the wait time in usec when writing to certain registers
  356. * where it is unsafe to read back the register without some delay.
  357. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  358. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  359. */
  360. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  361. {
  362. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  363. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  364. /* Non-posted methods */
  365. tp->write32(tp, off, val);
  366. else {
  367. /* Posted method */
  368. tg3_write32(tp, off, val);
  369. if (usec_wait)
  370. udelay(usec_wait);
  371. tp->read32(tp, off);
  372. }
  373. /* Wait again after the read for the posted method to guarantee that
  374. * the wait time is met.
  375. */
  376. if (usec_wait)
  377. udelay(usec_wait);
  378. }
  379. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  380. {
  381. tp->write32_mbox(tp, off, val);
  382. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  383. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  384. tp->read32_mbox(tp, off);
  385. }
  386. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  387. {
  388. void __iomem *mbox = tp->regs + off;
  389. writel(val, mbox);
  390. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  391. writel(val, mbox);
  392. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  393. readl(mbox);
  394. }
  395. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  396. {
  397. return (readl(tp->regs + off + GRCMBOX_BASE));
  398. }
  399. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  400. {
  401. writel(val, tp->regs + off + GRCMBOX_BASE);
  402. }
  403. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  404. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  405. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  406. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  407. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  408. #define tw32(reg,val) tp->write32(tp, reg, val)
  409. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  410. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  411. #define tr32(reg) tp->read32(tp, reg)
  412. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  413. {
  414. unsigned long flags;
  415. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  416. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  417. return;
  418. spin_lock_irqsave(&tp->indirect_lock, flags);
  419. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  420. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  421. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  422. /* Always leave this as zero. */
  423. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  424. } else {
  425. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  426. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  427. /* Always leave this as zero. */
  428. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  429. }
  430. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  431. }
  432. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  433. {
  434. unsigned long flags;
  435. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  436. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  437. *val = 0;
  438. return;
  439. }
  440. spin_lock_irqsave(&tp->indirect_lock, flags);
  441. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  442. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  443. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  444. /* Always leave this as zero. */
  445. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  446. } else {
  447. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  448. *val = tr32(TG3PCI_MEM_WIN_DATA);
  449. /* Always leave this as zero. */
  450. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  451. }
  452. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  453. }
  454. static void tg3_ape_lock_init(struct tg3 *tp)
  455. {
  456. int i;
  457. /* Make sure the driver hasn't any stale locks. */
  458. for (i = 0; i < 8; i++)
  459. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  460. APE_LOCK_GRANT_DRIVER);
  461. }
  462. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  463. {
  464. int i, off;
  465. int ret = 0;
  466. u32 status;
  467. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  468. return 0;
  469. switch (locknum) {
  470. case TG3_APE_LOCK_GRC:
  471. case TG3_APE_LOCK_MEM:
  472. break;
  473. default:
  474. return -EINVAL;
  475. }
  476. off = 4 * locknum;
  477. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  478. /* Wait for up to 1 millisecond to acquire lock. */
  479. for (i = 0; i < 100; i++) {
  480. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  481. if (status == APE_LOCK_GRANT_DRIVER)
  482. break;
  483. udelay(10);
  484. }
  485. if (status != APE_LOCK_GRANT_DRIVER) {
  486. /* Revoke the lock request. */
  487. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  488. APE_LOCK_GRANT_DRIVER);
  489. ret = -EBUSY;
  490. }
  491. return ret;
  492. }
  493. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  494. {
  495. int off;
  496. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  497. return;
  498. switch (locknum) {
  499. case TG3_APE_LOCK_GRC:
  500. case TG3_APE_LOCK_MEM:
  501. break;
  502. default:
  503. return;
  504. }
  505. off = 4 * locknum;
  506. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  507. }
  508. static void tg3_disable_ints(struct tg3 *tp)
  509. {
  510. tw32(TG3PCI_MISC_HOST_CTRL,
  511. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  512. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  513. }
  514. static inline void tg3_cond_int(struct tg3 *tp)
  515. {
  516. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  517. (tp->hw_status->status & SD_STATUS_UPDATED))
  518. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  519. else
  520. tw32(HOSTCC_MODE, tp->coalesce_mode |
  521. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  522. }
  523. static void tg3_enable_ints(struct tg3 *tp)
  524. {
  525. tp->irq_sync = 0;
  526. wmb();
  527. tw32(TG3PCI_MISC_HOST_CTRL,
  528. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  529. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  530. (tp->last_tag << 24));
  531. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  532. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  533. (tp->last_tag << 24));
  534. tg3_cond_int(tp);
  535. }
  536. static inline unsigned int tg3_has_work(struct tg3 *tp)
  537. {
  538. struct tg3_hw_status *sblk = tp->hw_status;
  539. unsigned int work_exists = 0;
  540. /* check for phy events */
  541. if (!(tp->tg3_flags &
  542. (TG3_FLAG_USE_LINKCHG_REG |
  543. TG3_FLAG_POLL_SERDES))) {
  544. if (sblk->status & SD_STATUS_LINK_CHG)
  545. work_exists = 1;
  546. }
  547. /* check for RX/TX work to do */
  548. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  549. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  550. work_exists = 1;
  551. return work_exists;
  552. }
  553. /* tg3_restart_ints
  554. * similar to tg3_enable_ints, but it accurately determines whether there
  555. * is new work pending and can return without flushing the PIO write
  556. * which reenables interrupts
  557. */
  558. static void tg3_restart_ints(struct tg3 *tp)
  559. {
  560. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  561. tp->last_tag << 24);
  562. mmiowb();
  563. /* When doing tagged status, this work check is unnecessary.
  564. * The last_tag we write above tells the chip which piece of
  565. * work we've completed.
  566. */
  567. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  568. tg3_has_work(tp))
  569. tw32(HOSTCC_MODE, tp->coalesce_mode |
  570. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  571. }
  572. static inline void tg3_netif_stop(struct tg3 *tp)
  573. {
  574. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  575. napi_disable(&tp->napi);
  576. netif_tx_disable(tp->dev);
  577. }
  578. static inline void tg3_netif_start(struct tg3 *tp)
  579. {
  580. netif_wake_queue(tp->dev);
  581. /* NOTE: unconditional netif_wake_queue is only appropriate
  582. * so long as all callers are assured to have free tx slots
  583. * (such as after tg3_init_hw)
  584. */
  585. napi_enable(&tp->napi);
  586. tp->hw_status->status |= SD_STATUS_UPDATED;
  587. tg3_enable_ints(tp);
  588. }
  589. static void tg3_switch_clocks(struct tg3 *tp)
  590. {
  591. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  592. u32 orig_clock_ctrl;
  593. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  594. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  595. return;
  596. orig_clock_ctrl = clock_ctrl;
  597. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  598. CLOCK_CTRL_CLKRUN_OENABLE |
  599. 0x1f);
  600. tp->pci_clock_ctrl = clock_ctrl;
  601. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  602. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  603. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  604. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  605. }
  606. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  607. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  608. clock_ctrl |
  609. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  610. 40);
  611. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  612. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  613. 40);
  614. }
  615. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  616. }
  617. #define PHY_BUSY_LOOPS 5000
  618. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  619. {
  620. u32 frame_val;
  621. unsigned int loops;
  622. int ret;
  623. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  624. tw32_f(MAC_MI_MODE,
  625. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  626. udelay(80);
  627. }
  628. *val = 0x0;
  629. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  630. MI_COM_PHY_ADDR_MASK);
  631. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  632. MI_COM_REG_ADDR_MASK);
  633. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  634. tw32_f(MAC_MI_COM, frame_val);
  635. loops = PHY_BUSY_LOOPS;
  636. while (loops != 0) {
  637. udelay(10);
  638. frame_val = tr32(MAC_MI_COM);
  639. if ((frame_val & MI_COM_BUSY) == 0) {
  640. udelay(5);
  641. frame_val = tr32(MAC_MI_COM);
  642. break;
  643. }
  644. loops -= 1;
  645. }
  646. ret = -EBUSY;
  647. if (loops != 0) {
  648. *val = frame_val & MI_COM_DATA_MASK;
  649. ret = 0;
  650. }
  651. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  652. tw32_f(MAC_MI_MODE, tp->mi_mode);
  653. udelay(80);
  654. }
  655. return ret;
  656. }
  657. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  658. {
  659. u32 frame_val;
  660. unsigned int loops;
  661. int ret;
  662. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  663. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  664. return 0;
  665. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  666. tw32_f(MAC_MI_MODE,
  667. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  668. udelay(80);
  669. }
  670. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  671. MI_COM_PHY_ADDR_MASK);
  672. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  673. MI_COM_REG_ADDR_MASK);
  674. frame_val |= (val & MI_COM_DATA_MASK);
  675. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  676. tw32_f(MAC_MI_COM, frame_val);
  677. loops = PHY_BUSY_LOOPS;
  678. while (loops != 0) {
  679. udelay(10);
  680. frame_val = tr32(MAC_MI_COM);
  681. if ((frame_val & MI_COM_BUSY) == 0) {
  682. udelay(5);
  683. frame_val = tr32(MAC_MI_COM);
  684. break;
  685. }
  686. loops -= 1;
  687. }
  688. ret = -EBUSY;
  689. if (loops != 0)
  690. ret = 0;
  691. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  692. tw32_f(MAC_MI_MODE, tp->mi_mode);
  693. udelay(80);
  694. }
  695. return ret;
  696. }
  697. static int tg3_bmcr_reset(struct tg3 *tp)
  698. {
  699. u32 phy_control;
  700. int limit, err;
  701. /* OK, reset it, and poll the BMCR_RESET bit until it
  702. * clears or we time out.
  703. */
  704. phy_control = BMCR_RESET;
  705. err = tg3_writephy(tp, MII_BMCR, phy_control);
  706. if (err != 0)
  707. return -EBUSY;
  708. limit = 5000;
  709. while (limit--) {
  710. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  711. if (err != 0)
  712. return -EBUSY;
  713. if ((phy_control & BMCR_RESET) == 0) {
  714. udelay(40);
  715. break;
  716. }
  717. udelay(10);
  718. }
  719. if (limit <= 0)
  720. return -EBUSY;
  721. return 0;
  722. }
  723. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  724. {
  725. struct tg3 *tp = (struct tg3 *)bp->priv;
  726. u32 val;
  727. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  728. return -EAGAIN;
  729. if (tg3_readphy(tp, reg, &val))
  730. return -EIO;
  731. return val;
  732. }
  733. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  734. {
  735. struct tg3 *tp = (struct tg3 *)bp->priv;
  736. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  737. return -EAGAIN;
  738. if (tg3_writephy(tp, reg, val))
  739. return -EIO;
  740. return 0;
  741. }
  742. static int tg3_mdio_reset(struct mii_bus *bp)
  743. {
  744. return 0;
  745. }
  746. static void tg3_mdio_config(struct tg3 *tp)
  747. {
  748. u32 val;
  749. if (tp->mdio_bus.phy_map[PHY_ADDR]->interface !=
  750. PHY_INTERFACE_MODE_RGMII)
  751. return;
  752. val = tr32(MAC_PHYCFG1) & ~(MAC_PHYCFG1_RGMII_EXT_RX_DEC |
  753. MAC_PHYCFG1_RGMII_SND_STAT_EN);
  754. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE) {
  755. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  756. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  757. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  758. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  759. }
  760. tw32(MAC_PHYCFG1, val | MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV);
  761. val = tr32(MAC_PHYCFG2) & ~(MAC_PHYCFG2_INBAND_ENABLE);
  762. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  763. val |= MAC_PHYCFG2_INBAND_ENABLE;
  764. tw32(MAC_PHYCFG2, val);
  765. val = tr32(MAC_EXT_RGMII_MODE);
  766. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  767. MAC_RGMII_MODE_RX_QUALITY |
  768. MAC_RGMII_MODE_RX_ACTIVITY |
  769. MAC_RGMII_MODE_RX_ENG_DET |
  770. MAC_RGMII_MODE_TX_ENABLE |
  771. MAC_RGMII_MODE_TX_LOWPWR |
  772. MAC_RGMII_MODE_TX_RESET);
  773. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE) {
  774. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  775. val |= MAC_RGMII_MODE_RX_INT_B |
  776. MAC_RGMII_MODE_RX_QUALITY |
  777. MAC_RGMII_MODE_RX_ACTIVITY |
  778. MAC_RGMII_MODE_RX_ENG_DET;
  779. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  780. val |= MAC_RGMII_MODE_TX_ENABLE |
  781. MAC_RGMII_MODE_TX_LOWPWR |
  782. MAC_RGMII_MODE_TX_RESET;
  783. }
  784. tw32(MAC_EXT_RGMII_MODE, val);
  785. }
  786. static void tg3_mdio_start(struct tg3 *tp)
  787. {
  788. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  789. mutex_lock(&tp->mdio_bus.mdio_lock);
  790. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  791. mutex_unlock(&tp->mdio_bus.mdio_lock);
  792. }
  793. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  794. tw32_f(MAC_MI_MODE, tp->mi_mode);
  795. udelay(80);
  796. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED)
  797. tg3_mdio_config(tp);
  798. }
  799. static void tg3_mdio_stop(struct tg3 *tp)
  800. {
  801. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  802. mutex_lock(&tp->mdio_bus.mdio_lock);
  803. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_PAUSED;
  804. mutex_unlock(&tp->mdio_bus.mdio_lock);
  805. }
  806. }
  807. static int tg3_mdio_init(struct tg3 *tp)
  808. {
  809. int i;
  810. u32 reg;
  811. struct phy_device *phydev;
  812. struct mii_bus *mdio_bus = &tp->mdio_bus;
  813. tg3_mdio_start(tp);
  814. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  815. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  816. return 0;
  817. memset(mdio_bus, 0, sizeof(*mdio_bus));
  818. mdio_bus->name = "tg3 mdio bus";
  819. snprintf(mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  820. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  821. mdio_bus->priv = tp;
  822. mdio_bus->parent = &tp->pdev->dev;
  823. mdio_bus->read = &tg3_mdio_read;
  824. mdio_bus->write = &tg3_mdio_write;
  825. mdio_bus->reset = &tg3_mdio_reset;
  826. mdio_bus->phy_mask = ~(1 << PHY_ADDR);
  827. mdio_bus->irq = &tp->mdio_irq[0];
  828. for (i = 0; i < PHY_MAX_ADDR; i++)
  829. mdio_bus->irq[i] = PHY_POLL;
  830. /* The bus registration will look for all the PHYs on the mdio bus.
  831. * Unfortunately, it does not ensure the PHY is powered up before
  832. * accessing the PHY ID registers. A chip reset is the
  833. * quickest way to bring the device back to an operational state..
  834. */
  835. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  836. tg3_bmcr_reset(tp);
  837. i = mdiobus_register(mdio_bus);
  838. if (i) {
  839. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  840. tp->dev->name, i);
  841. return i;
  842. }
  843. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  844. phydev = tp->mdio_bus.phy_map[PHY_ADDR];
  845. switch (phydev->phy_id) {
  846. case TG3_PHY_ID_BCM50610:
  847. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  848. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  849. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  850. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  851. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  852. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  853. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  854. break;
  855. case TG3_PHY_ID_BCMAC131:
  856. phydev->interface = PHY_INTERFACE_MODE_MII;
  857. break;
  858. }
  859. tg3_mdio_config(tp);
  860. return 0;
  861. }
  862. static void tg3_mdio_fini(struct tg3 *tp)
  863. {
  864. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  865. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  866. mdiobus_unregister(&tp->mdio_bus);
  867. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  868. }
  869. }
  870. /* tp->lock is held. */
  871. static inline void tg3_generate_fw_event(struct tg3 *tp)
  872. {
  873. u32 val;
  874. val = tr32(GRC_RX_CPU_EVENT);
  875. val |= GRC_RX_CPU_DRIVER_EVENT;
  876. tw32_f(GRC_RX_CPU_EVENT, val);
  877. tp->last_event_jiffies = jiffies;
  878. }
  879. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  880. /* tp->lock is held. */
  881. static void tg3_wait_for_event_ack(struct tg3 *tp)
  882. {
  883. int i;
  884. unsigned int delay_cnt;
  885. long time_remain;
  886. /* If enough time has passed, no wait is necessary. */
  887. time_remain = (long)(tp->last_event_jiffies + 1 +
  888. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  889. (long)jiffies;
  890. if (time_remain < 0)
  891. return;
  892. /* Check if we can shorten the wait time. */
  893. delay_cnt = jiffies_to_usecs(time_remain);
  894. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  895. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  896. delay_cnt = (delay_cnt >> 3) + 1;
  897. for (i = 0; i < delay_cnt; i++) {
  898. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  899. break;
  900. udelay(8);
  901. }
  902. }
  903. /* tp->lock is held. */
  904. static void tg3_ump_link_report(struct tg3 *tp)
  905. {
  906. u32 reg;
  907. u32 val;
  908. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  909. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  910. return;
  911. tg3_wait_for_event_ack(tp);
  912. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  913. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  914. val = 0;
  915. if (!tg3_readphy(tp, MII_BMCR, &reg))
  916. val = reg << 16;
  917. if (!tg3_readphy(tp, MII_BMSR, &reg))
  918. val |= (reg & 0xffff);
  919. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  920. val = 0;
  921. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  922. val = reg << 16;
  923. if (!tg3_readphy(tp, MII_LPA, &reg))
  924. val |= (reg & 0xffff);
  925. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  926. val = 0;
  927. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  928. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  929. val = reg << 16;
  930. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  931. val |= (reg & 0xffff);
  932. }
  933. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  934. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  935. val = reg << 16;
  936. else
  937. val = 0;
  938. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  939. tg3_generate_fw_event(tp);
  940. }
  941. static void tg3_link_report(struct tg3 *tp)
  942. {
  943. if (!netif_carrier_ok(tp->dev)) {
  944. if (netif_msg_link(tp))
  945. printk(KERN_INFO PFX "%s: Link is down.\n",
  946. tp->dev->name);
  947. tg3_ump_link_report(tp);
  948. } else if (netif_msg_link(tp)) {
  949. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  950. tp->dev->name,
  951. (tp->link_config.active_speed == SPEED_1000 ?
  952. 1000 :
  953. (tp->link_config.active_speed == SPEED_100 ?
  954. 100 : 10)),
  955. (tp->link_config.active_duplex == DUPLEX_FULL ?
  956. "full" : "half"));
  957. printk(KERN_INFO PFX
  958. "%s: Flow control is %s for TX and %s for RX.\n",
  959. tp->dev->name,
  960. (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_TX) ?
  961. "on" : "off",
  962. (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_RX) ?
  963. "on" : "off");
  964. tg3_ump_link_report(tp);
  965. }
  966. }
  967. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  968. {
  969. u16 miireg;
  970. if ((flow_ctrl & TG3_FLOW_CTRL_TX) && (flow_ctrl & TG3_FLOW_CTRL_RX))
  971. miireg = ADVERTISE_PAUSE_CAP;
  972. else if (flow_ctrl & TG3_FLOW_CTRL_TX)
  973. miireg = ADVERTISE_PAUSE_ASYM;
  974. else if (flow_ctrl & TG3_FLOW_CTRL_RX)
  975. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  976. else
  977. miireg = 0;
  978. return miireg;
  979. }
  980. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  981. {
  982. u16 miireg;
  983. if ((flow_ctrl & TG3_FLOW_CTRL_TX) && (flow_ctrl & TG3_FLOW_CTRL_RX))
  984. miireg = ADVERTISE_1000XPAUSE;
  985. else if (flow_ctrl & TG3_FLOW_CTRL_TX)
  986. miireg = ADVERTISE_1000XPSE_ASYM;
  987. else if (flow_ctrl & TG3_FLOW_CTRL_RX)
  988. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  989. else
  990. miireg = 0;
  991. return miireg;
  992. }
  993. static u8 tg3_resolve_flowctrl_1000T(u16 lcladv, u16 rmtadv)
  994. {
  995. u8 cap = 0;
  996. if (lcladv & ADVERTISE_PAUSE_CAP) {
  997. if (lcladv & ADVERTISE_PAUSE_ASYM) {
  998. if (rmtadv & LPA_PAUSE_CAP)
  999. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1000. else if (rmtadv & LPA_PAUSE_ASYM)
  1001. cap = TG3_FLOW_CTRL_RX;
  1002. } else {
  1003. if (rmtadv & LPA_PAUSE_CAP)
  1004. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1005. }
  1006. } else if (lcladv & ADVERTISE_PAUSE_ASYM) {
  1007. if ((rmtadv & LPA_PAUSE_CAP) && (rmtadv & LPA_PAUSE_ASYM))
  1008. cap = TG3_FLOW_CTRL_TX;
  1009. }
  1010. return cap;
  1011. }
  1012. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1013. {
  1014. u8 cap = 0;
  1015. if (lcladv & ADVERTISE_1000XPAUSE) {
  1016. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1017. if (rmtadv & LPA_1000XPAUSE)
  1018. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1019. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1020. cap = TG3_FLOW_CTRL_RX;
  1021. } else {
  1022. if (rmtadv & LPA_1000XPAUSE)
  1023. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1024. }
  1025. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1026. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1027. cap = TG3_FLOW_CTRL_TX;
  1028. }
  1029. return cap;
  1030. }
  1031. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1032. {
  1033. u8 autoneg;
  1034. u8 flowctrl = 0;
  1035. u32 old_rx_mode = tp->rx_mode;
  1036. u32 old_tx_mode = tp->tx_mode;
  1037. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1038. autoneg = tp->mdio_bus.phy_map[PHY_ADDR]->autoneg;
  1039. else
  1040. autoneg = tp->link_config.autoneg;
  1041. if (autoneg == AUTONEG_ENABLE &&
  1042. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1043. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1044. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1045. else
  1046. flowctrl = tg3_resolve_flowctrl_1000T(lcladv, rmtadv);
  1047. } else
  1048. flowctrl = tp->link_config.flowctrl;
  1049. tp->link_config.active_flowctrl = flowctrl;
  1050. if (flowctrl & TG3_FLOW_CTRL_RX)
  1051. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1052. else
  1053. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1054. if (old_rx_mode != tp->rx_mode)
  1055. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1056. if (flowctrl & TG3_FLOW_CTRL_TX)
  1057. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1058. else
  1059. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1060. if (old_tx_mode != tp->tx_mode)
  1061. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1062. }
  1063. static void tg3_adjust_link(struct net_device *dev)
  1064. {
  1065. u8 oldflowctrl, linkmesg = 0;
  1066. u32 mac_mode, lcl_adv, rmt_adv;
  1067. struct tg3 *tp = netdev_priv(dev);
  1068. struct phy_device *phydev = tp->mdio_bus.phy_map[PHY_ADDR];
  1069. spin_lock(&tp->lock);
  1070. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1071. MAC_MODE_HALF_DUPLEX);
  1072. oldflowctrl = tp->link_config.active_flowctrl;
  1073. if (phydev->link) {
  1074. lcl_adv = 0;
  1075. rmt_adv = 0;
  1076. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1077. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1078. else
  1079. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1080. if (phydev->duplex == DUPLEX_HALF)
  1081. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1082. else {
  1083. lcl_adv = tg3_advert_flowctrl_1000T(
  1084. tp->link_config.flowctrl);
  1085. if (phydev->pause)
  1086. rmt_adv = LPA_PAUSE_CAP;
  1087. if (phydev->asym_pause)
  1088. rmt_adv |= LPA_PAUSE_ASYM;
  1089. }
  1090. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1091. } else
  1092. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1093. if (mac_mode != tp->mac_mode) {
  1094. tp->mac_mode = mac_mode;
  1095. tw32_f(MAC_MODE, tp->mac_mode);
  1096. udelay(40);
  1097. }
  1098. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1099. tw32(MAC_TX_LENGTHS,
  1100. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1101. (6 << TX_LENGTHS_IPG_SHIFT) |
  1102. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1103. else
  1104. tw32(MAC_TX_LENGTHS,
  1105. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1106. (6 << TX_LENGTHS_IPG_SHIFT) |
  1107. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1108. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1109. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1110. phydev->speed != tp->link_config.active_speed ||
  1111. phydev->duplex != tp->link_config.active_duplex ||
  1112. oldflowctrl != tp->link_config.active_flowctrl)
  1113. linkmesg = 1;
  1114. tp->link_config.active_speed = phydev->speed;
  1115. tp->link_config.active_duplex = phydev->duplex;
  1116. spin_unlock(&tp->lock);
  1117. if (linkmesg)
  1118. tg3_link_report(tp);
  1119. }
  1120. static int tg3_phy_init(struct tg3 *tp)
  1121. {
  1122. struct phy_device *phydev;
  1123. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1124. return 0;
  1125. /* Bring the PHY back to a known state. */
  1126. tg3_bmcr_reset(tp);
  1127. phydev = tp->mdio_bus.phy_map[PHY_ADDR];
  1128. /* Attach the MAC to the PHY. */
  1129. phydev = phy_connect(tp->dev, phydev->dev.bus_id, tg3_adjust_link,
  1130. phydev->dev_flags, phydev->interface);
  1131. if (IS_ERR(phydev)) {
  1132. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1133. return PTR_ERR(phydev);
  1134. }
  1135. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1136. /* Mask with MAC supported features. */
  1137. phydev->supported &= (PHY_GBIT_FEATURES |
  1138. SUPPORTED_Pause |
  1139. SUPPORTED_Asym_Pause);
  1140. phydev->advertising = phydev->supported;
  1141. printk(KERN_INFO
  1142. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  1143. tp->dev->name, phydev->drv->name, phydev->dev.bus_id);
  1144. return 0;
  1145. }
  1146. static void tg3_phy_start(struct tg3 *tp)
  1147. {
  1148. struct phy_device *phydev;
  1149. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1150. return;
  1151. phydev = tp->mdio_bus.phy_map[PHY_ADDR];
  1152. if (tp->link_config.phy_is_low_power) {
  1153. tp->link_config.phy_is_low_power = 0;
  1154. phydev->speed = tp->link_config.orig_speed;
  1155. phydev->duplex = tp->link_config.orig_duplex;
  1156. phydev->autoneg = tp->link_config.orig_autoneg;
  1157. phydev->advertising = tp->link_config.orig_advertising;
  1158. }
  1159. phy_start(phydev);
  1160. phy_start_aneg(phydev);
  1161. }
  1162. static void tg3_phy_stop(struct tg3 *tp)
  1163. {
  1164. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1165. return;
  1166. phy_stop(tp->mdio_bus.phy_map[PHY_ADDR]);
  1167. }
  1168. static void tg3_phy_fini(struct tg3 *tp)
  1169. {
  1170. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1171. phy_disconnect(tp->mdio_bus.phy_map[PHY_ADDR]);
  1172. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1173. }
  1174. }
  1175. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1176. {
  1177. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1178. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1179. }
  1180. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1181. {
  1182. u32 phy;
  1183. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1184. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1185. return;
  1186. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1187. u32 ephy;
  1188. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &ephy)) {
  1189. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  1190. ephy | MII_TG3_EPHY_SHADOW_EN);
  1191. if (!tg3_readphy(tp, MII_TG3_EPHYTST_MISCCTRL, &phy)) {
  1192. if (enable)
  1193. phy |= MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1194. else
  1195. phy &= ~MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1196. tg3_writephy(tp, MII_TG3_EPHYTST_MISCCTRL, phy);
  1197. }
  1198. tg3_writephy(tp, MII_TG3_EPHY_TEST, ephy);
  1199. }
  1200. } else {
  1201. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1202. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1203. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1204. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1205. if (enable)
  1206. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1207. else
  1208. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1209. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1210. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1211. }
  1212. }
  1213. }
  1214. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1215. {
  1216. u32 val;
  1217. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1218. return;
  1219. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1220. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1221. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1222. (val | (1 << 15) | (1 << 4)));
  1223. }
  1224. static void tg3_phy_apply_otp(struct tg3 *tp)
  1225. {
  1226. u32 otp, phy;
  1227. if (!tp->phy_otp)
  1228. return;
  1229. otp = tp->phy_otp;
  1230. /* Enable SM_DSP clock and tx 6dB coding. */
  1231. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1232. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1233. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1234. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1235. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1236. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1237. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1238. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1239. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1240. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1241. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1242. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1243. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1244. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1245. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1246. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1247. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1248. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1249. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1250. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1251. /* Turn off SM_DSP clock. */
  1252. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1253. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1254. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1255. }
  1256. static int tg3_wait_macro_done(struct tg3 *tp)
  1257. {
  1258. int limit = 100;
  1259. while (limit--) {
  1260. u32 tmp32;
  1261. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1262. if ((tmp32 & 0x1000) == 0)
  1263. break;
  1264. }
  1265. }
  1266. if (limit <= 0)
  1267. return -EBUSY;
  1268. return 0;
  1269. }
  1270. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1271. {
  1272. static const u32 test_pat[4][6] = {
  1273. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1274. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1275. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1276. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1277. };
  1278. int chan;
  1279. for (chan = 0; chan < 4; chan++) {
  1280. int i;
  1281. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1282. (chan * 0x2000) | 0x0200);
  1283. tg3_writephy(tp, 0x16, 0x0002);
  1284. for (i = 0; i < 6; i++)
  1285. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1286. test_pat[chan][i]);
  1287. tg3_writephy(tp, 0x16, 0x0202);
  1288. if (tg3_wait_macro_done(tp)) {
  1289. *resetp = 1;
  1290. return -EBUSY;
  1291. }
  1292. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1293. (chan * 0x2000) | 0x0200);
  1294. tg3_writephy(tp, 0x16, 0x0082);
  1295. if (tg3_wait_macro_done(tp)) {
  1296. *resetp = 1;
  1297. return -EBUSY;
  1298. }
  1299. tg3_writephy(tp, 0x16, 0x0802);
  1300. if (tg3_wait_macro_done(tp)) {
  1301. *resetp = 1;
  1302. return -EBUSY;
  1303. }
  1304. for (i = 0; i < 6; i += 2) {
  1305. u32 low, high;
  1306. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1307. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1308. tg3_wait_macro_done(tp)) {
  1309. *resetp = 1;
  1310. return -EBUSY;
  1311. }
  1312. low &= 0x7fff;
  1313. high &= 0x000f;
  1314. if (low != test_pat[chan][i] ||
  1315. high != test_pat[chan][i+1]) {
  1316. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1317. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1318. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1319. return -EBUSY;
  1320. }
  1321. }
  1322. }
  1323. return 0;
  1324. }
  1325. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1326. {
  1327. int chan;
  1328. for (chan = 0; chan < 4; chan++) {
  1329. int i;
  1330. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1331. (chan * 0x2000) | 0x0200);
  1332. tg3_writephy(tp, 0x16, 0x0002);
  1333. for (i = 0; i < 6; i++)
  1334. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1335. tg3_writephy(tp, 0x16, 0x0202);
  1336. if (tg3_wait_macro_done(tp))
  1337. return -EBUSY;
  1338. }
  1339. return 0;
  1340. }
  1341. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1342. {
  1343. u32 reg32, phy9_orig;
  1344. int retries, do_phy_reset, err;
  1345. retries = 10;
  1346. do_phy_reset = 1;
  1347. do {
  1348. if (do_phy_reset) {
  1349. err = tg3_bmcr_reset(tp);
  1350. if (err)
  1351. return err;
  1352. do_phy_reset = 0;
  1353. }
  1354. /* Disable transmitter and interrupt. */
  1355. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1356. continue;
  1357. reg32 |= 0x3000;
  1358. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1359. /* Set full-duplex, 1000 mbps. */
  1360. tg3_writephy(tp, MII_BMCR,
  1361. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1362. /* Set to master mode. */
  1363. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1364. continue;
  1365. tg3_writephy(tp, MII_TG3_CTRL,
  1366. (MII_TG3_CTRL_AS_MASTER |
  1367. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1368. /* Enable SM_DSP_CLOCK and 6dB. */
  1369. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1370. /* Block the PHY control access. */
  1371. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1372. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1373. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1374. if (!err)
  1375. break;
  1376. } while (--retries);
  1377. err = tg3_phy_reset_chanpat(tp);
  1378. if (err)
  1379. return err;
  1380. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1381. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1382. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1383. tg3_writephy(tp, 0x16, 0x0000);
  1384. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1385. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1386. /* Set Extended packet length bit for jumbo frames */
  1387. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1388. }
  1389. else {
  1390. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1391. }
  1392. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1393. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1394. reg32 &= ~0x3000;
  1395. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1396. } else if (!err)
  1397. err = -EBUSY;
  1398. return err;
  1399. }
  1400. /* This will reset the tigon3 PHY if there is no valid
  1401. * link unless the FORCE argument is non-zero.
  1402. */
  1403. static int tg3_phy_reset(struct tg3 *tp)
  1404. {
  1405. u32 cpmuctrl;
  1406. u32 phy_status;
  1407. int err;
  1408. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1409. u32 val;
  1410. val = tr32(GRC_MISC_CFG);
  1411. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1412. udelay(40);
  1413. }
  1414. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1415. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1416. if (err != 0)
  1417. return -EBUSY;
  1418. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1419. netif_carrier_off(tp->dev);
  1420. tg3_link_report(tp);
  1421. }
  1422. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1423. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1424. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1425. err = tg3_phy_reset_5703_4_5(tp);
  1426. if (err)
  1427. return err;
  1428. goto out;
  1429. }
  1430. cpmuctrl = 0;
  1431. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1432. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1433. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1434. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1435. tw32(TG3_CPMU_CTRL,
  1436. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1437. }
  1438. err = tg3_bmcr_reset(tp);
  1439. if (err)
  1440. return err;
  1441. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1442. u32 phy;
  1443. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1444. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1445. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1446. }
  1447. if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
  1448. u32 val;
  1449. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1450. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1451. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1452. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1453. udelay(40);
  1454. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1455. }
  1456. /* Disable GPHY autopowerdown. */
  1457. tg3_writephy(tp, MII_TG3_MISC_SHDW,
  1458. MII_TG3_MISC_SHDW_WREN |
  1459. MII_TG3_MISC_SHDW_APD_SEL |
  1460. MII_TG3_MISC_SHDW_APD_WKTM_84MS);
  1461. }
  1462. tg3_phy_apply_otp(tp);
  1463. out:
  1464. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1465. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1466. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1467. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1468. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1469. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1470. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1471. }
  1472. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1473. tg3_writephy(tp, 0x1c, 0x8d68);
  1474. tg3_writephy(tp, 0x1c, 0x8d68);
  1475. }
  1476. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1477. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1478. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1479. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1480. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1481. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1482. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1483. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1484. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1485. }
  1486. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1487. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1488. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1489. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1490. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1491. tg3_writephy(tp, MII_TG3_TEST1,
  1492. MII_TG3_TEST1_TRIM_EN | 0x4);
  1493. } else
  1494. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1495. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1496. }
  1497. /* Set Extended packet length bit (bit 14) on all chips that */
  1498. /* support jumbo frames */
  1499. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1500. /* Cannot do read-modify-write on 5401 */
  1501. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1502. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1503. u32 phy_reg;
  1504. /* Set bit 14 with read-modify-write to preserve other bits */
  1505. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1506. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1507. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1508. }
  1509. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1510. * jumbo frames transmission.
  1511. */
  1512. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1513. u32 phy_reg;
  1514. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1515. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1516. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1517. }
  1518. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1519. /* adjust output voltage */
  1520. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x12);
  1521. }
  1522. tg3_phy_toggle_automdix(tp, 1);
  1523. tg3_phy_set_wirespeed(tp);
  1524. return 0;
  1525. }
  1526. static void tg3_frob_aux_power(struct tg3 *tp)
  1527. {
  1528. struct tg3 *tp_peer = tp;
  1529. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1530. return;
  1531. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1532. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1533. struct net_device *dev_peer;
  1534. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1535. /* remove_one() may have been run on the peer. */
  1536. if (!dev_peer)
  1537. tp_peer = tp;
  1538. else
  1539. tp_peer = netdev_priv(dev_peer);
  1540. }
  1541. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1542. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1543. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1544. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1545. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1546. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1547. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1548. (GRC_LCLCTRL_GPIO_OE0 |
  1549. GRC_LCLCTRL_GPIO_OE1 |
  1550. GRC_LCLCTRL_GPIO_OE2 |
  1551. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1552. GRC_LCLCTRL_GPIO_OUTPUT1),
  1553. 100);
  1554. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761) {
  1555. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1556. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1557. GRC_LCLCTRL_GPIO_OE1 |
  1558. GRC_LCLCTRL_GPIO_OE2 |
  1559. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1560. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1561. tp->grc_local_ctrl;
  1562. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1563. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1564. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1565. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1566. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1567. } else {
  1568. u32 no_gpio2;
  1569. u32 grc_local_ctrl = 0;
  1570. if (tp_peer != tp &&
  1571. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1572. return;
  1573. /* Workaround to prevent overdrawing Amps. */
  1574. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1575. ASIC_REV_5714) {
  1576. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1577. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1578. grc_local_ctrl, 100);
  1579. }
  1580. /* On 5753 and variants, GPIO2 cannot be used. */
  1581. no_gpio2 = tp->nic_sram_data_cfg &
  1582. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1583. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1584. GRC_LCLCTRL_GPIO_OE1 |
  1585. GRC_LCLCTRL_GPIO_OE2 |
  1586. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1587. GRC_LCLCTRL_GPIO_OUTPUT2;
  1588. if (no_gpio2) {
  1589. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1590. GRC_LCLCTRL_GPIO_OUTPUT2);
  1591. }
  1592. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1593. grc_local_ctrl, 100);
  1594. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1595. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1596. grc_local_ctrl, 100);
  1597. if (!no_gpio2) {
  1598. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1599. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1600. grc_local_ctrl, 100);
  1601. }
  1602. }
  1603. } else {
  1604. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1605. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1606. if (tp_peer != tp &&
  1607. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1608. return;
  1609. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1610. (GRC_LCLCTRL_GPIO_OE1 |
  1611. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1612. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1613. GRC_LCLCTRL_GPIO_OE1, 100);
  1614. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1615. (GRC_LCLCTRL_GPIO_OE1 |
  1616. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1617. }
  1618. }
  1619. }
  1620. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1621. {
  1622. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1623. return 1;
  1624. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1625. if (speed != SPEED_10)
  1626. return 1;
  1627. } else if (speed == SPEED_10)
  1628. return 1;
  1629. return 0;
  1630. }
  1631. static int tg3_setup_phy(struct tg3 *, int);
  1632. #define RESET_KIND_SHUTDOWN 0
  1633. #define RESET_KIND_INIT 1
  1634. #define RESET_KIND_SUSPEND 2
  1635. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1636. static int tg3_halt_cpu(struct tg3 *, u32);
  1637. static int tg3_nvram_lock(struct tg3 *);
  1638. static void tg3_nvram_unlock(struct tg3 *);
  1639. static void tg3_power_down_phy(struct tg3 *tp)
  1640. {
  1641. u32 val;
  1642. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1643. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1644. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1645. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1646. sg_dig_ctrl |=
  1647. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1648. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1649. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1650. }
  1651. return;
  1652. }
  1653. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1654. tg3_bmcr_reset(tp);
  1655. val = tr32(GRC_MISC_CFG);
  1656. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1657. udelay(40);
  1658. return;
  1659. } else if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  1660. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1661. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1662. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x01b2);
  1663. }
  1664. /* The PHY should not be powered down on some chips because
  1665. * of bugs.
  1666. */
  1667. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1668. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1669. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1670. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1671. return;
  1672. if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
  1673. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1674. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1675. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1676. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1677. }
  1678. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1679. }
  1680. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1681. {
  1682. u32 misc_host_ctrl;
  1683. /* Make sure register accesses (indirect or otherwise)
  1684. * will function correctly.
  1685. */
  1686. pci_write_config_dword(tp->pdev,
  1687. TG3PCI_MISC_HOST_CTRL,
  1688. tp->misc_host_ctrl);
  1689. switch (state) {
  1690. case PCI_D0:
  1691. pci_enable_wake(tp->pdev, state, false);
  1692. pci_set_power_state(tp->pdev, PCI_D0);
  1693. /* Switch out of Vaux if it is a NIC */
  1694. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  1695. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1696. return 0;
  1697. case PCI_D1:
  1698. case PCI_D2:
  1699. case PCI_D3hot:
  1700. break;
  1701. default:
  1702. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  1703. tp->dev->name, state);
  1704. return -EINVAL;
  1705. }
  1706. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1707. tw32(TG3PCI_MISC_HOST_CTRL,
  1708. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1709. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  1710. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  1711. !tp->link_config.phy_is_low_power) {
  1712. struct phy_device *phydev;
  1713. u32 advertising;
  1714. phydev = tp->mdio_bus.phy_map[PHY_ADDR];
  1715. tp->link_config.phy_is_low_power = 1;
  1716. tp->link_config.orig_speed = phydev->speed;
  1717. tp->link_config.orig_duplex = phydev->duplex;
  1718. tp->link_config.orig_autoneg = phydev->autoneg;
  1719. tp->link_config.orig_advertising = phydev->advertising;
  1720. advertising = ADVERTISED_TP |
  1721. ADVERTISED_Pause |
  1722. ADVERTISED_Autoneg |
  1723. ADVERTISED_10baseT_Half;
  1724. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  1725. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
  1726. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1727. advertising |=
  1728. ADVERTISED_100baseT_Half |
  1729. ADVERTISED_100baseT_Full |
  1730. ADVERTISED_10baseT_Full;
  1731. else
  1732. advertising |= ADVERTISED_10baseT_Full;
  1733. }
  1734. phydev->advertising = advertising;
  1735. phy_start_aneg(phydev);
  1736. }
  1737. } else {
  1738. if (tp->link_config.phy_is_low_power == 0) {
  1739. tp->link_config.phy_is_low_power = 1;
  1740. tp->link_config.orig_speed = tp->link_config.speed;
  1741. tp->link_config.orig_duplex = tp->link_config.duplex;
  1742. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1743. }
  1744. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1745. tp->link_config.speed = SPEED_10;
  1746. tp->link_config.duplex = DUPLEX_HALF;
  1747. tp->link_config.autoneg = AUTONEG_ENABLE;
  1748. tg3_setup_phy(tp, 0);
  1749. }
  1750. }
  1751. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1752. u32 val;
  1753. val = tr32(GRC_VCPU_EXT_CTRL);
  1754. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  1755. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1756. int i;
  1757. u32 val;
  1758. for (i = 0; i < 200; i++) {
  1759. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1760. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1761. break;
  1762. msleep(1);
  1763. }
  1764. }
  1765. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  1766. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1767. WOL_DRV_STATE_SHUTDOWN |
  1768. WOL_DRV_WOL |
  1769. WOL_SET_MAGIC_PKT);
  1770. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  1771. u32 mac_mode;
  1772. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1773. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  1774. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1775. udelay(40);
  1776. }
  1777. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  1778. mac_mode = MAC_MODE_PORT_MODE_GMII;
  1779. else
  1780. mac_mode = MAC_MODE_PORT_MODE_MII;
  1781. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  1782. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1783. ASIC_REV_5700) {
  1784. u32 speed = (tp->tg3_flags &
  1785. TG3_FLAG_WOL_SPEED_100MB) ?
  1786. SPEED_100 : SPEED_10;
  1787. if (tg3_5700_link_polarity(tp, speed))
  1788. mac_mode |= MAC_MODE_LINK_POLARITY;
  1789. else
  1790. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1791. }
  1792. } else {
  1793. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1794. }
  1795. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1796. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1797. if (pci_pme_capable(tp->pdev, state) &&
  1798. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE))
  1799. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1800. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  1801. mac_mode |= tp->mac_mode &
  1802. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  1803. if (mac_mode & MAC_MODE_APE_TX_EN)
  1804. mac_mode |= MAC_MODE_TDE_ENABLE;
  1805. }
  1806. tw32_f(MAC_MODE, mac_mode);
  1807. udelay(100);
  1808. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1809. udelay(10);
  1810. }
  1811. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1812. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1813. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1814. u32 base_val;
  1815. base_val = tp->pci_clock_ctrl;
  1816. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1817. CLOCK_CTRL_TXCLK_DISABLE);
  1818. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1819. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1820. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1821. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  1822. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  1823. /* do nothing */
  1824. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1825. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1826. u32 newbits1, newbits2;
  1827. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1828. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1829. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1830. CLOCK_CTRL_TXCLK_DISABLE |
  1831. CLOCK_CTRL_ALTCLK);
  1832. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1833. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1834. newbits1 = CLOCK_CTRL_625_CORE;
  1835. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1836. } else {
  1837. newbits1 = CLOCK_CTRL_ALTCLK;
  1838. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1839. }
  1840. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1841. 40);
  1842. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1843. 40);
  1844. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1845. u32 newbits3;
  1846. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1847. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1848. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1849. CLOCK_CTRL_TXCLK_DISABLE |
  1850. CLOCK_CTRL_44MHZ_CORE);
  1851. } else {
  1852. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1853. }
  1854. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  1855. tp->pci_clock_ctrl | newbits3, 40);
  1856. }
  1857. }
  1858. if (!(tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  1859. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  1860. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  1861. tg3_power_down_phy(tp);
  1862. tg3_frob_aux_power(tp);
  1863. /* Workaround for unstable PLL clock */
  1864. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1865. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1866. u32 val = tr32(0x7d00);
  1867. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1868. tw32(0x7d00, val);
  1869. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1870. int err;
  1871. err = tg3_nvram_lock(tp);
  1872. tg3_halt_cpu(tp, RX_CPU_BASE);
  1873. if (!err)
  1874. tg3_nvram_unlock(tp);
  1875. }
  1876. }
  1877. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1878. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  1879. pci_enable_wake(tp->pdev, state, true);
  1880. /* Finally, set the new power state. */
  1881. pci_set_power_state(tp->pdev, state);
  1882. return 0;
  1883. }
  1884. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1885. {
  1886. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1887. case MII_TG3_AUX_STAT_10HALF:
  1888. *speed = SPEED_10;
  1889. *duplex = DUPLEX_HALF;
  1890. break;
  1891. case MII_TG3_AUX_STAT_10FULL:
  1892. *speed = SPEED_10;
  1893. *duplex = DUPLEX_FULL;
  1894. break;
  1895. case MII_TG3_AUX_STAT_100HALF:
  1896. *speed = SPEED_100;
  1897. *duplex = DUPLEX_HALF;
  1898. break;
  1899. case MII_TG3_AUX_STAT_100FULL:
  1900. *speed = SPEED_100;
  1901. *duplex = DUPLEX_FULL;
  1902. break;
  1903. case MII_TG3_AUX_STAT_1000HALF:
  1904. *speed = SPEED_1000;
  1905. *duplex = DUPLEX_HALF;
  1906. break;
  1907. case MII_TG3_AUX_STAT_1000FULL:
  1908. *speed = SPEED_1000;
  1909. *duplex = DUPLEX_FULL;
  1910. break;
  1911. default:
  1912. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1913. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  1914. SPEED_10;
  1915. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  1916. DUPLEX_HALF;
  1917. break;
  1918. }
  1919. *speed = SPEED_INVALID;
  1920. *duplex = DUPLEX_INVALID;
  1921. break;
  1922. }
  1923. }
  1924. static void tg3_phy_copper_begin(struct tg3 *tp)
  1925. {
  1926. u32 new_adv;
  1927. int i;
  1928. if (tp->link_config.phy_is_low_power) {
  1929. /* Entering low power mode. Disable gigabit and
  1930. * 100baseT advertisements.
  1931. */
  1932. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1933. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1934. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1935. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1936. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1937. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1938. } else if (tp->link_config.speed == SPEED_INVALID) {
  1939. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1940. tp->link_config.advertising &=
  1941. ~(ADVERTISED_1000baseT_Half |
  1942. ADVERTISED_1000baseT_Full);
  1943. new_adv = ADVERTISE_CSMA;
  1944. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1945. new_adv |= ADVERTISE_10HALF;
  1946. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1947. new_adv |= ADVERTISE_10FULL;
  1948. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1949. new_adv |= ADVERTISE_100HALF;
  1950. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1951. new_adv |= ADVERTISE_100FULL;
  1952. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  1953. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1954. if (tp->link_config.advertising &
  1955. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1956. new_adv = 0;
  1957. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1958. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1959. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1960. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1961. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1962. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1963. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1964. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1965. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1966. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1967. } else {
  1968. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1969. }
  1970. } else {
  1971. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  1972. new_adv |= ADVERTISE_CSMA;
  1973. /* Asking for a specific link mode. */
  1974. if (tp->link_config.speed == SPEED_1000) {
  1975. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1976. if (tp->link_config.duplex == DUPLEX_FULL)
  1977. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1978. else
  1979. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1980. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1981. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1982. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1983. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1984. } else {
  1985. if (tp->link_config.speed == SPEED_100) {
  1986. if (tp->link_config.duplex == DUPLEX_FULL)
  1987. new_adv |= ADVERTISE_100FULL;
  1988. else
  1989. new_adv |= ADVERTISE_100HALF;
  1990. } else {
  1991. if (tp->link_config.duplex == DUPLEX_FULL)
  1992. new_adv |= ADVERTISE_10FULL;
  1993. else
  1994. new_adv |= ADVERTISE_10HALF;
  1995. }
  1996. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1997. new_adv = 0;
  1998. }
  1999. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2000. }
  2001. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2002. tp->link_config.speed != SPEED_INVALID) {
  2003. u32 bmcr, orig_bmcr;
  2004. tp->link_config.active_speed = tp->link_config.speed;
  2005. tp->link_config.active_duplex = tp->link_config.duplex;
  2006. bmcr = 0;
  2007. switch (tp->link_config.speed) {
  2008. default:
  2009. case SPEED_10:
  2010. break;
  2011. case SPEED_100:
  2012. bmcr |= BMCR_SPEED100;
  2013. break;
  2014. case SPEED_1000:
  2015. bmcr |= TG3_BMCR_SPEED1000;
  2016. break;
  2017. }
  2018. if (tp->link_config.duplex == DUPLEX_FULL)
  2019. bmcr |= BMCR_FULLDPLX;
  2020. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2021. (bmcr != orig_bmcr)) {
  2022. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2023. for (i = 0; i < 1500; i++) {
  2024. u32 tmp;
  2025. udelay(10);
  2026. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2027. tg3_readphy(tp, MII_BMSR, &tmp))
  2028. continue;
  2029. if (!(tmp & BMSR_LSTATUS)) {
  2030. udelay(40);
  2031. break;
  2032. }
  2033. }
  2034. tg3_writephy(tp, MII_BMCR, bmcr);
  2035. udelay(40);
  2036. }
  2037. } else {
  2038. tg3_writephy(tp, MII_BMCR,
  2039. BMCR_ANENABLE | BMCR_ANRESTART);
  2040. }
  2041. }
  2042. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2043. {
  2044. int err;
  2045. /* Turn off tap power management. */
  2046. /* Set Extended packet length bit */
  2047. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2048. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2049. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2050. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2051. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2052. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2053. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2054. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2055. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2056. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2057. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2058. udelay(40);
  2059. return err;
  2060. }
  2061. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2062. {
  2063. u32 adv_reg, all_mask = 0;
  2064. if (mask & ADVERTISED_10baseT_Half)
  2065. all_mask |= ADVERTISE_10HALF;
  2066. if (mask & ADVERTISED_10baseT_Full)
  2067. all_mask |= ADVERTISE_10FULL;
  2068. if (mask & ADVERTISED_100baseT_Half)
  2069. all_mask |= ADVERTISE_100HALF;
  2070. if (mask & ADVERTISED_100baseT_Full)
  2071. all_mask |= ADVERTISE_100FULL;
  2072. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2073. return 0;
  2074. if ((adv_reg & all_mask) != all_mask)
  2075. return 0;
  2076. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2077. u32 tg3_ctrl;
  2078. all_mask = 0;
  2079. if (mask & ADVERTISED_1000baseT_Half)
  2080. all_mask |= ADVERTISE_1000HALF;
  2081. if (mask & ADVERTISED_1000baseT_Full)
  2082. all_mask |= ADVERTISE_1000FULL;
  2083. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2084. return 0;
  2085. if ((tg3_ctrl & all_mask) != all_mask)
  2086. return 0;
  2087. }
  2088. return 1;
  2089. }
  2090. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2091. {
  2092. u32 curadv, reqadv;
  2093. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2094. return 1;
  2095. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2096. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2097. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2098. if (curadv != reqadv)
  2099. return 0;
  2100. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2101. tg3_readphy(tp, MII_LPA, rmtadv);
  2102. } else {
  2103. /* Reprogram the advertisement register, even if it
  2104. * does not affect the current link. If the link
  2105. * gets renegotiated in the future, we can save an
  2106. * additional renegotiation cycle by advertising
  2107. * it correctly in the first place.
  2108. */
  2109. if (curadv != reqadv) {
  2110. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2111. ADVERTISE_PAUSE_ASYM);
  2112. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2113. }
  2114. }
  2115. return 1;
  2116. }
  2117. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2118. {
  2119. int current_link_up;
  2120. u32 bmsr, dummy;
  2121. u32 lcl_adv, rmt_adv;
  2122. u16 current_speed;
  2123. u8 current_duplex;
  2124. int i, err;
  2125. tw32(MAC_EVENT, 0);
  2126. tw32_f(MAC_STATUS,
  2127. (MAC_STATUS_SYNC_CHANGED |
  2128. MAC_STATUS_CFG_CHANGED |
  2129. MAC_STATUS_MI_COMPLETION |
  2130. MAC_STATUS_LNKSTATE_CHANGED));
  2131. udelay(40);
  2132. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2133. tw32_f(MAC_MI_MODE,
  2134. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2135. udelay(80);
  2136. }
  2137. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2138. /* Some third-party PHYs need to be reset on link going
  2139. * down.
  2140. */
  2141. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2142. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2143. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2144. netif_carrier_ok(tp->dev)) {
  2145. tg3_readphy(tp, MII_BMSR, &bmsr);
  2146. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2147. !(bmsr & BMSR_LSTATUS))
  2148. force_reset = 1;
  2149. }
  2150. if (force_reset)
  2151. tg3_phy_reset(tp);
  2152. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2153. tg3_readphy(tp, MII_BMSR, &bmsr);
  2154. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2155. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2156. bmsr = 0;
  2157. if (!(bmsr & BMSR_LSTATUS)) {
  2158. err = tg3_init_5401phy_dsp(tp);
  2159. if (err)
  2160. return err;
  2161. tg3_readphy(tp, MII_BMSR, &bmsr);
  2162. for (i = 0; i < 1000; i++) {
  2163. udelay(10);
  2164. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2165. (bmsr & BMSR_LSTATUS)) {
  2166. udelay(40);
  2167. break;
  2168. }
  2169. }
  2170. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2171. !(bmsr & BMSR_LSTATUS) &&
  2172. tp->link_config.active_speed == SPEED_1000) {
  2173. err = tg3_phy_reset(tp);
  2174. if (!err)
  2175. err = tg3_init_5401phy_dsp(tp);
  2176. if (err)
  2177. return err;
  2178. }
  2179. }
  2180. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2181. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2182. /* 5701 {A0,B0} CRC bug workaround */
  2183. tg3_writephy(tp, 0x15, 0x0a75);
  2184. tg3_writephy(tp, 0x1c, 0x8c68);
  2185. tg3_writephy(tp, 0x1c, 0x8d68);
  2186. tg3_writephy(tp, 0x1c, 0x8c68);
  2187. }
  2188. /* Clear pending interrupts... */
  2189. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2190. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2191. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2192. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2193. else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  2194. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2195. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2196. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2197. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2198. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2199. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2200. else
  2201. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2202. }
  2203. current_link_up = 0;
  2204. current_speed = SPEED_INVALID;
  2205. current_duplex = DUPLEX_INVALID;
  2206. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2207. u32 val;
  2208. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2209. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2210. if (!(val & (1 << 10))) {
  2211. val |= (1 << 10);
  2212. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2213. goto relink;
  2214. }
  2215. }
  2216. bmsr = 0;
  2217. for (i = 0; i < 100; i++) {
  2218. tg3_readphy(tp, MII_BMSR, &bmsr);
  2219. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2220. (bmsr & BMSR_LSTATUS))
  2221. break;
  2222. udelay(40);
  2223. }
  2224. if (bmsr & BMSR_LSTATUS) {
  2225. u32 aux_stat, bmcr;
  2226. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2227. for (i = 0; i < 2000; i++) {
  2228. udelay(10);
  2229. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2230. aux_stat)
  2231. break;
  2232. }
  2233. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2234. &current_speed,
  2235. &current_duplex);
  2236. bmcr = 0;
  2237. for (i = 0; i < 200; i++) {
  2238. tg3_readphy(tp, MII_BMCR, &bmcr);
  2239. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2240. continue;
  2241. if (bmcr && bmcr != 0x7fff)
  2242. break;
  2243. udelay(10);
  2244. }
  2245. lcl_adv = 0;
  2246. rmt_adv = 0;
  2247. tp->link_config.active_speed = current_speed;
  2248. tp->link_config.active_duplex = current_duplex;
  2249. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2250. if ((bmcr & BMCR_ANENABLE) &&
  2251. tg3_copper_is_advertising_all(tp,
  2252. tp->link_config.advertising)) {
  2253. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2254. &rmt_adv))
  2255. current_link_up = 1;
  2256. }
  2257. } else {
  2258. if (!(bmcr & BMCR_ANENABLE) &&
  2259. tp->link_config.speed == current_speed &&
  2260. tp->link_config.duplex == current_duplex &&
  2261. tp->link_config.flowctrl ==
  2262. tp->link_config.active_flowctrl) {
  2263. current_link_up = 1;
  2264. }
  2265. }
  2266. if (current_link_up == 1 &&
  2267. tp->link_config.active_duplex == DUPLEX_FULL)
  2268. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2269. }
  2270. relink:
  2271. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2272. u32 tmp;
  2273. tg3_phy_copper_begin(tp);
  2274. tg3_readphy(tp, MII_BMSR, &tmp);
  2275. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2276. (tmp & BMSR_LSTATUS))
  2277. current_link_up = 1;
  2278. }
  2279. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2280. if (current_link_up == 1) {
  2281. if (tp->link_config.active_speed == SPEED_100 ||
  2282. tp->link_config.active_speed == SPEED_10)
  2283. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2284. else
  2285. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2286. } else
  2287. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2288. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2289. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2290. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2291. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2292. if (current_link_up == 1 &&
  2293. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2294. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2295. else
  2296. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2297. }
  2298. /* ??? Without this setting Netgear GA302T PHY does not
  2299. * ??? send/receive packets...
  2300. */
  2301. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2302. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2303. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2304. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2305. udelay(80);
  2306. }
  2307. tw32_f(MAC_MODE, tp->mac_mode);
  2308. udelay(40);
  2309. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2310. /* Polled via timer. */
  2311. tw32_f(MAC_EVENT, 0);
  2312. } else {
  2313. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2314. }
  2315. udelay(40);
  2316. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2317. current_link_up == 1 &&
  2318. tp->link_config.active_speed == SPEED_1000 &&
  2319. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2320. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2321. udelay(120);
  2322. tw32_f(MAC_STATUS,
  2323. (MAC_STATUS_SYNC_CHANGED |
  2324. MAC_STATUS_CFG_CHANGED));
  2325. udelay(40);
  2326. tg3_write_mem(tp,
  2327. NIC_SRAM_FIRMWARE_MBOX,
  2328. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2329. }
  2330. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2331. if (current_link_up)
  2332. netif_carrier_on(tp->dev);
  2333. else
  2334. netif_carrier_off(tp->dev);
  2335. tg3_link_report(tp);
  2336. }
  2337. return 0;
  2338. }
  2339. struct tg3_fiber_aneginfo {
  2340. int state;
  2341. #define ANEG_STATE_UNKNOWN 0
  2342. #define ANEG_STATE_AN_ENABLE 1
  2343. #define ANEG_STATE_RESTART_INIT 2
  2344. #define ANEG_STATE_RESTART 3
  2345. #define ANEG_STATE_DISABLE_LINK_OK 4
  2346. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2347. #define ANEG_STATE_ABILITY_DETECT 6
  2348. #define ANEG_STATE_ACK_DETECT_INIT 7
  2349. #define ANEG_STATE_ACK_DETECT 8
  2350. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2351. #define ANEG_STATE_COMPLETE_ACK 10
  2352. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2353. #define ANEG_STATE_IDLE_DETECT 12
  2354. #define ANEG_STATE_LINK_OK 13
  2355. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2356. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2357. u32 flags;
  2358. #define MR_AN_ENABLE 0x00000001
  2359. #define MR_RESTART_AN 0x00000002
  2360. #define MR_AN_COMPLETE 0x00000004
  2361. #define MR_PAGE_RX 0x00000008
  2362. #define MR_NP_LOADED 0x00000010
  2363. #define MR_TOGGLE_TX 0x00000020
  2364. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2365. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2366. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2367. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2368. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2369. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2370. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2371. #define MR_TOGGLE_RX 0x00002000
  2372. #define MR_NP_RX 0x00004000
  2373. #define MR_LINK_OK 0x80000000
  2374. unsigned long link_time, cur_time;
  2375. u32 ability_match_cfg;
  2376. int ability_match_count;
  2377. char ability_match, idle_match, ack_match;
  2378. u32 txconfig, rxconfig;
  2379. #define ANEG_CFG_NP 0x00000080
  2380. #define ANEG_CFG_ACK 0x00000040
  2381. #define ANEG_CFG_RF2 0x00000020
  2382. #define ANEG_CFG_RF1 0x00000010
  2383. #define ANEG_CFG_PS2 0x00000001
  2384. #define ANEG_CFG_PS1 0x00008000
  2385. #define ANEG_CFG_HD 0x00004000
  2386. #define ANEG_CFG_FD 0x00002000
  2387. #define ANEG_CFG_INVAL 0x00001f06
  2388. };
  2389. #define ANEG_OK 0
  2390. #define ANEG_DONE 1
  2391. #define ANEG_TIMER_ENAB 2
  2392. #define ANEG_FAILED -1
  2393. #define ANEG_STATE_SETTLE_TIME 10000
  2394. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2395. struct tg3_fiber_aneginfo *ap)
  2396. {
  2397. u16 flowctrl;
  2398. unsigned long delta;
  2399. u32 rx_cfg_reg;
  2400. int ret;
  2401. if (ap->state == ANEG_STATE_UNKNOWN) {
  2402. ap->rxconfig = 0;
  2403. ap->link_time = 0;
  2404. ap->cur_time = 0;
  2405. ap->ability_match_cfg = 0;
  2406. ap->ability_match_count = 0;
  2407. ap->ability_match = 0;
  2408. ap->idle_match = 0;
  2409. ap->ack_match = 0;
  2410. }
  2411. ap->cur_time++;
  2412. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2413. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2414. if (rx_cfg_reg != ap->ability_match_cfg) {
  2415. ap->ability_match_cfg = rx_cfg_reg;
  2416. ap->ability_match = 0;
  2417. ap->ability_match_count = 0;
  2418. } else {
  2419. if (++ap->ability_match_count > 1) {
  2420. ap->ability_match = 1;
  2421. ap->ability_match_cfg = rx_cfg_reg;
  2422. }
  2423. }
  2424. if (rx_cfg_reg & ANEG_CFG_ACK)
  2425. ap->ack_match = 1;
  2426. else
  2427. ap->ack_match = 0;
  2428. ap->idle_match = 0;
  2429. } else {
  2430. ap->idle_match = 1;
  2431. ap->ability_match_cfg = 0;
  2432. ap->ability_match_count = 0;
  2433. ap->ability_match = 0;
  2434. ap->ack_match = 0;
  2435. rx_cfg_reg = 0;
  2436. }
  2437. ap->rxconfig = rx_cfg_reg;
  2438. ret = ANEG_OK;
  2439. switch(ap->state) {
  2440. case ANEG_STATE_UNKNOWN:
  2441. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2442. ap->state = ANEG_STATE_AN_ENABLE;
  2443. /* fallthru */
  2444. case ANEG_STATE_AN_ENABLE:
  2445. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2446. if (ap->flags & MR_AN_ENABLE) {
  2447. ap->link_time = 0;
  2448. ap->cur_time = 0;
  2449. ap->ability_match_cfg = 0;
  2450. ap->ability_match_count = 0;
  2451. ap->ability_match = 0;
  2452. ap->idle_match = 0;
  2453. ap->ack_match = 0;
  2454. ap->state = ANEG_STATE_RESTART_INIT;
  2455. } else {
  2456. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2457. }
  2458. break;
  2459. case ANEG_STATE_RESTART_INIT:
  2460. ap->link_time = ap->cur_time;
  2461. ap->flags &= ~(MR_NP_LOADED);
  2462. ap->txconfig = 0;
  2463. tw32(MAC_TX_AUTO_NEG, 0);
  2464. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2465. tw32_f(MAC_MODE, tp->mac_mode);
  2466. udelay(40);
  2467. ret = ANEG_TIMER_ENAB;
  2468. ap->state = ANEG_STATE_RESTART;
  2469. /* fallthru */
  2470. case ANEG_STATE_RESTART:
  2471. delta = ap->cur_time - ap->link_time;
  2472. if (delta > ANEG_STATE_SETTLE_TIME) {
  2473. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2474. } else {
  2475. ret = ANEG_TIMER_ENAB;
  2476. }
  2477. break;
  2478. case ANEG_STATE_DISABLE_LINK_OK:
  2479. ret = ANEG_DONE;
  2480. break;
  2481. case ANEG_STATE_ABILITY_DETECT_INIT:
  2482. ap->flags &= ~(MR_TOGGLE_TX);
  2483. ap->txconfig = ANEG_CFG_FD;
  2484. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2485. if (flowctrl & ADVERTISE_1000XPAUSE)
  2486. ap->txconfig |= ANEG_CFG_PS1;
  2487. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2488. ap->txconfig |= ANEG_CFG_PS2;
  2489. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2490. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2491. tw32_f(MAC_MODE, tp->mac_mode);
  2492. udelay(40);
  2493. ap->state = ANEG_STATE_ABILITY_DETECT;
  2494. break;
  2495. case ANEG_STATE_ABILITY_DETECT:
  2496. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2497. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2498. }
  2499. break;
  2500. case ANEG_STATE_ACK_DETECT_INIT:
  2501. ap->txconfig |= ANEG_CFG_ACK;
  2502. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2503. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2504. tw32_f(MAC_MODE, tp->mac_mode);
  2505. udelay(40);
  2506. ap->state = ANEG_STATE_ACK_DETECT;
  2507. /* fallthru */
  2508. case ANEG_STATE_ACK_DETECT:
  2509. if (ap->ack_match != 0) {
  2510. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2511. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2512. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2513. } else {
  2514. ap->state = ANEG_STATE_AN_ENABLE;
  2515. }
  2516. } else if (ap->ability_match != 0 &&
  2517. ap->rxconfig == 0) {
  2518. ap->state = ANEG_STATE_AN_ENABLE;
  2519. }
  2520. break;
  2521. case ANEG_STATE_COMPLETE_ACK_INIT:
  2522. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2523. ret = ANEG_FAILED;
  2524. break;
  2525. }
  2526. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2527. MR_LP_ADV_HALF_DUPLEX |
  2528. MR_LP_ADV_SYM_PAUSE |
  2529. MR_LP_ADV_ASYM_PAUSE |
  2530. MR_LP_ADV_REMOTE_FAULT1 |
  2531. MR_LP_ADV_REMOTE_FAULT2 |
  2532. MR_LP_ADV_NEXT_PAGE |
  2533. MR_TOGGLE_RX |
  2534. MR_NP_RX);
  2535. if (ap->rxconfig & ANEG_CFG_FD)
  2536. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2537. if (ap->rxconfig & ANEG_CFG_HD)
  2538. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2539. if (ap->rxconfig & ANEG_CFG_PS1)
  2540. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2541. if (ap->rxconfig & ANEG_CFG_PS2)
  2542. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2543. if (ap->rxconfig & ANEG_CFG_RF1)
  2544. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2545. if (ap->rxconfig & ANEG_CFG_RF2)
  2546. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2547. if (ap->rxconfig & ANEG_CFG_NP)
  2548. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2549. ap->link_time = ap->cur_time;
  2550. ap->flags ^= (MR_TOGGLE_TX);
  2551. if (ap->rxconfig & 0x0008)
  2552. ap->flags |= MR_TOGGLE_RX;
  2553. if (ap->rxconfig & ANEG_CFG_NP)
  2554. ap->flags |= MR_NP_RX;
  2555. ap->flags |= MR_PAGE_RX;
  2556. ap->state = ANEG_STATE_COMPLETE_ACK;
  2557. ret = ANEG_TIMER_ENAB;
  2558. break;
  2559. case ANEG_STATE_COMPLETE_ACK:
  2560. if (ap->ability_match != 0 &&
  2561. ap->rxconfig == 0) {
  2562. ap->state = ANEG_STATE_AN_ENABLE;
  2563. break;
  2564. }
  2565. delta = ap->cur_time - ap->link_time;
  2566. if (delta > ANEG_STATE_SETTLE_TIME) {
  2567. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2568. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2569. } else {
  2570. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2571. !(ap->flags & MR_NP_RX)) {
  2572. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2573. } else {
  2574. ret = ANEG_FAILED;
  2575. }
  2576. }
  2577. }
  2578. break;
  2579. case ANEG_STATE_IDLE_DETECT_INIT:
  2580. ap->link_time = ap->cur_time;
  2581. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2582. tw32_f(MAC_MODE, tp->mac_mode);
  2583. udelay(40);
  2584. ap->state = ANEG_STATE_IDLE_DETECT;
  2585. ret = ANEG_TIMER_ENAB;
  2586. break;
  2587. case ANEG_STATE_IDLE_DETECT:
  2588. if (ap->ability_match != 0 &&
  2589. ap->rxconfig == 0) {
  2590. ap->state = ANEG_STATE_AN_ENABLE;
  2591. break;
  2592. }
  2593. delta = ap->cur_time - ap->link_time;
  2594. if (delta > ANEG_STATE_SETTLE_TIME) {
  2595. /* XXX another gem from the Broadcom driver :( */
  2596. ap->state = ANEG_STATE_LINK_OK;
  2597. }
  2598. break;
  2599. case ANEG_STATE_LINK_OK:
  2600. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2601. ret = ANEG_DONE;
  2602. break;
  2603. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2604. /* ??? unimplemented */
  2605. break;
  2606. case ANEG_STATE_NEXT_PAGE_WAIT:
  2607. /* ??? unimplemented */
  2608. break;
  2609. default:
  2610. ret = ANEG_FAILED;
  2611. break;
  2612. }
  2613. return ret;
  2614. }
  2615. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  2616. {
  2617. int res = 0;
  2618. struct tg3_fiber_aneginfo aninfo;
  2619. int status = ANEG_FAILED;
  2620. unsigned int tick;
  2621. u32 tmp;
  2622. tw32_f(MAC_TX_AUTO_NEG, 0);
  2623. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2624. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2625. udelay(40);
  2626. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2627. udelay(40);
  2628. memset(&aninfo, 0, sizeof(aninfo));
  2629. aninfo.flags |= MR_AN_ENABLE;
  2630. aninfo.state = ANEG_STATE_UNKNOWN;
  2631. aninfo.cur_time = 0;
  2632. tick = 0;
  2633. while (++tick < 195000) {
  2634. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2635. if (status == ANEG_DONE || status == ANEG_FAILED)
  2636. break;
  2637. udelay(1);
  2638. }
  2639. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2640. tw32_f(MAC_MODE, tp->mac_mode);
  2641. udelay(40);
  2642. *txflags = aninfo.txconfig;
  2643. *rxflags = aninfo.flags;
  2644. if (status == ANEG_DONE &&
  2645. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  2646. MR_LP_ADV_FULL_DUPLEX)))
  2647. res = 1;
  2648. return res;
  2649. }
  2650. static void tg3_init_bcm8002(struct tg3 *tp)
  2651. {
  2652. u32 mac_status = tr32(MAC_STATUS);
  2653. int i;
  2654. /* Reset when initting first time or we have a link. */
  2655. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  2656. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2657. return;
  2658. /* Set PLL lock range. */
  2659. tg3_writephy(tp, 0x16, 0x8007);
  2660. /* SW reset */
  2661. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2662. /* Wait for reset to complete. */
  2663. /* XXX schedule_timeout() ... */
  2664. for (i = 0; i < 500; i++)
  2665. udelay(10);
  2666. /* Config mode; select PMA/Ch 1 regs. */
  2667. tg3_writephy(tp, 0x10, 0x8411);
  2668. /* Enable auto-lock and comdet, select txclk for tx. */
  2669. tg3_writephy(tp, 0x11, 0x0a10);
  2670. tg3_writephy(tp, 0x18, 0x00a0);
  2671. tg3_writephy(tp, 0x16, 0x41ff);
  2672. /* Assert and deassert POR. */
  2673. tg3_writephy(tp, 0x13, 0x0400);
  2674. udelay(40);
  2675. tg3_writephy(tp, 0x13, 0x0000);
  2676. tg3_writephy(tp, 0x11, 0x0a50);
  2677. udelay(40);
  2678. tg3_writephy(tp, 0x11, 0x0a10);
  2679. /* Wait for signal to stabilize */
  2680. /* XXX schedule_timeout() ... */
  2681. for (i = 0; i < 15000; i++)
  2682. udelay(10);
  2683. /* Deselect the channel register so we can read the PHYID
  2684. * later.
  2685. */
  2686. tg3_writephy(tp, 0x10, 0x8011);
  2687. }
  2688. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2689. {
  2690. u16 flowctrl;
  2691. u32 sg_dig_ctrl, sg_dig_status;
  2692. u32 serdes_cfg, expected_sg_dig_ctrl;
  2693. int workaround, port_a;
  2694. int current_link_up;
  2695. serdes_cfg = 0;
  2696. expected_sg_dig_ctrl = 0;
  2697. workaround = 0;
  2698. port_a = 1;
  2699. current_link_up = 0;
  2700. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2701. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2702. workaround = 1;
  2703. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2704. port_a = 0;
  2705. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2706. /* preserve bits 20-23 for voltage regulator */
  2707. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2708. }
  2709. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2710. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2711. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  2712. if (workaround) {
  2713. u32 val = serdes_cfg;
  2714. if (port_a)
  2715. val |= 0xc010000;
  2716. else
  2717. val |= 0x4010000;
  2718. tw32_f(MAC_SERDES_CFG, val);
  2719. }
  2720. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  2721. }
  2722. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2723. tg3_setup_flow_control(tp, 0, 0);
  2724. current_link_up = 1;
  2725. }
  2726. goto out;
  2727. }
  2728. /* Want auto-negotiation. */
  2729. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  2730. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2731. if (flowctrl & ADVERTISE_1000XPAUSE)
  2732. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  2733. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2734. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  2735. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2736. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  2737. tp->serdes_counter &&
  2738. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  2739. MAC_STATUS_RCVD_CFG)) ==
  2740. MAC_STATUS_PCS_SYNCED)) {
  2741. tp->serdes_counter--;
  2742. current_link_up = 1;
  2743. goto out;
  2744. }
  2745. restart_autoneg:
  2746. if (workaround)
  2747. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2748. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  2749. udelay(5);
  2750. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2751. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2752. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2753. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2754. MAC_STATUS_SIGNAL_DET)) {
  2755. sg_dig_status = tr32(SG_DIG_STATUS);
  2756. mac_status = tr32(MAC_STATUS);
  2757. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  2758. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2759. u32 local_adv = 0, remote_adv = 0;
  2760. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  2761. local_adv |= ADVERTISE_1000XPAUSE;
  2762. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  2763. local_adv |= ADVERTISE_1000XPSE_ASYM;
  2764. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  2765. remote_adv |= LPA_1000XPAUSE;
  2766. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  2767. remote_adv |= LPA_1000XPAUSE_ASYM;
  2768. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2769. current_link_up = 1;
  2770. tp->serdes_counter = 0;
  2771. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2772. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  2773. if (tp->serdes_counter)
  2774. tp->serdes_counter--;
  2775. else {
  2776. if (workaround) {
  2777. u32 val = serdes_cfg;
  2778. if (port_a)
  2779. val |= 0xc010000;
  2780. else
  2781. val |= 0x4010000;
  2782. tw32_f(MAC_SERDES_CFG, val);
  2783. }
  2784. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  2785. udelay(40);
  2786. /* Link parallel detection - link is up */
  2787. /* only if we have PCS_SYNC and not */
  2788. /* receiving config code words */
  2789. mac_status = tr32(MAC_STATUS);
  2790. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2791. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2792. tg3_setup_flow_control(tp, 0, 0);
  2793. current_link_up = 1;
  2794. tp->tg3_flags2 |=
  2795. TG3_FLG2_PARALLEL_DETECT;
  2796. tp->serdes_counter =
  2797. SERDES_PARALLEL_DET_TIMEOUT;
  2798. } else
  2799. goto restart_autoneg;
  2800. }
  2801. }
  2802. } else {
  2803. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2804. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2805. }
  2806. out:
  2807. return current_link_up;
  2808. }
  2809. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2810. {
  2811. int current_link_up = 0;
  2812. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  2813. goto out;
  2814. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2815. u32 txflags, rxflags;
  2816. int i;
  2817. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  2818. u32 local_adv = 0, remote_adv = 0;
  2819. if (txflags & ANEG_CFG_PS1)
  2820. local_adv |= ADVERTISE_1000XPAUSE;
  2821. if (txflags & ANEG_CFG_PS2)
  2822. local_adv |= ADVERTISE_1000XPSE_ASYM;
  2823. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  2824. remote_adv |= LPA_1000XPAUSE;
  2825. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  2826. remote_adv |= LPA_1000XPAUSE_ASYM;
  2827. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2828. current_link_up = 1;
  2829. }
  2830. for (i = 0; i < 30; i++) {
  2831. udelay(20);
  2832. tw32_f(MAC_STATUS,
  2833. (MAC_STATUS_SYNC_CHANGED |
  2834. MAC_STATUS_CFG_CHANGED));
  2835. udelay(40);
  2836. if ((tr32(MAC_STATUS) &
  2837. (MAC_STATUS_SYNC_CHANGED |
  2838. MAC_STATUS_CFG_CHANGED)) == 0)
  2839. break;
  2840. }
  2841. mac_status = tr32(MAC_STATUS);
  2842. if (current_link_up == 0 &&
  2843. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2844. !(mac_status & MAC_STATUS_RCVD_CFG))
  2845. current_link_up = 1;
  2846. } else {
  2847. tg3_setup_flow_control(tp, 0, 0);
  2848. /* Forcing 1000FD link up. */
  2849. current_link_up = 1;
  2850. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2851. udelay(40);
  2852. tw32_f(MAC_MODE, tp->mac_mode);
  2853. udelay(40);
  2854. }
  2855. out:
  2856. return current_link_up;
  2857. }
  2858. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2859. {
  2860. u32 orig_pause_cfg;
  2861. u16 orig_active_speed;
  2862. u8 orig_active_duplex;
  2863. u32 mac_status;
  2864. int current_link_up;
  2865. int i;
  2866. orig_pause_cfg = tp->link_config.active_flowctrl;
  2867. orig_active_speed = tp->link_config.active_speed;
  2868. orig_active_duplex = tp->link_config.active_duplex;
  2869. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2870. netif_carrier_ok(tp->dev) &&
  2871. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2872. mac_status = tr32(MAC_STATUS);
  2873. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2874. MAC_STATUS_SIGNAL_DET |
  2875. MAC_STATUS_CFG_CHANGED |
  2876. MAC_STATUS_RCVD_CFG);
  2877. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2878. MAC_STATUS_SIGNAL_DET)) {
  2879. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2880. MAC_STATUS_CFG_CHANGED));
  2881. return 0;
  2882. }
  2883. }
  2884. tw32_f(MAC_TX_AUTO_NEG, 0);
  2885. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2886. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2887. tw32_f(MAC_MODE, tp->mac_mode);
  2888. udelay(40);
  2889. if (tp->phy_id == PHY_ID_BCM8002)
  2890. tg3_init_bcm8002(tp);
  2891. /* Enable link change event even when serdes polling. */
  2892. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2893. udelay(40);
  2894. current_link_up = 0;
  2895. mac_status = tr32(MAC_STATUS);
  2896. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2897. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2898. else
  2899. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2900. tp->hw_status->status =
  2901. (SD_STATUS_UPDATED |
  2902. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2903. for (i = 0; i < 100; i++) {
  2904. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2905. MAC_STATUS_CFG_CHANGED));
  2906. udelay(5);
  2907. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2908. MAC_STATUS_CFG_CHANGED |
  2909. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  2910. break;
  2911. }
  2912. mac_status = tr32(MAC_STATUS);
  2913. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2914. current_link_up = 0;
  2915. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  2916. tp->serdes_counter == 0) {
  2917. tw32_f(MAC_MODE, (tp->mac_mode |
  2918. MAC_MODE_SEND_CONFIGS));
  2919. udelay(1);
  2920. tw32_f(MAC_MODE, tp->mac_mode);
  2921. }
  2922. }
  2923. if (current_link_up == 1) {
  2924. tp->link_config.active_speed = SPEED_1000;
  2925. tp->link_config.active_duplex = DUPLEX_FULL;
  2926. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2927. LED_CTRL_LNKLED_OVERRIDE |
  2928. LED_CTRL_1000MBPS_ON));
  2929. } else {
  2930. tp->link_config.active_speed = SPEED_INVALID;
  2931. tp->link_config.active_duplex = DUPLEX_INVALID;
  2932. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2933. LED_CTRL_LNKLED_OVERRIDE |
  2934. LED_CTRL_TRAFFIC_OVERRIDE));
  2935. }
  2936. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2937. if (current_link_up)
  2938. netif_carrier_on(tp->dev);
  2939. else
  2940. netif_carrier_off(tp->dev);
  2941. tg3_link_report(tp);
  2942. } else {
  2943. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  2944. if (orig_pause_cfg != now_pause_cfg ||
  2945. orig_active_speed != tp->link_config.active_speed ||
  2946. orig_active_duplex != tp->link_config.active_duplex)
  2947. tg3_link_report(tp);
  2948. }
  2949. return 0;
  2950. }
  2951. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  2952. {
  2953. int current_link_up, err = 0;
  2954. u32 bmsr, bmcr;
  2955. u16 current_speed;
  2956. u8 current_duplex;
  2957. u32 local_adv, remote_adv;
  2958. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2959. tw32_f(MAC_MODE, tp->mac_mode);
  2960. udelay(40);
  2961. tw32(MAC_EVENT, 0);
  2962. tw32_f(MAC_STATUS,
  2963. (MAC_STATUS_SYNC_CHANGED |
  2964. MAC_STATUS_CFG_CHANGED |
  2965. MAC_STATUS_MI_COMPLETION |
  2966. MAC_STATUS_LNKSTATE_CHANGED));
  2967. udelay(40);
  2968. if (force_reset)
  2969. tg3_phy_reset(tp);
  2970. current_link_up = 0;
  2971. current_speed = SPEED_INVALID;
  2972. current_duplex = DUPLEX_INVALID;
  2973. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2974. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2975. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2976. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2977. bmsr |= BMSR_LSTATUS;
  2978. else
  2979. bmsr &= ~BMSR_LSTATUS;
  2980. }
  2981. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  2982. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  2983. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2984. /* do nothing, just check for link up at the end */
  2985. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2986. u32 adv, new_adv;
  2987. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2988. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  2989. ADVERTISE_1000XPAUSE |
  2990. ADVERTISE_1000XPSE_ASYM |
  2991. ADVERTISE_SLCT);
  2992. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2993. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2994. new_adv |= ADVERTISE_1000XHALF;
  2995. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2996. new_adv |= ADVERTISE_1000XFULL;
  2997. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  2998. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2999. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3000. tg3_writephy(tp, MII_BMCR, bmcr);
  3001. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3002. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3003. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3004. return err;
  3005. }
  3006. } else {
  3007. u32 new_bmcr;
  3008. bmcr &= ~BMCR_SPEED1000;
  3009. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3010. if (tp->link_config.duplex == DUPLEX_FULL)
  3011. new_bmcr |= BMCR_FULLDPLX;
  3012. if (new_bmcr != bmcr) {
  3013. /* BMCR_SPEED1000 is a reserved bit that needs
  3014. * to be set on write.
  3015. */
  3016. new_bmcr |= BMCR_SPEED1000;
  3017. /* Force a linkdown */
  3018. if (netif_carrier_ok(tp->dev)) {
  3019. u32 adv;
  3020. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3021. adv &= ~(ADVERTISE_1000XFULL |
  3022. ADVERTISE_1000XHALF |
  3023. ADVERTISE_SLCT);
  3024. tg3_writephy(tp, MII_ADVERTISE, adv);
  3025. tg3_writephy(tp, MII_BMCR, bmcr |
  3026. BMCR_ANRESTART |
  3027. BMCR_ANENABLE);
  3028. udelay(10);
  3029. netif_carrier_off(tp->dev);
  3030. }
  3031. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3032. bmcr = new_bmcr;
  3033. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3034. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3035. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3036. ASIC_REV_5714) {
  3037. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3038. bmsr |= BMSR_LSTATUS;
  3039. else
  3040. bmsr &= ~BMSR_LSTATUS;
  3041. }
  3042. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3043. }
  3044. }
  3045. if (bmsr & BMSR_LSTATUS) {
  3046. current_speed = SPEED_1000;
  3047. current_link_up = 1;
  3048. if (bmcr & BMCR_FULLDPLX)
  3049. current_duplex = DUPLEX_FULL;
  3050. else
  3051. current_duplex = DUPLEX_HALF;
  3052. local_adv = 0;
  3053. remote_adv = 0;
  3054. if (bmcr & BMCR_ANENABLE) {
  3055. u32 common;
  3056. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3057. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3058. common = local_adv & remote_adv;
  3059. if (common & (ADVERTISE_1000XHALF |
  3060. ADVERTISE_1000XFULL)) {
  3061. if (common & ADVERTISE_1000XFULL)
  3062. current_duplex = DUPLEX_FULL;
  3063. else
  3064. current_duplex = DUPLEX_HALF;
  3065. }
  3066. else
  3067. current_link_up = 0;
  3068. }
  3069. }
  3070. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3071. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3072. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3073. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3074. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3075. tw32_f(MAC_MODE, tp->mac_mode);
  3076. udelay(40);
  3077. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3078. tp->link_config.active_speed = current_speed;
  3079. tp->link_config.active_duplex = current_duplex;
  3080. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3081. if (current_link_up)
  3082. netif_carrier_on(tp->dev);
  3083. else {
  3084. netif_carrier_off(tp->dev);
  3085. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3086. }
  3087. tg3_link_report(tp);
  3088. }
  3089. return err;
  3090. }
  3091. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3092. {
  3093. if (tp->serdes_counter) {
  3094. /* Give autoneg time to complete. */
  3095. tp->serdes_counter--;
  3096. return;
  3097. }
  3098. if (!netif_carrier_ok(tp->dev) &&
  3099. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3100. u32 bmcr;
  3101. tg3_readphy(tp, MII_BMCR, &bmcr);
  3102. if (bmcr & BMCR_ANENABLE) {
  3103. u32 phy1, phy2;
  3104. /* Select shadow register 0x1f */
  3105. tg3_writephy(tp, 0x1c, 0x7c00);
  3106. tg3_readphy(tp, 0x1c, &phy1);
  3107. /* Select expansion interrupt status register */
  3108. tg3_writephy(tp, 0x17, 0x0f01);
  3109. tg3_readphy(tp, 0x15, &phy2);
  3110. tg3_readphy(tp, 0x15, &phy2);
  3111. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3112. /* We have signal detect and not receiving
  3113. * config code words, link is up by parallel
  3114. * detection.
  3115. */
  3116. bmcr &= ~BMCR_ANENABLE;
  3117. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3118. tg3_writephy(tp, MII_BMCR, bmcr);
  3119. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3120. }
  3121. }
  3122. }
  3123. else if (netif_carrier_ok(tp->dev) &&
  3124. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3125. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3126. u32 phy2;
  3127. /* Select expansion interrupt status register */
  3128. tg3_writephy(tp, 0x17, 0x0f01);
  3129. tg3_readphy(tp, 0x15, &phy2);
  3130. if (phy2 & 0x20) {
  3131. u32 bmcr;
  3132. /* Config code words received, turn on autoneg. */
  3133. tg3_readphy(tp, MII_BMCR, &bmcr);
  3134. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3135. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3136. }
  3137. }
  3138. }
  3139. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3140. {
  3141. int err;
  3142. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3143. err = tg3_setup_fiber_phy(tp, force_reset);
  3144. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3145. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3146. } else {
  3147. err = tg3_setup_copper_phy(tp, force_reset);
  3148. }
  3149. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  3150. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1) {
  3151. u32 val, scale;
  3152. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3153. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3154. scale = 65;
  3155. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3156. scale = 6;
  3157. else
  3158. scale = 12;
  3159. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3160. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3161. tw32(GRC_MISC_CFG, val);
  3162. }
  3163. if (tp->link_config.active_speed == SPEED_1000 &&
  3164. tp->link_config.active_duplex == DUPLEX_HALF)
  3165. tw32(MAC_TX_LENGTHS,
  3166. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3167. (6 << TX_LENGTHS_IPG_SHIFT) |
  3168. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3169. else
  3170. tw32(MAC_TX_LENGTHS,
  3171. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3172. (6 << TX_LENGTHS_IPG_SHIFT) |
  3173. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3174. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3175. if (netif_carrier_ok(tp->dev)) {
  3176. tw32(HOSTCC_STAT_COAL_TICKS,
  3177. tp->coal.stats_block_coalesce_usecs);
  3178. } else {
  3179. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3180. }
  3181. }
  3182. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3183. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3184. if (!netif_carrier_ok(tp->dev))
  3185. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3186. tp->pwrmgmt_thresh;
  3187. else
  3188. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3189. tw32(PCIE_PWR_MGMT_THRESH, val);
  3190. }
  3191. return err;
  3192. }
  3193. /* This is called whenever we suspect that the system chipset is re-
  3194. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3195. * is bogus tx completions. We try to recover by setting the
  3196. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3197. * in the workqueue.
  3198. */
  3199. static void tg3_tx_recover(struct tg3 *tp)
  3200. {
  3201. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3202. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3203. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3204. "mapped I/O cycles to the network device, attempting to "
  3205. "recover. Please report the problem to the driver maintainer "
  3206. "and include system chipset information.\n", tp->dev->name);
  3207. spin_lock(&tp->lock);
  3208. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3209. spin_unlock(&tp->lock);
  3210. }
  3211. static inline u32 tg3_tx_avail(struct tg3 *tp)
  3212. {
  3213. smp_mb();
  3214. return (tp->tx_pending -
  3215. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  3216. }
  3217. /* Tigon3 never reports partial packet sends. So we do not
  3218. * need special logic to handle SKBs that have not had all
  3219. * of their frags sent yet, like SunGEM does.
  3220. */
  3221. static void tg3_tx(struct tg3 *tp)
  3222. {
  3223. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  3224. u32 sw_idx = tp->tx_cons;
  3225. while (sw_idx != hw_idx) {
  3226. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  3227. struct sk_buff *skb = ri->skb;
  3228. int i, tx_bug = 0;
  3229. if (unlikely(skb == NULL)) {
  3230. tg3_tx_recover(tp);
  3231. return;
  3232. }
  3233. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3234. ri->skb = NULL;
  3235. sw_idx = NEXT_TX(sw_idx);
  3236. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3237. ri = &tp->tx_buffers[sw_idx];
  3238. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3239. tx_bug = 1;
  3240. sw_idx = NEXT_TX(sw_idx);
  3241. }
  3242. dev_kfree_skb(skb);
  3243. if (unlikely(tx_bug)) {
  3244. tg3_tx_recover(tp);
  3245. return;
  3246. }
  3247. }
  3248. tp->tx_cons = sw_idx;
  3249. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3250. * before checking for netif_queue_stopped(). Without the
  3251. * memory barrier, there is a small possibility that tg3_start_xmit()
  3252. * will miss it and cause the queue to be stopped forever.
  3253. */
  3254. smp_mb();
  3255. if (unlikely(netif_queue_stopped(tp->dev) &&
  3256. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  3257. netif_tx_lock(tp->dev);
  3258. if (netif_queue_stopped(tp->dev) &&
  3259. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  3260. netif_wake_queue(tp->dev);
  3261. netif_tx_unlock(tp->dev);
  3262. }
  3263. }
  3264. /* Returns size of skb allocated or < 0 on error.
  3265. *
  3266. * We only need to fill in the address because the other members
  3267. * of the RX descriptor are invariant, see tg3_init_rings.
  3268. *
  3269. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3270. * posting buffers we only dirty the first cache line of the RX
  3271. * descriptor (containing the address). Whereas for the RX status
  3272. * buffers the cpu only reads the last cacheline of the RX descriptor
  3273. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3274. */
  3275. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  3276. int src_idx, u32 dest_idx_unmasked)
  3277. {
  3278. struct tg3_rx_buffer_desc *desc;
  3279. struct ring_info *map, *src_map;
  3280. struct sk_buff *skb;
  3281. dma_addr_t mapping;
  3282. int skb_size, dest_idx;
  3283. src_map = NULL;
  3284. switch (opaque_key) {
  3285. case RXD_OPAQUE_RING_STD:
  3286. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3287. desc = &tp->rx_std[dest_idx];
  3288. map = &tp->rx_std_buffers[dest_idx];
  3289. if (src_idx >= 0)
  3290. src_map = &tp->rx_std_buffers[src_idx];
  3291. skb_size = tp->rx_pkt_buf_sz;
  3292. break;
  3293. case RXD_OPAQUE_RING_JUMBO:
  3294. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3295. desc = &tp->rx_jumbo[dest_idx];
  3296. map = &tp->rx_jumbo_buffers[dest_idx];
  3297. if (src_idx >= 0)
  3298. src_map = &tp->rx_jumbo_buffers[src_idx];
  3299. skb_size = RX_JUMBO_PKT_BUF_SZ;
  3300. break;
  3301. default:
  3302. return -EINVAL;
  3303. }
  3304. /* Do not overwrite any of the map or rp information
  3305. * until we are sure we can commit to a new buffer.
  3306. *
  3307. * Callers depend upon this behavior and assume that
  3308. * we leave everything unchanged if we fail.
  3309. */
  3310. skb = netdev_alloc_skb(tp->dev, skb_size);
  3311. if (skb == NULL)
  3312. return -ENOMEM;
  3313. skb_reserve(skb, tp->rx_offset);
  3314. mapping = pci_map_single(tp->pdev, skb->data,
  3315. skb_size - tp->rx_offset,
  3316. PCI_DMA_FROMDEVICE);
  3317. map->skb = skb;
  3318. pci_unmap_addr_set(map, mapping, mapping);
  3319. if (src_map != NULL)
  3320. src_map->skb = NULL;
  3321. desc->addr_hi = ((u64)mapping >> 32);
  3322. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3323. return skb_size;
  3324. }
  3325. /* We only need to move over in the address because the other
  3326. * members of the RX descriptor are invariant. See notes above
  3327. * tg3_alloc_rx_skb for full details.
  3328. */
  3329. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  3330. int src_idx, u32 dest_idx_unmasked)
  3331. {
  3332. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3333. struct ring_info *src_map, *dest_map;
  3334. int dest_idx;
  3335. switch (opaque_key) {
  3336. case RXD_OPAQUE_RING_STD:
  3337. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3338. dest_desc = &tp->rx_std[dest_idx];
  3339. dest_map = &tp->rx_std_buffers[dest_idx];
  3340. src_desc = &tp->rx_std[src_idx];
  3341. src_map = &tp->rx_std_buffers[src_idx];
  3342. break;
  3343. case RXD_OPAQUE_RING_JUMBO:
  3344. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3345. dest_desc = &tp->rx_jumbo[dest_idx];
  3346. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  3347. src_desc = &tp->rx_jumbo[src_idx];
  3348. src_map = &tp->rx_jumbo_buffers[src_idx];
  3349. break;
  3350. default:
  3351. return;
  3352. }
  3353. dest_map->skb = src_map->skb;
  3354. pci_unmap_addr_set(dest_map, mapping,
  3355. pci_unmap_addr(src_map, mapping));
  3356. dest_desc->addr_hi = src_desc->addr_hi;
  3357. dest_desc->addr_lo = src_desc->addr_lo;
  3358. src_map->skb = NULL;
  3359. }
  3360. #if TG3_VLAN_TAG_USED
  3361. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  3362. {
  3363. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  3364. }
  3365. #endif
  3366. /* The RX ring scheme is composed of multiple rings which post fresh
  3367. * buffers to the chip, and one special ring the chip uses to report
  3368. * status back to the host.
  3369. *
  3370. * The special ring reports the status of received packets to the
  3371. * host. The chip does not write into the original descriptor the
  3372. * RX buffer was obtained from. The chip simply takes the original
  3373. * descriptor as provided by the host, updates the status and length
  3374. * field, then writes this into the next status ring entry.
  3375. *
  3376. * Each ring the host uses to post buffers to the chip is described
  3377. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3378. * it is first placed into the on-chip ram. When the packet's length
  3379. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3380. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3381. * which is within the range of the new packet's length is chosen.
  3382. *
  3383. * The "separate ring for rx status" scheme may sound queer, but it makes
  3384. * sense from a cache coherency perspective. If only the host writes
  3385. * to the buffer post rings, and only the chip writes to the rx status
  3386. * rings, then cache lines never move beyond shared-modified state.
  3387. * If both the host and chip were to write into the same ring, cache line
  3388. * eviction could occur since both entities want it in an exclusive state.
  3389. */
  3390. static int tg3_rx(struct tg3 *tp, int budget)
  3391. {
  3392. u32 work_mask, rx_std_posted = 0;
  3393. u32 sw_idx = tp->rx_rcb_ptr;
  3394. u16 hw_idx;
  3395. int received;
  3396. hw_idx = tp->hw_status->idx[0].rx_producer;
  3397. /*
  3398. * We need to order the read of hw_idx and the read of
  3399. * the opaque cookie.
  3400. */
  3401. rmb();
  3402. work_mask = 0;
  3403. received = 0;
  3404. while (sw_idx != hw_idx && budget > 0) {
  3405. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  3406. unsigned int len;
  3407. struct sk_buff *skb;
  3408. dma_addr_t dma_addr;
  3409. u32 opaque_key, desc_idx, *post_ptr;
  3410. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3411. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3412. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3413. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  3414. mapping);
  3415. skb = tp->rx_std_buffers[desc_idx].skb;
  3416. post_ptr = &tp->rx_std_ptr;
  3417. rx_std_posted++;
  3418. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3419. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  3420. mapping);
  3421. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  3422. post_ptr = &tp->rx_jumbo_ptr;
  3423. }
  3424. else {
  3425. goto next_pkt_nopost;
  3426. }
  3427. work_mask |= opaque_key;
  3428. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3429. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3430. drop_it:
  3431. tg3_recycle_rx(tp, opaque_key,
  3432. desc_idx, *post_ptr);
  3433. drop_it_no_recycle:
  3434. /* Other statistics kept track of by card. */
  3435. tp->net_stats.rx_dropped++;
  3436. goto next_pkt;
  3437. }
  3438. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  3439. if (len > RX_COPY_THRESHOLD
  3440. && tp->rx_offset == 2
  3441. /* rx_offset != 2 iff this is a 5701 card running
  3442. * in PCI-X mode [see tg3_get_invariants()] */
  3443. ) {
  3444. int skb_size;
  3445. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  3446. desc_idx, *post_ptr);
  3447. if (skb_size < 0)
  3448. goto drop_it;
  3449. pci_unmap_single(tp->pdev, dma_addr,
  3450. skb_size - tp->rx_offset,
  3451. PCI_DMA_FROMDEVICE);
  3452. skb_put(skb, len);
  3453. } else {
  3454. struct sk_buff *copy_skb;
  3455. tg3_recycle_rx(tp, opaque_key,
  3456. desc_idx, *post_ptr);
  3457. copy_skb = netdev_alloc_skb(tp->dev, len + 2);
  3458. if (copy_skb == NULL)
  3459. goto drop_it_no_recycle;
  3460. skb_reserve(copy_skb, 2);
  3461. skb_put(copy_skb, len);
  3462. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3463. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3464. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3465. /* We'll reuse the original ring buffer. */
  3466. skb = copy_skb;
  3467. }
  3468. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3469. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3470. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3471. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3472. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3473. else
  3474. skb->ip_summed = CHECKSUM_NONE;
  3475. skb->protocol = eth_type_trans(skb, tp->dev);
  3476. #if TG3_VLAN_TAG_USED
  3477. if (tp->vlgrp != NULL &&
  3478. desc->type_flags & RXD_FLAG_VLAN) {
  3479. tg3_vlan_rx(tp, skb,
  3480. desc->err_vlan & RXD_VLAN_MASK);
  3481. } else
  3482. #endif
  3483. netif_receive_skb(skb);
  3484. tp->dev->last_rx = jiffies;
  3485. received++;
  3486. budget--;
  3487. next_pkt:
  3488. (*post_ptr)++;
  3489. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3490. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3491. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3492. TG3_64BIT_REG_LOW, idx);
  3493. work_mask &= ~RXD_OPAQUE_RING_STD;
  3494. rx_std_posted = 0;
  3495. }
  3496. next_pkt_nopost:
  3497. sw_idx++;
  3498. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3499. /* Refresh hw_idx to see if there is new work */
  3500. if (sw_idx == hw_idx) {
  3501. hw_idx = tp->hw_status->idx[0].rx_producer;
  3502. rmb();
  3503. }
  3504. }
  3505. /* ACK the status ring. */
  3506. tp->rx_rcb_ptr = sw_idx;
  3507. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  3508. /* Refill RX ring(s). */
  3509. if (work_mask & RXD_OPAQUE_RING_STD) {
  3510. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  3511. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3512. sw_idx);
  3513. }
  3514. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3515. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  3516. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3517. sw_idx);
  3518. }
  3519. mmiowb();
  3520. return received;
  3521. }
  3522. static int tg3_poll_work(struct tg3 *tp, int work_done, int budget)
  3523. {
  3524. struct tg3_hw_status *sblk = tp->hw_status;
  3525. /* handle link change and other phy events */
  3526. if (!(tp->tg3_flags &
  3527. (TG3_FLAG_USE_LINKCHG_REG |
  3528. TG3_FLAG_POLL_SERDES))) {
  3529. if (sblk->status & SD_STATUS_LINK_CHG) {
  3530. sblk->status = SD_STATUS_UPDATED |
  3531. (sblk->status & ~SD_STATUS_LINK_CHG);
  3532. spin_lock(&tp->lock);
  3533. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3534. tw32_f(MAC_STATUS,
  3535. (MAC_STATUS_SYNC_CHANGED |
  3536. MAC_STATUS_CFG_CHANGED |
  3537. MAC_STATUS_MI_COMPLETION |
  3538. MAC_STATUS_LNKSTATE_CHANGED));
  3539. udelay(40);
  3540. } else
  3541. tg3_setup_phy(tp, 0);
  3542. spin_unlock(&tp->lock);
  3543. }
  3544. }
  3545. /* run TX completion thread */
  3546. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  3547. tg3_tx(tp);
  3548. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3549. return work_done;
  3550. }
  3551. /* run RX thread, within the bounds set by NAPI.
  3552. * All RX "locking" is done by ensuring outside
  3553. * code synchronizes with tg3->napi.poll()
  3554. */
  3555. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  3556. work_done += tg3_rx(tp, budget - work_done);
  3557. return work_done;
  3558. }
  3559. static int tg3_poll(struct napi_struct *napi, int budget)
  3560. {
  3561. struct tg3 *tp = container_of(napi, struct tg3, napi);
  3562. int work_done = 0;
  3563. struct tg3_hw_status *sblk = tp->hw_status;
  3564. while (1) {
  3565. work_done = tg3_poll_work(tp, work_done, budget);
  3566. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3567. goto tx_recovery;
  3568. if (unlikely(work_done >= budget))
  3569. break;
  3570. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3571. /* tp->last_tag is used in tg3_restart_ints() below
  3572. * to tell the hw how much work has been processed,
  3573. * so we must read it before checking for more work.
  3574. */
  3575. tp->last_tag = sblk->status_tag;
  3576. rmb();
  3577. } else
  3578. sblk->status &= ~SD_STATUS_UPDATED;
  3579. if (likely(!tg3_has_work(tp))) {
  3580. netif_rx_complete(tp->dev, napi);
  3581. tg3_restart_ints(tp);
  3582. break;
  3583. }
  3584. }
  3585. return work_done;
  3586. tx_recovery:
  3587. /* work_done is guaranteed to be less than budget. */
  3588. netif_rx_complete(tp->dev, napi);
  3589. schedule_work(&tp->reset_task);
  3590. return work_done;
  3591. }
  3592. static void tg3_irq_quiesce(struct tg3 *tp)
  3593. {
  3594. BUG_ON(tp->irq_sync);
  3595. tp->irq_sync = 1;
  3596. smp_mb();
  3597. synchronize_irq(tp->pdev->irq);
  3598. }
  3599. static inline int tg3_irq_sync(struct tg3 *tp)
  3600. {
  3601. return tp->irq_sync;
  3602. }
  3603. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3604. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3605. * with as well. Most of the time, this is not necessary except when
  3606. * shutting down the device.
  3607. */
  3608. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3609. {
  3610. spin_lock_bh(&tp->lock);
  3611. if (irq_sync)
  3612. tg3_irq_quiesce(tp);
  3613. }
  3614. static inline void tg3_full_unlock(struct tg3 *tp)
  3615. {
  3616. spin_unlock_bh(&tp->lock);
  3617. }
  3618. /* One-shot MSI handler - Chip automatically disables interrupt
  3619. * after sending MSI so driver doesn't have to do it.
  3620. */
  3621. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3622. {
  3623. struct net_device *dev = dev_id;
  3624. struct tg3 *tp = netdev_priv(dev);
  3625. prefetch(tp->hw_status);
  3626. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3627. if (likely(!tg3_irq_sync(tp)))
  3628. netif_rx_schedule(dev, &tp->napi);
  3629. return IRQ_HANDLED;
  3630. }
  3631. /* MSI ISR - No need to check for interrupt sharing and no need to
  3632. * flush status block and interrupt mailbox. PCI ordering rules
  3633. * guarantee that MSI will arrive after the status block.
  3634. */
  3635. static irqreturn_t tg3_msi(int irq, void *dev_id)
  3636. {
  3637. struct net_device *dev = dev_id;
  3638. struct tg3 *tp = netdev_priv(dev);
  3639. prefetch(tp->hw_status);
  3640. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3641. /*
  3642. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3643. * chip-internal interrupt pending events.
  3644. * Writing non-zero to intr-mbox-0 additional tells the
  3645. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3646. * event coalescing.
  3647. */
  3648. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3649. if (likely(!tg3_irq_sync(tp)))
  3650. netif_rx_schedule(dev, &tp->napi);
  3651. return IRQ_RETVAL(1);
  3652. }
  3653. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  3654. {
  3655. struct net_device *dev = dev_id;
  3656. struct tg3 *tp = netdev_priv(dev);
  3657. struct tg3_hw_status *sblk = tp->hw_status;
  3658. unsigned int handled = 1;
  3659. /* In INTx mode, it is possible for the interrupt to arrive at
  3660. * the CPU before the status block posted prior to the interrupt.
  3661. * Reading the PCI State register will confirm whether the
  3662. * interrupt is ours and will flush the status block.
  3663. */
  3664. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  3665. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3666. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3667. handled = 0;
  3668. goto out;
  3669. }
  3670. }
  3671. /*
  3672. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3673. * chip-internal interrupt pending events.
  3674. * Writing non-zero to intr-mbox-0 additional tells the
  3675. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3676. * event coalescing.
  3677. *
  3678. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3679. * spurious interrupts. The flush impacts performance but
  3680. * excessive spurious interrupts can be worse in some cases.
  3681. */
  3682. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3683. if (tg3_irq_sync(tp))
  3684. goto out;
  3685. sblk->status &= ~SD_STATUS_UPDATED;
  3686. if (likely(tg3_has_work(tp))) {
  3687. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3688. netif_rx_schedule(dev, &tp->napi);
  3689. } else {
  3690. /* No work, shared interrupt perhaps? re-enable
  3691. * interrupts, and flush that PCI write
  3692. */
  3693. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  3694. 0x00000000);
  3695. }
  3696. out:
  3697. return IRQ_RETVAL(handled);
  3698. }
  3699. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  3700. {
  3701. struct net_device *dev = dev_id;
  3702. struct tg3 *tp = netdev_priv(dev);
  3703. struct tg3_hw_status *sblk = tp->hw_status;
  3704. unsigned int handled = 1;
  3705. /* In INTx mode, it is possible for the interrupt to arrive at
  3706. * the CPU before the status block posted prior to the interrupt.
  3707. * Reading the PCI State register will confirm whether the
  3708. * interrupt is ours and will flush the status block.
  3709. */
  3710. if (unlikely(sblk->status_tag == tp->last_tag)) {
  3711. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3712. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3713. handled = 0;
  3714. goto out;
  3715. }
  3716. }
  3717. /*
  3718. * writing any value to intr-mbox-0 clears PCI INTA# and
  3719. * chip-internal interrupt pending events.
  3720. * writing non-zero to intr-mbox-0 additional tells the
  3721. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3722. * event coalescing.
  3723. *
  3724. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3725. * spurious interrupts. The flush impacts performance but
  3726. * excessive spurious interrupts can be worse in some cases.
  3727. */
  3728. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3729. if (tg3_irq_sync(tp))
  3730. goto out;
  3731. if (netif_rx_schedule_prep(dev, &tp->napi)) {
  3732. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3733. /* Update last_tag to mark that this status has been
  3734. * seen. Because interrupt may be shared, we may be
  3735. * racing with tg3_poll(), so only update last_tag
  3736. * if tg3_poll() is not scheduled.
  3737. */
  3738. tp->last_tag = sblk->status_tag;
  3739. __netif_rx_schedule(dev, &tp->napi);
  3740. }
  3741. out:
  3742. return IRQ_RETVAL(handled);
  3743. }
  3744. /* ISR for interrupt test */
  3745. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  3746. {
  3747. struct net_device *dev = dev_id;
  3748. struct tg3 *tp = netdev_priv(dev);
  3749. struct tg3_hw_status *sblk = tp->hw_status;
  3750. if ((sblk->status & SD_STATUS_UPDATED) ||
  3751. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3752. tg3_disable_ints(tp);
  3753. return IRQ_RETVAL(1);
  3754. }
  3755. return IRQ_RETVAL(0);
  3756. }
  3757. static int tg3_init_hw(struct tg3 *, int);
  3758. static int tg3_halt(struct tg3 *, int, int);
  3759. /* Restart hardware after configuration changes, self-test, etc.
  3760. * Invoked with tp->lock held.
  3761. */
  3762. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  3763. __releases(tp->lock)
  3764. __acquires(tp->lock)
  3765. {
  3766. int err;
  3767. err = tg3_init_hw(tp, reset_phy);
  3768. if (err) {
  3769. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  3770. "aborting.\n", tp->dev->name);
  3771. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3772. tg3_full_unlock(tp);
  3773. del_timer_sync(&tp->timer);
  3774. tp->irq_sync = 0;
  3775. napi_enable(&tp->napi);
  3776. dev_close(tp->dev);
  3777. tg3_full_lock(tp, 0);
  3778. }
  3779. return err;
  3780. }
  3781. #ifdef CONFIG_NET_POLL_CONTROLLER
  3782. static void tg3_poll_controller(struct net_device *dev)
  3783. {
  3784. struct tg3 *tp = netdev_priv(dev);
  3785. tg3_interrupt(tp->pdev->irq, dev);
  3786. }
  3787. #endif
  3788. static void tg3_reset_task(struct work_struct *work)
  3789. {
  3790. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  3791. int err;
  3792. unsigned int restart_timer;
  3793. tg3_full_lock(tp, 0);
  3794. if (!netif_running(tp->dev)) {
  3795. tg3_full_unlock(tp);
  3796. return;
  3797. }
  3798. tg3_full_unlock(tp);
  3799. tg3_phy_stop(tp);
  3800. tg3_netif_stop(tp);
  3801. tg3_full_lock(tp, 1);
  3802. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  3803. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  3804. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  3805. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  3806. tp->write32_rx_mbox = tg3_write_flush_reg32;
  3807. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  3808. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  3809. }
  3810. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  3811. err = tg3_init_hw(tp, 1);
  3812. if (err)
  3813. goto out;
  3814. tg3_netif_start(tp);
  3815. if (restart_timer)
  3816. mod_timer(&tp->timer, jiffies + 1);
  3817. out:
  3818. tg3_full_unlock(tp);
  3819. if (!err)
  3820. tg3_phy_start(tp);
  3821. }
  3822. static void tg3_dump_short_state(struct tg3 *tp)
  3823. {
  3824. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  3825. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  3826. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  3827. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  3828. }
  3829. static void tg3_tx_timeout(struct net_device *dev)
  3830. {
  3831. struct tg3 *tp = netdev_priv(dev);
  3832. if (netif_msg_tx_err(tp)) {
  3833. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  3834. dev->name);
  3835. tg3_dump_short_state(tp);
  3836. }
  3837. schedule_work(&tp->reset_task);
  3838. }
  3839. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  3840. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  3841. {
  3842. u32 base = (u32) mapping & 0xffffffff;
  3843. return ((base > 0xffffdcc0) &&
  3844. (base + len + 8 < base));
  3845. }
  3846. /* Test for DMA addresses > 40-bit */
  3847. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  3848. int len)
  3849. {
  3850. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  3851. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  3852. return (((u64) mapping + len) > DMA_40BIT_MASK);
  3853. return 0;
  3854. #else
  3855. return 0;
  3856. #endif
  3857. }
  3858. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  3859. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  3860. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  3861. u32 last_plus_one, u32 *start,
  3862. u32 base_flags, u32 mss)
  3863. {
  3864. struct sk_buff *new_skb;
  3865. dma_addr_t new_addr = 0;
  3866. u32 entry = *start;
  3867. int i, ret = 0;
  3868. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  3869. new_skb = skb_copy(skb, GFP_ATOMIC);
  3870. else {
  3871. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  3872. new_skb = skb_copy_expand(skb,
  3873. skb_headroom(skb) + more_headroom,
  3874. skb_tailroom(skb), GFP_ATOMIC);
  3875. }
  3876. if (!new_skb) {
  3877. ret = -1;
  3878. } else {
  3879. /* New SKB is guaranteed to be linear. */
  3880. entry = *start;
  3881. ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
  3882. new_addr = skb_shinfo(new_skb)->dma_maps[0];
  3883. /* Make sure new skb does not cross any 4G boundaries.
  3884. * Drop the packet if it does.
  3885. */
  3886. if (ret || tg3_4g_overflow_test(new_addr, new_skb->len)) {
  3887. if (!ret)
  3888. skb_dma_unmap(&tp->pdev->dev, new_skb,
  3889. DMA_TO_DEVICE);
  3890. ret = -1;
  3891. dev_kfree_skb(new_skb);
  3892. new_skb = NULL;
  3893. } else {
  3894. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  3895. base_flags, 1 | (mss << 1));
  3896. *start = NEXT_TX(entry);
  3897. }
  3898. }
  3899. /* Now clean up the sw ring entries. */
  3900. i = 0;
  3901. while (entry != last_plus_one) {
  3902. if (i == 0) {
  3903. tp->tx_buffers[entry].skb = new_skb;
  3904. } else {
  3905. tp->tx_buffers[entry].skb = NULL;
  3906. }
  3907. entry = NEXT_TX(entry);
  3908. i++;
  3909. }
  3910. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3911. dev_kfree_skb(skb);
  3912. return ret;
  3913. }
  3914. static void tg3_set_txd(struct tg3 *tp, int entry,
  3915. dma_addr_t mapping, int len, u32 flags,
  3916. u32 mss_and_is_end)
  3917. {
  3918. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  3919. int is_end = (mss_and_is_end & 0x1);
  3920. u32 mss = (mss_and_is_end >> 1);
  3921. u32 vlan_tag = 0;
  3922. if (is_end)
  3923. flags |= TXD_FLAG_END;
  3924. if (flags & TXD_FLAG_VLAN) {
  3925. vlan_tag = flags >> 16;
  3926. flags &= 0xffff;
  3927. }
  3928. vlan_tag |= (mss << TXD_MSS_SHIFT);
  3929. txd->addr_hi = ((u64) mapping >> 32);
  3930. txd->addr_lo = ((u64) mapping & 0xffffffff);
  3931. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  3932. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  3933. }
  3934. /* hard_start_xmit for devices that don't have any bugs and
  3935. * support TG3_FLG2_HW_TSO_2 only.
  3936. */
  3937. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  3938. {
  3939. struct tg3 *tp = netdev_priv(dev);
  3940. u32 len, entry, base_flags, mss;
  3941. struct skb_shared_info *sp;
  3942. dma_addr_t mapping;
  3943. len = skb_headlen(skb);
  3944. /* We are running in BH disabled context with netif_tx_lock
  3945. * and TX reclaim runs via tp->napi.poll inside of a software
  3946. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3947. * no IRQ context deadlocks to worry about either. Rejoice!
  3948. */
  3949. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3950. if (!netif_queue_stopped(dev)) {
  3951. netif_stop_queue(dev);
  3952. /* This is a hard error, log it. */
  3953. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3954. "queue awake!\n", dev->name);
  3955. }
  3956. return NETDEV_TX_BUSY;
  3957. }
  3958. entry = tp->tx_prod;
  3959. base_flags = 0;
  3960. mss = 0;
  3961. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  3962. int tcp_opt_len, ip_tcp_len;
  3963. if (skb_header_cloned(skb) &&
  3964. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3965. dev_kfree_skb(skb);
  3966. goto out_unlock;
  3967. }
  3968. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  3969. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  3970. else {
  3971. struct iphdr *iph = ip_hdr(skb);
  3972. tcp_opt_len = tcp_optlen(skb);
  3973. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  3974. iph->check = 0;
  3975. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  3976. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  3977. }
  3978. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3979. TXD_FLAG_CPU_POST_DMA);
  3980. tcp_hdr(skb)->check = 0;
  3981. }
  3982. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  3983. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3984. #if TG3_VLAN_TAG_USED
  3985. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3986. base_flags |= (TXD_FLAG_VLAN |
  3987. (vlan_tx_tag_get(skb) << 16));
  3988. #endif
  3989. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  3990. dev_kfree_skb(skb);
  3991. goto out_unlock;
  3992. }
  3993. sp = skb_shinfo(skb);
  3994. mapping = sp->dma_maps[0];
  3995. tp->tx_buffers[entry].skb = skb;
  3996. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3997. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3998. entry = NEXT_TX(entry);
  3999. /* Now loop through additional data fragments, and queue them. */
  4000. if (skb_shinfo(skb)->nr_frags > 0) {
  4001. unsigned int i, last;
  4002. last = skb_shinfo(skb)->nr_frags - 1;
  4003. for (i = 0; i <= last; i++) {
  4004. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4005. len = frag->size;
  4006. mapping = sp->dma_maps[i + 1];
  4007. tp->tx_buffers[entry].skb = NULL;
  4008. tg3_set_txd(tp, entry, mapping, len,
  4009. base_flags, (i == last) | (mss << 1));
  4010. entry = NEXT_TX(entry);
  4011. }
  4012. }
  4013. /* Packets are ready, update Tx producer idx local and on card. */
  4014. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4015. tp->tx_prod = entry;
  4016. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4017. netif_stop_queue(dev);
  4018. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4019. netif_wake_queue(tp->dev);
  4020. }
  4021. out_unlock:
  4022. mmiowb();
  4023. dev->trans_start = jiffies;
  4024. return NETDEV_TX_OK;
  4025. }
  4026. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  4027. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4028. * TSO header is greater than 80 bytes.
  4029. */
  4030. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4031. {
  4032. struct sk_buff *segs, *nskb;
  4033. /* Estimate the number of fragments in the worst case */
  4034. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  4035. netif_stop_queue(tp->dev);
  4036. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  4037. return NETDEV_TX_BUSY;
  4038. netif_wake_queue(tp->dev);
  4039. }
  4040. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4041. if (IS_ERR(segs))
  4042. goto tg3_tso_bug_end;
  4043. do {
  4044. nskb = segs;
  4045. segs = segs->next;
  4046. nskb->next = NULL;
  4047. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4048. } while (segs);
  4049. tg3_tso_bug_end:
  4050. dev_kfree_skb(skb);
  4051. return NETDEV_TX_OK;
  4052. }
  4053. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4054. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4055. */
  4056. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  4057. {
  4058. struct tg3 *tp = netdev_priv(dev);
  4059. u32 len, entry, base_flags, mss;
  4060. struct skb_shared_info *sp;
  4061. int would_hit_hwbug;
  4062. dma_addr_t mapping;
  4063. len = skb_headlen(skb);
  4064. /* We are running in BH disabled context with netif_tx_lock
  4065. * and TX reclaim runs via tp->napi.poll inside of a software
  4066. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4067. * no IRQ context deadlocks to worry about either. Rejoice!
  4068. */
  4069. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4070. if (!netif_queue_stopped(dev)) {
  4071. netif_stop_queue(dev);
  4072. /* This is a hard error, log it. */
  4073. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4074. "queue awake!\n", dev->name);
  4075. }
  4076. return NETDEV_TX_BUSY;
  4077. }
  4078. entry = tp->tx_prod;
  4079. base_flags = 0;
  4080. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4081. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4082. mss = 0;
  4083. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4084. struct iphdr *iph;
  4085. int tcp_opt_len, ip_tcp_len, hdr_len;
  4086. if (skb_header_cloned(skb) &&
  4087. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4088. dev_kfree_skb(skb);
  4089. goto out_unlock;
  4090. }
  4091. tcp_opt_len = tcp_optlen(skb);
  4092. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4093. hdr_len = ip_tcp_len + tcp_opt_len;
  4094. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4095. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4096. return (tg3_tso_bug(tp, skb));
  4097. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4098. TXD_FLAG_CPU_POST_DMA);
  4099. iph = ip_hdr(skb);
  4100. iph->check = 0;
  4101. iph->tot_len = htons(mss + hdr_len);
  4102. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4103. tcp_hdr(skb)->check = 0;
  4104. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4105. } else
  4106. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4107. iph->daddr, 0,
  4108. IPPROTO_TCP,
  4109. 0);
  4110. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  4111. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  4112. if (tcp_opt_len || iph->ihl > 5) {
  4113. int tsflags;
  4114. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4115. mss |= (tsflags << 11);
  4116. }
  4117. } else {
  4118. if (tcp_opt_len || iph->ihl > 5) {
  4119. int tsflags;
  4120. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4121. base_flags |= tsflags << 12;
  4122. }
  4123. }
  4124. }
  4125. #if TG3_VLAN_TAG_USED
  4126. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4127. base_flags |= (TXD_FLAG_VLAN |
  4128. (vlan_tx_tag_get(skb) << 16));
  4129. #endif
  4130. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4131. dev_kfree_skb(skb);
  4132. goto out_unlock;
  4133. }
  4134. sp = skb_shinfo(skb);
  4135. mapping = sp->dma_maps[0];
  4136. tp->tx_buffers[entry].skb = skb;
  4137. would_hit_hwbug = 0;
  4138. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4139. would_hit_hwbug = 1;
  4140. else if (tg3_4g_overflow_test(mapping, len))
  4141. would_hit_hwbug = 1;
  4142. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4143. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4144. entry = NEXT_TX(entry);
  4145. /* Now loop through additional data fragments, and queue them. */
  4146. if (skb_shinfo(skb)->nr_frags > 0) {
  4147. unsigned int i, last;
  4148. last = skb_shinfo(skb)->nr_frags - 1;
  4149. for (i = 0; i <= last; i++) {
  4150. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4151. len = frag->size;
  4152. mapping = sp->dma_maps[i + 1];
  4153. tp->tx_buffers[entry].skb = NULL;
  4154. if (tg3_4g_overflow_test(mapping, len))
  4155. would_hit_hwbug = 1;
  4156. if (tg3_40bit_overflow_test(tp, mapping, len))
  4157. would_hit_hwbug = 1;
  4158. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4159. tg3_set_txd(tp, entry, mapping, len,
  4160. base_flags, (i == last)|(mss << 1));
  4161. else
  4162. tg3_set_txd(tp, entry, mapping, len,
  4163. base_flags, (i == last));
  4164. entry = NEXT_TX(entry);
  4165. }
  4166. }
  4167. if (would_hit_hwbug) {
  4168. u32 last_plus_one = entry;
  4169. u32 start;
  4170. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4171. start &= (TG3_TX_RING_SIZE - 1);
  4172. /* If the workaround fails due to memory/mapping
  4173. * failure, silently drop this packet.
  4174. */
  4175. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4176. &start, base_flags, mss))
  4177. goto out_unlock;
  4178. entry = start;
  4179. }
  4180. /* Packets are ready, update Tx producer idx local and on card. */
  4181. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4182. tp->tx_prod = entry;
  4183. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4184. netif_stop_queue(dev);
  4185. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4186. netif_wake_queue(tp->dev);
  4187. }
  4188. out_unlock:
  4189. mmiowb();
  4190. dev->trans_start = jiffies;
  4191. return NETDEV_TX_OK;
  4192. }
  4193. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4194. int new_mtu)
  4195. {
  4196. dev->mtu = new_mtu;
  4197. if (new_mtu > ETH_DATA_LEN) {
  4198. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4199. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4200. ethtool_op_set_tso(dev, 0);
  4201. }
  4202. else
  4203. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4204. } else {
  4205. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4206. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4207. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4208. }
  4209. }
  4210. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4211. {
  4212. struct tg3 *tp = netdev_priv(dev);
  4213. int err;
  4214. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4215. return -EINVAL;
  4216. if (!netif_running(dev)) {
  4217. /* We'll just catch it later when the
  4218. * device is up'd.
  4219. */
  4220. tg3_set_mtu(dev, tp, new_mtu);
  4221. return 0;
  4222. }
  4223. tg3_phy_stop(tp);
  4224. tg3_netif_stop(tp);
  4225. tg3_full_lock(tp, 1);
  4226. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4227. tg3_set_mtu(dev, tp, new_mtu);
  4228. err = tg3_restart_hw(tp, 0);
  4229. if (!err)
  4230. tg3_netif_start(tp);
  4231. tg3_full_unlock(tp);
  4232. if (!err)
  4233. tg3_phy_start(tp);
  4234. return err;
  4235. }
  4236. /* Free up pending packets in all rx/tx rings.
  4237. *
  4238. * The chip has been shut down and the driver detached from
  4239. * the networking, so no interrupts or new tx packets will
  4240. * end up in the driver. tp->{tx,}lock is not held and we are not
  4241. * in an interrupt context and thus may sleep.
  4242. */
  4243. static void tg3_free_rings(struct tg3 *tp)
  4244. {
  4245. struct ring_info *rxp;
  4246. int i;
  4247. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4248. rxp = &tp->rx_std_buffers[i];
  4249. if (rxp->skb == NULL)
  4250. continue;
  4251. pci_unmap_single(tp->pdev,
  4252. pci_unmap_addr(rxp, mapping),
  4253. tp->rx_pkt_buf_sz - tp->rx_offset,
  4254. PCI_DMA_FROMDEVICE);
  4255. dev_kfree_skb_any(rxp->skb);
  4256. rxp->skb = NULL;
  4257. }
  4258. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4259. rxp = &tp->rx_jumbo_buffers[i];
  4260. if (rxp->skb == NULL)
  4261. continue;
  4262. pci_unmap_single(tp->pdev,
  4263. pci_unmap_addr(rxp, mapping),
  4264. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  4265. PCI_DMA_FROMDEVICE);
  4266. dev_kfree_skb_any(rxp->skb);
  4267. rxp->skb = NULL;
  4268. }
  4269. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4270. struct tx_ring_info *txp;
  4271. struct sk_buff *skb;
  4272. txp = &tp->tx_buffers[i];
  4273. skb = txp->skb;
  4274. if (skb == NULL) {
  4275. i++;
  4276. continue;
  4277. }
  4278. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4279. txp->skb = NULL;
  4280. i += skb_shinfo(skb)->nr_frags + 1;
  4281. dev_kfree_skb_any(skb);
  4282. }
  4283. }
  4284. /* Initialize tx/rx rings for packet processing.
  4285. *
  4286. * The chip has been shut down and the driver detached from
  4287. * the networking, so no interrupts or new tx packets will
  4288. * end up in the driver. tp->{tx,}lock are held and thus
  4289. * we may not sleep.
  4290. */
  4291. static int tg3_init_rings(struct tg3 *tp)
  4292. {
  4293. u32 i;
  4294. /* Free up all the SKBs. */
  4295. tg3_free_rings(tp);
  4296. /* Zero out all descriptors. */
  4297. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  4298. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  4299. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4300. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  4301. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  4302. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4303. (tp->dev->mtu > ETH_DATA_LEN))
  4304. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  4305. /* Initialize invariants of the rings, we only set this
  4306. * stuff once. This works because the card does not
  4307. * write into the rx buffer posting rings.
  4308. */
  4309. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4310. struct tg3_rx_buffer_desc *rxd;
  4311. rxd = &tp->rx_std[i];
  4312. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  4313. << RXD_LEN_SHIFT;
  4314. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4315. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4316. (i << RXD_OPAQUE_INDEX_SHIFT));
  4317. }
  4318. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4319. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4320. struct tg3_rx_buffer_desc *rxd;
  4321. rxd = &tp->rx_jumbo[i];
  4322. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  4323. << RXD_LEN_SHIFT;
  4324. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4325. RXD_FLAG_JUMBO;
  4326. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4327. (i << RXD_OPAQUE_INDEX_SHIFT));
  4328. }
  4329. }
  4330. /* Now allocate fresh SKBs for each rx ring. */
  4331. for (i = 0; i < tp->rx_pending; i++) {
  4332. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4333. printk(KERN_WARNING PFX
  4334. "%s: Using a smaller RX standard ring, "
  4335. "only %d out of %d buffers were allocated "
  4336. "successfully.\n",
  4337. tp->dev->name, i, tp->rx_pending);
  4338. if (i == 0)
  4339. return -ENOMEM;
  4340. tp->rx_pending = i;
  4341. break;
  4342. }
  4343. }
  4344. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4345. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4346. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  4347. -1, i) < 0) {
  4348. printk(KERN_WARNING PFX
  4349. "%s: Using a smaller RX jumbo ring, "
  4350. "only %d out of %d buffers were "
  4351. "allocated successfully.\n",
  4352. tp->dev->name, i, tp->rx_jumbo_pending);
  4353. if (i == 0) {
  4354. tg3_free_rings(tp);
  4355. return -ENOMEM;
  4356. }
  4357. tp->rx_jumbo_pending = i;
  4358. break;
  4359. }
  4360. }
  4361. }
  4362. return 0;
  4363. }
  4364. /*
  4365. * Must not be invoked with interrupt sources disabled and
  4366. * the hardware shutdown down.
  4367. */
  4368. static void tg3_free_consistent(struct tg3 *tp)
  4369. {
  4370. kfree(tp->rx_std_buffers);
  4371. tp->rx_std_buffers = NULL;
  4372. if (tp->rx_std) {
  4373. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4374. tp->rx_std, tp->rx_std_mapping);
  4375. tp->rx_std = NULL;
  4376. }
  4377. if (tp->rx_jumbo) {
  4378. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4379. tp->rx_jumbo, tp->rx_jumbo_mapping);
  4380. tp->rx_jumbo = NULL;
  4381. }
  4382. if (tp->rx_rcb) {
  4383. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4384. tp->rx_rcb, tp->rx_rcb_mapping);
  4385. tp->rx_rcb = NULL;
  4386. }
  4387. if (tp->tx_ring) {
  4388. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4389. tp->tx_ring, tp->tx_desc_mapping);
  4390. tp->tx_ring = NULL;
  4391. }
  4392. if (tp->hw_status) {
  4393. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4394. tp->hw_status, tp->status_mapping);
  4395. tp->hw_status = NULL;
  4396. }
  4397. if (tp->hw_stats) {
  4398. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4399. tp->hw_stats, tp->stats_mapping);
  4400. tp->hw_stats = NULL;
  4401. }
  4402. }
  4403. /*
  4404. * Must not be invoked with interrupt sources disabled and
  4405. * the hardware shutdown down. Can sleep.
  4406. */
  4407. static int tg3_alloc_consistent(struct tg3 *tp)
  4408. {
  4409. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  4410. (TG3_RX_RING_SIZE +
  4411. TG3_RX_JUMBO_RING_SIZE)) +
  4412. (sizeof(struct tx_ring_info) *
  4413. TG3_TX_RING_SIZE),
  4414. GFP_KERNEL);
  4415. if (!tp->rx_std_buffers)
  4416. return -ENOMEM;
  4417. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  4418. tp->tx_buffers = (struct tx_ring_info *)
  4419. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  4420. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4421. &tp->rx_std_mapping);
  4422. if (!tp->rx_std)
  4423. goto err_out;
  4424. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4425. &tp->rx_jumbo_mapping);
  4426. if (!tp->rx_jumbo)
  4427. goto err_out;
  4428. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4429. &tp->rx_rcb_mapping);
  4430. if (!tp->rx_rcb)
  4431. goto err_out;
  4432. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4433. &tp->tx_desc_mapping);
  4434. if (!tp->tx_ring)
  4435. goto err_out;
  4436. tp->hw_status = pci_alloc_consistent(tp->pdev,
  4437. TG3_HW_STATUS_SIZE,
  4438. &tp->status_mapping);
  4439. if (!tp->hw_status)
  4440. goto err_out;
  4441. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4442. sizeof(struct tg3_hw_stats),
  4443. &tp->stats_mapping);
  4444. if (!tp->hw_stats)
  4445. goto err_out;
  4446. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4447. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4448. return 0;
  4449. err_out:
  4450. tg3_free_consistent(tp);
  4451. return -ENOMEM;
  4452. }
  4453. #define MAX_WAIT_CNT 1000
  4454. /* To stop a block, clear the enable bit and poll till it
  4455. * clears. tp->lock is held.
  4456. */
  4457. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  4458. {
  4459. unsigned int i;
  4460. u32 val;
  4461. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4462. switch (ofs) {
  4463. case RCVLSC_MODE:
  4464. case DMAC_MODE:
  4465. case MBFREE_MODE:
  4466. case BUFMGR_MODE:
  4467. case MEMARB_MODE:
  4468. /* We can't enable/disable these bits of the
  4469. * 5705/5750, just say success.
  4470. */
  4471. return 0;
  4472. default:
  4473. break;
  4474. }
  4475. }
  4476. val = tr32(ofs);
  4477. val &= ~enable_bit;
  4478. tw32_f(ofs, val);
  4479. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4480. udelay(100);
  4481. val = tr32(ofs);
  4482. if ((val & enable_bit) == 0)
  4483. break;
  4484. }
  4485. if (i == MAX_WAIT_CNT && !silent) {
  4486. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  4487. "ofs=%lx enable_bit=%x\n",
  4488. ofs, enable_bit);
  4489. return -ENODEV;
  4490. }
  4491. return 0;
  4492. }
  4493. /* tp->lock is held. */
  4494. static int tg3_abort_hw(struct tg3 *tp, int silent)
  4495. {
  4496. int i, err;
  4497. tg3_disable_ints(tp);
  4498. tp->rx_mode &= ~RX_MODE_ENABLE;
  4499. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4500. udelay(10);
  4501. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  4502. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  4503. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  4504. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  4505. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  4506. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  4507. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  4508. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  4509. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  4510. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  4511. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  4512. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  4513. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  4514. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  4515. tw32_f(MAC_MODE, tp->mac_mode);
  4516. udelay(40);
  4517. tp->tx_mode &= ~TX_MODE_ENABLE;
  4518. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4519. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4520. udelay(100);
  4521. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  4522. break;
  4523. }
  4524. if (i >= MAX_WAIT_CNT) {
  4525. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  4526. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  4527. tp->dev->name, tr32(MAC_TX_MODE));
  4528. err |= -ENODEV;
  4529. }
  4530. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  4531. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  4532. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  4533. tw32(FTQ_RESET, 0xffffffff);
  4534. tw32(FTQ_RESET, 0x00000000);
  4535. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  4536. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  4537. if (tp->hw_status)
  4538. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4539. if (tp->hw_stats)
  4540. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4541. return err;
  4542. }
  4543. /* tp->lock is held. */
  4544. static int tg3_nvram_lock(struct tg3 *tp)
  4545. {
  4546. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4547. int i;
  4548. if (tp->nvram_lock_cnt == 0) {
  4549. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  4550. for (i = 0; i < 8000; i++) {
  4551. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  4552. break;
  4553. udelay(20);
  4554. }
  4555. if (i == 8000) {
  4556. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  4557. return -ENODEV;
  4558. }
  4559. }
  4560. tp->nvram_lock_cnt++;
  4561. }
  4562. return 0;
  4563. }
  4564. /* tp->lock is held. */
  4565. static void tg3_nvram_unlock(struct tg3 *tp)
  4566. {
  4567. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4568. if (tp->nvram_lock_cnt > 0)
  4569. tp->nvram_lock_cnt--;
  4570. if (tp->nvram_lock_cnt == 0)
  4571. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  4572. }
  4573. }
  4574. /* tp->lock is held. */
  4575. static void tg3_enable_nvram_access(struct tg3 *tp)
  4576. {
  4577. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4578. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4579. u32 nvaccess = tr32(NVRAM_ACCESS);
  4580. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  4581. }
  4582. }
  4583. /* tp->lock is held. */
  4584. static void tg3_disable_nvram_access(struct tg3 *tp)
  4585. {
  4586. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4587. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4588. u32 nvaccess = tr32(NVRAM_ACCESS);
  4589. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  4590. }
  4591. }
  4592. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  4593. {
  4594. int i;
  4595. u32 apedata;
  4596. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  4597. if (apedata != APE_SEG_SIG_MAGIC)
  4598. return;
  4599. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  4600. if (!(apedata & APE_FW_STATUS_READY))
  4601. return;
  4602. /* Wait for up to 1 millisecond for APE to service previous event. */
  4603. for (i = 0; i < 10; i++) {
  4604. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  4605. return;
  4606. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  4607. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4608. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  4609. event | APE_EVENT_STATUS_EVENT_PENDING);
  4610. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  4611. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4612. break;
  4613. udelay(100);
  4614. }
  4615. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4616. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  4617. }
  4618. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  4619. {
  4620. u32 event;
  4621. u32 apedata;
  4622. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  4623. return;
  4624. switch (kind) {
  4625. case RESET_KIND_INIT:
  4626. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  4627. APE_HOST_SEG_SIG_MAGIC);
  4628. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  4629. APE_HOST_SEG_LEN_MAGIC);
  4630. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  4631. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  4632. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  4633. APE_HOST_DRIVER_ID_MAGIC);
  4634. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  4635. APE_HOST_BEHAV_NO_PHYLOCK);
  4636. event = APE_EVENT_STATUS_STATE_START;
  4637. break;
  4638. case RESET_KIND_SHUTDOWN:
  4639. event = APE_EVENT_STATUS_STATE_UNLOAD;
  4640. break;
  4641. case RESET_KIND_SUSPEND:
  4642. event = APE_EVENT_STATUS_STATE_SUSPEND;
  4643. break;
  4644. default:
  4645. return;
  4646. }
  4647. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  4648. tg3_ape_send_event(tp, event);
  4649. }
  4650. /* tp->lock is held. */
  4651. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  4652. {
  4653. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  4654. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  4655. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4656. switch (kind) {
  4657. case RESET_KIND_INIT:
  4658. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4659. DRV_STATE_START);
  4660. break;
  4661. case RESET_KIND_SHUTDOWN:
  4662. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4663. DRV_STATE_UNLOAD);
  4664. break;
  4665. case RESET_KIND_SUSPEND:
  4666. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4667. DRV_STATE_SUSPEND);
  4668. break;
  4669. default:
  4670. break;
  4671. }
  4672. }
  4673. if (kind == RESET_KIND_INIT ||
  4674. kind == RESET_KIND_SUSPEND)
  4675. tg3_ape_driver_state_change(tp, kind);
  4676. }
  4677. /* tp->lock is held. */
  4678. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  4679. {
  4680. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4681. switch (kind) {
  4682. case RESET_KIND_INIT:
  4683. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4684. DRV_STATE_START_DONE);
  4685. break;
  4686. case RESET_KIND_SHUTDOWN:
  4687. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4688. DRV_STATE_UNLOAD_DONE);
  4689. break;
  4690. default:
  4691. break;
  4692. }
  4693. }
  4694. if (kind == RESET_KIND_SHUTDOWN)
  4695. tg3_ape_driver_state_change(tp, kind);
  4696. }
  4697. /* tp->lock is held. */
  4698. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  4699. {
  4700. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4701. switch (kind) {
  4702. case RESET_KIND_INIT:
  4703. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4704. DRV_STATE_START);
  4705. break;
  4706. case RESET_KIND_SHUTDOWN:
  4707. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4708. DRV_STATE_UNLOAD);
  4709. break;
  4710. case RESET_KIND_SUSPEND:
  4711. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4712. DRV_STATE_SUSPEND);
  4713. break;
  4714. default:
  4715. break;
  4716. }
  4717. }
  4718. }
  4719. static int tg3_poll_fw(struct tg3 *tp)
  4720. {
  4721. int i;
  4722. u32 val;
  4723. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4724. /* Wait up to 20ms for init done. */
  4725. for (i = 0; i < 200; i++) {
  4726. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  4727. return 0;
  4728. udelay(100);
  4729. }
  4730. return -ENODEV;
  4731. }
  4732. /* Wait for firmware initialization to complete. */
  4733. for (i = 0; i < 100000; i++) {
  4734. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  4735. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  4736. break;
  4737. udelay(10);
  4738. }
  4739. /* Chip might not be fitted with firmware. Some Sun onboard
  4740. * parts are configured like that. So don't signal the timeout
  4741. * of the above loop as an error, but do report the lack of
  4742. * running firmware once.
  4743. */
  4744. if (i >= 100000 &&
  4745. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  4746. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  4747. printk(KERN_INFO PFX "%s: No firmware running.\n",
  4748. tp->dev->name);
  4749. }
  4750. return 0;
  4751. }
  4752. /* Save PCI command register before chip reset */
  4753. static void tg3_save_pci_state(struct tg3 *tp)
  4754. {
  4755. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  4756. }
  4757. /* Restore PCI state after chip reset */
  4758. static void tg3_restore_pci_state(struct tg3 *tp)
  4759. {
  4760. u32 val;
  4761. /* Re-enable indirect register accesses. */
  4762. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  4763. tp->misc_host_ctrl);
  4764. /* Set MAX PCI retry to zero. */
  4765. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  4766. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4767. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  4768. val |= PCISTATE_RETRY_SAME_DMA;
  4769. /* Allow reads and writes to the APE register and memory space. */
  4770. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  4771. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  4772. PCISTATE_ALLOW_APE_SHMEM_WR;
  4773. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  4774. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  4775. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  4776. pcie_set_readrq(tp->pdev, 4096);
  4777. else {
  4778. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  4779. tp->pci_cacheline_sz);
  4780. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  4781. tp->pci_lat_timer);
  4782. }
  4783. /* Make sure PCI-X relaxed ordering bit is clear. */
  4784. if (tp->pcix_cap) {
  4785. u16 pcix_cmd;
  4786. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4787. &pcix_cmd);
  4788. pcix_cmd &= ~PCI_X_CMD_ERO;
  4789. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4790. pcix_cmd);
  4791. }
  4792. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4793. /* Chip reset on 5780 will reset MSI enable bit,
  4794. * so need to restore it.
  4795. */
  4796. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  4797. u16 ctrl;
  4798. pci_read_config_word(tp->pdev,
  4799. tp->msi_cap + PCI_MSI_FLAGS,
  4800. &ctrl);
  4801. pci_write_config_word(tp->pdev,
  4802. tp->msi_cap + PCI_MSI_FLAGS,
  4803. ctrl | PCI_MSI_FLAGS_ENABLE);
  4804. val = tr32(MSGINT_MODE);
  4805. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  4806. }
  4807. }
  4808. }
  4809. static void tg3_stop_fw(struct tg3 *);
  4810. /* tp->lock is held. */
  4811. static int tg3_chip_reset(struct tg3 *tp)
  4812. {
  4813. u32 val;
  4814. void (*write_op)(struct tg3 *, u32, u32);
  4815. int err;
  4816. tg3_nvram_lock(tp);
  4817. tg3_mdio_stop(tp);
  4818. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  4819. /* No matching tg3_nvram_unlock() after this because
  4820. * chip reset below will undo the nvram lock.
  4821. */
  4822. tp->nvram_lock_cnt = 0;
  4823. /* GRC_MISC_CFG core clock reset will clear the memory
  4824. * enable bit in PCI register 4 and the MSI enable bit
  4825. * on some chips, so we save relevant registers here.
  4826. */
  4827. tg3_save_pci_state(tp);
  4828. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  4829. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  4830. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  4831. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  4832. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  4833. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  4834. tw32(GRC_FASTBOOT_PC, 0);
  4835. /*
  4836. * We must avoid the readl() that normally takes place.
  4837. * It locks machines, causes machine checks, and other
  4838. * fun things. So, temporarily disable the 5701
  4839. * hardware workaround, while we do the reset.
  4840. */
  4841. write_op = tp->write32;
  4842. if (write_op == tg3_write_flush_reg32)
  4843. tp->write32 = tg3_write32;
  4844. /* Prevent the irq handler from reading or writing PCI registers
  4845. * during chip reset when the memory enable bit in the PCI command
  4846. * register may be cleared. The chip does not generate interrupt
  4847. * at this time, but the irq handler may still be called due to irq
  4848. * sharing or irqpoll.
  4849. */
  4850. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  4851. if (tp->hw_status) {
  4852. tp->hw_status->status = 0;
  4853. tp->hw_status->status_tag = 0;
  4854. }
  4855. tp->last_tag = 0;
  4856. smp_mb();
  4857. synchronize_irq(tp->pdev->irq);
  4858. /* do the reset */
  4859. val = GRC_MISC_CFG_CORECLK_RESET;
  4860. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4861. if (tr32(0x7e2c) == 0x60) {
  4862. tw32(0x7e2c, 0x20);
  4863. }
  4864. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4865. tw32(GRC_MISC_CFG, (1 << 29));
  4866. val |= (1 << 29);
  4867. }
  4868. }
  4869. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4870. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  4871. tw32(GRC_VCPU_EXT_CTRL,
  4872. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  4873. }
  4874. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4875. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  4876. tw32(GRC_MISC_CFG, val);
  4877. /* restore 5701 hardware bug workaround write method */
  4878. tp->write32 = write_op;
  4879. /* Unfortunately, we have to delay before the PCI read back.
  4880. * Some 575X chips even will not respond to a PCI cfg access
  4881. * when the reset command is given to the chip.
  4882. *
  4883. * How do these hardware designers expect things to work
  4884. * properly if the PCI write is posted for a long period
  4885. * of time? It is always necessary to have some method by
  4886. * which a register read back can occur to push the write
  4887. * out which does the reset.
  4888. *
  4889. * For most tg3 variants the trick below was working.
  4890. * Ho hum...
  4891. */
  4892. udelay(120);
  4893. /* Flush PCI posted writes. The normal MMIO registers
  4894. * are inaccessible at this time so this is the only
  4895. * way to make this reliably (actually, this is no longer
  4896. * the case, see above). I tried to use indirect
  4897. * register read/write but this upset some 5701 variants.
  4898. */
  4899. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  4900. udelay(120);
  4901. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4902. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  4903. int i;
  4904. u32 cfg_val;
  4905. /* Wait for link training to complete. */
  4906. for (i = 0; i < 5000; i++)
  4907. udelay(100);
  4908. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  4909. pci_write_config_dword(tp->pdev, 0xc4,
  4910. cfg_val | (1 << 15));
  4911. }
  4912. /* Set PCIE max payload size and clear error status. */
  4913. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  4914. }
  4915. tg3_restore_pci_state(tp);
  4916. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  4917. val = 0;
  4918. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4919. val = tr32(MEMARB_MODE);
  4920. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  4921. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  4922. tg3_stop_fw(tp);
  4923. tw32(0x5000, 0x400);
  4924. }
  4925. tw32(GRC_MODE, tp->grc_mode);
  4926. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  4927. val = tr32(0xc4);
  4928. tw32(0xc4, val | (1 << 15));
  4929. }
  4930. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  4931. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4932. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  4933. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  4934. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  4935. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4936. }
  4937. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  4938. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  4939. tw32_f(MAC_MODE, tp->mac_mode);
  4940. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  4941. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  4942. tw32_f(MAC_MODE, tp->mac_mode);
  4943. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  4944. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  4945. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  4946. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  4947. tw32_f(MAC_MODE, tp->mac_mode);
  4948. } else
  4949. tw32_f(MAC_MODE, 0);
  4950. udelay(40);
  4951. tg3_mdio_start(tp);
  4952. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  4953. err = tg3_poll_fw(tp);
  4954. if (err)
  4955. return err;
  4956. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  4957. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4958. val = tr32(0x7c00);
  4959. tw32(0x7c00, val | (1 << 25));
  4960. }
  4961. /* Reprobe ASF enable state. */
  4962. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  4963. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  4964. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  4965. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  4966. u32 nic_cfg;
  4967. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  4968. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  4969. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  4970. tp->last_event_jiffies = jiffies;
  4971. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  4972. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  4973. }
  4974. }
  4975. return 0;
  4976. }
  4977. /* tp->lock is held. */
  4978. static void tg3_stop_fw(struct tg3 *tp)
  4979. {
  4980. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  4981. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  4982. /* Wait for RX cpu to ACK the previous event. */
  4983. tg3_wait_for_event_ack(tp);
  4984. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  4985. tg3_generate_fw_event(tp);
  4986. /* Wait for RX cpu to ACK this event. */
  4987. tg3_wait_for_event_ack(tp);
  4988. }
  4989. }
  4990. /* tp->lock is held. */
  4991. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  4992. {
  4993. int err;
  4994. tg3_stop_fw(tp);
  4995. tg3_write_sig_pre_reset(tp, kind);
  4996. tg3_abort_hw(tp, silent);
  4997. err = tg3_chip_reset(tp);
  4998. tg3_write_sig_legacy(tp, kind);
  4999. tg3_write_sig_post_reset(tp, kind);
  5000. if (err)
  5001. return err;
  5002. return 0;
  5003. }
  5004. #define TG3_FW_RELEASE_MAJOR 0x0
  5005. #define TG3_FW_RELASE_MINOR 0x0
  5006. #define TG3_FW_RELEASE_FIX 0x0
  5007. #define TG3_FW_START_ADDR 0x08000000
  5008. #define TG3_FW_TEXT_ADDR 0x08000000
  5009. #define TG3_FW_TEXT_LEN 0x9c0
  5010. #define TG3_FW_RODATA_ADDR 0x080009c0
  5011. #define TG3_FW_RODATA_LEN 0x60
  5012. #define TG3_FW_DATA_ADDR 0x08000a40
  5013. #define TG3_FW_DATA_LEN 0x20
  5014. #define TG3_FW_SBSS_ADDR 0x08000a60
  5015. #define TG3_FW_SBSS_LEN 0xc
  5016. #define TG3_FW_BSS_ADDR 0x08000a70
  5017. #define TG3_FW_BSS_LEN 0x10
  5018. static const u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  5019. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  5020. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  5021. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  5022. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  5023. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  5024. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  5025. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  5026. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  5027. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  5028. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  5029. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  5030. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  5031. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  5032. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  5033. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  5034. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5035. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  5036. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  5037. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  5038. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5039. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  5040. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  5041. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5042. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5043. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5044. 0, 0, 0, 0, 0, 0,
  5045. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  5046. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5047. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5048. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5049. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  5050. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  5051. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  5052. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  5053. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5054. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5055. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  5056. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5057. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5058. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5059. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  5060. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  5061. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  5062. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  5063. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  5064. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  5065. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  5066. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  5067. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  5068. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  5069. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  5070. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  5071. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  5072. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  5073. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  5074. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  5075. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  5076. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  5077. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  5078. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  5079. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  5080. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  5081. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  5082. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  5083. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  5084. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  5085. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  5086. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  5087. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  5088. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  5089. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  5090. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  5091. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  5092. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  5093. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  5094. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  5095. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  5096. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  5097. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  5098. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  5099. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  5100. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  5101. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  5102. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  5103. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  5104. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  5105. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  5106. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  5107. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  5108. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  5109. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  5110. };
  5111. static const u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  5112. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  5113. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  5114. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5115. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  5116. 0x00000000
  5117. };
  5118. #if 0 /* All zeros, don't eat up space with it. */
  5119. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  5120. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5121. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  5122. };
  5123. #endif
  5124. #define RX_CPU_SCRATCH_BASE 0x30000
  5125. #define RX_CPU_SCRATCH_SIZE 0x04000
  5126. #define TX_CPU_SCRATCH_BASE 0x34000
  5127. #define TX_CPU_SCRATCH_SIZE 0x04000
  5128. /* tp->lock is held. */
  5129. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5130. {
  5131. int i;
  5132. BUG_ON(offset == TX_CPU_BASE &&
  5133. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5134. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5135. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5136. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5137. return 0;
  5138. }
  5139. if (offset == RX_CPU_BASE) {
  5140. for (i = 0; i < 10000; i++) {
  5141. tw32(offset + CPU_STATE, 0xffffffff);
  5142. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5143. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5144. break;
  5145. }
  5146. tw32(offset + CPU_STATE, 0xffffffff);
  5147. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5148. udelay(10);
  5149. } else {
  5150. for (i = 0; i < 10000; i++) {
  5151. tw32(offset + CPU_STATE, 0xffffffff);
  5152. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5153. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5154. break;
  5155. }
  5156. }
  5157. if (i >= 10000) {
  5158. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5159. "and %s CPU\n",
  5160. tp->dev->name,
  5161. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5162. return -ENODEV;
  5163. }
  5164. /* Clear firmware's nvram arbitration. */
  5165. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5166. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5167. return 0;
  5168. }
  5169. struct fw_info {
  5170. unsigned int text_base;
  5171. unsigned int text_len;
  5172. const u32 *text_data;
  5173. unsigned int rodata_base;
  5174. unsigned int rodata_len;
  5175. const u32 *rodata_data;
  5176. unsigned int data_base;
  5177. unsigned int data_len;
  5178. const u32 *data_data;
  5179. };
  5180. /* tp->lock is held. */
  5181. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5182. int cpu_scratch_size, struct fw_info *info)
  5183. {
  5184. int err, lock_err, i;
  5185. void (*write_op)(struct tg3 *, u32, u32);
  5186. if (cpu_base == TX_CPU_BASE &&
  5187. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5188. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5189. "TX cpu firmware on %s which is 5705.\n",
  5190. tp->dev->name);
  5191. return -EINVAL;
  5192. }
  5193. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5194. write_op = tg3_write_mem;
  5195. else
  5196. write_op = tg3_write_indirect_reg32;
  5197. /* It is possible that bootcode is still loading at this point.
  5198. * Get the nvram lock first before halting the cpu.
  5199. */
  5200. lock_err = tg3_nvram_lock(tp);
  5201. err = tg3_halt_cpu(tp, cpu_base);
  5202. if (!lock_err)
  5203. tg3_nvram_unlock(tp);
  5204. if (err)
  5205. goto out;
  5206. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5207. write_op(tp, cpu_scratch_base + i, 0);
  5208. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5209. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5210. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  5211. write_op(tp, (cpu_scratch_base +
  5212. (info->text_base & 0xffff) +
  5213. (i * sizeof(u32))),
  5214. (info->text_data ?
  5215. info->text_data[i] : 0));
  5216. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  5217. write_op(tp, (cpu_scratch_base +
  5218. (info->rodata_base & 0xffff) +
  5219. (i * sizeof(u32))),
  5220. (info->rodata_data ?
  5221. info->rodata_data[i] : 0));
  5222. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  5223. write_op(tp, (cpu_scratch_base +
  5224. (info->data_base & 0xffff) +
  5225. (i * sizeof(u32))),
  5226. (info->data_data ?
  5227. info->data_data[i] : 0));
  5228. err = 0;
  5229. out:
  5230. return err;
  5231. }
  5232. /* tp->lock is held. */
  5233. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5234. {
  5235. struct fw_info info;
  5236. int err, i;
  5237. info.text_base = TG3_FW_TEXT_ADDR;
  5238. info.text_len = TG3_FW_TEXT_LEN;
  5239. info.text_data = &tg3FwText[0];
  5240. info.rodata_base = TG3_FW_RODATA_ADDR;
  5241. info.rodata_len = TG3_FW_RODATA_LEN;
  5242. info.rodata_data = &tg3FwRodata[0];
  5243. info.data_base = TG3_FW_DATA_ADDR;
  5244. info.data_len = TG3_FW_DATA_LEN;
  5245. info.data_data = NULL;
  5246. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5247. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5248. &info);
  5249. if (err)
  5250. return err;
  5251. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5252. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5253. &info);
  5254. if (err)
  5255. return err;
  5256. /* Now startup only the RX cpu. */
  5257. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5258. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  5259. for (i = 0; i < 5; i++) {
  5260. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  5261. break;
  5262. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5263. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5264. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  5265. udelay(1000);
  5266. }
  5267. if (i >= 5) {
  5268. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5269. "to set RX CPU PC, is %08x should be %08x\n",
  5270. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5271. TG3_FW_TEXT_ADDR);
  5272. return -ENODEV;
  5273. }
  5274. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5275. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5276. return 0;
  5277. }
  5278. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  5279. #define TG3_TSO_FW_RELASE_MINOR 0x6
  5280. #define TG3_TSO_FW_RELEASE_FIX 0x0
  5281. #define TG3_TSO_FW_START_ADDR 0x08000000
  5282. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  5283. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  5284. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  5285. #define TG3_TSO_FW_RODATA_LEN 0x60
  5286. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  5287. #define TG3_TSO_FW_DATA_LEN 0x30
  5288. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  5289. #define TG3_TSO_FW_SBSS_LEN 0x2c
  5290. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  5291. #define TG3_TSO_FW_BSS_LEN 0x894
  5292. static const u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  5293. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  5294. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  5295. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5296. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  5297. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  5298. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  5299. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  5300. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  5301. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  5302. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  5303. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  5304. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  5305. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  5306. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  5307. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  5308. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  5309. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  5310. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  5311. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  5312. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  5313. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  5314. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  5315. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  5316. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  5317. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  5318. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  5319. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  5320. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  5321. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  5322. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5323. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  5324. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  5325. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  5326. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  5327. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  5328. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  5329. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  5330. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  5331. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  5332. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  5333. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  5334. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  5335. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  5336. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  5337. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  5338. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  5339. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  5340. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  5341. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  5342. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  5343. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  5344. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  5345. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  5346. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  5347. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  5348. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  5349. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  5350. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  5351. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  5352. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  5353. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  5354. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  5355. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  5356. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  5357. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  5358. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  5359. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  5360. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  5361. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  5362. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  5363. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  5364. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  5365. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  5366. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  5367. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  5368. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  5369. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  5370. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  5371. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  5372. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  5373. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  5374. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  5375. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  5376. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  5377. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  5378. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  5379. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  5380. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  5381. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  5382. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  5383. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  5384. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  5385. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  5386. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  5387. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  5388. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  5389. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  5390. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  5391. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  5392. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  5393. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  5394. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  5395. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  5396. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  5397. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  5398. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  5399. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  5400. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  5401. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  5402. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  5403. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  5404. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  5405. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  5406. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  5407. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  5408. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  5409. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  5410. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  5411. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  5412. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  5413. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  5414. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  5415. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  5416. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  5417. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  5418. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  5419. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  5420. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  5421. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  5422. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  5423. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  5424. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  5425. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  5426. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  5427. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  5428. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  5429. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  5430. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  5431. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5432. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  5433. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  5434. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  5435. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  5436. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  5437. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  5438. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  5439. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  5440. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  5441. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  5442. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  5443. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  5444. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  5445. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  5446. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  5447. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  5448. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  5449. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  5450. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  5451. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  5452. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  5453. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  5454. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  5455. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  5456. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  5457. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  5458. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  5459. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  5460. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  5461. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  5462. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5463. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  5464. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  5465. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  5466. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  5467. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  5468. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  5469. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  5470. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  5471. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  5472. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  5473. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  5474. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  5475. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  5476. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  5477. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  5478. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  5479. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  5480. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  5481. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  5482. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  5483. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  5484. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  5485. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  5486. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  5487. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  5488. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5489. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  5490. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  5491. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  5492. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  5493. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  5494. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  5495. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  5496. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  5497. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  5498. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  5499. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  5500. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  5501. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  5502. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  5503. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  5504. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  5505. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  5506. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  5507. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  5508. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  5509. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  5510. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  5511. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  5512. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  5513. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5514. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  5515. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  5516. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  5517. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  5518. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  5519. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  5520. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  5521. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  5522. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  5523. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  5524. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  5525. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  5526. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  5527. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  5528. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  5529. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  5530. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5531. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  5532. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  5533. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  5534. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  5535. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  5536. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  5537. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  5538. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  5539. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  5540. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  5541. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  5542. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  5543. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  5544. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  5545. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  5546. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  5547. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  5548. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  5549. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  5550. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  5551. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  5552. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  5553. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  5554. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  5555. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  5556. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  5557. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5558. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  5559. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  5560. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  5561. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  5562. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  5563. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  5564. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  5565. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  5566. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  5567. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  5568. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  5569. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  5570. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  5571. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  5572. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  5573. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  5574. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  5575. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  5576. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  5577. };
  5578. static const u32 tg3TsoFwRodata[] = {
  5579. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5580. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  5581. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  5582. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  5583. 0x00000000,
  5584. };
  5585. static const u32 tg3TsoFwData[] = {
  5586. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  5587. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5588. 0x00000000,
  5589. };
  5590. /* 5705 needs a special version of the TSO firmware. */
  5591. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  5592. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  5593. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  5594. #define TG3_TSO5_FW_START_ADDR 0x00010000
  5595. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  5596. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  5597. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  5598. #define TG3_TSO5_FW_RODATA_LEN 0x50
  5599. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  5600. #define TG3_TSO5_FW_DATA_LEN 0x20
  5601. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  5602. #define TG3_TSO5_FW_SBSS_LEN 0x28
  5603. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  5604. #define TG3_TSO5_FW_BSS_LEN 0x88
  5605. static const u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  5606. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  5607. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  5608. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5609. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  5610. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  5611. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  5612. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5613. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  5614. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  5615. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  5616. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  5617. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  5618. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  5619. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  5620. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  5621. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  5622. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  5623. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  5624. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  5625. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  5626. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  5627. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  5628. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  5629. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  5630. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  5631. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  5632. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  5633. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  5634. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  5635. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  5636. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5637. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  5638. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  5639. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  5640. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  5641. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  5642. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  5643. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  5644. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  5645. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  5646. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  5647. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  5648. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  5649. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  5650. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  5651. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  5652. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  5653. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  5654. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  5655. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  5656. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  5657. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  5658. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  5659. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  5660. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  5661. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  5662. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  5663. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  5664. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  5665. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  5666. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  5667. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  5668. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  5669. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  5670. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  5671. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  5672. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5673. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  5674. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  5675. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  5676. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  5677. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  5678. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  5679. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  5680. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  5681. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  5682. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  5683. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  5684. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  5685. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  5686. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  5687. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  5688. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  5689. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  5690. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  5691. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  5692. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  5693. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  5694. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  5695. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  5696. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  5697. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  5698. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  5699. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  5700. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  5701. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  5702. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  5703. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  5704. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  5705. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  5706. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  5707. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  5708. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  5709. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  5710. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  5711. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  5712. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5713. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5714. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  5715. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  5716. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  5717. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  5718. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  5719. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  5720. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  5721. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  5722. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  5723. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5724. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5725. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  5726. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  5727. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  5728. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  5729. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5730. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  5731. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  5732. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  5733. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  5734. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  5735. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  5736. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  5737. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  5738. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  5739. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  5740. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  5741. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  5742. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  5743. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  5744. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  5745. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  5746. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  5747. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  5748. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  5749. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  5750. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  5751. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  5752. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  5753. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5754. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  5755. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  5756. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  5757. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5758. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  5759. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  5760. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5761. 0x00000000, 0x00000000, 0x00000000,
  5762. };
  5763. static const u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  5764. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5765. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  5766. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5767. 0x00000000, 0x00000000, 0x00000000,
  5768. };
  5769. static const u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  5770. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  5771. 0x00000000, 0x00000000, 0x00000000,
  5772. };
  5773. /* tp->lock is held. */
  5774. static int tg3_load_tso_firmware(struct tg3 *tp)
  5775. {
  5776. struct fw_info info;
  5777. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5778. int err, i;
  5779. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5780. return 0;
  5781. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5782. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  5783. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  5784. info.text_data = &tg3Tso5FwText[0];
  5785. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  5786. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  5787. info.rodata_data = &tg3Tso5FwRodata[0];
  5788. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  5789. info.data_len = TG3_TSO5_FW_DATA_LEN;
  5790. info.data_data = &tg3Tso5FwData[0];
  5791. cpu_base = RX_CPU_BASE;
  5792. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5793. cpu_scratch_size = (info.text_len +
  5794. info.rodata_len +
  5795. info.data_len +
  5796. TG3_TSO5_FW_SBSS_LEN +
  5797. TG3_TSO5_FW_BSS_LEN);
  5798. } else {
  5799. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  5800. info.text_len = TG3_TSO_FW_TEXT_LEN;
  5801. info.text_data = &tg3TsoFwText[0];
  5802. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  5803. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  5804. info.rodata_data = &tg3TsoFwRodata[0];
  5805. info.data_base = TG3_TSO_FW_DATA_ADDR;
  5806. info.data_len = TG3_TSO_FW_DATA_LEN;
  5807. info.data_data = &tg3TsoFwData[0];
  5808. cpu_base = TX_CPU_BASE;
  5809. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5810. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5811. }
  5812. err = tg3_load_firmware_cpu(tp, cpu_base,
  5813. cpu_scratch_base, cpu_scratch_size,
  5814. &info);
  5815. if (err)
  5816. return err;
  5817. /* Now startup the cpu. */
  5818. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5819. tw32_f(cpu_base + CPU_PC, info.text_base);
  5820. for (i = 0; i < 5; i++) {
  5821. if (tr32(cpu_base + CPU_PC) == info.text_base)
  5822. break;
  5823. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5824. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5825. tw32_f(cpu_base + CPU_PC, info.text_base);
  5826. udelay(1000);
  5827. }
  5828. if (i >= 5) {
  5829. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5830. "to set CPU PC, is %08x should be %08x\n",
  5831. tp->dev->name, tr32(cpu_base + CPU_PC),
  5832. info.text_base);
  5833. return -ENODEV;
  5834. }
  5835. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5836. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5837. return 0;
  5838. }
  5839. /* tp->lock is held. */
  5840. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  5841. {
  5842. u32 addr_high, addr_low;
  5843. int i;
  5844. addr_high = ((tp->dev->dev_addr[0] << 8) |
  5845. tp->dev->dev_addr[1]);
  5846. addr_low = ((tp->dev->dev_addr[2] << 24) |
  5847. (tp->dev->dev_addr[3] << 16) |
  5848. (tp->dev->dev_addr[4] << 8) |
  5849. (tp->dev->dev_addr[5] << 0));
  5850. for (i = 0; i < 4; i++) {
  5851. if (i == 1 && skip_mac_1)
  5852. continue;
  5853. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  5854. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  5855. }
  5856. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  5857. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5858. for (i = 0; i < 12; i++) {
  5859. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  5860. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  5861. }
  5862. }
  5863. addr_high = (tp->dev->dev_addr[0] +
  5864. tp->dev->dev_addr[1] +
  5865. tp->dev->dev_addr[2] +
  5866. tp->dev->dev_addr[3] +
  5867. tp->dev->dev_addr[4] +
  5868. tp->dev->dev_addr[5]) &
  5869. TX_BACKOFF_SEED_MASK;
  5870. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  5871. }
  5872. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5873. {
  5874. struct tg3 *tp = netdev_priv(dev);
  5875. struct sockaddr *addr = p;
  5876. int err = 0, skip_mac_1 = 0;
  5877. if (!is_valid_ether_addr(addr->sa_data))
  5878. return -EINVAL;
  5879. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5880. if (!netif_running(dev))
  5881. return 0;
  5882. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5883. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5884. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5885. addr0_low = tr32(MAC_ADDR_0_LOW);
  5886. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5887. addr1_low = tr32(MAC_ADDR_1_LOW);
  5888. /* Skip MAC addr 1 if ASF is using it. */
  5889. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5890. !(addr1_high == 0 && addr1_low == 0))
  5891. skip_mac_1 = 1;
  5892. }
  5893. spin_lock_bh(&tp->lock);
  5894. __tg3_set_mac_addr(tp, skip_mac_1);
  5895. spin_unlock_bh(&tp->lock);
  5896. return err;
  5897. }
  5898. /* tp->lock is held. */
  5899. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5900. dma_addr_t mapping, u32 maxlen_flags,
  5901. u32 nic_addr)
  5902. {
  5903. tg3_write_mem(tp,
  5904. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5905. ((u64) mapping >> 32));
  5906. tg3_write_mem(tp,
  5907. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5908. ((u64) mapping & 0xffffffff));
  5909. tg3_write_mem(tp,
  5910. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5911. maxlen_flags);
  5912. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5913. tg3_write_mem(tp,
  5914. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5915. nic_addr);
  5916. }
  5917. static void __tg3_set_rx_mode(struct net_device *);
  5918. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5919. {
  5920. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5921. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5922. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5923. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5924. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5925. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5926. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5927. }
  5928. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5929. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5930. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5931. u32 val = ec->stats_block_coalesce_usecs;
  5932. if (!netif_carrier_ok(tp->dev))
  5933. val = 0;
  5934. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5935. }
  5936. }
  5937. /* tp->lock is held. */
  5938. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5939. {
  5940. u32 val, rdmac_mode;
  5941. int i, err, limit;
  5942. tg3_disable_ints(tp);
  5943. tg3_stop_fw(tp);
  5944. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5945. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5946. tg3_abort_hw(tp, 1);
  5947. }
  5948. if (reset_phy &&
  5949. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  5950. tg3_phy_reset(tp);
  5951. err = tg3_chip_reset(tp);
  5952. if (err)
  5953. return err;
  5954. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5955. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  5956. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1) {
  5957. val = tr32(TG3_CPMU_CTRL);
  5958. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5959. tw32(TG3_CPMU_CTRL, val);
  5960. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5961. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5962. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5963. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5964. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5965. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5966. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5967. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  5968. val = tr32(TG3_CPMU_HST_ACC);
  5969. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  5970. val |= CPMU_HST_ACC_MACCLK_6_25;
  5971. tw32(TG3_CPMU_HST_ACC, val);
  5972. }
  5973. /* This works around an issue with Athlon chipsets on
  5974. * B3 tigon3 silicon. This bit has no effect on any
  5975. * other revision. But do not set this on PCI Express
  5976. * chips and don't even touch the clocks if the CPMU is present.
  5977. */
  5978. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5979. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5980. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5981. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5982. }
  5983. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5984. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5985. val = tr32(TG3PCI_PCISTATE);
  5986. val |= PCISTATE_RETRY_SAME_DMA;
  5987. tw32(TG3PCI_PCISTATE, val);
  5988. }
  5989. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5990. /* Allow reads and writes to the
  5991. * APE register and memory space.
  5992. */
  5993. val = tr32(TG3PCI_PCISTATE);
  5994. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5995. PCISTATE_ALLOW_APE_SHMEM_WR;
  5996. tw32(TG3PCI_PCISTATE, val);
  5997. }
  5998. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  5999. /* Enable some hw fixes. */
  6000. val = tr32(TG3PCI_MSI_DATA);
  6001. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6002. tw32(TG3PCI_MSI_DATA, val);
  6003. }
  6004. /* Descriptor ring init may make accesses to the
  6005. * NIC SRAM area to setup the TX descriptors, so we
  6006. * can only do this after the hardware has been
  6007. * successfully reset.
  6008. */
  6009. err = tg3_init_rings(tp);
  6010. if (err)
  6011. return err;
  6012. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6013. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761 &&
  6014. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  6015. /* This value is determined during the probe time DMA
  6016. * engine test, tg3_test_dma.
  6017. */
  6018. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6019. }
  6020. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6021. GRC_MODE_4X_NIC_SEND_RINGS |
  6022. GRC_MODE_NO_TX_PHDR_CSUM |
  6023. GRC_MODE_NO_RX_PHDR_CSUM);
  6024. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6025. /* Pseudo-header checksum is done by hardware logic and not
  6026. * the offload processers, so make the chip do the pseudo-
  6027. * header checksums on receive. For transmit it is more
  6028. * convenient to do the pseudo-header checksum in software
  6029. * as Linux does that on transmit for us in all cases.
  6030. */
  6031. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6032. tw32(GRC_MODE,
  6033. tp->grc_mode |
  6034. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6035. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6036. val = tr32(GRC_MISC_CFG);
  6037. val &= ~0xff;
  6038. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6039. tw32(GRC_MISC_CFG, val);
  6040. /* Initialize MBUF/DESC pool. */
  6041. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6042. /* Do nothing. */
  6043. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6044. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6045. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6046. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6047. else
  6048. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6049. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6050. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6051. }
  6052. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6053. int fw_len;
  6054. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  6055. TG3_TSO5_FW_RODATA_LEN +
  6056. TG3_TSO5_FW_DATA_LEN +
  6057. TG3_TSO5_FW_SBSS_LEN +
  6058. TG3_TSO5_FW_BSS_LEN);
  6059. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6060. tw32(BUFMGR_MB_POOL_ADDR,
  6061. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6062. tw32(BUFMGR_MB_POOL_SIZE,
  6063. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6064. }
  6065. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6066. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6067. tp->bufmgr_config.mbuf_read_dma_low_water);
  6068. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6069. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6070. tw32(BUFMGR_MB_HIGH_WATER,
  6071. tp->bufmgr_config.mbuf_high_water);
  6072. } else {
  6073. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6074. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6075. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6076. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6077. tw32(BUFMGR_MB_HIGH_WATER,
  6078. tp->bufmgr_config.mbuf_high_water_jumbo);
  6079. }
  6080. tw32(BUFMGR_DMA_LOW_WATER,
  6081. tp->bufmgr_config.dma_low_water);
  6082. tw32(BUFMGR_DMA_HIGH_WATER,
  6083. tp->bufmgr_config.dma_high_water);
  6084. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6085. for (i = 0; i < 2000; i++) {
  6086. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6087. break;
  6088. udelay(10);
  6089. }
  6090. if (i >= 2000) {
  6091. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  6092. tp->dev->name);
  6093. return -ENODEV;
  6094. }
  6095. /* Setup replenish threshold. */
  6096. val = tp->rx_pending / 8;
  6097. if (val == 0)
  6098. val = 1;
  6099. else if (val > tp->rx_std_max_post)
  6100. val = tp->rx_std_max_post;
  6101. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6102. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6103. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6104. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6105. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6106. }
  6107. tw32(RCVBDI_STD_THRESH, val);
  6108. /* Initialize TG3_BDINFO's at:
  6109. * RCVDBDI_STD_BD: standard eth size rx ring
  6110. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6111. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6112. *
  6113. * like so:
  6114. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6115. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6116. * ring attribute flags
  6117. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6118. *
  6119. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6120. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6121. *
  6122. * The size of each ring is fixed in the firmware, but the location is
  6123. * configurable.
  6124. */
  6125. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6126. ((u64) tp->rx_std_mapping >> 32));
  6127. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6128. ((u64) tp->rx_std_mapping & 0xffffffff));
  6129. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6130. NIC_SRAM_RX_BUFFER_DESC);
  6131. /* Don't even try to program the JUMBO/MINI buffer descriptor
  6132. * configs on 5705.
  6133. */
  6134. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  6135. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6136. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  6137. } else {
  6138. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6139. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  6140. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6141. BDINFO_FLAGS_DISABLED);
  6142. /* Setup replenish threshold. */
  6143. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6144. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6145. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6146. ((u64) tp->rx_jumbo_mapping >> 32));
  6147. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6148. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  6149. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6150. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  6151. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6152. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6153. } else {
  6154. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6155. BDINFO_FLAGS_DISABLED);
  6156. }
  6157. }
  6158. /* There is only one send ring on 5705/5750, no need to explicitly
  6159. * disable the others.
  6160. */
  6161. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6162. /* Clear out send RCB ring in SRAM. */
  6163. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  6164. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  6165. BDINFO_FLAGS_DISABLED);
  6166. }
  6167. tp->tx_prod = 0;
  6168. tp->tx_cons = 0;
  6169. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6170. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6171. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  6172. tp->tx_desc_mapping,
  6173. (TG3_TX_RING_SIZE <<
  6174. BDINFO_FLAGS_MAXLEN_SHIFT),
  6175. NIC_SRAM_TX_BUFFER_DESC);
  6176. /* There is only one receive return ring on 5705/5750, no need
  6177. * to explicitly disable the others.
  6178. */
  6179. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6180. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  6181. i += TG3_BDINFO_SIZE) {
  6182. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  6183. BDINFO_FLAGS_DISABLED);
  6184. }
  6185. }
  6186. tp->rx_rcb_ptr = 0;
  6187. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6188. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  6189. tp->rx_rcb_mapping,
  6190. (TG3_RX_RCB_RING_SIZE(tp) <<
  6191. BDINFO_FLAGS_MAXLEN_SHIFT),
  6192. 0);
  6193. tp->rx_std_ptr = tp->rx_pending;
  6194. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  6195. tp->rx_std_ptr);
  6196. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6197. tp->rx_jumbo_pending : 0;
  6198. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  6199. tp->rx_jumbo_ptr);
  6200. /* Initialize MAC address and backoff seed. */
  6201. __tg3_set_mac_addr(tp, 0);
  6202. /* MTU + ethernet header + FCS + optional VLAN tag */
  6203. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  6204. /* The slot time is changed by tg3_setup_phy if we
  6205. * run at gigabit with half duplex.
  6206. */
  6207. tw32(MAC_TX_LENGTHS,
  6208. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6209. (6 << TX_LENGTHS_IPG_SHIFT) |
  6210. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6211. /* Receive rules. */
  6212. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6213. tw32(RCVLPC_CONFIG, 0x0181);
  6214. /* Calculate RDMAC_MODE setting early, we need it to determine
  6215. * the RCVLPC_STATE_ENABLE mask.
  6216. */
  6217. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6218. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6219. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6220. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6221. RDMAC_MODE_LNGREAD_ENAB);
  6222. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6223. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6224. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6225. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6226. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6227. /* If statement applies to 5705 and 5750 PCI devices only */
  6228. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6229. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6230. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6231. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6232. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6233. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6234. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6235. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6236. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6237. }
  6238. }
  6239. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6240. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6241. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6242. rdmac_mode |= (1 << 27);
  6243. /* Receive/send statistics. */
  6244. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6245. val = tr32(RCVLPC_STATS_ENABLE);
  6246. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6247. tw32(RCVLPC_STATS_ENABLE, val);
  6248. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6249. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6250. val = tr32(RCVLPC_STATS_ENABLE);
  6251. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6252. tw32(RCVLPC_STATS_ENABLE, val);
  6253. } else {
  6254. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6255. }
  6256. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6257. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6258. tw32(SNDDATAI_STATSCTRL,
  6259. (SNDDATAI_SCTRL_ENABLE |
  6260. SNDDATAI_SCTRL_FASTUPD));
  6261. /* Setup host coalescing engine. */
  6262. tw32(HOSTCC_MODE, 0);
  6263. for (i = 0; i < 2000; i++) {
  6264. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6265. break;
  6266. udelay(10);
  6267. }
  6268. __tg3_set_coalesce(tp, &tp->coal);
  6269. /* set status block DMA address */
  6270. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6271. ((u64) tp->status_mapping >> 32));
  6272. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6273. ((u64) tp->status_mapping & 0xffffffff));
  6274. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6275. /* Status/statistics block address. See tg3_timer,
  6276. * the tg3_periodic_fetch_stats call there, and
  6277. * tg3_get_stats to see how this works for 5705/5750 chips.
  6278. */
  6279. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6280. ((u64) tp->stats_mapping >> 32));
  6281. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6282. ((u64) tp->stats_mapping & 0xffffffff));
  6283. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6284. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6285. }
  6286. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6287. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6288. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6289. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6290. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6291. /* Clear statistics/status block in chip, and status block in ram. */
  6292. for (i = NIC_SRAM_STATS_BLK;
  6293. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6294. i += sizeof(u32)) {
  6295. tg3_write_mem(tp, i, 0);
  6296. udelay(40);
  6297. }
  6298. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  6299. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6300. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6301. /* reset to prevent losing 1st rx packet intermittently */
  6302. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6303. udelay(10);
  6304. }
  6305. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6306. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6307. else
  6308. tp->mac_mode = 0;
  6309. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6310. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6311. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6312. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6313. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6314. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6315. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6316. udelay(40);
  6317. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6318. * If TG3_FLG2_IS_NIC is zero, we should read the
  6319. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6320. * whether used as inputs or outputs, are set by boot code after
  6321. * reset.
  6322. */
  6323. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6324. u32 gpio_mask;
  6325. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6326. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6327. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6328. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6329. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6330. GRC_LCLCTRL_GPIO_OUTPUT3;
  6331. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6332. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6333. tp->grc_local_ctrl &= ~gpio_mask;
  6334. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6335. /* GPIO1 must be driven high for eeprom write protect */
  6336. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6337. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6338. GRC_LCLCTRL_GPIO_OUTPUT1);
  6339. }
  6340. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6341. udelay(100);
  6342. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  6343. tp->last_tag = 0;
  6344. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6345. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6346. udelay(40);
  6347. }
  6348. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6349. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6350. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6351. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6352. WDMAC_MODE_LNGREAD_ENAB);
  6353. /* If statement applies to 5705 and 5750 PCI devices only */
  6354. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6355. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6356. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6357. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  6358. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6359. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6360. /* nothing */
  6361. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6362. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6363. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6364. val |= WDMAC_MODE_RX_ACCEL;
  6365. }
  6366. }
  6367. /* Enable host coalescing bug fix */
  6368. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755) ||
  6369. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787) ||
  6370. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784) ||
  6371. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) ||
  6372. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785))
  6373. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6374. tw32_f(WDMAC_MODE, val);
  6375. udelay(40);
  6376. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6377. u16 pcix_cmd;
  6378. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6379. &pcix_cmd);
  6380. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6381. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6382. pcix_cmd |= PCI_X_CMD_READ_2K;
  6383. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6384. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6385. pcix_cmd |= PCI_X_CMD_READ_2K;
  6386. }
  6387. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6388. pcix_cmd);
  6389. }
  6390. tw32_f(RDMAC_MODE, rdmac_mode);
  6391. udelay(40);
  6392. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6393. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6394. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6395. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6396. tw32(SNDDATAC_MODE,
  6397. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6398. else
  6399. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6400. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6401. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6402. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6403. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6404. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6405. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6406. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  6407. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6408. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6409. err = tg3_load_5701_a0_firmware_fix(tp);
  6410. if (err)
  6411. return err;
  6412. }
  6413. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6414. err = tg3_load_tso_firmware(tp);
  6415. if (err)
  6416. return err;
  6417. }
  6418. tp->tx_mode = TX_MODE_ENABLE;
  6419. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6420. udelay(100);
  6421. tp->rx_mode = RX_MODE_ENABLE;
  6422. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6423. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6424. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6425. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6426. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6427. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6428. udelay(10);
  6429. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6430. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6431. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6432. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6433. udelay(10);
  6434. }
  6435. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6436. udelay(10);
  6437. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6438. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6439. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6440. /* Set drive transmission level to 1.2V */
  6441. /* only if the signal pre-emphasis bit is not set */
  6442. val = tr32(MAC_SERDES_CFG);
  6443. val &= 0xfffff000;
  6444. val |= 0x880;
  6445. tw32(MAC_SERDES_CFG, val);
  6446. }
  6447. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6448. tw32(MAC_SERDES_CFG, 0x616000);
  6449. }
  6450. /* Prevent chip from dropping frames when flow control
  6451. * is enabled.
  6452. */
  6453. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6454. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6455. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6456. /* Use hardware link auto-negotiation */
  6457. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6458. }
  6459. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6460. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6461. u32 tmp;
  6462. tmp = tr32(SERDES_RX_CTRL);
  6463. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6464. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6465. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6466. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6467. }
  6468. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6469. if (tp->link_config.phy_is_low_power) {
  6470. tp->link_config.phy_is_low_power = 0;
  6471. tp->link_config.speed = tp->link_config.orig_speed;
  6472. tp->link_config.duplex = tp->link_config.orig_duplex;
  6473. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6474. }
  6475. err = tg3_setup_phy(tp, 0);
  6476. if (err)
  6477. return err;
  6478. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6479. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906) {
  6480. u32 tmp;
  6481. /* Clear CRC stats. */
  6482. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6483. tg3_writephy(tp, MII_TG3_TEST1,
  6484. tmp | MII_TG3_TEST1_CRC_EN);
  6485. tg3_readphy(tp, 0x14, &tmp);
  6486. }
  6487. }
  6488. }
  6489. __tg3_set_rx_mode(tp->dev);
  6490. /* Initialize receive rules. */
  6491. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6492. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6493. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6494. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6495. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6496. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6497. limit = 8;
  6498. else
  6499. limit = 16;
  6500. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6501. limit -= 4;
  6502. switch (limit) {
  6503. case 16:
  6504. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6505. case 15:
  6506. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6507. case 14:
  6508. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6509. case 13:
  6510. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6511. case 12:
  6512. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6513. case 11:
  6514. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6515. case 10:
  6516. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6517. case 9:
  6518. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6519. case 8:
  6520. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6521. case 7:
  6522. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6523. case 6:
  6524. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6525. case 5:
  6526. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6527. case 4:
  6528. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6529. case 3:
  6530. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6531. case 2:
  6532. case 1:
  6533. default:
  6534. break;
  6535. }
  6536. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6537. /* Write our heartbeat update interval to APE. */
  6538. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6539. APE_HOST_HEARTBEAT_INT_DISABLE);
  6540. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6541. return 0;
  6542. }
  6543. /* Called at device open time to get the chip ready for
  6544. * packet processing. Invoked with tp->lock held.
  6545. */
  6546. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6547. {
  6548. tg3_switch_clocks(tp);
  6549. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6550. return tg3_reset_hw(tp, reset_phy);
  6551. }
  6552. #define TG3_STAT_ADD32(PSTAT, REG) \
  6553. do { u32 __val = tr32(REG); \
  6554. (PSTAT)->low += __val; \
  6555. if ((PSTAT)->low < __val) \
  6556. (PSTAT)->high += 1; \
  6557. } while (0)
  6558. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6559. {
  6560. struct tg3_hw_stats *sp = tp->hw_stats;
  6561. if (!netif_carrier_ok(tp->dev))
  6562. return;
  6563. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6564. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6565. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6566. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6567. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6568. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6569. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6570. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6571. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6572. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6573. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6574. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6575. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6576. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6577. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6578. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6579. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6580. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6581. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6582. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6583. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6584. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6585. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6586. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6587. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6588. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6589. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6590. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6591. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6592. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6593. }
  6594. static void tg3_timer(unsigned long __opaque)
  6595. {
  6596. struct tg3 *tp = (struct tg3 *) __opaque;
  6597. if (tp->irq_sync)
  6598. goto restart_timer;
  6599. spin_lock(&tp->lock);
  6600. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6601. /* All of this garbage is because when using non-tagged
  6602. * IRQ status the mailbox/status_block protocol the chip
  6603. * uses with the cpu is race prone.
  6604. */
  6605. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  6606. tw32(GRC_LOCAL_CTRL,
  6607. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6608. } else {
  6609. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6610. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  6611. }
  6612. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6613. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6614. spin_unlock(&tp->lock);
  6615. schedule_work(&tp->reset_task);
  6616. return;
  6617. }
  6618. }
  6619. /* This part only runs once per second. */
  6620. if (!--tp->timer_counter) {
  6621. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6622. tg3_periodic_fetch_stats(tp);
  6623. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6624. u32 mac_stat;
  6625. int phy_event;
  6626. mac_stat = tr32(MAC_STATUS);
  6627. phy_event = 0;
  6628. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6629. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6630. phy_event = 1;
  6631. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6632. phy_event = 1;
  6633. if (phy_event)
  6634. tg3_setup_phy(tp, 0);
  6635. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6636. u32 mac_stat = tr32(MAC_STATUS);
  6637. int need_setup = 0;
  6638. if (netif_carrier_ok(tp->dev) &&
  6639. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6640. need_setup = 1;
  6641. }
  6642. if (! netif_carrier_ok(tp->dev) &&
  6643. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6644. MAC_STATUS_SIGNAL_DET))) {
  6645. need_setup = 1;
  6646. }
  6647. if (need_setup) {
  6648. if (!tp->serdes_counter) {
  6649. tw32_f(MAC_MODE,
  6650. (tp->mac_mode &
  6651. ~MAC_MODE_PORT_MODE_MASK));
  6652. udelay(40);
  6653. tw32_f(MAC_MODE, tp->mac_mode);
  6654. udelay(40);
  6655. }
  6656. tg3_setup_phy(tp, 0);
  6657. }
  6658. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6659. tg3_serdes_parallel_detect(tp);
  6660. tp->timer_counter = tp->timer_multiplier;
  6661. }
  6662. /* Heartbeat is only sent once every 2 seconds.
  6663. *
  6664. * The heartbeat is to tell the ASF firmware that the host
  6665. * driver is still alive. In the event that the OS crashes,
  6666. * ASF needs to reset the hardware to free up the FIFO space
  6667. * that may be filled with rx packets destined for the host.
  6668. * If the FIFO is full, ASF will no longer function properly.
  6669. *
  6670. * Unintended resets have been reported on real time kernels
  6671. * where the timer doesn't run on time. Netpoll will also have
  6672. * same problem.
  6673. *
  6674. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6675. * to check the ring condition when the heartbeat is expiring
  6676. * before doing the reset. This will prevent most unintended
  6677. * resets.
  6678. */
  6679. if (!--tp->asf_counter) {
  6680. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6681. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6682. tg3_wait_for_event_ack(tp);
  6683. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6684. FWCMD_NICDRV_ALIVE3);
  6685. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6686. /* 5 seconds timeout */
  6687. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6688. tg3_generate_fw_event(tp);
  6689. }
  6690. tp->asf_counter = tp->asf_multiplier;
  6691. }
  6692. spin_unlock(&tp->lock);
  6693. restart_timer:
  6694. tp->timer.expires = jiffies + tp->timer_offset;
  6695. add_timer(&tp->timer);
  6696. }
  6697. static int tg3_request_irq(struct tg3 *tp)
  6698. {
  6699. irq_handler_t fn;
  6700. unsigned long flags;
  6701. struct net_device *dev = tp->dev;
  6702. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6703. fn = tg3_msi;
  6704. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6705. fn = tg3_msi_1shot;
  6706. flags = IRQF_SAMPLE_RANDOM;
  6707. } else {
  6708. fn = tg3_interrupt;
  6709. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6710. fn = tg3_interrupt_tagged;
  6711. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6712. }
  6713. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  6714. }
  6715. static int tg3_test_interrupt(struct tg3 *tp)
  6716. {
  6717. struct net_device *dev = tp->dev;
  6718. int err, i, intr_ok = 0;
  6719. if (!netif_running(dev))
  6720. return -ENODEV;
  6721. tg3_disable_ints(tp);
  6722. free_irq(tp->pdev->irq, dev);
  6723. err = request_irq(tp->pdev->irq, tg3_test_isr,
  6724. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  6725. if (err)
  6726. return err;
  6727. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  6728. tg3_enable_ints(tp);
  6729. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6730. HOSTCC_MODE_NOW);
  6731. for (i = 0; i < 5; i++) {
  6732. u32 int_mbox, misc_host_ctrl;
  6733. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  6734. TG3_64BIT_REG_LOW);
  6735. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6736. if ((int_mbox != 0) ||
  6737. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6738. intr_ok = 1;
  6739. break;
  6740. }
  6741. msleep(10);
  6742. }
  6743. tg3_disable_ints(tp);
  6744. free_irq(tp->pdev->irq, dev);
  6745. err = tg3_request_irq(tp);
  6746. if (err)
  6747. return err;
  6748. if (intr_ok)
  6749. return 0;
  6750. return -EIO;
  6751. }
  6752. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6753. * successfully restored
  6754. */
  6755. static int tg3_test_msi(struct tg3 *tp)
  6756. {
  6757. struct net_device *dev = tp->dev;
  6758. int err;
  6759. u16 pci_cmd;
  6760. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6761. return 0;
  6762. /* Turn off SERR reporting in case MSI terminates with Master
  6763. * Abort.
  6764. */
  6765. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6766. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6767. pci_cmd & ~PCI_COMMAND_SERR);
  6768. err = tg3_test_interrupt(tp);
  6769. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6770. if (!err)
  6771. return 0;
  6772. /* other failures */
  6773. if (err != -EIO)
  6774. return err;
  6775. /* MSI test failed, go back to INTx mode */
  6776. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6777. "switching to INTx mode. Please report this failure to "
  6778. "the PCI maintainer and include system chipset information.\n",
  6779. tp->dev->name);
  6780. free_irq(tp->pdev->irq, dev);
  6781. pci_disable_msi(tp->pdev);
  6782. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6783. err = tg3_request_irq(tp);
  6784. if (err)
  6785. return err;
  6786. /* Need to reset the chip because the MSI cycle may have terminated
  6787. * with Master Abort.
  6788. */
  6789. tg3_full_lock(tp, 1);
  6790. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6791. err = tg3_init_hw(tp, 1);
  6792. tg3_full_unlock(tp);
  6793. if (err)
  6794. free_irq(tp->pdev->irq, dev);
  6795. return err;
  6796. }
  6797. static int tg3_open(struct net_device *dev)
  6798. {
  6799. struct tg3 *tp = netdev_priv(dev);
  6800. int err;
  6801. netif_carrier_off(tp->dev);
  6802. err = tg3_set_power_state(tp, PCI_D0);
  6803. if (err)
  6804. return err;
  6805. tg3_full_lock(tp, 0);
  6806. tg3_disable_ints(tp);
  6807. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6808. tg3_full_unlock(tp);
  6809. /* The placement of this call is tied
  6810. * to the setup and use of Host TX descriptors.
  6811. */
  6812. err = tg3_alloc_consistent(tp);
  6813. if (err)
  6814. return err;
  6815. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6816. /* All MSI supporting chips should support tagged
  6817. * status. Assert that this is the case.
  6818. */
  6819. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6820. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6821. "Not using MSI.\n", tp->dev->name);
  6822. } else if (pci_enable_msi(tp->pdev) == 0) {
  6823. u32 msi_mode;
  6824. msi_mode = tr32(MSGINT_MODE);
  6825. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6826. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6827. }
  6828. }
  6829. err = tg3_request_irq(tp);
  6830. if (err) {
  6831. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6832. pci_disable_msi(tp->pdev);
  6833. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6834. }
  6835. tg3_free_consistent(tp);
  6836. return err;
  6837. }
  6838. napi_enable(&tp->napi);
  6839. tg3_full_lock(tp, 0);
  6840. err = tg3_init_hw(tp, 1);
  6841. if (err) {
  6842. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6843. tg3_free_rings(tp);
  6844. } else {
  6845. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6846. tp->timer_offset = HZ;
  6847. else
  6848. tp->timer_offset = HZ / 10;
  6849. BUG_ON(tp->timer_offset > HZ);
  6850. tp->timer_counter = tp->timer_multiplier =
  6851. (HZ / tp->timer_offset);
  6852. tp->asf_counter = tp->asf_multiplier =
  6853. ((HZ / tp->timer_offset) * 2);
  6854. init_timer(&tp->timer);
  6855. tp->timer.expires = jiffies + tp->timer_offset;
  6856. tp->timer.data = (unsigned long) tp;
  6857. tp->timer.function = tg3_timer;
  6858. }
  6859. tg3_full_unlock(tp);
  6860. if (err) {
  6861. napi_disable(&tp->napi);
  6862. free_irq(tp->pdev->irq, dev);
  6863. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6864. pci_disable_msi(tp->pdev);
  6865. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6866. }
  6867. tg3_free_consistent(tp);
  6868. return err;
  6869. }
  6870. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6871. err = tg3_test_msi(tp);
  6872. if (err) {
  6873. tg3_full_lock(tp, 0);
  6874. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6875. pci_disable_msi(tp->pdev);
  6876. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6877. }
  6878. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6879. tg3_free_rings(tp);
  6880. tg3_free_consistent(tp);
  6881. tg3_full_unlock(tp);
  6882. napi_disable(&tp->napi);
  6883. return err;
  6884. }
  6885. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6886. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6887. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6888. tw32(PCIE_TRANSACTION_CFG,
  6889. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6890. }
  6891. }
  6892. }
  6893. tg3_phy_start(tp);
  6894. tg3_full_lock(tp, 0);
  6895. add_timer(&tp->timer);
  6896. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6897. tg3_enable_ints(tp);
  6898. tg3_full_unlock(tp);
  6899. netif_start_queue(dev);
  6900. return 0;
  6901. }
  6902. #if 0
  6903. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6904. {
  6905. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6906. u16 val16;
  6907. int i;
  6908. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6909. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6910. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6911. val16, val32);
  6912. /* MAC block */
  6913. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6914. tr32(MAC_MODE), tr32(MAC_STATUS));
  6915. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6916. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6917. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6918. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6919. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6920. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6921. /* Send data initiator control block */
  6922. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6923. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6924. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6925. tr32(SNDDATAI_STATSCTRL));
  6926. /* Send data completion control block */
  6927. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6928. /* Send BD ring selector block */
  6929. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6930. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6931. /* Send BD initiator control block */
  6932. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6933. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  6934. /* Send BD completion control block */
  6935. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  6936. /* Receive list placement control block */
  6937. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  6938. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  6939. printk(" RCVLPC_STATSCTRL[%08x]\n",
  6940. tr32(RCVLPC_STATSCTRL));
  6941. /* Receive data and receive BD initiator control block */
  6942. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  6943. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  6944. /* Receive data completion control block */
  6945. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  6946. tr32(RCVDCC_MODE));
  6947. /* Receive BD initiator control block */
  6948. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  6949. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  6950. /* Receive BD completion control block */
  6951. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  6952. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  6953. /* Receive list selector control block */
  6954. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  6955. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  6956. /* Mbuf cluster free block */
  6957. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  6958. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  6959. /* Host coalescing control block */
  6960. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  6961. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  6962. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  6963. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6964. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6965. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  6966. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6967. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6968. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6969. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6970. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6971. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6972. /* Memory arbiter control block */
  6973. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6974. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6975. /* Buffer manager control block */
  6976. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6977. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6978. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6979. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6980. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  6981. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  6982. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  6983. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  6984. /* Read DMA control block */
  6985. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  6986. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  6987. /* Write DMA control block */
  6988. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  6989. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  6990. /* DMA completion block */
  6991. printk("DEBUG: DMAC_MODE[%08x]\n",
  6992. tr32(DMAC_MODE));
  6993. /* GRC block */
  6994. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  6995. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  6996. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  6997. tr32(GRC_LOCAL_CTRL));
  6998. /* TG3_BDINFOs */
  6999. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  7000. tr32(RCVDBDI_JUMBO_BD + 0x0),
  7001. tr32(RCVDBDI_JUMBO_BD + 0x4),
  7002. tr32(RCVDBDI_JUMBO_BD + 0x8),
  7003. tr32(RCVDBDI_JUMBO_BD + 0xc));
  7004. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  7005. tr32(RCVDBDI_STD_BD + 0x0),
  7006. tr32(RCVDBDI_STD_BD + 0x4),
  7007. tr32(RCVDBDI_STD_BD + 0x8),
  7008. tr32(RCVDBDI_STD_BD + 0xc));
  7009. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  7010. tr32(RCVDBDI_MINI_BD + 0x0),
  7011. tr32(RCVDBDI_MINI_BD + 0x4),
  7012. tr32(RCVDBDI_MINI_BD + 0x8),
  7013. tr32(RCVDBDI_MINI_BD + 0xc));
  7014. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  7015. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  7016. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  7017. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  7018. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  7019. val32, val32_2, val32_3, val32_4);
  7020. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  7021. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  7022. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  7023. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  7024. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  7025. val32, val32_2, val32_3, val32_4);
  7026. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  7027. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  7028. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  7029. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  7030. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  7031. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  7032. val32, val32_2, val32_3, val32_4, val32_5);
  7033. /* SW status block */
  7034. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  7035. tp->hw_status->status,
  7036. tp->hw_status->status_tag,
  7037. tp->hw_status->rx_jumbo_consumer,
  7038. tp->hw_status->rx_consumer,
  7039. tp->hw_status->rx_mini_consumer,
  7040. tp->hw_status->idx[0].rx_producer,
  7041. tp->hw_status->idx[0].tx_consumer);
  7042. /* SW statistics block */
  7043. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  7044. ((u32 *)tp->hw_stats)[0],
  7045. ((u32 *)tp->hw_stats)[1],
  7046. ((u32 *)tp->hw_stats)[2],
  7047. ((u32 *)tp->hw_stats)[3]);
  7048. /* Mailboxes */
  7049. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  7050. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  7051. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  7052. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  7053. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  7054. /* NIC side send descriptors. */
  7055. for (i = 0; i < 6; i++) {
  7056. unsigned long txd;
  7057. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7058. + (i * sizeof(struct tg3_tx_buffer_desc));
  7059. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7060. i,
  7061. readl(txd + 0x0), readl(txd + 0x4),
  7062. readl(txd + 0x8), readl(txd + 0xc));
  7063. }
  7064. /* NIC side RX descriptors. */
  7065. for (i = 0; i < 6; i++) {
  7066. unsigned long rxd;
  7067. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7068. + (i * sizeof(struct tg3_rx_buffer_desc));
  7069. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7070. i,
  7071. readl(rxd + 0x0), readl(rxd + 0x4),
  7072. readl(rxd + 0x8), readl(rxd + 0xc));
  7073. rxd += (4 * sizeof(u32));
  7074. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7075. i,
  7076. readl(rxd + 0x0), readl(rxd + 0x4),
  7077. readl(rxd + 0x8), readl(rxd + 0xc));
  7078. }
  7079. for (i = 0; i < 6; i++) {
  7080. unsigned long rxd;
  7081. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7082. + (i * sizeof(struct tg3_rx_buffer_desc));
  7083. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7084. i,
  7085. readl(rxd + 0x0), readl(rxd + 0x4),
  7086. readl(rxd + 0x8), readl(rxd + 0xc));
  7087. rxd += (4 * sizeof(u32));
  7088. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7089. i,
  7090. readl(rxd + 0x0), readl(rxd + 0x4),
  7091. readl(rxd + 0x8), readl(rxd + 0xc));
  7092. }
  7093. }
  7094. #endif
  7095. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7096. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7097. static int tg3_close(struct net_device *dev)
  7098. {
  7099. struct tg3 *tp = netdev_priv(dev);
  7100. napi_disable(&tp->napi);
  7101. cancel_work_sync(&tp->reset_task);
  7102. netif_stop_queue(dev);
  7103. del_timer_sync(&tp->timer);
  7104. tg3_full_lock(tp, 1);
  7105. #if 0
  7106. tg3_dump_state(tp);
  7107. #endif
  7108. tg3_disable_ints(tp);
  7109. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7110. tg3_free_rings(tp);
  7111. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7112. tg3_full_unlock(tp);
  7113. free_irq(tp->pdev->irq, dev);
  7114. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7115. pci_disable_msi(tp->pdev);
  7116. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7117. }
  7118. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7119. sizeof(tp->net_stats_prev));
  7120. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7121. sizeof(tp->estats_prev));
  7122. tg3_free_consistent(tp);
  7123. tg3_set_power_state(tp, PCI_D3hot);
  7124. netif_carrier_off(tp->dev);
  7125. return 0;
  7126. }
  7127. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7128. {
  7129. unsigned long ret;
  7130. #if (BITS_PER_LONG == 32)
  7131. ret = val->low;
  7132. #else
  7133. ret = ((u64)val->high << 32) | ((u64)val->low);
  7134. #endif
  7135. return ret;
  7136. }
  7137. static inline u64 get_estat64(tg3_stat64_t *val)
  7138. {
  7139. return ((u64)val->high << 32) | ((u64)val->low);
  7140. }
  7141. static unsigned long calc_crc_errors(struct tg3 *tp)
  7142. {
  7143. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7144. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7145. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7146. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7147. u32 val;
  7148. spin_lock_bh(&tp->lock);
  7149. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7150. tg3_writephy(tp, MII_TG3_TEST1,
  7151. val | MII_TG3_TEST1_CRC_EN);
  7152. tg3_readphy(tp, 0x14, &val);
  7153. } else
  7154. val = 0;
  7155. spin_unlock_bh(&tp->lock);
  7156. tp->phy_crc_errors += val;
  7157. return tp->phy_crc_errors;
  7158. }
  7159. return get_stat64(&hw_stats->rx_fcs_errors);
  7160. }
  7161. #define ESTAT_ADD(member) \
  7162. estats->member = old_estats->member + \
  7163. get_estat64(&hw_stats->member)
  7164. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7165. {
  7166. struct tg3_ethtool_stats *estats = &tp->estats;
  7167. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7168. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7169. if (!hw_stats)
  7170. return old_estats;
  7171. ESTAT_ADD(rx_octets);
  7172. ESTAT_ADD(rx_fragments);
  7173. ESTAT_ADD(rx_ucast_packets);
  7174. ESTAT_ADD(rx_mcast_packets);
  7175. ESTAT_ADD(rx_bcast_packets);
  7176. ESTAT_ADD(rx_fcs_errors);
  7177. ESTAT_ADD(rx_align_errors);
  7178. ESTAT_ADD(rx_xon_pause_rcvd);
  7179. ESTAT_ADD(rx_xoff_pause_rcvd);
  7180. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7181. ESTAT_ADD(rx_xoff_entered);
  7182. ESTAT_ADD(rx_frame_too_long_errors);
  7183. ESTAT_ADD(rx_jabbers);
  7184. ESTAT_ADD(rx_undersize_packets);
  7185. ESTAT_ADD(rx_in_length_errors);
  7186. ESTAT_ADD(rx_out_length_errors);
  7187. ESTAT_ADD(rx_64_or_less_octet_packets);
  7188. ESTAT_ADD(rx_65_to_127_octet_packets);
  7189. ESTAT_ADD(rx_128_to_255_octet_packets);
  7190. ESTAT_ADD(rx_256_to_511_octet_packets);
  7191. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7192. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7193. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7194. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7195. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7196. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7197. ESTAT_ADD(tx_octets);
  7198. ESTAT_ADD(tx_collisions);
  7199. ESTAT_ADD(tx_xon_sent);
  7200. ESTAT_ADD(tx_xoff_sent);
  7201. ESTAT_ADD(tx_flow_control);
  7202. ESTAT_ADD(tx_mac_errors);
  7203. ESTAT_ADD(tx_single_collisions);
  7204. ESTAT_ADD(tx_mult_collisions);
  7205. ESTAT_ADD(tx_deferred);
  7206. ESTAT_ADD(tx_excessive_collisions);
  7207. ESTAT_ADD(tx_late_collisions);
  7208. ESTAT_ADD(tx_collide_2times);
  7209. ESTAT_ADD(tx_collide_3times);
  7210. ESTAT_ADD(tx_collide_4times);
  7211. ESTAT_ADD(tx_collide_5times);
  7212. ESTAT_ADD(tx_collide_6times);
  7213. ESTAT_ADD(tx_collide_7times);
  7214. ESTAT_ADD(tx_collide_8times);
  7215. ESTAT_ADD(tx_collide_9times);
  7216. ESTAT_ADD(tx_collide_10times);
  7217. ESTAT_ADD(tx_collide_11times);
  7218. ESTAT_ADD(tx_collide_12times);
  7219. ESTAT_ADD(tx_collide_13times);
  7220. ESTAT_ADD(tx_collide_14times);
  7221. ESTAT_ADD(tx_collide_15times);
  7222. ESTAT_ADD(tx_ucast_packets);
  7223. ESTAT_ADD(tx_mcast_packets);
  7224. ESTAT_ADD(tx_bcast_packets);
  7225. ESTAT_ADD(tx_carrier_sense_errors);
  7226. ESTAT_ADD(tx_discards);
  7227. ESTAT_ADD(tx_errors);
  7228. ESTAT_ADD(dma_writeq_full);
  7229. ESTAT_ADD(dma_write_prioq_full);
  7230. ESTAT_ADD(rxbds_empty);
  7231. ESTAT_ADD(rx_discards);
  7232. ESTAT_ADD(rx_errors);
  7233. ESTAT_ADD(rx_threshold_hit);
  7234. ESTAT_ADD(dma_readq_full);
  7235. ESTAT_ADD(dma_read_prioq_full);
  7236. ESTAT_ADD(tx_comp_queue_full);
  7237. ESTAT_ADD(ring_set_send_prod_index);
  7238. ESTAT_ADD(ring_status_update);
  7239. ESTAT_ADD(nic_irqs);
  7240. ESTAT_ADD(nic_avoided_irqs);
  7241. ESTAT_ADD(nic_tx_threshold_hit);
  7242. return estats;
  7243. }
  7244. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7245. {
  7246. struct tg3 *tp = netdev_priv(dev);
  7247. struct net_device_stats *stats = &tp->net_stats;
  7248. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7249. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7250. if (!hw_stats)
  7251. return old_stats;
  7252. stats->rx_packets = old_stats->rx_packets +
  7253. get_stat64(&hw_stats->rx_ucast_packets) +
  7254. get_stat64(&hw_stats->rx_mcast_packets) +
  7255. get_stat64(&hw_stats->rx_bcast_packets);
  7256. stats->tx_packets = old_stats->tx_packets +
  7257. get_stat64(&hw_stats->tx_ucast_packets) +
  7258. get_stat64(&hw_stats->tx_mcast_packets) +
  7259. get_stat64(&hw_stats->tx_bcast_packets);
  7260. stats->rx_bytes = old_stats->rx_bytes +
  7261. get_stat64(&hw_stats->rx_octets);
  7262. stats->tx_bytes = old_stats->tx_bytes +
  7263. get_stat64(&hw_stats->tx_octets);
  7264. stats->rx_errors = old_stats->rx_errors +
  7265. get_stat64(&hw_stats->rx_errors);
  7266. stats->tx_errors = old_stats->tx_errors +
  7267. get_stat64(&hw_stats->tx_errors) +
  7268. get_stat64(&hw_stats->tx_mac_errors) +
  7269. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7270. get_stat64(&hw_stats->tx_discards);
  7271. stats->multicast = old_stats->multicast +
  7272. get_stat64(&hw_stats->rx_mcast_packets);
  7273. stats->collisions = old_stats->collisions +
  7274. get_stat64(&hw_stats->tx_collisions);
  7275. stats->rx_length_errors = old_stats->rx_length_errors +
  7276. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7277. get_stat64(&hw_stats->rx_undersize_packets);
  7278. stats->rx_over_errors = old_stats->rx_over_errors +
  7279. get_stat64(&hw_stats->rxbds_empty);
  7280. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7281. get_stat64(&hw_stats->rx_align_errors);
  7282. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7283. get_stat64(&hw_stats->tx_discards);
  7284. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7285. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7286. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7287. calc_crc_errors(tp);
  7288. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7289. get_stat64(&hw_stats->rx_discards);
  7290. return stats;
  7291. }
  7292. static inline u32 calc_crc(unsigned char *buf, int len)
  7293. {
  7294. u32 reg;
  7295. u32 tmp;
  7296. int j, k;
  7297. reg = 0xffffffff;
  7298. for (j = 0; j < len; j++) {
  7299. reg ^= buf[j];
  7300. for (k = 0; k < 8; k++) {
  7301. tmp = reg & 0x01;
  7302. reg >>= 1;
  7303. if (tmp) {
  7304. reg ^= 0xedb88320;
  7305. }
  7306. }
  7307. }
  7308. return ~reg;
  7309. }
  7310. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7311. {
  7312. /* accept or reject all multicast frames */
  7313. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7314. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7315. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7316. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7317. }
  7318. static void __tg3_set_rx_mode(struct net_device *dev)
  7319. {
  7320. struct tg3 *tp = netdev_priv(dev);
  7321. u32 rx_mode;
  7322. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7323. RX_MODE_KEEP_VLAN_TAG);
  7324. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7325. * flag clear.
  7326. */
  7327. #if TG3_VLAN_TAG_USED
  7328. if (!tp->vlgrp &&
  7329. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7330. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7331. #else
  7332. /* By definition, VLAN is disabled always in this
  7333. * case.
  7334. */
  7335. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7336. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7337. #endif
  7338. if (dev->flags & IFF_PROMISC) {
  7339. /* Promiscuous mode. */
  7340. rx_mode |= RX_MODE_PROMISC;
  7341. } else if (dev->flags & IFF_ALLMULTI) {
  7342. /* Accept all multicast. */
  7343. tg3_set_multi (tp, 1);
  7344. } else if (dev->mc_count < 1) {
  7345. /* Reject all multicast. */
  7346. tg3_set_multi (tp, 0);
  7347. } else {
  7348. /* Accept one or more multicast(s). */
  7349. struct dev_mc_list *mclist;
  7350. unsigned int i;
  7351. u32 mc_filter[4] = { 0, };
  7352. u32 regidx;
  7353. u32 bit;
  7354. u32 crc;
  7355. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7356. i++, mclist = mclist->next) {
  7357. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7358. bit = ~crc & 0x7f;
  7359. regidx = (bit & 0x60) >> 5;
  7360. bit &= 0x1f;
  7361. mc_filter[regidx] |= (1 << bit);
  7362. }
  7363. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7364. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7365. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7366. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7367. }
  7368. if (rx_mode != tp->rx_mode) {
  7369. tp->rx_mode = rx_mode;
  7370. tw32_f(MAC_RX_MODE, rx_mode);
  7371. udelay(10);
  7372. }
  7373. }
  7374. static void tg3_set_rx_mode(struct net_device *dev)
  7375. {
  7376. struct tg3 *tp = netdev_priv(dev);
  7377. if (!netif_running(dev))
  7378. return;
  7379. tg3_full_lock(tp, 0);
  7380. __tg3_set_rx_mode(dev);
  7381. tg3_full_unlock(tp);
  7382. }
  7383. #define TG3_REGDUMP_LEN (32 * 1024)
  7384. static int tg3_get_regs_len(struct net_device *dev)
  7385. {
  7386. return TG3_REGDUMP_LEN;
  7387. }
  7388. static void tg3_get_regs(struct net_device *dev,
  7389. struct ethtool_regs *regs, void *_p)
  7390. {
  7391. u32 *p = _p;
  7392. struct tg3 *tp = netdev_priv(dev);
  7393. u8 *orig_p = _p;
  7394. int i;
  7395. regs->version = 0;
  7396. memset(p, 0, TG3_REGDUMP_LEN);
  7397. if (tp->link_config.phy_is_low_power)
  7398. return;
  7399. tg3_full_lock(tp, 0);
  7400. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7401. #define GET_REG32_LOOP(base,len) \
  7402. do { p = (u32 *)(orig_p + (base)); \
  7403. for (i = 0; i < len; i += 4) \
  7404. __GET_REG32((base) + i); \
  7405. } while (0)
  7406. #define GET_REG32_1(reg) \
  7407. do { p = (u32 *)(orig_p + (reg)); \
  7408. __GET_REG32((reg)); \
  7409. } while (0)
  7410. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7411. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7412. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7413. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7414. GET_REG32_1(SNDDATAC_MODE);
  7415. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7416. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7417. GET_REG32_1(SNDBDC_MODE);
  7418. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7419. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7420. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7421. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7422. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7423. GET_REG32_1(RCVDCC_MODE);
  7424. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7425. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7426. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7427. GET_REG32_1(MBFREE_MODE);
  7428. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7429. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7430. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7431. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7432. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7433. GET_REG32_1(RX_CPU_MODE);
  7434. GET_REG32_1(RX_CPU_STATE);
  7435. GET_REG32_1(RX_CPU_PGMCTR);
  7436. GET_REG32_1(RX_CPU_HWBKPT);
  7437. GET_REG32_1(TX_CPU_MODE);
  7438. GET_REG32_1(TX_CPU_STATE);
  7439. GET_REG32_1(TX_CPU_PGMCTR);
  7440. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7441. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7442. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7443. GET_REG32_1(DMAC_MODE);
  7444. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7445. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7446. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7447. #undef __GET_REG32
  7448. #undef GET_REG32_LOOP
  7449. #undef GET_REG32_1
  7450. tg3_full_unlock(tp);
  7451. }
  7452. static int tg3_get_eeprom_len(struct net_device *dev)
  7453. {
  7454. struct tg3 *tp = netdev_priv(dev);
  7455. return tp->nvram_size;
  7456. }
  7457. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  7458. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val);
  7459. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val);
  7460. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7461. {
  7462. struct tg3 *tp = netdev_priv(dev);
  7463. int ret;
  7464. u8 *pd;
  7465. u32 i, offset, len, b_offset, b_count;
  7466. __le32 val;
  7467. if (tp->link_config.phy_is_low_power)
  7468. return -EAGAIN;
  7469. offset = eeprom->offset;
  7470. len = eeprom->len;
  7471. eeprom->len = 0;
  7472. eeprom->magic = TG3_EEPROM_MAGIC;
  7473. if (offset & 3) {
  7474. /* adjustments to start on required 4 byte boundary */
  7475. b_offset = offset & 3;
  7476. b_count = 4 - b_offset;
  7477. if (b_count > len) {
  7478. /* i.e. offset=1 len=2 */
  7479. b_count = len;
  7480. }
  7481. ret = tg3_nvram_read_le(tp, offset-b_offset, &val);
  7482. if (ret)
  7483. return ret;
  7484. memcpy(data, ((char*)&val) + b_offset, b_count);
  7485. len -= b_count;
  7486. offset += b_count;
  7487. eeprom->len += b_count;
  7488. }
  7489. /* read bytes upto the last 4 byte boundary */
  7490. pd = &data[eeprom->len];
  7491. for (i = 0; i < (len - (len & 3)); i += 4) {
  7492. ret = tg3_nvram_read_le(tp, offset + i, &val);
  7493. if (ret) {
  7494. eeprom->len += i;
  7495. return ret;
  7496. }
  7497. memcpy(pd + i, &val, 4);
  7498. }
  7499. eeprom->len += i;
  7500. if (len & 3) {
  7501. /* read last bytes not ending on 4 byte boundary */
  7502. pd = &data[eeprom->len];
  7503. b_count = len & 3;
  7504. b_offset = offset + len - b_count;
  7505. ret = tg3_nvram_read_le(tp, b_offset, &val);
  7506. if (ret)
  7507. return ret;
  7508. memcpy(pd, &val, b_count);
  7509. eeprom->len += b_count;
  7510. }
  7511. return 0;
  7512. }
  7513. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7514. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7515. {
  7516. struct tg3 *tp = netdev_priv(dev);
  7517. int ret;
  7518. u32 offset, len, b_offset, odd_len;
  7519. u8 *buf;
  7520. __le32 start, end;
  7521. if (tp->link_config.phy_is_low_power)
  7522. return -EAGAIN;
  7523. if (eeprom->magic != TG3_EEPROM_MAGIC)
  7524. return -EINVAL;
  7525. offset = eeprom->offset;
  7526. len = eeprom->len;
  7527. if ((b_offset = (offset & 3))) {
  7528. /* adjustments to start on required 4 byte boundary */
  7529. ret = tg3_nvram_read_le(tp, offset-b_offset, &start);
  7530. if (ret)
  7531. return ret;
  7532. len += b_offset;
  7533. offset &= ~3;
  7534. if (len < 4)
  7535. len = 4;
  7536. }
  7537. odd_len = 0;
  7538. if (len & 3) {
  7539. /* adjustments to end on required 4 byte boundary */
  7540. odd_len = 1;
  7541. len = (len + 3) & ~3;
  7542. ret = tg3_nvram_read_le(tp, offset+len-4, &end);
  7543. if (ret)
  7544. return ret;
  7545. }
  7546. buf = data;
  7547. if (b_offset || odd_len) {
  7548. buf = kmalloc(len, GFP_KERNEL);
  7549. if (!buf)
  7550. return -ENOMEM;
  7551. if (b_offset)
  7552. memcpy(buf, &start, 4);
  7553. if (odd_len)
  7554. memcpy(buf+len-4, &end, 4);
  7555. memcpy(buf + b_offset, data, eeprom->len);
  7556. }
  7557. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7558. if (buf != data)
  7559. kfree(buf);
  7560. return ret;
  7561. }
  7562. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7563. {
  7564. struct tg3 *tp = netdev_priv(dev);
  7565. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7566. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7567. return -EAGAIN;
  7568. return phy_ethtool_gset(tp->mdio_bus.phy_map[PHY_ADDR], cmd);
  7569. }
  7570. cmd->supported = (SUPPORTED_Autoneg);
  7571. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7572. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7573. SUPPORTED_1000baseT_Full);
  7574. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7575. cmd->supported |= (SUPPORTED_100baseT_Half |
  7576. SUPPORTED_100baseT_Full |
  7577. SUPPORTED_10baseT_Half |
  7578. SUPPORTED_10baseT_Full |
  7579. SUPPORTED_TP);
  7580. cmd->port = PORT_TP;
  7581. } else {
  7582. cmd->supported |= SUPPORTED_FIBRE;
  7583. cmd->port = PORT_FIBRE;
  7584. }
  7585. cmd->advertising = tp->link_config.advertising;
  7586. if (netif_running(dev)) {
  7587. cmd->speed = tp->link_config.active_speed;
  7588. cmd->duplex = tp->link_config.active_duplex;
  7589. }
  7590. cmd->phy_address = PHY_ADDR;
  7591. cmd->transceiver = 0;
  7592. cmd->autoneg = tp->link_config.autoneg;
  7593. cmd->maxtxpkt = 0;
  7594. cmd->maxrxpkt = 0;
  7595. return 0;
  7596. }
  7597. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7598. {
  7599. struct tg3 *tp = netdev_priv(dev);
  7600. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7601. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7602. return -EAGAIN;
  7603. return phy_ethtool_sset(tp->mdio_bus.phy_map[PHY_ADDR], cmd);
  7604. }
  7605. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7606. /* These are the only valid advertisement bits allowed. */
  7607. if (cmd->autoneg == AUTONEG_ENABLE &&
  7608. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  7609. ADVERTISED_1000baseT_Full |
  7610. ADVERTISED_Autoneg |
  7611. ADVERTISED_FIBRE)))
  7612. return -EINVAL;
  7613. /* Fiber can only do SPEED_1000. */
  7614. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7615. (cmd->speed != SPEED_1000))
  7616. return -EINVAL;
  7617. /* Copper cannot force SPEED_1000. */
  7618. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7619. (cmd->speed == SPEED_1000))
  7620. return -EINVAL;
  7621. else if ((cmd->speed == SPEED_1000) &&
  7622. (tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7623. return -EINVAL;
  7624. tg3_full_lock(tp, 0);
  7625. tp->link_config.autoneg = cmd->autoneg;
  7626. if (cmd->autoneg == AUTONEG_ENABLE) {
  7627. tp->link_config.advertising = (cmd->advertising |
  7628. ADVERTISED_Autoneg);
  7629. tp->link_config.speed = SPEED_INVALID;
  7630. tp->link_config.duplex = DUPLEX_INVALID;
  7631. } else {
  7632. tp->link_config.advertising = 0;
  7633. tp->link_config.speed = cmd->speed;
  7634. tp->link_config.duplex = cmd->duplex;
  7635. }
  7636. tp->link_config.orig_speed = tp->link_config.speed;
  7637. tp->link_config.orig_duplex = tp->link_config.duplex;
  7638. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7639. if (netif_running(dev))
  7640. tg3_setup_phy(tp, 1);
  7641. tg3_full_unlock(tp);
  7642. return 0;
  7643. }
  7644. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7645. {
  7646. struct tg3 *tp = netdev_priv(dev);
  7647. strcpy(info->driver, DRV_MODULE_NAME);
  7648. strcpy(info->version, DRV_MODULE_VERSION);
  7649. strcpy(info->fw_version, tp->fw_ver);
  7650. strcpy(info->bus_info, pci_name(tp->pdev));
  7651. }
  7652. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7653. {
  7654. struct tg3 *tp = netdev_priv(dev);
  7655. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  7656. device_can_wakeup(&tp->pdev->dev))
  7657. wol->supported = WAKE_MAGIC;
  7658. else
  7659. wol->supported = 0;
  7660. wol->wolopts = 0;
  7661. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  7662. wol->wolopts = WAKE_MAGIC;
  7663. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7664. }
  7665. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7666. {
  7667. struct tg3 *tp = netdev_priv(dev);
  7668. struct device *dp = &tp->pdev->dev;
  7669. if (wol->wolopts & ~WAKE_MAGIC)
  7670. return -EINVAL;
  7671. if ((wol->wolopts & WAKE_MAGIC) &&
  7672. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  7673. return -EINVAL;
  7674. spin_lock_bh(&tp->lock);
  7675. if (wol->wolopts & WAKE_MAGIC) {
  7676. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7677. device_set_wakeup_enable(dp, true);
  7678. } else {
  7679. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7680. device_set_wakeup_enable(dp, false);
  7681. }
  7682. spin_unlock_bh(&tp->lock);
  7683. return 0;
  7684. }
  7685. static u32 tg3_get_msglevel(struct net_device *dev)
  7686. {
  7687. struct tg3 *tp = netdev_priv(dev);
  7688. return tp->msg_enable;
  7689. }
  7690. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7691. {
  7692. struct tg3 *tp = netdev_priv(dev);
  7693. tp->msg_enable = value;
  7694. }
  7695. static int tg3_set_tso(struct net_device *dev, u32 value)
  7696. {
  7697. struct tg3 *tp = netdev_priv(dev);
  7698. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7699. if (value)
  7700. return -EINVAL;
  7701. return 0;
  7702. }
  7703. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  7704. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)) {
  7705. if (value) {
  7706. dev->features |= NETIF_F_TSO6;
  7707. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7708. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7709. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7710. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7711. dev->features |= NETIF_F_TSO_ECN;
  7712. } else
  7713. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7714. }
  7715. return ethtool_op_set_tso(dev, value);
  7716. }
  7717. static int tg3_nway_reset(struct net_device *dev)
  7718. {
  7719. struct tg3 *tp = netdev_priv(dev);
  7720. int r;
  7721. if (!netif_running(dev))
  7722. return -EAGAIN;
  7723. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7724. return -EINVAL;
  7725. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7726. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7727. return -EAGAIN;
  7728. r = phy_start_aneg(tp->mdio_bus.phy_map[PHY_ADDR]);
  7729. } else {
  7730. u32 bmcr;
  7731. spin_lock_bh(&tp->lock);
  7732. r = -EINVAL;
  7733. tg3_readphy(tp, MII_BMCR, &bmcr);
  7734. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7735. ((bmcr & BMCR_ANENABLE) ||
  7736. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7737. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7738. BMCR_ANENABLE);
  7739. r = 0;
  7740. }
  7741. spin_unlock_bh(&tp->lock);
  7742. }
  7743. return r;
  7744. }
  7745. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7746. {
  7747. struct tg3 *tp = netdev_priv(dev);
  7748. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7749. ering->rx_mini_max_pending = 0;
  7750. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7751. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7752. else
  7753. ering->rx_jumbo_max_pending = 0;
  7754. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7755. ering->rx_pending = tp->rx_pending;
  7756. ering->rx_mini_pending = 0;
  7757. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7758. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7759. else
  7760. ering->rx_jumbo_pending = 0;
  7761. ering->tx_pending = tp->tx_pending;
  7762. }
  7763. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7764. {
  7765. struct tg3 *tp = netdev_priv(dev);
  7766. int irq_sync = 0, err = 0;
  7767. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7768. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7769. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7770. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7771. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7772. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7773. return -EINVAL;
  7774. if (netif_running(dev)) {
  7775. tg3_phy_stop(tp);
  7776. tg3_netif_stop(tp);
  7777. irq_sync = 1;
  7778. }
  7779. tg3_full_lock(tp, irq_sync);
  7780. tp->rx_pending = ering->rx_pending;
  7781. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7782. tp->rx_pending > 63)
  7783. tp->rx_pending = 63;
  7784. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7785. tp->tx_pending = ering->tx_pending;
  7786. if (netif_running(dev)) {
  7787. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7788. err = tg3_restart_hw(tp, 1);
  7789. if (!err)
  7790. tg3_netif_start(tp);
  7791. }
  7792. tg3_full_unlock(tp);
  7793. if (irq_sync && !err)
  7794. tg3_phy_start(tp);
  7795. return err;
  7796. }
  7797. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7798. {
  7799. struct tg3 *tp = netdev_priv(dev);
  7800. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7801. if (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_RX)
  7802. epause->rx_pause = 1;
  7803. else
  7804. epause->rx_pause = 0;
  7805. if (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_TX)
  7806. epause->tx_pause = 1;
  7807. else
  7808. epause->tx_pause = 0;
  7809. }
  7810. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7811. {
  7812. struct tg3 *tp = netdev_priv(dev);
  7813. int err = 0;
  7814. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7815. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7816. return -EAGAIN;
  7817. if (epause->autoneg) {
  7818. u32 newadv;
  7819. struct phy_device *phydev;
  7820. phydev = tp->mdio_bus.phy_map[PHY_ADDR];
  7821. if (epause->rx_pause) {
  7822. if (epause->tx_pause)
  7823. newadv = ADVERTISED_Pause;
  7824. else
  7825. newadv = ADVERTISED_Pause |
  7826. ADVERTISED_Asym_Pause;
  7827. } else if (epause->tx_pause) {
  7828. newadv = ADVERTISED_Asym_Pause;
  7829. } else
  7830. newadv = 0;
  7831. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  7832. u32 oldadv = phydev->advertising &
  7833. (ADVERTISED_Pause |
  7834. ADVERTISED_Asym_Pause);
  7835. if (oldadv != newadv) {
  7836. phydev->advertising &=
  7837. ~(ADVERTISED_Pause |
  7838. ADVERTISED_Asym_Pause);
  7839. phydev->advertising |= newadv;
  7840. err = phy_start_aneg(phydev);
  7841. }
  7842. } else {
  7843. tp->link_config.advertising &=
  7844. ~(ADVERTISED_Pause |
  7845. ADVERTISED_Asym_Pause);
  7846. tp->link_config.advertising |= newadv;
  7847. }
  7848. } else {
  7849. if (epause->rx_pause)
  7850. tp->link_config.flowctrl |= TG3_FLOW_CTRL_RX;
  7851. else
  7852. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_RX;
  7853. if (epause->tx_pause)
  7854. tp->link_config.flowctrl |= TG3_FLOW_CTRL_TX;
  7855. else
  7856. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_TX;
  7857. if (netif_running(dev))
  7858. tg3_setup_flow_control(tp, 0, 0);
  7859. }
  7860. } else {
  7861. int irq_sync = 0;
  7862. if (netif_running(dev)) {
  7863. tg3_netif_stop(tp);
  7864. irq_sync = 1;
  7865. }
  7866. tg3_full_lock(tp, irq_sync);
  7867. if (epause->autoneg)
  7868. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  7869. else
  7870. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  7871. if (epause->rx_pause)
  7872. tp->link_config.flowctrl |= TG3_FLOW_CTRL_RX;
  7873. else
  7874. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_RX;
  7875. if (epause->tx_pause)
  7876. tp->link_config.flowctrl |= TG3_FLOW_CTRL_TX;
  7877. else
  7878. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_TX;
  7879. if (netif_running(dev)) {
  7880. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7881. err = tg3_restart_hw(tp, 1);
  7882. if (!err)
  7883. tg3_netif_start(tp);
  7884. }
  7885. tg3_full_unlock(tp);
  7886. }
  7887. return err;
  7888. }
  7889. static u32 tg3_get_rx_csum(struct net_device *dev)
  7890. {
  7891. struct tg3 *tp = netdev_priv(dev);
  7892. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7893. }
  7894. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7895. {
  7896. struct tg3 *tp = netdev_priv(dev);
  7897. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7898. if (data != 0)
  7899. return -EINVAL;
  7900. return 0;
  7901. }
  7902. spin_lock_bh(&tp->lock);
  7903. if (data)
  7904. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7905. else
  7906. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7907. spin_unlock_bh(&tp->lock);
  7908. return 0;
  7909. }
  7910. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  7911. {
  7912. struct tg3 *tp = netdev_priv(dev);
  7913. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7914. if (data != 0)
  7915. return -EINVAL;
  7916. return 0;
  7917. }
  7918. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7919. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  7920. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7921. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7922. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7923. ethtool_op_set_tx_ipv6_csum(dev, data);
  7924. else
  7925. ethtool_op_set_tx_csum(dev, data);
  7926. return 0;
  7927. }
  7928. static int tg3_get_sset_count (struct net_device *dev, int sset)
  7929. {
  7930. switch (sset) {
  7931. case ETH_SS_TEST:
  7932. return TG3_NUM_TEST;
  7933. case ETH_SS_STATS:
  7934. return TG3_NUM_STATS;
  7935. default:
  7936. return -EOPNOTSUPP;
  7937. }
  7938. }
  7939. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  7940. {
  7941. switch (stringset) {
  7942. case ETH_SS_STATS:
  7943. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  7944. break;
  7945. case ETH_SS_TEST:
  7946. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  7947. break;
  7948. default:
  7949. WARN_ON(1); /* we need a WARN() */
  7950. break;
  7951. }
  7952. }
  7953. static int tg3_phys_id(struct net_device *dev, u32 data)
  7954. {
  7955. struct tg3 *tp = netdev_priv(dev);
  7956. int i;
  7957. if (!netif_running(tp->dev))
  7958. return -EAGAIN;
  7959. if (data == 0)
  7960. data = UINT_MAX / 2;
  7961. for (i = 0; i < (data * 2); i++) {
  7962. if ((i % 2) == 0)
  7963. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7964. LED_CTRL_1000MBPS_ON |
  7965. LED_CTRL_100MBPS_ON |
  7966. LED_CTRL_10MBPS_ON |
  7967. LED_CTRL_TRAFFIC_OVERRIDE |
  7968. LED_CTRL_TRAFFIC_BLINK |
  7969. LED_CTRL_TRAFFIC_LED);
  7970. else
  7971. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7972. LED_CTRL_TRAFFIC_OVERRIDE);
  7973. if (msleep_interruptible(500))
  7974. break;
  7975. }
  7976. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7977. return 0;
  7978. }
  7979. static void tg3_get_ethtool_stats (struct net_device *dev,
  7980. struct ethtool_stats *estats, u64 *tmp_stats)
  7981. {
  7982. struct tg3 *tp = netdev_priv(dev);
  7983. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  7984. }
  7985. #define NVRAM_TEST_SIZE 0x100
  7986. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  7987. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  7988. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  7989. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  7990. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  7991. static int tg3_test_nvram(struct tg3 *tp)
  7992. {
  7993. u32 csum, magic;
  7994. __le32 *buf;
  7995. int i, j, k, err = 0, size;
  7996. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  7997. return -EIO;
  7998. if (magic == TG3_EEPROM_MAGIC)
  7999. size = NVRAM_TEST_SIZE;
  8000. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8001. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8002. TG3_EEPROM_SB_FORMAT_1) {
  8003. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8004. case TG3_EEPROM_SB_REVISION_0:
  8005. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8006. break;
  8007. case TG3_EEPROM_SB_REVISION_2:
  8008. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8009. break;
  8010. case TG3_EEPROM_SB_REVISION_3:
  8011. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8012. break;
  8013. default:
  8014. return 0;
  8015. }
  8016. } else
  8017. return 0;
  8018. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8019. size = NVRAM_SELFBOOT_HW_SIZE;
  8020. else
  8021. return -EIO;
  8022. buf = kmalloc(size, GFP_KERNEL);
  8023. if (buf == NULL)
  8024. return -ENOMEM;
  8025. err = -EIO;
  8026. for (i = 0, j = 0; i < size; i += 4, j++) {
  8027. if ((err = tg3_nvram_read_le(tp, i, &buf[j])) != 0)
  8028. break;
  8029. }
  8030. if (i < size)
  8031. goto out;
  8032. /* Selfboot format */
  8033. magic = swab32(le32_to_cpu(buf[0]));
  8034. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8035. TG3_EEPROM_MAGIC_FW) {
  8036. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8037. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8038. TG3_EEPROM_SB_REVISION_2) {
  8039. /* For rev 2, the csum doesn't include the MBA. */
  8040. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8041. csum8 += buf8[i];
  8042. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8043. csum8 += buf8[i];
  8044. } else {
  8045. for (i = 0; i < size; i++)
  8046. csum8 += buf8[i];
  8047. }
  8048. if (csum8 == 0) {
  8049. err = 0;
  8050. goto out;
  8051. }
  8052. err = -EIO;
  8053. goto out;
  8054. }
  8055. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8056. TG3_EEPROM_MAGIC_HW) {
  8057. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8058. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8059. u8 *buf8 = (u8 *) buf;
  8060. /* Separate the parity bits and the data bytes. */
  8061. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8062. if ((i == 0) || (i == 8)) {
  8063. int l;
  8064. u8 msk;
  8065. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8066. parity[k++] = buf8[i] & msk;
  8067. i++;
  8068. }
  8069. else if (i == 16) {
  8070. int l;
  8071. u8 msk;
  8072. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8073. parity[k++] = buf8[i] & msk;
  8074. i++;
  8075. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8076. parity[k++] = buf8[i] & msk;
  8077. i++;
  8078. }
  8079. data[j++] = buf8[i];
  8080. }
  8081. err = -EIO;
  8082. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8083. u8 hw8 = hweight8(data[i]);
  8084. if ((hw8 & 0x1) && parity[i])
  8085. goto out;
  8086. else if (!(hw8 & 0x1) && !parity[i])
  8087. goto out;
  8088. }
  8089. err = 0;
  8090. goto out;
  8091. }
  8092. /* Bootstrap checksum at offset 0x10 */
  8093. csum = calc_crc((unsigned char *) buf, 0x10);
  8094. if(csum != le32_to_cpu(buf[0x10/4]))
  8095. goto out;
  8096. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8097. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8098. if (csum != le32_to_cpu(buf[0xfc/4]))
  8099. goto out;
  8100. err = 0;
  8101. out:
  8102. kfree(buf);
  8103. return err;
  8104. }
  8105. #define TG3_SERDES_TIMEOUT_SEC 2
  8106. #define TG3_COPPER_TIMEOUT_SEC 6
  8107. static int tg3_test_link(struct tg3 *tp)
  8108. {
  8109. int i, max;
  8110. if (!netif_running(tp->dev))
  8111. return -ENODEV;
  8112. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8113. max = TG3_SERDES_TIMEOUT_SEC;
  8114. else
  8115. max = TG3_COPPER_TIMEOUT_SEC;
  8116. for (i = 0; i < max; i++) {
  8117. if (netif_carrier_ok(tp->dev))
  8118. return 0;
  8119. if (msleep_interruptible(1000))
  8120. break;
  8121. }
  8122. return -EIO;
  8123. }
  8124. /* Only test the commonly used registers */
  8125. static int tg3_test_registers(struct tg3 *tp)
  8126. {
  8127. int i, is_5705, is_5750;
  8128. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8129. static struct {
  8130. u16 offset;
  8131. u16 flags;
  8132. #define TG3_FL_5705 0x1
  8133. #define TG3_FL_NOT_5705 0x2
  8134. #define TG3_FL_NOT_5788 0x4
  8135. #define TG3_FL_NOT_5750 0x8
  8136. u32 read_mask;
  8137. u32 write_mask;
  8138. } reg_tbl[] = {
  8139. /* MAC Control Registers */
  8140. { MAC_MODE, TG3_FL_NOT_5705,
  8141. 0x00000000, 0x00ef6f8c },
  8142. { MAC_MODE, TG3_FL_5705,
  8143. 0x00000000, 0x01ef6b8c },
  8144. { MAC_STATUS, TG3_FL_NOT_5705,
  8145. 0x03800107, 0x00000000 },
  8146. { MAC_STATUS, TG3_FL_5705,
  8147. 0x03800100, 0x00000000 },
  8148. { MAC_ADDR_0_HIGH, 0x0000,
  8149. 0x00000000, 0x0000ffff },
  8150. { MAC_ADDR_0_LOW, 0x0000,
  8151. 0x00000000, 0xffffffff },
  8152. { MAC_RX_MTU_SIZE, 0x0000,
  8153. 0x00000000, 0x0000ffff },
  8154. { MAC_TX_MODE, 0x0000,
  8155. 0x00000000, 0x00000070 },
  8156. { MAC_TX_LENGTHS, 0x0000,
  8157. 0x00000000, 0x00003fff },
  8158. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8159. 0x00000000, 0x000007fc },
  8160. { MAC_RX_MODE, TG3_FL_5705,
  8161. 0x00000000, 0x000007dc },
  8162. { MAC_HASH_REG_0, 0x0000,
  8163. 0x00000000, 0xffffffff },
  8164. { MAC_HASH_REG_1, 0x0000,
  8165. 0x00000000, 0xffffffff },
  8166. { MAC_HASH_REG_2, 0x0000,
  8167. 0x00000000, 0xffffffff },
  8168. { MAC_HASH_REG_3, 0x0000,
  8169. 0x00000000, 0xffffffff },
  8170. /* Receive Data and Receive BD Initiator Control Registers. */
  8171. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8172. 0x00000000, 0xffffffff },
  8173. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8174. 0x00000000, 0xffffffff },
  8175. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8176. 0x00000000, 0x00000003 },
  8177. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8178. 0x00000000, 0xffffffff },
  8179. { RCVDBDI_STD_BD+0, 0x0000,
  8180. 0x00000000, 0xffffffff },
  8181. { RCVDBDI_STD_BD+4, 0x0000,
  8182. 0x00000000, 0xffffffff },
  8183. { RCVDBDI_STD_BD+8, 0x0000,
  8184. 0x00000000, 0xffff0002 },
  8185. { RCVDBDI_STD_BD+0xc, 0x0000,
  8186. 0x00000000, 0xffffffff },
  8187. /* Receive BD Initiator Control Registers. */
  8188. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8189. 0x00000000, 0xffffffff },
  8190. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8191. 0x00000000, 0x000003ff },
  8192. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8193. 0x00000000, 0xffffffff },
  8194. /* Host Coalescing Control Registers. */
  8195. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8196. 0x00000000, 0x00000004 },
  8197. { HOSTCC_MODE, TG3_FL_5705,
  8198. 0x00000000, 0x000000f6 },
  8199. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8200. 0x00000000, 0xffffffff },
  8201. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8202. 0x00000000, 0x000003ff },
  8203. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8204. 0x00000000, 0xffffffff },
  8205. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8206. 0x00000000, 0x000003ff },
  8207. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8208. 0x00000000, 0xffffffff },
  8209. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8210. 0x00000000, 0x000000ff },
  8211. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8212. 0x00000000, 0xffffffff },
  8213. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8214. 0x00000000, 0x000000ff },
  8215. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8216. 0x00000000, 0xffffffff },
  8217. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8218. 0x00000000, 0xffffffff },
  8219. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8220. 0x00000000, 0xffffffff },
  8221. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8222. 0x00000000, 0x000000ff },
  8223. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8224. 0x00000000, 0xffffffff },
  8225. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8226. 0x00000000, 0x000000ff },
  8227. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8228. 0x00000000, 0xffffffff },
  8229. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8230. 0x00000000, 0xffffffff },
  8231. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8232. 0x00000000, 0xffffffff },
  8233. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8234. 0x00000000, 0xffffffff },
  8235. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8236. 0x00000000, 0xffffffff },
  8237. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8238. 0xffffffff, 0x00000000 },
  8239. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8240. 0xffffffff, 0x00000000 },
  8241. /* Buffer Manager Control Registers. */
  8242. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8243. 0x00000000, 0x007fff80 },
  8244. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8245. 0x00000000, 0x007fffff },
  8246. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8247. 0x00000000, 0x0000003f },
  8248. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8249. 0x00000000, 0x000001ff },
  8250. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8251. 0x00000000, 0x000001ff },
  8252. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8253. 0xffffffff, 0x00000000 },
  8254. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8255. 0xffffffff, 0x00000000 },
  8256. /* Mailbox Registers */
  8257. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8258. 0x00000000, 0x000001ff },
  8259. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8260. 0x00000000, 0x000001ff },
  8261. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8262. 0x00000000, 0x000007ff },
  8263. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8264. 0x00000000, 0x000001ff },
  8265. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8266. };
  8267. is_5705 = is_5750 = 0;
  8268. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8269. is_5705 = 1;
  8270. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8271. is_5750 = 1;
  8272. }
  8273. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8274. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8275. continue;
  8276. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8277. continue;
  8278. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8279. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8280. continue;
  8281. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8282. continue;
  8283. offset = (u32) reg_tbl[i].offset;
  8284. read_mask = reg_tbl[i].read_mask;
  8285. write_mask = reg_tbl[i].write_mask;
  8286. /* Save the original register content */
  8287. save_val = tr32(offset);
  8288. /* Determine the read-only value. */
  8289. read_val = save_val & read_mask;
  8290. /* Write zero to the register, then make sure the read-only bits
  8291. * are not changed and the read/write bits are all zeros.
  8292. */
  8293. tw32(offset, 0);
  8294. val = tr32(offset);
  8295. /* Test the read-only and read/write bits. */
  8296. if (((val & read_mask) != read_val) || (val & write_mask))
  8297. goto out;
  8298. /* Write ones to all the bits defined by RdMask and WrMask, then
  8299. * make sure the read-only bits are not changed and the
  8300. * read/write bits are all ones.
  8301. */
  8302. tw32(offset, read_mask | write_mask);
  8303. val = tr32(offset);
  8304. /* Test the read-only bits. */
  8305. if ((val & read_mask) != read_val)
  8306. goto out;
  8307. /* Test the read/write bits. */
  8308. if ((val & write_mask) != write_mask)
  8309. goto out;
  8310. tw32(offset, save_val);
  8311. }
  8312. return 0;
  8313. out:
  8314. if (netif_msg_hw(tp))
  8315. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8316. offset);
  8317. tw32(offset, save_val);
  8318. return -EIO;
  8319. }
  8320. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8321. {
  8322. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8323. int i;
  8324. u32 j;
  8325. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8326. for (j = 0; j < len; j += 4) {
  8327. u32 val;
  8328. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8329. tg3_read_mem(tp, offset + j, &val);
  8330. if (val != test_pattern[i])
  8331. return -EIO;
  8332. }
  8333. }
  8334. return 0;
  8335. }
  8336. static int tg3_test_memory(struct tg3 *tp)
  8337. {
  8338. static struct mem_entry {
  8339. u32 offset;
  8340. u32 len;
  8341. } mem_tbl_570x[] = {
  8342. { 0x00000000, 0x00b50},
  8343. { 0x00002000, 0x1c000},
  8344. { 0xffffffff, 0x00000}
  8345. }, mem_tbl_5705[] = {
  8346. { 0x00000100, 0x0000c},
  8347. { 0x00000200, 0x00008},
  8348. { 0x00004000, 0x00800},
  8349. { 0x00006000, 0x01000},
  8350. { 0x00008000, 0x02000},
  8351. { 0x00010000, 0x0e000},
  8352. { 0xffffffff, 0x00000}
  8353. }, mem_tbl_5755[] = {
  8354. { 0x00000200, 0x00008},
  8355. { 0x00004000, 0x00800},
  8356. { 0x00006000, 0x00800},
  8357. { 0x00008000, 0x02000},
  8358. { 0x00010000, 0x0c000},
  8359. { 0xffffffff, 0x00000}
  8360. }, mem_tbl_5906[] = {
  8361. { 0x00000200, 0x00008},
  8362. { 0x00004000, 0x00400},
  8363. { 0x00006000, 0x00400},
  8364. { 0x00008000, 0x01000},
  8365. { 0x00010000, 0x01000},
  8366. { 0xffffffff, 0x00000}
  8367. };
  8368. struct mem_entry *mem_tbl;
  8369. int err = 0;
  8370. int i;
  8371. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8372. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  8373. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8374. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8375. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8376. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8377. mem_tbl = mem_tbl_5755;
  8378. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8379. mem_tbl = mem_tbl_5906;
  8380. else
  8381. mem_tbl = mem_tbl_5705;
  8382. } else
  8383. mem_tbl = mem_tbl_570x;
  8384. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8385. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8386. mem_tbl[i].len)) != 0)
  8387. break;
  8388. }
  8389. return err;
  8390. }
  8391. #define TG3_MAC_LOOPBACK 0
  8392. #define TG3_PHY_LOOPBACK 1
  8393. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8394. {
  8395. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8396. u32 desc_idx;
  8397. struct sk_buff *skb, *rx_skb;
  8398. u8 *tx_data;
  8399. dma_addr_t map;
  8400. int num_pkts, tx_len, rx_len, i, err;
  8401. struct tg3_rx_buffer_desc *desc;
  8402. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8403. /* HW errata - mac loopback fails in some cases on 5780.
  8404. * Normal traffic and PHY loopback are not affected by
  8405. * errata.
  8406. */
  8407. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8408. return 0;
  8409. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8410. MAC_MODE_PORT_INT_LPBACK;
  8411. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8412. mac_mode |= MAC_MODE_LINK_POLARITY;
  8413. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8414. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8415. else
  8416. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8417. tw32(MAC_MODE, mac_mode);
  8418. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8419. u32 val;
  8420. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8421. u32 phytest;
  8422. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phytest)) {
  8423. u32 phy;
  8424. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  8425. phytest | MII_TG3_EPHY_SHADOW_EN);
  8426. if (!tg3_readphy(tp, 0x1b, &phy))
  8427. tg3_writephy(tp, 0x1b, phy & ~0x20);
  8428. tg3_writephy(tp, MII_TG3_EPHY_TEST, phytest);
  8429. }
  8430. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8431. } else
  8432. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8433. tg3_phy_toggle_automdix(tp, 0);
  8434. tg3_writephy(tp, MII_BMCR, val);
  8435. udelay(40);
  8436. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8437. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8438. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x1800);
  8439. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8440. } else
  8441. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8442. /* reset to prevent losing 1st rx packet intermittently */
  8443. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8444. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8445. udelay(10);
  8446. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8447. }
  8448. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8449. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8450. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8451. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8452. mac_mode |= MAC_MODE_LINK_POLARITY;
  8453. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8454. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8455. }
  8456. tw32(MAC_MODE, mac_mode);
  8457. }
  8458. else
  8459. return -EINVAL;
  8460. err = -EIO;
  8461. tx_len = 1514;
  8462. skb = netdev_alloc_skb(tp->dev, tx_len);
  8463. if (!skb)
  8464. return -ENOMEM;
  8465. tx_data = skb_put(skb, tx_len);
  8466. memcpy(tx_data, tp->dev->dev_addr, 6);
  8467. memset(tx_data + 6, 0x0, 8);
  8468. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8469. for (i = 14; i < tx_len; i++)
  8470. tx_data[i] = (u8) (i & 0xff);
  8471. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8472. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8473. HOSTCC_MODE_NOW);
  8474. udelay(10);
  8475. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  8476. num_pkts = 0;
  8477. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  8478. tp->tx_prod++;
  8479. num_pkts++;
  8480. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  8481. tp->tx_prod);
  8482. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  8483. udelay(10);
  8484. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  8485. for (i = 0; i < 25; i++) {
  8486. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8487. HOSTCC_MODE_NOW);
  8488. udelay(10);
  8489. tx_idx = tp->hw_status->idx[0].tx_consumer;
  8490. rx_idx = tp->hw_status->idx[0].rx_producer;
  8491. if ((tx_idx == tp->tx_prod) &&
  8492. (rx_idx == (rx_start_idx + num_pkts)))
  8493. break;
  8494. }
  8495. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8496. dev_kfree_skb(skb);
  8497. if (tx_idx != tp->tx_prod)
  8498. goto out;
  8499. if (rx_idx != rx_start_idx + num_pkts)
  8500. goto out;
  8501. desc = &tp->rx_rcb[rx_start_idx];
  8502. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8503. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8504. if (opaque_key != RXD_OPAQUE_RING_STD)
  8505. goto out;
  8506. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8507. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8508. goto out;
  8509. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8510. if (rx_len != tx_len)
  8511. goto out;
  8512. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  8513. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  8514. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8515. for (i = 14; i < tx_len; i++) {
  8516. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8517. goto out;
  8518. }
  8519. err = 0;
  8520. /* tg3_free_rings will unmap and free the rx_skb */
  8521. out:
  8522. return err;
  8523. }
  8524. #define TG3_MAC_LOOPBACK_FAILED 1
  8525. #define TG3_PHY_LOOPBACK_FAILED 2
  8526. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8527. TG3_PHY_LOOPBACK_FAILED)
  8528. static int tg3_test_loopback(struct tg3 *tp)
  8529. {
  8530. int err = 0;
  8531. u32 cpmuctrl = 0;
  8532. if (!netif_running(tp->dev))
  8533. return TG3_LOOPBACK_FAILED;
  8534. err = tg3_reset_hw(tp, 1);
  8535. if (err)
  8536. return TG3_LOOPBACK_FAILED;
  8537. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8538. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8539. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  8540. int i;
  8541. u32 status;
  8542. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8543. /* Wait for up to 40 microseconds to acquire lock. */
  8544. for (i = 0; i < 4; i++) {
  8545. status = tr32(TG3_CPMU_MUTEX_GNT);
  8546. if (status == CPMU_MUTEX_GNT_DRIVER)
  8547. break;
  8548. udelay(10);
  8549. }
  8550. if (status != CPMU_MUTEX_GNT_DRIVER)
  8551. return TG3_LOOPBACK_FAILED;
  8552. /* Turn off link-based power management. */
  8553. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8554. tw32(TG3_CPMU_CTRL,
  8555. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8556. CPMU_CTRL_LINK_AWARE_MODE));
  8557. }
  8558. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8559. err |= TG3_MAC_LOOPBACK_FAILED;
  8560. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8561. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8562. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  8563. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8564. /* Release the mutex */
  8565. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8566. }
  8567. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8568. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8569. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8570. err |= TG3_PHY_LOOPBACK_FAILED;
  8571. }
  8572. return err;
  8573. }
  8574. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8575. u64 *data)
  8576. {
  8577. struct tg3 *tp = netdev_priv(dev);
  8578. if (tp->link_config.phy_is_low_power)
  8579. tg3_set_power_state(tp, PCI_D0);
  8580. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8581. if (tg3_test_nvram(tp) != 0) {
  8582. etest->flags |= ETH_TEST_FL_FAILED;
  8583. data[0] = 1;
  8584. }
  8585. if (tg3_test_link(tp) != 0) {
  8586. etest->flags |= ETH_TEST_FL_FAILED;
  8587. data[1] = 1;
  8588. }
  8589. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8590. int err, err2 = 0, irq_sync = 0;
  8591. if (netif_running(dev)) {
  8592. tg3_phy_stop(tp);
  8593. tg3_netif_stop(tp);
  8594. irq_sync = 1;
  8595. }
  8596. tg3_full_lock(tp, irq_sync);
  8597. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8598. err = tg3_nvram_lock(tp);
  8599. tg3_halt_cpu(tp, RX_CPU_BASE);
  8600. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8601. tg3_halt_cpu(tp, TX_CPU_BASE);
  8602. if (!err)
  8603. tg3_nvram_unlock(tp);
  8604. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8605. tg3_phy_reset(tp);
  8606. if (tg3_test_registers(tp) != 0) {
  8607. etest->flags |= ETH_TEST_FL_FAILED;
  8608. data[2] = 1;
  8609. }
  8610. if (tg3_test_memory(tp) != 0) {
  8611. etest->flags |= ETH_TEST_FL_FAILED;
  8612. data[3] = 1;
  8613. }
  8614. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8615. etest->flags |= ETH_TEST_FL_FAILED;
  8616. tg3_full_unlock(tp);
  8617. if (tg3_test_interrupt(tp) != 0) {
  8618. etest->flags |= ETH_TEST_FL_FAILED;
  8619. data[5] = 1;
  8620. }
  8621. tg3_full_lock(tp, 0);
  8622. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8623. if (netif_running(dev)) {
  8624. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8625. err2 = tg3_restart_hw(tp, 1);
  8626. if (!err2)
  8627. tg3_netif_start(tp);
  8628. }
  8629. tg3_full_unlock(tp);
  8630. if (irq_sync && !err2)
  8631. tg3_phy_start(tp);
  8632. }
  8633. if (tp->link_config.phy_is_low_power)
  8634. tg3_set_power_state(tp, PCI_D3hot);
  8635. }
  8636. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8637. {
  8638. struct mii_ioctl_data *data = if_mii(ifr);
  8639. struct tg3 *tp = netdev_priv(dev);
  8640. int err;
  8641. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8642. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8643. return -EAGAIN;
  8644. return phy_mii_ioctl(tp->mdio_bus.phy_map[PHY_ADDR], data, cmd);
  8645. }
  8646. switch(cmd) {
  8647. case SIOCGMIIPHY:
  8648. data->phy_id = PHY_ADDR;
  8649. /* fallthru */
  8650. case SIOCGMIIREG: {
  8651. u32 mii_regval;
  8652. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8653. break; /* We have no PHY */
  8654. if (tp->link_config.phy_is_low_power)
  8655. return -EAGAIN;
  8656. spin_lock_bh(&tp->lock);
  8657. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8658. spin_unlock_bh(&tp->lock);
  8659. data->val_out = mii_regval;
  8660. return err;
  8661. }
  8662. case SIOCSMIIREG:
  8663. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8664. break; /* We have no PHY */
  8665. if (!capable(CAP_NET_ADMIN))
  8666. return -EPERM;
  8667. if (tp->link_config.phy_is_low_power)
  8668. return -EAGAIN;
  8669. spin_lock_bh(&tp->lock);
  8670. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8671. spin_unlock_bh(&tp->lock);
  8672. return err;
  8673. default:
  8674. /* do nothing */
  8675. break;
  8676. }
  8677. return -EOPNOTSUPP;
  8678. }
  8679. #if TG3_VLAN_TAG_USED
  8680. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8681. {
  8682. struct tg3 *tp = netdev_priv(dev);
  8683. if (netif_running(dev))
  8684. tg3_netif_stop(tp);
  8685. tg3_full_lock(tp, 0);
  8686. tp->vlgrp = grp;
  8687. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8688. __tg3_set_rx_mode(dev);
  8689. if (netif_running(dev))
  8690. tg3_netif_start(tp);
  8691. tg3_full_unlock(tp);
  8692. }
  8693. #endif
  8694. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8695. {
  8696. struct tg3 *tp = netdev_priv(dev);
  8697. memcpy(ec, &tp->coal, sizeof(*ec));
  8698. return 0;
  8699. }
  8700. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8701. {
  8702. struct tg3 *tp = netdev_priv(dev);
  8703. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8704. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8705. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8706. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8707. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8708. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8709. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8710. }
  8711. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8712. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8713. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8714. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8715. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8716. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8717. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8718. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8719. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8720. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8721. return -EINVAL;
  8722. /* No rx interrupts will be generated if both are zero */
  8723. if ((ec->rx_coalesce_usecs == 0) &&
  8724. (ec->rx_max_coalesced_frames == 0))
  8725. return -EINVAL;
  8726. /* No tx interrupts will be generated if both are zero */
  8727. if ((ec->tx_coalesce_usecs == 0) &&
  8728. (ec->tx_max_coalesced_frames == 0))
  8729. return -EINVAL;
  8730. /* Only copy relevant parameters, ignore all others. */
  8731. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8732. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8733. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8734. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8735. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8736. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8737. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8738. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8739. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8740. if (netif_running(dev)) {
  8741. tg3_full_lock(tp, 0);
  8742. __tg3_set_coalesce(tp, &tp->coal);
  8743. tg3_full_unlock(tp);
  8744. }
  8745. return 0;
  8746. }
  8747. static const struct ethtool_ops tg3_ethtool_ops = {
  8748. .get_settings = tg3_get_settings,
  8749. .set_settings = tg3_set_settings,
  8750. .get_drvinfo = tg3_get_drvinfo,
  8751. .get_regs_len = tg3_get_regs_len,
  8752. .get_regs = tg3_get_regs,
  8753. .get_wol = tg3_get_wol,
  8754. .set_wol = tg3_set_wol,
  8755. .get_msglevel = tg3_get_msglevel,
  8756. .set_msglevel = tg3_set_msglevel,
  8757. .nway_reset = tg3_nway_reset,
  8758. .get_link = ethtool_op_get_link,
  8759. .get_eeprom_len = tg3_get_eeprom_len,
  8760. .get_eeprom = tg3_get_eeprom,
  8761. .set_eeprom = tg3_set_eeprom,
  8762. .get_ringparam = tg3_get_ringparam,
  8763. .set_ringparam = tg3_set_ringparam,
  8764. .get_pauseparam = tg3_get_pauseparam,
  8765. .set_pauseparam = tg3_set_pauseparam,
  8766. .get_rx_csum = tg3_get_rx_csum,
  8767. .set_rx_csum = tg3_set_rx_csum,
  8768. .set_tx_csum = tg3_set_tx_csum,
  8769. .set_sg = ethtool_op_set_sg,
  8770. .set_tso = tg3_set_tso,
  8771. .self_test = tg3_self_test,
  8772. .get_strings = tg3_get_strings,
  8773. .phys_id = tg3_phys_id,
  8774. .get_ethtool_stats = tg3_get_ethtool_stats,
  8775. .get_coalesce = tg3_get_coalesce,
  8776. .set_coalesce = tg3_set_coalesce,
  8777. .get_sset_count = tg3_get_sset_count,
  8778. };
  8779. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8780. {
  8781. u32 cursize, val, magic;
  8782. tp->nvram_size = EEPROM_CHIP_SIZE;
  8783. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  8784. return;
  8785. if ((magic != TG3_EEPROM_MAGIC) &&
  8786. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8787. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8788. return;
  8789. /*
  8790. * Size the chip by reading offsets at increasing powers of two.
  8791. * When we encounter our validation signature, we know the addressing
  8792. * has wrapped around, and thus have our chip size.
  8793. */
  8794. cursize = 0x10;
  8795. while (cursize < tp->nvram_size) {
  8796. if (tg3_nvram_read_swab(tp, cursize, &val) != 0)
  8797. return;
  8798. if (val == magic)
  8799. break;
  8800. cursize <<= 1;
  8801. }
  8802. tp->nvram_size = cursize;
  8803. }
  8804. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8805. {
  8806. u32 val;
  8807. if (tg3_nvram_read_swab(tp, 0, &val) != 0)
  8808. return;
  8809. /* Selfboot format */
  8810. if (val != TG3_EEPROM_MAGIC) {
  8811. tg3_get_eeprom_size(tp);
  8812. return;
  8813. }
  8814. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8815. if (val != 0) {
  8816. tp->nvram_size = (val >> 16) * 1024;
  8817. return;
  8818. }
  8819. }
  8820. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8821. }
  8822. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8823. {
  8824. u32 nvcfg1;
  8825. nvcfg1 = tr32(NVRAM_CFG1);
  8826. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8827. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8828. }
  8829. else {
  8830. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8831. tw32(NVRAM_CFG1, nvcfg1);
  8832. }
  8833. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8834. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8835. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8836. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8837. tp->nvram_jedecnum = JEDEC_ATMEL;
  8838. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8839. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8840. break;
  8841. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8842. tp->nvram_jedecnum = JEDEC_ATMEL;
  8843. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8844. break;
  8845. case FLASH_VENDOR_ATMEL_EEPROM:
  8846. tp->nvram_jedecnum = JEDEC_ATMEL;
  8847. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8848. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8849. break;
  8850. case FLASH_VENDOR_ST:
  8851. tp->nvram_jedecnum = JEDEC_ST;
  8852. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  8853. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8854. break;
  8855. case FLASH_VENDOR_SAIFUN:
  8856. tp->nvram_jedecnum = JEDEC_SAIFUN;
  8857. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  8858. break;
  8859. case FLASH_VENDOR_SST_SMALL:
  8860. case FLASH_VENDOR_SST_LARGE:
  8861. tp->nvram_jedecnum = JEDEC_SST;
  8862. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  8863. break;
  8864. }
  8865. }
  8866. else {
  8867. tp->nvram_jedecnum = JEDEC_ATMEL;
  8868. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8869. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8870. }
  8871. }
  8872. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  8873. {
  8874. u32 nvcfg1;
  8875. nvcfg1 = tr32(NVRAM_CFG1);
  8876. /* NVRAM protection for TPM */
  8877. if (nvcfg1 & (1 << 27))
  8878. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8879. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8880. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  8881. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  8882. tp->nvram_jedecnum = JEDEC_ATMEL;
  8883. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8884. break;
  8885. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8886. tp->nvram_jedecnum = JEDEC_ATMEL;
  8887. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8888. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8889. break;
  8890. case FLASH_5752VENDOR_ST_M45PE10:
  8891. case FLASH_5752VENDOR_ST_M45PE20:
  8892. case FLASH_5752VENDOR_ST_M45PE40:
  8893. tp->nvram_jedecnum = JEDEC_ST;
  8894. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8895. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8896. break;
  8897. }
  8898. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  8899. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8900. case FLASH_5752PAGE_SIZE_256:
  8901. tp->nvram_pagesize = 256;
  8902. break;
  8903. case FLASH_5752PAGE_SIZE_512:
  8904. tp->nvram_pagesize = 512;
  8905. break;
  8906. case FLASH_5752PAGE_SIZE_1K:
  8907. tp->nvram_pagesize = 1024;
  8908. break;
  8909. case FLASH_5752PAGE_SIZE_2K:
  8910. tp->nvram_pagesize = 2048;
  8911. break;
  8912. case FLASH_5752PAGE_SIZE_4K:
  8913. tp->nvram_pagesize = 4096;
  8914. break;
  8915. case FLASH_5752PAGE_SIZE_264:
  8916. tp->nvram_pagesize = 264;
  8917. break;
  8918. }
  8919. }
  8920. else {
  8921. /* For eeprom, set pagesize to maximum eeprom size */
  8922. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8923. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8924. tw32(NVRAM_CFG1, nvcfg1);
  8925. }
  8926. }
  8927. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  8928. {
  8929. u32 nvcfg1, protect = 0;
  8930. nvcfg1 = tr32(NVRAM_CFG1);
  8931. /* NVRAM protection for TPM */
  8932. if (nvcfg1 & (1 << 27)) {
  8933. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8934. protect = 1;
  8935. }
  8936. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8937. switch (nvcfg1) {
  8938. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8939. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8940. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8941. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  8942. tp->nvram_jedecnum = JEDEC_ATMEL;
  8943. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8944. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8945. tp->nvram_pagesize = 264;
  8946. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  8947. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  8948. tp->nvram_size = (protect ? 0x3e200 :
  8949. TG3_NVRAM_SIZE_512KB);
  8950. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  8951. tp->nvram_size = (protect ? 0x1f200 :
  8952. TG3_NVRAM_SIZE_256KB);
  8953. else
  8954. tp->nvram_size = (protect ? 0x1f200 :
  8955. TG3_NVRAM_SIZE_128KB);
  8956. break;
  8957. case FLASH_5752VENDOR_ST_M45PE10:
  8958. case FLASH_5752VENDOR_ST_M45PE20:
  8959. case FLASH_5752VENDOR_ST_M45PE40:
  8960. tp->nvram_jedecnum = JEDEC_ST;
  8961. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8962. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8963. tp->nvram_pagesize = 256;
  8964. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  8965. tp->nvram_size = (protect ?
  8966. TG3_NVRAM_SIZE_64KB :
  8967. TG3_NVRAM_SIZE_128KB);
  8968. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  8969. tp->nvram_size = (protect ?
  8970. TG3_NVRAM_SIZE_64KB :
  8971. TG3_NVRAM_SIZE_256KB);
  8972. else
  8973. tp->nvram_size = (protect ?
  8974. TG3_NVRAM_SIZE_128KB :
  8975. TG3_NVRAM_SIZE_512KB);
  8976. break;
  8977. }
  8978. }
  8979. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  8980. {
  8981. u32 nvcfg1;
  8982. nvcfg1 = tr32(NVRAM_CFG1);
  8983. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8984. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  8985. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8986. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  8987. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8988. tp->nvram_jedecnum = JEDEC_ATMEL;
  8989. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8990. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8991. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8992. tw32(NVRAM_CFG1, nvcfg1);
  8993. break;
  8994. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8995. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8996. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8997. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8998. tp->nvram_jedecnum = JEDEC_ATMEL;
  8999. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9000. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9001. tp->nvram_pagesize = 264;
  9002. break;
  9003. case FLASH_5752VENDOR_ST_M45PE10:
  9004. case FLASH_5752VENDOR_ST_M45PE20:
  9005. case FLASH_5752VENDOR_ST_M45PE40:
  9006. tp->nvram_jedecnum = JEDEC_ST;
  9007. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9008. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9009. tp->nvram_pagesize = 256;
  9010. break;
  9011. }
  9012. }
  9013. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9014. {
  9015. u32 nvcfg1, protect = 0;
  9016. nvcfg1 = tr32(NVRAM_CFG1);
  9017. /* NVRAM protection for TPM */
  9018. if (nvcfg1 & (1 << 27)) {
  9019. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9020. protect = 1;
  9021. }
  9022. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9023. switch (nvcfg1) {
  9024. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9025. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9026. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9027. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9028. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9029. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9030. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9031. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9032. tp->nvram_jedecnum = JEDEC_ATMEL;
  9033. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9034. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9035. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9036. tp->nvram_pagesize = 256;
  9037. break;
  9038. case FLASH_5761VENDOR_ST_A_M45PE20:
  9039. case FLASH_5761VENDOR_ST_A_M45PE40:
  9040. case FLASH_5761VENDOR_ST_A_M45PE80:
  9041. case FLASH_5761VENDOR_ST_A_M45PE16:
  9042. case FLASH_5761VENDOR_ST_M_M45PE20:
  9043. case FLASH_5761VENDOR_ST_M_M45PE40:
  9044. case FLASH_5761VENDOR_ST_M_M45PE80:
  9045. case FLASH_5761VENDOR_ST_M_M45PE16:
  9046. tp->nvram_jedecnum = JEDEC_ST;
  9047. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9048. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9049. tp->nvram_pagesize = 256;
  9050. break;
  9051. }
  9052. if (protect) {
  9053. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9054. } else {
  9055. switch (nvcfg1) {
  9056. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9057. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9058. case FLASH_5761VENDOR_ST_A_M45PE16:
  9059. case FLASH_5761VENDOR_ST_M_M45PE16:
  9060. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9061. break;
  9062. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9063. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9064. case FLASH_5761VENDOR_ST_A_M45PE80:
  9065. case FLASH_5761VENDOR_ST_M_M45PE80:
  9066. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9067. break;
  9068. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9069. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9070. case FLASH_5761VENDOR_ST_A_M45PE40:
  9071. case FLASH_5761VENDOR_ST_M_M45PE40:
  9072. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9073. break;
  9074. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9075. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9076. case FLASH_5761VENDOR_ST_A_M45PE20:
  9077. case FLASH_5761VENDOR_ST_M_M45PE20:
  9078. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9079. break;
  9080. }
  9081. }
  9082. }
  9083. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9084. {
  9085. tp->nvram_jedecnum = JEDEC_ATMEL;
  9086. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9087. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9088. }
  9089. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9090. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9091. {
  9092. tw32_f(GRC_EEPROM_ADDR,
  9093. (EEPROM_ADDR_FSM_RESET |
  9094. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9095. EEPROM_ADDR_CLKPERD_SHIFT)));
  9096. msleep(1);
  9097. /* Enable seeprom accesses. */
  9098. tw32_f(GRC_LOCAL_CTRL,
  9099. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9100. udelay(100);
  9101. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9102. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9103. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9104. if (tg3_nvram_lock(tp)) {
  9105. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9106. "tg3_nvram_init failed.\n", tp->dev->name);
  9107. return;
  9108. }
  9109. tg3_enable_nvram_access(tp);
  9110. tp->nvram_size = 0;
  9111. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9112. tg3_get_5752_nvram_info(tp);
  9113. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9114. tg3_get_5755_nvram_info(tp);
  9115. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9116. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9117. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9118. tg3_get_5787_nvram_info(tp);
  9119. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9120. tg3_get_5761_nvram_info(tp);
  9121. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9122. tg3_get_5906_nvram_info(tp);
  9123. else
  9124. tg3_get_nvram_info(tp);
  9125. if (tp->nvram_size == 0)
  9126. tg3_get_nvram_size(tp);
  9127. tg3_disable_nvram_access(tp);
  9128. tg3_nvram_unlock(tp);
  9129. } else {
  9130. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9131. tg3_get_eeprom_size(tp);
  9132. }
  9133. }
  9134. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  9135. u32 offset, u32 *val)
  9136. {
  9137. u32 tmp;
  9138. int i;
  9139. if (offset > EEPROM_ADDR_ADDR_MASK ||
  9140. (offset % 4) != 0)
  9141. return -EINVAL;
  9142. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  9143. EEPROM_ADDR_DEVID_MASK |
  9144. EEPROM_ADDR_READ);
  9145. tw32(GRC_EEPROM_ADDR,
  9146. tmp |
  9147. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9148. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  9149. EEPROM_ADDR_ADDR_MASK) |
  9150. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  9151. for (i = 0; i < 1000; i++) {
  9152. tmp = tr32(GRC_EEPROM_ADDR);
  9153. if (tmp & EEPROM_ADDR_COMPLETE)
  9154. break;
  9155. msleep(1);
  9156. }
  9157. if (!(tmp & EEPROM_ADDR_COMPLETE))
  9158. return -EBUSY;
  9159. *val = tr32(GRC_EEPROM_DATA);
  9160. return 0;
  9161. }
  9162. #define NVRAM_CMD_TIMEOUT 10000
  9163. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  9164. {
  9165. int i;
  9166. tw32(NVRAM_CMD, nvram_cmd);
  9167. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  9168. udelay(10);
  9169. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  9170. udelay(10);
  9171. break;
  9172. }
  9173. }
  9174. if (i == NVRAM_CMD_TIMEOUT) {
  9175. return -EBUSY;
  9176. }
  9177. return 0;
  9178. }
  9179. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  9180. {
  9181. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  9182. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  9183. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  9184. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  9185. (tp->nvram_jedecnum == JEDEC_ATMEL))
  9186. addr = ((addr / tp->nvram_pagesize) <<
  9187. ATMEL_AT45DB0X1B_PAGE_POS) +
  9188. (addr % tp->nvram_pagesize);
  9189. return addr;
  9190. }
  9191. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  9192. {
  9193. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  9194. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  9195. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  9196. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  9197. (tp->nvram_jedecnum == JEDEC_ATMEL))
  9198. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  9199. tp->nvram_pagesize) +
  9200. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  9201. return addr;
  9202. }
  9203. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  9204. {
  9205. int ret;
  9206. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  9207. return tg3_nvram_read_using_eeprom(tp, offset, val);
  9208. offset = tg3_nvram_phys_addr(tp, offset);
  9209. if (offset > NVRAM_ADDR_MSK)
  9210. return -EINVAL;
  9211. ret = tg3_nvram_lock(tp);
  9212. if (ret)
  9213. return ret;
  9214. tg3_enable_nvram_access(tp);
  9215. tw32(NVRAM_ADDR, offset);
  9216. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  9217. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  9218. if (ret == 0)
  9219. *val = swab32(tr32(NVRAM_RDDATA));
  9220. tg3_disable_nvram_access(tp);
  9221. tg3_nvram_unlock(tp);
  9222. return ret;
  9223. }
  9224. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val)
  9225. {
  9226. u32 v;
  9227. int res = tg3_nvram_read(tp, offset, &v);
  9228. if (!res)
  9229. *val = cpu_to_le32(v);
  9230. return res;
  9231. }
  9232. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val)
  9233. {
  9234. int err;
  9235. u32 tmp;
  9236. err = tg3_nvram_read(tp, offset, &tmp);
  9237. *val = swab32(tmp);
  9238. return err;
  9239. }
  9240. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9241. u32 offset, u32 len, u8 *buf)
  9242. {
  9243. int i, j, rc = 0;
  9244. u32 val;
  9245. for (i = 0; i < len; i += 4) {
  9246. u32 addr;
  9247. __le32 data;
  9248. addr = offset + i;
  9249. memcpy(&data, buf + i, 4);
  9250. tw32(GRC_EEPROM_DATA, le32_to_cpu(data));
  9251. val = tr32(GRC_EEPROM_ADDR);
  9252. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9253. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9254. EEPROM_ADDR_READ);
  9255. tw32(GRC_EEPROM_ADDR, val |
  9256. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9257. (addr & EEPROM_ADDR_ADDR_MASK) |
  9258. EEPROM_ADDR_START |
  9259. EEPROM_ADDR_WRITE);
  9260. for (j = 0; j < 1000; j++) {
  9261. val = tr32(GRC_EEPROM_ADDR);
  9262. if (val & EEPROM_ADDR_COMPLETE)
  9263. break;
  9264. msleep(1);
  9265. }
  9266. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9267. rc = -EBUSY;
  9268. break;
  9269. }
  9270. }
  9271. return rc;
  9272. }
  9273. /* offset and length are dword aligned */
  9274. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9275. u8 *buf)
  9276. {
  9277. int ret = 0;
  9278. u32 pagesize = tp->nvram_pagesize;
  9279. u32 pagemask = pagesize - 1;
  9280. u32 nvram_cmd;
  9281. u8 *tmp;
  9282. tmp = kmalloc(pagesize, GFP_KERNEL);
  9283. if (tmp == NULL)
  9284. return -ENOMEM;
  9285. while (len) {
  9286. int j;
  9287. u32 phy_addr, page_off, size;
  9288. phy_addr = offset & ~pagemask;
  9289. for (j = 0; j < pagesize; j += 4) {
  9290. if ((ret = tg3_nvram_read_le(tp, phy_addr + j,
  9291. (__le32 *) (tmp + j))))
  9292. break;
  9293. }
  9294. if (ret)
  9295. break;
  9296. page_off = offset & pagemask;
  9297. size = pagesize;
  9298. if (len < size)
  9299. size = len;
  9300. len -= size;
  9301. memcpy(tmp + page_off, buf, size);
  9302. offset = offset + (pagesize - page_off);
  9303. tg3_enable_nvram_access(tp);
  9304. /*
  9305. * Before we can erase the flash page, we need
  9306. * to issue a special "write enable" command.
  9307. */
  9308. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9309. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9310. break;
  9311. /* Erase the target page */
  9312. tw32(NVRAM_ADDR, phy_addr);
  9313. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9314. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9315. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9316. break;
  9317. /* Issue another write enable to start the write. */
  9318. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9319. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9320. break;
  9321. for (j = 0; j < pagesize; j += 4) {
  9322. __be32 data;
  9323. data = *((__be32 *) (tmp + j));
  9324. /* swab32(le32_to_cpu(data)), actually */
  9325. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9326. tw32(NVRAM_ADDR, phy_addr + j);
  9327. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9328. NVRAM_CMD_WR;
  9329. if (j == 0)
  9330. nvram_cmd |= NVRAM_CMD_FIRST;
  9331. else if (j == (pagesize - 4))
  9332. nvram_cmd |= NVRAM_CMD_LAST;
  9333. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9334. break;
  9335. }
  9336. if (ret)
  9337. break;
  9338. }
  9339. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9340. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9341. kfree(tmp);
  9342. return ret;
  9343. }
  9344. /* offset and length are dword aligned */
  9345. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9346. u8 *buf)
  9347. {
  9348. int i, ret = 0;
  9349. for (i = 0; i < len; i += 4, offset += 4) {
  9350. u32 page_off, phy_addr, nvram_cmd;
  9351. __be32 data;
  9352. memcpy(&data, buf + i, 4);
  9353. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9354. page_off = offset % tp->nvram_pagesize;
  9355. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9356. tw32(NVRAM_ADDR, phy_addr);
  9357. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9358. if ((page_off == 0) || (i == 0))
  9359. nvram_cmd |= NVRAM_CMD_FIRST;
  9360. if (page_off == (tp->nvram_pagesize - 4))
  9361. nvram_cmd |= NVRAM_CMD_LAST;
  9362. if (i == (len - 4))
  9363. nvram_cmd |= NVRAM_CMD_LAST;
  9364. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  9365. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755) &&
  9366. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787) &&
  9367. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784) &&
  9368. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) &&
  9369. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) &&
  9370. (tp->nvram_jedecnum == JEDEC_ST) &&
  9371. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9372. if ((ret = tg3_nvram_exec_cmd(tp,
  9373. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9374. NVRAM_CMD_DONE)))
  9375. break;
  9376. }
  9377. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9378. /* We always do complete word writes to eeprom. */
  9379. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9380. }
  9381. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9382. break;
  9383. }
  9384. return ret;
  9385. }
  9386. /* offset and length are dword aligned */
  9387. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9388. {
  9389. int ret;
  9390. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9391. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9392. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9393. udelay(40);
  9394. }
  9395. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9396. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9397. }
  9398. else {
  9399. u32 grc_mode;
  9400. ret = tg3_nvram_lock(tp);
  9401. if (ret)
  9402. return ret;
  9403. tg3_enable_nvram_access(tp);
  9404. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9405. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9406. tw32(NVRAM_WRITE1, 0x406);
  9407. grc_mode = tr32(GRC_MODE);
  9408. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9409. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9410. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9411. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9412. buf);
  9413. }
  9414. else {
  9415. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9416. buf);
  9417. }
  9418. grc_mode = tr32(GRC_MODE);
  9419. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9420. tg3_disable_nvram_access(tp);
  9421. tg3_nvram_unlock(tp);
  9422. }
  9423. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9424. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9425. udelay(40);
  9426. }
  9427. return ret;
  9428. }
  9429. struct subsys_tbl_ent {
  9430. u16 subsys_vendor, subsys_devid;
  9431. u32 phy_id;
  9432. };
  9433. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9434. /* Broadcom boards. */
  9435. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9436. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9437. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9438. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9439. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9440. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9441. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9442. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9443. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9444. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9445. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9446. /* 3com boards. */
  9447. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9448. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9449. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9450. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9451. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9452. /* DELL boards. */
  9453. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9454. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9455. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9456. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9457. /* Compaq boards. */
  9458. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9459. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9460. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9461. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9462. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9463. /* IBM boards. */
  9464. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9465. };
  9466. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9467. {
  9468. int i;
  9469. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9470. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9471. tp->pdev->subsystem_vendor) &&
  9472. (subsys_id_to_phy_id[i].subsys_devid ==
  9473. tp->pdev->subsystem_device))
  9474. return &subsys_id_to_phy_id[i];
  9475. }
  9476. return NULL;
  9477. }
  9478. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9479. {
  9480. u32 val;
  9481. u16 pmcsr;
  9482. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9483. * so need make sure we're in D0.
  9484. */
  9485. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9486. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9487. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9488. msleep(1);
  9489. /* Make sure register accesses (indirect or otherwise)
  9490. * will function correctly.
  9491. */
  9492. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9493. tp->misc_host_ctrl);
  9494. /* The memory arbiter has to be enabled in order for SRAM accesses
  9495. * to succeed. Normally on powerup the tg3 chip firmware will make
  9496. * sure it is enabled, but other entities such as system netboot
  9497. * code might disable it.
  9498. */
  9499. val = tr32(MEMARB_MODE);
  9500. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9501. tp->phy_id = PHY_ID_INVALID;
  9502. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9503. /* Assume an onboard device and WOL capable by default. */
  9504. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9505. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9506. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9507. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9508. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9509. }
  9510. val = tr32(VCPU_CFGSHDW);
  9511. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9512. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9513. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9514. (val & VCPU_CFGSHDW_WOL_MAGPKT) &&
  9515. device_may_wakeup(&tp->pdev->dev))
  9516. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9517. return;
  9518. }
  9519. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9520. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9521. u32 nic_cfg, led_cfg;
  9522. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9523. int eeprom_phy_serdes = 0;
  9524. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9525. tp->nic_sram_data_cfg = nic_cfg;
  9526. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9527. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9528. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9529. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9530. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9531. (ver > 0) && (ver < 0x100))
  9532. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9533. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9534. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9535. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9536. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9537. eeprom_phy_serdes = 1;
  9538. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9539. if (nic_phy_id != 0) {
  9540. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9541. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9542. eeprom_phy_id = (id1 >> 16) << 10;
  9543. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9544. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9545. } else
  9546. eeprom_phy_id = 0;
  9547. tp->phy_id = eeprom_phy_id;
  9548. if (eeprom_phy_serdes) {
  9549. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9550. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9551. else
  9552. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9553. }
  9554. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9555. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9556. SHASTA_EXT_LED_MODE_MASK);
  9557. else
  9558. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9559. switch (led_cfg) {
  9560. default:
  9561. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9562. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9563. break;
  9564. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9565. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9566. break;
  9567. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9568. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9569. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9570. * read on some older 5700/5701 bootcode.
  9571. */
  9572. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9573. ASIC_REV_5700 ||
  9574. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9575. ASIC_REV_5701)
  9576. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9577. break;
  9578. case SHASTA_EXT_LED_SHARED:
  9579. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9580. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9581. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9582. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9583. LED_CTRL_MODE_PHY_2);
  9584. break;
  9585. case SHASTA_EXT_LED_MAC:
  9586. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9587. break;
  9588. case SHASTA_EXT_LED_COMBO:
  9589. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9590. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9591. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9592. LED_CTRL_MODE_PHY_2);
  9593. break;
  9594. }
  9595. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9596. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9597. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9598. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9599. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9600. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9601. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9602. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9603. if ((tp->pdev->subsystem_vendor ==
  9604. PCI_VENDOR_ID_ARIMA) &&
  9605. (tp->pdev->subsystem_device == 0x205a ||
  9606. tp->pdev->subsystem_device == 0x2063))
  9607. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9608. } else {
  9609. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9610. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9611. }
  9612. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9613. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9614. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9615. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9616. }
  9617. if (nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE)
  9618. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9619. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9620. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9621. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9622. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  9623. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE) &&
  9624. device_may_wakeup(&tp->pdev->dev))
  9625. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9626. if (cfg2 & (1 << 17))
  9627. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9628. /* serdes signal pre-emphasis in register 0x590 set by */
  9629. /* bootcode if bit 18 is set */
  9630. if (cfg2 & (1 << 18))
  9631. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9632. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9633. u32 cfg3;
  9634. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9635. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9636. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9637. }
  9638. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9639. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9640. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9641. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9642. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9643. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9644. }
  9645. }
  9646. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9647. {
  9648. int i;
  9649. u32 val;
  9650. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9651. tw32(OTP_CTRL, cmd);
  9652. /* Wait for up to 1 ms for command to execute. */
  9653. for (i = 0; i < 100; i++) {
  9654. val = tr32(OTP_STATUS);
  9655. if (val & OTP_STATUS_CMD_DONE)
  9656. break;
  9657. udelay(10);
  9658. }
  9659. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9660. }
  9661. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9662. * configuration is a 32-bit value that straddles the alignment boundary.
  9663. * We do two 32-bit reads and then shift and merge the results.
  9664. */
  9665. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9666. {
  9667. u32 bhalf_otp, thalf_otp;
  9668. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9669. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9670. return 0;
  9671. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9672. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9673. return 0;
  9674. thalf_otp = tr32(OTP_READ_DATA);
  9675. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9676. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9677. return 0;
  9678. bhalf_otp = tr32(OTP_READ_DATA);
  9679. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9680. }
  9681. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9682. {
  9683. u32 hw_phy_id_1, hw_phy_id_2;
  9684. u32 hw_phy_id, hw_phy_id_masked;
  9685. int err;
  9686. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9687. return tg3_phy_init(tp);
  9688. /* Reading the PHY ID register can conflict with ASF
  9689. * firwmare access to the PHY hardware.
  9690. */
  9691. err = 0;
  9692. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9693. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9694. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9695. } else {
  9696. /* Now read the physical PHY_ID from the chip and verify
  9697. * that it is sane. If it doesn't look good, we fall back
  9698. * to either the hard-coded table based PHY_ID and failing
  9699. * that the value found in the eeprom area.
  9700. */
  9701. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9702. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9703. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9704. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9705. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9706. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9707. }
  9708. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9709. tp->phy_id = hw_phy_id;
  9710. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9711. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9712. else
  9713. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9714. } else {
  9715. if (tp->phy_id != PHY_ID_INVALID) {
  9716. /* Do nothing, phy ID already set up in
  9717. * tg3_get_eeprom_hw_cfg().
  9718. */
  9719. } else {
  9720. struct subsys_tbl_ent *p;
  9721. /* No eeprom signature? Try the hardcoded
  9722. * subsys device table.
  9723. */
  9724. p = lookup_by_subsys(tp);
  9725. if (!p)
  9726. return -ENODEV;
  9727. tp->phy_id = p->phy_id;
  9728. if (!tp->phy_id ||
  9729. tp->phy_id == PHY_ID_BCM8002)
  9730. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9731. }
  9732. }
  9733. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9734. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9735. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9736. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9737. tg3_readphy(tp, MII_BMSR, &bmsr);
  9738. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9739. (bmsr & BMSR_LSTATUS))
  9740. goto skip_phy_reset;
  9741. err = tg3_phy_reset(tp);
  9742. if (err)
  9743. return err;
  9744. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9745. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9746. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9747. tg3_ctrl = 0;
  9748. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9749. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9750. MII_TG3_CTRL_ADV_1000_FULL);
  9751. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9752. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9753. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9754. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9755. }
  9756. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9757. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9758. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9759. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9760. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9761. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9762. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9763. tg3_writephy(tp, MII_BMCR,
  9764. BMCR_ANENABLE | BMCR_ANRESTART);
  9765. }
  9766. tg3_phy_set_wirespeed(tp);
  9767. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9768. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9769. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9770. }
  9771. skip_phy_reset:
  9772. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9773. err = tg3_init_5401phy_dsp(tp);
  9774. if (err)
  9775. return err;
  9776. }
  9777. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9778. err = tg3_init_5401phy_dsp(tp);
  9779. }
  9780. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9781. tp->link_config.advertising =
  9782. (ADVERTISED_1000baseT_Half |
  9783. ADVERTISED_1000baseT_Full |
  9784. ADVERTISED_Autoneg |
  9785. ADVERTISED_FIBRE);
  9786. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9787. tp->link_config.advertising &=
  9788. ~(ADVERTISED_1000baseT_Half |
  9789. ADVERTISED_1000baseT_Full);
  9790. return err;
  9791. }
  9792. static void __devinit tg3_read_partno(struct tg3 *tp)
  9793. {
  9794. unsigned char vpd_data[256];
  9795. unsigned int i;
  9796. u32 magic;
  9797. if (tg3_nvram_read_swab(tp, 0x0, &magic))
  9798. goto out_not_found;
  9799. if (magic == TG3_EEPROM_MAGIC) {
  9800. for (i = 0; i < 256; i += 4) {
  9801. u32 tmp;
  9802. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  9803. goto out_not_found;
  9804. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  9805. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  9806. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  9807. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  9808. }
  9809. } else {
  9810. int vpd_cap;
  9811. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9812. for (i = 0; i < 256; i += 4) {
  9813. u32 tmp, j = 0;
  9814. __le32 v;
  9815. u16 tmp16;
  9816. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9817. i);
  9818. while (j++ < 100) {
  9819. pci_read_config_word(tp->pdev, vpd_cap +
  9820. PCI_VPD_ADDR, &tmp16);
  9821. if (tmp16 & 0x8000)
  9822. break;
  9823. msleep(1);
  9824. }
  9825. if (!(tmp16 & 0x8000))
  9826. goto out_not_found;
  9827. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9828. &tmp);
  9829. v = cpu_to_le32(tmp);
  9830. memcpy(&vpd_data[i], &v, 4);
  9831. }
  9832. }
  9833. /* Now parse and find the part number. */
  9834. for (i = 0; i < 254; ) {
  9835. unsigned char val = vpd_data[i];
  9836. unsigned int block_end;
  9837. if (val == 0x82 || val == 0x91) {
  9838. i = (i + 3 +
  9839. (vpd_data[i + 1] +
  9840. (vpd_data[i + 2] << 8)));
  9841. continue;
  9842. }
  9843. if (val != 0x90)
  9844. goto out_not_found;
  9845. block_end = (i + 3 +
  9846. (vpd_data[i + 1] +
  9847. (vpd_data[i + 2] << 8)));
  9848. i += 3;
  9849. if (block_end > 256)
  9850. goto out_not_found;
  9851. while (i < (block_end - 2)) {
  9852. if (vpd_data[i + 0] == 'P' &&
  9853. vpd_data[i + 1] == 'N') {
  9854. int partno_len = vpd_data[i + 2];
  9855. i += 3;
  9856. if (partno_len > 24 || (partno_len + i) > 256)
  9857. goto out_not_found;
  9858. memcpy(tp->board_part_number,
  9859. &vpd_data[i], partno_len);
  9860. /* Success. */
  9861. return;
  9862. }
  9863. i += 3 + vpd_data[i + 2];
  9864. }
  9865. /* Part number not found. */
  9866. goto out_not_found;
  9867. }
  9868. out_not_found:
  9869. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9870. strcpy(tp->board_part_number, "BCM95906");
  9871. else
  9872. strcpy(tp->board_part_number, "none");
  9873. }
  9874. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  9875. {
  9876. u32 val;
  9877. if (tg3_nvram_read_swab(tp, offset, &val) ||
  9878. (val & 0xfc000000) != 0x0c000000 ||
  9879. tg3_nvram_read_swab(tp, offset + 4, &val) ||
  9880. val != 0)
  9881. return 0;
  9882. return 1;
  9883. }
  9884. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  9885. {
  9886. u32 val, offset, start;
  9887. u32 ver_offset;
  9888. int i, bcnt;
  9889. if (tg3_nvram_read_swab(tp, 0, &val))
  9890. return;
  9891. if (val != TG3_EEPROM_MAGIC)
  9892. return;
  9893. if (tg3_nvram_read_swab(tp, 0xc, &offset) ||
  9894. tg3_nvram_read_swab(tp, 0x4, &start))
  9895. return;
  9896. offset = tg3_nvram_logical_addr(tp, offset);
  9897. if (!tg3_fw_img_is_valid(tp, offset) ||
  9898. tg3_nvram_read_swab(tp, offset + 8, &ver_offset))
  9899. return;
  9900. offset = offset + ver_offset - start;
  9901. for (i = 0; i < 16; i += 4) {
  9902. __le32 v;
  9903. if (tg3_nvram_read_le(tp, offset + i, &v))
  9904. return;
  9905. memcpy(tp->fw_ver + i, &v, 4);
  9906. }
  9907. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9908. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  9909. return;
  9910. for (offset = TG3_NVM_DIR_START;
  9911. offset < TG3_NVM_DIR_END;
  9912. offset += TG3_NVM_DIRENT_SIZE) {
  9913. if (tg3_nvram_read_swab(tp, offset, &val))
  9914. return;
  9915. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  9916. break;
  9917. }
  9918. if (offset == TG3_NVM_DIR_END)
  9919. return;
  9920. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9921. start = 0x08000000;
  9922. else if (tg3_nvram_read_swab(tp, offset - 4, &start))
  9923. return;
  9924. if (tg3_nvram_read_swab(tp, offset + 4, &offset) ||
  9925. !tg3_fw_img_is_valid(tp, offset) ||
  9926. tg3_nvram_read_swab(tp, offset + 8, &val))
  9927. return;
  9928. offset += val - start;
  9929. bcnt = strlen(tp->fw_ver);
  9930. tp->fw_ver[bcnt++] = ',';
  9931. tp->fw_ver[bcnt++] = ' ';
  9932. for (i = 0; i < 4; i++) {
  9933. __le32 v;
  9934. if (tg3_nvram_read_le(tp, offset, &v))
  9935. return;
  9936. offset += sizeof(v);
  9937. if (bcnt > TG3_VER_SIZE - sizeof(v)) {
  9938. memcpy(&tp->fw_ver[bcnt], &v, TG3_VER_SIZE - bcnt);
  9939. break;
  9940. }
  9941. memcpy(&tp->fw_ver[bcnt], &v, sizeof(v));
  9942. bcnt += sizeof(v);
  9943. }
  9944. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  9945. }
  9946. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  9947. static int __devinit tg3_get_invariants(struct tg3 *tp)
  9948. {
  9949. static struct pci_device_id write_reorder_chipsets[] = {
  9950. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9951. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  9952. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9953. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  9954. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  9955. PCI_DEVICE_ID_VIA_8385_0) },
  9956. { },
  9957. };
  9958. u32 misc_ctrl_reg;
  9959. u32 cacheline_sz_reg;
  9960. u32 pci_state_reg, grc_misc_cfg;
  9961. u32 val;
  9962. u16 pci_cmd;
  9963. int err, pcie_cap;
  9964. /* Force memory write invalidate off. If we leave it on,
  9965. * then on 5700_BX chips we have to enable a workaround.
  9966. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  9967. * to match the cacheline size. The Broadcom driver have this
  9968. * workaround but turns MWI off all the times so never uses
  9969. * it. This seems to suggest that the workaround is insufficient.
  9970. */
  9971. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9972. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  9973. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9974. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  9975. * has the register indirect write enable bit set before
  9976. * we try to access any of the MMIO registers. It is also
  9977. * critical that the PCI-X hw workaround situation is decided
  9978. * before that as well.
  9979. */
  9980. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9981. &misc_ctrl_reg);
  9982. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  9983. MISC_HOST_CTRL_CHIPREV_SHIFT);
  9984. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  9985. u32 prod_id_asic_rev;
  9986. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  9987. &prod_id_asic_rev);
  9988. tp->pci_chip_rev_id = prod_id_asic_rev & PROD_ID_ASIC_REV_MASK;
  9989. }
  9990. /* Wrong chip ID in 5752 A0. This code can be removed later
  9991. * as A0 is not in production.
  9992. */
  9993. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  9994. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  9995. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  9996. * we need to disable memory and use config. cycles
  9997. * only to access all registers. The 5702/03 chips
  9998. * can mistakenly decode the special cycles from the
  9999. * ICH chipsets as memory write cycles, causing corruption
  10000. * of register and memory space. Only certain ICH bridges
  10001. * will drive special cycles with non-zero data during the
  10002. * address phase which can fall within the 5703's address
  10003. * range. This is not an ICH bug as the PCI spec allows
  10004. * non-zero address during special cycles. However, only
  10005. * these ICH bridges are known to drive non-zero addresses
  10006. * during special cycles.
  10007. *
  10008. * Since special cycles do not cross PCI bridges, we only
  10009. * enable this workaround if the 5703 is on the secondary
  10010. * bus of these ICH bridges.
  10011. */
  10012. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10013. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10014. static struct tg3_dev_id {
  10015. u32 vendor;
  10016. u32 device;
  10017. u32 rev;
  10018. } ich_chipsets[] = {
  10019. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10020. PCI_ANY_ID },
  10021. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10022. PCI_ANY_ID },
  10023. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10024. 0xa },
  10025. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10026. PCI_ANY_ID },
  10027. { },
  10028. };
  10029. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10030. struct pci_dev *bridge = NULL;
  10031. while (pci_id->vendor != 0) {
  10032. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10033. bridge);
  10034. if (!bridge) {
  10035. pci_id++;
  10036. continue;
  10037. }
  10038. if (pci_id->rev != PCI_ANY_ID) {
  10039. if (bridge->revision > pci_id->rev)
  10040. continue;
  10041. }
  10042. if (bridge->subordinate &&
  10043. (bridge->subordinate->number ==
  10044. tp->pdev->bus->number)) {
  10045. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10046. pci_dev_put(bridge);
  10047. break;
  10048. }
  10049. }
  10050. }
  10051. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10052. static struct tg3_dev_id {
  10053. u32 vendor;
  10054. u32 device;
  10055. } bridge_chipsets[] = {
  10056. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10057. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10058. { },
  10059. };
  10060. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10061. struct pci_dev *bridge = NULL;
  10062. while (pci_id->vendor != 0) {
  10063. bridge = pci_get_device(pci_id->vendor,
  10064. pci_id->device,
  10065. bridge);
  10066. if (!bridge) {
  10067. pci_id++;
  10068. continue;
  10069. }
  10070. if (bridge->subordinate &&
  10071. (bridge->subordinate->number <=
  10072. tp->pdev->bus->number) &&
  10073. (bridge->subordinate->subordinate >=
  10074. tp->pdev->bus->number)) {
  10075. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10076. pci_dev_put(bridge);
  10077. break;
  10078. }
  10079. }
  10080. }
  10081. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10082. * DMA addresses > 40-bit. This bridge may have other additional
  10083. * 57xx devices behind it in some 4-port NIC designs for example.
  10084. * Any tg3 device found behind the bridge will also need the 40-bit
  10085. * DMA workaround.
  10086. */
  10087. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10088. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10089. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10090. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10091. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10092. }
  10093. else {
  10094. struct pci_dev *bridge = NULL;
  10095. do {
  10096. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10097. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10098. bridge);
  10099. if (bridge && bridge->subordinate &&
  10100. (bridge->subordinate->number <=
  10101. tp->pdev->bus->number) &&
  10102. (bridge->subordinate->subordinate >=
  10103. tp->pdev->bus->number)) {
  10104. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10105. pci_dev_put(bridge);
  10106. break;
  10107. }
  10108. } while (bridge);
  10109. }
  10110. /* Initialize misc host control in PCI block. */
  10111. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10112. MISC_HOST_CTRL_CHIPREV);
  10113. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10114. tp->misc_host_ctrl);
  10115. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  10116. &cacheline_sz_reg);
  10117. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  10118. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  10119. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  10120. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  10121. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10122. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  10123. tp->pdev_peer = tg3_find_peer(tp);
  10124. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10125. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10126. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10127. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10128. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10129. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10130. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10131. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10132. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10133. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10134. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10135. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10136. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10137. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10138. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10139. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10140. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10141. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10142. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10143. tp->pdev_peer == tp->pdev))
  10144. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10145. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10146. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10147. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10148. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10149. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10150. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10151. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10152. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10153. } else {
  10154. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10155. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10156. ASIC_REV_5750 &&
  10157. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10158. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10159. }
  10160. }
  10161. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10162. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10163. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  10164. pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10165. if (pcie_cap != 0) {
  10166. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10167. pcie_set_readrq(tp->pdev, 4096);
  10168. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10169. u16 lnkctl;
  10170. pci_read_config_word(tp->pdev,
  10171. pcie_cap + PCI_EXP_LNKCTL,
  10172. &lnkctl);
  10173. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN)
  10174. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10175. }
  10176. }
  10177. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10178. * reordering to the mailbox registers done by the host
  10179. * controller can cause major troubles. We read back from
  10180. * every mailbox register write to force the writes to be
  10181. * posted to the chip in order.
  10182. */
  10183. if (pci_dev_present(write_reorder_chipsets) &&
  10184. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10185. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10186. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10187. tp->pci_lat_timer < 64) {
  10188. tp->pci_lat_timer = 64;
  10189. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  10190. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  10191. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  10192. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  10193. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  10194. cacheline_sz_reg);
  10195. }
  10196. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10197. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10198. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10199. if (!tp->pcix_cap) {
  10200. printk(KERN_ERR PFX "Cannot find PCI-X "
  10201. "capability, aborting.\n");
  10202. return -EIO;
  10203. }
  10204. }
  10205. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10206. &pci_state_reg);
  10207. if (tp->pcix_cap && (pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  10208. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10209. /* If this is a 5700 BX chipset, and we are in PCI-X
  10210. * mode, enable register write workaround.
  10211. *
  10212. * The workaround is to use indirect register accesses
  10213. * for all chip writes not to mailbox registers.
  10214. */
  10215. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10216. u32 pm_reg;
  10217. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10218. /* The chip can have it's power management PCI config
  10219. * space registers clobbered due to this bug.
  10220. * So explicitly force the chip into D0 here.
  10221. */
  10222. pci_read_config_dword(tp->pdev,
  10223. tp->pm_cap + PCI_PM_CTRL,
  10224. &pm_reg);
  10225. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10226. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10227. pci_write_config_dword(tp->pdev,
  10228. tp->pm_cap + PCI_PM_CTRL,
  10229. pm_reg);
  10230. /* Also, force SERR#/PERR# in PCI command. */
  10231. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10232. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10233. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10234. }
  10235. }
  10236. /* 5700 BX chips need to have their TX producer index mailboxes
  10237. * written twice to workaround a bug.
  10238. */
  10239. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  10240. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10241. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10242. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10243. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10244. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10245. /* Chip-specific fixup from Broadcom driver */
  10246. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10247. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10248. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10249. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10250. }
  10251. /* Default fast path register access methods */
  10252. tp->read32 = tg3_read32;
  10253. tp->write32 = tg3_write32;
  10254. tp->read32_mbox = tg3_read32;
  10255. tp->write32_mbox = tg3_write32;
  10256. tp->write32_tx_mbox = tg3_write32;
  10257. tp->write32_rx_mbox = tg3_write32;
  10258. /* Various workaround register access methods */
  10259. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10260. tp->write32 = tg3_write_indirect_reg32;
  10261. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10262. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10263. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10264. /*
  10265. * Back to back register writes can cause problems on these
  10266. * chips, the workaround is to read back all reg writes
  10267. * except those to mailbox regs.
  10268. *
  10269. * See tg3_write_indirect_reg32().
  10270. */
  10271. tp->write32 = tg3_write_flush_reg32;
  10272. }
  10273. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10274. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10275. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10276. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10277. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10278. }
  10279. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10280. tp->read32 = tg3_read_indirect_reg32;
  10281. tp->write32 = tg3_write_indirect_reg32;
  10282. tp->read32_mbox = tg3_read_indirect_mbox;
  10283. tp->write32_mbox = tg3_write_indirect_mbox;
  10284. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10285. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10286. iounmap(tp->regs);
  10287. tp->regs = NULL;
  10288. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10289. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10290. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10291. }
  10292. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10293. tp->read32_mbox = tg3_read32_mbox_5906;
  10294. tp->write32_mbox = tg3_write32_mbox_5906;
  10295. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10296. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10297. }
  10298. if (tp->write32 == tg3_write_indirect_reg32 ||
  10299. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10300. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10301. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10302. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10303. /* Get eeprom hw config before calling tg3_set_power_state().
  10304. * In particular, the TG3_FLG2_IS_NIC flag must be
  10305. * determined before calling tg3_set_power_state() so that
  10306. * we know whether or not to switch out of Vaux power.
  10307. * When the flag is set, it means that GPIO1 is used for eeprom
  10308. * write protect and also implies that it is a LOM where GPIOs
  10309. * are not used to switch power.
  10310. */
  10311. tg3_get_eeprom_hw_cfg(tp);
  10312. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10313. /* Allow reads and writes to the
  10314. * APE register and memory space.
  10315. */
  10316. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10317. PCISTATE_ALLOW_APE_SHMEM_WR;
  10318. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10319. pci_state_reg);
  10320. }
  10321. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10322. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10323. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10324. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10325. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  10326. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1 ||
  10327. tp->pci_chip_rev_id == CHIPREV_ID_5761_A0 ||
  10328. tp->pci_chip_rev_id == CHIPREV_ID_5761_A1)
  10329. tp->tg3_flags3 |= TG3_FLG3_5761_5784_AX_FIXES;
  10330. }
  10331. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10332. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10333. * It is also used as eeprom write protect on LOMs.
  10334. */
  10335. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10336. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10337. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10338. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10339. GRC_LCLCTRL_GPIO_OUTPUT1);
  10340. /* Unused GPIO3 must be driven as output on 5752 because there
  10341. * are no pull-up resistors on unused GPIO pins.
  10342. */
  10343. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10344. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10345. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10346. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10347. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761) {
  10348. /* Turn off the debug UART. */
  10349. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10350. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10351. /* Keep VMain power. */
  10352. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10353. GRC_LCLCTRL_GPIO_OUTPUT0;
  10354. }
  10355. /* Force the chip into D0. */
  10356. err = tg3_set_power_state(tp, PCI_D0);
  10357. if (err) {
  10358. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10359. pci_name(tp->pdev));
  10360. return err;
  10361. }
  10362. /* 5700 B0 chips do not support checksumming correctly due
  10363. * to hardware bugs.
  10364. */
  10365. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10366. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10367. /* Derive initial jumbo mode from MTU assigned in
  10368. * ether_setup() via the alloc_etherdev() call
  10369. */
  10370. if (tp->dev->mtu > ETH_DATA_LEN &&
  10371. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10372. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10373. /* Determine WakeOnLan speed to use. */
  10374. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10375. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10376. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10377. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10378. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10379. } else {
  10380. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10381. }
  10382. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10383. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10384. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10385. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10386. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10387. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) ||
  10388. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10389. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10390. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10391. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10392. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10393. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10394. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10395. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10396. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10397. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10398. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10399. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10400. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10401. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10402. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10403. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10404. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10405. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906 &&
  10406. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  10407. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10408. }
  10409. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10410. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10411. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10412. if (tp->phy_otp == 0)
  10413. tp->phy_otp = TG3_OTP_DEFAULT;
  10414. }
  10415. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10416. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10417. else
  10418. tp->mi_mode = MAC_MI_MODE_BASE;
  10419. tp->coalesce_mode = 0;
  10420. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10421. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10422. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10423. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10424. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10425. err = tg3_mdio_init(tp);
  10426. if (err)
  10427. return err;
  10428. /* Initialize data/descriptor byte/word swapping. */
  10429. val = tr32(GRC_MODE);
  10430. val &= GRC_MODE_HOST_STACKUP;
  10431. tw32(GRC_MODE, val | tp->grc_mode);
  10432. tg3_switch_clocks(tp);
  10433. /* Clear this out for sanity. */
  10434. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10435. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10436. &pci_state_reg);
  10437. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10438. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10439. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10440. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10441. chiprevid == CHIPREV_ID_5701_B0 ||
  10442. chiprevid == CHIPREV_ID_5701_B2 ||
  10443. chiprevid == CHIPREV_ID_5701_B5) {
  10444. void __iomem *sram_base;
  10445. /* Write some dummy words into the SRAM status block
  10446. * area, see if it reads back correctly. If the return
  10447. * value is bad, force enable the PCIX workaround.
  10448. */
  10449. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10450. writel(0x00000000, sram_base);
  10451. writel(0x00000000, sram_base + 4);
  10452. writel(0xffffffff, sram_base + 4);
  10453. if (readl(sram_base) != 0x00000000)
  10454. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10455. }
  10456. }
  10457. udelay(50);
  10458. tg3_nvram_init(tp);
  10459. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10460. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10461. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10462. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10463. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10464. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10465. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10466. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10467. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10468. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10469. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10470. HOSTCC_MODE_CLRTICK_TXBD);
  10471. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10472. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10473. tp->misc_host_ctrl);
  10474. }
  10475. /* Preserve the APE MAC_MODE bits */
  10476. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  10477. tp->mac_mode = tr32(MAC_MODE) |
  10478. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  10479. else
  10480. tp->mac_mode = TG3_DEF_MAC_MODE;
  10481. /* these are limited to 10/100 only */
  10482. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10483. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10484. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10485. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10486. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10487. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10488. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10489. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10490. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10491. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10492. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10493. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10494. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10495. err = tg3_phy_probe(tp);
  10496. if (err) {
  10497. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10498. pci_name(tp->pdev), err);
  10499. /* ... but do not return immediately ... */
  10500. tg3_mdio_fini(tp);
  10501. }
  10502. tg3_read_partno(tp);
  10503. tg3_read_fw_ver(tp);
  10504. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10505. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10506. } else {
  10507. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10508. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10509. else
  10510. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10511. }
  10512. /* 5700 {AX,BX} chips have a broken status block link
  10513. * change bit implementation, so we must use the
  10514. * status register in those cases.
  10515. */
  10516. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10517. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10518. else
  10519. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10520. /* The led_ctrl is set during tg3_phy_probe, here we might
  10521. * have to force the link status polling mechanism based
  10522. * upon subsystem IDs.
  10523. */
  10524. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10525. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10526. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10527. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10528. TG3_FLAG_USE_LINKCHG_REG);
  10529. }
  10530. /* For all SERDES we poll the MAC status register. */
  10531. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10532. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10533. else
  10534. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10535. /* All chips before 5787 can get confused if TX buffers
  10536. * straddle the 4GB address boundary in some cases.
  10537. */
  10538. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10539. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10540. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10541. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10542. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10543. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10544. tp->dev->hard_start_xmit = tg3_start_xmit;
  10545. else
  10546. tp->dev->hard_start_xmit = tg3_start_xmit_dma_bug;
  10547. tp->rx_offset = 2;
  10548. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10549. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10550. tp->rx_offset = 0;
  10551. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10552. /* Increment the rx prod index on the rx std ring by at most
  10553. * 8 for these chips to workaround hw errata.
  10554. */
  10555. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10556. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10557. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10558. tp->rx_std_max_post = 8;
  10559. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10560. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10561. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10562. return err;
  10563. }
  10564. #ifdef CONFIG_SPARC
  10565. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10566. {
  10567. struct net_device *dev = tp->dev;
  10568. struct pci_dev *pdev = tp->pdev;
  10569. struct device_node *dp = pci_device_to_OF_node(pdev);
  10570. const unsigned char *addr;
  10571. int len;
  10572. addr = of_get_property(dp, "local-mac-address", &len);
  10573. if (addr && len == 6) {
  10574. memcpy(dev->dev_addr, addr, 6);
  10575. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10576. return 0;
  10577. }
  10578. return -ENODEV;
  10579. }
  10580. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10581. {
  10582. struct net_device *dev = tp->dev;
  10583. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10584. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10585. return 0;
  10586. }
  10587. #endif
  10588. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10589. {
  10590. struct net_device *dev = tp->dev;
  10591. u32 hi, lo, mac_offset;
  10592. int addr_ok = 0;
  10593. #ifdef CONFIG_SPARC
  10594. if (!tg3_get_macaddr_sparc(tp))
  10595. return 0;
  10596. #endif
  10597. mac_offset = 0x7c;
  10598. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10599. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10600. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10601. mac_offset = 0xcc;
  10602. if (tg3_nvram_lock(tp))
  10603. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10604. else
  10605. tg3_nvram_unlock(tp);
  10606. }
  10607. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10608. mac_offset = 0x10;
  10609. /* First try to get it from MAC address mailbox. */
  10610. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  10611. if ((hi >> 16) == 0x484b) {
  10612. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10613. dev->dev_addr[1] = (hi >> 0) & 0xff;
  10614. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  10615. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10616. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10617. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10618. dev->dev_addr[5] = (lo >> 0) & 0xff;
  10619. /* Some old bootcode may report a 0 MAC address in SRAM */
  10620. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  10621. }
  10622. if (!addr_ok) {
  10623. /* Next, try NVRAM. */
  10624. if (!tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  10625. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  10626. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  10627. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  10628. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  10629. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  10630. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  10631. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  10632. }
  10633. /* Finally just fetch it out of the MAC control regs. */
  10634. else {
  10635. hi = tr32(MAC_ADDR_0_HIGH);
  10636. lo = tr32(MAC_ADDR_0_LOW);
  10637. dev->dev_addr[5] = lo & 0xff;
  10638. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10639. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10640. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10641. dev->dev_addr[1] = hi & 0xff;
  10642. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10643. }
  10644. }
  10645. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  10646. #ifdef CONFIG_SPARC
  10647. if (!tg3_get_default_macaddr_sparc(tp))
  10648. return 0;
  10649. #endif
  10650. return -EINVAL;
  10651. }
  10652. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  10653. return 0;
  10654. }
  10655. #define BOUNDARY_SINGLE_CACHELINE 1
  10656. #define BOUNDARY_MULTI_CACHELINE 2
  10657. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  10658. {
  10659. int cacheline_size;
  10660. u8 byte;
  10661. int goal;
  10662. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  10663. if (byte == 0)
  10664. cacheline_size = 1024;
  10665. else
  10666. cacheline_size = (int) byte * 4;
  10667. /* On 5703 and later chips, the boundary bits have no
  10668. * effect.
  10669. */
  10670. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10671. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10672. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10673. goto out;
  10674. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  10675. goal = BOUNDARY_MULTI_CACHELINE;
  10676. #else
  10677. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  10678. goal = BOUNDARY_SINGLE_CACHELINE;
  10679. #else
  10680. goal = 0;
  10681. #endif
  10682. #endif
  10683. if (!goal)
  10684. goto out;
  10685. /* PCI controllers on most RISC systems tend to disconnect
  10686. * when a device tries to burst across a cache-line boundary.
  10687. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  10688. *
  10689. * Unfortunately, for PCI-E there are only limited
  10690. * write-side controls for this, and thus for reads
  10691. * we will still get the disconnects. We'll also waste
  10692. * these PCI cycles for both read and write for chips
  10693. * other than 5700 and 5701 which do not implement the
  10694. * boundary bits.
  10695. */
  10696. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10697. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  10698. switch (cacheline_size) {
  10699. case 16:
  10700. case 32:
  10701. case 64:
  10702. case 128:
  10703. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10704. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  10705. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  10706. } else {
  10707. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10708. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10709. }
  10710. break;
  10711. case 256:
  10712. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  10713. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  10714. break;
  10715. default:
  10716. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10717. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10718. break;
  10719. }
  10720. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10721. switch (cacheline_size) {
  10722. case 16:
  10723. case 32:
  10724. case 64:
  10725. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10726. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10727. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  10728. break;
  10729. }
  10730. /* fallthrough */
  10731. case 128:
  10732. default:
  10733. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10734. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  10735. break;
  10736. }
  10737. } else {
  10738. switch (cacheline_size) {
  10739. case 16:
  10740. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10741. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  10742. DMA_RWCTRL_WRITE_BNDRY_16);
  10743. break;
  10744. }
  10745. /* fallthrough */
  10746. case 32:
  10747. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10748. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  10749. DMA_RWCTRL_WRITE_BNDRY_32);
  10750. break;
  10751. }
  10752. /* fallthrough */
  10753. case 64:
  10754. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10755. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  10756. DMA_RWCTRL_WRITE_BNDRY_64);
  10757. break;
  10758. }
  10759. /* fallthrough */
  10760. case 128:
  10761. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10762. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  10763. DMA_RWCTRL_WRITE_BNDRY_128);
  10764. break;
  10765. }
  10766. /* fallthrough */
  10767. case 256:
  10768. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  10769. DMA_RWCTRL_WRITE_BNDRY_256);
  10770. break;
  10771. case 512:
  10772. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  10773. DMA_RWCTRL_WRITE_BNDRY_512);
  10774. break;
  10775. case 1024:
  10776. default:
  10777. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  10778. DMA_RWCTRL_WRITE_BNDRY_1024);
  10779. break;
  10780. }
  10781. }
  10782. out:
  10783. return val;
  10784. }
  10785. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  10786. {
  10787. struct tg3_internal_buffer_desc test_desc;
  10788. u32 sram_dma_descs;
  10789. int i, ret;
  10790. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  10791. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  10792. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  10793. tw32(RDMAC_STATUS, 0);
  10794. tw32(WDMAC_STATUS, 0);
  10795. tw32(BUFMGR_MODE, 0);
  10796. tw32(FTQ_RESET, 0);
  10797. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  10798. test_desc.addr_lo = buf_dma & 0xffffffff;
  10799. test_desc.nic_mbuf = 0x00002100;
  10800. test_desc.len = size;
  10801. /*
  10802. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  10803. * the *second* time the tg3 driver was getting loaded after an
  10804. * initial scan.
  10805. *
  10806. * Broadcom tells me:
  10807. * ...the DMA engine is connected to the GRC block and a DMA
  10808. * reset may affect the GRC block in some unpredictable way...
  10809. * The behavior of resets to individual blocks has not been tested.
  10810. *
  10811. * Broadcom noted the GRC reset will also reset all sub-components.
  10812. */
  10813. if (to_device) {
  10814. test_desc.cqid_sqid = (13 << 8) | 2;
  10815. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  10816. udelay(40);
  10817. } else {
  10818. test_desc.cqid_sqid = (16 << 8) | 7;
  10819. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  10820. udelay(40);
  10821. }
  10822. test_desc.flags = 0x00000005;
  10823. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  10824. u32 val;
  10825. val = *(((u32 *)&test_desc) + i);
  10826. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  10827. sram_dma_descs + (i * sizeof(u32)));
  10828. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  10829. }
  10830. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10831. if (to_device) {
  10832. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  10833. } else {
  10834. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  10835. }
  10836. ret = -ENODEV;
  10837. for (i = 0; i < 40; i++) {
  10838. u32 val;
  10839. if (to_device)
  10840. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  10841. else
  10842. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  10843. if ((val & 0xffff) == sram_dma_descs) {
  10844. ret = 0;
  10845. break;
  10846. }
  10847. udelay(100);
  10848. }
  10849. return ret;
  10850. }
  10851. #define TEST_BUFFER_SIZE 0x2000
  10852. static int __devinit tg3_test_dma(struct tg3 *tp)
  10853. {
  10854. dma_addr_t buf_dma;
  10855. u32 *buf, saved_dma_rwctrl;
  10856. int ret;
  10857. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  10858. if (!buf) {
  10859. ret = -ENOMEM;
  10860. goto out_nofree;
  10861. }
  10862. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  10863. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  10864. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  10865. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10866. /* DMA read watermark not used on PCIE */
  10867. tp->dma_rwctrl |= 0x00180000;
  10868. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  10869. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  10870. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  10871. tp->dma_rwctrl |= 0x003f0000;
  10872. else
  10873. tp->dma_rwctrl |= 0x003f000f;
  10874. } else {
  10875. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10876. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  10877. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  10878. u32 read_water = 0x7;
  10879. /* If the 5704 is behind the EPB bridge, we can
  10880. * do the less restrictive ONE_DMA workaround for
  10881. * better performance.
  10882. */
  10883. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  10884. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10885. tp->dma_rwctrl |= 0x8000;
  10886. else if (ccval == 0x6 || ccval == 0x7)
  10887. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  10888. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  10889. read_water = 4;
  10890. /* Set bit 23 to enable PCIX hw bug fix */
  10891. tp->dma_rwctrl |=
  10892. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  10893. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  10894. (1 << 23);
  10895. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  10896. /* 5780 always in PCIX mode */
  10897. tp->dma_rwctrl |= 0x00144000;
  10898. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10899. /* 5714 always in PCIX mode */
  10900. tp->dma_rwctrl |= 0x00148000;
  10901. } else {
  10902. tp->dma_rwctrl |= 0x001b000f;
  10903. }
  10904. }
  10905. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10906. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10907. tp->dma_rwctrl &= 0xfffffff0;
  10908. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10909. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  10910. /* Remove this if it causes problems for some boards. */
  10911. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  10912. /* On 5700/5701 chips, we need to set this bit.
  10913. * Otherwise the chip will issue cacheline transactions
  10914. * to streamable DMA memory with not all the byte
  10915. * enables turned on. This is an error on several
  10916. * RISC PCI controllers, in particular sparc64.
  10917. *
  10918. * On 5703/5704 chips, this bit has been reassigned
  10919. * a different meaning. In particular, it is used
  10920. * on those chips to enable a PCI-X workaround.
  10921. */
  10922. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  10923. }
  10924. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10925. #if 0
  10926. /* Unneeded, already done by tg3_get_invariants. */
  10927. tg3_switch_clocks(tp);
  10928. #endif
  10929. ret = 0;
  10930. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10931. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  10932. goto out;
  10933. /* It is best to perform DMA test with maximum write burst size
  10934. * to expose the 5700/5701 write DMA bug.
  10935. */
  10936. saved_dma_rwctrl = tp->dma_rwctrl;
  10937. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10938. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10939. while (1) {
  10940. u32 *p = buf, i;
  10941. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  10942. p[i] = i;
  10943. /* Send the buffer to the chip. */
  10944. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  10945. if (ret) {
  10946. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  10947. break;
  10948. }
  10949. #if 0
  10950. /* validate data reached card RAM correctly. */
  10951. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10952. u32 val;
  10953. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  10954. if (le32_to_cpu(val) != p[i]) {
  10955. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  10956. /* ret = -ENODEV here? */
  10957. }
  10958. p[i] = 0;
  10959. }
  10960. #endif
  10961. /* Now read it back. */
  10962. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  10963. if (ret) {
  10964. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  10965. break;
  10966. }
  10967. /* Verify it. */
  10968. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10969. if (p[i] == i)
  10970. continue;
  10971. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10972. DMA_RWCTRL_WRITE_BNDRY_16) {
  10973. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10974. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10975. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10976. break;
  10977. } else {
  10978. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  10979. ret = -ENODEV;
  10980. goto out;
  10981. }
  10982. }
  10983. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  10984. /* Success. */
  10985. ret = 0;
  10986. break;
  10987. }
  10988. }
  10989. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10990. DMA_RWCTRL_WRITE_BNDRY_16) {
  10991. static struct pci_device_id dma_wait_state_chipsets[] = {
  10992. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  10993. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  10994. { },
  10995. };
  10996. /* DMA test passed without adjusting DMA boundary,
  10997. * now look for chipsets that are known to expose the
  10998. * DMA bug without failing the test.
  10999. */
  11000. if (pci_dev_present(dma_wait_state_chipsets)) {
  11001. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11002. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11003. }
  11004. else
  11005. /* Safe to use the calculated DMA boundary. */
  11006. tp->dma_rwctrl = saved_dma_rwctrl;
  11007. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11008. }
  11009. out:
  11010. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11011. out_nofree:
  11012. return ret;
  11013. }
  11014. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11015. {
  11016. tp->link_config.advertising =
  11017. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11018. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11019. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11020. ADVERTISED_Autoneg | ADVERTISED_MII);
  11021. tp->link_config.speed = SPEED_INVALID;
  11022. tp->link_config.duplex = DUPLEX_INVALID;
  11023. tp->link_config.autoneg = AUTONEG_ENABLE;
  11024. tp->link_config.active_speed = SPEED_INVALID;
  11025. tp->link_config.active_duplex = DUPLEX_INVALID;
  11026. tp->link_config.phy_is_low_power = 0;
  11027. tp->link_config.orig_speed = SPEED_INVALID;
  11028. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11029. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11030. }
  11031. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11032. {
  11033. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11034. tp->bufmgr_config.mbuf_read_dma_low_water =
  11035. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11036. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11037. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11038. tp->bufmgr_config.mbuf_high_water =
  11039. DEFAULT_MB_HIGH_WATER_5705;
  11040. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11041. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11042. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11043. tp->bufmgr_config.mbuf_high_water =
  11044. DEFAULT_MB_HIGH_WATER_5906;
  11045. }
  11046. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11047. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11048. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11049. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11050. tp->bufmgr_config.mbuf_high_water_jumbo =
  11051. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11052. } else {
  11053. tp->bufmgr_config.mbuf_read_dma_low_water =
  11054. DEFAULT_MB_RDMA_LOW_WATER;
  11055. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11056. DEFAULT_MB_MACRX_LOW_WATER;
  11057. tp->bufmgr_config.mbuf_high_water =
  11058. DEFAULT_MB_HIGH_WATER;
  11059. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11060. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11061. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11062. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11063. tp->bufmgr_config.mbuf_high_water_jumbo =
  11064. DEFAULT_MB_HIGH_WATER_JUMBO;
  11065. }
  11066. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11067. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11068. }
  11069. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11070. {
  11071. switch (tp->phy_id & PHY_ID_MASK) {
  11072. case PHY_ID_BCM5400: return "5400";
  11073. case PHY_ID_BCM5401: return "5401";
  11074. case PHY_ID_BCM5411: return "5411";
  11075. case PHY_ID_BCM5701: return "5701";
  11076. case PHY_ID_BCM5703: return "5703";
  11077. case PHY_ID_BCM5704: return "5704";
  11078. case PHY_ID_BCM5705: return "5705";
  11079. case PHY_ID_BCM5750: return "5750";
  11080. case PHY_ID_BCM5752: return "5752";
  11081. case PHY_ID_BCM5714: return "5714";
  11082. case PHY_ID_BCM5780: return "5780";
  11083. case PHY_ID_BCM5755: return "5755";
  11084. case PHY_ID_BCM5787: return "5787";
  11085. case PHY_ID_BCM5784: return "5784";
  11086. case PHY_ID_BCM5756: return "5722/5756";
  11087. case PHY_ID_BCM5906: return "5906";
  11088. case PHY_ID_BCM5761: return "5761";
  11089. case PHY_ID_BCM8002: return "8002/serdes";
  11090. case 0: return "serdes";
  11091. default: return "unknown";
  11092. }
  11093. }
  11094. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11095. {
  11096. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11097. strcpy(str, "PCI Express");
  11098. return str;
  11099. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11100. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11101. strcpy(str, "PCIX:");
  11102. if ((clock_ctrl == 7) ||
  11103. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11104. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11105. strcat(str, "133MHz");
  11106. else if (clock_ctrl == 0)
  11107. strcat(str, "33MHz");
  11108. else if (clock_ctrl == 2)
  11109. strcat(str, "50MHz");
  11110. else if (clock_ctrl == 4)
  11111. strcat(str, "66MHz");
  11112. else if (clock_ctrl == 6)
  11113. strcat(str, "100MHz");
  11114. } else {
  11115. strcpy(str, "PCI:");
  11116. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11117. strcat(str, "66MHz");
  11118. else
  11119. strcat(str, "33MHz");
  11120. }
  11121. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11122. strcat(str, ":32-bit");
  11123. else
  11124. strcat(str, ":64-bit");
  11125. return str;
  11126. }
  11127. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11128. {
  11129. struct pci_dev *peer;
  11130. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11131. for (func = 0; func < 8; func++) {
  11132. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11133. if (peer && peer != tp->pdev)
  11134. break;
  11135. pci_dev_put(peer);
  11136. }
  11137. /* 5704 can be configured in single-port mode, set peer to
  11138. * tp->pdev in that case.
  11139. */
  11140. if (!peer) {
  11141. peer = tp->pdev;
  11142. return peer;
  11143. }
  11144. /*
  11145. * We don't need to keep the refcount elevated; there's no way
  11146. * to remove one half of this device without removing the other
  11147. */
  11148. pci_dev_put(peer);
  11149. return peer;
  11150. }
  11151. static void __devinit tg3_init_coal(struct tg3 *tp)
  11152. {
  11153. struct ethtool_coalesce *ec = &tp->coal;
  11154. memset(ec, 0, sizeof(*ec));
  11155. ec->cmd = ETHTOOL_GCOALESCE;
  11156. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11157. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11158. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11159. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11160. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11161. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11162. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11163. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11164. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11165. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11166. HOSTCC_MODE_CLRTICK_TXBD)) {
  11167. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11168. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11169. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11170. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11171. }
  11172. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11173. ec->rx_coalesce_usecs_irq = 0;
  11174. ec->tx_coalesce_usecs_irq = 0;
  11175. ec->stats_block_coalesce_usecs = 0;
  11176. }
  11177. }
  11178. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11179. const struct pci_device_id *ent)
  11180. {
  11181. static int tg3_version_printed = 0;
  11182. resource_size_t tg3reg_base;
  11183. unsigned long tg3reg_len;
  11184. struct net_device *dev;
  11185. struct tg3 *tp;
  11186. int err, pm_cap;
  11187. char str[40];
  11188. u64 dma_mask, persist_dma_mask;
  11189. DECLARE_MAC_BUF(mac);
  11190. if (tg3_version_printed++ == 0)
  11191. printk(KERN_INFO "%s", version);
  11192. err = pci_enable_device(pdev);
  11193. if (err) {
  11194. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11195. "aborting.\n");
  11196. return err;
  11197. }
  11198. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  11199. printk(KERN_ERR PFX "Cannot find proper PCI device "
  11200. "base address, aborting.\n");
  11201. err = -ENODEV;
  11202. goto err_out_disable_pdev;
  11203. }
  11204. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11205. if (err) {
  11206. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11207. "aborting.\n");
  11208. goto err_out_disable_pdev;
  11209. }
  11210. pci_set_master(pdev);
  11211. /* Find power-management capability. */
  11212. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11213. if (pm_cap == 0) {
  11214. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11215. "aborting.\n");
  11216. err = -EIO;
  11217. goto err_out_free_res;
  11218. }
  11219. tg3reg_base = pci_resource_start(pdev, 0);
  11220. tg3reg_len = pci_resource_len(pdev, 0);
  11221. dev = alloc_etherdev(sizeof(*tp));
  11222. if (!dev) {
  11223. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11224. err = -ENOMEM;
  11225. goto err_out_free_res;
  11226. }
  11227. SET_NETDEV_DEV(dev, &pdev->dev);
  11228. #if TG3_VLAN_TAG_USED
  11229. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11230. dev->vlan_rx_register = tg3_vlan_rx_register;
  11231. #endif
  11232. tp = netdev_priv(dev);
  11233. tp->pdev = pdev;
  11234. tp->dev = dev;
  11235. tp->pm_cap = pm_cap;
  11236. tp->rx_mode = TG3_DEF_RX_MODE;
  11237. tp->tx_mode = TG3_DEF_TX_MODE;
  11238. if (tg3_debug > 0)
  11239. tp->msg_enable = tg3_debug;
  11240. else
  11241. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11242. /* The word/byte swap controls here control register access byte
  11243. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11244. * setting below.
  11245. */
  11246. tp->misc_host_ctrl =
  11247. MISC_HOST_CTRL_MASK_PCI_INT |
  11248. MISC_HOST_CTRL_WORD_SWAP |
  11249. MISC_HOST_CTRL_INDIR_ACCESS |
  11250. MISC_HOST_CTRL_PCISTATE_RW;
  11251. /* The NONFRM (non-frame) byte/word swap controls take effect
  11252. * on descriptor entries, anything which isn't packet data.
  11253. *
  11254. * The StrongARM chips on the board (one for tx, one for rx)
  11255. * are running in big-endian mode.
  11256. */
  11257. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11258. GRC_MODE_WSWAP_NONFRM_DATA);
  11259. #ifdef __BIG_ENDIAN
  11260. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11261. #endif
  11262. spin_lock_init(&tp->lock);
  11263. spin_lock_init(&tp->indirect_lock);
  11264. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11265. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  11266. if (!tp->regs) {
  11267. printk(KERN_ERR PFX "Cannot map device registers, "
  11268. "aborting.\n");
  11269. err = -ENOMEM;
  11270. goto err_out_free_dev;
  11271. }
  11272. tg3_init_link_config(tp);
  11273. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11274. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11275. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  11276. dev->open = tg3_open;
  11277. dev->stop = tg3_close;
  11278. dev->get_stats = tg3_get_stats;
  11279. dev->set_multicast_list = tg3_set_rx_mode;
  11280. dev->set_mac_address = tg3_set_mac_addr;
  11281. dev->do_ioctl = tg3_ioctl;
  11282. dev->tx_timeout = tg3_tx_timeout;
  11283. netif_napi_add(dev, &tp->napi, tg3_poll, 64);
  11284. dev->ethtool_ops = &tg3_ethtool_ops;
  11285. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11286. dev->change_mtu = tg3_change_mtu;
  11287. dev->irq = pdev->irq;
  11288. #ifdef CONFIG_NET_POLL_CONTROLLER
  11289. dev->poll_controller = tg3_poll_controller;
  11290. #endif
  11291. err = tg3_get_invariants(tp);
  11292. if (err) {
  11293. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11294. "aborting.\n");
  11295. goto err_out_iounmap;
  11296. }
  11297. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11298. * device behind the EPB cannot support DMA addresses > 40-bit.
  11299. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11300. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11301. * do DMA address check in tg3_start_xmit().
  11302. */
  11303. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11304. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  11305. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11306. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  11307. #ifdef CONFIG_HIGHMEM
  11308. dma_mask = DMA_64BIT_MASK;
  11309. #endif
  11310. } else
  11311. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  11312. /* Configure DMA attributes. */
  11313. if (dma_mask > DMA_32BIT_MASK) {
  11314. err = pci_set_dma_mask(pdev, dma_mask);
  11315. if (!err) {
  11316. dev->features |= NETIF_F_HIGHDMA;
  11317. err = pci_set_consistent_dma_mask(pdev,
  11318. persist_dma_mask);
  11319. if (err < 0) {
  11320. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11321. "DMA for consistent allocations\n");
  11322. goto err_out_iounmap;
  11323. }
  11324. }
  11325. }
  11326. if (err || dma_mask == DMA_32BIT_MASK) {
  11327. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  11328. if (err) {
  11329. printk(KERN_ERR PFX "No usable DMA configuration, "
  11330. "aborting.\n");
  11331. goto err_out_iounmap;
  11332. }
  11333. }
  11334. tg3_init_bufmgr_config(tp);
  11335. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11336. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11337. }
  11338. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11339. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11340. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11341. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11342. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11343. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11344. } else {
  11345. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11346. }
  11347. /* TSO is on by default on chips that support hardware TSO.
  11348. * Firmware TSO on older chips gives lower performance, so it
  11349. * is off by default, but can be enabled using ethtool.
  11350. */
  11351. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11352. dev->features |= NETIF_F_TSO;
  11353. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  11354. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906))
  11355. dev->features |= NETIF_F_TSO6;
  11356. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11357. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11358. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11359. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11360. dev->features |= NETIF_F_TSO_ECN;
  11361. }
  11362. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11363. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11364. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11365. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11366. tp->rx_pending = 63;
  11367. }
  11368. err = tg3_get_device_address(tp);
  11369. if (err) {
  11370. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11371. "aborting.\n");
  11372. goto err_out_iounmap;
  11373. }
  11374. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11375. if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  11376. printk(KERN_ERR PFX "Cannot find proper PCI device "
  11377. "base address for APE, aborting.\n");
  11378. err = -ENODEV;
  11379. goto err_out_iounmap;
  11380. }
  11381. tg3reg_base = pci_resource_start(pdev, 2);
  11382. tg3reg_len = pci_resource_len(pdev, 2);
  11383. tp->aperegs = ioremap_nocache(tg3reg_base, tg3reg_len);
  11384. if (!tp->aperegs) {
  11385. printk(KERN_ERR PFX "Cannot map APE registers, "
  11386. "aborting.\n");
  11387. err = -ENOMEM;
  11388. goto err_out_iounmap;
  11389. }
  11390. tg3_ape_lock_init(tp);
  11391. }
  11392. /*
  11393. * Reset chip in case UNDI or EFI driver did not shutdown
  11394. * DMA self test will enable WDMAC and we'll see (spurious)
  11395. * pending DMA on the PCI bus at that point.
  11396. */
  11397. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11398. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11399. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11400. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11401. }
  11402. err = tg3_test_dma(tp);
  11403. if (err) {
  11404. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11405. goto err_out_apeunmap;
  11406. }
  11407. /* Tigon3 can do ipv4 only... and some chips have buggy
  11408. * checksumming.
  11409. */
  11410. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  11411. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  11412. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11413. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11414. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11415. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11416. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11417. dev->features |= NETIF_F_IPV6_CSUM;
  11418. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  11419. } else
  11420. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  11421. /* flow control autonegotiation is default behavior */
  11422. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11423. tp->link_config.flowctrl = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  11424. tg3_init_coal(tp);
  11425. pci_set_drvdata(pdev, dev);
  11426. err = register_netdev(dev);
  11427. if (err) {
  11428. printk(KERN_ERR PFX "Cannot register net device, "
  11429. "aborting.\n");
  11430. goto err_out_apeunmap;
  11431. }
  11432. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] "
  11433. "(%s) %s Ethernet %s\n",
  11434. dev->name,
  11435. tp->board_part_number,
  11436. tp->pci_chip_rev_id,
  11437. tg3_phy_string(tp),
  11438. tg3_bus_string(tp, str),
  11439. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11440. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11441. "10/100/1000Base-T")),
  11442. print_mac(mac, dev->dev_addr));
  11443. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  11444. "MIirq[%d] ASF[%d] WireSpeed[%d] TSOcap[%d]\n",
  11445. dev->name,
  11446. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11447. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11448. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11449. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11450. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  11451. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11452. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11453. dev->name, tp->dma_rwctrl,
  11454. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  11455. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  11456. return 0;
  11457. err_out_apeunmap:
  11458. if (tp->aperegs) {
  11459. iounmap(tp->aperegs);
  11460. tp->aperegs = NULL;
  11461. }
  11462. err_out_iounmap:
  11463. if (tp->regs) {
  11464. iounmap(tp->regs);
  11465. tp->regs = NULL;
  11466. }
  11467. err_out_free_dev:
  11468. free_netdev(dev);
  11469. err_out_free_res:
  11470. pci_release_regions(pdev);
  11471. err_out_disable_pdev:
  11472. pci_disable_device(pdev);
  11473. pci_set_drvdata(pdev, NULL);
  11474. return err;
  11475. }
  11476. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11477. {
  11478. struct net_device *dev = pci_get_drvdata(pdev);
  11479. if (dev) {
  11480. struct tg3 *tp = netdev_priv(dev);
  11481. flush_scheduled_work();
  11482. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11483. tg3_phy_fini(tp);
  11484. tg3_mdio_fini(tp);
  11485. }
  11486. unregister_netdev(dev);
  11487. if (tp->aperegs) {
  11488. iounmap(tp->aperegs);
  11489. tp->aperegs = NULL;
  11490. }
  11491. if (tp->regs) {
  11492. iounmap(tp->regs);
  11493. tp->regs = NULL;
  11494. }
  11495. free_netdev(dev);
  11496. pci_release_regions(pdev);
  11497. pci_disable_device(pdev);
  11498. pci_set_drvdata(pdev, NULL);
  11499. }
  11500. }
  11501. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11502. {
  11503. struct net_device *dev = pci_get_drvdata(pdev);
  11504. struct tg3 *tp = netdev_priv(dev);
  11505. pci_power_t target_state;
  11506. int err;
  11507. /* PCI register 4 needs to be saved whether netif_running() or not.
  11508. * MSI address and data need to be saved if using MSI and
  11509. * netif_running().
  11510. */
  11511. pci_save_state(pdev);
  11512. if (!netif_running(dev))
  11513. return 0;
  11514. flush_scheduled_work();
  11515. tg3_phy_stop(tp);
  11516. tg3_netif_stop(tp);
  11517. del_timer_sync(&tp->timer);
  11518. tg3_full_lock(tp, 1);
  11519. tg3_disable_ints(tp);
  11520. tg3_full_unlock(tp);
  11521. netif_device_detach(dev);
  11522. tg3_full_lock(tp, 0);
  11523. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11524. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11525. tg3_full_unlock(tp);
  11526. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  11527. err = tg3_set_power_state(tp, target_state);
  11528. if (err) {
  11529. int err2;
  11530. tg3_full_lock(tp, 0);
  11531. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11532. err2 = tg3_restart_hw(tp, 1);
  11533. if (err2)
  11534. goto out;
  11535. tp->timer.expires = jiffies + tp->timer_offset;
  11536. add_timer(&tp->timer);
  11537. netif_device_attach(dev);
  11538. tg3_netif_start(tp);
  11539. out:
  11540. tg3_full_unlock(tp);
  11541. if (!err2)
  11542. tg3_phy_start(tp);
  11543. }
  11544. return err;
  11545. }
  11546. static int tg3_resume(struct pci_dev *pdev)
  11547. {
  11548. struct net_device *dev = pci_get_drvdata(pdev);
  11549. struct tg3 *tp = netdev_priv(dev);
  11550. int err;
  11551. pci_restore_state(tp->pdev);
  11552. if (!netif_running(dev))
  11553. return 0;
  11554. err = tg3_set_power_state(tp, PCI_D0);
  11555. if (err)
  11556. return err;
  11557. netif_device_attach(dev);
  11558. tg3_full_lock(tp, 0);
  11559. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11560. err = tg3_restart_hw(tp, 1);
  11561. if (err)
  11562. goto out;
  11563. tp->timer.expires = jiffies + tp->timer_offset;
  11564. add_timer(&tp->timer);
  11565. tg3_netif_start(tp);
  11566. out:
  11567. tg3_full_unlock(tp);
  11568. if (!err)
  11569. tg3_phy_start(tp);
  11570. return err;
  11571. }
  11572. static struct pci_driver tg3_driver = {
  11573. .name = DRV_MODULE_NAME,
  11574. .id_table = tg3_pci_tbl,
  11575. .probe = tg3_init_one,
  11576. .remove = __devexit_p(tg3_remove_one),
  11577. .suspend = tg3_suspend,
  11578. .resume = tg3_resume
  11579. };
  11580. static int __init tg3_init(void)
  11581. {
  11582. return pci_register_driver(&tg3_driver);
  11583. }
  11584. static void __exit tg3_cleanup(void)
  11585. {
  11586. pci_unregister_driver(&tg3_driver);
  11587. }
  11588. module_init(tg3_init);
  11589. module_exit(tg3_cleanup);