mv643xx_eth.c 66 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755
  1. /*
  2. * Driver for Marvell Discovery (MV643XX) and Marvell Orion ethernet ports
  3. * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
  4. *
  5. * Based on the 64360 driver from:
  6. * Copyright (C) 2002 Rabeeh Khoury <rabeeh@galileo.co.il>
  7. * Rabeeh Khoury <rabeeh@marvell.com>
  8. *
  9. * Copyright (C) 2003 PMC-Sierra, Inc.,
  10. * written by Manish Lachwani
  11. *
  12. * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
  13. *
  14. * Copyright (C) 2004-2006 MontaVista Software, Inc.
  15. * Dale Farnsworth <dale@farnsworth.org>
  16. *
  17. * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
  18. * <sjhill@realitydiluted.com>
  19. *
  20. * Copyright (C) 2007-2008 Marvell Semiconductor
  21. * Lennert Buytenhek <buytenh@marvell.com>
  22. *
  23. * This program is free software; you can redistribute it and/or
  24. * modify it under the terms of the GNU General Public License
  25. * as published by the Free Software Foundation; either version 2
  26. * of the License, or (at your option) any later version.
  27. *
  28. * This program is distributed in the hope that it will be useful,
  29. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  30. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  31. * GNU General Public License for more details.
  32. *
  33. * You should have received a copy of the GNU General Public License
  34. * along with this program; if not, write to the Free Software
  35. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  36. */
  37. #include <linux/init.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/in.h>
  40. #include <linux/tcp.h>
  41. #include <linux/udp.h>
  42. #include <linux/etherdevice.h>
  43. #include <linux/delay.h>
  44. #include <linux/ethtool.h>
  45. #include <linux/platform_device.h>
  46. #include <linux/module.h>
  47. #include <linux/kernel.h>
  48. #include <linux/spinlock.h>
  49. #include <linux/workqueue.h>
  50. #include <linux/phy.h>
  51. #include <linux/mv643xx_eth.h>
  52. #include <asm/io.h>
  53. #include <asm/types.h>
  54. #include <asm/system.h>
  55. static char mv643xx_eth_driver_name[] = "mv643xx_eth";
  56. static char mv643xx_eth_driver_version[] = "1.4";
  57. /*
  58. * Registers shared between all ports.
  59. */
  60. #define PHY_ADDR 0x0000
  61. #define SMI_REG 0x0004
  62. #define SMI_BUSY 0x10000000
  63. #define SMI_READ_VALID 0x08000000
  64. #define SMI_OPCODE_READ 0x04000000
  65. #define SMI_OPCODE_WRITE 0x00000000
  66. #define ERR_INT_CAUSE 0x0080
  67. #define ERR_INT_SMI_DONE 0x00000010
  68. #define ERR_INT_MASK 0x0084
  69. #define WINDOW_BASE(w) (0x0200 + ((w) << 3))
  70. #define WINDOW_SIZE(w) (0x0204 + ((w) << 3))
  71. #define WINDOW_REMAP_HIGH(w) (0x0280 + ((w) << 2))
  72. #define WINDOW_BAR_ENABLE 0x0290
  73. #define WINDOW_PROTECT(w) (0x0294 + ((w) << 4))
  74. /*
  75. * Per-port registers.
  76. */
  77. #define PORT_CONFIG(p) (0x0400 + ((p) << 10))
  78. #define UNICAST_PROMISCUOUS_MODE 0x00000001
  79. #define PORT_CONFIG_EXT(p) (0x0404 + ((p) << 10))
  80. #define MAC_ADDR_LOW(p) (0x0414 + ((p) << 10))
  81. #define MAC_ADDR_HIGH(p) (0x0418 + ((p) << 10))
  82. #define SDMA_CONFIG(p) (0x041c + ((p) << 10))
  83. #define PORT_SERIAL_CONTROL(p) (0x043c + ((p) << 10))
  84. #define PORT_STATUS(p) (0x0444 + ((p) << 10))
  85. #define TX_FIFO_EMPTY 0x00000400
  86. #define TX_IN_PROGRESS 0x00000080
  87. #define PORT_SPEED_MASK 0x00000030
  88. #define PORT_SPEED_1000 0x00000010
  89. #define PORT_SPEED_100 0x00000020
  90. #define PORT_SPEED_10 0x00000000
  91. #define FLOW_CONTROL_ENABLED 0x00000008
  92. #define FULL_DUPLEX 0x00000004
  93. #define LINK_UP 0x00000002
  94. #define TXQ_COMMAND(p) (0x0448 + ((p) << 10))
  95. #define TXQ_FIX_PRIO_CONF(p) (0x044c + ((p) << 10))
  96. #define TX_BW_RATE(p) (0x0450 + ((p) << 10))
  97. #define TX_BW_MTU(p) (0x0458 + ((p) << 10))
  98. #define TX_BW_BURST(p) (0x045c + ((p) << 10))
  99. #define INT_CAUSE(p) (0x0460 + ((p) << 10))
  100. #define INT_TX_END 0x07f80000
  101. #define INT_RX 0x000003fc
  102. #define INT_EXT 0x00000002
  103. #define INT_CAUSE_EXT(p) (0x0464 + ((p) << 10))
  104. #define INT_EXT_LINK_PHY 0x00110000
  105. #define INT_EXT_TX 0x000000ff
  106. #define INT_MASK(p) (0x0468 + ((p) << 10))
  107. #define INT_MASK_EXT(p) (0x046c + ((p) << 10))
  108. #define TX_FIFO_URGENT_THRESHOLD(p) (0x0474 + ((p) << 10))
  109. #define TXQ_FIX_PRIO_CONF_MOVED(p) (0x04dc + ((p) << 10))
  110. #define TX_BW_RATE_MOVED(p) (0x04e0 + ((p) << 10))
  111. #define TX_BW_MTU_MOVED(p) (0x04e8 + ((p) << 10))
  112. #define TX_BW_BURST_MOVED(p) (0x04ec + ((p) << 10))
  113. #define RXQ_CURRENT_DESC_PTR(p, q) (0x060c + ((p) << 10) + ((q) << 4))
  114. #define RXQ_COMMAND(p) (0x0680 + ((p) << 10))
  115. #define TXQ_CURRENT_DESC_PTR(p, q) (0x06c0 + ((p) << 10) + ((q) << 2))
  116. #define TXQ_BW_TOKENS(p, q) (0x0700 + ((p) << 10) + ((q) << 4))
  117. #define TXQ_BW_CONF(p, q) (0x0704 + ((p) << 10) + ((q) << 4))
  118. #define TXQ_BW_WRR_CONF(p, q) (0x0708 + ((p) << 10) + ((q) << 4))
  119. #define MIB_COUNTERS(p) (0x1000 + ((p) << 7))
  120. #define SPECIAL_MCAST_TABLE(p) (0x1400 + ((p) << 10))
  121. #define OTHER_MCAST_TABLE(p) (0x1500 + ((p) << 10))
  122. #define UNICAST_TABLE(p) (0x1600 + ((p) << 10))
  123. /*
  124. * SDMA configuration register.
  125. */
  126. #define RX_BURST_SIZE_16_64BIT (4 << 1)
  127. #define BLM_RX_NO_SWAP (1 << 4)
  128. #define BLM_TX_NO_SWAP (1 << 5)
  129. #define TX_BURST_SIZE_16_64BIT (4 << 22)
  130. #if defined(__BIG_ENDIAN)
  131. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  132. RX_BURST_SIZE_16_64BIT | \
  133. TX_BURST_SIZE_16_64BIT
  134. #elif defined(__LITTLE_ENDIAN)
  135. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  136. RX_BURST_SIZE_16_64BIT | \
  137. BLM_RX_NO_SWAP | \
  138. BLM_TX_NO_SWAP | \
  139. TX_BURST_SIZE_16_64BIT
  140. #else
  141. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  142. #endif
  143. /*
  144. * Port serial control register.
  145. */
  146. #define SET_MII_SPEED_TO_100 (1 << 24)
  147. #define SET_GMII_SPEED_TO_1000 (1 << 23)
  148. #define SET_FULL_DUPLEX_MODE (1 << 21)
  149. #define MAX_RX_PACKET_9700BYTE (5 << 17)
  150. #define DISABLE_AUTO_NEG_SPEED_GMII (1 << 13)
  151. #define DO_NOT_FORCE_LINK_FAIL (1 << 10)
  152. #define SERIAL_PORT_CONTROL_RESERVED (1 << 9)
  153. #define DISABLE_AUTO_NEG_FOR_FLOW_CTRL (1 << 3)
  154. #define DISABLE_AUTO_NEG_FOR_DUPLEX (1 << 2)
  155. #define FORCE_LINK_PASS (1 << 1)
  156. #define SERIAL_PORT_ENABLE (1 << 0)
  157. #define DEFAULT_RX_QUEUE_SIZE 128
  158. #define DEFAULT_TX_QUEUE_SIZE 256
  159. /*
  160. * RX/TX descriptors.
  161. */
  162. #if defined(__BIG_ENDIAN)
  163. struct rx_desc {
  164. u16 byte_cnt; /* Descriptor buffer byte count */
  165. u16 buf_size; /* Buffer size */
  166. u32 cmd_sts; /* Descriptor command status */
  167. u32 next_desc_ptr; /* Next descriptor pointer */
  168. u32 buf_ptr; /* Descriptor buffer pointer */
  169. };
  170. struct tx_desc {
  171. u16 byte_cnt; /* buffer byte count */
  172. u16 l4i_chk; /* CPU provided TCP checksum */
  173. u32 cmd_sts; /* Command/status field */
  174. u32 next_desc_ptr; /* Pointer to next descriptor */
  175. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  176. };
  177. #elif defined(__LITTLE_ENDIAN)
  178. struct rx_desc {
  179. u32 cmd_sts; /* Descriptor command status */
  180. u16 buf_size; /* Buffer size */
  181. u16 byte_cnt; /* Descriptor buffer byte count */
  182. u32 buf_ptr; /* Descriptor buffer pointer */
  183. u32 next_desc_ptr; /* Next descriptor pointer */
  184. };
  185. struct tx_desc {
  186. u32 cmd_sts; /* Command/status field */
  187. u16 l4i_chk; /* CPU provided TCP checksum */
  188. u16 byte_cnt; /* buffer byte count */
  189. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  190. u32 next_desc_ptr; /* Pointer to next descriptor */
  191. };
  192. #else
  193. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  194. #endif
  195. /* RX & TX descriptor command */
  196. #define BUFFER_OWNED_BY_DMA 0x80000000
  197. /* RX & TX descriptor status */
  198. #define ERROR_SUMMARY 0x00000001
  199. /* RX descriptor status */
  200. #define LAYER_4_CHECKSUM_OK 0x40000000
  201. #define RX_ENABLE_INTERRUPT 0x20000000
  202. #define RX_FIRST_DESC 0x08000000
  203. #define RX_LAST_DESC 0x04000000
  204. /* TX descriptor command */
  205. #define TX_ENABLE_INTERRUPT 0x00800000
  206. #define GEN_CRC 0x00400000
  207. #define TX_FIRST_DESC 0x00200000
  208. #define TX_LAST_DESC 0x00100000
  209. #define ZERO_PADDING 0x00080000
  210. #define GEN_IP_V4_CHECKSUM 0x00040000
  211. #define GEN_TCP_UDP_CHECKSUM 0x00020000
  212. #define UDP_FRAME 0x00010000
  213. #define MAC_HDR_EXTRA_4_BYTES 0x00008000
  214. #define MAC_HDR_EXTRA_8_BYTES 0x00000200
  215. #define TX_IHL_SHIFT 11
  216. /* global *******************************************************************/
  217. struct mv643xx_eth_shared_private {
  218. /*
  219. * Ethernet controller base address.
  220. */
  221. void __iomem *base;
  222. /*
  223. * Points at the right SMI instance to use.
  224. */
  225. struct mv643xx_eth_shared_private *smi;
  226. /*
  227. * Provides access to local SMI interface.
  228. */
  229. struct mii_bus smi_bus;
  230. /*
  231. * If we have access to the error interrupt pin (which is
  232. * somewhat misnamed as it not only reflects internal errors
  233. * but also reflects SMI completion), use that to wait for
  234. * SMI access completion instead of polling the SMI busy bit.
  235. */
  236. int err_interrupt;
  237. wait_queue_head_t smi_busy_wait;
  238. /*
  239. * Per-port MBUS window access register value.
  240. */
  241. u32 win_protect;
  242. /*
  243. * Hardware-specific parameters.
  244. */
  245. unsigned int t_clk;
  246. int extended_rx_coal_limit;
  247. int tx_bw_control;
  248. };
  249. #define TX_BW_CONTROL_ABSENT 0
  250. #define TX_BW_CONTROL_OLD_LAYOUT 1
  251. #define TX_BW_CONTROL_NEW_LAYOUT 2
  252. /* per-port *****************************************************************/
  253. struct mib_counters {
  254. u64 good_octets_received;
  255. u32 bad_octets_received;
  256. u32 internal_mac_transmit_err;
  257. u32 good_frames_received;
  258. u32 bad_frames_received;
  259. u32 broadcast_frames_received;
  260. u32 multicast_frames_received;
  261. u32 frames_64_octets;
  262. u32 frames_65_to_127_octets;
  263. u32 frames_128_to_255_octets;
  264. u32 frames_256_to_511_octets;
  265. u32 frames_512_to_1023_octets;
  266. u32 frames_1024_to_max_octets;
  267. u64 good_octets_sent;
  268. u32 good_frames_sent;
  269. u32 excessive_collision;
  270. u32 multicast_frames_sent;
  271. u32 broadcast_frames_sent;
  272. u32 unrec_mac_control_received;
  273. u32 fc_sent;
  274. u32 good_fc_received;
  275. u32 bad_fc_received;
  276. u32 undersize_received;
  277. u32 fragments_received;
  278. u32 oversize_received;
  279. u32 jabber_received;
  280. u32 mac_receive_error;
  281. u32 bad_crc_event;
  282. u32 collision;
  283. u32 late_collision;
  284. };
  285. struct rx_queue {
  286. int index;
  287. int rx_ring_size;
  288. int rx_desc_count;
  289. int rx_curr_desc;
  290. int rx_used_desc;
  291. struct rx_desc *rx_desc_area;
  292. dma_addr_t rx_desc_dma;
  293. int rx_desc_area_size;
  294. struct sk_buff **rx_skb;
  295. };
  296. struct tx_queue {
  297. int index;
  298. int tx_ring_size;
  299. int tx_desc_count;
  300. int tx_curr_desc;
  301. int tx_used_desc;
  302. struct tx_desc *tx_desc_area;
  303. dma_addr_t tx_desc_dma;
  304. int tx_desc_area_size;
  305. struct sk_buff_head tx_skb;
  306. unsigned long tx_packets;
  307. unsigned long tx_bytes;
  308. unsigned long tx_dropped;
  309. };
  310. struct mv643xx_eth_private {
  311. struct mv643xx_eth_shared_private *shared;
  312. int port_num;
  313. struct net_device *dev;
  314. struct phy_device *phy;
  315. struct timer_list mib_counters_timer;
  316. spinlock_t mib_counters_lock;
  317. struct mib_counters mib_counters;
  318. struct work_struct tx_timeout_task;
  319. struct napi_struct napi;
  320. u8 work_link;
  321. u8 work_tx;
  322. u8 work_tx_end;
  323. u8 work_rx;
  324. u8 work_rx_refill;
  325. u8 work_rx_oom;
  326. int skb_size;
  327. struct sk_buff_head rx_recycle;
  328. /*
  329. * RX state.
  330. */
  331. int default_rx_ring_size;
  332. unsigned long rx_desc_sram_addr;
  333. int rx_desc_sram_size;
  334. int rxq_count;
  335. struct timer_list rx_oom;
  336. struct rx_queue rxq[8];
  337. /*
  338. * TX state.
  339. */
  340. int default_tx_ring_size;
  341. unsigned long tx_desc_sram_addr;
  342. int tx_desc_sram_size;
  343. int txq_count;
  344. struct tx_queue txq[8];
  345. };
  346. /* port register accessors **************************************************/
  347. static inline u32 rdl(struct mv643xx_eth_private *mp, int offset)
  348. {
  349. return readl(mp->shared->base + offset);
  350. }
  351. static inline void wrl(struct mv643xx_eth_private *mp, int offset, u32 data)
  352. {
  353. writel(data, mp->shared->base + offset);
  354. }
  355. /* rxq/txq helper functions *************************************************/
  356. static struct mv643xx_eth_private *rxq_to_mp(struct rx_queue *rxq)
  357. {
  358. return container_of(rxq, struct mv643xx_eth_private, rxq[rxq->index]);
  359. }
  360. static struct mv643xx_eth_private *txq_to_mp(struct tx_queue *txq)
  361. {
  362. return container_of(txq, struct mv643xx_eth_private, txq[txq->index]);
  363. }
  364. static void rxq_enable(struct rx_queue *rxq)
  365. {
  366. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  367. wrl(mp, RXQ_COMMAND(mp->port_num), 1 << rxq->index);
  368. }
  369. static void rxq_disable(struct rx_queue *rxq)
  370. {
  371. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  372. u8 mask = 1 << rxq->index;
  373. wrl(mp, RXQ_COMMAND(mp->port_num), mask << 8);
  374. while (rdl(mp, RXQ_COMMAND(mp->port_num)) & mask)
  375. udelay(10);
  376. }
  377. static void txq_reset_hw_ptr(struct tx_queue *txq)
  378. {
  379. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  380. int off = TXQ_CURRENT_DESC_PTR(mp->port_num, txq->index);
  381. u32 addr;
  382. addr = (u32)txq->tx_desc_dma;
  383. addr += txq->tx_curr_desc * sizeof(struct tx_desc);
  384. wrl(mp, off, addr);
  385. }
  386. static void txq_enable(struct tx_queue *txq)
  387. {
  388. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  389. wrl(mp, TXQ_COMMAND(mp->port_num), 1 << txq->index);
  390. }
  391. static void txq_disable(struct tx_queue *txq)
  392. {
  393. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  394. u8 mask = 1 << txq->index;
  395. wrl(mp, TXQ_COMMAND(mp->port_num), mask << 8);
  396. while (rdl(mp, TXQ_COMMAND(mp->port_num)) & mask)
  397. udelay(10);
  398. }
  399. static void txq_maybe_wake(struct tx_queue *txq)
  400. {
  401. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  402. struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
  403. if (netif_tx_queue_stopped(nq)) {
  404. __netif_tx_lock(nq, smp_processor_id());
  405. if (txq->tx_ring_size - txq->tx_desc_count >= MAX_SKB_FRAGS + 1)
  406. netif_tx_wake_queue(nq);
  407. __netif_tx_unlock(nq);
  408. }
  409. }
  410. /* rx napi ******************************************************************/
  411. static int rxq_process(struct rx_queue *rxq, int budget)
  412. {
  413. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  414. struct net_device_stats *stats = &mp->dev->stats;
  415. int rx;
  416. rx = 0;
  417. while (rx < budget && rxq->rx_desc_count) {
  418. struct rx_desc *rx_desc;
  419. unsigned int cmd_sts;
  420. struct sk_buff *skb;
  421. u16 byte_cnt;
  422. rx_desc = &rxq->rx_desc_area[rxq->rx_curr_desc];
  423. cmd_sts = rx_desc->cmd_sts;
  424. if (cmd_sts & BUFFER_OWNED_BY_DMA)
  425. break;
  426. rmb();
  427. skb = rxq->rx_skb[rxq->rx_curr_desc];
  428. rxq->rx_skb[rxq->rx_curr_desc] = NULL;
  429. rxq->rx_curr_desc++;
  430. if (rxq->rx_curr_desc == rxq->rx_ring_size)
  431. rxq->rx_curr_desc = 0;
  432. dma_unmap_single(NULL, rx_desc->buf_ptr,
  433. rx_desc->buf_size, DMA_FROM_DEVICE);
  434. rxq->rx_desc_count--;
  435. rx++;
  436. mp->work_rx_refill |= 1 << rxq->index;
  437. byte_cnt = rx_desc->byte_cnt;
  438. /*
  439. * Update statistics.
  440. *
  441. * Note that the descriptor byte count includes 2 dummy
  442. * bytes automatically inserted by the hardware at the
  443. * start of the packet (which we don't count), and a 4
  444. * byte CRC at the end of the packet (which we do count).
  445. */
  446. stats->rx_packets++;
  447. stats->rx_bytes += byte_cnt - 2;
  448. /*
  449. * In case we received a packet without first / last bits
  450. * on, or the error summary bit is set, the packet needs
  451. * to be dropped.
  452. */
  453. if (((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  454. (RX_FIRST_DESC | RX_LAST_DESC))
  455. || (cmd_sts & ERROR_SUMMARY)) {
  456. stats->rx_dropped++;
  457. if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  458. (RX_FIRST_DESC | RX_LAST_DESC)) {
  459. if (net_ratelimit())
  460. dev_printk(KERN_ERR, &mp->dev->dev,
  461. "received packet spanning "
  462. "multiple descriptors\n");
  463. }
  464. if (cmd_sts & ERROR_SUMMARY)
  465. stats->rx_errors++;
  466. dev_kfree_skb(skb);
  467. } else {
  468. /*
  469. * The -4 is for the CRC in the trailer of the
  470. * received packet
  471. */
  472. skb_put(skb, byte_cnt - 2 - 4);
  473. if (cmd_sts & LAYER_4_CHECKSUM_OK)
  474. skb->ip_summed = CHECKSUM_UNNECESSARY;
  475. skb->protocol = eth_type_trans(skb, mp->dev);
  476. netif_receive_skb(skb);
  477. }
  478. mp->dev->last_rx = jiffies;
  479. }
  480. if (rx < budget)
  481. mp->work_rx &= ~(1 << rxq->index);
  482. return rx;
  483. }
  484. static int rxq_refill(struct rx_queue *rxq, int budget)
  485. {
  486. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  487. int refilled;
  488. refilled = 0;
  489. while (refilled < budget && rxq->rx_desc_count < rxq->rx_ring_size) {
  490. struct sk_buff *skb;
  491. int unaligned;
  492. int rx;
  493. skb = __skb_dequeue(&mp->rx_recycle);
  494. if (skb == NULL)
  495. skb = dev_alloc_skb(mp->skb_size +
  496. dma_get_cache_alignment() - 1);
  497. if (skb == NULL) {
  498. mp->work_rx_oom |= 1 << rxq->index;
  499. goto oom;
  500. }
  501. unaligned = (u32)skb->data & (dma_get_cache_alignment() - 1);
  502. if (unaligned)
  503. skb_reserve(skb, dma_get_cache_alignment() - unaligned);
  504. refilled++;
  505. rxq->rx_desc_count++;
  506. rx = rxq->rx_used_desc++;
  507. if (rxq->rx_used_desc == rxq->rx_ring_size)
  508. rxq->rx_used_desc = 0;
  509. rxq->rx_desc_area[rx].buf_ptr = dma_map_single(NULL, skb->data,
  510. mp->skb_size, DMA_FROM_DEVICE);
  511. rxq->rx_desc_area[rx].buf_size = mp->skb_size;
  512. rxq->rx_skb[rx] = skb;
  513. wmb();
  514. rxq->rx_desc_area[rx].cmd_sts = BUFFER_OWNED_BY_DMA |
  515. RX_ENABLE_INTERRUPT;
  516. wmb();
  517. /*
  518. * The hardware automatically prepends 2 bytes of
  519. * dummy data to each received packet, so that the
  520. * IP header ends up 16-byte aligned.
  521. */
  522. skb_reserve(skb, 2);
  523. }
  524. if (refilled < budget)
  525. mp->work_rx_refill &= ~(1 << rxq->index);
  526. oom:
  527. return refilled;
  528. }
  529. /* tx ***********************************************************************/
  530. static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
  531. {
  532. int frag;
  533. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  534. skb_frag_t *fragp = &skb_shinfo(skb)->frags[frag];
  535. if (fragp->size <= 8 && fragp->page_offset & 7)
  536. return 1;
  537. }
  538. return 0;
  539. }
  540. static int txq_alloc_desc_index(struct tx_queue *txq)
  541. {
  542. int tx_desc_curr;
  543. BUG_ON(txq->tx_desc_count >= txq->tx_ring_size);
  544. tx_desc_curr = txq->tx_curr_desc++;
  545. if (txq->tx_curr_desc == txq->tx_ring_size)
  546. txq->tx_curr_desc = 0;
  547. BUG_ON(txq->tx_curr_desc == txq->tx_used_desc);
  548. return tx_desc_curr;
  549. }
  550. static void txq_submit_frag_skb(struct tx_queue *txq, struct sk_buff *skb)
  551. {
  552. int nr_frags = skb_shinfo(skb)->nr_frags;
  553. int frag;
  554. for (frag = 0; frag < nr_frags; frag++) {
  555. skb_frag_t *this_frag;
  556. int tx_index;
  557. struct tx_desc *desc;
  558. this_frag = &skb_shinfo(skb)->frags[frag];
  559. tx_index = txq_alloc_desc_index(txq);
  560. desc = &txq->tx_desc_area[tx_index];
  561. /*
  562. * The last fragment will generate an interrupt
  563. * which will free the skb on TX completion.
  564. */
  565. if (frag == nr_frags - 1) {
  566. desc->cmd_sts = BUFFER_OWNED_BY_DMA |
  567. ZERO_PADDING | TX_LAST_DESC |
  568. TX_ENABLE_INTERRUPT;
  569. } else {
  570. desc->cmd_sts = BUFFER_OWNED_BY_DMA;
  571. }
  572. desc->l4i_chk = 0;
  573. desc->byte_cnt = this_frag->size;
  574. desc->buf_ptr = dma_map_page(NULL, this_frag->page,
  575. this_frag->page_offset,
  576. this_frag->size,
  577. DMA_TO_DEVICE);
  578. }
  579. }
  580. static inline __be16 sum16_as_be(__sum16 sum)
  581. {
  582. return (__force __be16)sum;
  583. }
  584. static int txq_submit_skb(struct tx_queue *txq, struct sk_buff *skb)
  585. {
  586. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  587. int nr_frags = skb_shinfo(skb)->nr_frags;
  588. int tx_index;
  589. struct tx_desc *desc;
  590. u32 cmd_sts;
  591. u16 l4i_chk;
  592. int length;
  593. cmd_sts = TX_FIRST_DESC | GEN_CRC | BUFFER_OWNED_BY_DMA;
  594. l4i_chk = 0;
  595. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  596. int tag_bytes;
  597. BUG_ON(skb->protocol != htons(ETH_P_IP) &&
  598. skb->protocol != htons(ETH_P_8021Q));
  599. tag_bytes = (void *)ip_hdr(skb) - (void *)skb->data - ETH_HLEN;
  600. if (unlikely(tag_bytes & ~12)) {
  601. if (skb_checksum_help(skb) == 0)
  602. goto no_csum;
  603. kfree_skb(skb);
  604. return 1;
  605. }
  606. if (tag_bytes & 4)
  607. cmd_sts |= MAC_HDR_EXTRA_4_BYTES;
  608. if (tag_bytes & 8)
  609. cmd_sts |= MAC_HDR_EXTRA_8_BYTES;
  610. cmd_sts |= GEN_TCP_UDP_CHECKSUM |
  611. GEN_IP_V4_CHECKSUM |
  612. ip_hdr(skb)->ihl << TX_IHL_SHIFT;
  613. switch (ip_hdr(skb)->protocol) {
  614. case IPPROTO_UDP:
  615. cmd_sts |= UDP_FRAME;
  616. l4i_chk = ntohs(sum16_as_be(udp_hdr(skb)->check));
  617. break;
  618. case IPPROTO_TCP:
  619. l4i_chk = ntohs(sum16_as_be(tcp_hdr(skb)->check));
  620. break;
  621. default:
  622. BUG();
  623. }
  624. } else {
  625. no_csum:
  626. /* Errata BTS #50, IHL must be 5 if no HW checksum */
  627. cmd_sts |= 5 << TX_IHL_SHIFT;
  628. }
  629. tx_index = txq_alloc_desc_index(txq);
  630. desc = &txq->tx_desc_area[tx_index];
  631. if (nr_frags) {
  632. txq_submit_frag_skb(txq, skb);
  633. length = skb_headlen(skb);
  634. } else {
  635. cmd_sts |= ZERO_PADDING | TX_LAST_DESC | TX_ENABLE_INTERRUPT;
  636. length = skb->len;
  637. }
  638. desc->l4i_chk = l4i_chk;
  639. desc->byte_cnt = length;
  640. desc->buf_ptr = dma_map_single(NULL, skb->data, length, DMA_TO_DEVICE);
  641. __skb_queue_tail(&txq->tx_skb, skb);
  642. /* ensure all other descriptors are written before first cmd_sts */
  643. wmb();
  644. desc->cmd_sts = cmd_sts;
  645. /* clear TX_END status */
  646. mp->work_tx_end &= ~(1 << txq->index);
  647. /* ensure all descriptors are written before poking hardware */
  648. wmb();
  649. txq_enable(txq);
  650. txq->tx_desc_count += nr_frags + 1;
  651. return 0;
  652. }
  653. static int mv643xx_eth_xmit(struct sk_buff *skb, struct net_device *dev)
  654. {
  655. struct mv643xx_eth_private *mp = netdev_priv(dev);
  656. int queue;
  657. struct tx_queue *txq;
  658. struct netdev_queue *nq;
  659. queue = skb_get_queue_mapping(skb);
  660. txq = mp->txq + queue;
  661. nq = netdev_get_tx_queue(dev, queue);
  662. if (has_tiny_unaligned_frags(skb) && __skb_linearize(skb)) {
  663. txq->tx_dropped++;
  664. dev_printk(KERN_DEBUG, &dev->dev,
  665. "failed to linearize skb with tiny "
  666. "unaligned fragment\n");
  667. return NETDEV_TX_BUSY;
  668. }
  669. if (txq->tx_ring_size - txq->tx_desc_count < MAX_SKB_FRAGS + 1) {
  670. if (net_ratelimit())
  671. dev_printk(KERN_ERR, &dev->dev, "tx queue full?!\n");
  672. kfree_skb(skb);
  673. return NETDEV_TX_OK;
  674. }
  675. if (!txq_submit_skb(txq, skb)) {
  676. int entries_left;
  677. txq->tx_bytes += skb->len;
  678. txq->tx_packets++;
  679. dev->trans_start = jiffies;
  680. entries_left = txq->tx_ring_size - txq->tx_desc_count;
  681. if (entries_left < MAX_SKB_FRAGS + 1)
  682. netif_tx_stop_queue(nq);
  683. }
  684. return NETDEV_TX_OK;
  685. }
  686. /* tx napi ******************************************************************/
  687. static void txq_kick(struct tx_queue *txq)
  688. {
  689. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  690. struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
  691. u32 hw_desc_ptr;
  692. u32 expected_ptr;
  693. __netif_tx_lock(nq, smp_processor_id());
  694. if (rdl(mp, TXQ_COMMAND(mp->port_num)) & (1 << txq->index))
  695. goto out;
  696. hw_desc_ptr = rdl(mp, TXQ_CURRENT_DESC_PTR(mp->port_num, txq->index));
  697. expected_ptr = (u32)txq->tx_desc_dma +
  698. txq->tx_curr_desc * sizeof(struct tx_desc);
  699. if (hw_desc_ptr != expected_ptr)
  700. txq_enable(txq);
  701. out:
  702. __netif_tx_unlock(nq);
  703. mp->work_tx_end &= ~(1 << txq->index);
  704. }
  705. static int txq_reclaim(struct tx_queue *txq, int budget, int force)
  706. {
  707. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  708. struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
  709. int reclaimed;
  710. __netif_tx_lock(nq, smp_processor_id());
  711. reclaimed = 0;
  712. while (reclaimed < budget && txq->tx_desc_count > 0) {
  713. int tx_index;
  714. struct tx_desc *desc;
  715. u32 cmd_sts;
  716. struct sk_buff *skb;
  717. tx_index = txq->tx_used_desc;
  718. desc = &txq->tx_desc_area[tx_index];
  719. cmd_sts = desc->cmd_sts;
  720. if (cmd_sts & BUFFER_OWNED_BY_DMA) {
  721. if (!force)
  722. break;
  723. desc->cmd_sts = cmd_sts & ~BUFFER_OWNED_BY_DMA;
  724. }
  725. txq->tx_used_desc = tx_index + 1;
  726. if (txq->tx_used_desc == txq->tx_ring_size)
  727. txq->tx_used_desc = 0;
  728. reclaimed++;
  729. txq->tx_desc_count--;
  730. skb = NULL;
  731. if (cmd_sts & TX_LAST_DESC)
  732. skb = __skb_dequeue(&txq->tx_skb);
  733. if (cmd_sts & ERROR_SUMMARY) {
  734. dev_printk(KERN_INFO, &mp->dev->dev, "tx error\n");
  735. mp->dev->stats.tx_errors++;
  736. }
  737. if (cmd_sts & TX_FIRST_DESC) {
  738. dma_unmap_single(NULL, desc->buf_ptr,
  739. desc->byte_cnt, DMA_TO_DEVICE);
  740. } else {
  741. dma_unmap_page(NULL, desc->buf_ptr,
  742. desc->byte_cnt, DMA_TO_DEVICE);
  743. }
  744. if (skb != NULL) {
  745. if (skb_queue_len(&mp->rx_recycle) <
  746. mp->default_rx_ring_size &&
  747. skb_recycle_check(skb, mp->skb_size))
  748. __skb_queue_head(&mp->rx_recycle, skb);
  749. else
  750. dev_kfree_skb(skb);
  751. }
  752. }
  753. __netif_tx_unlock(nq);
  754. if (reclaimed < budget)
  755. mp->work_tx &= ~(1 << txq->index);
  756. return reclaimed;
  757. }
  758. /* tx rate control **********************************************************/
  759. /*
  760. * Set total maximum TX rate (shared by all TX queues for this port)
  761. * to 'rate' bits per second, with a maximum burst of 'burst' bytes.
  762. */
  763. static void tx_set_rate(struct mv643xx_eth_private *mp, int rate, int burst)
  764. {
  765. int token_rate;
  766. int mtu;
  767. int bucket_size;
  768. token_rate = ((rate / 1000) * 64) / (mp->shared->t_clk / 1000);
  769. if (token_rate > 1023)
  770. token_rate = 1023;
  771. mtu = (mp->dev->mtu + 255) >> 8;
  772. if (mtu > 63)
  773. mtu = 63;
  774. bucket_size = (burst + 255) >> 8;
  775. if (bucket_size > 65535)
  776. bucket_size = 65535;
  777. switch (mp->shared->tx_bw_control) {
  778. case TX_BW_CONTROL_OLD_LAYOUT:
  779. wrl(mp, TX_BW_RATE(mp->port_num), token_rate);
  780. wrl(mp, TX_BW_MTU(mp->port_num), mtu);
  781. wrl(mp, TX_BW_BURST(mp->port_num), bucket_size);
  782. break;
  783. case TX_BW_CONTROL_NEW_LAYOUT:
  784. wrl(mp, TX_BW_RATE_MOVED(mp->port_num), token_rate);
  785. wrl(mp, TX_BW_MTU_MOVED(mp->port_num), mtu);
  786. wrl(mp, TX_BW_BURST_MOVED(mp->port_num), bucket_size);
  787. break;
  788. }
  789. }
  790. static void txq_set_rate(struct tx_queue *txq, int rate, int burst)
  791. {
  792. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  793. int token_rate;
  794. int bucket_size;
  795. token_rate = ((rate / 1000) * 64) / (mp->shared->t_clk / 1000);
  796. if (token_rate > 1023)
  797. token_rate = 1023;
  798. bucket_size = (burst + 255) >> 8;
  799. if (bucket_size > 65535)
  800. bucket_size = 65535;
  801. wrl(mp, TXQ_BW_TOKENS(mp->port_num, txq->index), token_rate << 14);
  802. wrl(mp, TXQ_BW_CONF(mp->port_num, txq->index),
  803. (bucket_size << 10) | token_rate);
  804. }
  805. static void txq_set_fixed_prio_mode(struct tx_queue *txq)
  806. {
  807. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  808. int off;
  809. u32 val;
  810. /*
  811. * Turn on fixed priority mode.
  812. */
  813. off = 0;
  814. switch (mp->shared->tx_bw_control) {
  815. case TX_BW_CONTROL_OLD_LAYOUT:
  816. off = TXQ_FIX_PRIO_CONF(mp->port_num);
  817. break;
  818. case TX_BW_CONTROL_NEW_LAYOUT:
  819. off = TXQ_FIX_PRIO_CONF_MOVED(mp->port_num);
  820. break;
  821. }
  822. if (off) {
  823. val = rdl(mp, off);
  824. val |= 1 << txq->index;
  825. wrl(mp, off, val);
  826. }
  827. }
  828. static void txq_set_wrr(struct tx_queue *txq, int weight)
  829. {
  830. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  831. int off;
  832. u32 val;
  833. /*
  834. * Turn off fixed priority mode.
  835. */
  836. off = 0;
  837. switch (mp->shared->tx_bw_control) {
  838. case TX_BW_CONTROL_OLD_LAYOUT:
  839. off = TXQ_FIX_PRIO_CONF(mp->port_num);
  840. break;
  841. case TX_BW_CONTROL_NEW_LAYOUT:
  842. off = TXQ_FIX_PRIO_CONF_MOVED(mp->port_num);
  843. break;
  844. }
  845. if (off) {
  846. val = rdl(mp, off);
  847. val &= ~(1 << txq->index);
  848. wrl(mp, off, val);
  849. /*
  850. * Configure WRR weight for this queue.
  851. */
  852. off = TXQ_BW_WRR_CONF(mp->port_num, txq->index);
  853. val = rdl(mp, off);
  854. val = (val & ~0xff) | (weight & 0xff);
  855. wrl(mp, off, val);
  856. }
  857. }
  858. /* mii management interface *************************************************/
  859. static irqreturn_t mv643xx_eth_err_irq(int irq, void *dev_id)
  860. {
  861. struct mv643xx_eth_shared_private *msp = dev_id;
  862. if (readl(msp->base + ERR_INT_CAUSE) & ERR_INT_SMI_DONE) {
  863. writel(~ERR_INT_SMI_DONE, msp->base + ERR_INT_CAUSE);
  864. wake_up(&msp->smi_busy_wait);
  865. return IRQ_HANDLED;
  866. }
  867. return IRQ_NONE;
  868. }
  869. static int smi_is_done(struct mv643xx_eth_shared_private *msp)
  870. {
  871. return !(readl(msp->base + SMI_REG) & SMI_BUSY);
  872. }
  873. static int smi_wait_ready(struct mv643xx_eth_shared_private *msp)
  874. {
  875. if (msp->err_interrupt == NO_IRQ) {
  876. int i;
  877. for (i = 0; !smi_is_done(msp); i++) {
  878. if (i == 10)
  879. return -ETIMEDOUT;
  880. msleep(10);
  881. }
  882. return 0;
  883. }
  884. if (!wait_event_timeout(msp->smi_busy_wait, smi_is_done(msp),
  885. msecs_to_jiffies(100)))
  886. return -ETIMEDOUT;
  887. return 0;
  888. }
  889. static int smi_bus_read(struct mii_bus *bus, int addr, int reg)
  890. {
  891. struct mv643xx_eth_shared_private *msp = bus->priv;
  892. void __iomem *smi_reg = msp->base + SMI_REG;
  893. int ret;
  894. if (smi_wait_ready(msp)) {
  895. printk("mv643xx_eth: SMI bus busy timeout\n");
  896. return -ETIMEDOUT;
  897. }
  898. writel(SMI_OPCODE_READ | (reg << 21) | (addr << 16), smi_reg);
  899. if (smi_wait_ready(msp)) {
  900. printk("mv643xx_eth: SMI bus busy timeout\n");
  901. return -ETIMEDOUT;
  902. }
  903. ret = readl(smi_reg);
  904. if (!(ret & SMI_READ_VALID)) {
  905. printk("mv643xx_eth: SMI bus read not valid\n");
  906. return -ENODEV;
  907. }
  908. return ret & 0xffff;
  909. }
  910. static int smi_bus_write(struct mii_bus *bus, int addr, int reg, u16 val)
  911. {
  912. struct mv643xx_eth_shared_private *msp = bus->priv;
  913. void __iomem *smi_reg = msp->base + SMI_REG;
  914. if (smi_wait_ready(msp)) {
  915. printk("mv643xx_eth: SMI bus busy timeout\n");
  916. return -ETIMEDOUT;
  917. }
  918. writel(SMI_OPCODE_WRITE | (reg << 21) |
  919. (addr << 16) | (val & 0xffff), smi_reg);
  920. if (smi_wait_ready(msp)) {
  921. printk("mv643xx_eth: SMI bus busy timeout\n");
  922. return -ETIMEDOUT;
  923. }
  924. return 0;
  925. }
  926. /* statistics ***************************************************************/
  927. static struct net_device_stats *mv643xx_eth_get_stats(struct net_device *dev)
  928. {
  929. struct mv643xx_eth_private *mp = netdev_priv(dev);
  930. struct net_device_stats *stats = &dev->stats;
  931. unsigned long tx_packets = 0;
  932. unsigned long tx_bytes = 0;
  933. unsigned long tx_dropped = 0;
  934. int i;
  935. for (i = 0; i < mp->txq_count; i++) {
  936. struct tx_queue *txq = mp->txq + i;
  937. tx_packets += txq->tx_packets;
  938. tx_bytes += txq->tx_bytes;
  939. tx_dropped += txq->tx_dropped;
  940. }
  941. stats->tx_packets = tx_packets;
  942. stats->tx_bytes = tx_bytes;
  943. stats->tx_dropped = tx_dropped;
  944. return stats;
  945. }
  946. static inline u32 mib_read(struct mv643xx_eth_private *mp, int offset)
  947. {
  948. return rdl(mp, MIB_COUNTERS(mp->port_num) + offset);
  949. }
  950. static void mib_counters_clear(struct mv643xx_eth_private *mp)
  951. {
  952. int i;
  953. for (i = 0; i < 0x80; i += 4)
  954. mib_read(mp, i);
  955. }
  956. static void mib_counters_update(struct mv643xx_eth_private *mp)
  957. {
  958. struct mib_counters *p = &mp->mib_counters;
  959. spin_lock(&mp->mib_counters_lock);
  960. p->good_octets_received += mib_read(mp, 0x00);
  961. p->good_octets_received += (u64)mib_read(mp, 0x04) << 32;
  962. p->bad_octets_received += mib_read(mp, 0x08);
  963. p->internal_mac_transmit_err += mib_read(mp, 0x0c);
  964. p->good_frames_received += mib_read(mp, 0x10);
  965. p->bad_frames_received += mib_read(mp, 0x14);
  966. p->broadcast_frames_received += mib_read(mp, 0x18);
  967. p->multicast_frames_received += mib_read(mp, 0x1c);
  968. p->frames_64_octets += mib_read(mp, 0x20);
  969. p->frames_65_to_127_octets += mib_read(mp, 0x24);
  970. p->frames_128_to_255_octets += mib_read(mp, 0x28);
  971. p->frames_256_to_511_octets += mib_read(mp, 0x2c);
  972. p->frames_512_to_1023_octets += mib_read(mp, 0x30);
  973. p->frames_1024_to_max_octets += mib_read(mp, 0x34);
  974. p->good_octets_sent += mib_read(mp, 0x38);
  975. p->good_octets_sent += (u64)mib_read(mp, 0x3c) << 32;
  976. p->good_frames_sent += mib_read(mp, 0x40);
  977. p->excessive_collision += mib_read(mp, 0x44);
  978. p->multicast_frames_sent += mib_read(mp, 0x48);
  979. p->broadcast_frames_sent += mib_read(mp, 0x4c);
  980. p->unrec_mac_control_received += mib_read(mp, 0x50);
  981. p->fc_sent += mib_read(mp, 0x54);
  982. p->good_fc_received += mib_read(mp, 0x58);
  983. p->bad_fc_received += mib_read(mp, 0x5c);
  984. p->undersize_received += mib_read(mp, 0x60);
  985. p->fragments_received += mib_read(mp, 0x64);
  986. p->oversize_received += mib_read(mp, 0x68);
  987. p->jabber_received += mib_read(mp, 0x6c);
  988. p->mac_receive_error += mib_read(mp, 0x70);
  989. p->bad_crc_event += mib_read(mp, 0x74);
  990. p->collision += mib_read(mp, 0x78);
  991. p->late_collision += mib_read(mp, 0x7c);
  992. spin_unlock(&mp->mib_counters_lock);
  993. mod_timer(&mp->mib_counters_timer, jiffies + 30 * HZ);
  994. }
  995. static void mib_counters_timer_wrapper(unsigned long _mp)
  996. {
  997. struct mv643xx_eth_private *mp = (void *)_mp;
  998. mib_counters_update(mp);
  999. }
  1000. /* ethtool ******************************************************************/
  1001. struct mv643xx_eth_stats {
  1002. char stat_string[ETH_GSTRING_LEN];
  1003. int sizeof_stat;
  1004. int netdev_off;
  1005. int mp_off;
  1006. };
  1007. #define SSTAT(m) \
  1008. { #m, FIELD_SIZEOF(struct net_device_stats, m), \
  1009. offsetof(struct net_device, stats.m), -1 }
  1010. #define MIBSTAT(m) \
  1011. { #m, FIELD_SIZEOF(struct mib_counters, m), \
  1012. -1, offsetof(struct mv643xx_eth_private, mib_counters.m) }
  1013. static const struct mv643xx_eth_stats mv643xx_eth_stats[] = {
  1014. SSTAT(rx_packets),
  1015. SSTAT(tx_packets),
  1016. SSTAT(rx_bytes),
  1017. SSTAT(tx_bytes),
  1018. SSTAT(rx_errors),
  1019. SSTAT(tx_errors),
  1020. SSTAT(rx_dropped),
  1021. SSTAT(tx_dropped),
  1022. MIBSTAT(good_octets_received),
  1023. MIBSTAT(bad_octets_received),
  1024. MIBSTAT(internal_mac_transmit_err),
  1025. MIBSTAT(good_frames_received),
  1026. MIBSTAT(bad_frames_received),
  1027. MIBSTAT(broadcast_frames_received),
  1028. MIBSTAT(multicast_frames_received),
  1029. MIBSTAT(frames_64_octets),
  1030. MIBSTAT(frames_65_to_127_octets),
  1031. MIBSTAT(frames_128_to_255_octets),
  1032. MIBSTAT(frames_256_to_511_octets),
  1033. MIBSTAT(frames_512_to_1023_octets),
  1034. MIBSTAT(frames_1024_to_max_octets),
  1035. MIBSTAT(good_octets_sent),
  1036. MIBSTAT(good_frames_sent),
  1037. MIBSTAT(excessive_collision),
  1038. MIBSTAT(multicast_frames_sent),
  1039. MIBSTAT(broadcast_frames_sent),
  1040. MIBSTAT(unrec_mac_control_received),
  1041. MIBSTAT(fc_sent),
  1042. MIBSTAT(good_fc_received),
  1043. MIBSTAT(bad_fc_received),
  1044. MIBSTAT(undersize_received),
  1045. MIBSTAT(fragments_received),
  1046. MIBSTAT(oversize_received),
  1047. MIBSTAT(jabber_received),
  1048. MIBSTAT(mac_receive_error),
  1049. MIBSTAT(bad_crc_event),
  1050. MIBSTAT(collision),
  1051. MIBSTAT(late_collision),
  1052. };
  1053. static int mv643xx_eth_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1054. {
  1055. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1056. int err;
  1057. err = phy_read_status(mp->phy);
  1058. if (err == 0)
  1059. err = phy_ethtool_gset(mp->phy, cmd);
  1060. /*
  1061. * The MAC does not support 1000baseT_Half.
  1062. */
  1063. cmd->supported &= ~SUPPORTED_1000baseT_Half;
  1064. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  1065. return err;
  1066. }
  1067. static int mv643xx_eth_get_settings_phyless(struct net_device *dev, struct ethtool_cmd *cmd)
  1068. {
  1069. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1070. u32 port_status;
  1071. port_status = rdl(mp, PORT_STATUS(mp->port_num));
  1072. cmd->supported = SUPPORTED_MII;
  1073. cmd->advertising = ADVERTISED_MII;
  1074. switch (port_status & PORT_SPEED_MASK) {
  1075. case PORT_SPEED_10:
  1076. cmd->speed = SPEED_10;
  1077. break;
  1078. case PORT_SPEED_100:
  1079. cmd->speed = SPEED_100;
  1080. break;
  1081. case PORT_SPEED_1000:
  1082. cmd->speed = SPEED_1000;
  1083. break;
  1084. default:
  1085. cmd->speed = -1;
  1086. break;
  1087. }
  1088. cmd->duplex = (port_status & FULL_DUPLEX) ? DUPLEX_FULL : DUPLEX_HALF;
  1089. cmd->port = PORT_MII;
  1090. cmd->phy_address = 0;
  1091. cmd->transceiver = XCVR_INTERNAL;
  1092. cmd->autoneg = AUTONEG_DISABLE;
  1093. cmd->maxtxpkt = 1;
  1094. cmd->maxrxpkt = 1;
  1095. return 0;
  1096. }
  1097. static int mv643xx_eth_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1098. {
  1099. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1100. /*
  1101. * The MAC does not support 1000baseT_Half.
  1102. */
  1103. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  1104. return phy_ethtool_sset(mp->phy, cmd);
  1105. }
  1106. static int mv643xx_eth_set_settings_phyless(struct net_device *dev, struct ethtool_cmd *cmd)
  1107. {
  1108. return -EINVAL;
  1109. }
  1110. static void mv643xx_eth_get_drvinfo(struct net_device *dev,
  1111. struct ethtool_drvinfo *drvinfo)
  1112. {
  1113. strncpy(drvinfo->driver, mv643xx_eth_driver_name, 32);
  1114. strncpy(drvinfo->version, mv643xx_eth_driver_version, 32);
  1115. strncpy(drvinfo->fw_version, "N/A", 32);
  1116. strncpy(drvinfo->bus_info, "platform", 32);
  1117. drvinfo->n_stats = ARRAY_SIZE(mv643xx_eth_stats);
  1118. }
  1119. static int mv643xx_eth_nway_reset(struct net_device *dev)
  1120. {
  1121. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1122. return genphy_restart_aneg(mp->phy);
  1123. }
  1124. static int mv643xx_eth_nway_reset_phyless(struct net_device *dev)
  1125. {
  1126. return -EINVAL;
  1127. }
  1128. static u32 mv643xx_eth_get_link(struct net_device *dev)
  1129. {
  1130. return !!netif_carrier_ok(dev);
  1131. }
  1132. static void mv643xx_eth_get_strings(struct net_device *dev,
  1133. uint32_t stringset, uint8_t *data)
  1134. {
  1135. int i;
  1136. if (stringset == ETH_SS_STATS) {
  1137. for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
  1138. memcpy(data + i * ETH_GSTRING_LEN,
  1139. mv643xx_eth_stats[i].stat_string,
  1140. ETH_GSTRING_LEN);
  1141. }
  1142. }
  1143. }
  1144. static void mv643xx_eth_get_ethtool_stats(struct net_device *dev,
  1145. struct ethtool_stats *stats,
  1146. uint64_t *data)
  1147. {
  1148. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1149. int i;
  1150. mv643xx_eth_get_stats(dev);
  1151. mib_counters_update(mp);
  1152. for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
  1153. const struct mv643xx_eth_stats *stat;
  1154. void *p;
  1155. stat = mv643xx_eth_stats + i;
  1156. if (stat->netdev_off >= 0)
  1157. p = ((void *)mp->dev) + stat->netdev_off;
  1158. else
  1159. p = ((void *)mp) + stat->mp_off;
  1160. data[i] = (stat->sizeof_stat == 8) ?
  1161. *(uint64_t *)p : *(uint32_t *)p;
  1162. }
  1163. }
  1164. static int mv643xx_eth_get_sset_count(struct net_device *dev, int sset)
  1165. {
  1166. if (sset == ETH_SS_STATS)
  1167. return ARRAY_SIZE(mv643xx_eth_stats);
  1168. return -EOPNOTSUPP;
  1169. }
  1170. static const struct ethtool_ops mv643xx_eth_ethtool_ops = {
  1171. .get_settings = mv643xx_eth_get_settings,
  1172. .set_settings = mv643xx_eth_set_settings,
  1173. .get_drvinfo = mv643xx_eth_get_drvinfo,
  1174. .nway_reset = mv643xx_eth_nway_reset,
  1175. .get_link = mv643xx_eth_get_link,
  1176. .set_sg = ethtool_op_set_sg,
  1177. .get_strings = mv643xx_eth_get_strings,
  1178. .get_ethtool_stats = mv643xx_eth_get_ethtool_stats,
  1179. .get_sset_count = mv643xx_eth_get_sset_count,
  1180. };
  1181. static const struct ethtool_ops mv643xx_eth_ethtool_ops_phyless = {
  1182. .get_settings = mv643xx_eth_get_settings_phyless,
  1183. .set_settings = mv643xx_eth_set_settings_phyless,
  1184. .get_drvinfo = mv643xx_eth_get_drvinfo,
  1185. .nway_reset = mv643xx_eth_nway_reset_phyless,
  1186. .get_link = mv643xx_eth_get_link,
  1187. .set_sg = ethtool_op_set_sg,
  1188. .get_strings = mv643xx_eth_get_strings,
  1189. .get_ethtool_stats = mv643xx_eth_get_ethtool_stats,
  1190. .get_sset_count = mv643xx_eth_get_sset_count,
  1191. };
  1192. /* address handling *********************************************************/
  1193. static void uc_addr_get(struct mv643xx_eth_private *mp, unsigned char *addr)
  1194. {
  1195. unsigned int mac_h;
  1196. unsigned int mac_l;
  1197. mac_h = rdl(mp, MAC_ADDR_HIGH(mp->port_num));
  1198. mac_l = rdl(mp, MAC_ADDR_LOW(mp->port_num));
  1199. addr[0] = (mac_h >> 24) & 0xff;
  1200. addr[1] = (mac_h >> 16) & 0xff;
  1201. addr[2] = (mac_h >> 8) & 0xff;
  1202. addr[3] = mac_h & 0xff;
  1203. addr[4] = (mac_l >> 8) & 0xff;
  1204. addr[5] = mac_l & 0xff;
  1205. }
  1206. static void init_mac_tables(struct mv643xx_eth_private *mp)
  1207. {
  1208. int i;
  1209. for (i = 0; i < 0x100; i += 4) {
  1210. wrl(mp, SPECIAL_MCAST_TABLE(mp->port_num) + i, 0);
  1211. wrl(mp, OTHER_MCAST_TABLE(mp->port_num) + i, 0);
  1212. }
  1213. for (i = 0; i < 0x10; i += 4)
  1214. wrl(mp, UNICAST_TABLE(mp->port_num) + i, 0);
  1215. }
  1216. static void set_filter_table_entry(struct mv643xx_eth_private *mp,
  1217. int table, unsigned char entry)
  1218. {
  1219. unsigned int table_reg;
  1220. /* Set "accepts frame bit" at specified table entry */
  1221. table_reg = rdl(mp, table + (entry & 0xfc));
  1222. table_reg |= 0x01 << (8 * (entry & 3));
  1223. wrl(mp, table + (entry & 0xfc), table_reg);
  1224. }
  1225. static void uc_addr_set(struct mv643xx_eth_private *mp, unsigned char *addr)
  1226. {
  1227. unsigned int mac_h;
  1228. unsigned int mac_l;
  1229. int table;
  1230. mac_l = (addr[4] << 8) | addr[5];
  1231. mac_h = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3];
  1232. wrl(mp, MAC_ADDR_LOW(mp->port_num), mac_l);
  1233. wrl(mp, MAC_ADDR_HIGH(mp->port_num), mac_h);
  1234. table = UNICAST_TABLE(mp->port_num);
  1235. set_filter_table_entry(mp, table, addr[5] & 0x0f);
  1236. }
  1237. static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
  1238. {
  1239. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1240. /* +2 is for the offset of the HW addr type */
  1241. memcpy(dev->dev_addr, addr + 2, 6);
  1242. init_mac_tables(mp);
  1243. uc_addr_set(mp, dev->dev_addr);
  1244. return 0;
  1245. }
  1246. static int addr_crc(unsigned char *addr)
  1247. {
  1248. int crc = 0;
  1249. int i;
  1250. for (i = 0; i < 6; i++) {
  1251. int j;
  1252. crc = (crc ^ addr[i]) << 8;
  1253. for (j = 7; j >= 0; j--) {
  1254. if (crc & (0x100 << j))
  1255. crc ^= 0x107 << j;
  1256. }
  1257. }
  1258. return crc;
  1259. }
  1260. static void mv643xx_eth_set_rx_mode(struct net_device *dev)
  1261. {
  1262. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1263. u32 port_config;
  1264. struct dev_addr_list *addr;
  1265. int i;
  1266. port_config = rdl(mp, PORT_CONFIG(mp->port_num));
  1267. if (dev->flags & IFF_PROMISC)
  1268. port_config |= UNICAST_PROMISCUOUS_MODE;
  1269. else
  1270. port_config &= ~UNICAST_PROMISCUOUS_MODE;
  1271. wrl(mp, PORT_CONFIG(mp->port_num), port_config);
  1272. if (dev->flags & (IFF_PROMISC | IFF_ALLMULTI)) {
  1273. int port_num = mp->port_num;
  1274. u32 accept = 0x01010101;
  1275. for (i = 0; i < 0x100; i += 4) {
  1276. wrl(mp, SPECIAL_MCAST_TABLE(port_num) + i, accept);
  1277. wrl(mp, OTHER_MCAST_TABLE(port_num) + i, accept);
  1278. }
  1279. return;
  1280. }
  1281. for (i = 0; i < 0x100; i += 4) {
  1282. wrl(mp, SPECIAL_MCAST_TABLE(mp->port_num) + i, 0);
  1283. wrl(mp, OTHER_MCAST_TABLE(mp->port_num) + i, 0);
  1284. }
  1285. for (addr = dev->mc_list; addr != NULL; addr = addr->next) {
  1286. u8 *a = addr->da_addr;
  1287. int table;
  1288. if (addr->da_addrlen != 6)
  1289. continue;
  1290. if (memcmp(a, "\x01\x00\x5e\x00\x00", 5) == 0) {
  1291. table = SPECIAL_MCAST_TABLE(mp->port_num);
  1292. set_filter_table_entry(mp, table, a[5]);
  1293. } else {
  1294. int crc = addr_crc(a);
  1295. table = OTHER_MCAST_TABLE(mp->port_num);
  1296. set_filter_table_entry(mp, table, crc);
  1297. }
  1298. }
  1299. }
  1300. /* rx/tx queue initialisation ***********************************************/
  1301. static int rxq_init(struct mv643xx_eth_private *mp, int index)
  1302. {
  1303. struct rx_queue *rxq = mp->rxq + index;
  1304. struct rx_desc *rx_desc;
  1305. int size;
  1306. int i;
  1307. rxq->index = index;
  1308. rxq->rx_ring_size = mp->default_rx_ring_size;
  1309. rxq->rx_desc_count = 0;
  1310. rxq->rx_curr_desc = 0;
  1311. rxq->rx_used_desc = 0;
  1312. size = rxq->rx_ring_size * sizeof(struct rx_desc);
  1313. if (index == 0 && size <= mp->rx_desc_sram_size) {
  1314. rxq->rx_desc_area = ioremap(mp->rx_desc_sram_addr,
  1315. mp->rx_desc_sram_size);
  1316. rxq->rx_desc_dma = mp->rx_desc_sram_addr;
  1317. } else {
  1318. rxq->rx_desc_area = dma_alloc_coherent(NULL, size,
  1319. &rxq->rx_desc_dma,
  1320. GFP_KERNEL);
  1321. }
  1322. if (rxq->rx_desc_area == NULL) {
  1323. dev_printk(KERN_ERR, &mp->dev->dev,
  1324. "can't allocate rx ring (%d bytes)\n", size);
  1325. goto out;
  1326. }
  1327. memset(rxq->rx_desc_area, 0, size);
  1328. rxq->rx_desc_area_size = size;
  1329. rxq->rx_skb = kmalloc(rxq->rx_ring_size * sizeof(*rxq->rx_skb),
  1330. GFP_KERNEL);
  1331. if (rxq->rx_skb == NULL) {
  1332. dev_printk(KERN_ERR, &mp->dev->dev,
  1333. "can't allocate rx skb ring\n");
  1334. goto out_free;
  1335. }
  1336. rx_desc = (struct rx_desc *)rxq->rx_desc_area;
  1337. for (i = 0; i < rxq->rx_ring_size; i++) {
  1338. int nexti;
  1339. nexti = i + 1;
  1340. if (nexti == rxq->rx_ring_size)
  1341. nexti = 0;
  1342. rx_desc[i].next_desc_ptr = rxq->rx_desc_dma +
  1343. nexti * sizeof(struct rx_desc);
  1344. }
  1345. return 0;
  1346. out_free:
  1347. if (index == 0 && size <= mp->rx_desc_sram_size)
  1348. iounmap(rxq->rx_desc_area);
  1349. else
  1350. dma_free_coherent(NULL, size,
  1351. rxq->rx_desc_area,
  1352. rxq->rx_desc_dma);
  1353. out:
  1354. return -ENOMEM;
  1355. }
  1356. static void rxq_deinit(struct rx_queue *rxq)
  1357. {
  1358. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  1359. int i;
  1360. rxq_disable(rxq);
  1361. for (i = 0; i < rxq->rx_ring_size; i++) {
  1362. if (rxq->rx_skb[i]) {
  1363. dev_kfree_skb(rxq->rx_skb[i]);
  1364. rxq->rx_desc_count--;
  1365. }
  1366. }
  1367. if (rxq->rx_desc_count) {
  1368. dev_printk(KERN_ERR, &mp->dev->dev,
  1369. "error freeing rx ring -- %d skbs stuck\n",
  1370. rxq->rx_desc_count);
  1371. }
  1372. if (rxq->index == 0 &&
  1373. rxq->rx_desc_area_size <= mp->rx_desc_sram_size)
  1374. iounmap(rxq->rx_desc_area);
  1375. else
  1376. dma_free_coherent(NULL, rxq->rx_desc_area_size,
  1377. rxq->rx_desc_area, rxq->rx_desc_dma);
  1378. kfree(rxq->rx_skb);
  1379. }
  1380. static int txq_init(struct mv643xx_eth_private *mp, int index)
  1381. {
  1382. struct tx_queue *txq = mp->txq + index;
  1383. struct tx_desc *tx_desc;
  1384. int size;
  1385. int i;
  1386. txq->index = index;
  1387. txq->tx_ring_size = mp->default_tx_ring_size;
  1388. txq->tx_desc_count = 0;
  1389. txq->tx_curr_desc = 0;
  1390. txq->tx_used_desc = 0;
  1391. size = txq->tx_ring_size * sizeof(struct tx_desc);
  1392. if (index == 0 && size <= mp->tx_desc_sram_size) {
  1393. txq->tx_desc_area = ioremap(mp->tx_desc_sram_addr,
  1394. mp->tx_desc_sram_size);
  1395. txq->tx_desc_dma = mp->tx_desc_sram_addr;
  1396. } else {
  1397. txq->tx_desc_area = dma_alloc_coherent(NULL, size,
  1398. &txq->tx_desc_dma,
  1399. GFP_KERNEL);
  1400. }
  1401. if (txq->tx_desc_area == NULL) {
  1402. dev_printk(KERN_ERR, &mp->dev->dev,
  1403. "can't allocate tx ring (%d bytes)\n", size);
  1404. return -ENOMEM;
  1405. }
  1406. memset(txq->tx_desc_area, 0, size);
  1407. txq->tx_desc_area_size = size;
  1408. tx_desc = (struct tx_desc *)txq->tx_desc_area;
  1409. for (i = 0; i < txq->tx_ring_size; i++) {
  1410. struct tx_desc *txd = tx_desc + i;
  1411. int nexti;
  1412. nexti = i + 1;
  1413. if (nexti == txq->tx_ring_size)
  1414. nexti = 0;
  1415. txd->cmd_sts = 0;
  1416. txd->next_desc_ptr = txq->tx_desc_dma +
  1417. nexti * sizeof(struct tx_desc);
  1418. }
  1419. skb_queue_head_init(&txq->tx_skb);
  1420. return 0;
  1421. }
  1422. static void txq_deinit(struct tx_queue *txq)
  1423. {
  1424. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  1425. txq_disable(txq);
  1426. txq_reclaim(txq, txq->tx_ring_size, 1);
  1427. BUG_ON(txq->tx_used_desc != txq->tx_curr_desc);
  1428. if (txq->index == 0 &&
  1429. txq->tx_desc_area_size <= mp->tx_desc_sram_size)
  1430. iounmap(txq->tx_desc_area);
  1431. else
  1432. dma_free_coherent(NULL, txq->tx_desc_area_size,
  1433. txq->tx_desc_area, txq->tx_desc_dma);
  1434. }
  1435. /* netdev ops and related ***************************************************/
  1436. static int mv643xx_eth_collect_events(struct mv643xx_eth_private *mp)
  1437. {
  1438. u32 int_cause;
  1439. u32 int_cause_ext;
  1440. int_cause = rdl(mp, INT_CAUSE(mp->port_num)) &
  1441. (INT_TX_END | INT_RX | INT_EXT);
  1442. if (int_cause == 0)
  1443. return 0;
  1444. int_cause_ext = 0;
  1445. if (int_cause & INT_EXT)
  1446. int_cause_ext = rdl(mp, INT_CAUSE_EXT(mp->port_num));
  1447. int_cause &= INT_TX_END | INT_RX;
  1448. if (int_cause) {
  1449. wrl(mp, INT_CAUSE(mp->port_num), ~int_cause);
  1450. mp->work_tx_end |= ((int_cause & INT_TX_END) >> 19) &
  1451. ~(rdl(mp, TXQ_COMMAND(mp->port_num)) & 0xff);
  1452. mp->work_rx |= (int_cause & INT_RX) >> 2;
  1453. }
  1454. int_cause_ext &= INT_EXT_LINK_PHY | INT_EXT_TX;
  1455. if (int_cause_ext) {
  1456. wrl(mp, INT_CAUSE_EXT(mp->port_num), ~int_cause_ext);
  1457. if (int_cause_ext & INT_EXT_LINK_PHY)
  1458. mp->work_link = 1;
  1459. mp->work_tx |= int_cause_ext & INT_EXT_TX;
  1460. }
  1461. return 1;
  1462. }
  1463. static irqreturn_t mv643xx_eth_irq(int irq, void *dev_id)
  1464. {
  1465. struct net_device *dev = (struct net_device *)dev_id;
  1466. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1467. if (unlikely(!mv643xx_eth_collect_events(mp)))
  1468. return IRQ_NONE;
  1469. wrl(mp, INT_MASK(mp->port_num), 0);
  1470. napi_schedule(&mp->napi);
  1471. return IRQ_HANDLED;
  1472. }
  1473. static void handle_link_event(struct mv643xx_eth_private *mp)
  1474. {
  1475. struct net_device *dev = mp->dev;
  1476. u32 port_status;
  1477. int speed;
  1478. int duplex;
  1479. int fc;
  1480. port_status = rdl(mp, PORT_STATUS(mp->port_num));
  1481. if (!(port_status & LINK_UP)) {
  1482. if (netif_carrier_ok(dev)) {
  1483. int i;
  1484. printk(KERN_INFO "%s: link down\n", dev->name);
  1485. netif_carrier_off(dev);
  1486. for (i = 0; i < mp->txq_count; i++) {
  1487. struct tx_queue *txq = mp->txq + i;
  1488. txq_reclaim(txq, txq->tx_ring_size, 1);
  1489. txq_reset_hw_ptr(txq);
  1490. }
  1491. }
  1492. return;
  1493. }
  1494. switch (port_status & PORT_SPEED_MASK) {
  1495. case PORT_SPEED_10:
  1496. speed = 10;
  1497. break;
  1498. case PORT_SPEED_100:
  1499. speed = 100;
  1500. break;
  1501. case PORT_SPEED_1000:
  1502. speed = 1000;
  1503. break;
  1504. default:
  1505. speed = -1;
  1506. break;
  1507. }
  1508. duplex = (port_status & FULL_DUPLEX) ? 1 : 0;
  1509. fc = (port_status & FLOW_CONTROL_ENABLED) ? 1 : 0;
  1510. printk(KERN_INFO "%s: link up, %d Mb/s, %s duplex, "
  1511. "flow control %sabled\n", dev->name,
  1512. speed, duplex ? "full" : "half",
  1513. fc ? "en" : "dis");
  1514. if (!netif_carrier_ok(dev))
  1515. netif_carrier_on(dev);
  1516. }
  1517. static int mv643xx_eth_poll(struct napi_struct *napi, int budget)
  1518. {
  1519. struct mv643xx_eth_private *mp;
  1520. int work_done;
  1521. mp = container_of(napi, struct mv643xx_eth_private, napi);
  1522. mp->work_rx_refill |= mp->work_rx_oom;
  1523. mp->work_rx_oom = 0;
  1524. work_done = 0;
  1525. while (work_done < budget) {
  1526. u8 queue_mask;
  1527. int queue;
  1528. int work_tbd;
  1529. if (mp->work_link) {
  1530. mp->work_link = 0;
  1531. handle_link_event(mp);
  1532. continue;
  1533. }
  1534. queue_mask = mp->work_tx | mp->work_tx_end |
  1535. mp->work_rx | mp->work_rx_refill;
  1536. if (!queue_mask) {
  1537. if (mv643xx_eth_collect_events(mp))
  1538. continue;
  1539. break;
  1540. }
  1541. queue = fls(queue_mask) - 1;
  1542. queue_mask = 1 << queue;
  1543. work_tbd = budget - work_done;
  1544. if (work_tbd > 16)
  1545. work_tbd = 16;
  1546. if (mp->work_tx_end & queue_mask) {
  1547. txq_kick(mp->txq + queue);
  1548. } else if (mp->work_tx & queue_mask) {
  1549. work_done += txq_reclaim(mp->txq + queue, work_tbd, 0);
  1550. txq_maybe_wake(mp->txq + queue);
  1551. } else if (mp->work_rx & queue_mask) {
  1552. work_done += rxq_process(mp->rxq + queue, work_tbd);
  1553. } else if (mp->work_rx_refill & queue_mask) {
  1554. work_done += rxq_refill(mp->rxq + queue, work_tbd);
  1555. } else {
  1556. BUG();
  1557. }
  1558. }
  1559. if (work_done < budget) {
  1560. if (mp->work_rx_oom)
  1561. mod_timer(&mp->rx_oom, jiffies + (HZ / 10));
  1562. napi_complete(napi);
  1563. wrl(mp, INT_MASK(mp->port_num), INT_TX_END | INT_RX | INT_EXT);
  1564. }
  1565. return work_done;
  1566. }
  1567. static inline void oom_timer_wrapper(unsigned long data)
  1568. {
  1569. struct mv643xx_eth_private *mp = (void *)data;
  1570. napi_schedule(&mp->napi);
  1571. }
  1572. static void phy_reset(struct mv643xx_eth_private *mp)
  1573. {
  1574. int data;
  1575. data = phy_read(mp->phy, MII_BMCR);
  1576. if (data < 0)
  1577. return;
  1578. data |= BMCR_RESET;
  1579. if (phy_write(mp->phy, MII_BMCR, data) < 0)
  1580. return;
  1581. do {
  1582. data = phy_read(mp->phy, MII_BMCR);
  1583. } while (data >= 0 && data & BMCR_RESET);
  1584. }
  1585. static void port_start(struct mv643xx_eth_private *mp)
  1586. {
  1587. u32 pscr;
  1588. int i;
  1589. /*
  1590. * Perform PHY reset, if there is a PHY.
  1591. */
  1592. if (mp->phy != NULL) {
  1593. struct ethtool_cmd cmd;
  1594. mv643xx_eth_get_settings(mp->dev, &cmd);
  1595. phy_reset(mp);
  1596. mv643xx_eth_set_settings(mp->dev, &cmd);
  1597. }
  1598. /*
  1599. * Configure basic link parameters.
  1600. */
  1601. pscr = rdl(mp, PORT_SERIAL_CONTROL(mp->port_num));
  1602. pscr |= SERIAL_PORT_ENABLE;
  1603. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr);
  1604. pscr |= DO_NOT_FORCE_LINK_FAIL;
  1605. if (mp->phy == NULL)
  1606. pscr |= FORCE_LINK_PASS;
  1607. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr);
  1608. wrl(mp, SDMA_CONFIG(mp->port_num), PORT_SDMA_CONFIG_DEFAULT_VALUE);
  1609. /*
  1610. * Configure TX path and queues.
  1611. */
  1612. tx_set_rate(mp, 1000000000, 16777216);
  1613. for (i = 0; i < mp->txq_count; i++) {
  1614. struct tx_queue *txq = mp->txq + i;
  1615. txq_reset_hw_ptr(txq);
  1616. txq_set_rate(txq, 1000000000, 16777216);
  1617. txq_set_fixed_prio_mode(txq);
  1618. }
  1619. /*
  1620. * Add configured unicast address to address filter table.
  1621. */
  1622. uc_addr_set(mp, mp->dev->dev_addr);
  1623. /*
  1624. * Receive all unmatched unicast, TCP, UDP, BPDU and broadcast
  1625. * frames to RX queue #0, and include the pseudo-header when
  1626. * calculating receive checksums.
  1627. */
  1628. wrl(mp, PORT_CONFIG(mp->port_num), 0x02000000);
  1629. /*
  1630. * Treat BPDUs as normal multicasts, and disable partition mode.
  1631. */
  1632. wrl(mp, PORT_CONFIG_EXT(mp->port_num), 0x00000000);
  1633. /*
  1634. * Enable the receive queues.
  1635. */
  1636. for (i = 0; i < mp->rxq_count; i++) {
  1637. struct rx_queue *rxq = mp->rxq + i;
  1638. int off = RXQ_CURRENT_DESC_PTR(mp->port_num, i);
  1639. u32 addr;
  1640. addr = (u32)rxq->rx_desc_dma;
  1641. addr += rxq->rx_curr_desc * sizeof(struct rx_desc);
  1642. wrl(mp, off, addr);
  1643. rxq_enable(rxq);
  1644. }
  1645. }
  1646. static void set_rx_coal(struct mv643xx_eth_private *mp, unsigned int delay)
  1647. {
  1648. unsigned int coal = ((mp->shared->t_clk / 1000000) * delay) / 64;
  1649. u32 val;
  1650. val = rdl(mp, SDMA_CONFIG(mp->port_num));
  1651. if (mp->shared->extended_rx_coal_limit) {
  1652. if (coal > 0xffff)
  1653. coal = 0xffff;
  1654. val &= ~0x023fff80;
  1655. val |= (coal & 0x8000) << 10;
  1656. val |= (coal & 0x7fff) << 7;
  1657. } else {
  1658. if (coal > 0x3fff)
  1659. coal = 0x3fff;
  1660. val &= ~0x003fff00;
  1661. val |= (coal & 0x3fff) << 8;
  1662. }
  1663. wrl(mp, SDMA_CONFIG(mp->port_num), val);
  1664. }
  1665. static void set_tx_coal(struct mv643xx_eth_private *mp, unsigned int delay)
  1666. {
  1667. unsigned int coal = ((mp->shared->t_clk / 1000000) * delay) / 64;
  1668. if (coal > 0x3fff)
  1669. coal = 0x3fff;
  1670. wrl(mp, TX_FIFO_URGENT_THRESHOLD(mp->port_num), (coal & 0x3fff) << 4);
  1671. }
  1672. static void mv643xx_eth_recalc_skb_size(struct mv643xx_eth_private *mp)
  1673. {
  1674. int skb_size;
  1675. /*
  1676. * Reserve 2+14 bytes for an ethernet header (the hardware
  1677. * automatically prepends 2 bytes of dummy data to each
  1678. * received packet), 16 bytes for up to four VLAN tags, and
  1679. * 4 bytes for the trailing FCS -- 36 bytes total.
  1680. */
  1681. skb_size = mp->dev->mtu + 36;
  1682. /*
  1683. * Make sure that the skb size is a multiple of 8 bytes, as
  1684. * the lower three bits of the receive descriptor's buffer
  1685. * size field are ignored by the hardware.
  1686. */
  1687. mp->skb_size = (skb_size + 7) & ~7;
  1688. }
  1689. static int mv643xx_eth_open(struct net_device *dev)
  1690. {
  1691. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1692. int err;
  1693. int i;
  1694. wrl(mp, INT_CAUSE(mp->port_num), 0);
  1695. wrl(mp, INT_CAUSE_EXT(mp->port_num), 0);
  1696. rdl(mp, INT_CAUSE_EXT(mp->port_num));
  1697. err = request_irq(dev->irq, mv643xx_eth_irq,
  1698. IRQF_SHARED, dev->name, dev);
  1699. if (err) {
  1700. dev_printk(KERN_ERR, &dev->dev, "can't assign irq\n");
  1701. return -EAGAIN;
  1702. }
  1703. init_mac_tables(mp);
  1704. mv643xx_eth_recalc_skb_size(mp);
  1705. napi_enable(&mp->napi);
  1706. skb_queue_head_init(&mp->rx_recycle);
  1707. for (i = 0; i < mp->rxq_count; i++) {
  1708. err = rxq_init(mp, i);
  1709. if (err) {
  1710. while (--i >= 0)
  1711. rxq_deinit(mp->rxq + i);
  1712. goto out;
  1713. }
  1714. rxq_refill(mp->rxq + i, INT_MAX);
  1715. }
  1716. if (mp->work_rx_oom) {
  1717. mp->rx_oom.expires = jiffies + (HZ / 10);
  1718. add_timer(&mp->rx_oom);
  1719. }
  1720. for (i = 0; i < mp->txq_count; i++) {
  1721. err = txq_init(mp, i);
  1722. if (err) {
  1723. while (--i >= 0)
  1724. txq_deinit(mp->txq + i);
  1725. goto out_free;
  1726. }
  1727. }
  1728. netif_carrier_off(dev);
  1729. port_start(mp);
  1730. set_rx_coal(mp, 0);
  1731. set_tx_coal(mp, 0);
  1732. wrl(mp, INT_MASK_EXT(mp->port_num), INT_EXT_LINK_PHY | INT_EXT_TX);
  1733. wrl(mp, INT_MASK(mp->port_num), INT_TX_END | INT_RX | INT_EXT);
  1734. return 0;
  1735. out_free:
  1736. for (i = 0; i < mp->rxq_count; i++)
  1737. rxq_deinit(mp->rxq + i);
  1738. out:
  1739. free_irq(dev->irq, dev);
  1740. return err;
  1741. }
  1742. static void port_reset(struct mv643xx_eth_private *mp)
  1743. {
  1744. unsigned int data;
  1745. int i;
  1746. for (i = 0; i < mp->rxq_count; i++)
  1747. rxq_disable(mp->rxq + i);
  1748. for (i = 0; i < mp->txq_count; i++)
  1749. txq_disable(mp->txq + i);
  1750. while (1) {
  1751. u32 ps = rdl(mp, PORT_STATUS(mp->port_num));
  1752. if ((ps & (TX_IN_PROGRESS | TX_FIFO_EMPTY)) == TX_FIFO_EMPTY)
  1753. break;
  1754. udelay(10);
  1755. }
  1756. /* Reset the Enable bit in the Configuration Register */
  1757. data = rdl(mp, PORT_SERIAL_CONTROL(mp->port_num));
  1758. data &= ~(SERIAL_PORT_ENABLE |
  1759. DO_NOT_FORCE_LINK_FAIL |
  1760. FORCE_LINK_PASS);
  1761. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), data);
  1762. }
  1763. static int mv643xx_eth_stop(struct net_device *dev)
  1764. {
  1765. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1766. int i;
  1767. wrl(mp, INT_MASK(mp->port_num), 0x00000000);
  1768. rdl(mp, INT_MASK(mp->port_num));
  1769. del_timer_sync(&mp->mib_counters_timer);
  1770. napi_disable(&mp->napi);
  1771. del_timer_sync(&mp->rx_oom);
  1772. netif_carrier_off(dev);
  1773. free_irq(dev->irq, dev);
  1774. port_reset(mp);
  1775. mv643xx_eth_get_stats(dev);
  1776. mib_counters_update(mp);
  1777. skb_queue_purge(&mp->rx_recycle);
  1778. for (i = 0; i < mp->rxq_count; i++)
  1779. rxq_deinit(mp->rxq + i);
  1780. for (i = 0; i < mp->txq_count; i++)
  1781. txq_deinit(mp->txq + i);
  1782. return 0;
  1783. }
  1784. static int mv643xx_eth_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1785. {
  1786. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1787. if (mp->phy != NULL)
  1788. return phy_mii_ioctl(mp->phy, if_mii(ifr), cmd);
  1789. return -EOPNOTSUPP;
  1790. }
  1791. static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
  1792. {
  1793. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1794. if (new_mtu < 64 || new_mtu > 9500)
  1795. return -EINVAL;
  1796. dev->mtu = new_mtu;
  1797. mv643xx_eth_recalc_skb_size(mp);
  1798. tx_set_rate(mp, 1000000000, 16777216);
  1799. if (!netif_running(dev))
  1800. return 0;
  1801. /*
  1802. * Stop and then re-open the interface. This will allocate RX
  1803. * skbs of the new MTU.
  1804. * There is a possible danger that the open will not succeed,
  1805. * due to memory being full.
  1806. */
  1807. mv643xx_eth_stop(dev);
  1808. if (mv643xx_eth_open(dev)) {
  1809. dev_printk(KERN_ERR, &dev->dev,
  1810. "fatal error on re-opening device after "
  1811. "MTU change\n");
  1812. }
  1813. return 0;
  1814. }
  1815. static void tx_timeout_task(struct work_struct *ugly)
  1816. {
  1817. struct mv643xx_eth_private *mp;
  1818. mp = container_of(ugly, struct mv643xx_eth_private, tx_timeout_task);
  1819. if (netif_running(mp->dev)) {
  1820. netif_tx_stop_all_queues(mp->dev);
  1821. port_reset(mp);
  1822. port_start(mp);
  1823. netif_tx_wake_all_queues(mp->dev);
  1824. }
  1825. }
  1826. static void mv643xx_eth_tx_timeout(struct net_device *dev)
  1827. {
  1828. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1829. dev_printk(KERN_INFO, &dev->dev, "tx timeout\n");
  1830. schedule_work(&mp->tx_timeout_task);
  1831. }
  1832. #ifdef CONFIG_NET_POLL_CONTROLLER
  1833. static void mv643xx_eth_netpoll(struct net_device *dev)
  1834. {
  1835. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1836. wrl(mp, INT_MASK(mp->port_num), 0x00000000);
  1837. rdl(mp, INT_MASK(mp->port_num));
  1838. mv643xx_eth_irq(dev->irq, dev);
  1839. wrl(mp, INT_MASK(mp->port_num), INT_TX_END | INT_RX | INT_EXT);
  1840. }
  1841. #endif
  1842. /* platform glue ************************************************************/
  1843. static void
  1844. mv643xx_eth_conf_mbus_windows(struct mv643xx_eth_shared_private *msp,
  1845. struct mbus_dram_target_info *dram)
  1846. {
  1847. void __iomem *base = msp->base;
  1848. u32 win_enable;
  1849. u32 win_protect;
  1850. int i;
  1851. for (i = 0; i < 6; i++) {
  1852. writel(0, base + WINDOW_BASE(i));
  1853. writel(0, base + WINDOW_SIZE(i));
  1854. if (i < 4)
  1855. writel(0, base + WINDOW_REMAP_HIGH(i));
  1856. }
  1857. win_enable = 0x3f;
  1858. win_protect = 0;
  1859. for (i = 0; i < dram->num_cs; i++) {
  1860. struct mbus_dram_window *cs = dram->cs + i;
  1861. writel((cs->base & 0xffff0000) |
  1862. (cs->mbus_attr << 8) |
  1863. dram->mbus_dram_target_id, base + WINDOW_BASE(i));
  1864. writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
  1865. win_enable &= ~(1 << i);
  1866. win_protect |= 3 << (2 * i);
  1867. }
  1868. writel(win_enable, base + WINDOW_BAR_ENABLE);
  1869. msp->win_protect = win_protect;
  1870. }
  1871. static void infer_hw_params(struct mv643xx_eth_shared_private *msp)
  1872. {
  1873. /*
  1874. * Check whether we have a 14-bit coal limit field in bits
  1875. * [21:8], or a 16-bit coal limit in bits [25,21:7] of the
  1876. * SDMA config register.
  1877. */
  1878. writel(0x02000000, msp->base + SDMA_CONFIG(0));
  1879. if (readl(msp->base + SDMA_CONFIG(0)) & 0x02000000)
  1880. msp->extended_rx_coal_limit = 1;
  1881. else
  1882. msp->extended_rx_coal_limit = 0;
  1883. /*
  1884. * Check whether the MAC supports TX rate control, and if
  1885. * yes, whether its associated registers are in the old or
  1886. * the new place.
  1887. */
  1888. writel(1, msp->base + TX_BW_MTU_MOVED(0));
  1889. if (readl(msp->base + TX_BW_MTU_MOVED(0)) & 1) {
  1890. msp->tx_bw_control = TX_BW_CONTROL_NEW_LAYOUT;
  1891. } else {
  1892. writel(7, msp->base + TX_BW_RATE(0));
  1893. if (readl(msp->base + TX_BW_RATE(0)) & 7)
  1894. msp->tx_bw_control = TX_BW_CONTROL_OLD_LAYOUT;
  1895. else
  1896. msp->tx_bw_control = TX_BW_CONTROL_ABSENT;
  1897. }
  1898. }
  1899. static int mv643xx_eth_shared_probe(struct platform_device *pdev)
  1900. {
  1901. static int mv643xx_eth_version_printed = 0;
  1902. struct mv643xx_eth_shared_platform_data *pd = pdev->dev.platform_data;
  1903. struct mv643xx_eth_shared_private *msp;
  1904. struct resource *res;
  1905. int ret;
  1906. if (!mv643xx_eth_version_printed++)
  1907. printk(KERN_NOTICE "MV-643xx 10/100/1000 ethernet "
  1908. "driver version %s\n", mv643xx_eth_driver_version);
  1909. ret = -EINVAL;
  1910. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1911. if (res == NULL)
  1912. goto out;
  1913. ret = -ENOMEM;
  1914. msp = kmalloc(sizeof(*msp), GFP_KERNEL);
  1915. if (msp == NULL)
  1916. goto out;
  1917. memset(msp, 0, sizeof(*msp));
  1918. msp->base = ioremap(res->start, res->end - res->start + 1);
  1919. if (msp->base == NULL)
  1920. goto out_free;
  1921. /*
  1922. * Set up and register SMI bus.
  1923. */
  1924. if (pd == NULL || pd->shared_smi == NULL) {
  1925. msp->smi_bus.priv = msp;
  1926. msp->smi_bus.name = "mv643xx_eth smi";
  1927. msp->smi_bus.read = smi_bus_read;
  1928. msp->smi_bus.write = smi_bus_write,
  1929. snprintf(msp->smi_bus.id, MII_BUS_ID_SIZE, "%d", pdev->id);
  1930. msp->smi_bus.parent = &pdev->dev;
  1931. msp->smi_bus.phy_mask = 0xffffffff;
  1932. if (mdiobus_register(&msp->smi_bus) < 0)
  1933. goto out_unmap;
  1934. msp->smi = msp;
  1935. } else {
  1936. msp->smi = platform_get_drvdata(pd->shared_smi);
  1937. }
  1938. msp->err_interrupt = NO_IRQ;
  1939. init_waitqueue_head(&msp->smi_busy_wait);
  1940. /*
  1941. * Check whether the error interrupt is hooked up.
  1942. */
  1943. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1944. if (res != NULL) {
  1945. int err;
  1946. err = request_irq(res->start, mv643xx_eth_err_irq,
  1947. IRQF_SHARED, "mv643xx_eth", msp);
  1948. if (!err) {
  1949. writel(ERR_INT_SMI_DONE, msp->base + ERR_INT_MASK);
  1950. msp->err_interrupt = res->start;
  1951. }
  1952. }
  1953. /*
  1954. * (Re-)program MBUS remapping windows if we are asked to.
  1955. */
  1956. if (pd != NULL && pd->dram != NULL)
  1957. mv643xx_eth_conf_mbus_windows(msp, pd->dram);
  1958. /*
  1959. * Detect hardware parameters.
  1960. */
  1961. msp->t_clk = (pd != NULL && pd->t_clk != 0) ? pd->t_clk : 133000000;
  1962. infer_hw_params(msp);
  1963. platform_set_drvdata(pdev, msp);
  1964. return 0;
  1965. out_unmap:
  1966. iounmap(msp->base);
  1967. out_free:
  1968. kfree(msp);
  1969. out:
  1970. return ret;
  1971. }
  1972. static int mv643xx_eth_shared_remove(struct platform_device *pdev)
  1973. {
  1974. struct mv643xx_eth_shared_private *msp = platform_get_drvdata(pdev);
  1975. struct mv643xx_eth_shared_platform_data *pd = pdev->dev.platform_data;
  1976. if (pd == NULL || pd->shared_smi == NULL)
  1977. mdiobus_unregister(&msp->smi_bus);
  1978. if (msp->err_interrupt != NO_IRQ)
  1979. free_irq(msp->err_interrupt, msp);
  1980. iounmap(msp->base);
  1981. kfree(msp);
  1982. return 0;
  1983. }
  1984. static struct platform_driver mv643xx_eth_shared_driver = {
  1985. .probe = mv643xx_eth_shared_probe,
  1986. .remove = mv643xx_eth_shared_remove,
  1987. .driver = {
  1988. .name = MV643XX_ETH_SHARED_NAME,
  1989. .owner = THIS_MODULE,
  1990. },
  1991. };
  1992. static void phy_addr_set(struct mv643xx_eth_private *mp, int phy_addr)
  1993. {
  1994. int addr_shift = 5 * mp->port_num;
  1995. u32 data;
  1996. data = rdl(mp, PHY_ADDR);
  1997. data &= ~(0x1f << addr_shift);
  1998. data |= (phy_addr & 0x1f) << addr_shift;
  1999. wrl(mp, PHY_ADDR, data);
  2000. }
  2001. static int phy_addr_get(struct mv643xx_eth_private *mp)
  2002. {
  2003. unsigned int data;
  2004. data = rdl(mp, PHY_ADDR);
  2005. return (data >> (5 * mp->port_num)) & 0x1f;
  2006. }
  2007. static void set_params(struct mv643xx_eth_private *mp,
  2008. struct mv643xx_eth_platform_data *pd)
  2009. {
  2010. struct net_device *dev = mp->dev;
  2011. if (is_valid_ether_addr(pd->mac_addr))
  2012. memcpy(dev->dev_addr, pd->mac_addr, 6);
  2013. else
  2014. uc_addr_get(mp, dev->dev_addr);
  2015. mp->default_rx_ring_size = DEFAULT_RX_QUEUE_SIZE;
  2016. if (pd->rx_queue_size)
  2017. mp->default_rx_ring_size = pd->rx_queue_size;
  2018. mp->rx_desc_sram_addr = pd->rx_sram_addr;
  2019. mp->rx_desc_sram_size = pd->rx_sram_size;
  2020. mp->rxq_count = pd->rx_queue_count ? : 1;
  2021. mp->default_tx_ring_size = DEFAULT_TX_QUEUE_SIZE;
  2022. if (pd->tx_queue_size)
  2023. mp->default_tx_ring_size = pd->tx_queue_size;
  2024. mp->tx_desc_sram_addr = pd->tx_sram_addr;
  2025. mp->tx_desc_sram_size = pd->tx_sram_size;
  2026. mp->txq_count = pd->tx_queue_count ? : 1;
  2027. }
  2028. static struct phy_device *phy_scan(struct mv643xx_eth_private *mp,
  2029. int phy_addr)
  2030. {
  2031. struct mii_bus *bus = &mp->shared->smi->smi_bus;
  2032. struct phy_device *phydev;
  2033. int start;
  2034. int num;
  2035. int i;
  2036. if (phy_addr == MV643XX_ETH_PHY_ADDR_DEFAULT) {
  2037. start = phy_addr_get(mp) & 0x1f;
  2038. num = 32;
  2039. } else {
  2040. start = phy_addr & 0x1f;
  2041. num = 1;
  2042. }
  2043. phydev = NULL;
  2044. for (i = 0; i < num; i++) {
  2045. int addr = (start + i) & 0x1f;
  2046. if (bus->phy_map[addr] == NULL)
  2047. mdiobus_scan(bus, addr);
  2048. if (phydev == NULL) {
  2049. phydev = bus->phy_map[addr];
  2050. if (phydev != NULL)
  2051. phy_addr_set(mp, addr);
  2052. }
  2053. }
  2054. return phydev;
  2055. }
  2056. static void phy_init(struct mv643xx_eth_private *mp, int speed, int duplex)
  2057. {
  2058. struct phy_device *phy = mp->phy;
  2059. phy_reset(mp);
  2060. phy_attach(mp->dev, phy->dev.bus_id, 0, PHY_INTERFACE_MODE_GMII);
  2061. if (speed == 0) {
  2062. phy->autoneg = AUTONEG_ENABLE;
  2063. phy->speed = 0;
  2064. phy->duplex = 0;
  2065. phy->advertising = phy->supported | ADVERTISED_Autoneg;
  2066. } else {
  2067. phy->autoneg = AUTONEG_DISABLE;
  2068. phy->advertising = 0;
  2069. phy->speed = speed;
  2070. phy->duplex = duplex;
  2071. }
  2072. phy_start_aneg(phy);
  2073. }
  2074. static void init_pscr(struct mv643xx_eth_private *mp, int speed, int duplex)
  2075. {
  2076. u32 pscr;
  2077. pscr = rdl(mp, PORT_SERIAL_CONTROL(mp->port_num));
  2078. if (pscr & SERIAL_PORT_ENABLE) {
  2079. pscr &= ~SERIAL_PORT_ENABLE;
  2080. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr);
  2081. }
  2082. pscr = MAX_RX_PACKET_9700BYTE | SERIAL_PORT_CONTROL_RESERVED;
  2083. if (mp->phy == NULL) {
  2084. pscr |= DISABLE_AUTO_NEG_SPEED_GMII;
  2085. if (speed == SPEED_1000)
  2086. pscr |= SET_GMII_SPEED_TO_1000;
  2087. else if (speed == SPEED_100)
  2088. pscr |= SET_MII_SPEED_TO_100;
  2089. pscr |= DISABLE_AUTO_NEG_FOR_FLOW_CTRL;
  2090. pscr |= DISABLE_AUTO_NEG_FOR_DUPLEX;
  2091. if (duplex == DUPLEX_FULL)
  2092. pscr |= SET_FULL_DUPLEX_MODE;
  2093. }
  2094. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr);
  2095. }
  2096. static int mv643xx_eth_probe(struct platform_device *pdev)
  2097. {
  2098. struct mv643xx_eth_platform_data *pd;
  2099. struct mv643xx_eth_private *mp;
  2100. struct net_device *dev;
  2101. struct resource *res;
  2102. DECLARE_MAC_BUF(mac);
  2103. int err;
  2104. pd = pdev->dev.platform_data;
  2105. if (pd == NULL) {
  2106. dev_printk(KERN_ERR, &pdev->dev,
  2107. "no mv643xx_eth_platform_data\n");
  2108. return -ENODEV;
  2109. }
  2110. if (pd->shared == NULL) {
  2111. dev_printk(KERN_ERR, &pdev->dev,
  2112. "no mv643xx_eth_platform_data->shared\n");
  2113. return -ENODEV;
  2114. }
  2115. dev = alloc_etherdev_mq(sizeof(struct mv643xx_eth_private), 8);
  2116. if (!dev)
  2117. return -ENOMEM;
  2118. mp = netdev_priv(dev);
  2119. platform_set_drvdata(pdev, mp);
  2120. mp->shared = platform_get_drvdata(pd->shared);
  2121. mp->port_num = pd->port_number;
  2122. mp->dev = dev;
  2123. set_params(mp, pd);
  2124. dev->real_num_tx_queues = mp->txq_count;
  2125. if (pd->phy_addr != MV643XX_ETH_PHY_NONE)
  2126. mp->phy = phy_scan(mp, pd->phy_addr);
  2127. if (mp->phy != NULL) {
  2128. phy_init(mp, pd->speed, pd->duplex);
  2129. SET_ETHTOOL_OPS(dev, &mv643xx_eth_ethtool_ops);
  2130. } else {
  2131. SET_ETHTOOL_OPS(dev, &mv643xx_eth_ethtool_ops_phyless);
  2132. }
  2133. init_pscr(mp, pd->speed, pd->duplex);
  2134. mib_counters_clear(mp);
  2135. init_timer(&mp->mib_counters_timer);
  2136. mp->mib_counters_timer.data = (unsigned long)mp;
  2137. mp->mib_counters_timer.function = mib_counters_timer_wrapper;
  2138. mp->mib_counters_timer.expires = jiffies + 30 * HZ;
  2139. add_timer(&mp->mib_counters_timer);
  2140. spin_lock_init(&mp->mib_counters_lock);
  2141. INIT_WORK(&mp->tx_timeout_task, tx_timeout_task);
  2142. netif_napi_add(dev, &mp->napi, mv643xx_eth_poll, 128);
  2143. init_timer(&mp->rx_oom);
  2144. mp->rx_oom.data = (unsigned long)mp;
  2145. mp->rx_oom.function = oom_timer_wrapper;
  2146. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  2147. BUG_ON(!res);
  2148. dev->irq = res->start;
  2149. dev->get_stats = mv643xx_eth_get_stats;
  2150. dev->hard_start_xmit = mv643xx_eth_xmit;
  2151. dev->open = mv643xx_eth_open;
  2152. dev->stop = mv643xx_eth_stop;
  2153. dev->set_multicast_list = mv643xx_eth_set_rx_mode;
  2154. dev->set_mac_address = mv643xx_eth_set_mac_address;
  2155. dev->do_ioctl = mv643xx_eth_ioctl;
  2156. dev->change_mtu = mv643xx_eth_change_mtu;
  2157. dev->tx_timeout = mv643xx_eth_tx_timeout;
  2158. #ifdef CONFIG_NET_POLL_CONTROLLER
  2159. dev->poll_controller = mv643xx_eth_netpoll;
  2160. #endif
  2161. dev->watchdog_timeo = 2 * HZ;
  2162. dev->base_addr = 0;
  2163. dev->features = NETIF_F_SG | NETIF_F_IP_CSUM;
  2164. dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM;
  2165. SET_NETDEV_DEV(dev, &pdev->dev);
  2166. if (mp->shared->win_protect)
  2167. wrl(mp, WINDOW_PROTECT(mp->port_num), mp->shared->win_protect);
  2168. err = register_netdev(dev);
  2169. if (err)
  2170. goto out;
  2171. dev_printk(KERN_NOTICE, &dev->dev, "port %d with MAC address %s\n",
  2172. mp->port_num, print_mac(mac, dev->dev_addr));
  2173. if (mp->tx_desc_sram_size > 0)
  2174. dev_printk(KERN_NOTICE, &dev->dev, "configured with sram\n");
  2175. return 0;
  2176. out:
  2177. free_netdev(dev);
  2178. return err;
  2179. }
  2180. static int mv643xx_eth_remove(struct platform_device *pdev)
  2181. {
  2182. struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
  2183. unregister_netdev(mp->dev);
  2184. if (mp->phy != NULL)
  2185. phy_detach(mp->phy);
  2186. flush_scheduled_work();
  2187. free_netdev(mp->dev);
  2188. platform_set_drvdata(pdev, NULL);
  2189. return 0;
  2190. }
  2191. static void mv643xx_eth_shutdown(struct platform_device *pdev)
  2192. {
  2193. struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
  2194. /* Mask all interrupts on ethernet port */
  2195. wrl(mp, INT_MASK(mp->port_num), 0);
  2196. rdl(mp, INT_MASK(mp->port_num));
  2197. if (netif_running(mp->dev))
  2198. port_reset(mp);
  2199. }
  2200. static struct platform_driver mv643xx_eth_driver = {
  2201. .probe = mv643xx_eth_probe,
  2202. .remove = mv643xx_eth_remove,
  2203. .shutdown = mv643xx_eth_shutdown,
  2204. .driver = {
  2205. .name = MV643XX_ETH_NAME,
  2206. .owner = THIS_MODULE,
  2207. },
  2208. };
  2209. static int __init mv643xx_eth_init_module(void)
  2210. {
  2211. int rc;
  2212. rc = platform_driver_register(&mv643xx_eth_shared_driver);
  2213. if (!rc) {
  2214. rc = platform_driver_register(&mv643xx_eth_driver);
  2215. if (rc)
  2216. platform_driver_unregister(&mv643xx_eth_shared_driver);
  2217. }
  2218. return rc;
  2219. }
  2220. module_init(mv643xx_eth_init_module);
  2221. static void __exit mv643xx_eth_cleanup_module(void)
  2222. {
  2223. platform_driver_unregister(&mv643xx_eth_driver);
  2224. platform_driver_unregister(&mv643xx_eth_shared_driver);
  2225. }
  2226. module_exit(mv643xx_eth_cleanup_module);
  2227. MODULE_AUTHOR("Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, "
  2228. "Manish Lachwani, Dale Farnsworth and Lennert Buytenhek");
  2229. MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
  2230. MODULE_LICENSE("GPL");
  2231. MODULE_ALIAS("platform:" MV643XX_ETH_SHARED_NAME);
  2232. MODULE_ALIAS("platform:" MV643XX_ETH_NAME);