xhci-hcd.c 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <linux/irq.h>
  23. #include <linux/module.h>
  24. #include <linux/moduleparam.h>
  25. #include "xhci.h"
  26. #define DRIVER_AUTHOR "Sarah Sharp"
  27. #define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
  28. /* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
  29. static int link_quirk;
  30. module_param(link_quirk, int, S_IRUGO | S_IWUSR);
  31. MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
  32. /* TODO: copied from ehci-hcd.c - can this be refactored? */
  33. /*
  34. * handshake - spin reading hc until handshake completes or fails
  35. * @ptr: address of hc register to be read
  36. * @mask: bits to look at in result of read
  37. * @done: value of those bits when handshake succeeds
  38. * @usec: timeout in microseconds
  39. *
  40. * Returns negative errno, or zero on success
  41. *
  42. * Success happens when the "mask" bits have the specified value (hardware
  43. * handshake done). There are two failure modes: "usec" have passed (major
  44. * hardware flakeout), or the register reads as all-ones (hardware removed).
  45. */
  46. static int handshake(struct xhci_hcd *xhci, void __iomem *ptr,
  47. u32 mask, u32 done, int usec)
  48. {
  49. u32 result;
  50. do {
  51. result = xhci_readl(xhci, ptr);
  52. if (result == ~(u32)0) /* card removed */
  53. return -ENODEV;
  54. result &= mask;
  55. if (result == done)
  56. return 0;
  57. udelay(1);
  58. usec--;
  59. } while (usec > 0);
  60. return -ETIMEDOUT;
  61. }
  62. /*
  63. * Force HC into halt state.
  64. *
  65. * Disable any IRQs and clear the run/stop bit.
  66. * HC will complete any current and actively pipelined transactions, and
  67. * should halt within 16 microframes of the run/stop bit being cleared.
  68. * Read HC Halted bit in the status register to see when the HC is finished.
  69. * XXX: shouldn't we set HC_STATE_HALT here somewhere?
  70. */
  71. int xhci_halt(struct xhci_hcd *xhci)
  72. {
  73. u32 halted;
  74. u32 cmd;
  75. u32 mask;
  76. xhci_dbg(xhci, "// Halt the HC\n");
  77. /* Disable all interrupts from the host controller */
  78. mask = ~(XHCI_IRQS);
  79. halted = xhci_readl(xhci, &xhci->op_regs->status) & STS_HALT;
  80. if (!halted)
  81. mask &= ~CMD_RUN;
  82. cmd = xhci_readl(xhci, &xhci->op_regs->command);
  83. cmd &= mask;
  84. xhci_writel(xhci, cmd, &xhci->op_regs->command);
  85. return handshake(xhci, &xhci->op_regs->status,
  86. STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
  87. }
  88. /*
  89. * Reset a halted HC, and set the internal HC state to HC_STATE_HALT.
  90. *
  91. * This resets pipelines, timers, counters, state machines, etc.
  92. * Transactions will be terminated immediately, and operational registers
  93. * will be set to their defaults.
  94. */
  95. int xhci_reset(struct xhci_hcd *xhci)
  96. {
  97. u32 command;
  98. u32 state;
  99. state = xhci_readl(xhci, &xhci->op_regs->status);
  100. if ((state & STS_HALT) == 0) {
  101. xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
  102. return 0;
  103. }
  104. xhci_dbg(xhci, "// Reset the HC\n");
  105. command = xhci_readl(xhci, &xhci->op_regs->command);
  106. command |= CMD_RESET;
  107. xhci_writel(xhci, command, &xhci->op_regs->command);
  108. /* XXX: Why does EHCI set this here? Shouldn't other code do this? */
  109. xhci_to_hcd(xhci)->state = HC_STATE_HALT;
  110. return handshake(xhci, &xhci->op_regs->command, CMD_RESET, 0, 250 * 1000);
  111. }
  112. /*
  113. * Stop the HC from processing the endpoint queues.
  114. */
  115. static void xhci_quiesce(struct xhci_hcd *xhci)
  116. {
  117. /*
  118. * Queues are per endpoint, so we need to disable an endpoint or slot.
  119. *
  120. * To disable a slot, we need to insert a disable slot command on the
  121. * command ring and ring the doorbell. This will also free any internal
  122. * resources associated with the slot (which might not be what we want).
  123. *
  124. * A Release Endpoint command sounds better - doesn't free internal HC
  125. * memory, but removes the endpoints from the schedule and releases the
  126. * bandwidth, disables the doorbells, and clears the endpoint enable
  127. * flag. Usually used prior to a set interface command.
  128. *
  129. * TODO: Implement after command ring code is done.
  130. */
  131. BUG_ON(!HC_IS_RUNNING(xhci_to_hcd(xhci)->state));
  132. xhci_dbg(xhci, "Finished quiescing -- code not written yet\n");
  133. }
  134. #if 0
  135. /* Set up MSI-X table for entry 0 (may claim other entries later) */
  136. static int xhci_setup_msix(struct xhci_hcd *xhci)
  137. {
  138. int ret;
  139. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  140. xhci->msix_count = 0;
  141. /* XXX: did I do this right? ixgbe does kcalloc for more than one */
  142. xhci->msix_entries = kmalloc(sizeof(struct msix_entry), GFP_KERNEL);
  143. if (!xhci->msix_entries) {
  144. xhci_err(xhci, "Failed to allocate MSI-X entries\n");
  145. return -ENOMEM;
  146. }
  147. xhci->msix_entries[0].entry = 0;
  148. ret = pci_enable_msix(pdev, xhci->msix_entries, xhci->msix_count);
  149. if (ret) {
  150. xhci_err(xhci, "Failed to enable MSI-X\n");
  151. goto free_entries;
  152. }
  153. /*
  154. * Pass the xhci pointer value as the request_irq "cookie".
  155. * If more irqs are added, this will need to be unique for each one.
  156. */
  157. ret = request_irq(xhci->msix_entries[0].vector, &xhci_irq, 0,
  158. "xHCI", xhci_to_hcd(xhci));
  159. if (ret) {
  160. xhci_err(xhci, "Failed to allocate MSI-X interrupt\n");
  161. goto disable_msix;
  162. }
  163. xhci_dbg(xhci, "Finished setting up MSI-X\n");
  164. return 0;
  165. disable_msix:
  166. pci_disable_msix(pdev);
  167. free_entries:
  168. kfree(xhci->msix_entries);
  169. xhci->msix_entries = NULL;
  170. return ret;
  171. }
  172. /* XXX: code duplication; can xhci_setup_msix call this? */
  173. /* Free any IRQs and disable MSI-X */
  174. static void xhci_cleanup_msix(struct xhci_hcd *xhci)
  175. {
  176. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  177. if (!xhci->msix_entries)
  178. return;
  179. free_irq(xhci->msix_entries[0].vector, xhci);
  180. pci_disable_msix(pdev);
  181. kfree(xhci->msix_entries);
  182. xhci->msix_entries = NULL;
  183. xhci_dbg(xhci, "Finished cleaning up MSI-X\n");
  184. }
  185. #endif
  186. /*
  187. * Initialize memory for HCD and xHC (one-time init).
  188. *
  189. * Program the PAGESIZE register, initialize the device context array, create
  190. * device contexts (?), set up a command ring segment (or two?), create event
  191. * ring (one for now).
  192. */
  193. int xhci_init(struct usb_hcd *hcd)
  194. {
  195. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  196. int retval = 0;
  197. xhci_dbg(xhci, "xhci_init\n");
  198. spin_lock_init(&xhci->lock);
  199. if (link_quirk) {
  200. xhci_dbg(xhci, "QUIRK: Not clearing Link TRB chain bits.\n");
  201. xhci->quirks |= XHCI_LINK_TRB_QUIRK;
  202. } else {
  203. xhci_dbg(xhci, "xHCI doesn't need link TRB QUIRK\n");
  204. }
  205. retval = xhci_mem_init(xhci, GFP_KERNEL);
  206. xhci_dbg(xhci, "Finished xhci_init\n");
  207. return retval;
  208. }
  209. /*
  210. * Called in interrupt context when there might be work
  211. * queued on the event ring
  212. *
  213. * xhci->lock must be held by caller.
  214. */
  215. static void xhci_work(struct xhci_hcd *xhci)
  216. {
  217. u32 temp;
  218. u64 temp_64;
  219. /*
  220. * Clear the op reg interrupt status first,
  221. * so we can receive interrupts from other MSI-X interrupters.
  222. * Write 1 to clear the interrupt status.
  223. */
  224. temp = xhci_readl(xhci, &xhci->op_regs->status);
  225. temp |= STS_EINT;
  226. xhci_writel(xhci, temp, &xhci->op_regs->status);
  227. /* FIXME when MSI-X is supported and there are multiple vectors */
  228. /* Clear the MSI-X event interrupt status */
  229. /* Acknowledge the interrupt */
  230. temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  231. temp |= 0x3;
  232. xhci_writel(xhci, temp, &xhci->ir_set->irq_pending);
  233. /* Flush posted writes */
  234. xhci_readl(xhci, &xhci->ir_set->irq_pending);
  235. /* FIXME this should be a delayed service routine that clears the EHB */
  236. xhci_handle_event(xhci);
  237. /* Clear the event handler busy flag (RW1C); the event ring should be empty. */
  238. temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  239. xhci_write_64(xhci, temp_64 | ERST_EHB, &xhci->ir_set->erst_dequeue);
  240. /* Flush posted writes -- FIXME is this necessary? */
  241. xhci_readl(xhci, &xhci->ir_set->irq_pending);
  242. }
  243. /*-------------------------------------------------------------------------*/
  244. /*
  245. * xHCI spec says we can get an interrupt, and if the HC has an error condition,
  246. * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
  247. * indicators of an event TRB error, but we check the status *first* to be safe.
  248. */
  249. irqreturn_t xhci_irq(struct usb_hcd *hcd)
  250. {
  251. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  252. u32 temp, temp2;
  253. union xhci_trb *trb;
  254. spin_lock(&xhci->lock);
  255. trb = xhci->event_ring->dequeue;
  256. /* Check if the xHC generated the interrupt, or the irq is shared */
  257. temp = xhci_readl(xhci, &xhci->op_regs->status);
  258. temp2 = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  259. if (temp == 0xffffffff && temp2 == 0xffffffff)
  260. goto hw_died;
  261. if (!(temp & STS_EINT) && !ER_IRQ_PENDING(temp2)) {
  262. spin_unlock(&xhci->lock);
  263. return IRQ_NONE;
  264. }
  265. xhci_dbg(xhci, "op reg status = %08x\n", temp);
  266. xhci_dbg(xhci, "ir set irq_pending = %08x\n", temp2);
  267. xhci_dbg(xhci, "Event ring dequeue ptr:\n");
  268. xhci_dbg(xhci, "@%llx %08x %08x %08x %08x\n",
  269. (unsigned long long)xhci_trb_virt_to_dma(xhci->event_ring->deq_seg, trb),
  270. lower_32_bits(trb->link.segment_ptr),
  271. upper_32_bits(trb->link.segment_ptr),
  272. (unsigned int) trb->link.intr_target,
  273. (unsigned int) trb->link.control);
  274. if (temp & STS_FATAL) {
  275. xhci_warn(xhci, "WARNING: Host System Error\n");
  276. xhci_halt(xhci);
  277. hw_died:
  278. xhci_to_hcd(xhci)->state = HC_STATE_HALT;
  279. spin_unlock(&xhci->lock);
  280. return -ESHUTDOWN;
  281. }
  282. xhci_work(xhci);
  283. spin_unlock(&xhci->lock);
  284. return IRQ_HANDLED;
  285. }
  286. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  287. void xhci_event_ring_work(unsigned long arg)
  288. {
  289. unsigned long flags;
  290. int temp;
  291. u64 temp_64;
  292. struct xhci_hcd *xhci = (struct xhci_hcd *) arg;
  293. int i, j;
  294. xhci_dbg(xhci, "Poll event ring: %lu\n", jiffies);
  295. spin_lock_irqsave(&xhci->lock, flags);
  296. temp = xhci_readl(xhci, &xhci->op_regs->status);
  297. xhci_dbg(xhci, "op reg status = 0x%x\n", temp);
  298. temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  299. xhci_dbg(xhci, "ir_set 0 pending = 0x%x\n", temp);
  300. xhci_dbg(xhci, "No-op commands handled = %d\n", xhci->noops_handled);
  301. xhci_dbg(xhci, "HC error bitmask = 0x%x\n", xhci->error_bitmask);
  302. xhci->error_bitmask = 0;
  303. xhci_dbg(xhci, "Event ring:\n");
  304. xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
  305. xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
  306. temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  307. temp_64 &= ~ERST_PTR_MASK;
  308. xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
  309. xhci_dbg(xhci, "Command ring:\n");
  310. xhci_debug_segment(xhci, xhci->cmd_ring->deq_seg);
  311. xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
  312. xhci_dbg_cmd_ptrs(xhci);
  313. for (i = 0; i < MAX_HC_SLOTS; ++i) {
  314. if (!xhci->devs[i])
  315. continue;
  316. for (j = 0; j < 31; ++j) {
  317. struct xhci_ring *ring = xhci->devs[i]->eps[j].ring;
  318. if (!ring)
  319. continue;
  320. xhci_dbg(xhci, "Dev %d endpoint ring %d:\n", i, j);
  321. xhci_debug_segment(xhci, ring->deq_seg);
  322. }
  323. }
  324. if (xhci->noops_submitted != NUM_TEST_NOOPS)
  325. if (xhci_setup_one_noop(xhci))
  326. xhci_ring_cmd_db(xhci);
  327. spin_unlock_irqrestore(&xhci->lock, flags);
  328. if (!xhci->zombie)
  329. mod_timer(&xhci->event_ring_timer, jiffies + POLL_TIMEOUT * HZ);
  330. else
  331. xhci_dbg(xhci, "Quit polling the event ring.\n");
  332. }
  333. #endif
  334. /*
  335. * Start the HC after it was halted.
  336. *
  337. * This function is called by the USB core when the HC driver is added.
  338. * Its opposite is xhci_stop().
  339. *
  340. * xhci_init() must be called once before this function can be called.
  341. * Reset the HC, enable device slot contexts, program DCBAAP, and
  342. * set command ring pointer and event ring pointer.
  343. *
  344. * Setup MSI-X vectors and enable interrupts.
  345. */
  346. int xhci_run(struct usb_hcd *hcd)
  347. {
  348. u32 temp;
  349. u64 temp_64;
  350. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  351. void (*doorbell)(struct xhci_hcd *) = NULL;
  352. hcd->uses_new_polling = 1;
  353. hcd->poll_rh = 0;
  354. xhci_dbg(xhci, "xhci_run\n");
  355. #if 0 /* FIXME: MSI not setup yet */
  356. /* Do this at the very last minute */
  357. ret = xhci_setup_msix(xhci);
  358. if (!ret)
  359. return ret;
  360. return -ENOSYS;
  361. #endif
  362. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  363. init_timer(&xhci->event_ring_timer);
  364. xhci->event_ring_timer.data = (unsigned long) xhci;
  365. xhci->event_ring_timer.function = xhci_event_ring_work;
  366. /* Poll the event ring */
  367. xhci->event_ring_timer.expires = jiffies + POLL_TIMEOUT * HZ;
  368. xhci->zombie = 0;
  369. xhci_dbg(xhci, "Setting event ring polling timer\n");
  370. add_timer(&xhci->event_ring_timer);
  371. #endif
  372. xhci_dbg(xhci, "Command ring memory map follows:\n");
  373. xhci_debug_ring(xhci, xhci->cmd_ring);
  374. xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
  375. xhci_dbg_cmd_ptrs(xhci);
  376. xhci_dbg(xhci, "ERST memory map follows:\n");
  377. xhci_dbg_erst(xhci, &xhci->erst);
  378. xhci_dbg(xhci, "Event ring:\n");
  379. xhci_debug_ring(xhci, xhci->event_ring);
  380. xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
  381. temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  382. temp_64 &= ~ERST_PTR_MASK;
  383. xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
  384. xhci_dbg(xhci, "// Set the interrupt modulation register\n");
  385. temp = xhci_readl(xhci, &xhci->ir_set->irq_control);
  386. temp &= ~ER_IRQ_INTERVAL_MASK;
  387. temp |= (u32) 160;
  388. xhci_writel(xhci, temp, &xhci->ir_set->irq_control);
  389. /* Set the HCD state before we enable the irqs */
  390. hcd->state = HC_STATE_RUNNING;
  391. temp = xhci_readl(xhci, &xhci->op_regs->command);
  392. temp |= (CMD_EIE);
  393. xhci_dbg(xhci, "// Enable interrupts, cmd = 0x%x.\n",
  394. temp);
  395. xhci_writel(xhci, temp, &xhci->op_regs->command);
  396. temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  397. xhci_dbg(xhci, "// Enabling event ring interrupter %p by writing 0x%x to irq_pending\n",
  398. xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
  399. xhci_writel(xhci, ER_IRQ_ENABLE(temp),
  400. &xhci->ir_set->irq_pending);
  401. xhci_print_ir_set(xhci, xhci->ir_set, 0);
  402. if (NUM_TEST_NOOPS > 0)
  403. doorbell = xhci_setup_one_noop(xhci);
  404. temp = xhci_readl(xhci, &xhci->op_regs->command);
  405. temp |= (CMD_RUN);
  406. xhci_dbg(xhci, "// Turn on HC, cmd = 0x%x.\n",
  407. temp);
  408. xhci_writel(xhci, temp, &xhci->op_regs->command);
  409. /* Flush PCI posted writes */
  410. temp = xhci_readl(xhci, &xhci->op_regs->command);
  411. xhci_dbg(xhci, "// @%p = 0x%x\n", &xhci->op_regs->command, temp);
  412. if (doorbell)
  413. (*doorbell)(xhci);
  414. xhci_dbg(xhci, "Finished xhci_run\n");
  415. return 0;
  416. }
  417. /*
  418. * Stop xHCI driver.
  419. *
  420. * This function is called by the USB core when the HC driver is removed.
  421. * Its opposite is xhci_run().
  422. *
  423. * Disable device contexts, disable IRQs, and quiesce the HC.
  424. * Reset the HC, finish any completed transactions, and cleanup memory.
  425. */
  426. void xhci_stop(struct usb_hcd *hcd)
  427. {
  428. u32 temp;
  429. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  430. spin_lock_irq(&xhci->lock);
  431. if (HC_IS_RUNNING(hcd->state))
  432. xhci_quiesce(xhci);
  433. xhci_halt(xhci);
  434. xhci_reset(xhci);
  435. spin_unlock_irq(&xhci->lock);
  436. #if 0 /* No MSI yet */
  437. xhci_cleanup_msix(xhci);
  438. #endif
  439. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  440. /* Tell the event ring poll function not to reschedule */
  441. xhci->zombie = 1;
  442. del_timer_sync(&xhci->event_ring_timer);
  443. #endif
  444. xhci_dbg(xhci, "// Disabling event ring interrupts\n");
  445. temp = xhci_readl(xhci, &xhci->op_regs->status);
  446. xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
  447. temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  448. xhci_writel(xhci, ER_IRQ_DISABLE(temp),
  449. &xhci->ir_set->irq_pending);
  450. xhci_print_ir_set(xhci, xhci->ir_set, 0);
  451. xhci_dbg(xhci, "cleaning up memory\n");
  452. xhci_mem_cleanup(xhci);
  453. xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
  454. xhci_readl(xhci, &xhci->op_regs->status));
  455. }
  456. /*
  457. * Shutdown HC (not bus-specific)
  458. *
  459. * This is called when the machine is rebooting or halting. We assume that the
  460. * machine will be powered off, and the HC's internal state will be reset.
  461. * Don't bother to free memory.
  462. */
  463. void xhci_shutdown(struct usb_hcd *hcd)
  464. {
  465. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  466. spin_lock_irq(&xhci->lock);
  467. xhci_halt(xhci);
  468. spin_unlock_irq(&xhci->lock);
  469. #if 0
  470. xhci_cleanup_msix(xhci);
  471. #endif
  472. xhci_dbg(xhci, "xhci_shutdown completed - status = %x\n",
  473. xhci_readl(xhci, &xhci->op_regs->status));
  474. }
  475. /*-------------------------------------------------------------------------*/
  476. /**
  477. * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
  478. * HCDs. Find the index for an endpoint given its descriptor. Use the return
  479. * value to right shift 1 for the bitmask.
  480. *
  481. * Index = (epnum * 2) + direction - 1,
  482. * where direction = 0 for OUT, 1 for IN.
  483. * For control endpoints, the IN index is used (OUT index is unused), so
  484. * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
  485. */
  486. unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
  487. {
  488. unsigned int index;
  489. if (usb_endpoint_xfer_control(desc))
  490. index = (unsigned int) (usb_endpoint_num(desc)*2);
  491. else
  492. index = (unsigned int) (usb_endpoint_num(desc)*2) +
  493. (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
  494. return index;
  495. }
  496. /* Find the flag for this endpoint (for use in the control context). Use the
  497. * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
  498. * bit 1, etc.
  499. */
  500. unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
  501. {
  502. return 1 << (xhci_get_endpoint_index(desc) + 1);
  503. }
  504. /* Find the flag for this endpoint (for use in the control context). Use the
  505. * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
  506. * bit 1, etc.
  507. */
  508. unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
  509. {
  510. return 1 << (ep_index + 1);
  511. }
  512. /* Compute the last valid endpoint context index. Basically, this is the
  513. * endpoint index plus one. For slot contexts with more than valid endpoint,
  514. * we find the most significant bit set in the added contexts flags.
  515. * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
  516. * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
  517. */
  518. unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
  519. {
  520. return fls(added_ctxs) - 1;
  521. }
  522. /* Returns 1 if the arguments are OK;
  523. * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
  524. */
  525. int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
  526. struct usb_host_endpoint *ep, int check_ep, const char *func) {
  527. if (!hcd || (check_ep && !ep) || !udev) {
  528. printk(KERN_DEBUG "xHCI %s called with invalid args\n",
  529. func);
  530. return -EINVAL;
  531. }
  532. if (!udev->parent) {
  533. printk(KERN_DEBUG "xHCI %s called for root hub\n",
  534. func);
  535. return 0;
  536. }
  537. if (!udev->slot_id) {
  538. printk(KERN_DEBUG "xHCI %s called with unaddressed device\n",
  539. func);
  540. return -EINVAL;
  541. }
  542. return 1;
  543. }
  544. static int xhci_configure_endpoint(struct xhci_hcd *xhci,
  545. struct usb_device *udev, struct xhci_command *command,
  546. bool ctx_change, bool must_succeed);
  547. /*
  548. * Full speed devices may have a max packet size greater than 8 bytes, but the
  549. * USB core doesn't know that until it reads the first 8 bytes of the
  550. * descriptor. If the usb_device's max packet size changes after that point,
  551. * we need to issue an evaluate context command and wait on it.
  552. */
  553. static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
  554. unsigned int ep_index, struct urb *urb)
  555. {
  556. struct xhci_container_ctx *in_ctx;
  557. struct xhci_container_ctx *out_ctx;
  558. struct xhci_input_control_ctx *ctrl_ctx;
  559. struct xhci_ep_ctx *ep_ctx;
  560. int max_packet_size;
  561. int hw_max_packet_size;
  562. int ret = 0;
  563. out_ctx = xhci->devs[slot_id]->out_ctx;
  564. ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
  565. hw_max_packet_size = MAX_PACKET_DECODED(ep_ctx->ep_info2);
  566. max_packet_size = urb->dev->ep0.desc.wMaxPacketSize;
  567. if (hw_max_packet_size != max_packet_size) {
  568. xhci_dbg(xhci, "Max Packet Size for ep 0 changed.\n");
  569. xhci_dbg(xhci, "Max packet size in usb_device = %d\n",
  570. max_packet_size);
  571. xhci_dbg(xhci, "Max packet size in xHCI HW = %d\n",
  572. hw_max_packet_size);
  573. xhci_dbg(xhci, "Issuing evaluate context command.\n");
  574. /* Set up the modified control endpoint 0 */
  575. xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
  576. xhci->devs[slot_id]->out_ctx, ep_index);
  577. in_ctx = xhci->devs[slot_id]->in_ctx;
  578. ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
  579. ep_ctx->ep_info2 &= ~MAX_PACKET_MASK;
  580. ep_ctx->ep_info2 |= MAX_PACKET(max_packet_size);
  581. /* Set up the input context flags for the command */
  582. /* FIXME: This won't work if a non-default control endpoint
  583. * changes max packet sizes.
  584. */
  585. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  586. ctrl_ctx->add_flags = EP0_FLAG;
  587. ctrl_ctx->drop_flags = 0;
  588. xhci_dbg(xhci, "Slot %d input context\n", slot_id);
  589. xhci_dbg_ctx(xhci, in_ctx, ep_index);
  590. xhci_dbg(xhci, "Slot %d output context\n", slot_id);
  591. xhci_dbg_ctx(xhci, out_ctx, ep_index);
  592. ret = xhci_configure_endpoint(xhci, urb->dev, NULL,
  593. true, false);
  594. /* Clean up the input context for later use by bandwidth
  595. * functions.
  596. */
  597. ctrl_ctx->add_flags = SLOT_FLAG;
  598. }
  599. return ret;
  600. }
  601. /*
  602. * non-error returns are a promise to giveback() the urb later
  603. * we drop ownership so next owner (or urb unlink) can get it
  604. */
  605. int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
  606. {
  607. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  608. unsigned long flags;
  609. int ret = 0;
  610. unsigned int slot_id, ep_index;
  611. if (!urb || xhci_check_args(hcd, urb->dev, urb->ep, true, __func__) <= 0)
  612. return -EINVAL;
  613. slot_id = urb->dev->slot_id;
  614. ep_index = xhci_get_endpoint_index(&urb->ep->desc);
  615. if (!xhci->devs || !xhci->devs[slot_id]) {
  616. if (!in_interrupt())
  617. dev_warn(&urb->dev->dev, "WARN: urb submitted for dev with no Slot ID\n");
  618. ret = -EINVAL;
  619. goto exit;
  620. }
  621. if (!test_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags)) {
  622. if (!in_interrupt())
  623. xhci_dbg(xhci, "urb submitted during PCI suspend\n");
  624. ret = -ESHUTDOWN;
  625. goto exit;
  626. }
  627. if (usb_endpoint_xfer_control(&urb->ep->desc)) {
  628. /* Check to see if the max packet size for the default control
  629. * endpoint changed during FS device enumeration
  630. */
  631. if (urb->dev->speed == USB_SPEED_FULL) {
  632. ret = xhci_check_maxpacket(xhci, slot_id,
  633. ep_index, urb);
  634. if (ret < 0)
  635. return ret;
  636. }
  637. /* We have a spinlock and interrupts disabled, so we must pass
  638. * atomic context to this function, which may allocate memory.
  639. */
  640. spin_lock_irqsave(&xhci->lock, flags);
  641. ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
  642. slot_id, ep_index);
  643. spin_unlock_irqrestore(&xhci->lock, flags);
  644. } else if (usb_endpoint_xfer_bulk(&urb->ep->desc)) {
  645. spin_lock_irqsave(&xhci->lock, flags);
  646. ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
  647. slot_id, ep_index);
  648. spin_unlock_irqrestore(&xhci->lock, flags);
  649. } else if (usb_endpoint_xfer_int(&urb->ep->desc)) {
  650. spin_lock_irqsave(&xhci->lock, flags);
  651. ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
  652. slot_id, ep_index);
  653. spin_unlock_irqrestore(&xhci->lock, flags);
  654. } else {
  655. ret = -EINVAL;
  656. }
  657. exit:
  658. return ret;
  659. }
  660. /*
  661. * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
  662. * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
  663. * should pick up where it left off in the TD, unless a Set Transfer Ring
  664. * Dequeue Pointer is issued.
  665. *
  666. * The TRBs that make up the buffers for the canceled URB will be "removed" from
  667. * the ring. Since the ring is a contiguous structure, they can't be physically
  668. * removed. Instead, there are two options:
  669. *
  670. * 1) If the HC is in the middle of processing the URB to be canceled, we
  671. * simply move the ring's dequeue pointer past those TRBs using the Set
  672. * Transfer Ring Dequeue Pointer command. This will be the common case,
  673. * when drivers timeout on the last submitted URB and attempt to cancel.
  674. *
  675. * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
  676. * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
  677. * HC will need to invalidate the any TRBs it has cached after the stop
  678. * endpoint command, as noted in the xHCI 0.95 errata.
  679. *
  680. * 3) The TD may have completed by the time the Stop Endpoint Command
  681. * completes, so software needs to handle that case too.
  682. *
  683. * This function should protect against the TD enqueueing code ringing the
  684. * doorbell while this code is waiting for a Stop Endpoint command to complete.
  685. * It also needs to account for multiple cancellations on happening at the same
  686. * time for the same endpoint.
  687. *
  688. * Note that this function can be called in any context, or so says
  689. * usb_hcd_unlink_urb()
  690. */
  691. int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
  692. {
  693. unsigned long flags;
  694. int ret;
  695. struct xhci_hcd *xhci;
  696. struct xhci_td *td;
  697. unsigned int ep_index;
  698. struct xhci_ring *ep_ring;
  699. struct xhci_virt_ep *ep;
  700. xhci = hcd_to_xhci(hcd);
  701. spin_lock_irqsave(&xhci->lock, flags);
  702. /* Make sure the URB hasn't completed or been unlinked already */
  703. ret = usb_hcd_check_unlink_urb(hcd, urb, status);
  704. if (ret || !urb->hcpriv)
  705. goto done;
  706. xhci_dbg(xhci, "Cancel URB %p\n", urb);
  707. xhci_dbg(xhci, "Event ring:\n");
  708. xhci_debug_ring(xhci, xhci->event_ring);
  709. ep_index = xhci_get_endpoint_index(&urb->ep->desc);
  710. ep = &xhci->devs[urb->dev->slot_id]->eps[ep_index];
  711. ep_ring = ep->ring;
  712. xhci_dbg(xhci, "Endpoint ring:\n");
  713. xhci_debug_ring(xhci, ep_ring);
  714. td = (struct xhci_td *) urb->hcpriv;
  715. ep->cancels_pending++;
  716. list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
  717. /* Queue a stop endpoint command, but only if this is
  718. * the first cancellation to be handled.
  719. */
  720. if (ep->cancels_pending == 1) {
  721. xhci_queue_stop_endpoint(xhci, urb->dev->slot_id, ep_index);
  722. xhci_ring_cmd_db(xhci);
  723. }
  724. done:
  725. spin_unlock_irqrestore(&xhci->lock, flags);
  726. return ret;
  727. }
  728. /* Drop an endpoint from a new bandwidth configuration for this device.
  729. * Only one call to this function is allowed per endpoint before
  730. * check_bandwidth() or reset_bandwidth() must be called.
  731. * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
  732. * add the endpoint to the schedule with possibly new parameters denoted by a
  733. * different endpoint descriptor in usb_host_endpoint.
  734. * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
  735. * not allowed.
  736. *
  737. * The USB core will not allow URBs to be queued to an endpoint that is being
  738. * disabled, so there's no need for mutual exclusion to protect
  739. * the xhci->devs[slot_id] structure.
  740. */
  741. int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
  742. struct usb_host_endpoint *ep)
  743. {
  744. struct xhci_hcd *xhci;
  745. struct xhci_container_ctx *in_ctx, *out_ctx;
  746. struct xhci_input_control_ctx *ctrl_ctx;
  747. struct xhci_slot_ctx *slot_ctx;
  748. unsigned int last_ctx;
  749. unsigned int ep_index;
  750. struct xhci_ep_ctx *ep_ctx;
  751. u32 drop_flag;
  752. u32 new_add_flags, new_drop_flags, new_slot_info;
  753. int ret;
  754. ret = xhci_check_args(hcd, udev, ep, 1, __func__);
  755. if (ret <= 0)
  756. return ret;
  757. xhci = hcd_to_xhci(hcd);
  758. xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
  759. drop_flag = xhci_get_endpoint_flag(&ep->desc);
  760. if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
  761. xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
  762. __func__, drop_flag);
  763. return 0;
  764. }
  765. if (!xhci->devs || !xhci->devs[udev->slot_id]) {
  766. xhci_warn(xhci, "xHCI %s called with unaddressed device\n",
  767. __func__);
  768. return -EINVAL;
  769. }
  770. in_ctx = xhci->devs[udev->slot_id]->in_ctx;
  771. out_ctx = xhci->devs[udev->slot_id]->out_ctx;
  772. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  773. ep_index = xhci_get_endpoint_index(&ep->desc);
  774. ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
  775. /* If the HC already knows the endpoint is disabled,
  776. * or the HCD has noted it is disabled, ignore this request
  777. */
  778. if ((ep_ctx->ep_info & EP_STATE_MASK) == EP_STATE_DISABLED ||
  779. ctrl_ctx->drop_flags & xhci_get_endpoint_flag(&ep->desc)) {
  780. xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
  781. __func__, ep);
  782. return 0;
  783. }
  784. ctrl_ctx->drop_flags |= drop_flag;
  785. new_drop_flags = ctrl_ctx->drop_flags;
  786. ctrl_ctx->add_flags = ~drop_flag;
  787. new_add_flags = ctrl_ctx->add_flags;
  788. last_ctx = xhci_last_valid_endpoint(ctrl_ctx->add_flags);
  789. slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
  790. /* Update the last valid endpoint context, if we deleted the last one */
  791. if ((slot_ctx->dev_info & LAST_CTX_MASK) > LAST_CTX(last_ctx)) {
  792. slot_ctx->dev_info &= ~LAST_CTX_MASK;
  793. slot_ctx->dev_info |= LAST_CTX(last_ctx);
  794. }
  795. new_slot_info = slot_ctx->dev_info;
  796. xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
  797. xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
  798. (unsigned int) ep->desc.bEndpointAddress,
  799. udev->slot_id,
  800. (unsigned int) new_drop_flags,
  801. (unsigned int) new_add_flags,
  802. (unsigned int) new_slot_info);
  803. return 0;
  804. }
  805. /* Add an endpoint to a new possible bandwidth configuration for this device.
  806. * Only one call to this function is allowed per endpoint before
  807. * check_bandwidth() or reset_bandwidth() must be called.
  808. * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
  809. * add the endpoint to the schedule with possibly new parameters denoted by a
  810. * different endpoint descriptor in usb_host_endpoint.
  811. * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
  812. * not allowed.
  813. *
  814. * The USB core will not allow URBs to be queued to an endpoint until the
  815. * configuration or alt setting is installed in the device, so there's no need
  816. * for mutual exclusion to protect the xhci->devs[slot_id] structure.
  817. */
  818. int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
  819. struct usb_host_endpoint *ep)
  820. {
  821. struct xhci_hcd *xhci;
  822. struct xhci_container_ctx *in_ctx, *out_ctx;
  823. unsigned int ep_index;
  824. struct xhci_ep_ctx *ep_ctx;
  825. struct xhci_slot_ctx *slot_ctx;
  826. struct xhci_input_control_ctx *ctrl_ctx;
  827. u32 added_ctxs;
  828. unsigned int last_ctx;
  829. u32 new_add_flags, new_drop_flags, new_slot_info;
  830. int ret = 0;
  831. ret = xhci_check_args(hcd, udev, ep, 1, __func__);
  832. if (ret <= 0) {
  833. /* So we won't queue a reset ep command for a root hub */
  834. ep->hcpriv = NULL;
  835. return ret;
  836. }
  837. xhci = hcd_to_xhci(hcd);
  838. added_ctxs = xhci_get_endpoint_flag(&ep->desc);
  839. last_ctx = xhci_last_valid_endpoint(added_ctxs);
  840. if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
  841. /* FIXME when we have to issue an evaluate endpoint command to
  842. * deal with ep0 max packet size changing once we get the
  843. * descriptors
  844. */
  845. xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
  846. __func__, added_ctxs);
  847. return 0;
  848. }
  849. if (!xhci->devs || !xhci->devs[udev->slot_id]) {
  850. xhci_warn(xhci, "xHCI %s called with unaddressed device\n",
  851. __func__);
  852. return -EINVAL;
  853. }
  854. in_ctx = xhci->devs[udev->slot_id]->in_ctx;
  855. out_ctx = xhci->devs[udev->slot_id]->out_ctx;
  856. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  857. ep_index = xhci_get_endpoint_index(&ep->desc);
  858. ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
  859. /* If the HCD has already noted the endpoint is enabled,
  860. * ignore this request.
  861. */
  862. if (ctrl_ctx->add_flags & xhci_get_endpoint_flag(&ep->desc)) {
  863. xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
  864. __func__, ep);
  865. return 0;
  866. }
  867. /*
  868. * Configuration and alternate setting changes must be done in
  869. * process context, not interrupt context (or so documenation
  870. * for usb_set_interface() and usb_set_configuration() claim).
  871. */
  872. if (xhci_endpoint_init(xhci, xhci->devs[udev->slot_id],
  873. udev, ep, GFP_KERNEL) < 0) {
  874. dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
  875. __func__, ep->desc.bEndpointAddress);
  876. return -ENOMEM;
  877. }
  878. ctrl_ctx->add_flags |= added_ctxs;
  879. new_add_flags = ctrl_ctx->add_flags;
  880. /* If xhci_endpoint_disable() was called for this endpoint, but the
  881. * xHC hasn't been notified yet through the check_bandwidth() call,
  882. * this re-adds a new state for the endpoint from the new endpoint
  883. * descriptors. We must drop and re-add this endpoint, so we leave the
  884. * drop flags alone.
  885. */
  886. new_drop_flags = ctrl_ctx->drop_flags;
  887. slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
  888. /* Update the last valid endpoint context, if we just added one past */
  889. if ((slot_ctx->dev_info & LAST_CTX_MASK) < LAST_CTX(last_ctx)) {
  890. slot_ctx->dev_info &= ~LAST_CTX_MASK;
  891. slot_ctx->dev_info |= LAST_CTX(last_ctx);
  892. }
  893. new_slot_info = slot_ctx->dev_info;
  894. /* Store the usb_device pointer for later use */
  895. ep->hcpriv = udev;
  896. xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
  897. (unsigned int) ep->desc.bEndpointAddress,
  898. udev->slot_id,
  899. (unsigned int) new_drop_flags,
  900. (unsigned int) new_add_flags,
  901. (unsigned int) new_slot_info);
  902. return 0;
  903. }
  904. static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
  905. {
  906. struct xhci_input_control_ctx *ctrl_ctx;
  907. struct xhci_ep_ctx *ep_ctx;
  908. struct xhci_slot_ctx *slot_ctx;
  909. int i;
  910. /* When a device's add flag and drop flag are zero, any subsequent
  911. * configure endpoint command will leave that endpoint's state
  912. * untouched. Make sure we don't leave any old state in the input
  913. * endpoint contexts.
  914. */
  915. ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
  916. ctrl_ctx->drop_flags = 0;
  917. ctrl_ctx->add_flags = 0;
  918. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
  919. slot_ctx->dev_info &= ~LAST_CTX_MASK;
  920. /* Endpoint 0 is always valid */
  921. slot_ctx->dev_info |= LAST_CTX(1);
  922. for (i = 1; i < 31; ++i) {
  923. ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
  924. ep_ctx->ep_info = 0;
  925. ep_ctx->ep_info2 = 0;
  926. ep_ctx->deq = 0;
  927. ep_ctx->tx_info = 0;
  928. }
  929. }
  930. static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
  931. struct usb_device *udev, int *cmd_status)
  932. {
  933. int ret;
  934. switch (*cmd_status) {
  935. case COMP_ENOMEM:
  936. dev_warn(&udev->dev, "Not enough host controller resources "
  937. "for new device state.\n");
  938. ret = -ENOMEM;
  939. /* FIXME: can we allocate more resources for the HC? */
  940. break;
  941. case COMP_BW_ERR:
  942. dev_warn(&udev->dev, "Not enough bandwidth "
  943. "for new device state.\n");
  944. ret = -ENOSPC;
  945. /* FIXME: can we go back to the old state? */
  946. break;
  947. case COMP_TRB_ERR:
  948. /* the HCD set up something wrong */
  949. dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
  950. "add flag = 1, "
  951. "and endpoint is not disabled.\n");
  952. ret = -EINVAL;
  953. break;
  954. case COMP_SUCCESS:
  955. dev_dbg(&udev->dev, "Successful Endpoint Configure command\n");
  956. ret = 0;
  957. break;
  958. default:
  959. xhci_err(xhci, "ERROR: unexpected command completion "
  960. "code 0x%x.\n", *cmd_status);
  961. ret = -EINVAL;
  962. break;
  963. }
  964. return ret;
  965. }
  966. static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
  967. struct usb_device *udev, int *cmd_status)
  968. {
  969. int ret;
  970. struct xhci_virt_device *virt_dev = xhci->devs[udev->slot_id];
  971. switch (*cmd_status) {
  972. case COMP_EINVAL:
  973. dev_warn(&udev->dev, "WARN: xHCI driver setup invalid evaluate "
  974. "context command.\n");
  975. ret = -EINVAL;
  976. break;
  977. case COMP_EBADSLT:
  978. dev_warn(&udev->dev, "WARN: slot not enabled for"
  979. "evaluate context command.\n");
  980. case COMP_CTX_STATE:
  981. dev_warn(&udev->dev, "WARN: invalid context state for "
  982. "evaluate context command.\n");
  983. xhci_dbg_ctx(xhci, virt_dev->out_ctx, 1);
  984. ret = -EINVAL;
  985. break;
  986. case COMP_SUCCESS:
  987. dev_dbg(&udev->dev, "Successful evaluate context command\n");
  988. ret = 0;
  989. break;
  990. default:
  991. xhci_err(xhci, "ERROR: unexpected command completion "
  992. "code 0x%x.\n", *cmd_status);
  993. ret = -EINVAL;
  994. break;
  995. }
  996. return ret;
  997. }
  998. /* Issue a configure endpoint command or evaluate context command
  999. * and wait for it to finish.
  1000. */
  1001. static int xhci_configure_endpoint(struct xhci_hcd *xhci,
  1002. struct usb_device *udev,
  1003. struct xhci_command *command,
  1004. bool ctx_change, bool must_succeed)
  1005. {
  1006. int ret;
  1007. int timeleft;
  1008. unsigned long flags;
  1009. struct xhci_container_ctx *in_ctx;
  1010. struct completion *cmd_completion;
  1011. int *cmd_status;
  1012. struct xhci_virt_device *virt_dev;
  1013. spin_lock_irqsave(&xhci->lock, flags);
  1014. virt_dev = xhci->devs[udev->slot_id];
  1015. if (command) {
  1016. in_ctx = command->in_ctx;
  1017. cmd_completion = command->completion;
  1018. cmd_status = &command->status;
  1019. command->command_trb = xhci->cmd_ring->enqueue;
  1020. list_add_tail(&command->cmd_list, &virt_dev->cmd_list);
  1021. } else {
  1022. in_ctx = virt_dev->in_ctx;
  1023. cmd_completion = &virt_dev->cmd_completion;
  1024. cmd_status = &virt_dev->cmd_status;
  1025. }
  1026. if (!ctx_change)
  1027. ret = xhci_queue_configure_endpoint(xhci, in_ctx->dma,
  1028. udev->slot_id, must_succeed);
  1029. else
  1030. ret = xhci_queue_evaluate_context(xhci, in_ctx->dma,
  1031. udev->slot_id);
  1032. if (ret < 0) {
  1033. spin_unlock_irqrestore(&xhci->lock, flags);
  1034. xhci_dbg(xhci, "FIXME allocate a new ring segment\n");
  1035. return -ENOMEM;
  1036. }
  1037. xhci_ring_cmd_db(xhci);
  1038. spin_unlock_irqrestore(&xhci->lock, flags);
  1039. /* Wait for the configure endpoint command to complete */
  1040. timeleft = wait_for_completion_interruptible_timeout(
  1041. cmd_completion,
  1042. USB_CTRL_SET_TIMEOUT);
  1043. if (timeleft <= 0) {
  1044. xhci_warn(xhci, "%s while waiting for %s command\n",
  1045. timeleft == 0 ? "Timeout" : "Signal",
  1046. ctx_change == 0 ?
  1047. "configure endpoint" :
  1048. "evaluate context");
  1049. /* FIXME cancel the configure endpoint command */
  1050. return -ETIME;
  1051. }
  1052. if (!ctx_change)
  1053. return xhci_configure_endpoint_result(xhci, udev, cmd_status);
  1054. return xhci_evaluate_context_result(xhci, udev, cmd_status);
  1055. }
  1056. /* Called after one or more calls to xhci_add_endpoint() or
  1057. * xhci_drop_endpoint(). If this call fails, the USB core is expected
  1058. * to call xhci_reset_bandwidth().
  1059. *
  1060. * Since we are in the middle of changing either configuration or
  1061. * installing a new alt setting, the USB core won't allow URBs to be
  1062. * enqueued for any endpoint on the old config or interface. Nothing
  1063. * else should be touching the xhci->devs[slot_id] structure, so we
  1064. * don't need to take the xhci->lock for manipulating that.
  1065. */
  1066. int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
  1067. {
  1068. int i;
  1069. int ret = 0;
  1070. struct xhci_hcd *xhci;
  1071. struct xhci_virt_device *virt_dev;
  1072. struct xhci_input_control_ctx *ctrl_ctx;
  1073. struct xhci_slot_ctx *slot_ctx;
  1074. ret = xhci_check_args(hcd, udev, NULL, 0, __func__);
  1075. if (ret <= 0)
  1076. return ret;
  1077. xhci = hcd_to_xhci(hcd);
  1078. if (!udev->slot_id || !xhci->devs || !xhci->devs[udev->slot_id]) {
  1079. xhci_warn(xhci, "xHCI %s called with unaddressed device\n",
  1080. __func__);
  1081. return -EINVAL;
  1082. }
  1083. xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
  1084. virt_dev = xhci->devs[udev->slot_id];
  1085. /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
  1086. ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
  1087. ctrl_ctx->add_flags |= SLOT_FLAG;
  1088. ctrl_ctx->add_flags &= ~EP0_FLAG;
  1089. ctrl_ctx->drop_flags &= ~SLOT_FLAG;
  1090. ctrl_ctx->drop_flags &= ~EP0_FLAG;
  1091. xhci_dbg(xhci, "New Input Control Context:\n");
  1092. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
  1093. xhci_dbg_ctx(xhci, virt_dev->in_ctx,
  1094. LAST_CTX_TO_EP_NUM(slot_ctx->dev_info));
  1095. ret = xhci_configure_endpoint(xhci, udev, NULL,
  1096. false, false);
  1097. if (ret) {
  1098. /* Callee should call reset_bandwidth() */
  1099. return ret;
  1100. }
  1101. xhci_dbg(xhci, "Output context after successful config ep cmd:\n");
  1102. xhci_dbg_ctx(xhci, virt_dev->out_ctx,
  1103. LAST_CTX_TO_EP_NUM(slot_ctx->dev_info));
  1104. xhci_zero_in_ctx(xhci, virt_dev);
  1105. /* Free any old rings */
  1106. for (i = 1; i < 31; ++i) {
  1107. if (virt_dev->eps[i].new_ring) {
  1108. xhci_ring_free(xhci, virt_dev->eps[i].ring);
  1109. virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
  1110. virt_dev->eps[i].new_ring = NULL;
  1111. }
  1112. }
  1113. return ret;
  1114. }
  1115. void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
  1116. {
  1117. struct xhci_hcd *xhci;
  1118. struct xhci_virt_device *virt_dev;
  1119. int i, ret;
  1120. ret = xhci_check_args(hcd, udev, NULL, 0, __func__);
  1121. if (ret <= 0)
  1122. return;
  1123. xhci = hcd_to_xhci(hcd);
  1124. if (!xhci->devs || !xhci->devs[udev->slot_id]) {
  1125. xhci_warn(xhci, "xHCI %s called with unaddressed device\n",
  1126. __func__);
  1127. return;
  1128. }
  1129. xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
  1130. virt_dev = xhci->devs[udev->slot_id];
  1131. /* Free any rings allocated for added endpoints */
  1132. for (i = 0; i < 31; ++i) {
  1133. if (virt_dev->eps[i].new_ring) {
  1134. xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
  1135. virt_dev->eps[i].new_ring = NULL;
  1136. }
  1137. }
  1138. xhci_zero_in_ctx(xhci, virt_dev);
  1139. }
  1140. static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
  1141. struct xhci_container_ctx *in_ctx,
  1142. struct xhci_container_ctx *out_ctx,
  1143. u32 add_flags, u32 drop_flags)
  1144. {
  1145. struct xhci_input_control_ctx *ctrl_ctx;
  1146. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  1147. ctrl_ctx->add_flags = add_flags;
  1148. ctrl_ctx->drop_flags = drop_flags;
  1149. xhci_slot_copy(xhci, in_ctx, out_ctx);
  1150. ctrl_ctx->add_flags |= SLOT_FLAG;
  1151. xhci_dbg(xhci, "Input Context:\n");
  1152. xhci_dbg_ctx(xhci, in_ctx, xhci_last_valid_endpoint(add_flags));
  1153. }
  1154. void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
  1155. unsigned int slot_id, unsigned int ep_index,
  1156. struct xhci_dequeue_state *deq_state)
  1157. {
  1158. struct xhci_container_ctx *in_ctx;
  1159. struct xhci_ep_ctx *ep_ctx;
  1160. u32 added_ctxs;
  1161. dma_addr_t addr;
  1162. xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
  1163. xhci->devs[slot_id]->out_ctx, ep_index);
  1164. in_ctx = xhci->devs[slot_id]->in_ctx;
  1165. ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
  1166. addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
  1167. deq_state->new_deq_ptr);
  1168. if (addr == 0) {
  1169. xhci_warn(xhci, "WARN Cannot submit config ep after "
  1170. "reset ep command\n");
  1171. xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
  1172. deq_state->new_deq_seg,
  1173. deq_state->new_deq_ptr);
  1174. return;
  1175. }
  1176. ep_ctx->deq = addr | deq_state->new_cycle_state;
  1177. added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
  1178. xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
  1179. xhci->devs[slot_id]->out_ctx, added_ctxs, added_ctxs);
  1180. }
  1181. void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
  1182. struct usb_device *udev, unsigned int ep_index)
  1183. {
  1184. struct xhci_dequeue_state deq_state;
  1185. struct xhci_virt_ep *ep;
  1186. xhci_dbg(xhci, "Cleaning up stalled endpoint ring\n");
  1187. ep = &xhci->devs[udev->slot_id]->eps[ep_index];
  1188. /* We need to move the HW's dequeue pointer past this TD,
  1189. * or it will attempt to resend it on the next doorbell ring.
  1190. */
  1191. xhci_find_new_dequeue_state(xhci, udev->slot_id,
  1192. ep_index, ep->stopped_td,
  1193. &deq_state);
  1194. /* HW with the reset endpoint quirk will use the saved dequeue state to
  1195. * issue a configure endpoint command later.
  1196. */
  1197. if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
  1198. xhci_dbg(xhci, "Queueing new dequeue state\n");
  1199. xhci_queue_new_dequeue_state(xhci, udev->slot_id,
  1200. ep_index, &deq_state);
  1201. } else {
  1202. /* Better hope no one uses the input context between now and the
  1203. * reset endpoint completion!
  1204. */
  1205. xhci_dbg(xhci, "Setting up input context for "
  1206. "configure endpoint command\n");
  1207. xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
  1208. ep_index, &deq_state);
  1209. }
  1210. }
  1211. /* Deal with stalled endpoints. The core should have sent the control message
  1212. * to clear the halt condition. However, we need to make the xHCI hardware
  1213. * reset its sequence number, since a device will expect a sequence number of
  1214. * zero after the halt condition is cleared.
  1215. * Context: in_interrupt
  1216. */
  1217. void xhci_endpoint_reset(struct usb_hcd *hcd,
  1218. struct usb_host_endpoint *ep)
  1219. {
  1220. struct xhci_hcd *xhci;
  1221. struct usb_device *udev;
  1222. unsigned int ep_index;
  1223. unsigned long flags;
  1224. int ret;
  1225. struct xhci_virt_ep *virt_ep;
  1226. xhci = hcd_to_xhci(hcd);
  1227. udev = (struct usb_device *) ep->hcpriv;
  1228. /* Called with a root hub endpoint (or an endpoint that wasn't added
  1229. * with xhci_add_endpoint()
  1230. */
  1231. if (!ep->hcpriv)
  1232. return;
  1233. ep_index = xhci_get_endpoint_index(&ep->desc);
  1234. virt_ep = &xhci->devs[udev->slot_id]->eps[ep_index];
  1235. if (!virt_ep->stopped_td) {
  1236. xhci_dbg(xhci, "Endpoint 0x%x not halted, refusing to reset.\n",
  1237. ep->desc.bEndpointAddress);
  1238. return;
  1239. }
  1240. if (usb_endpoint_xfer_control(&ep->desc)) {
  1241. xhci_dbg(xhci, "Control endpoint stall already handled.\n");
  1242. return;
  1243. }
  1244. xhci_dbg(xhci, "Queueing reset endpoint command\n");
  1245. spin_lock_irqsave(&xhci->lock, flags);
  1246. ret = xhci_queue_reset_ep(xhci, udev->slot_id, ep_index);
  1247. /*
  1248. * Can't change the ring dequeue pointer until it's transitioned to the
  1249. * stopped state, which is only upon a successful reset endpoint
  1250. * command. Better hope that last command worked!
  1251. */
  1252. if (!ret) {
  1253. xhci_cleanup_stalled_ring(xhci, udev, ep_index);
  1254. kfree(virt_ep->stopped_td);
  1255. xhci_ring_cmd_db(xhci);
  1256. }
  1257. spin_unlock_irqrestore(&xhci->lock, flags);
  1258. if (ret)
  1259. xhci_warn(xhci, "FIXME allocate a new ring segment\n");
  1260. }
  1261. /*
  1262. * At this point, the struct usb_device is about to go away, the device has
  1263. * disconnected, and all traffic has been stopped and the endpoints have been
  1264. * disabled. Free any HC data structures associated with that device.
  1265. */
  1266. void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
  1267. {
  1268. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  1269. unsigned long flags;
  1270. if (udev->slot_id == 0)
  1271. return;
  1272. spin_lock_irqsave(&xhci->lock, flags);
  1273. if (xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id)) {
  1274. spin_unlock_irqrestore(&xhci->lock, flags);
  1275. xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
  1276. return;
  1277. }
  1278. xhci_ring_cmd_db(xhci);
  1279. spin_unlock_irqrestore(&xhci->lock, flags);
  1280. /*
  1281. * Event command completion handler will free any data structures
  1282. * associated with the slot. XXX Can free sleep?
  1283. */
  1284. }
  1285. /*
  1286. * Returns 0 if the xHC ran out of device slots, the Enable Slot command
  1287. * timed out, or allocating memory failed. Returns 1 on success.
  1288. */
  1289. int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
  1290. {
  1291. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  1292. unsigned long flags;
  1293. int timeleft;
  1294. int ret;
  1295. spin_lock_irqsave(&xhci->lock, flags);
  1296. ret = xhci_queue_slot_control(xhci, TRB_ENABLE_SLOT, 0);
  1297. if (ret) {
  1298. spin_unlock_irqrestore(&xhci->lock, flags);
  1299. xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
  1300. return 0;
  1301. }
  1302. xhci_ring_cmd_db(xhci);
  1303. spin_unlock_irqrestore(&xhci->lock, flags);
  1304. /* XXX: how much time for xHC slot assignment? */
  1305. timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
  1306. USB_CTRL_SET_TIMEOUT);
  1307. if (timeleft <= 0) {
  1308. xhci_warn(xhci, "%s while waiting for a slot\n",
  1309. timeleft == 0 ? "Timeout" : "Signal");
  1310. /* FIXME cancel the enable slot request */
  1311. return 0;
  1312. }
  1313. if (!xhci->slot_id) {
  1314. xhci_err(xhci, "Error while assigning device slot ID\n");
  1315. return 0;
  1316. }
  1317. /* xhci_alloc_virt_device() does not touch rings; no need to lock */
  1318. if (!xhci_alloc_virt_device(xhci, xhci->slot_id, udev, GFP_KERNEL)) {
  1319. /* Disable slot, if we can do it without mem alloc */
  1320. xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
  1321. spin_lock_irqsave(&xhci->lock, flags);
  1322. if (!xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id))
  1323. xhci_ring_cmd_db(xhci);
  1324. spin_unlock_irqrestore(&xhci->lock, flags);
  1325. return 0;
  1326. }
  1327. udev->slot_id = xhci->slot_id;
  1328. /* Is this a LS or FS device under a HS hub? */
  1329. /* Hub or peripherial? */
  1330. return 1;
  1331. }
  1332. /*
  1333. * Issue an Address Device command (which will issue a SetAddress request to
  1334. * the device).
  1335. * We should be protected by the usb_address0_mutex in khubd's hub_port_init, so
  1336. * we should only issue and wait on one address command at the same time.
  1337. *
  1338. * We add one to the device address issued by the hardware because the USB core
  1339. * uses address 1 for the root hubs (even though they're not really devices).
  1340. */
  1341. int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
  1342. {
  1343. unsigned long flags;
  1344. int timeleft;
  1345. struct xhci_virt_device *virt_dev;
  1346. int ret = 0;
  1347. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  1348. struct xhci_slot_ctx *slot_ctx;
  1349. struct xhci_input_control_ctx *ctrl_ctx;
  1350. u64 temp_64;
  1351. if (!udev->slot_id) {
  1352. xhci_dbg(xhci, "Bad Slot ID %d\n", udev->slot_id);
  1353. return -EINVAL;
  1354. }
  1355. virt_dev = xhci->devs[udev->slot_id];
  1356. /* If this is a Set Address to an unconfigured device, setup ep 0 */
  1357. if (!udev->config)
  1358. xhci_setup_addressable_virt_dev(xhci, udev);
  1359. /* Otherwise, assume the core has the device configured how it wants */
  1360. xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
  1361. xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
  1362. spin_lock_irqsave(&xhci->lock, flags);
  1363. ret = xhci_queue_address_device(xhci, virt_dev->in_ctx->dma,
  1364. udev->slot_id);
  1365. if (ret) {
  1366. spin_unlock_irqrestore(&xhci->lock, flags);
  1367. xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
  1368. return ret;
  1369. }
  1370. xhci_ring_cmd_db(xhci);
  1371. spin_unlock_irqrestore(&xhci->lock, flags);
  1372. /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
  1373. timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
  1374. USB_CTRL_SET_TIMEOUT);
  1375. /* FIXME: From section 4.3.4: "Software shall be responsible for timing
  1376. * the SetAddress() "recovery interval" required by USB and aborting the
  1377. * command on a timeout.
  1378. */
  1379. if (timeleft <= 0) {
  1380. xhci_warn(xhci, "%s while waiting for a slot\n",
  1381. timeleft == 0 ? "Timeout" : "Signal");
  1382. /* FIXME cancel the address device command */
  1383. return -ETIME;
  1384. }
  1385. switch (virt_dev->cmd_status) {
  1386. case COMP_CTX_STATE:
  1387. case COMP_EBADSLT:
  1388. xhci_err(xhci, "Setup ERROR: address device command for slot %d.\n",
  1389. udev->slot_id);
  1390. ret = -EINVAL;
  1391. break;
  1392. case COMP_TX_ERR:
  1393. dev_warn(&udev->dev, "Device not responding to set address.\n");
  1394. ret = -EPROTO;
  1395. break;
  1396. case COMP_SUCCESS:
  1397. xhci_dbg(xhci, "Successful Address Device command\n");
  1398. break;
  1399. default:
  1400. xhci_err(xhci, "ERROR: unexpected command completion "
  1401. "code 0x%x.\n", virt_dev->cmd_status);
  1402. xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
  1403. xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
  1404. ret = -EINVAL;
  1405. break;
  1406. }
  1407. if (ret) {
  1408. return ret;
  1409. }
  1410. temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
  1411. xhci_dbg(xhci, "Op regs DCBAA ptr = %#016llx\n", temp_64);
  1412. xhci_dbg(xhci, "Slot ID %d dcbaa entry @%p = %#016llx\n",
  1413. udev->slot_id,
  1414. &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
  1415. (unsigned long long)
  1416. xhci->dcbaa->dev_context_ptrs[udev->slot_id]);
  1417. xhci_dbg(xhci, "Output Context DMA address = %#08llx\n",
  1418. (unsigned long long)virt_dev->out_ctx->dma);
  1419. xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
  1420. xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
  1421. xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
  1422. xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
  1423. /*
  1424. * USB core uses address 1 for the roothubs, so we add one to the
  1425. * address given back to us by the HC.
  1426. */
  1427. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
  1428. udev->devnum = (slot_ctx->dev_state & DEV_ADDR_MASK) + 1;
  1429. /* Zero the input context control for later use */
  1430. ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
  1431. ctrl_ctx->add_flags = 0;
  1432. ctrl_ctx->drop_flags = 0;
  1433. xhci_dbg(xhci, "Device address = %d\n", udev->devnum);
  1434. /* XXX Meh, not sure if anyone else but choose_address uses this. */
  1435. set_bit(udev->devnum, udev->bus->devmap.devicemap);
  1436. return 0;
  1437. }
  1438. /* Once a hub descriptor is fetched for a device, we need to update the xHC's
  1439. * internal data structures for the device.
  1440. */
  1441. int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
  1442. struct usb_tt *tt, gfp_t mem_flags)
  1443. {
  1444. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  1445. struct xhci_virt_device *vdev;
  1446. struct xhci_command *config_cmd;
  1447. struct xhci_input_control_ctx *ctrl_ctx;
  1448. struct xhci_slot_ctx *slot_ctx;
  1449. unsigned long flags;
  1450. unsigned think_time;
  1451. int ret;
  1452. /* Ignore root hubs */
  1453. if (!hdev->parent)
  1454. return 0;
  1455. vdev = xhci->devs[hdev->slot_id];
  1456. if (!vdev) {
  1457. xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
  1458. return -EINVAL;
  1459. }
  1460. config_cmd = xhci_alloc_command(xhci, true, mem_flags);
  1461. if (!config_cmd) {
  1462. xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
  1463. return -ENOMEM;
  1464. }
  1465. spin_lock_irqsave(&xhci->lock, flags);
  1466. xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
  1467. ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
  1468. ctrl_ctx->add_flags |= SLOT_FLAG;
  1469. slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
  1470. slot_ctx->dev_info |= DEV_HUB;
  1471. if (tt->multi)
  1472. slot_ctx->dev_info |= DEV_MTT;
  1473. if (xhci->hci_version > 0x95) {
  1474. xhci_dbg(xhci, "xHCI version %x needs hub "
  1475. "TT think time and number of ports\n",
  1476. (unsigned int) xhci->hci_version);
  1477. slot_ctx->dev_info2 |= XHCI_MAX_PORTS(hdev->maxchild);
  1478. /* Set TT think time - convert from ns to FS bit times.
  1479. * 0 = 8 FS bit times, 1 = 16 FS bit times,
  1480. * 2 = 24 FS bit times, 3 = 32 FS bit times.
  1481. */
  1482. think_time = tt->think_time;
  1483. if (think_time != 0)
  1484. think_time = (think_time / 666) - 1;
  1485. slot_ctx->tt_info |= TT_THINK_TIME(think_time);
  1486. } else {
  1487. xhci_dbg(xhci, "xHCI version %x doesn't need hub "
  1488. "TT think time or number of ports\n",
  1489. (unsigned int) xhci->hci_version);
  1490. }
  1491. slot_ctx->dev_state = 0;
  1492. spin_unlock_irqrestore(&xhci->lock, flags);
  1493. xhci_dbg(xhci, "Set up %s for hub device.\n",
  1494. (xhci->hci_version > 0x95) ?
  1495. "configure endpoint" : "evaluate context");
  1496. xhci_dbg(xhci, "Slot %u Input Context:\n", hdev->slot_id);
  1497. xhci_dbg_ctx(xhci, config_cmd->in_ctx, 0);
  1498. /* Issue and wait for the configure endpoint or
  1499. * evaluate context command.
  1500. */
  1501. if (xhci->hci_version > 0x95)
  1502. ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
  1503. false, false);
  1504. else
  1505. ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
  1506. true, false);
  1507. xhci_dbg(xhci, "Slot %u Output Context:\n", hdev->slot_id);
  1508. xhci_dbg_ctx(xhci, vdev->out_ctx, 0);
  1509. xhci_free_command(xhci, config_cmd);
  1510. return ret;
  1511. }
  1512. int xhci_get_frame(struct usb_hcd *hcd)
  1513. {
  1514. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  1515. /* EHCI mods by the periodic size. Why? */
  1516. return xhci_readl(xhci, &xhci->run_regs->microframe_index) >> 3;
  1517. }
  1518. MODULE_DESCRIPTION(DRIVER_DESC);
  1519. MODULE_AUTHOR(DRIVER_AUTHOR);
  1520. MODULE_LICENSE("GPL");
  1521. static int __init xhci_hcd_init(void)
  1522. {
  1523. #ifdef CONFIG_PCI
  1524. int retval = 0;
  1525. retval = xhci_register_pci();
  1526. if (retval < 0) {
  1527. printk(KERN_DEBUG "Problem registering PCI driver.");
  1528. return retval;
  1529. }
  1530. #endif
  1531. /*
  1532. * Check the compiler generated sizes of structures that must be laid
  1533. * out in specific ways for hardware access.
  1534. */
  1535. BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
  1536. BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
  1537. BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
  1538. /* xhci_device_control has eight fields, and also
  1539. * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
  1540. */
  1541. BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
  1542. BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
  1543. BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
  1544. BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 7*32/8);
  1545. BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
  1546. /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
  1547. BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
  1548. BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
  1549. return 0;
  1550. }
  1551. module_init(xhci_hcd_init);
  1552. static void __exit xhci_hcd_cleanup(void)
  1553. {
  1554. #ifdef CONFIG_PCI
  1555. xhci_unregister_pci();
  1556. #endif
  1557. }
  1558. module_exit(xhci_hcd_cleanup);