sungem.c 80 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242
  1. /* $Id: sungem.c,v 1.44.2.22 2002/03/13 01:18:12 davem Exp $
  2. * sungem.c: Sun GEM ethernet driver.
  3. *
  4. * Copyright (C) 2000, 2001, 2002, 2003 David S. Miller (davem@redhat.com)
  5. *
  6. * Support for Apple GMAC and assorted PHYs, WOL, Power Management
  7. * (C) 2001,2002,2003 Benjamin Herrenscmidt (benh@kernel.crashing.org)
  8. * (C) 2004,2005 Benjamin Herrenscmidt, IBM Corp.
  9. *
  10. * NAPI and NETPOLL support
  11. * (C) 2004 by Eric Lemoine (eric.lemoine@gmail.com)
  12. *
  13. * TODO:
  14. * - Now that the driver was significantly simplified, I need to rework
  15. * the locking. I'm sure we don't need _2_ spinlocks, and we probably
  16. * can avoid taking most of them for so long period of time (and schedule
  17. * instead). The main issues at this point are caused by the netdev layer
  18. * though:
  19. *
  20. * gem_change_mtu() and gem_set_multicast() are called with a read_lock()
  21. * help by net/core/dev.c, thus they can't schedule. That means they can't
  22. * call napi_disable() neither, thus force gem_poll() to keep a spinlock
  23. * where it could have been dropped. change_mtu especially would love also to
  24. * be able to msleep instead of horrid locked delays when resetting the HW,
  25. * but that read_lock() makes it impossible, unless I defer it's action to
  26. * the reset task, which means it'll be asynchronous (won't take effect until
  27. * the system schedules a bit).
  28. *
  29. * Also, it would probably be possible to also remove most of the long-life
  30. * locking in open/resume code path (gem_reinit_chip) by beeing more careful
  31. * about when we can start taking interrupts or get xmit() called...
  32. */
  33. #include <linux/module.h>
  34. #include <linux/kernel.h>
  35. #include <linux/types.h>
  36. #include <linux/fcntl.h>
  37. #include <linux/interrupt.h>
  38. #include <linux/ioport.h>
  39. #include <linux/in.h>
  40. #include <linux/slab.h>
  41. #include <linux/string.h>
  42. #include <linux/delay.h>
  43. #include <linux/init.h>
  44. #include <linux/errno.h>
  45. #include <linux/pci.h>
  46. #include <linux/dma-mapping.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/etherdevice.h>
  49. #include <linux/skbuff.h>
  50. #include <linux/mii.h>
  51. #include <linux/ethtool.h>
  52. #include <linux/crc32.h>
  53. #include <linux/random.h>
  54. #include <linux/workqueue.h>
  55. #include <linux/if_vlan.h>
  56. #include <linux/bitops.h>
  57. #include <linux/mutex.h>
  58. #include <linux/mm.h>
  59. #include <asm/system.h>
  60. #include <asm/io.h>
  61. #include <asm/byteorder.h>
  62. #include <asm/uaccess.h>
  63. #include <asm/irq.h>
  64. #ifdef CONFIG_SPARC
  65. #include <asm/idprom.h>
  66. #include <asm/prom.h>
  67. #endif
  68. #ifdef CONFIG_PPC_PMAC
  69. #include <asm/pci-bridge.h>
  70. #include <asm/prom.h>
  71. #include <asm/machdep.h>
  72. #include <asm/pmac_feature.h>
  73. #endif
  74. #include "sungem_phy.h"
  75. #include "sungem.h"
  76. /* Stripping FCS is causing problems, disabled for now */
  77. #undef STRIP_FCS
  78. #define DEFAULT_MSG (NETIF_MSG_DRV | \
  79. NETIF_MSG_PROBE | \
  80. NETIF_MSG_LINK)
  81. #define ADVERTISE_MASK (SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full | \
  82. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full | \
  83. SUPPORTED_1000baseT_Half | SUPPORTED_1000baseT_Full | \
  84. SUPPORTED_Pause | SUPPORTED_Autoneg)
  85. #define DRV_NAME "sungem"
  86. #define DRV_VERSION "0.98"
  87. #define DRV_RELDATE "8/24/03"
  88. #define DRV_AUTHOR "David S. Miller (davem@redhat.com)"
  89. static char version[] __devinitdata =
  90. DRV_NAME ".c:v" DRV_VERSION " " DRV_RELDATE " " DRV_AUTHOR "\n";
  91. MODULE_AUTHOR(DRV_AUTHOR);
  92. MODULE_DESCRIPTION("Sun GEM Gbit ethernet driver");
  93. MODULE_LICENSE("GPL");
  94. #define GEM_MODULE_NAME "gem"
  95. #define PFX GEM_MODULE_NAME ": "
  96. static struct pci_device_id gem_pci_tbl[] = {
  97. { PCI_VENDOR_ID_SUN, PCI_DEVICE_ID_SUN_GEM,
  98. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  99. /* These models only differ from the original GEM in
  100. * that their tx/rx fifos are of a different size and
  101. * they only support 10/100 speeds. -DaveM
  102. *
  103. * Apple's GMAC does support gigabit on machines with
  104. * the BCM54xx PHYs. -BenH
  105. */
  106. { PCI_VENDOR_ID_SUN, PCI_DEVICE_ID_SUN_RIO_GEM,
  107. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  108. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_GMAC,
  109. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  110. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_GMACP,
  111. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  112. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_GMAC2,
  113. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  114. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_K2_GMAC,
  115. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  116. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_SH_SUNGEM,
  117. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  118. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_IPID2_GMAC,
  119. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  120. {0, }
  121. };
  122. MODULE_DEVICE_TABLE(pci, gem_pci_tbl);
  123. static u16 __phy_read(struct gem *gp, int phy_addr, int reg)
  124. {
  125. u32 cmd;
  126. int limit = 10000;
  127. cmd = (1 << 30);
  128. cmd |= (2 << 28);
  129. cmd |= (phy_addr << 23) & MIF_FRAME_PHYAD;
  130. cmd |= (reg << 18) & MIF_FRAME_REGAD;
  131. cmd |= (MIF_FRAME_TAMSB);
  132. writel(cmd, gp->regs + MIF_FRAME);
  133. while (--limit) {
  134. cmd = readl(gp->regs + MIF_FRAME);
  135. if (cmd & MIF_FRAME_TALSB)
  136. break;
  137. udelay(10);
  138. }
  139. if (!limit)
  140. cmd = 0xffff;
  141. return cmd & MIF_FRAME_DATA;
  142. }
  143. static inline int _phy_read(struct net_device *dev, int mii_id, int reg)
  144. {
  145. struct gem *gp = netdev_priv(dev);
  146. return __phy_read(gp, mii_id, reg);
  147. }
  148. static inline u16 phy_read(struct gem *gp, int reg)
  149. {
  150. return __phy_read(gp, gp->mii_phy_addr, reg);
  151. }
  152. static void __phy_write(struct gem *gp, int phy_addr, int reg, u16 val)
  153. {
  154. u32 cmd;
  155. int limit = 10000;
  156. cmd = (1 << 30);
  157. cmd |= (1 << 28);
  158. cmd |= (phy_addr << 23) & MIF_FRAME_PHYAD;
  159. cmd |= (reg << 18) & MIF_FRAME_REGAD;
  160. cmd |= (MIF_FRAME_TAMSB);
  161. cmd |= (val & MIF_FRAME_DATA);
  162. writel(cmd, gp->regs + MIF_FRAME);
  163. while (limit--) {
  164. cmd = readl(gp->regs + MIF_FRAME);
  165. if (cmd & MIF_FRAME_TALSB)
  166. break;
  167. udelay(10);
  168. }
  169. }
  170. static inline void _phy_write(struct net_device *dev, int mii_id, int reg, int val)
  171. {
  172. struct gem *gp = netdev_priv(dev);
  173. __phy_write(gp, mii_id, reg, val & 0xffff);
  174. }
  175. static inline void phy_write(struct gem *gp, int reg, u16 val)
  176. {
  177. __phy_write(gp, gp->mii_phy_addr, reg, val);
  178. }
  179. static inline void gem_enable_ints(struct gem *gp)
  180. {
  181. /* Enable all interrupts but TXDONE */
  182. writel(GREG_STAT_TXDONE, gp->regs + GREG_IMASK);
  183. }
  184. static inline void gem_disable_ints(struct gem *gp)
  185. {
  186. /* Disable all interrupts, including TXDONE */
  187. writel(GREG_STAT_NAPI | GREG_STAT_TXDONE, gp->regs + GREG_IMASK);
  188. }
  189. static void gem_get_cell(struct gem *gp)
  190. {
  191. BUG_ON(gp->cell_enabled < 0);
  192. gp->cell_enabled++;
  193. #ifdef CONFIG_PPC_PMAC
  194. if (gp->cell_enabled == 1) {
  195. mb();
  196. pmac_call_feature(PMAC_FTR_GMAC_ENABLE, gp->of_node, 0, 1);
  197. udelay(10);
  198. }
  199. #endif /* CONFIG_PPC_PMAC */
  200. }
  201. /* Turn off the chip's clock */
  202. static void gem_put_cell(struct gem *gp)
  203. {
  204. BUG_ON(gp->cell_enabled <= 0);
  205. gp->cell_enabled--;
  206. #ifdef CONFIG_PPC_PMAC
  207. if (gp->cell_enabled == 0) {
  208. mb();
  209. pmac_call_feature(PMAC_FTR_GMAC_ENABLE, gp->of_node, 0, 0);
  210. udelay(10);
  211. }
  212. #endif /* CONFIG_PPC_PMAC */
  213. }
  214. static void gem_handle_mif_event(struct gem *gp, u32 reg_val, u32 changed_bits)
  215. {
  216. if (netif_msg_intr(gp))
  217. printk(KERN_DEBUG "%s: mif interrupt\n", gp->dev->name);
  218. }
  219. static int gem_pcs_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  220. {
  221. u32 pcs_istat = readl(gp->regs + PCS_ISTAT);
  222. u32 pcs_miistat;
  223. if (netif_msg_intr(gp))
  224. printk(KERN_DEBUG "%s: pcs interrupt, pcs_istat: 0x%x\n",
  225. gp->dev->name, pcs_istat);
  226. if (!(pcs_istat & PCS_ISTAT_LSC)) {
  227. printk(KERN_ERR "%s: PCS irq but no link status change???\n",
  228. dev->name);
  229. return 0;
  230. }
  231. /* The link status bit latches on zero, so you must
  232. * read it twice in such a case to see a transition
  233. * to the link being up.
  234. */
  235. pcs_miistat = readl(gp->regs + PCS_MIISTAT);
  236. if (!(pcs_miistat & PCS_MIISTAT_LS))
  237. pcs_miistat |=
  238. (readl(gp->regs + PCS_MIISTAT) &
  239. PCS_MIISTAT_LS);
  240. if (pcs_miistat & PCS_MIISTAT_ANC) {
  241. /* The remote-fault indication is only valid
  242. * when autoneg has completed.
  243. */
  244. if (pcs_miistat & PCS_MIISTAT_RF)
  245. printk(KERN_INFO "%s: PCS AutoNEG complete, "
  246. "RemoteFault\n", dev->name);
  247. else
  248. printk(KERN_INFO "%s: PCS AutoNEG complete.\n",
  249. dev->name);
  250. }
  251. if (pcs_miistat & PCS_MIISTAT_LS) {
  252. printk(KERN_INFO "%s: PCS link is now up.\n",
  253. dev->name);
  254. netif_carrier_on(gp->dev);
  255. } else {
  256. printk(KERN_INFO "%s: PCS link is now down.\n",
  257. dev->name);
  258. netif_carrier_off(gp->dev);
  259. /* If this happens and the link timer is not running,
  260. * reset so we re-negotiate.
  261. */
  262. if (!timer_pending(&gp->link_timer))
  263. return 1;
  264. }
  265. return 0;
  266. }
  267. static int gem_txmac_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  268. {
  269. u32 txmac_stat = readl(gp->regs + MAC_TXSTAT);
  270. if (netif_msg_intr(gp))
  271. printk(KERN_DEBUG "%s: txmac interrupt, txmac_stat: 0x%x\n",
  272. gp->dev->name, txmac_stat);
  273. /* Defer timer expiration is quite normal,
  274. * don't even log the event.
  275. */
  276. if ((txmac_stat & MAC_TXSTAT_DTE) &&
  277. !(txmac_stat & ~MAC_TXSTAT_DTE))
  278. return 0;
  279. if (txmac_stat & MAC_TXSTAT_URUN) {
  280. printk(KERN_ERR "%s: TX MAC xmit underrun.\n",
  281. dev->name);
  282. gp->net_stats.tx_fifo_errors++;
  283. }
  284. if (txmac_stat & MAC_TXSTAT_MPE) {
  285. printk(KERN_ERR "%s: TX MAC max packet size error.\n",
  286. dev->name);
  287. gp->net_stats.tx_errors++;
  288. }
  289. /* The rest are all cases of one of the 16-bit TX
  290. * counters expiring.
  291. */
  292. if (txmac_stat & MAC_TXSTAT_NCE)
  293. gp->net_stats.collisions += 0x10000;
  294. if (txmac_stat & MAC_TXSTAT_ECE) {
  295. gp->net_stats.tx_aborted_errors += 0x10000;
  296. gp->net_stats.collisions += 0x10000;
  297. }
  298. if (txmac_stat & MAC_TXSTAT_LCE) {
  299. gp->net_stats.tx_aborted_errors += 0x10000;
  300. gp->net_stats.collisions += 0x10000;
  301. }
  302. /* We do not keep track of MAC_TXSTAT_FCE and
  303. * MAC_TXSTAT_PCE events.
  304. */
  305. return 0;
  306. }
  307. /* When we get a RX fifo overflow, the RX unit in GEM is probably hung
  308. * so we do the following.
  309. *
  310. * If any part of the reset goes wrong, we return 1 and that causes the
  311. * whole chip to be reset.
  312. */
  313. static int gem_rxmac_reset(struct gem *gp)
  314. {
  315. struct net_device *dev = gp->dev;
  316. int limit, i;
  317. u64 desc_dma;
  318. u32 val;
  319. /* First, reset & disable MAC RX. */
  320. writel(MAC_RXRST_CMD, gp->regs + MAC_RXRST);
  321. for (limit = 0; limit < 5000; limit++) {
  322. if (!(readl(gp->regs + MAC_RXRST) & MAC_RXRST_CMD))
  323. break;
  324. udelay(10);
  325. }
  326. if (limit == 5000) {
  327. printk(KERN_ERR "%s: RX MAC will not reset, resetting whole "
  328. "chip.\n", dev->name);
  329. return 1;
  330. }
  331. writel(gp->mac_rx_cfg & ~MAC_RXCFG_ENAB,
  332. gp->regs + MAC_RXCFG);
  333. for (limit = 0; limit < 5000; limit++) {
  334. if (!(readl(gp->regs + MAC_RXCFG) & MAC_RXCFG_ENAB))
  335. break;
  336. udelay(10);
  337. }
  338. if (limit == 5000) {
  339. printk(KERN_ERR "%s: RX MAC will not disable, resetting whole "
  340. "chip.\n", dev->name);
  341. return 1;
  342. }
  343. /* Second, disable RX DMA. */
  344. writel(0, gp->regs + RXDMA_CFG);
  345. for (limit = 0; limit < 5000; limit++) {
  346. if (!(readl(gp->regs + RXDMA_CFG) & RXDMA_CFG_ENABLE))
  347. break;
  348. udelay(10);
  349. }
  350. if (limit == 5000) {
  351. printk(KERN_ERR "%s: RX DMA will not disable, resetting whole "
  352. "chip.\n", dev->name);
  353. return 1;
  354. }
  355. udelay(5000);
  356. /* Execute RX reset command. */
  357. writel(gp->swrst_base | GREG_SWRST_RXRST,
  358. gp->regs + GREG_SWRST);
  359. for (limit = 0; limit < 5000; limit++) {
  360. if (!(readl(gp->regs + GREG_SWRST) & GREG_SWRST_RXRST))
  361. break;
  362. udelay(10);
  363. }
  364. if (limit == 5000) {
  365. printk(KERN_ERR "%s: RX reset command will not execute, resetting "
  366. "whole chip.\n", dev->name);
  367. return 1;
  368. }
  369. /* Refresh the RX ring. */
  370. for (i = 0; i < RX_RING_SIZE; i++) {
  371. struct gem_rxd *rxd = &gp->init_block->rxd[i];
  372. if (gp->rx_skbs[i] == NULL) {
  373. printk(KERN_ERR "%s: Parts of RX ring empty, resetting "
  374. "whole chip.\n", dev->name);
  375. return 1;
  376. }
  377. rxd->status_word = cpu_to_le64(RXDCTRL_FRESH(gp));
  378. }
  379. gp->rx_new = gp->rx_old = 0;
  380. /* Now we must reprogram the rest of RX unit. */
  381. desc_dma = (u64) gp->gblock_dvma;
  382. desc_dma += (INIT_BLOCK_TX_RING_SIZE * sizeof(struct gem_txd));
  383. writel(desc_dma >> 32, gp->regs + RXDMA_DBHI);
  384. writel(desc_dma & 0xffffffff, gp->regs + RXDMA_DBLOW);
  385. writel(RX_RING_SIZE - 4, gp->regs + RXDMA_KICK);
  386. val = (RXDMA_CFG_BASE | (RX_OFFSET << 10) |
  387. ((14 / 2) << 13) | RXDMA_CFG_FTHRESH_128);
  388. writel(val, gp->regs + RXDMA_CFG);
  389. if (readl(gp->regs + GREG_BIFCFG) & GREG_BIFCFG_M66EN)
  390. writel(((5 & RXDMA_BLANK_IPKTS) |
  391. ((8 << 12) & RXDMA_BLANK_ITIME)),
  392. gp->regs + RXDMA_BLANK);
  393. else
  394. writel(((5 & RXDMA_BLANK_IPKTS) |
  395. ((4 << 12) & RXDMA_BLANK_ITIME)),
  396. gp->regs + RXDMA_BLANK);
  397. val = (((gp->rx_pause_off / 64) << 0) & RXDMA_PTHRESH_OFF);
  398. val |= (((gp->rx_pause_on / 64) << 12) & RXDMA_PTHRESH_ON);
  399. writel(val, gp->regs + RXDMA_PTHRESH);
  400. val = readl(gp->regs + RXDMA_CFG);
  401. writel(val | RXDMA_CFG_ENABLE, gp->regs + RXDMA_CFG);
  402. writel(MAC_RXSTAT_RCV, gp->regs + MAC_RXMASK);
  403. val = readl(gp->regs + MAC_RXCFG);
  404. writel(val | MAC_RXCFG_ENAB, gp->regs + MAC_RXCFG);
  405. return 0;
  406. }
  407. static int gem_rxmac_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  408. {
  409. u32 rxmac_stat = readl(gp->regs + MAC_RXSTAT);
  410. int ret = 0;
  411. if (netif_msg_intr(gp))
  412. printk(KERN_DEBUG "%s: rxmac interrupt, rxmac_stat: 0x%x\n",
  413. gp->dev->name, rxmac_stat);
  414. if (rxmac_stat & MAC_RXSTAT_OFLW) {
  415. u32 smac = readl(gp->regs + MAC_SMACHINE);
  416. printk(KERN_ERR "%s: RX MAC fifo overflow smac[%08x].\n",
  417. dev->name, smac);
  418. gp->net_stats.rx_over_errors++;
  419. gp->net_stats.rx_fifo_errors++;
  420. ret = gem_rxmac_reset(gp);
  421. }
  422. if (rxmac_stat & MAC_RXSTAT_ACE)
  423. gp->net_stats.rx_frame_errors += 0x10000;
  424. if (rxmac_stat & MAC_RXSTAT_CCE)
  425. gp->net_stats.rx_crc_errors += 0x10000;
  426. if (rxmac_stat & MAC_RXSTAT_LCE)
  427. gp->net_stats.rx_length_errors += 0x10000;
  428. /* We do not track MAC_RXSTAT_FCE and MAC_RXSTAT_VCE
  429. * events.
  430. */
  431. return ret;
  432. }
  433. static int gem_mac_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  434. {
  435. u32 mac_cstat = readl(gp->regs + MAC_CSTAT);
  436. if (netif_msg_intr(gp))
  437. printk(KERN_DEBUG "%s: mac interrupt, mac_cstat: 0x%x\n",
  438. gp->dev->name, mac_cstat);
  439. /* This interrupt is just for pause frame and pause
  440. * tracking. It is useful for diagnostics and debug
  441. * but probably by default we will mask these events.
  442. */
  443. if (mac_cstat & MAC_CSTAT_PS)
  444. gp->pause_entered++;
  445. if (mac_cstat & MAC_CSTAT_PRCV)
  446. gp->pause_last_time_recvd = (mac_cstat >> 16);
  447. return 0;
  448. }
  449. static int gem_mif_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  450. {
  451. u32 mif_status = readl(gp->regs + MIF_STATUS);
  452. u32 reg_val, changed_bits;
  453. reg_val = (mif_status & MIF_STATUS_DATA) >> 16;
  454. changed_bits = (mif_status & MIF_STATUS_STAT);
  455. gem_handle_mif_event(gp, reg_val, changed_bits);
  456. return 0;
  457. }
  458. static int gem_pci_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  459. {
  460. u32 pci_estat = readl(gp->regs + GREG_PCIESTAT);
  461. if (gp->pdev->vendor == PCI_VENDOR_ID_SUN &&
  462. gp->pdev->device == PCI_DEVICE_ID_SUN_GEM) {
  463. printk(KERN_ERR "%s: PCI error [%04x] ",
  464. dev->name, pci_estat);
  465. if (pci_estat & GREG_PCIESTAT_BADACK)
  466. printk("<No ACK64# during ABS64 cycle> ");
  467. if (pci_estat & GREG_PCIESTAT_DTRTO)
  468. printk("<Delayed transaction timeout> ");
  469. if (pci_estat & GREG_PCIESTAT_OTHER)
  470. printk("<other>");
  471. printk("\n");
  472. } else {
  473. pci_estat |= GREG_PCIESTAT_OTHER;
  474. printk(KERN_ERR "%s: PCI error\n", dev->name);
  475. }
  476. if (pci_estat & GREG_PCIESTAT_OTHER) {
  477. u16 pci_cfg_stat;
  478. /* Interrogate PCI config space for the
  479. * true cause.
  480. */
  481. pci_read_config_word(gp->pdev, PCI_STATUS,
  482. &pci_cfg_stat);
  483. printk(KERN_ERR "%s: Read PCI cfg space status [%04x]\n",
  484. dev->name, pci_cfg_stat);
  485. if (pci_cfg_stat & PCI_STATUS_PARITY)
  486. printk(KERN_ERR "%s: PCI parity error detected.\n",
  487. dev->name);
  488. if (pci_cfg_stat & PCI_STATUS_SIG_TARGET_ABORT)
  489. printk(KERN_ERR "%s: PCI target abort.\n",
  490. dev->name);
  491. if (pci_cfg_stat & PCI_STATUS_REC_TARGET_ABORT)
  492. printk(KERN_ERR "%s: PCI master acks target abort.\n",
  493. dev->name);
  494. if (pci_cfg_stat & PCI_STATUS_REC_MASTER_ABORT)
  495. printk(KERN_ERR "%s: PCI master abort.\n",
  496. dev->name);
  497. if (pci_cfg_stat & PCI_STATUS_SIG_SYSTEM_ERROR)
  498. printk(KERN_ERR "%s: PCI system error SERR#.\n",
  499. dev->name);
  500. if (pci_cfg_stat & PCI_STATUS_DETECTED_PARITY)
  501. printk(KERN_ERR "%s: PCI parity error.\n",
  502. dev->name);
  503. /* Write the error bits back to clear them. */
  504. pci_cfg_stat &= (PCI_STATUS_PARITY |
  505. PCI_STATUS_SIG_TARGET_ABORT |
  506. PCI_STATUS_REC_TARGET_ABORT |
  507. PCI_STATUS_REC_MASTER_ABORT |
  508. PCI_STATUS_SIG_SYSTEM_ERROR |
  509. PCI_STATUS_DETECTED_PARITY);
  510. pci_write_config_word(gp->pdev,
  511. PCI_STATUS, pci_cfg_stat);
  512. }
  513. /* For all PCI errors, we should reset the chip. */
  514. return 1;
  515. }
  516. /* All non-normal interrupt conditions get serviced here.
  517. * Returns non-zero if we should just exit the interrupt
  518. * handler right now (ie. if we reset the card which invalidates
  519. * all of the other original irq status bits).
  520. */
  521. static int gem_abnormal_irq(struct net_device *dev, struct gem *gp, u32 gem_status)
  522. {
  523. if (gem_status & GREG_STAT_RXNOBUF) {
  524. /* Frame arrived, no free RX buffers available. */
  525. if (netif_msg_rx_err(gp))
  526. printk(KERN_DEBUG "%s: no buffer for rx frame\n",
  527. gp->dev->name);
  528. gp->net_stats.rx_dropped++;
  529. }
  530. if (gem_status & GREG_STAT_RXTAGERR) {
  531. /* corrupt RX tag framing */
  532. if (netif_msg_rx_err(gp))
  533. printk(KERN_DEBUG "%s: corrupt rx tag framing\n",
  534. gp->dev->name);
  535. gp->net_stats.rx_errors++;
  536. goto do_reset;
  537. }
  538. if (gem_status & GREG_STAT_PCS) {
  539. if (gem_pcs_interrupt(dev, gp, gem_status))
  540. goto do_reset;
  541. }
  542. if (gem_status & GREG_STAT_TXMAC) {
  543. if (gem_txmac_interrupt(dev, gp, gem_status))
  544. goto do_reset;
  545. }
  546. if (gem_status & GREG_STAT_RXMAC) {
  547. if (gem_rxmac_interrupt(dev, gp, gem_status))
  548. goto do_reset;
  549. }
  550. if (gem_status & GREG_STAT_MAC) {
  551. if (gem_mac_interrupt(dev, gp, gem_status))
  552. goto do_reset;
  553. }
  554. if (gem_status & GREG_STAT_MIF) {
  555. if (gem_mif_interrupt(dev, gp, gem_status))
  556. goto do_reset;
  557. }
  558. if (gem_status & GREG_STAT_PCIERR) {
  559. if (gem_pci_interrupt(dev, gp, gem_status))
  560. goto do_reset;
  561. }
  562. return 0;
  563. do_reset:
  564. gp->reset_task_pending = 1;
  565. schedule_work(&gp->reset_task);
  566. return 1;
  567. }
  568. static __inline__ void gem_tx(struct net_device *dev, struct gem *gp, u32 gem_status)
  569. {
  570. int entry, limit;
  571. if (netif_msg_intr(gp))
  572. printk(KERN_DEBUG "%s: tx interrupt, gem_status: 0x%x\n",
  573. gp->dev->name, gem_status);
  574. entry = gp->tx_old;
  575. limit = ((gem_status & GREG_STAT_TXNR) >> GREG_STAT_TXNR_SHIFT);
  576. while (entry != limit) {
  577. struct sk_buff *skb;
  578. struct gem_txd *txd;
  579. dma_addr_t dma_addr;
  580. u32 dma_len;
  581. int frag;
  582. if (netif_msg_tx_done(gp))
  583. printk(KERN_DEBUG "%s: tx done, slot %d\n",
  584. gp->dev->name, entry);
  585. skb = gp->tx_skbs[entry];
  586. if (skb_shinfo(skb)->nr_frags) {
  587. int last = entry + skb_shinfo(skb)->nr_frags;
  588. int walk = entry;
  589. int incomplete = 0;
  590. last &= (TX_RING_SIZE - 1);
  591. for (;;) {
  592. walk = NEXT_TX(walk);
  593. if (walk == limit)
  594. incomplete = 1;
  595. if (walk == last)
  596. break;
  597. }
  598. if (incomplete)
  599. break;
  600. }
  601. gp->tx_skbs[entry] = NULL;
  602. gp->net_stats.tx_bytes += skb->len;
  603. for (frag = 0; frag <= skb_shinfo(skb)->nr_frags; frag++) {
  604. txd = &gp->init_block->txd[entry];
  605. dma_addr = le64_to_cpu(txd->buffer);
  606. dma_len = le64_to_cpu(txd->control_word) & TXDCTRL_BUFSZ;
  607. pci_unmap_page(gp->pdev, dma_addr, dma_len, PCI_DMA_TODEVICE);
  608. entry = NEXT_TX(entry);
  609. }
  610. gp->net_stats.tx_packets++;
  611. dev_kfree_skb_irq(skb);
  612. }
  613. gp->tx_old = entry;
  614. if (netif_queue_stopped(dev) &&
  615. TX_BUFFS_AVAIL(gp) > (MAX_SKB_FRAGS + 1))
  616. netif_wake_queue(dev);
  617. }
  618. static __inline__ void gem_post_rxds(struct gem *gp, int limit)
  619. {
  620. int cluster_start, curr, count, kick;
  621. cluster_start = curr = (gp->rx_new & ~(4 - 1));
  622. count = 0;
  623. kick = -1;
  624. wmb();
  625. while (curr != limit) {
  626. curr = NEXT_RX(curr);
  627. if (++count == 4) {
  628. struct gem_rxd *rxd =
  629. &gp->init_block->rxd[cluster_start];
  630. for (;;) {
  631. rxd->status_word = cpu_to_le64(RXDCTRL_FRESH(gp));
  632. rxd++;
  633. cluster_start = NEXT_RX(cluster_start);
  634. if (cluster_start == curr)
  635. break;
  636. }
  637. kick = curr;
  638. count = 0;
  639. }
  640. }
  641. if (kick >= 0) {
  642. mb();
  643. writel(kick, gp->regs + RXDMA_KICK);
  644. }
  645. }
  646. static int gem_rx(struct gem *gp, int work_to_do)
  647. {
  648. int entry, drops, work_done = 0;
  649. u32 done;
  650. __sum16 csum;
  651. if (netif_msg_rx_status(gp))
  652. printk(KERN_DEBUG "%s: rx interrupt, done: %d, rx_new: %d\n",
  653. gp->dev->name, readl(gp->regs + RXDMA_DONE), gp->rx_new);
  654. entry = gp->rx_new;
  655. drops = 0;
  656. done = readl(gp->regs + RXDMA_DONE);
  657. for (;;) {
  658. struct gem_rxd *rxd = &gp->init_block->rxd[entry];
  659. struct sk_buff *skb;
  660. u64 status = le64_to_cpu(rxd->status_word);
  661. dma_addr_t dma_addr;
  662. int len;
  663. if ((status & RXDCTRL_OWN) != 0)
  664. break;
  665. if (work_done >= RX_RING_SIZE || work_done >= work_to_do)
  666. break;
  667. /* When writing back RX descriptor, GEM writes status
  668. * then buffer address, possibly in seperate transactions.
  669. * If we don't wait for the chip to write both, we could
  670. * post a new buffer to this descriptor then have GEM spam
  671. * on the buffer address. We sync on the RX completion
  672. * register to prevent this from happening.
  673. */
  674. if (entry == done) {
  675. done = readl(gp->regs + RXDMA_DONE);
  676. if (entry == done)
  677. break;
  678. }
  679. /* We can now account for the work we're about to do */
  680. work_done++;
  681. skb = gp->rx_skbs[entry];
  682. len = (status & RXDCTRL_BUFSZ) >> 16;
  683. if ((len < ETH_ZLEN) || (status & RXDCTRL_BAD)) {
  684. gp->net_stats.rx_errors++;
  685. if (len < ETH_ZLEN)
  686. gp->net_stats.rx_length_errors++;
  687. if (len & RXDCTRL_BAD)
  688. gp->net_stats.rx_crc_errors++;
  689. /* We'll just return it to GEM. */
  690. drop_it:
  691. gp->net_stats.rx_dropped++;
  692. goto next;
  693. }
  694. dma_addr = le64_to_cpu(rxd->buffer);
  695. if (len > RX_COPY_THRESHOLD) {
  696. struct sk_buff *new_skb;
  697. new_skb = gem_alloc_skb(RX_BUF_ALLOC_SIZE(gp), GFP_ATOMIC);
  698. if (new_skb == NULL) {
  699. drops++;
  700. goto drop_it;
  701. }
  702. pci_unmap_page(gp->pdev, dma_addr,
  703. RX_BUF_ALLOC_SIZE(gp),
  704. PCI_DMA_FROMDEVICE);
  705. gp->rx_skbs[entry] = new_skb;
  706. new_skb->dev = gp->dev;
  707. skb_put(new_skb, (gp->rx_buf_sz + RX_OFFSET));
  708. rxd->buffer = cpu_to_le64(pci_map_page(gp->pdev,
  709. virt_to_page(new_skb->data),
  710. offset_in_page(new_skb->data),
  711. RX_BUF_ALLOC_SIZE(gp),
  712. PCI_DMA_FROMDEVICE));
  713. skb_reserve(new_skb, RX_OFFSET);
  714. /* Trim the original skb for the netif. */
  715. skb_trim(skb, len);
  716. } else {
  717. struct sk_buff *copy_skb = dev_alloc_skb(len + 2);
  718. if (copy_skb == NULL) {
  719. drops++;
  720. goto drop_it;
  721. }
  722. skb_reserve(copy_skb, 2);
  723. skb_put(copy_skb, len);
  724. pci_dma_sync_single_for_cpu(gp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  725. skb_copy_from_linear_data(skb, copy_skb->data, len);
  726. pci_dma_sync_single_for_device(gp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  727. /* We'll reuse the original ring buffer. */
  728. skb = copy_skb;
  729. }
  730. csum = (__force __sum16)htons((status & RXDCTRL_TCPCSUM) ^ 0xffff);
  731. skb->csum = csum_unfold(csum);
  732. skb->ip_summed = CHECKSUM_COMPLETE;
  733. skb->protocol = eth_type_trans(skb, gp->dev);
  734. netif_receive_skb(skb);
  735. gp->net_stats.rx_packets++;
  736. gp->net_stats.rx_bytes += len;
  737. next:
  738. entry = NEXT_RX(entry);
  739. }
  740. gem_post_rxds(gp, entry);
  741. gp->rx_new = entry;
  742. if (drops)
  743. printk(KERN_INFO "%s: Memory squeeze, deferring packet.\n",
  744. gp->dev->name);
  745. return work_done;
  746. }
  747. static int gem_poll(struct napi_struct *napi, int budget)
  748. {
  749. struct gem *gp = container_of(napi, struct gem, napi);
  750. struct net_device *dev = gp->dev;
  751. unsigned long flags;
  752. int work_done;
  753. /*
  754. * NAPI locking nightmare: See comment at head of driver
  755. */
  756. spin_lock_irqsave(&gp->lock, flags);
  757. work_done = 0;
  758. do {
  759. /* Handle anomalies */
  760. if (gp->status & GREG_STAT_ABNORMAL) {
  761. if (gem_abnormal_irq(dev, gp, gp->status))
  762. break;
  763. }
  764. /* Run TX completion thread */
  765. spin_lock(&gp->tx_lock);
  766. gem_tx(dev, gp, gp->status);
  767. spin_unlock(&gp->tx_lock);
  768. spin_unlock_irqrestore(&gp->lock, flags);
  769. /* Run RX thread. We don't use any locking here,
  770. * code willing to do bad things - like cleaning the
  771. * rx ring - must call napi_disable(), which
  772. * schedule_timeout()'s if polling is already disabled.
  773. */
  774. work_done += gem_rx(gp, budget - work_done);
  775. if (work_done >= budget)
  776. return work_done;
  777. spin_lock_irqsave(&gp->lock, flags);
  778. gp->status = readl(gp->regs + GREG_STAT);
  779. } while (gp->status & GREG_STAT_NAPI);
  780. __napi_complete(napi);
  781. gem_enable_ints(gp);
  782. spin_unlock_irqrestore(&gp->lock, flags);
  783. return work_done;
  784. }
  785. static irqreturn_t gem_interrupt(int irq, void *dev_id)
  786. {
  787. struct net_device *dev = dev_id;
  788. struct gem *gp = netdev_priv(dev);
  789. unsigned long flags;
  790. /* Swallow interrupts when shutting the chip down, though
  791. * that shouldn't happen, we should have done free_irq() at
  792. * this point...
  793. */
  794. if (!gp->running)
  795. return IRQ_HANDLED;
  796. spin_lock_irqsave(&gp->lock, flags);
  797. if (napi_schedule_prep(&gp->napi)) {
  798. u32 gem_status = readl(gp->regs + GREG_STAT);
  799. if (gem_status == 0) {
  800. napi_enable(&gp->napi);
  801. spin_unlock_irqrestore(&gp->lock, flags);
  802. return IRQ_NONE;
  803. }
  804. gp->status = gem_status;
  805. gem_disable_ints(gp);
  806. __napi_schedule(&gp->napi);
  807. }
  808. spin_unlock_irqrestore(&gp->lock, flags);
  809. /* If polling was disabled at the time we received that
  810. * interrupt, we may return IRQ_HANDLED here while we
  811. * should return IRQ_NONE. No big deal...
  812. */
  813. return IRQ_HANDLED;
  814. }
  815. #ifdef CONFIG_NET_POLL_CONTROLLER
  816. static void gem_poll_controller(struct net_device *dev)
  817. {
  818. /* gem_interrupt is safe to reentrance so no need
  819. * to disable_irq here.
  820. */
  821. gem_interrupt(dev->irq, dev);
  822. }
  823. #endif
  824. static void gem_tx_timeout(struct net_device *dev)
  825. {
  826. struct gem *gp = netdev_priv(dev);
  827. printk(KERN_ERR "%s: transmit timed out, resetting\n", dev->name);
  828. if (!gp->running) {
  829. printk("%s: hrm.. hw not running !\n", dev->name);
  830. return;
  831. }
  832. printk(KERN_ERR "%s: TX_STATE[%08x:%08x:%08x]\n",
  833. dev->name,
  834. readl(gp->regs + TXDMA_CFG),
  835. readl(gp->regs + MAC_TXSTAT),
  836. readl(gp->regs + MAC_TXCFG));
  837. printk(KERN_ERR "%s: RX_STATE[%08x:%08x:%08x]\n",
  838. dev->name,
  839. readl(gp->regs + RXDMA_CFG),
  840. readl(gp->regs + MAC_RXSTAT),
  841. readl(gp->regs + MAC_RXCFG));
  842. spin_lock_irq(&gp->lock);
  843. spin_lock(&gp->tx_lock);
  844. gp->reset_task_pending = 1;
  845. schedule_work(&gp->reset_task);
  846. spin_unlock(&gp->tx_lock);
  847. spin_unlock_irq(&gp->lock);
  848. }
  849. static __inline__ int gem_intme(int entry)
  850. {
  851. /* Algorithm: IRQ every 1/2 of descriptors. */
  852. if (!(entry & ((TX_RING_SIZE>>1)-1)))
  853. return 1;
  854. return 0;
  855. }
  856. static netdev_tx_t gem_start_xmit(struct sk_buff *skb,
  857. struct net_device *dev)
  858. {
  859. struct gem *gp = netdev_priv(dev);
  860. int entry;
  861. u64 ctrl;
  862. unsigned long flags;
  863. ctrl = 0;
  864. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  865. const u64 csum_start_off = skb_transport_offset(skb);
  866. const u64 csum_stuff_off = csum_start_off + skb->csum_offset;
  867. ctrl = (TXDCTRL_CENAB |
  868. (csum_start_off << 15) |
  869. (csum_stuff_off << 21));
  870. }
  871. local_irq_save(flags);
  872. if (!spin_trylock(&gp->tx_lock)) {
  873. /* Tell upper layer to requeue */
  874. local_irq_restore(flags);
  875. return NETDEV_TX_LOCKED;
  876. }
  877. /* We raced with gem_do_stop() */
  878. if (!gp->running) {
  879. spin_unlock_irqrestore(&gp->tx_lock, flags);
  880. return NETDEV_TX_BUSY;
  881. }
  882. /* This is a hard error, log it. */
  883. if (TX_BUFFS_AVAIL(gp) <= (skb_shinfo(skb)->nr_frags + 1)) {
  884. netif_stop_queue(dev);
  885. spin_unlock_irqrestore(&gp->tx_lock, flags);
  886. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when queue awake!\n",
  887. dev->name);
  888. return NETDEV_TX_BUSY;
  889. }
  890. entry = gp->tx_new;
  891. gp->tx_skbs[entry] = skb;
  892. if (skb_shinfo(skb)->nr_frags == 0) {
  893. struct gem_txd *txd = &gp->init_block->txd[entry];
  894. dma_addr_t mapping;
  895. u32 len;
  896. len = skb->len;
  897. mapping = pci_map_page(gp->pdev,
  898. virt_to_page(skb->data),
  899. offset_in_page(skb->data),
  900. len, PCI_DMA_TODEVICE);
  901. ctrl |= TXDCTRL_SOF | TXDCTRL_EOF | len;
  902. if (gem_intme(entry))
  903. ctrl |= TXDCTRL_INTME;
  904. txd->buffer = cpu_to_le64(mapping);
  905. wmb();
  906. txd->control_word = cpu_to_le64(ctrl);
  907. entry = NEXT_TX(entry);
  908. } else {
  909. struct gem_txd *txd;
  910. u32 first_len;
  911. u64 intme;
  912. dma_addr_t first_mapping;
  913. int frag, first_entry = entry;
  914. intme = 0;
  915. if (gem_intme(entry))
  916. intme |= TXDCTRL_INTME;
  917. /* We must give this initial chunk to the device last.
  918. * Otherwise we could race with the device.
  919. */
  920. first_len = skb_headlen(skb);
  921. first_mapping = pci_map_page(gp->pdev, virt_to_page(skb->data),
  922. offset_in_page(skb->data),
  923. first_len, PCI_DMA_TODEVICE);
  924. entry = NEXT_TX(entry);
  925. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  926. skb_frag_t *this_frag = &skb_shinfo(skb)->frags[frag];
  927. u32 len;
  928. dma_addr_t mapping;
  929. u64 this_ctrl;
  930. len = this_frag->size;
  931. mapping = pci_map_page(gp->pdev,
  932. this_frag->page,
  933. this_frag->page_offset,
  934. len, PCI_DMA_TODEVICE);
  935. this_ctrl = ctrl;
  936. if (frag == skb_shinfo(skb)->nr_frags - 1)
  937. this_ctrl |= TXDCTRL_EOF;
  938. txd = &gp->init_block->txd[entry];
  939. txd->buffer = cpu_to_le64(mapping);
  940. wmb();
  941. txd->control_word = cpu_to_le64(this_ctrl | len);
  942. if (gem_intme(entry))
  943. intme |= TXDCTRL_INTME;
  944. entry = NEXT_TX(entry);
  945. }
  946. txd = &gp->init_block->txd[first_entry];
  947. txd->buffer = cpu_to_le64(first_mapping);
  948. wmb();
  949. txd->control_word =
  950. cpu_to_le64(ctrl | TXDCTRL_SOF | intme | first_len);
  951. }
  952. gp->tx_new = entry;
  953. if (TX_BUFFS_AVAIL(gp) <= (MAX_SKB_FRAGS + 1))
  954. netif_stop_queue(dev);
  955. if (netif_msg_tx_queued(gp))
  956. printk(KERN_DEBUG "%s: tx queued, slot %d, skblen %d\n",
  957. dev->name, entry, skb->len);
  958. mb();
  959. writel(gp->tx_new, gp->regs + TXDMA_KICK);
  960. spin_unlock_irqrestore(&gp->tx_lock, flags);
  961. dev->trans_start = jiffies;
  962. return NETDEV_TX_OK;
  963. }
  964. static void gem_pcs_reset(struct gem *gp)
  965. {
  966. int limit;
  967. u32 val;
  968. /* Reset PCS unit. */
  969. val = readl(gp->regs + PCS_MIICTRL);
  970. val |= PCS_MIICTRL_RST;
  971. writel(val, gp->regs + PCS_MIICTRL);
  972. limit = 32;
  973. while (readl(gp->regs + PCS_MIICTRL) & PCS_MIICTRL_RST) {
  974. udelay(100);
  975. if (limit-- <= 0)
  976. break;
  977. }
  978. if (limit < 0)
  979. printk(KERN_WARNING "%s: PCS reset bit would not clear.\n",
  980. gp->dev->name);
  981. }
  982. static void gem_pcs_reinit_adv(struct gem *gp)
  983. {
  984. u32 val;
  985. /* Make sure PCS is disabled while changing advertisement
  986. * configuration.
  987. */
  988. val = readl(gp->regs + PCS_CFG);
  989. val &= ~(PCS_CFG_ENABLE | PCS_CFG_TO);
  990. writel(val, gp->regs + PCS_CFG);
  991. /* Advertise all capabilities except assymetric
  992. * pause.
  993. */
  994. val = readl(gp->regs + PCS_MIIADV);
  995. val |= (PCS_MIIADV_FD | PCS_MIIADV_HD |
  996. PCS_MIIADV_SP | PCS_MIIADV_AP);
  997. writel(val, gp->regs + PCS_MIIADV);
  998. /* Enable and restart auto-negotiation, disable wrapback/loopback,
  999. * and re-enable PCS.
  1000. */
  1001. val = readl(gp->regs + PCS_MIICTRL);
  1002. val |= (PCS_MIICTRL_RAN | PCS_MIICTRL_ANE);
  1003. val &= ~PCS_MIICTRL_WB;
  1004. writel(val, gp->regs + PCS_MIICTRL);
  1005. val = readl(gp->regs + PCS_CFG);
  1006. val |= PCS_CFG_ENABLE;
  1007. writel(val, gp->regs + PCS_CFG);
  1008. /* Make sure serialink loopback is off. The meaning
  1009. * of this bit is logically inverted based upon whether
  1010. * you are in Serialink or SERDES mode.
  1011. */
  1012. val = readl(gp->regs + PCS_SCTRL);
  1013. if (gp->phy_type == phy_serialink)
  1014. val &= ~PCS_SCTRL_LOOP;
  1015. else
  1016. val |= PCS_SCTRL_LOOP;
  1017. writel(val, gp->regs + PCS_SCTRL);
  1018. }
  1019. #define STOP_TRIES 32
  1020. /* Must be invoked under gp->lock and gp->tx_lock. */
  1021. static void gem_reset(struct gem *gp)
  1022. {
  1023. int limit;
  1024. u32 val;
  1025. /* Make sure we won't get any more interrupts */
  1026. writel(0xffffffff, gp->regs + GREG_IMASK);
  1027. /* Reset the chip */
  1028. writel(gp->swrst_base | GREG_SWRST_TXRST | GREG_SWRST_RXRST,
  1029. gp->regs + GREG_SWRST);
  1030. limit = STOP_TRIES;
  1031. do {
  1032. udelay(20);
  1033. val = readl(gp->regs + GREG_SWRST);
  1034. if (limit-- <= 0)
  1035. break;
  1036. } while (val & (GREG_SWRST_TXRST | GREG_SWRST_RXRST));
  1037. if (limit < 0)
  1038. printk(KERN_ERR "%s: SW reset is ghetto.\n", gp->dev->name);
  1039. if (gp->phy_type == phy_serialink || gp->phy_type == phy_serdes)
  1040. gem_pcs_reinit_adv(gp);
  1041. }
  1042. /* Must be invoked under gp->lock and gp->tx_lock. */
  1043. static void gem_start_dma(struct gem *gp)
  1044. {
  1045. u32 val;
  1046. /* We are ready to rock, turn everything on. */
  1047. val = readl(gp->regs + TXDMA_CFG);
  1048. writel(val | TXDMA_CFG_ENABLE, gp->regs + TXDMA_CFG);
  1049. val = readl(gp->regs + RXDMA_CFG);
  1050. writel(val | RXDMA_CFG_ENABLE, gp->regs + RXDMA_CFG);
  1051. val = readl(gp->regs + MAC_TXCFG);
  1052. writel(val | MAC_TXCFG_ENAB, gp->regs + MAC_TXCFG);
  1053. val = readl(gp->regs + MAC_RXCFG);
  1054. writel(val | MAC_RXCFG_ENAB, gp->regs + MAC_RXCFG);
  1055. (void) readl(gp->regs + MAC_RXCFG);
  1056. udelay(100);
  1057. gem_enable_ints(gp);
  1058. writel(RX_RING_SIZE - 4, gp->regs + RXDMA_KICK);
  1059. }
  1060. /* Must be invoked under gp->lock and gp->tx_lock. DMA won't be
  1061. * actually stopped before about 4ms tho ...
  1062. */
  1063. static void gem_stop_dma(struct gem *gp)
  1064. {
  1065. u32 val;
  1066. /* We are done rocking, turn everything off. */
  1067. val = readl(gp->regs + TXDMA_CFG);
  1068. writel(val & ~TXDMA_CFG_ENABLE, gp->regs + TXDMA_CFG);
  1069. val = readl(gp->regs + RXDMA_CFG);
  1070. writel(val & ~RXDMA_CFG_ENABLE, gp->regs + RXDMA_CFG);
  1071. val = readl(gp->regs + MAC_TXCFG);
  1072. writel(val & ~MAC_TXCFG_ENAB, gp->regs + MAC_TXCFG);
  1073. val = readl(gp->regs + MAC_RXCFG);
  1074. writel(val & ~MAC_RXCFG_ENAB, gp->regs + MAC_RXCFG);
  1075. (void) readl(gp->regs + MAC_RXCFG);
  1076. /* Need to wait a bit ... done by the caller */
  1077. }
  1078. /* Must be invoked under gp->lock and gp->tx_lock. */
  1079. // XXX dbl check what that function should do when called on PCS PHY
  1080. static void gem_begin_auto_negotiation(struct gem *gp, struct ethtool_cmd *ep)
  1081. {
  1082. u32 advertise, features;
  1083. int autoneg;
  1084. int speed;
  1085. int duplex;
  1086. if (gp->phy_type != phy_mii_mdio0 &&
  1087. gp->phy_type != phy_mii_mdio1)
  1088. goto non_mii;
  1089. /* Setup advertise */
  1090. if (found_mii_phy(gp))
  1091. features = gp->phy_mii.def->features;
  1092. else
  1093. features = 0;
  1094. advertise = features & ADVERTISE_MASK;
  1095. if (gp->phy_mii.advertising != 0)
  1096. advertise &= gp->phy_mii.advertising;
  1097. autoneg = gp->want_autoneg;
  1098. speed = gp->phy_mii.speed;
  1099. duplex = gp->phy_mii.duplex;
  1100. /* Setup link parameters */
  1101. if (!ep)
  1102. goto start_aneg;
  1103. if (ep->autoneg == AUTONEG_ENABLE) {
  1104. advertise = ep->advertising;
  1105. autoneg = 1;
  1106. } else {
  1107. autoneg = 0;
  1108. speed = ep->speed;
  1109. duplex = ep->duplex;
  1110. }
  1111. start_aneg:
  1112. /* Sanitize settings based on PHY capabilities */
  1113. if ((features & SUPPORTED_Autoneg) == 0)
  1114. autoneg = 0;
  1115. if (speed == SPEED_1000 &&
  1116. !(features & (SUPPORTED_1000baseT_Half | SUPPORTED_1000baseT_Full)))
  1117. speed = SPEED_100;
  1118. if (speed == SPEED_100 &&
  1119. !(features & (SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full)))
  1120. speed = SPEED_10;
  1121. if (duplex == DUPLEX_FULL &&
  1122. !(features & (SUPPORTED_1000baseT_Full |
  1123. SUPPORTED_100baseT_Full |
  1124. SUPPORTED_10baseT_Full)))
  1125. duplex = DUPLEX_HALF;
  1126. if (speed == 0)
  1127. speed = SPEED_10;
  1128. /* If we are asleep, we don't try to actually setup the PHY, we
  1129. * just store the settings
  1130. */
  1131. if (gp->asleep) {
  1132. gp->phy_mii.autoneg = gp->want_autoneg = autoneg;
  1133. gp->phy_mii.speed = speed;
  1134. gp->phy_mii.duplex = duplex;
  1135. return;
  1136. }
  1137. /* Configure PHY & start aneg */
  1138. gp->want_autoneg = autoneg;
  1139. if (autoneg) {
  1140. if (found_mii_phy(gp))
  1141. gp->phy_mii.def->ops->setup_aneg(&gp->phy_mii, advertise);
  1142. gp->lstate = link_aneg;
  1143. } else {
  1144. if (found_mii_phy(gp))
  1145. gp->phy_mii.def->ops->setup_forced(&gp->phy_mii, speed, duplex);
  1146. gp->lstate = link_force_ok;
  1147. }
  1148. non_mii:
  1149. gp->timer_ticks = 0;
  1150. mod_timer(&gp->link_timer, jiffies + ((12 * HZ) / 10));
  1151. }
  1152. /* A link-up condition has occurred, initialize and enable the
  1153. * rest of the chip.
  1154. *
  1155. * Must be invoked under gp->lock and gp->tx_lock.
  1156. */
  1157. static int gem_set_link_modes(struct gem *gp)
  1158. {
  1159. u32 val;
  1160. int full_duplex, speed, pause;
  1161. full_duplex = 0;
  1162. speed = SPEED_10;
  1163. pause = 0;
  1164. if (found_mii_phy(gp)) {
  1165. if (gp->phy_mii.def->ops->read_link(&gp->phy_mii))
  1166. return 1;
  1167. full_duplex = (gp->phy_mii.duplex == DUPLEX_FULL);
  1168. speed = gp->phy_mii.speed;
  1169. pause = gp->phy_mii.pause;
  1170. } else if (gp->phy_type == phy_serialink ||
  1171. gp->phy_type == phy_serdes) {
  1172. u32 pcs_lpa = readl(gp->regs + PCS_MIILP);
  1173. if ((pcs_lpa & PCS_MIIADV_FD) || gp->phy_type == phy_serdes)
  1174. full_duplex = 1;
  1175. speed = SPEED_1000;
  1176. }
  1177. if (netif_msg_link(gp))
  1178. printk(KERN_INFO "%s: Link is up at %d Mbps, %s-duplex.\n",
  1179. gp->dev->name, speed, (full_duplex ? "full" : "half"));
  1180. if (!gp->running)
  1181. return 0;
  1182. val = (MAC_TXCFG_EIPG0 | MAC_TXCFG_NGU);
  1183. if (full_duplex) {
  1184. val |= (MAC_TXCFG_ICS | MAC_TXCFG_ICOLL);
  1185. } else {
  1186. /* MAC_TXCFG_NBO must be zero. */
  1187. }
  1188. writel(val, gp->regs + MAC_TXCFG);
  1189. val = (MAC_XIFCFG_OE | MAC_XIFCFG_LLED);
  1190. if (!full_duplex &&
  1191. (gp->phy_type == phy_mii_mdio0 ||
  1192. gp->phy_type == phy_mii_mdio1)) {
  1193. val |= MAC_XIFCFG_DISE;
  1194. } else if (full_duplex) {
  1195. val |= MAC_XIFCFG_FLED;
  1196. }
  1197. if (speed == SPEED_1000)
  1198. val |= (MAC_XIFCFG_GMII);
  1199. writel(val, gp->regs + MAC_XIFCFG);
  1200. /* If gigabit and half-duplex, enable carrier extension
  1201. * mode. Else, disable it.
  1202. */
  1203. if (speed == SPEED_1000 && !full_duplex) {
  1204. val = readl(gp->regs + MAC_TXCFG);
  1205. writel(val | MAC_TXCFG_TCE, gp->regs + MAC_TXCFG);
  1206. val = readl(gp->regs + MAC_RXCFG);
  1207. writel(val | MAC_RXCFG_RCE, gp->regs + MAC_RXCFG);
  1208. } else {
  1209. val = readl(gp->regs + MAC_TXCFG);
  1210. writel(val & ~MAC_TXCFG_TCE, gp->regs + MAC_TXCFG);
  1211. val = readl(gp->regs + MAC_RXCFG);
  1212. writel(val & ~MAC_RXCFG_RCE, gp->regs + MAC_RXCFG);
  1213. }
  1214. if (gp->phy_type == phy_serialink ||
  1215. gp->phy_type == phy_serdes) {
  1216. u32 pcs_lpa = readl(gp->regs + PCS_MIILP);
  1217. if (pcs_lpa & (PCS_MIIADV_SP | PCS_MIIADV_AP))
  1218. pause = 1;
  1219. }
  1220. if (netif_msg_link(gp)) {
  1221. if (pause) {
  1222. printk(KERN_INFO "%s: Pause is enabled "
  1223. "(rxfifo: %d off: %d on: %d)\n",
  1224. gp->dev->name,
  1225. gp->rx_fifo_sz,
  1226. gp->rx_pause_off,
  1227. gp->rx_pause_on);
  1228. } else {
  1229. printk(KERN_INFO "%s: Pause is disabled\n",
  1230. gp->dev->name);
  1231. }
  1232. }
  1233. if (!full_duplex)
  1234. writel(512, gp->regs + MAC_STIME);
  1235. else
  1236. writel(64, gp->regs + MAC_STIME);
  1237. val = readl(gp->regs + MAC_MCCFG);
  1238. if (pause)
  1239. val |= (MAC_MCCFG_SPE | MAC_MCCFG_RPE);
  1240. else
  1241. val &= ~(MAC_MCCFG_SPE | MAC_MCCFG_RPE);
  1242. writel(val, gp->regs + MAC_MCCFG);
  1243. gem_start_dma(gp);
  1244. return 0;
  1245. }
  1246. /* Must be invoked under gp->lock and gp->tx_lock. */
  1247. static int gem_mdio_link_not_up(struct gem *gp)
  1248. {
  1249. switch (gp->lstate) {
  1250. case link_force_ret:
  1251. if (netif_msg_link(gp))
  1252. printk(KERN_INFO "%s: Autoneg failed again, keeping"
  1253. " forced mode\n", gp->dev->name);
  1254. gp->phy_mii.def->ops->setup_forced(&gp->phy_mii,
  1255. gp->last_forced_speed, DUPLEX_HALF);
  1256. gp->timer_ticks = 5;
  1257. gp->lstate = link_force_ok;
  1258. return 0;
  1259. case link_aneg:
  1260. /* We try forced modes after a failed aneg only on PHYs that don't
  1261. * have "magic_aneg" bit set, which means they internally do the
  1262. * while forced-mode thingy. On these, we just restart aneg
  1263. */
  1264. if (gp->phy_mii.def->magic_aneg)
  1265. return 1;
  1266. if (netif_msg_link(gp))
  1267. printk(KERN_INFO "%s: switching to forced 100bt\n",
  1268. gp->dev->name);
  1269. /* Try forced modes. */
  1270. gp->phy_mii.def->ops->setup_forced(&gp->phy_mii, SPEED_100,
  1271. DUPLEX_HALF);
  1272. gp->timer_ticks = 5;
  1273. gp->lstate = link_force_try;
  1274. return 0;
  1275. case link_force_try:
  1276. /* Downgrade from 100 to 10 Mbps if necessary.
  1277. * If already at 10Mbps, warn user about the
  1278. * situation every 10 ticks.
  1279. */
  1280. if (gp->phy_mii.speed == SPEED_100) {
  1281. gp->phy_mii.def->ops->setup_forced(&gp->phy_mii, SPEED_10,
  1282. DUPLEX_HALF);
  1283. gp->timer_ticks = 5;
  1284. if (netif_msg_link(gp))
  1285. printk(KERN_INFO "%s: switching to forced 10bt\n",
  1286. gp->dev->name);
  1287. return 0;
  1288. } else
  1289. return 1;
  1290. default:
  1291. return 0;
  1292. }
  1293. }
  1294. static void gem_link_timer(unsigned long data)
  1295. {
  1296. struct gem *gp = (struct gem *) data;
  1297. int restart_aneg = 0;
  1298. if (gp->asleep)
  1299. return;
  1300. spin_lock_irq(&gp->lock);
  1301. spin_lock(&gp->tx_lock);
  1302. gem_get_cell(gp);
  1303. /* If the reset task is still pending, we just
  1304. * reschedule the link timer
  1305. */
  1306. if (gp->reset_task_pending)
  1307. goto restart;
  1308. if (gp->phy_type == phy_serialink ||
  1309. gp->phy_type == phy_serdes) {
  1310. u32 val = readl(gp->regs + PCS_MIISTAT);
  1311. if (!(val & PCS_MIISTAT_LS))
  1312. val = readl(gp->regs + PCS_MIISTAT);
  1313. if ((val & PCS_MIISTAT_LS) != 0) {
  1314. if (gp->lstate == link_up)
  1315. goto restart;
  1316. gp->lstate = link_up;
  1317. netif_carrier_on(gp->dev);
  1318. (void)gem_set_link_modes(gp);
  1319. }
  1320. goto restart;
  1321. }
  1322. if (found_mii_phy(gp) && gp->phy_mii.def->ops->poll_link(&gp->phy_mii)) {
  1323. /* Ok, here we got a link. If we had it due to a forced
  1324. * fallback, and we were configured for autoneg, we do
  1325. * retry a short autoneg pass. If you know your hub is
  1326. * broken, use ethtool ;)
  1327. */
  1328. if (gp->lstate == link_force_try && gp->want_autoneg) {
  1329. gp->lstate = link_force_ret;
  1330. gp->last_forced_speed = gp->phy_mii.speed;
  1331. gp->timer_ticks = 5;
  1332. if (netif_msg_link(gp))
  1333. printk(KERN_INFO "%s: Got link after fallback, retrying"
  1334. " autoneg once...\n", gp->dev->name);
  1335. gp->phy_mii.def->ops->setup_aneg(&gp->phy_mii, gp->phy_mii.advertising);
  1336. } else if (gp->lstate != link_up) {
  1337. gp->lstate = link_up;
  1338. netif_carrier_on(gp->dev);
  1339. if (gem_set_link_modes(gp))
  1340. restart_aneg = 1;
  1341. }
  1342. } else {
  1343. /* If the link was previously up, we restart the
  1344. * whole process
  1345. */
  1346. if (gp->lstate == link_up) {
  1347. gp->lstate = link_down;
  1348. if (netif_msg_link(gp))
  1349. printk(KERN_INFO "%s: Link down\n",
  1350. gp->dev->name);
  1351. netif_carrier_off(gp->dev);
  1352. gp->reset_task_pending = 1;
  1353. schedule_work(&gp->reset_task);
  1354. restart_aneg = 1;
  1355. } else if (++gp->timer_ticks > 10) {
  1356. if (found_mii_phy(gp))
  1357. restart_aneg = gem_mdio_link_not_up(gp);
  1358. else
  1359. restart_aneg = 1;
  1360. }
  1361. }
  1362. if (restart_aneg) {
  1363. gem_begin_auto_negotiation(gp, NULL);
  1364. goto out_unlock;
  1365. }
  1366. restart:
  1367. mod_timer(&gp->link_timer, jiffies + ((12 * HZ) / 10));
  1368. out_unlock:
  1369. gem_put_cell(gp);
  1370. spin_unlock(&gp->tx_lock);
  1371. spin_unlock_irq(&gp->lock);
  1372. }
  1373. /* Must be invoked under gp->lock and gp->tx_lock. */
  1374. static void gem_clean_rings(struct gem *gp)
  1375. {
  1376. struct gem_init_block *gb = gp->init_block;
  1377. struct sk_buff *skb;
  1378. int i;
  1379. dma_addr_t dma_addr;
  1380. for (i = 0; i < RX_RING_SIZE; i++) {
  1381. struct gem_rxd *rxd;
  1382. rxd = &gb->rxd[i];
  1383. if (gp->rx_skbs[i] != NULL) {
  1384. skb = gp->rx_skbs[i];
  1385. dma_addr = le64_to_cpu(rxd->buffer);
  1386. pci_unmap_page(gp->pdev, dma_addr,
  1387. RX_BUF_ALLOC_SIZE(gp),
  1388. PCI_DMA_FROMDEVICE);
  1389. dev_kfree_skb_any(skb);
  1390. gp->rx_skbs[i] = NULL;
  1391. }
  1392. rxd->status_word = 0;
  1393. wmb();
  1394. rxd->buffer = 0;
  1395. }
  1396. for (i = 0; i < TX_RING_SIZE; i++) {
  1397. if (gp->tx_skbs[i] != NULL) {
  1398. struct gem_txd *txd;
  1399. int frag;
  1400. skb = gp->tx_skbs[i];
  1401. gp->tx_skbs[i] = NULL;
  1402. for (frag = 0; frag <= skb_shinfo(skb)->nr_frags; frag++) {
  1403. int ent = i & (TX_RING_SIZE - 1);
  1404. txd = &gb->txd[ent];
  1405. dma_addr = le64_to_cpu(txd->buffer);
  1406. pci_unmap_page(gp->pdev, dma_addr,
  1407. le64_to_cpu(txd->control_word) &
  1408. TXDCTRL_BUFSZ, PCI_DMA_TODEVICE);
  1409. if (frag != skb_shinfo(skb)->nr_frags)
  1410. i++;
  1411. }
  1412. dev_kfree_skb_any(skb);
  1413. }
  1414. }
  1415. }
  1416. /* Must be invoked under gp->lock and gp->tx_lock. */
  1417. static void gem_init_rings(struct gem *gp)
  1418. {
  1419. struct gem_init_block *gb = gp->init_block;
  1420. struct net_device *dev = gp->dev;
  1421. int i;
  1422. dma_addr_t dma_addr;
  1423. gp->rx_new = gp->rx_old = gp->tx_new = gp->tx_old = 0;
  1424. gem_clean_rings(gp);
  1425. gp->rx_buf_sz = max(dev->mtu + ETH_HLEN + VLAN_HLEN,
  1426. (unsigned)VLAN_ETH_FRAME_LEN);
  1427. for (i = 0; i < RX_RING_SIZE; i++) {
  1428. struct sk_buff *skb;
  1429. struct gem_rxd *rxd = &gb->rxd[i];
  1430. skb = gem_alloc_skb(RX_BUF_ALLOC_SIZE(gp), GFP_ATOMIC);
  1431. if (!skb) {
  1432. rxd->buffer = 0;
  1433. rxd->status_word = 0;
  1434. continue;
  1435. }
  1436. gp->rx_skbs[i] = skb;
  1437. skb->dev = dev;
  1438. skb_put(skb, (gp->rx_buf_sz + RX_OFFSET));
  1439. dma_addr = pci_map_page(gp->pdev,
  1440. virt_to_page(skb->data),
  1441. offset_in_page(skb->data),
  1442. RX_BUF_ALLOC_SIZE(gp),
  1443. PCI_DMA_FROMDEVICE);
  1444. rxd->buffer = cpu_to_le64(dma_addr);
  1445. wmb();
  1446. rxd->status_word = cpu_to_le64(RXDCTRL_FRESH(gp));
  1447. skb_reserve(skb, RX_OFFSET);
  1448. }
  1449. for (i = 0; i < TX_RING_SIZE; i++) {
  1450. struct gem_txd *txd = &gb->txd[i];
  1451. txd->control_word = 0;
  1452. wmb();
  1453. txd->buffer = 0;
  1454. }
  1455. wmb();
  1456. }
  1457. /* Init PHY interface and start link poll state machine */
  1458. static void gem_init_phy(struct gem *gp)
  1459. {
  1460. u32 mifcfg;
  1461. /* Revert MIF CFG setting done on stop_phy */
  1462. mifcfg = readl(gp->regs + MIF_CFG);
  1463. mifcfg &= ~MIF_CFG_BBMODE;
  1464. writel(mifcfg, gp->regs + MIF_CFG);
  1465. if (gp->pdev->vendor == PCI_VENDOR_ID_APPLE) {
  1466. int i;
  1467. /* Those delay sucks, the HW seem to love them though, I'll
  1468. * serisouly consider breaking some locks here to be able
  1469. * to schedule instead
  1470. */
  1471. for (i = 0; i < 3; i++) {
  1472. #ifdef CONFIG_PPC_PMAC
  1473. pmac_call_feature(PMAC_FTR_GMAC_PHY_RESET, gp->of_node, 0, 0);
  1474. msleep(20);
  1475. #endif
  1476. /* Some PHYs used by apple have problem getting back to us,
  1477. * we do an additional reset here
  1478. */
  1479. phy_write(gp, MII_BMCR, BMCR_RESET);
  1480. msleep(20);
  1481. if (phy_read(gp, MII_BMCR) != 0xffff)
  1482. break;
  1483. if (i == 2)
  1484. printk(KERN_WARNING "%s: GMAC PHY not responding !\n",
  1485. gp->dev->name);
  1486. }
  1487. }
  1488. if (gp->pdev->vendor == PCI_VENDOR_ID_SUN &&
  1489. gp->pdev->device == PCI_DEVICE_ID_SUN_GEM) {
  1490. u32 val;
  1491. /* Init datapath mode register. */
  1492. if (gp->phy_type == phy_mii_mdio0 ||
  1493. gp->phy_type == phy_mii_mdio1) {
  1494. val = PCS_DMODE_MGM;
  1495. } else if (gp->phy_type == phy_serialink) {
  1496. val = PCS_DMODE_SM | PCS_DMODE_GMOE;
  1497. } else {
  1498. val = PCS_DMODE_ESM;
  1499. }
  1500. writel(val, gp->regs + PCS_DMODE);
  1501. }
  1502. if (gp->phy_type == phy_mii_mdio0 ||
  1503. gp->phy_type == phy_mii_mdio1) {
  1504. // XXX check for errors
  1505. mii_phy_probe(&gp->phy_mii, gp->mii_phy_addr);
  1506. /* Init PHY */
  1507. if (gp->phy_mii.def && gp->phy_mii.def->ops->init)
  1508. gp->phy_mii.def->ops->init(&gp->phy_mii);
  1509. } else {
  1510. gem_pcs_reset(gp);
  1511. gem_pcs_reinit_adv(gp);
  1512. }
  1513. /* Default aneg parameters */
  1514. gp->timer_ticks = 0;
  1515. gp->lstate = link_down;
  1516. netif_carrier_off(gp->dev);
  1517. /* Can I advertise gigabit here ? I'd need BCM PHY docs... */
  1518. spin_lock_irq(&gp->lock);
  1519. gem_begin_auto_negotiation(gp, NULL);
  1520. spin_unlock_irq(&gp->lock);
  1521. }
  1522. /* Must be invoked under gp->lock and gp->tx_lock. */
  1523. static void gem_init_dma(struct gem *gp)
  1524. {
  1525. u64 desc_dma = (u64) gp->gblock_dvma;
  1526. u32 val;
  1527. val = (TXDMA_CFG_BASE | (0x7ff << 10) | TXDMA_CFG_PMODE);
  1528. writel(val, gp->regs + TXDMA_CFG);
  1529. writel(desc_dma >> 32, gp->regs + TXDMA_DBHI);
  1530. writel(desc_dma & 0xffffffff, gp->regs + TXDMA_DBLOW);
  1531. desc_dma += (INIT_BLOCK_TX_RING_SIZE * sizeof(struct gem_txd));
  1532. writel(0, gp->regs + TXDMA_KICK);
  1533. val = (RXDMA_CFG_BASE | (RX_OFFSET << 10) |
  1534. ((14 / 2) << 13) | RXDMA_CFG_FTHRESH_128);
  1535. writel(val, gp->regs + RXDMA_CFG);
  1536. writel(desc_dma >> 32, gp->regs + RXDMA_DBHI);
  1537. writel(desc_dma & 0xffffffff, gp->regs + RXDMA_DBLOW);
  1538. writel(RX_RING_SIZE - 4, gp->regs + RXDMA_KICK);
  1539. val = (((gp->rx_pause_off / 64) << 0) & RXDMA_PTHRESH_OFF);
  1540. val |= (((gp->rx_pause_on / 64) << 12) & RXDMA_PTHRESH_ON);
  1541. writel(val, gp->regs + RXDMA_PTHRESH);
  1542. if (readl(gp->regs + GREG_BIFCFG) & GREG_BIFCFG_M66EN)
  1543. writel(((5 & RXDMA_BLANK_IPKTS) |
  1544. ((8 << 12) & RXDMA_BLANK_ITIME)),
  1545. gp->regs + RXDMA_BLANK);
  1546. else
  1547. writel(((5 & RXDMA_BLANK_IPKTS) |
  1548. ((4 << 12) & RXDMA_BLANK_ITIME)),
  1549. gp->regs + RXDMA_BLANK);
  1550. }
  1551. /* Must be invoked under gp->lock and gp->tx_lock. */
  1552. static u32 gem_setup_multicast(struct gem *gp)
  1553. {
  1554. u32 rxcfg = 0;
  1555. int i;
  1556. if ((gp->dev->flags & IFF_ALLMULTI) ||
  1557. (gp->dev->mc_count > 256)) {
  1558. for (i=0; i<16; i++)
  1559. writel(0xffff, gp->regs + MAC_HASH0 + (i << 2));
  1560. rxcfg |= MAC_RXCFG_HFE;
  1561. } else if (gp->dev->flags & IFF_PROMISC) {
  1562. rxcfg |= MAC_RXCFG_PROM;
  1563. } else {
  1564. u16 hash_table[16];
  1565. u32 crc;
  1566. struct dev_mc_list *dmi = gp->dev->mc_list;
  1567. int i;
  1568. for (i = 0; i < 16; i++)
  1569. hash_table[i] = 0;
  1570. for (i = 0; i < gp->dev->mc_count; i++) {
  1571. char *addrs = dmi->dmi_addr;
  1572. dmi = dmi->next;
  1573. if (!(*addrs & 1))
  1574. continue;
  1575. crc = ether_crc_le(6, addrs);
  1576. crc >>= 24;
  1577. hash_table[crc >> 4] |= 1 << (15 - (crc & 0xf));
  1578. }
  1579. for (i=0; i<16; i++)
  1580. writel(hash_table[i], gp->regs + MAC_HASH0 + (i << 2));
  1581. rxcfg |= MAC_RXCFG_HFE;
  1582. }
  1583. return rxcfg;
  1584. }
  1585. /* Must be invoked under gp->lock and gp->tx_lock. */
  1586. static void gem_init_mac(struct gem *gp)
  1587. {
  1588. unsigned char *e = &gp->dev->dev_addr[0];
  1589. writel(0x1bf0, gp->regs + MAC_SNDPAUSE);
  1590. writel(0x00, gp->regs + MAC_IPG0);
  1591. writel(0x08, gp->regs + MAC_IPG1);
  1592. writel(0x04, gp->regs + MAC_IPG2);
  1593. writel(0x40, gp->regs + MAC_STIME);
  1594. writel(0x40, gp->regs + MAC_MINFSZ);
  1595. /* Ethernet payload + header + FCS + optional VLAN tag. */
  1596. writel(0x20000000 | (gp->rx_buf_sz + 4), gp->regs + MAC_MAXFSZ);
  1597. writel(0x07, gp->regs + MAC_PASIZE);
  1598. writel(0x04, gp->regs + MAC_JAMSIZE);
  1599. writel(0x10, gp->regs + MAC_ATTLIM);
  1600. writel(0x8808, gp->regs + MAC_MCTYPE);
  1601. writel((e[5] | (e[4] << 8)) & 0x3ff, gp->regs + MAC_RANDSEED);
  1602. writel((e[4] << 8) | e[5], gp->regs + MAC_ADDR0);
  1603. writel((e[2] << 8) | e[3], gp->regs + MAC_ADDR1);
  1604. writel((e[0] << 8) | e[1], gp->regs + MAC_ADDR2);
  1605. writel(0, gp->regs + MAC_ADDR3);
  1606. writel(0, gp->regs + MAC_ADDR4);
  1607. writel(0, gp->regs + MAC_ADDR5);
  1608. writel(0x0001, gp->regs + MAC_ADDR6);
  1609. writel(0xc200, gp->regs + MAC_ADDR7);
  1610. writel(0x0180, gp->regs + MAC_ADDR8);
  1611. writel(0, gp->regs + MAC_AFILT0);
  1612. writel(0, gp->regs + MAC_AFILT1);
  1613. writel(0, gp->regs + MAC_AFILT2);
  1614. writel(0, gp->regs + MAC_AF21MSK);
  1615. writel(0, gp->regs + MAC_AF0MSK);
  1616. gp->mac_rx_cfg = gem_setup_multicast(gp);
  1617. #ifdef STRIP_FCS
  1618. gp->mac_rx_cfg |= MAC_RXCFG_SFCS;
  1619. #endif
  1620. writel(0, gp->regs + MAC_NCOLL);
  1621. writel(0, gp->regs + MAC_FASUCC);
  1622. writel(0, gp->regs + MAC_ECOLL);
  1623. writel(0, gp->regs + MAC_LCOLL);
  1624. writel(0, gp->regs + MAC_DTIMER);
  1625. writel(0, gp->regs + MAC_PATMPS);
  1626. writel(0, gp->regs + MAC_RFCTR);
  1627. writel(0, gp->regs + MAC_LERR);
  1628. writel(0, gp->regs + MAC_AERR);
  1629. writel(0, gp->regs + MAC_FCSERR);
  1630. writel(0, gp->regs + MAC_RXCVERR);
  1631. /* Clear RX/TX/MAC/XIF config, we will set these up and enable
  1632. * them once a link is established.
  1633. */
  1634. writel(0, gp->regs + MAC_TXCFG);
  1635. writel(gp->mac_rx_cfg, gp->regs + MAC_RXCFG);
  1636. writel(0, gp->regs + MAC_MCCFG);
  1637. writel(0, gp->regs + MAC_XIFCFG);
  1638. /* Setup MAC interrupts. We want to get all of the interesting
  1639. * counter expiration events, but we do not want to hear about
  1640. * normal rx/tx as the DMA engine tells us that.
  1641. */
  1642. writel(MAC_TXSTAT_XMIT, gp->regs + MAC_TXMASK);
  1643. writel(MAC_RXSTAT_RCV, gp->regs + MAC_RXMASK);
  1644. /* Don't enable even the PAUSE interrupts for now, we
  1645. * make no use of those events other than to record them.
  1646. */
  1647. writel(0xffffffff, gp->regs + MAC_MCMASK);
  1648. /* Don't enable GEM's WOL in normal operations
  1649. */
  1650. if (gp->has_wol)
  1651. writel(0, gp->regs + WOL_WAKECSR);
  1652. }
  1653. /* Must be invoked under gp->lock and gp->tx_lock. */
  1654. static void gem_init_pause_thresholds(struct gem *gp)
  1655. {
  1656. u32 cfg;
  1657. /* Calculate pause thresholds. Setting the OFF threshold to the
  1658. * full RX fifo size effectively disables PAUSE generation which
  1659. * is what we do for 10/100 only GEMs which have FIFOs too small
  1660. * to make real gains from PAUSE.
  1661. */
  1662. if (gp->rx_fifo_sz <= (2 * 1024)) {
  1663. gp->rx_pause_off = gp->rx_pause_on = gp->rx_fifo_sz;
  1664. } else {
  1665. int max_frame = (gp->rx_buf_sz + 4 + 64) & ~63;
  1666. int off = (gp->rx_fifo_sz - (max_frame * 2));
  1667. int on = off - max_frame;
  1668. gp->rx_pause_off = off;
  1669. gp->rx_pause_on = on;
  1670. }
  1671. /* Configure the chip "burst" DMA mode & enable some
  1672. * HW bug fixes on Apple version
  1673. */
  1674. cfg = 0;
  1675. if (gp->pdev->vendor == PCI_VENDOR_ID_APPLE)
  1676. cfg |= GREG_CFG_RONPAULBIT | GREG_CFG_ENBUG2FIX;
  1677. #if !defined(CONFIG_SPARC64) && !defined(CONFIG_ALPHA)
  1678. cfg |= GREG_CFG_IBURST;
  1679. #endif
  1680. cfg |= ((31 << 1) & GREG_CFG_TXDMALIM);
  1681. cfg |= ((31 << 6) & GREG_CFG_RXDMALIM);
  1682. writel(cfg, gp->regs + GREG_CFG);
  1683. /* If Infinite Burst didn't stick, then use different
  1684. * thresholds (and Apple bug fixes don't exist)
  1685. */
  1686. if (!(readl(gp->regs + GREG_CFG) & GREG_CFG_IBURST)) {
  1687. cfg = ((2 << 1) & GREG_CFG_TXDMALIM);
  1688. cfg |= ((8 << 6) & GREG_CFG_RXDMALIM);
  1689. writel(cfg, gp->regs + GREG_CFG);
  1690. }
  1691. }
  1692. static int gem_check_invariants(struct gem *gp)
  1693. {
  1694. struct pci_dev *pdev = gp->pdev;
  1695. u32 mif_cfg;
  1696. /* On Apple's sungem, we can't rely on registers as the chip
  1697. * was been powered down by the firmware. The PHY is looked
  1698. * up later on.
  1699. */
  1700. if (pdev->vendor == PCI_VENDOR_ID_APPLE) {
  1701. gp->phy_type = phy_mii_mdio0;
  1702. gp->tx_fifo_sz = readl(gp->regs + TXDMA_FSZ) * 64;
  1703. gp->rx_fifo_sz = readl(gp->regs + RXDMA_FSZ) * 64;
  1704. gp->swrst_base = 0;
  1705. mif_cfg = readl(gp->regs + MIF_CFG);
  1706. mif_cfg &= ~(MIF_CFG_PSELECT|MIF_CFG_POLL|MIF_CFG_BBMODE|MIF_CFG_MDI1);
  1707. mif_cfg |= MIF_CFG_MDI0;
  1708. writel(mif_cfg, gp->regs + MIF_CFG);
  1709. writel(PCS_DMODE_MGM, gp->regs + PCS_DMODE);
  1710. writel(MAC_XIFCFG_OE, gp->regs + MAC_XIFCFG);
  1711. /* We hard-code the PHY address so we can properly bring it out of
  1712. * reset later on, we can't really probe it at this point, though
  1713. * that isn't an issue.
  1714. */
  1715. if (gp->pdev->device == PCI_DEVICE_ID_APPLE_K2_GMAC)
  1716. gp->mii_phy_addr = 1;
  1717. else
  1718. gp->mii_phy_addr = 0;
  1719. return 0;
  1720. }
  1721. mif_cfg = readl(gp->regs + MIF_CFG);
  1722. if (pdev->vendor == PCI_VENDOR_ID_SUN &&
  1723. pdev->device == PCI_DEVICE_ID_SUN_RIO_GEM) {
  1724. /* One of the MII PHYs _must_ be present
  1725. * as this chip has no gigabit PHY.
  1726. */
  1727. if ((mif_cfg & (MIF_CFG_MDI0 | MIF_CFG_MDI1)) == 0) {
  1728. printk(KERN_ERR PFX "RIO GEM lacks MII phy, mif_cfg[%08x]\n",
  1729. mif_cfg);
  1730. return -1;
  1731. }
  1732. }
  1733. /* Determine initial PHY interface type guess. MDIO1 is the
  1734. * external PHY and thus takes precedence over MDIO0.
  1735. */
  1736. if (mif_cfg & MIF_CFG_MDI1) {
  1737. gp->phy_type = phy_mii_mdio1;
  1738. mif_cfg |= MIF_CFG_PSELECT;
  1739. writel(mif_cfg, gp->regs + MIF_CFG);
  1740. } else if (mif_cfg & MIF_CFG_MDI0) {
  1741. gp->phy_type = phy_mii_mdio0;
  1742. mif_cfg &= ~MIF_CFG_PSELECT;
  1743. writel(mif_cfg, gp->regs + MIF_CFG);
  1744. } else {
  1745. gp->phy_type = phy_serialink;
  1746. }
  1747. if (gp->phy_type == phy_mii_mdio1 ||
  1748. gp->phy_type == phy_mii_mdio0) {
  1749. int i;
  1750. for (i = 0; i < 32; i++) {
  1751. gp->mii_phy_addr = i;
  1752. if (phy_read(gp, MII_BMCR) != 0xffff)
  1753. break;
  1754. }
  1755. if (i == 32) {
  1756. if (pdev->device != PCI_DEVICE_ID_SUN_GEM) {
  1757. printk(KERN_ERR PFX "RIO MII phy will not respond.\n");
  1758. return -1;
  1759. }
  1760. gp->phy_type = phy_serdes;
  1761. }
  1762. }
  1763. /* Fetch the FIFO configurations now too. */
  1764. gp->tx_fifo_sz = readl(gp->regs + TXDMA_FSZ) * 64;
  1765. gp->rx_fifo_sz = readl(gp->regs + RXDMA_FSZ) * 64;
  1766. if (pdev->vendor == PCI_VENDOR_ID_SUN) {
  1767. if (pdev->device == PCI_DEVICE_ID_SUN_GEM) {
  1768. if (gp->tx_fifo_sz != (9 * 1024) ||
  1769. gp->rx_fifo_sz != (20 * 1024)) {
  1770. printk(KERN_ERR PFX "GEM has bogus fifo sizes tx(%d) rx(%d)\n",
  1771. gp->tx_fifo_sz, gp->rx_fifo_sz);
  1772. return -1;
  1773. }
  1774. gp->swrst_base = 0;
  1775. } else {
  1776. if (gp->tx_fifo_sz != (2 * 1024) ||
  1777. gp->rx_fifo_sz != (2 * 1024)) {
  1778. printk(KERN_ERR PFX "RIO GEM has bogus fifo sizes tx(%d) rx(%d)\n",
  1779. gp->tx_fifo_sz, gp->rx_fifo_sz);
  1780. return -1;
  1781. }
  1782. gp->swrst_base = (64 / 4) << GREG_SWRST_CACHE_SHIFT;
  1783. }
  1784. }
  1785. return 0;
  1786. }
  1787. /* Must be invoked under gp->lock and gp->tx_lock. */
  1788. static void gem_reinit_chip(struct gem *gp)
  1789. {
  1790. /* Reset the chip */
  1791. gem_reset(gp);
  1792. /* Make sure ints are disabled */
  1793. gem_disable_ints(gp);
  1794. /* Allocate & setup ring buffers */
  1795. gem_init_rings(gp);
  1796. /* Configure pause thresholds */
  1797. gem_init_pause_thresholds(gp);
  1798. /* Init DMA & MAC engines */
  1799. gem_init_dma(gp);
  1800. gem_init_mac(gp);
  1801. }
  1802. /* Must be invoked with no lock held. */
  1803. static void gem_stop_phy(struct gem *gp, int wol)
  1804. {
  1805. u32 mifcfg;
  1806. unsigned long flags;
  1807. /* Let the chip settle down a bit, it seems that helps
  1808. * for sleep mode on some models
  1809. */
  1810. msleep(10);
  1811. /* Make sure we aren't polling PHY status change. We
  1812. * don't currently use that feature though
  1813. */
  1814. mifcfg = readl(gp->regs + MIF_CFG);
  1815. mifcfg &= ~MIF_CFG_POLL;
  1816. writel(mifcfg, gp->regs + MIF_CFG);
  1817. if (wol && gp->has_wol) {
  1818. unsigned char *e = &gp->dev->dev_addr[0];
  1819. u32 csr;
  1820. /* Setup wake-on-lan for MAGIC packet */
  1821. writel(MAC_RXCFG_HFE | MAC_RXCFG_SFCS | MAC_RXCFG_ENAB,
  1822. gp->regs + MAC_RXCFG);
  1823. writel((e[4] << 8) | e[5], gp->regs + WOL_MATCH0);
  1824. writel((e[2] << 8) | e[3], gp->regs + WOL_MATCH1);
  1825. writel((e[0] << 8) | e[1], gp->regs + WOL_MATCH2);
  1826. writel(WOL_MCOUNT_N | WOL_MCOUNT_M, gp->regs + WOL_MCOUNT);
  1827. csr = WOL_WAKECSR_ENABLE;
  1828. if ((readl(gp->regs + MAC_XIFCFG) & MAC_XIFCFG_GMII) == 0)
  1829. csr |= WOL_WAKECSR_MII;
  1830. writel(csr, gp->regs + WOL_WAKECSR);
  1831. } else {
  1832. writel(0, gp->regs + MAC_RXCFG);
  1833. (void)readl(gp->regs + MAC_RXCFG);
  1834. /* Machine sleep will die in strange ways if we
  1835. * dont wait a bit here, looks like the chip takes
  1836. * some time to really shut down
  1837. */
  1838. msleep(10);
  1839. }
  1840. writel(0, gp->regs + MAC_TXCFG);
  1841. writel(0, gp->regs + MAC_XIFCFG);
  1842. writel(0, gp->regs + TXDMA_CFG);
  1843. writel(0, gp->regs + RXDMA_CFG);
  1844. if (!wol) {
  1845. spin_lock_irqsave(&gp->lock, flags);
  1846. spin_lock(&gp->tx_lock);
  1847. gem_reset(gp);
  1848. writel(MAC_TXRST_CMD, gp->regs + MAC_TXRST);
  1849. writel(MAC_RXRST_CMD, gp->regs + MAC_RXRST);
  1850. spin_unlock(&gp->tx_lock);
  1851. spin_unlock_irqrestore(&gp->lock, flags);
  1852. /* No need to take the lock here */
  1853. if (found_mii_phy(gp) && gp->phy_mii.def->ops->suspend)
  1854. gp->phy_mii.def->ops->suspend(&gp->phy_mii);
  1855. /* According to Apple, we must set the MDIO pins to this begnign
  1856. * state or we may 1) eat more current, 2) damage some PHYs
  1857. */
  1858. writel(mifcfg | MIF_CFG_BBMODE, gp->regs + MIF_CFG);
  1859. writel(0, gp->regs + MIF_BBCLK);
  1860. writel(0, gp->regs + MIF_BBDATA);
  1861. writel(0, gp->regs + MIF_BBOENAB);
  1862. writel(MAC_XIFCFG_GMII | MAC_XIFCFG_LBCK, gp->regs + MAC_XIFCFG);
  1863. (void) readl(gp->regs + MAC_XIFCFG);
  1864. }
  1865. }
  1866. static int gem_do_start(struct net_device *dev)
  1867. {
  1868. struct gem *gp = netdev_priv(dev);
  1869. unsigned long flags;
  1870. spin_lock_irqsave(&gp->lock, flags);
  1871. spin_lock(&gp->tx_lock);
  1872. /* Enable the cell */
  1873. gem_get_cell(gp);
  1874. /* Init & setup chip hardware */
  1875. gem_reinit_chip(gp);
  1876. gp->running = 1;
  1877. napi_enable(&gp->napi);
  1878. if (gp->lstate == link_up) {
  1879. netif_carrier_on(gp->dev);
  1880. gem_set_link_modes(gp);
  1881. }
  1882. netif_wake_queue(gp->dev);
  1883. spin_unlock(&gp->tx_lock);
  1884. spin_unlock_irqrestore(&gp->lock, flags);
  1885. if (request_irq(gp->pdev->irq, gem_interrupt,
  1886. IRQF_SHARED, dev->name, (void *)dev)) {
  1887. printk(KERN_ERR "%s: failed to request irq !\n", gp->dev->name);
  1888. spin_lock_irqsave(&gp->lock, flags);
  1889. spin_lock(&gp->tx_lock);
  1890. napi_disable(&gp->napi);
  1891. gp->running = 0;
  1892. gem_reset(gp);
  1893. gem_clean_rings(gp);
  1894. gem_put_cell(gp);
  1895. spin_unlock(&gp->tx_lock);
  1896. spin_unlock_irqrestore(&gp->lock, flags);
  1897. return -EAGAIN;
  1898. }
  1899. return 0;
  1900. }
  1901. static void gem_do_stop(struct net_device *dev, int wol)
  1902. {
  1903. struct gem *gp = netdev_priv(dev);
  1904. unsigned long flags;
  1905. spin_lock_irqsave(&gp->lock, flags);
  1906. spin_lock(&gp->tx_lock);
  1907. gp->running = 0;
  1908. /* Stop netif queue */
  1909. netif_stop_queue(dev);
  1910. /* Make sure ints are disabled */
  1911. gem_disable_ints(gp);
  1912. /* We can drop the lock now */
  1913. spin_unlock(&gp->tx_lock);
  1914. spin_unlock_irqrestore(&gp->lock, flags);
  1915. /* If we are going to sleep with WOL */
  1916. gem_stop_dma(gp);
  1917. msleep(10);
  1918. if (!wol)
  1919. gem_reset(gp);
  1920. msleep(10);
  1921. /* Get rid of rings */
  1922. gem_clean_rings(gp);
  1923. /* No irq needed anymore */
  1924. free_irq(gp->pdev->irq, (void *) dev);
  1925. /* Cell not needed neither if no WOL */
  1926. if (!wol) {
  1927. spin_lock_irqsave(&gp->lock, flags);
  1928. gem_put_cell(gp);
  1929. spin_unlock_irqrestore(&gp->lock, flags);
  1930. }
  1931. }
  1932. static void gem_reset_task(struct work_struct *work)
  1933. {
  1934. struct gem *gp = container_of(work, struct gem, reset_task);
  1935. mutex_lock(&gp->pm_mutex);
  1936. if (gp->opened)
  1937. napi_disable(&gp->napi);
  1938. spin_lock_irq(&gp->lock);
  1939. spin_lock(&gp->tx_lock);
  1940. if (gp->running) {
  1941. netif_stop_queue(gp->dev);
  1942. /* Reset the chip & rings */
  1943. gem_reinit_chip(gp);
  1944. if (gp->lstate == link_up)
  1945. gem_set_link_modes(gp);
  1946. netif_wake_queue(gp->dev);
  1947. }
  1948. gp->reset_task_pending = 0;
  1949. spin_unlock(&gp->tx_lock);
  1950. spin_unlock_irq(&gp->lock);
  1951. if (gp->opened)
  1952. napi_enable(&gp->napi);
  1953. mutex_unlock(&gp->pm_mutex);
  1954. }
  1955. static int gem_open(struct net_device *dev)
  1956. {
  1957. struct gem *gp = netdev_priv(dev);
  1958. int rc = 0;
  1959. mutex_lock(&gp->pm_mutex);
  1960. /* We need the cell enabled */
  1961. if (!gp->asleep)
  1962. rc = gem_do_start(dev);
  1963. gp->opened = (rc == 0);
  1964. mutex_unlock(&gp->pm_mutex);
  1965. return rc;
  1966. }
  1967. static int gem_close(struct net_device *dev)
  1968. {
  1969. struct gem *gp = netdev_priv(dev);
  1970. mutex_lock(&gp->pm_mutex);
  1971. napi_disable(&gp->napi);
  1972. gp->opened = 0;
  1973. if (!gp->asleep)
  1974. gem_do_stop(dev, 0);
  1975. mutex_unlock(&gp->pm_mutex);
  1976. return 0;
  1977. }
  1978. #ifdef CONFIG_PM
  1979. static int gem_suspend(struct pci_dev *pdev, pm_message_t state)
  1980. {
  1981. struct net_device *dev = pci_get_drvdata(pdev);
  1982. struct gem *gp = netdev_priv(dev);
  1983. unsigned long flags;
  1984. mutex_lock(&gp->pm_mutex);
  1985. printk(KERN_INFO "%s: suspending, WakeOnLan %s\n",
  1986. dev->name,
  1987. (gp->wake_on_lan && gp->opened) ? "enabled" : "disabled");
  1988. /* Keep the cell enabled during the entire operation */
  1989. spin_lock_irqsave(&gp->lock, flags);
  1990. spin_lock(&gp->tx_lock);
  1991. gem_get_cell(gp);
  1992. spin_unlock(&gp->tx_lock);
  1993. spin_unlock_irqrestore(&gp->lock, flags);
  1994. /* If the driver is opened, we stop the MAC */
  1995. if (gp->opened) {
  1996. napi_disable(&gp->napi);
  1997. /* Stop traffic, mark us closed */
  1998. netif_device_detach(dev);
  1999. /* Switch off MAC, remember WOL setting */
  2000. gp->asleep_wol = gp->wake_on_lan;
  2001. gem_do_stop(dev, gp->asleep_wol);
  2002. } else
  2003. gp->asleep_wol = 0;
  2004. /* Mark us asleep */
  2005. gp->asleep = 1;
  2006. wmb();
  2007. /* Stop the link timer */
  2008. del_timer_sync(&gp->link_timer);
  2009. /* Now we release the mutex to not block the reset task who
  2010. * can take it too. We are marked asleep, so there will be no
  2011. * conflict here
  2012. */
  2013. mutex_unlock(&gp->pm_mutex);
  2014. /* Wait for a pending reset task to complete */
  2015. while (gp->reset_task_pending)
  2016. yield();
  2017. flush_scheduled_work();
  2018. /* Shut the PHY down eventually and setup WOL */
  2019. gem_stop_phy(gp, gp->asleep_wol);
  2020. /* Make sure bus master is disabled */
  2021. pci_disable_device(gp->pdev);
  2022. /* Release the cell, no need to take a lock at this point since
  2023. * nothing else can happen now
  2024. */
  2025. gem_put_cell(gp);
  2026. return 0;
  2027. }
  2028. static int gem_resume(struct pci_dev *pdev)
  2029. {
  2030. struct net_device *dev = pci_get_drvdata(pdev);
  2031. struct gem *gp = netdev_priv(dev);
  2032. unsigned long flags;
  2033. printk(KERN_INFO "%s: resuming\n", dev->name);
  2034. mutex_lock(&gp->pm_mutex);
  2035. /* Keep the cell enabled during the entire operation, no need to
  2036. * take a lock here tho since nothing else can happen while we are
  2037. * marked asleep
  2038. */
  2039. gem_get_cell(gp);
  2040. /* Make sure PCI access and bus master are enabled */
  2041. if (pci_enable_device(gp->pdev)) {
  2042. printk(KERN_ERR "%s: Can't re-enable chip !\n",
  2043. dev->name);
  2044. /* Put cell and forget it for now, it will be considered as
  2045. * still asleep, a new sleep cycle may bring it back
  2046. */
  2047. gem_put_cell(gp);
  2048. mutex_unlock(&gp->pm_mutex);
  2049. return 0;
  2050. }
  2051. pci_set_master(gp->pdev);
  2052. /* Reset everything */
  2053. gem_reset(gp);
  2054. /* Mark us woken up */
  2055. gp->asleep = 0;
  2056. wmb();
  2057. /* Bring the PHY back. Again, lock is useless at this point as
  2058. * nothing can be happening until we restart the whole thing
  2059. */
  2060. gem_init_phy(gp);
  2061. /* If we were opened, bring everything back */
  2062. if (gp->opened) {
  2063. /* Restart MAC */
  2064. gem_do_start(dev);
  2065. /* Re-attach net device */
  2066. netif_device_attach(dev);
  2067. }
  2068. spin_lock_irqsave(&gp->lock, flags);
  2069. spin_lock(&gp->tx_lock);
  2070. /* If we had WOL enabled, the cell clock was never turned off during
  2071. * sleep, so we end up beeing unbalanced. Fix that here
  2072. */
  2073. if (gp->asleep_wol)
  2074. gem_put_cell(gp);
  2075. /* This function doesn't need to hold the cell, it will be held if the
  2076. * driver is open by gem_do_start().
  2077. */
  2078. gem_put_cell(gp);
  2079. spin_unlock(&gp->tx_lock);
  2080. spin_unlock_irqrestore(&gp->lock, flags);
  2081. mutex_unlock(&gp->pm_mutex);
  2082. return 0;
  2083. }
  2084. #endif /* CONFIG_PM */
  2085. static struct net_device_stats *gem_get_stats(struct net_device *dev)
  2086. {
  2087. struct gem *gp = netdev_priv(dev);
  2088. struct net_device_stats *stats = &gp->net_stats;
  2089. spin_lock_irq(&gp->lock);
  2090. spin_lock(&gp->tx_lock);
  2091. /* I have seen this being called while the PM was in progress,
  2092. * so we shield against this
  2093. */
  2094. if (gp->running) {
  2095. stats->rx_crc_errors += readl(gp->regs + MAC_FCSERR);
  2096. writel(0, gp->regs + MAC_FCSERR);
  2097. stats->rx_frame_errors += readl(gp->regs + MAC_AERR);
  2098. writel(0, gp->regs + MAC_AERR);
  2099. stats->rx_length_errors += readl(gp->regs + MAC_LERR);
  2100. writel(0, gp->regs + MAC_LERR);
  2101. stats->tx_aborted_errors += readl(gp->regs + MAC_ECOLL);
  2102. stats->collisions +=
  2103. (readl(gp->regs + MAC_ECOLL) +
  2104. readl(gp->regs + MAC_LCOLL));
  2105. writel(0, gp->regs + MAC_ECOLL);
  2106. writel(0, gp->regs + MAC_LCOLL);
  2107. }
  2108. spin_unlock(&gp->tx_lock);
  2109. spin_unlock_irq(&gp->lock);
  2110. return &gp->net_stats;
  2111. }
  2112. static int gem_set_mac_address(struct net_device *dev, void *addr)
  2113. {
  2114. struct sockaddr *macaddr = (struct sockaddr *) addr;
  2115. struct gem *gp = netdev_priv(dev);
  2116. unsigned char *e = &dev->dev_addr[0];
  2117. if (!is_valid_ether_addr(macaddr->sa_data))
  2118. return -EADDRNOTAVAIL;
  2119. if (!netif_running(dev) || !netif_device_present(dev)) {
  2120. /* We'll just catch it later when the
  2121. * device is up'd or resumed.
  2122. */
  2123. memcpy(dev->dev_addr, macaddr->sa_data, dev->addr_len);
  2124. return 0;
  2125. }
  2126. mutex_lock(&gp->pm_mutex);
  2127. memcpy(dev->dev_addr, macaddr->sa_data, dev->addr_len);
  2128. if (gp->running) {
  2129. writel((e[4] << 8) | e[5], gp->regs + MAC_ADDR0);
  2130. writel((e[2] << 8) | e[3], gp->regs + MAC_ADDR1);
  2131. writel((e[0] << 8) | e[1], gp->regs + MAC_ADDR2);
  2132. }
  2133. mutex_unlock(&gp->pm_mutex);
  2134. return 0;
  2135. }
  2136. static void gem_set_multicast(struct net_device *dev)
  2137. {
  2138. struct gem *gp = netdev_priv(dev);
  2139. u32 rxcfg, rxcfg_new;
  2140. int limit = 10000;
  2141. spin_lock_irq(&gp->lock);
  2142. spin_lock(&gp->tx_lock);
  2143. if (!gp->running)
  2144. goto bail;
  2145. netif_stop_queue(dev);
  2146. rxcfg = readl(gp->regs + MAC_RXCFG);
  2147. rxcfg_new = gem_setup_multicast(gp);
  2148. #ifdef STRIP_FCS
  2149. rxcfg_new |= MAC_RXCFG_SFCS;
  2150. #endif
  2151. gp->mac_rx_cfg = rxcfg_new;
  2152. writel(rxcfg & ~MAC_RXCFG_ENAB, gp->regs + MAC_RXCFG);
  2153. while (readl(gp->regs + MAC_RXCFG) & MAC_RXCFG_ENAB) {
  2154. if (!limit--)
  2155. break;
  2156. udelay(10);
  2157. }
  2158. rxcfg &= ~(MAC_RXCFG_PROM | MAC_RXCFG_HFE);
  2159. rxcfg |= rxcfg_new;
  2160. writel(rxcfg, gp->regs + MAC_RXCFG);
  2161. netif_wake_queue(dev);
  2162. bail:
  2163. spin_unlock(&gp->tx_lock);
  2164. spin_unlock_irq(&gp->lock);
  2165. }
  2166. /* Jumbo-grams don't seem to work :-( */
  2167. #define GEM_MIN_MTU 68
  2168. #if 1
  2169. #define GEM_MAX_MTU 1500
  2170. #else
  2171. #define GEM_MAX_MTU 9000
  2172. #endif
  2173. static int gem_change_mtu(struct net_device *dev, int new_mtu)
  2174. {
  2175. struct gem *gp = netdev_priv(dev);
  2176. if (new_mtu < GEM_MIN_MTU || new_mtu > GEM_MAX_MTU)
  2177. return -EINVAL;
  2178. if (!netif_running(dev) || !netif_device_present(dev)) {
  2179. /* We'll just catch it later when the
  2180. * device is up'd or resumed.
  2181. */
  2182. dev->mtu = new_mtu;
  2183. return 0;
  2184. }
  2185. mutex_lock(&gp->pm_mutex);
  2186. spin_lock_irq(&gp->lock);
  2187. spin_lock(&gp->tx_lock);
  2188. dev->mtu = new_mtu;
  2189. if (gp->running) {
  2190. gem_reinit_chip(gp);
  2191. if (gp->lstate == link_up)
  2192. gem_set_link_modes(gp);
  2193. }
  2194. spin_unlock(&gp->tx_lock);
  2195. spin_unlock_irq(&gp->lock);
  2196. mutex_unlock(&gp->pm_mutex);
  2197. return 0;
  2198. }
  2199. static void gem_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  2200. {
  2201. struct gem *gp = netdev_priv(dev);
  2202. strcpy(info->driver, DRV_NAME);
  2203. strcpy(info->version, DRV_VERSION);
  2204. strcpy(info->bus_info, pci_name(gp->pdev));
  2205. }
  2206. static int gem_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  2207. {
  2208. struct gem *gp = netdev_priv(dev);
  2209. if (gp->phy_type == phy_mii_mdio0 ||
  2210. gp->phy_type == phy_mii_mdio1) {
  2211. if (gp->phy_mii.def)
  2212. cmd->supported = gp->phy_mii.def->features;
  2213. else
  2214. cmd->supported = (SUPPORTED_10baseT_Half |
  2215. SUPPORTED_10baseT_Full);
  2216. /* XXX hardcoded stuff for now */
  2217. cmd->port = PORT_MII;
  2218. cmd->transceiver = XCVR_EXTERNAL;
  2219. cmd->phy_address = 0; /* XXX fixed PHYAD */
  2220. /* Return current PHY settings */
  2221. spin_lock_irq(&gp->lock);
  2222. cmd->autoneg = gp->want_autoneg;
  2223. cmd->speed = gp->phy_mii.speed;
  2224. cmd->duplex = gp->phy_mii.duplex;
  2225. cmd->advertising = gp->phy_mii.advertising;
  2226. /* If we started with a forced mode, we don't have a default
  2227. * advertise set, we need to return something sensible so
  2228. * userland can re-enable autoneg properly.
  2229. */
  2230. if (cmd->advertising == 0)
  2231. cmd->advertising = cmd->supported;
  2232. spin_unlock_irq(&gp->lock);
  2233. } else { // XXX PCS ?
  2234. cmd->supported =
  2235. (SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  2236. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  2237. SUPPORTED_Autoneg);
  2238. cmd->advertising = cmd->supported;
  2239. cmd->speed = 0;
  2240. cmd->duplex = cmd->port = cmd->phy_address =
  2241. cmd->transceiver = cmd->autoneg = 0;
  2242. /* serdes means usually a Fibre connector, with most fixed */
  2243. if (gp->phy_type == phy_serdes) {
  2244. cmd->port = PORT_FIBRE;
  2245. cmd->supported = (SUPPORTED_1000baseT_Half |
  2246. SUPPORTED_1000baseT_Full |
  2247. SUPPORTED_FIBRE | SUPPORTED_Autoneg |
  2248. SUPPORTED_Pause | SUPPORTED_Asym_Pause);
  2249. cmd->advertising = cmd->supported;
  2250. cmd->transceiver = XCVR_INTERNAL;
  2251. if (gp->lstate == link_up)
  2252. cmd->speed = SPEED_1000;
  2253. cmd->duplex = DUPLEX_FULL;
  2254. cmd->autoneg = 1;
  2255. }
  2256. }
  2257. cmd->maxtxpkt = cmd->maxrxpkt = 0;
  2258. return 0;
  2259. }
  2260. static int gem_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  2261. {
  2262. struct gem *gp = netdev_priv(dev);
  2263. /* Verify the settings we care about. */
  2264. if (cmd->autoneg != AUTONEG_ENABLE &&
  2265. cmd->autoneg != AUTONEG_DISABLE)
  2266. return -EINVAL;
  2267. if (cmd->autoneg == AUTONEG_ENABLE &&
  2268. cmd->advertising == 0)
  2269. return -EINVAL;
  2270. if (cmd->autoneg == AUTONEG_DISABLE &&
  2271. ((cmd->speed != SPEED_1000 &&
  2272. cmd->speed != SPEED_100 &&
  2273. cmd->speed != SPEED_10) ||
  2274. (cmd->duplex != DUPLEX_HALF &&
  2275. cmd->duplex != DUPLEX_FULL)))
  2276. return -EINVAL;
  2277. /* Apply settings and restart link process. */
  2278. spin_lock_irq(&gp->lock);
  2279. gem_get_cell(gp);
  2280. gem_begin_auto_negotiation(gp, cmd);
  2281. gem_put_cell(gp);
  2282. spin_unlock_irq(&gp->lock);
  2283. return 0;
  2284. }
  2285. static int gem_nway_reset(struct net_device *dev)
  2286. {
  2287. struct gem *gp = netdev_priv(dev);
  2288. if (!gp->want_autoneg)
  2289. return -EINVAL;
  2290. /* Restart link process. */
  2291. spin_lock_irq(&gp->lock);
  2292. gem_get_cell(gp);
  2293. gem_begin_auto_negotiation(gp, NULL);
  2294. gem_put_cell(gp);
  2295. spin_unlock_irq(&gp->lock);
  2296. return 0;
  2297. }
  2298. static u32 gem_get_msglevel(struct net_device *dev)
  2299. {
  2300. struct gem *gp = netdev_priv(dev);
  2301. return gp->msg_enable;
  2302. }
  2303. static void gem_set_msglevel(struct net_device *dev, u32 value)
  2304. {
  2305. struct gem *gp = netdev_priv(dev);
  2306. gp->msg_enable = value;
  2307. }
  2308. /* Add more when I understand how to program the chip */
  2309. /* like WAKE_UCAST | WAKE_MCAST | WAKE_BCAST */
  2310. #define WOL_SUPPORTED_MASK (WAKE_MAGIC)
  2311. static void gem_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2312. {
  2313. struct gem *gp = netdev_priv(dev);
  2314. /* Add more when I understand how to program the chip */
  2315. if (gp->has_wol) {
  2316. wol->supported = WOL_SUPPORTED_MASK;
  2317. wol->wolopts = gp->wake_on_lan;
  2318. } else {
  2319. wol->supported = 0;
  2320. wol->wolopts = 0;
  2321. }
  2322. }
  2323. static int gem_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2324. {
  2325. struct gem *gp = netdev_priv(dev);
  2326. if (!gp->has_wol)
  2327. return -EOPNOTSUPP;
  2328. gp->wake_on_lan = wol->wolopts & WOL_SUPPORTED_MASK;
  2329. return 0;
  2330. }
  2331. static const struct ethtool_ops gem_ethtool_ops = {
  2332. .get_drvinfo = gem_get_drvinfo,
  2333. .get_link = ethtool_op_get_link,
  2334. .get_settings = gem_get_settings,
  2335. .set_settings = gem_set_settings,
  2336. .nway_reset = gem_nway_reset,
  2337. .get_msglevel = gem_get_msglevel,
  2338. .set_msglevel = gem_set_msglevel,
  2339. .get_wol = gem_get_wol,
  2340. .set_wol = gem_set_wol,
  2341. };
  2342. static int gem_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  2343. {
  2344. struct gem *gp = netdev_priv(dev);
  2345. struct mii_ioctl_data *data = if_mii(ifr);
  2346. int rc = -EOPNOTSUPP;
  2347. unsigned long flags;
  2348. /* Hold the PM mutex while doing ioctl's or we may collide
  2349. * with power management.
  2350. */
  2351. mutex_lock(&gp->pm_mutex);
  2352. spin_lock_irqsave(&gp->lock, flags);
  2353. gem_get_cell(gp);
  2354. spin_unlock_irqrestore(&gp->lock, flags);
  2355. switch (cmd) {
  2356. case SIOCGMIIPHY: /* Get address of MII PHY in use. */
  2357. data->phy_id = gp->mii_phy_addr;
  2358. /* Fallthrough... */
  2359. case SIOCGMIIREG: /* Read MII PHY register. */
  2360. if (!gp->running)
  2361. rc = -EAGAIN;
  2362. else {
  2363. data->val_out = __phy_read(gp, data->phy_id & 0x1f,
  2364. data->reg_num & 0x1f);
  2365. rc = 0;
  2366. }
  2367. break;
  2368. case SIOCSMIIREG: /* Write MII PHY register. */
  2369. if (!gp->running)
  2370. rc = -EAGAIN;
  2371. else {
  2372. __phy_write(gp, data->phy_id & 0x1f, data->reg_num & 0x1f,
  2373. data->val_in);
  2374. rc = 0;
  2375. }
  2376. break;
  2377. };
  2378. spin_lock_irqsave(&gp->lock, flags);
  2379. gem_put_cell(gp);
  2380. spin_unlock_irqrestore(&gp->lock, flags);
  2381. mutex_unlock(&gp->pm_mutex);
  2382. return rc;
  2383. }
  2384. #if (!defined(CONFIG_SPARC) && !defined(CONFIG_PPC_PMAC))
  2385. /* Fetch MAC address from vital product data of PCI ROM. */
  2386. static int find_eth_addr_in_vpd(void __iomem *rom_base, int len, unsigned char *dev_addr)
  2387. {
  2388. int this_offset;
  2389. for (this_offset = 0x20; this_offset < len; this_offset++) {
  2390. void __iomem *p = rom_base + this_offset;
  2391. int i;
  2392. if (readb(p + 0) != 0x90 ||
  2393. readb(p + 1) != 0x00 ||
  2394. readb(p + 2) != 0x09 ||
  2395. readb(p + 3) != 0x4e ||
  2396. readb(p + 4) != 0x41 ||
  2397. readb(p + 5) != 0x06)
  2398. continue;
  2399. this_offset += 6;
  2400. p += 6;
  2401. for (i = 0; i < 6; i++)
  2402. dev_addr[i] = readb(p + i);
  2403. return 1;
  2404. }
  2405. return 0;
  2406. }
  2407. static void get_gem_mac_nonobp(struct pci_dev *pdev, unsigned char *dev_addr)
  2408. {
  2409. size_t size;
  2410. void __iomem *p = pci_map_rom(pdev, &size);
  2411. if (p) {
  2412. int found;
  2413. found = readb(p) == 0x55 &&
  2414. readb(p + 1) == 0xaa &&
  2415. find_eth_addr_in_vpd(p, (64 * 1024), dev_addr);
  2416. pci_unmap_rom(pdev, p);
  2417. if (found)
  2418. return;
  2419. }
  2420. /* Sun MAC prefix then 3 random bytes. */
  2421. dev_addr[0] = 0x08;
  2422. dev_addr[1] = 0x00;
  2423. dev_addr[2] = 0x20;
  2424. get_random_bytes(dev_addr + 3, 3);
  2425. return;
  2426. }
  2427. #endif /* not Sparc and not PPC */
  2428. static int __devinit gem_get_device_address(struct gem *gp)
  2429. {
  2430. #if defined(CONFIG_SPARC) || defined(CONFIG_PPC_PMAC)
  2431. struct net_device *dev = gp->dev;
  2432. const unsigned char *addr;
  2433. addr = of_get_property(gp->of_node, "local-mac-address", NULL);
  2434. if (addr == NULL) {
  2435. #ifdef CONFIG_SPARC
  2436. addr = idprom->id_ethaddr;
  2437. #else
  2438. printk("\n");
  2439. printk(KERN_ERR "%s: can't get mac-address\n", dev->name);
  2440. return -1;
  2441. #endif
  2442. }
  2443. memcpy(dev->dev_addr, addr, 6);
  2444. #else
  2445. get_gem_mac_nonobp(gp->pdev, gp->dev->dev_addr);
  2446. #endif
  2447. return 0;
  2448. }
  2449. static void gem_remove_one(struct pci_dev *pdev)
  2450. {
  2451. struct net_device *dev = pci_get_drvdata(pdev);
  2452. if (dev) {
  2453. struct gem *gp = netdev_priv(dev);
  2454. unregister_netdev(dev);
  2455. /* Stop the link timer */
  2456. del_timer_sync(&gp->link_timer);
  2457. /* We shouldn't need any locking here */
  2458. gem_get_cell(gp);
  2459. /* Wait for a pending reset task to complete */
  2460. while (gp->reset_task_pending)
  2461. yield();
  2462. flush_scheduled_work();
  2463. /* Shut the PHY down */
  2464. gem_stop_phy(gp, 0);
  2465. gem_put_cell(gp);
  2466. /* Make sure bus master is disabled */
  2467. pci_disable_device(gp->pdev);
  2468. /* Free resources */
  2469. pci_free_consistent(pdev,
  2470. sizeof(struct gem_init_block),
  2471. gp->init_block,
  2472. gp->gblock_dvma);
  2473. iounmap(gp->regs);
  2474. pci_release_regions(pdev);
  2475. free_netdev(dev);
  2476. pci_set_drvdata(pdev, NULL);
  2477. }
  2478. }
  2479. static const struct net_device_ops gem_netdev_ops = {
  2480. .ndo_open = gem_open,
  2481. .ndo_stop = gem_close,
  2482. .ndo_start_xmit = gem_start_xmit,
  2483. .ndo_get_stats = gem_get_stats,
  2484. .ndo_set_multicast_list = gem_set_multicast,
  2485. .ndo_do_ioctl = gem_ioctl,
  2486. .ndo_tx_timeout = gem_tx_timeout,
  2487. .ndo_change_mtu = gem_change_mtu,
  2488. .ndo_validate_addr = eth_validate_addr,
  2489. .ndo_set_mac_address = gem_set_mac_address,
  2490. #ifdef CONFIG_NET_POLL_CONTROLLER
  2491. .ndo_poll_controller = gem_poll_controller,
  2492. #endif
  2493. };
  2494. static int __devinit gem_init_one(struct pci_dev *pdev,
  2495. const struct pci_device_id *ent)
  2496. {
  2497. static int gem_version_printed = 0;
  2498. unsigned long gemreg_base, gemreg_len;
  2499. struct net_device *dev;
  2500. struct gem *gp;
  2501. int err, pci_using_dac;
  2502. if (gem_version_printed++ == 0)
  2503. printk(KERN_INFO "%s", version);
  2504. /* Apple gmac note: during probe, the chip is powered up by
  2505. * the arch code to allow the code below to work (and to let
  2506. * the chip be probed on the config space. It won't stay powered
  2507. * up until the interface is brought up however, so we can't rely
  2508. * on register configuration done at this point.
  2509. */
  2510. err = pci_enable_device(pdev);
  2511. if (err) {
  2512. printk(KERN_ERR PFX "Cannot enable MMIO operation, "
  2513. "aborting.\n");
  2514. return err;
  2515. }
  2516. pci_set_master(pdev);
  2517. /* Configure DMA attributes. */
  2518. /* All of the GEM documentation states that 64-bit DMA addressing
  2519. * is fully supported and should work just fine. However the
  2520. * front end for RIO based GEMs is different and only supports
  2521. * 32-bit addressing.
  2522. *
  2523. * For now we assume the various PPC GEMs are 32-bit only as well.
  2524. */
  2525. if (pdev->vendor == PCI_VENDOR_ID_SUN &&
  2526. pdev->device == PCI_DEVICE_ID_SUN_GEM &&
  2527. !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  2528. pci_using_dac = 1;
  2529. } else {
  2530. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2531. if (err) {
  2532. printk(KERN_ERR PFX "No usable DMA configuration, "
  2533. "aborting.\n");
  2534. goto err_disable_device;
  2535. }
  2536. pci_using_dac = 0;
  2537. }
  2538. gemreg_base = pci_resource_start(pdev, 0);
  2539. gemreg_len = pci_resource_len(pdev, 0);
  2540. if ((pci_resource_flags(pdev, 0) & IORESOURCE_IO) != 0) {
  2541. printk(KERN_ERR PFX "Cannot find proper PCI device "
  2542. "base address, aborting.\n");
  2543. err = -ENODEV;
  2544. goto err_disable_device;
  2545. }
  2546. dev = alloc_etherdev(sizeof(*gp));
  2547. if (!dev) {
  2548. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  2549. err = -ENOMEM;
  2550. goto err_disable_device;
  2551. }
  2552. SET_NETDEV_DEV(dev, &pdev->dev);
  2553. gp = netdev_priv(dev);
  2554. err = pci_request_regions(pdev, DRV_NAME);
  2555. if (err) {
  2556. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  2557. "aborting.\n");
  2558. goto err_out_free_netdev;
  2559. }
  2560. gp->pdev = pdev;
  2561. dev->base_addr = (long) pdev;
  2562. gp->dev = dev;
  2563. gp->msg_enable = DEFAULT_MSG;
  2564. spin_lock_init(&gp->lock);
  2565. spin_lock_init(&gp->tx_lock);
  2566. mutex_init(&gp->pm_mutex);
  2567. init_timer(&gp->link_timer);
  2568. gp->link_timer.function = gem_link_timer;
  2569. gp->link_timer.data = (unsigned long) gp;
  2570. INIT_WORK(&gp->reset_task, gem_reset_task);
  2571. gp->lstate = link_down;
  2572. gp->timer_ticks = 0;
  2573. netif_carrier_off(dev);
  2574. gp->regs = ioremap(gemreg_base, gemreg_len);
  2575. if (!gp->regs) {
  2576. printk(KERN_ERR PFX "Cannot map device registers, "
  2577. "aborting.\n");
  2578. err = -EIO;
  2579. goto err_out_free_res;
  2580. }
  2581. /* On Apple, we want a reference to the Open Firmware device-tree
  2582. * node. We use it for clock control.
  2583. */
  2584. #if defined(CONFIG_PPC_PMAC) || defined(CONFIG_SPARC)
  2585. gp->of_node = pci_device_to_OF_node(pdev);
  2586. #endif
  2587. /* Only Apple version supports WOL afaik */
  2588. if (pdev->vendor == PCI_VENDOR_ID_APPLE)
  2589. gp->has_wol = 1;
  2590. /* Make sure cell is enabled */
  2591. gem_get_cell(gp);
  2592. /* Make sure everything is stopped and in init state */
  2593. gem_reset(gp);
  2594. /* Fill up the mii_phy structure (even if we won't use it) */
  2595. gp->phy_mii.dev = dev;
  2596. gp->phy_mii.mdio_read = _phy_read;
  2597. gp->phy_mii.mdio_write = _phy_write;
  2598. #ifdef CONFIG_PPC_PMAC
  2599. gp->phy_mii.platform_data = gp->of_node;
  2600. #endif
  2601. /* By default, we start with autoneg */
  2602. gp->want_autoneg = 1;
  2603. /* Check fifo sizes, PHY type, etc... */
  2604. if (gem_check_invariants(gp)) {
  2605. err = -ENODEV;
  2606. goto err_out_iounmap;
  2607. }
  2608. /* It is guaranteed that the returned buffer will be at least
  2609. * PAGE_SIZE aligned.
  2610. */
  2611. gp->init_block = (struct gem_init_block *)
  2612. pci_alloc_consistent(pdev, sizeof(struct gem_init_block),
  2613. &gp->gblock_dvma);
  2614. if (!gp->init_block) {
  2615. printk(KERN_ERR PFX "Cannot allocate init block, "
  2616. "aborting.\n");
  2617. err = -ENOMEM;
  2618. goto err_out_iounmap;
  2619. }
  2620. if (gem_get_device_address(gp))
  2621. goto err_out_free_consistent;
  2622. dev->netdev_ops = &gem_netdev_ops;
  2623. netif_napi_add(dev, &gp->napi, gem_poll, 64);
  2624. dev->ethtool_ops = &gem_ethtool_ops;
  2625. dev->watchdog_timeo = 5 * HZ;
  2626. dev->irq = pdev->irq;
  2627. dev->dma = 0;
  2628. /* Set that now, in case PM kicks in now */
  2629. pci_set_drvdata(pdev, dev);
  2630. /* Detect & init PHY, start autoneg, we release the cell now
  2631. * too, it will be managed by whoever needs it
  2632. */
  2633. gem_init_phy(gp);
  2634. spin_lock_irq(&gp->lock);
  2635. gem_put_cell(gp);
  2636. spin_unlock_irq(&gp->lock);
  2637. /* Register with kernel */
  2638. if (register_netdev(dev)) {
  2639. printk(KERN_ERR PFX "Cannot register net device, "
  2640. "aborting.\n");
  2641. err = -ENOMEM;
  2642. goto err_out_free_consistent;
  2643. }
  2644. printk(KERN_INFO "%s: Sun GEM (PCI) 10/100/1000BaseT Ethernet %pM\n",
  2645. dev->name, dev->dev_addr);
  2646. if (gp->phy_type == phy_mii_mdio0 ||
  2647. gp->phy_type == phy_mii_mdio1)
  2648. printk(KERN_INFO "%s: Found %s PHY\n", dev->name,
  2649. gp->phy_mii.def ? gp->phy_mii.def->name : "no");
  2650. /* GEM can do it all... */
  2651. dev->features |= NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_LLTX;
  2652. if (pci_using_dac)
  2653. dev->features |= NETIF_F_HIGHDMA;
  2654. return 0;
  2655. err_out_free_consistent:
  2656. gem_remove_one(pdev);
  2657. err_out_iounmap:
  2658. gem_put_cell(gp);
  2659. iounmap(gp->regs);
  2660. err_out_free_res:
  2661. pci_release_regions(pdev);
  2662. err_out_free_netdev:
  2663. free_netdev(dev);
  2664. err_disable_device:
  2665. pci_disable_device(pdev);
  2666. return err;
  2667. }
  2668. static struct pci_driver gem_driver = {
  2669. .name = GEM_MODULE_NAME,
  2670. .id_table = gem_pci_tbl,
  2671. .probe = gem_init_one,
  2672. .remove = gem_remove_one,
  2673. #ifdef CONFIG_PM
  2674. .suspend = gem_suspend,
  2675. .resume = gem_resume,
  2676. #endif /* CONFIG_PM */
  2677. };
  2678. static int __init gem_init(void)
  2679. {
  2680. return pci_register_driver(&gem_driver);
  2681. }
  2682. static void __exit gem_cleanup(void)
  2683. {
  2684. pci_unregister_driver(&gem_driver);
  2685. }
  2686. module_init(gem_init);
  2687. module_exit(gem_cleanup);