netxen_nic_hw.c 54 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074
  1. /*
  2. * Copyright (C) 2003 - 2009 NetXen, Inc.
  3. * Copyright (C) 2009 - QLogic Corporation.
  4. * All rights reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  19. * MA 02111-1307, USA.
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.
  23. *
  24. */
  25. #include "netxen_nic.h"
  26. #include "netxen_nic_hw.h"
  27. #include <net/ip.h>
  28. #define MASK(n) ((1ULL<<(n))-1)
  29. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  30. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  31. #define MS_WIN(addr) (addr & 0x0ffc0000)
  32. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  33. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  34. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  35. #define CRB_WINDOW_2M (0x130060)
  36. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  37. #define CRB_INDIRECT_2M (0x1e0000UL)
  38. #ifndef readq
  39. static inline u64 readq(void __iomem *addr)
  40. {
  41. return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
  42. }
  43. #endif
  44. #ifndef writeq
  45. static inline void writeq(u64 val, void __iomem *addr)
  46. {
  47. writel(((u32) (val)), (addr));
  48. writel(((u32) (val >> 32)), (addr + 4));
  49. }
  50. #endif
  51. #define ADDR_IN_RANGE(addr, low, high) \
  52. (((addr) < (high)) && ((addr) >= (low)))
  53. #define PCI_OFFSET_FIRST_RANGE(adapter, off) \
  54. ((adapter)->ahw.pci_base0 + (off))
  55. #define PCI_OFFSET_SECOND_RANGE(adapter, off) \
  56. ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
  57. #define PCI_OFFSET_THIRD_RANGE(adapter, off) \
  58. ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
  59. static void __iomem *pci_base_offset(struct netxen_adapter *adapter,
  60. unsigned long off)
  61. {
  62. if (ADDR_IN_RANGE(off, FIRST_PAGE_GROUP_START, FIRST_PAGE_GROUP_END))
  63. return PCI_OFFSET_FIRST_RANGE(adapter, off);
  64. if (ADDR_IN_RANGE(off, SECOND_PAGE_GROUP_START, SECOND_PAGE_GROUP_END))
  65. return PCI_OFFSET_SECOND_RANGE(adapter, off);
  66. if (ADDR_IN_RANGE(off, THIRD_PAGE_GROUP_START, THIRD_PAGE_GROUP_END))
  67. return PCI_OFFSET_THIRD_RANGE(adapter, off);
  68. return NULL;
  69. }
  70. static crb_128M_2M_block_map_t
  71. crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
  72. {{{0, 0, 0, 0} } }, /* 0: PCI */
  73. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  74. {1, 0x0110000, 0x0120000, 0x130000},
  75. {1, 0x0120000, 0x0122000, 0x124000},
  76. {1, 0x0130000, 0x0132000, 0x126000},
  77. {1, 0x0140000, 0x0142000, 0x128000},
  78. {1, 0x0150000, 0x0152000, 0x12a000},
  79. {1, 0x0160000, 0x0170000, 0x110000},
  80. {1, 0x0170000, 0x0172000, 0x12e000},
  81. {0, 0x0000000, 0x0000000, 0x000000},
  82. {0, 0x0000000, 0x0000000, 0x000000},
  83. {0, 0x0000000, 0x0000000, 0x000000},
  84. {0, 0x0000000, 0x0000000, 0x000000},
  85. {0, 0x0000000, 0x0000000, 0x000000},
  86. {0, 0x0000000, 0x0000000, 0x000000},
  87. {1, 0x01e0000, 0x01e0800, 0x122000},
  88. {0, 0x0000000, 0x0000000, 0x000000} } },
  89. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  90. {{{0, 0, 0, 0} } }, /* 3: */
  91. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  92. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  93. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  94. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  95. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  96. {0, 0x0000000, 0x0000000, 0x000000},
  97. {0, 0x0000000, 0x0000000, 0x000000},
  98. {0, 0x0000000, 0x0000000, 0x000000},
  99. {0, 0x0000000, 0x0000000, 0x000000},
  100. {0, 0x0000000, 0x0000000, 0x000000},
  101. {0, 0x0000000, 0x0000000, 0x000000},
  102. {0, 0x0000000, 0x0000000, 0x000000},
  103. {0, 0x0000000, 0x0000000, 0x000000},
  104. {0, 0x0000000, 0x0000000, 0x000000},
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  111. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {0, 0x0000000, 0x0000000, 0x000000},
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {0, 0x0000000, 0x0000000, 0x000000},
  118. {0, 0x0000000, 0x0000000, 0x000000},
  119. {0, 0x0000000, 0x0000000, 0x000000},
  120. {0, 0x0000000, 0x0000000, 0x000000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  127. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  143. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {0, 0x0000000, 0x0000000, 0x000000},
  150. {0, 0x0000000, 0x0000000, 0x000000},
  151. {0, 0x0000000, 0x0000000, 0x000000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {0, 0x0000000, 0x0000000, 0x000000},
  154. {0, 0x0000000, 0x0000000, 0x000000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  159. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  160. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  161. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  162. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  163. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  164. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  165. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  166. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  167. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  168. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  169. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  170. {{{0, 0, 0, 0} } }, /* 23: */
  171. {{{0, 0, 0, 0} } }, /* 24: */
  172. {{{0, 0, 0, 0} } }, /* 25: */
  173. {{{0, 0, 0, 0} } }, /* 26: */
  174. {{{0, 0, 0, 0} } }, /* 27: */
  175. {{{0, 0, 0, 0} } }, /* 28: */
  176. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  177. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  178. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  179. {{{0} } }, /* 32: PCI */
  180. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  181. {1, 0x2110000, 0x2120000, 0x130000},
  182. {1, 0x2120000, 0x2122000, 0x124000},
  183. {1, 0x2130000, 0x2132000, 0x126000},
  184. {1, 0x2140000, 0x2142000, 0x128000},
  185. {1, 0x2150000, 0x2152000, 0x12a000},
  186. {1, 0x2160000, 0x2170000, 0x110000},
  187. {1, 0x2170000, 0x2172000, 0x12e000},
  188. {0, 0x0000000, 0x0000000, 0x000000},
  189. {0, 0x0000000, 0x0000000, 0x000000},
  190. {0, 0x0000000, 0x0000000, 0x000000},
  191. {0, 0x0000000, 0x0000000, 0x000000},
  192. {0, 0x0000000, 0x0000000, 0x000000},
  193. {0, 0x0000000, 0x0000000, 0x000000},
  194. {0, 0x0000000, 0x0000000, 0x000000},
  195. {0, 0x0000000, 0x0000000, 0x000000} } },
  196. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  197. {{{0} } }, /* 35: */
  198. {{{0} } }, /* 36: */
  199. {{{0} } }, /* 37: */
  200. {{{0} } }, /* 38: */
  201. {{{0} } }, /* 39: */
  202. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  203. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  204. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  205. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  206. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  207. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  208. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  209. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  210. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  211. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  212. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  213. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  214. {{{0} } }, /* 52: */
  215. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  216. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  217. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  218. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  219. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  220. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  221. {{{0} } }, /* 59: I2C0 */
  222. {{{0} } }, /* 60: I2C1 */
  223. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  224. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  225. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  226. };
  227. /*
  228. * top 12 bits of crb internal address (hub, agent)
  229. */
  230. static unsigned crb_hub_agt[64] =
  231. {
  232. 0,
  233. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  234. NETXEN_HW_CRB_HUB_AGT_ADR_MN,
  235. NETXEN_HW_CRB_HUB_AGT_ADR_MS,
  236. 0,
  237. NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
  238. NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
  239. NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
  240. NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
  241. NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
  242. NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
  243. NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
  244. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  245. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  246. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  247. NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
  248. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  249. NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
  250. NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
  251. NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
  252. NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
  253. NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
  254. NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
  255. NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
  256. NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
  257. NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
  258. NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
  259. 0,
  260. NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
  261. NETXEN_HW_CRB_HUB_AGT_ADR_SN,
  262. 0,
  263. NETXEN_HW_CRB_HUB_AGT_ADR_EG,
  264. 0,
  265. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  266. NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
  267. 0,
  268. 0,
  269. 0,
  270. 0,
  271. 0,
  272. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  273. 0,
  274. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
  275. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
  276. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
  277. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
  278. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
  279. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
  280. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
  281. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  282. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  283. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  284. 0,
  285. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
  286. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
  287. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
  288. NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
  289. 0,
  290. NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
  291. NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
  292. NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
  293. 0,
  294. NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
  295. 0,
  296. };
  297. /* PCI Windowing for DDR regions. */
  298. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  299. #define NETXEN_PCIE_SEM_TIMEOUT 10000
  300. int
  301. netxen_pcie_sem_lock(struct netxen_adapter *adapter, int sem, u32 id_reg)
  302. {
  303. int done = 0, timeout = 0;
  304. while (!done) {
  305. done = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_LOCK(sem)));
  306. if (done == 1)
  307. break;
  308. if (++timeout >= NETXEN_PCIE_SEM_TIMEOUT)
  309. return -1;
  310. msleep(1);
  311. }
  312. if (id_reg)
  313. NXWR32(adapter, id_reg, adapter->portnum);
  314. return 0;
  315. }
  316. void
  317. netxen_pcie_sem_unlock(struct netxen_adapter *adapter, int sem)
  318. {
  319. int val;
  320. val = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_UNLOCK(sem)));
  321. }
  322. int netxen_niu_xg_init_port(struct netxen_adapter *adapter, int port)
  323. {
  324. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  325. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_1+(0x10000*port), 0x1447);
  326. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0+(0x10000*port), 0x5);
  327. }
  328. return 0;
  329. }
  330. /* Disable an XG interface */
  331. int netxen_niu_disable_xg_port(struct netxen_adapter *adapter)
  332. {
  333. __u32 mac_cfg;
  334. u32 port = adapter->physical_port;
  335. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  336. return 0;
  337. if (port > NETXEN_NIU_MAX_XG_PORTS)
  338. return -EINVAL;
  339. mac_cfg = 0;
  340. if (NXWR32(adapter,
  341. NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg))
  342. return -EIO;
  343. return 0;
  344. }
  345. #define NETXEN_UNICAST_ADDR(port, index) \
  346. (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
  347. #define NETXEN_MCAST_ADDR(port, index) \
  348. (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
  349. #define MAC_HI(addr) \
  350. ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
  351. #define MAC_LO(addr) \
  352. ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
  353. int netxen_p2_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  354. {
  355. __u32 reg;
  356. u32 port = adapter->physical_port;
  357. if (port > NETXEN_NIU_MAX_XG_PORTS)
  358. return -EINVAL;
  359. reg = NXRD32(adapter, NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port));
  360. if (mode == NETXEN_NIU_PROMISC_MODE)
  361. reg = (reg | 0x2000UL);
  362. else
  363. reg = (reg & ~0x2000UL);
  364. if (mode == NETXEN_NIU_ALLMULTI_MODE)
  365. reg = (reg | 0x1000UL);
  366. else
  367. reg = (reg & ~0x1000UL);
  368. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port), reg);
  369. return 0;
  370. }
  371. int netxen_p2_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
  372. {
  373. u32 mac_hi, mac_lo;
  374. u32 reg_hi, reg_lo;
  375. u8 phy = adapter->physical_port;
  376. if (phy >= NETXEN_NIU_MAX_XG_PORTS)
  377. return -EINVAL;
  378. mac_lo = ((u32)addr[0] << 16) | ((u32)addr[1] << 24);
  379. mac_hi = addr[2] | ((u32)addr[3] << 8) |
  380. ((u32)addr[4] << 16) | ((u32)addr[5] << 24);
  381. reg_lo = NETXEN_NIU_XGE_STATION_ADDR_0_1 + (0x10000 * phy);
  382. reg_hi = NETXEN_NIU_XGE_STATION_ADDR_0_HI + (0x10000 * phy);
  383. /* write twice to flush */
  384. if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
  385. return -EIO;
  386. if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
  387. return -EIO;
  388. return 0;
  389. }
  390. static int
  391. netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
  392. {
  393. u32 val = 0;
  394. u16 port = adapter->physical_port;
  395. u8 *addr = adapter->netdev->dev_addr;
  396. if (adapter->mc_enabled)
  397. return 0;
  398. val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
  399. val |= (1UL << (28+port));
  400. NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
  401. /* add broadcast addr to filter */
  402. val = 0xffffff;
  403. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  404. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
  405. /* add station addr to filter */
  406. val = MAC_HI(addr);
  407. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
  408. val = MAC_LO(addr);
  409. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, val);
  410. adapter->mc_enabled = 1;
  411. return 0;
  412. }
  413. static int
  414. netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
  415. {
  416. u32 val = 0;
  417. u16 port = adapter->physical_port;
  418. u8 *addr = adapter->netdev->dev_addr;
  419. if (!adapter->mc_enabled)
  420. return 0;
  421. val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
  422. val &= ~(1UL << (28+port));
  423. NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
  424. val = MAC_HI(addr);
  425. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  426. val = MAC_LO(addr);
  427. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
  428. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
  429. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
  430. adapter->mc_enabled = 0;
  431. return 0;
  432. }
  433. static int
  434. netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
  435. int index, u8 *addr)
  436. {
  437. u32 hi = 0, lo = 0;
  438. u16 port = adapter->physical_port;
  439. lo = MAC_LO(addr);
  440. hi = MAC_HI(addr);
  441. NXWR32(adapter, NETXEN_MCAST_ADDR(port, index), hi);
  442. NXWR32(adapter, NETXEN_MCAST_ADDR(port, index)+4, lo);
  443. return 0;
  444. }
  445. void netxen_p2_nic_set_multi(struct net_device *netdev)
  446. {
  447. struct netxen_adapter *adapter = netdev_priv(netdev);
  448. struct dev_mc_list *mc_ptr;
  449. u8 null_addr[6];
  450. int index = 0;
  451. memset(null_addr, 0, 6);
  452. if (netdev->flags & IFF_PROMISC) {
  453. adapter->set_promisc(adapter,
  454. NETXEN_NIU_PROMISC_MODE);
  455. /* Full promiscuous mode */
  456. netxen_nic_disable_mcast_filter(adapter);
  457. return;
  458. }
  459. if (netdev->mc_count == 0) {
  460. adapter->set_promisc(adapter,
  461. NETXEN_NIU_NON_PROMISC_MODE);
  462. netxen_nic_disable_mcast_filter(adapter);
  463. return;
  464. }
  465. adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
  466. if (netdev->flags & IFF_ALLMULTI ||
  467. netdev->mc_count > adapter->max_mc_count) {
  468. netxen_nic_disable_mcast_filter(adapter);
  469. return;
  470. }
  471. netxen_nic_enable_mcast_filter(adapter);
  472. for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
  473. netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);
  474. if (index != netdev->mc_count)
  475. printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
  476. netxen_nic_driver_name, netdev->name);
  477. /* Clear out remaining addresses */
  478. for (; index < adapter->max_mc_count; index++)
  479. netxen_nic_set_mcast_addr(adapter, index, null_addr);
  480. }
  481. static int
  482. netxen_send_cmd_descs(struct netxen_adapter *adapter,
  483. struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
  484. {
  485. u32 i, producer, consumer;
  486. struct netxen_cmd_buffer *pbuf;
  487. struct cmd_desc_type0 *cmd_desc;
  488. struct nx_host_tx_ring *tx_ring;
  489. i = 0;
  490. if (adapter->is_up != NETXEN_ADAPTER_UP_MAGIC)
  491. return -EIO;
  492. tx_ring = adapter->tx_ring;
  493. __netif_tx_lock_bh(tx_ring->txq);
  494. producer = tx_ring->producer;
  495. consumer = tx_ring->sw_consumer;
  496. if (nr_desc >= netxen_tx_avail(tx_ring)) {
  497. netif_tx_stop_queue(tx_ring->txq);
  498. __netif_tx_unlock_bh(tx_ring->txq);
  499. return -EBUSY;
  500. }
  501. do {
  502. cmd_desc = &cmd_desc_arr[i];
  503. pbuf = &tx_ring->cmd_buf_arr[producer];
  504. pbuf->skb = NULL;
  505. pbuf->frag_count = 0;
  506. memcpy(&tx_ring->desc_head[producer],
  507. &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
  508. producer = get_next_index(producer, tx_ring->num_desc);
  509. i++;
  510. } while (i != nr_desc);
  511. tx_ring->producer = producer;
  512. netxen_nic_update_cmd_producer(adapter, tx_ring);
  513. __netif_tx_unlock_bh(tx_ring->txq);
  514. return 0;
  515. }
  516. static int
  517. nx_p3_sre_macaddr_change(struct netxen_adapter *adapter, u8 *addr, unsigned op)
  518. {
  519. nx_nic_req_t req;
  520. nx_mac_req_t *mac_req;
  521. u64 word;
  522. memset(&req, 0, sizeof(nx_nic_req_t));
  523. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  524. word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
  525. req.req_hdr = cpu_to_le64(word);
  526. mac_req = (nx_mac_req_t *)&req.words[0];
  527. mac_req->op = op;
  528. memcpy(mac_req->mac_addr, addr, 6);
  529. return netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  530. }
  531. static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
  532. u8 *addr, struct list_head *del_list)
  533. {
  534. struct list_head *head;
  535. nx_mac_list_t *cur;
  536. /* look up if already exists */
  537. list_for_each(head, del_list) {
  538. cur = list_entry(head, nx_mac_list_t, list);
  539. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
  540. list_move_tail(head, &adapter->mac_list);
  541. return 0;
  542. }
  543. }
  544. cur = kzalloc(sizeof(nx_mac_list_t), GFP_ATOMIC);
  545. if (cur == NULL) {
  546. printk(KERN_ERR "%s: failed to add mac address filter\n",
  547. adapter->netdev->name);
  548. return -ENOMEM;
  549. }
  550. memcpy(cur->mac_addr, addr, ETH_ALEN);
  551. list_add_tail(&cur->list, &adapter->mac_list);
  552. return nx_p3_sre_macaddr_change(adapter,
  553. cur->mac_addr, NETXEN_MAC_ADD);
  554. }
  555. void netxen_p3_nic_set_multi(struct net_device *netdev)
  556. {
  557. struct netxen_adapter *adapter = netdev_priv(netdev);
  558. struct dev_mc_list *mc_ptr;
  559. u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  560. u32 mode = VPORT_MISS_MODE_DROP;
  561. LIST_HEAD(del_list);
  562. struct list_head *head;
  563. nx_mac_list_t *cur;
  564. list_splice_tail_init(&adapter->mac_list, &del_list);
  565. nx_p3_nic_add_mac(adapter, netdev->dev_addr, &del_list);
  566. nx_p3_nic_add_mac(adapter, bcast_addr, &del_list);
  567. if (netdev->flags & IFF_PROMISC) {
  568. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  569. goto send_fw_cmd;
  570. }
  571. if ((netdev->flags & IFF_ALLMULTI) ||
  572. (netdev->mc_count > adapter->max_mc_count)) {
  573. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  574. goto send_fw_cmd;
  575. }
  576. if (netdev->mc_count > 0) {
  577. for (mc_ptr = netdev->mc_list; mc_ptr;
  578. mc_ptr = mc_ptr->next) {
  579. nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr, &del_list);
  580. }
  581. }
  582. send_fw_cmd:
  583. adapter->set_promisc(adapter, mode);
  584. head = &del_list;
  585. while (!list_empty(head)) {
  586. cur = list_entry(head->next, nx_mac_list_t, list);
  587. nx_p3_sre_macaddr_change(adapter,
  588. cur->mac_addr, NETXEN_MAC_DEL);
  589. list_del(&cur->list);
  590. kfree(cur);
  591. }
  592. }
  593. int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  594. {
  595. nx_nic_req_t req;
  596. u64 word;
  597. memset(&req, 0, sizeof(nx_nic_req_t));
  598. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  599. word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
  600. ((u64)adapter->portnum << 16);
  601. req.req_hdr = cpu_to_le64(word);
  602. req.words[0] = cpu_to_le64(mode);
  603. return netxen_send_cmd_descs(adapter,
  604. (struct cmd_desc_type0 *)&req, 1);
  605. }
  606. void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
  607. {
  608. nx_mac_list_t *cur;
  609. struct list_head *head = &adapter->mac_list;
  610. while (!list_empty(head)) {
  611. cur = list_entry(head->next, nx_mac_list_t, list);
  612. nx_p3_sre_macaddr_change(adapter,
  613. cur->mac_addr, NETXEN_MAC_DEL);
  614. list_del(&cur->list);
  615. kfree(cur);
  616. }
  617. }
  618. int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
  619. {
  620. /* assuming caller has already copied new addr to netdev */
  621. netxen_p3_nic_set_multi(adapter->netdev);
  622. return 0;
  623. }
  624. #define NETXEN_CONFIG_INTR_COALESCE 3
  625. /*
  626. * Send the interrupt coalescing parameter set by ethtool to the card.
  627. */
  628. int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
  629. {
  630. nx_nic_req_t req;
  631. u64 word;
  632. int rv;
  633. memset(&req, 0, sizeof(nx_nic_req_t));
  634. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  635. word = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
  636. req.req_hdr = cpu_to_le64(word);
  637. memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));
  638. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  639. if (rv != 0) {
  640. printk(KERN_ERR "ERROR. Could not send "
  641. "interrupt coalescing parameters\n");
  642. }
  643. return rv;
  644. }
  645. int netxen_config_hw_lro(struct netxen_adapter *adapter, int enable)
  646. {
  647. nx_nic_req_t req;
  648. u64 word;
  649. int rv = 0;
  650. if ((adapter->flags & NETXEN_NIC_LRO_ENABLED) == enable)
  651. return 0;
  652. memset(&req, 0, sizeof(nx_nic_req_t));
  653. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  654. word = NX_NIC_H2C_OPCODE_CONFIG_HW_LRO | ((u64)adapter->portnum << 16);
  655. req.req_hdr = cpu_to_le64(word);
  656. req.words[0] = cpu_to_le64(enable);
  657. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  658. if (rv != 0) {
  659. printk(KERN_ERR "ERROR. Could not send "
  660. "configure hw lro request\n");
  661. }
  662. adapter->flags ^= NETXEN_NIC_LRO_ENABLED;
  663. return rv;
  664. }
  665. int netxen_config_bridged_mode(struct netxen_adapter *adapter, int enable)
  666. {
  667. nx_nic_req_t req;
  668. u64 word;
  669. int rv = 0;
  670. if (!!(adapter->flags & NETXEN_NIC_BRIDGE_ENABLED) == enable)
  671. return rv;
  672. memset(&req, 0, sizeof(nx_nic_req_t));
  673. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  674. word = NX_NIC_H2C_OPCODE_CONFIG_BRIDGING |
  675. ((u64)adapter->portnum << 16);
  676. req.req_hdr = cpu_to_le64(word);
  677. req.words[0] = cpu_to_le64(enable);
  678. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  679. if (rv != 0) {
  680. printk(KERN_ERR "ERROR. Could not send "
  681. "configure bridge mode request\n");
  682. }
  683. adapter->flags ^= NETXEN_NIC_BRIDGE_ENABLED;
  684. return rv;
  685. }
  686. #define RSS_HASHTYPE_IP_TCP 0x3
  687. int netxen_config_rss(struct netxen_adapter *adapter, int enable)
  688. {
  689. nx_nic_req_t req;
  690. u64 word;
  691. int i, rv;
  692. u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  693. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  694. 0x255b0ec26d5a56daULL };
  695. memset(&req, 0, sizeof(nx_nic_req_t));
  696. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  697. word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
  698. req.req_hdr = cpu_to_le64(word);
  699. /*
  700. * RSS request:
  701. * bits 3-0: hash_method
  702. * 5-4: hash_type_ipv4
  703. * 7-6: hash_type_ipv6
  704. * 8: enable
  705. * 9: use indirection table
  706. * 47-10: reserved
  707. * 63-48: indirection table mask
  708. */
  709. word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  710. ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  711. ((u64)(enable & 0x1) << 8) |
  712. ((0x7ULL) << 48);
  713. req.words[0] = cpu_to_le64(word);
  714. for (i = 0; i < 5; i++)
  715. req.words[i+1] = cpu_to_le64(key[i]);
  716. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  717. if (rv != 0) {
  718. printk(KERN_ERR "%s: could not configure RSS\n",
  719. adapter->netdev->name);
  720. }
  721. return rv;
  722. }
  723. int netxen_config_ipaddr(struct netxen_adapter *adapter, u32 ip, int cmd)
  724. {
  725. nx_nic_req_t req;
  726. u64 word;
  727. int rv;
  728. memset(&req, 0, sizeof(nx_nic_req_t));
  729. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  730. word = NX_NIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
  731. req.req_hdr = cpu_to_le64(word);
  732. req.words[0] = cpu_to_le64(cmd);
  733. req.words[1] = cpu_to_le64(ip);
  734. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  735. if (rv != 0) {
  736. printk(KERN_ERR "%s: could not notify %s IP 0x%x reuqest\n",
  737. adapter->netdev->name,
  738. (cmd == NX_IP_UP) ? "Add" : "Remove", ip);
  739. }
  740. return rv;
  741. }
  742. int netxen_linkevent_request(struct netxen_adapter *adapter, int enable)
  743. {
  744. nx_nic_req_t req;
  745. u64 word;
  746. int rv;
  747. memset(&req, 0, sizeof(nx_nic_req_t));
  748. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  749. word = NX_NIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
  750. req.req_hdr = cpu_to_le64(word);
  751. req.words[0] = cpu_to_le64(enable | (enable << 8));
  752. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  753. if (rv != 0) {
  754. printk(KERN_ERR "%s: could not configure link notification\n",
  755. adapter->netdev->name);
  756. }
  757. return rv;
  758. }
  759. int netxen_send_lro_cleanup(struct netxen_adapter *adapter)
  760. {
  761. nx_nic_req_t req;
  762. u64 word;
  763. int rv;
  764. memset(&req, 0, sizeof(nx_nic_req_t));
  765. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  766. word = NX_NIC_H2C_OPCODE_LRO_REQUEST |
  767. ((u64)adapter->portnum << 16) |
  768. ((u64)NX_NIC_LRO_REQUEST_CLEANUP << 56) ;
  769. req.req_hdr = cpu_to_le64(word);
  770. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  771. if (rv != 0) {
  772. printk(KERN_ERR "%s: could not cleanup lro flows\n",
  773. adapter->netdev->name);
  774. }
  775. return rv;
  776. }
  777. /*
  778. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  779. * @returns 0 on success, negative on failure
  780. */
  781. #define MTU_FUDGE_FACTOR 100
  782. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  783. {
  784. struct netxen_adapter *adapter = netdev_priv(netdev);
  785. int max_mtu;
  786. int rc = 0;
  787. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  788. max_mtu = P3_MAX_MTU;
  789. else
  790. max_mtu = P2_MAX_MTU;
  791. if (mtu > max_mtu) {
  792. printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
  793. netdev->name, max_mtu);
  794. return -EINVAL;
  795. }
  796. if (adapter->set_mtu)
  797. rc = adapter->set_mtu(adapter, mtu);
  798. if (!rc)
  799. netdev->mtu = mtu;
  800. return rc;
  801. }
  802. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  803. int size, __le32 * buf)
  804. {
  805. int i, v, addr;
  806. __le32 *ptr32;
  807. addr = base;
  808. ptr32 = buf;
  809. for (i = 0; i < size / sizeof(u32); i++) {
  810. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  811. return -1;
  812. *ptr32 = cpu_to_le32(v);
  813. ptr32++;
  814. addr += sizeof(u32);
  815. }
  816. if ((char *)buf + size > (char *)ptr32) {
  817. __le32 local;
  818. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  819. return -1;
  820. local = cpu_to_le32(v);
  821. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  822. }
  823. return 0;
  824. }
  825. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  826. {
  827. __le32 *pmac = (__le32 *) mac;
  828. u32 offset;
  829. offset = NX_FW_MAC_ADDR_OFFSET + (adapter->portnum * sizeof(u64));
  830. if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
  831. return -1;
  832. if (*mac == cpu_to_le64(~0ULL)) {
  833. offset = NX_OLD_MAC_ADDR_OFFSET +
  834. (adapter->portnum * sizeof(u64));
  835. if (netxen_get_flash_block(adapter,
  836. offset, sizeof(u64), pmac) == -1)
  837. return -1;
  838. if (*mac == cpu_to_le64(~0ULL))
  839. return -1;
  840. }
  841. return 0;
  842. }
  843. int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  844. {
  845. uint32_t crbaddr, mac_hi, mac_lo;
  846. int pci_func = adapter->ahw.pci_func;
  847. crbaddr = CRB_MAC_BLOCK_START +
  848. (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
  849. mac_lo = NXRD32(adapter, crbaddr);
  850. mac_hi = NXRD32(adapter, crbaddr+4);
  851. if (pci_func & 1)
  852. *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
  853. else
  854. *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
  855. return 0;
  856. }
  857. /*
  858. * Changes the CRB window to the specified window.
  859. */
  860. static void
  861. netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter, u32 wndw)
  862. {
  863. void __iomem *offset;
  864. u32 tmp;
  865. int count = 0;
  866. uint8_t func = adapter->ahw.pci_func;
  867. if (adapter->curr_window == wndw)
  868. return;
  869. /*
  870. * Move the CRB window.
  871. * We need to write to the "direct access" region of PCI
  872. * to avoid a race condition where the window register has
  873. * not been successfully written across CRB before the target
  874. * register address is received by PCI. The direct region bypasses
  875. * the CRB bus.
  876. */
  877. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  878. NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
  879. if (wndw & 0x1)
  880. wndw = NETXEN_WINDOW_ONE;
  881. writel(wndw, offset);
  882. /* MUST make sure window is set before we forge on... */
  883. while ((tmp = readl(offset)) != wndw) {
  884. printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
  885. "registered properly: 0x%08x.\n",
  886. netxen_nic_driver_name, __func__, tmp);
  887. mdelay(1);
  888. if (count >= 10)
  889. break;
  890. count++;
  891. }
  892. if (wndw == NETXEN_WINDOW_ONE)
  893. adapter->curr_window = 1;
  894. else
  895. adapter->curr_window = 0;
  896. }
  897. /*
  898. * Return -1 if off is not valid,
  899. * 1 if window access is needed. 'off' is set to offset from
  900. * CRB space in 128M pci map
  901. * 0 if no window access is needed. 'off' is set to 2M addr
  902. * In: 'off' is offset from base in 128M pci map
  903. */
  904. static int
  905. netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter, ulong *off)
  906. {
  907. crb_128M_2M_sub_block_map_t *m;
  908. if (*off >= NETXEN_CRB_MAX)
  909. return -1;
  910. if (*off >= NETXEN_PCI_CAMQM && (*off < NETXEN_PCI_CAMQM_2M_END)) {
  911. *off = (*off - NETXEN_PCI_CAMQM) + NETXEN_PCI_CAMQM_2M_BASE +
  912. (ulong)adapter->ahw.pci_base0;
  913. return 0;
  914. }
  915. if (*off < NETXEN_PCI_CRBSPACE)
  916. return -1;
  917. *off -= NETXEN_PCI_CRBSPACE;
  918. /*
  919. * Try direct map
  920. */
  921. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  922. if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
  923. *off = *off + m->start_2M - m->start_128M +
  924. (ulong)adapter->ahw.pci_base0;
  925. return 0;
  926. }
  927. /*
  928. * Not in direct map, use crb window
  929. */
  930. return 1;
  931. }
  932. /*
  933. * In: 'off' is offset from CRB space in 128M pci map
  934. * Out: 'off' is 2M pci map addr
  935. * side effect: lock crb window
  936. */
  937. static void
  938. netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong *off)
  939. {
  940. u32 win_read;
  941. adapter->crb_win = CRB_HI(*off);
  942. writel(adapter->crb_win, (adapter->ahw.pci_base0 + CRB_WINDOW_2M));
  943. /*
  944. * Read back value to make sure write has gone through before trying
  945. * to use it.
  946. */
  947. win_read = readl(adapter->ahw.pci_base0 + CRB_WINDOW_2M);
  948. if (win_read != adapter->crb_win) {
  949. printk(KERN_ERR "%s: Written crbwin (0x%x) != "
  950. "Read crbwin (0x%x), off=0x%lx\n",
  951. __func__, adapter->crb_win, win_read, *off);
  952. }
  953. *off = (*off & MASK(16)) + CRB_INDIRECT_2M +
  954. (ulong)adapter->ahw.pci_base0;
  955. }
  956. static int
  957. netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter, ulong off, u32 data)
  958. {
  959. unsigned long flags;
  960. void __iomem *addr;
  961. if (ADDR_IN_WINDOW1(off))
  962. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  963. else
  964. addr = pci_base_offset(adapter, off);
  965. BUG_ON(!addr);
  966. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  967. read_lock(&adapter->adapter_lock);
  968. writel(data, addr);
  969. read_unlock(&adapter->adapter_lock);
  970. } else { /* Window 0 */
  971. write_lock_irqsave(&adapter->adapter_lock, flags);
  972. addr = pci_base_offset(adapter, off);
  973. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  974. writel(data, addr);
  975. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  976. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  977. }
  978. return 0;
  979. }
  980. static u32
  981. netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off)
  982. {
  983. unsigned long flags;
  984. void __iomem *addr;
  985. u32 data;
  986. if (ADDR_IN_WINDOW1(off))
  987. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  988. else
  989. addr = pci_base_offset(adapter, off);
  990. BUG_ON(!addr);
  991. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  992. read_lock(&adapter->adapter_lock);
  993. data = readl(addr);
  994. read_unlock(&adapter->adapter_lock);
  995. } else { /* Window 0 */
  996. write_lock_irqsave(&adapter->adapter_lock, flags);
  997. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  998. data = readl(addr);
  999. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1000. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1001. }
  1002. return data;
  1003. }
  1004. static int
  1005. netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter, ulong off, u32 data)
  1006. {
  1007. unsigned long flags;
  1008. int rv;
  1009. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off);
  1010. if (rv == -1) {
  1011. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  1012. __func__, off);
  1013. dump_stack();
  1014. return -1;
  1015. }
  1016. if (rv == 1) {
  1017. write_lock_irqsave(&adapter->adapter_lock, flags);
  1018. crb_win_lock(adapter);
  1019. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  1020. writel(data, (void __iomem *)off);
  1021. crb_win_unlock(adapter);
  1022. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1023. } else
  1024. writel(data, (void __iomem *)off);
  1025. return 0;
  1026. }
  1027. static u32
  1028. netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off)
  1029. {
  1030. unsigned long flags;
  1031. int rv;
  1032. u32 data;
  1033. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off);
  1034. if (rv == -1) {
  1035. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  1036. __func__, off);
  1037. dump_stack();
  1038. return -1;
  1039. }
  1040. if (rv == 1) {
  1041. write_lock_irqsave(&adapter->adapter_lock, flags);
  1042. crb_win_lock(adapter);
  1043. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  1044. data = readl((void __iomem *)off);
  1045. crb_win_unlock(adapter);
  1046. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1047. } else
  1048. data = readl((void __iomem *)off);
  1049. return data;
  1050. }
  1051. static int netxen_pci_set_window_warning_count;
  1052. static unsigned long
  1053. netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
  1054. unsigned long long addr)
  1055. {
  1056. void __iomem *offset;
  1057. int window;
  1058. unsigned long long qdr_max;
  1059. uint8_t func = adapter->ahw.pci_func;
  1060. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1061. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  1062. } else {
  1063. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  1064. }
  1065. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1066. /* DDR network side */
  1067. addr -= NETXEN_ADDR_DDR_NET;
  1068. window = (addr >> 25) & 0x3ff;
  1069. if (adapter->ahw.ddr_mn_window != window) {
  1070. adapter->ahw.ddr_mn_window = window;
  1071. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  1072. NETXEN_PCIX_PH_REG(PCIE_MN_WINDOW_REG(func)));
  1073. writel(window, offset);
  1074. /* MUST make sure window is set before we forge on... */
  1075. readl(offset);
  1076. }
  1077. addr -= (window * NETXEN_WINDOW_ONE);
  1078. addr += NETXEN_PCI_DDR_NET;
  1079. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1080. addr -= NETXEN_ADDR_OCM0;
  1081. addr += NETXEN_PCI_OCM0;
  1082. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1083. addr -= NETXEN_ADDR_OCM1;
  1084. addr += NETXEN_PCI_OCM1;
  1085. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  1086. /* QDR network side */
  1087. addr -= NETXEN_ADDR_QDR_NET;
  1088. window = (addr >> 22) & 0x3f;
  1089. if (adapter->ahw.qdr_sn_window != window) {
  1090. adapter->ahw.qdr_sn_window = window;
  1091. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  1092. NETXEN_PCIX_PH_REG(PCIE_SN_WINDOW_REG(func)));
  1093. writel((window << 22), offset);
  1094. /* MUST make sure window is set before we forge on... */
  1095. readl(offset);
  1096. }
  1097. addr -= (window * 0x400000);
  1098. addr += NETXEN_PCI_QDR_NET;
  1099. } else {
  1100. /*
  1101. * peg gdb frequently accesses memory that doesn't exist,
  1102. * this limits the chit chat so debugging isn't slowed down.
  1103. */
  1104. if ((netxen_pci_set_window_warning_count++ < 8)
  1105. || (netxen_pci_set_window_warning_count % 64 == 0))
  1106. printk("%s: Warning:netxen_nic_pci_set_window()"
  1107. " Unknown address range!\n",
  1108. netxen_nic_driver_name);
  1109. addr = -1UL;
  1110. }
  1111. return addr;
  1112. }
  1113. /* window 1 registers only */
  1114. static void netxen_nic_io_write_128M(struct netxen_adapter *adapter,
  1115. void __iomem *addr, u32 data)
  1116. {
  1117. read_lock(&adapter->adapter_lock);
  1118. writel(data, addr);
  1119. read_unlock(&adapter->adapter_lock);
  1120. }
  1121. static u32 netxen_nic_io_read_128M(struct netxen_adapter *adapter,
  1122. void __iomem *addr)
  1123. {
  1124. u32 val;
  1125. read_lock(&adapter->adapter_lock);
  1126. val = readl(addr);
  1127. read_unlock(&adapter->adapter_lock);
  1128. return val;
  1129. }
  1130. static void netxen_nic_io_write_2M(struct netxen_adapter *adapter,
  1131. void __iomem *addr, u32 data)
  1132. {
  1133. writel(data, addr);
  1134. }
  1135. static u32 netxen_nic_io_read_2M(struct netxen_adapter *adapter,
  1136. void __iomem *addr)
  1137. {
  1138. return readl(addr);
  1139. }
  1140. void __iomem *
  1141. netxen_get_ioaddr(struct netxen_adapter *adapter, u32 offset)
  1142. {
  1143. ulong off = offset;
  1144. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1145. if (offset < NETXEN_CRB_PCIX_HOST2 &&
  1146. offset > NETXEN_CRB_PCIX_HOST)
  1147. return PCI_OFFSET_SECOND_RANGE(adapter, offset);
  1148. return NETXEN_CRB_NORMALIZE(adapter, offset);
  1149. }
  1150. BUG_ON(netxen_nic_pci_get_crb_addr_2M(adapter, &off));
  1151. return (void __iomem *)off;
  1152. }
  1153. static unsigned long
  1154. netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
  1155. unsigned long long addr)
  1156. {
  1157. int window;
  1158. u32 win_read;
  1159. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1160. /* DDR network side */
  1161. window = MN_WIN(addr);
  1162. adapter->ahw.ddr_mn_window = window;
  1163. NXWR32(adapter, adapter->ahw.mn_win_crb, window);
  1164. win_read = NXRD32(adapter, adapter->ahw.mn_win_crb);
  1165. if ((win_read << 17) != window) {
  1166. printk(KERN_INFO "Written MNwin (0x%x) != "
  1167. "Read MNwin (0x%x)\n", window, win_read);
  1168. }
  1169. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_DDR_NET;
  1170. } else if (ADDR_IN_RANGE(addr,
  1171. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1172. if ((addr & 0x00ff800) == 0xff800) {
  1173. printk("%s: QM access not handled.\n", __func__);
  1174. addr = -1UL;
  1175. }
  1176. window = OCM_WIN(addr);
  1177. adapter->ahw.ddr_mn_window = window;
  1178. NXWR32(adapter, adapter->ahw.mn_win_crb, window);
  1179. win_read = NXRD32(adapter, adapter->ahw.mn_win_crb);
  1180. if ((win_read >> 7) != window) {
  1181. printk(KERN_INFO "%s: Written OCMwin (0x%x) != "
  1182. "Read OCMwin (0x%x)\n",
  1183. __func__, window, win_read);
  1184. }
  1185. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_OCM0_2M;
  1186. } else if (ADDR_IN_RANGE(addr,
  1187. NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1188. /* QDR network side */
  1189. window = MS_WIN(addr);
  1190. adapter->ahw.qdr_sn_window = window;
  1191. NXWR32(adapter, adapter->ahw.ms_win_crb, window);
  1192. win_read = NXRD32(adapter, adapter->ahw.ms_win_crb);
  1193. if (win_read != window) {
  1194. printk(KERN_INFO "%s: Written MSwin (0x%x) != "
  1195. "Read MSwin (0x%x)\n",
  1196. __func__, window, win_read);
  1197. }
  1198. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_QDR_NET;
  1199. } else {
  1200. /*
  1201. * peg gdb frequently accesses memory that doesn't exist,
  1202. * this limits the chit chat so debugging isn't slowed down.
  1203. */
  1204. if ((netxen_pci_set_window_warning_count++ < 8)
  1205. || (netxen_pci_set_window_warning_count%64 == 0)) {
  1206. printk("%s: Warning:%s Unknown address range!\n",
  1207. __func__, netxen_nic_driver_name);
  1208. }
  1209. addr = -1UL;
  1210. }
  1211. return addr;
  1212. }
  1213. #define MAX_CTL_CHECK 1000
  1214. static int
  1215. netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
  1216. u64 off, void *data, int size)
  1217. {
  1218. unsigned long flags;
  1219. int i, j, ret = 0, loop, sz[2], off0;
  1220. uint32_t temp;
  1221. uint64_t off8, tmpw, word[2] = {0, 0};
  1222. void __iomem *mem_crb;
  1223. if (size != 8)
  1224. return -EIO;
  1225. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1226. NETXEN_ADDR_QDR_NET_MAX_P2)) {
  1227. mem_crb = pci_base_offset(adapter, NETXEN_CRB_QDR_NET);
  1228. goto correct;
  1229. }
  1230. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1231. mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1232. goto correct;
  1233. }
  1234. return -EIO;
  1235. correct:
  1236. off8 = off & 0xfffffff8;
  1237. off0 = off & 0x7;
  1238. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1239. sz[1] = size - sz[0];
  1240. loop = ((off0 + size - 1) >> 3) + 1;
  1241. if ((size != 8) || (off0 != 0)) {
  1242. for (i = 0; i < loop; i++) {
  1243. if (adapter->pci_mem_read(adapter,
  1244. off8 + (i << 3), &word[i], 8))
  1245. return -1;
  1246. }
  1247. }
  1248. switch (size) {
  1249. case 1:
  1250. tmpw = *((uint8_t *)data);
  1251. break;
  1252. case 2:
  1253. tmpw = *((uint16_t *)data);
  1254. break;
  1255. case 4:
  1256. tmpw = *((uint32_t *)data);
  1257. break;
  1258. case 8:
  1259. default:
  1260. tmpw = *((uint64_t *)data);
  1261. break;
  1262. }
  1263. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1264. word[0] |= tmpw << (off0 * 8);
  1265. if (loop == 2) {
  1266. word[1] &= ~(~0ULL << (sz[1] * 8));
  1267. word[1] |= tmpw >> (sz[0] * 8);
  1268. }
  1269. write_lock_irqsave(&adapter->adapter_lock, flags);
  1270. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1271. for (i = 0; i < loop; i++) {
  1272. writel((uint32_t)(off8 + (i << 3)),
  1273. (mem_crb+MIU_TEST_AGT_ADDR_LO));
  1274. writel(0,
  1275. (mem_crb+MIU_TEST_AGT_ADDR_HI));
  1276. writel(word[i] & 0xffffffff,
  1277. (mem_crb+MIU_TEST_AGT_WRDATA_LO));
  1278. writel((word[i] >> 32) & 0xffffffff,
  1279. (mem_crb+MIU_TEST_AGT_WRDATA_HI));
  1280. writel(MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1281. (mem_crb+MIU_TEST_AGT_CTRL));
  1282. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1283. (mem_crb+MIU_TEST_AGT_CTRL));
  1284. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1285. temp = readl(
  1286. (mem_crb+MIU_TEST_AGT_CTRL));
  1287. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1288. break;
  1289. }
  1290. if (j >= MAX_CTL_CHECK) {
  1291. if (printk_ratelimit())
  1292. dev_err(&adapter->pdev->dev,
  1293. "failed to write through agent\n");
  1294. ret = -1;
  1295. break;
  1296. }
  1297. }
  1298. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1299. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1300. return ret;
  1301. }
  1302. static int
  1303. netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
  1304. u64 off, void *data, int size)
  1305. {
  1306. unsigned long flags;
  1307. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1308. uint32_t temp;
  1309. uint64_t off8, val, word[2] = {0, 0};
  1310. void __iomem *mem_crb;
  1311. if (size != 8)
  1312. return -EIO;
  1313. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1314. NETXEN_ADDR_QDR_NET_MAX_P2)) {
  1315. mem_crb = pci_base_offset(adapter, NETXEN_CRB_QDR_NET);
  1316. goto correct;
  1317. }
  1318. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1319. mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1320. goto correct;
  1321. }
  1322. return -EIO;
  1323. correct:
  1324. off8 = off & 0xfffffff8;
  1325. off0[0] = off & 0x7;
  1326. off0[1] = 0;
  1327. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1328. sz[1] = size - sz[0];
  1329. loop = ((off0[0] + size - 1) >> 3) + 1;
  1330. write_lock_irqsave(&adapter->adapter_lock, flags);
  1331. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1332. for (i = 0; i < loop; i++) {
  1333. writel((uint32_t)(off8 + (i << 3)),
  1334. (mem_crb+MIU_TEST_AGT_ADDR_LO));
  1335. writel(0,
  1336. (mem_crb+MIU_TEST_AGT_ADDR_HI));
  1337. writel(MIU_TA_CTL_ENABLE,
  1338. (mem_crb+MIU_TEST_AGT_CTRL));
  1339. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE,
  1340. (mem_crb+MIU_TEST_AGT_CTRL));
  1341. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1342. temp = readl(
  1343. (mem_crb+MIU_TEST_AGT_CTRL));
  1344. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1345. break;
  1346. }
  1347. if (j >= MAX_CTL_CHECK) {
  1348. if (printk_ratelimit())
  1349. dev_err(&adapter->pdev->dev,
  1350. "failed to read through agent\n");
  1351. break;
  1352. }
  1353. start = off0[i] >> 2;
  1354. end = (off0[i] + sz[i] - 1) >> 2;
  1355. for (k = start; k <= end; k++) {
  1356. word[i] |= ((uint64_t) readl(
  1357. (mem_crb +
  1358. MIU_TEST_AGT_RDDATA(k))) << (32*k));
  1359. }
  1360. }
  1361. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1362. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1363. if (j >= MAX_CTL_CHECK)
  1364. return -1;
  1365. if (sz[0] == 8) {
  1366. val = word[0];
  1367. } else {
  1368. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1369. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1370. }
  1371. switch (size) {
  1372. case 1:
  1373. *(uint8_t *)data = val;
  1374. break;
  1375. case 2:
  1376. *(uint16_t *)data = val;
  1377. break;
  1378. case 4:
  1379. *(uint32_t *)data = val;
  1380. break;
  1381. case 8:
  1382. *(uint64_t *)data = val;
  1383. break;
  1384. }
  1385. return 0;
  1386. }
  1387. static int
  1388. netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
  1389. u64 off, void *data, int size)
  1390. {
  1391. int i, j, ret = 0, loop, sz[2], off0;
  1392. uint32_t temp;
  1393. uint64_t off8, tmpw, word[2] = {0, 0};
  1394. void __iomem *mem_crb;
  1395. if (size != 8)
  1396. return -EIO;
  1397. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1398. NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1399. mem_crb = netxen_get_ioaddr(adapter, NETXEN_CRB_QDR_NET);
  1400. goto correct;
  1401. }
  1402. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1403. mem_crb = netxen_get_ioaddr(adapter, NETXEN_CRB_DDR_NET);
  1404. goto correct;
  1405. }
  1406. return -EIO;
  1407. correct:
  1408. off8 = off & 0xfffffff8;
  1409. off0 = off & 0x7;
  1410. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1411. sz[1] = size - sz[0];
  1412. loop = ((off0 + size - 1) >> 3) + 1;
  1413. if ((size != 8) || (off0 != 0)) {
  1414. for (i = 0; i < loop; i++) {
  1415. if (adapter->pci_mem_read(adapter,
  1416. off8 + (i << 3), &word[i], 8))
  1417. return -1;
  1418. }
  1419. }
  1420. switch (size) {
  1421. case 1:
  1422. tmpw = *((uint8_t *)data);
  1423. break;
  1424. case 2:
  1425. tmpw = *((uint16_t *)data);
  1426. break;
  1427. case 4:
  1428. tmpw = *((uint32_t *)data);
  1429. break;
  1430. case 8:
  1431. default:
  1432. tmpw = *((uint64_t *)data);
  1433. break;
  1434. }
  1435. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1436. word[0] |= tmpw << (off0 * 8);
  1437. if (loop == 2) {
  1438. word[1] &= ~(~0ULL << (sz[1] * 8));
  1439. word[1] |= tmpw >> (sz[0] * 8);
  1440. }
  1441. /*
  1442. * don't lock here - write_wx gets the lock if each time
  1443. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1444. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1445. */
  1446. for (i = 0; i < loop; i++) {
  1447. writel(off8 + (i << 3), mem_crb+MIU_TEST_AGT_ADDR_LO);
  1448. writel(0, mem_crb+MIU_TEST_AGT_ADDR_HI);
  1449. writel(word[i] & 0xffffffff, mem_crb+MIU_TEST_AGT_WRDATA_LO);
  1450. writel((word[i] >> 32) & 0xffffffff,
  1451. mem_crb+MIU_TEST_AGT_WRDATA_HI);
  1452. writel((MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE),
  1453. mem_crb+MIU_TEST_AGT_CTRL);
  1454. writel(MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE,
  1455. mem_crb+MIU_TEST_AGT_CTRL);
  1456. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1457. temp = readl(mem_crb + MIU_TEST_AGT_CTRL);
  1458. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1459. break;
  1460. }
  1461. if (j >= MAX_CTL_CHECK) {
  1462. if (printk_ratelimit())
  1463. dev_err(&adapter->pdev->dev,
  1464. "failed to write through agent\n");
  1465. ret = -1;
  1466. break;
  1467. }
  1468. }
  1469. /*
  1470. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1471. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1472. */
  1473. return ret;
  1474. }
  1475. static int
  1476. netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
  1477. u64 off, void *data, int size)
  1478. {
  1479. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1480. uint32_t temp;
  1481. uint64_t off8, val, word[2] = {0, 0};
  1482. void __iomem *mem_crb;
  1483. if (size != 8)
  1484. return -EIO;
  1485. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1486. NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1487. mem_crb = netxen_get_ioaddr(adapter, NETXEN_CRB_QDR_NET);
  1488. goto correct;
  1489. }
  1490. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1491. mem_crb = netxen_get_ioaddr(adapter, NETXEN_CRB_DDR_NET);
  1492. goto correct;
  1493. }
  1494. return -EIO;
  1495. correct:
  1496. off8 = off & 0xfffffff8;
  1497. off0[0] = off & 0x7;
  1498. off0[1] = 0;
  1499. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1500. sz[1] = size - sz[0];
  1501. loop = ((off0[0] + size - 1) >> 3) + 1;
  1502. /*
  1503. * don't lock here - write_wx gets the lock if each time
  1504. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1505. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1506. */
  1507. for (i = 0; i < loop; i++) {
  1508. writel(off8 + (i << 3), mem_crb + MIU_TEST_AGT_ADDR_LO);
  1509. writel(0, mem_crb + MIU_TEST_AGT_ADDR_HI);
  1510. writel(MIU_TA_CTL_ENABLE, mem_crb + MIU_TEST_AGT_CTRL);
  1511. writel(MIU_TA_CTL_START | MIU_TA_CTL_ENABLE,
  1512. mem_crb + MIU_TEST_AGT_CTRL);
  1513. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1514. temp = readl(mem_crb + MIU_TEST_AGT_CTRL);
  1515. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1516. break;
  1517. }
  1518. if (j >= MAX_CTL_CHECK) {
  1519. if (printk_ratelimit())
  1520. dev_err(&adapter->pdev->dev,
  1521. "failed to read through agent\n");
  1522. break;
  1523. }
  1524. start = off0[i] >> 2;
  1525. end = (off0[i] + sz[i] - 1) >> 2;
  1526. for (k = start; k <= end; k++) {
  1527. temp = readl(mem_crb + MIU_TEST_AGT_RDDATA(k));
  1528. word[i] |= ((uint64_t)temp << (32 * k));
  1529. }
  1530. }
  1531. /*
  1532. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1533. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1534. */
  1535. if (j >= MAX_CTL_CHECK)
  1536. return -1;
  1537. if (sz[0] == 8) {
  1538. val = word[0];
  1539. } else {
  1540. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1541. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1542. }
  1543. switch (size) {
  1544. case 1:
  1545. *(uint8_t *)data = val;
  1546. break;
  1547. case 2:
  1548. *(uint16_t *)data = val;
  1549. break;
  1550. case 4:
  1551. *(uint32_t *)data = val;
  1552. break;
  1553. case 8:
  1554. *(uint64_t *)data = val;
  1555. break;
  1556. }
  1557. return 0;
  1558. }
  1559. void
  1560. netxen_setup_hwops(struct netxen_adapter *adapter)
  1561. {
  1562. adapter->init_port = netxen_niu_xg_init_port;
  1563. adapter->stop_port = netxen_niu_disable_xg_port;
  1564. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1565. adapter->crb_read = netxen_nic_hw_read_wx_128M,
  1566. adapter->crb_write = netxen_nic_hw_write_wx_128M,
  1567. adapter->pci_set_window = netxen_nic_pci_set_window_128M,
  1568. adapter->pci_mem_read = netxen_nic_pci_mem_read_128M,
  1569. adapter->pci_mem_write = netxen_nic_pci_mem_write_128M,
  1570. adapter->io_read = netxen_nic_io_read_128M,
  1571. adapter->io_write = netxen_nic_io_write_128M,
  1572. adapter->macaddr_set = netxen_p2_nic_set_mac_addr;
  1573. adapter->set_multi = netxen_p2_nic_set_multi;
  1574. adapter->set_mtu = netxen_nic_set_mtu_xgb;
  1575. adapter->set_promisc = netxen_p2_nic_set_promisc;
  1576. } else {
  1577. adapter->crb_read = netxen_nic_hw_read_wx_2M,
  1578. adapter->crb_write = netxen_nic_hw_write_wx_2M,
  1579. adapter->pci_set_window = netxen_nic_pci_set_window_2M,
  1580. adapter->pci_mem_read = netxen_nic_pci_mem_read_2M,
  1581. adapter->pci_mem_write = netxen_nic_pci_mem_write_2M,
  1582. adapter->io_read = netxen_nic_io_read_2M,
  1583. adapter->io_write = netxen_nic_io_write_2M,
  1584. adapter->set_mtu = nx_fw_cmd_set_mtu;
  1585. adapter->set_promisc = netxen_p3_nic_set_promisc;
  1586. adapter->macaddr_set = netxen_p3_nic_set_mac_addr;
  1587. adapter->set_multi = netxen_p3_nic_set_multi;
  1588. adapter->phy_read = nx_fw_cmd_query_phy;
  1589. adapter->phy_write = nx_fw_cmd_set_phy;
  1590. }
  1591. }
  1592. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  1593. {
  1594. int offset, board_type, magic;
  1595. struct pci_dev *pdev = adapter->pdev;
  1596. offset = NX_FW_MAGIC_OFFSET;
  1597. if (netxen_rom_fast_read(adapter, offset, &magic))
  1598. return -EIO;
  1599. if (magic != NETXEN_BDINFO_MAGIC) {
  1600. dev_err(&pdev->dev, "invalid board config, magic=%08x\n",
  1601. magic);
  1602. return -EIO;
  1603. }
  1604. offset = NX_BRDTYPE_OFFSET;
  1605. if (netxen_rom_fast_read(adapter, offset, &board_type))
  1606. return -EIO;
  1607. adapter->ahw.board_type = board_type;
  1608. if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
  1609. u32 gpio = NXRD32(adapter, NETXEN_ROMUSB_GLB_PAD_GPIO_I);
  1610. if ((gpio & 0x8000) == 0)
  1611. board_type = NETXEN_BRDTYPE_P3_10G_TP;
  1612. }
  1613. switch (board_type) {
  1614. case NETXEN_BRDTYPE_P2_SB35_4G:
  1615. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1616. break;
  1617. case NETXEN_BRDTYPE_P2_SB31_10G:
  1618. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  1619. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  1620. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  1621. case NETXEN_BRDTYPE_P3_HMEZ:
  1622. case NETXEN_BRDTYPE_P3_XG_LOM:
  1623. case NETXEN_BRDTYPE_P3_10G_CX4:
  1624. case NETXEN_BRDTYPE_P3_10G_CX4_LP:
  1625. case NETXEN_BRDTYPE_P3_IMEZ:
  1626. case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
  1627. case NETXEN_BRDTYPE_P3_10G_SFP_CT:
  1628. case NETXEN_BRDTYPE_P3_10G_SFP_QT:
  1629. case NETXEN_BRDTYPE_P3_10G_XFP:
  1630. case NETXEN_BRDTYPE_P3_10000_BASE_T:
  1631. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1632. break;
  1633. case NETXEN_BRDTYPE_P1_BD:
  1634. case NETXEN_BRDTYPE_P1_SB:
  1635. case NETXEN_BRDTYPE_P1_SMAX:
  1636. case NETXEN_BRDTYPE_P1_SOCK:
  1637. case NETXEN_BRDTYPE_P3_REF_QG:
  1638. case NETXEN_BRDTYPE_P3_4_GB:
  1639. case NETXEN_BRDTYPE_P3_4_GB_MM:
  1640. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1641. break;
  1642. case NETXEN_BRDTYPE_P3_10G_TP:
  1643. adapter->ahw.port_type = (adapter->portnum < 2) ?
  1644. NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
  1645. break;
  1646. default:
  1647. dev_err(&pdev->dev, "unknown board type %x\n", board_type);
  1648. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1649. break;
  1650. }
  1651. return 0;
  1652. }
  1653. /* NIU access sections */
  1654. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
  1655. {
  1656. new_mtu += MTU_FUDGE_FACTOR;
  1657. NXWR32(adapter, NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
  1658. new_mtu);
  1659. return 0;
  1660. }
  1661. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
  1662. {
  1663. new_mtu += MTU_FUDGE_FACTOR;
  1664. if (adapter->physical_port == 0)
  1665. NXWR32(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
  1666. else
  1667. NXWR32(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE, new_mtu);
  1668. return 0;
  1669. }
  1670. void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
  1671. {
  1672. __u32 status;
  1673. __u32 autoneg;
  1674. __u32 port_mode;
  1675. if (!netif_carrier_ok(adapter->netdev)) {
  1676. adapter->link_speed = 0;
  1677. adapter->link_duplex = -1;
  1678. adapter->link_autoneg = AUTONEG_ENABLE;
  1679. return;
  1680. }
  1681. if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
  1682. port_mode = NXRD32(adapter, NETXEN_PORT_MODE_ADDR);
  1683. if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
  1684. adapter->link_speed = SPEED_1000;
  1685. adapter->link_duplex = DUPLEX_FULL;
  1686. adapter->link_autoneg = AUTONEG_DISABLE;
  1687. return;
  1688. }
  1689. if (adapter->phy_read
  1690. && adapter->phy_read(adapter,
  1691. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  1692. &status) == 0) {
  1693. if (netxen_get_phy_link(status)) {
  1694. switch (netxen_get_phy_speed(status)) {
  1695. case 0:
  1696. adapter->link_speed = SPEED_10;
  1697. break;
  1698. case 1:
  1699. adapter->link_speed = SPEED_100;
  1700. break;
  1701. case 2:
  1702. adapter->link_speed = SPEED_1000;
  1703. break;
  1704. default:
  1705. adapter->link_speed = 0;
  1706. break;
  1707. }
  1708. switch (netxen_get_phy_duplex(status)) {
  1709. case 0:
  1710. adapter->link_duplex = DUPLEX_HALF;
  1711. break;
  1712. case 1:
  1713. adapter->link_duplex = DUPLEX_FULL;
  1714. break;
  1715. default:
  1716. adapter->link_duplex = -1;
  1717. break;
  1718. }
  1719. if (adapter->phy_read
  1720. && adapter->phy_read(adapter,
  1721. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  1722. &autoneg) != 0)
  1723. adapter->link_autoneg = autoneg;
  1724. } else
  1725. goto link_down;
  1726. } else {
  1727. link_down:
  1728. adapter->link_speed = 0;
  1729. adapter->link_duplex = -1;
  1730. }
  1731. }
  1732. }
  1733. int
  1734. netxen_nic_wol_supported(struct netxen_adapter *adapter)
  1735. {
  1736. u32 wol_cfg;
  1737. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  1738. return 0;
  1739. wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG_NV);
  1740. if (wol_cfg & (1UL << adapter->portnum)) {
  1741. wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG);
  1742. if (wol_cfg & (1 << adapter->portnum))
  1743. return 1;
  1744. }
  1745. return 0;
  1746. }