jme.h 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228
  1. /*
  2. * JMicron JMC2x0 series PCIe Ethernet Linux Device Driver
  3. *
  4. * Copyright 2008 JMicron Technology Corporation
  5. * http://www.jmicron.com/
  6. *
  7. * Author: Guo-Fu Tseng <cooldavid@cooldavid.org>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. *
  22. */
  23. #ifndef __JME_H_INCLUDED__
  24. #define __JME_H_INCLUDED__
  25. #define DRV_NAME "jme"
  26. #define DRV_VERSION "1.0.5"
  27. #define PFX DRV_NAME ": "
  28. #define PCI_DEVICE_ID_JMICRON_JMC250 0x0250
  29. #define PCI_DEVICE_ID_JMICRON_JMC260 0x0260
  30. /*
  31. * Message related definitions
  32. */
  33. #define JME_DEF_MSG_ENABLE \
  34. (NETIF_MSG_PROBE | \
  35. NETIF_MSG_LINK | \
  36. NETIF_MSG_RX_ERR | \
  37. NETIF_MSG_TX_ERR | \
  38. NETIF_MSG_HW)
  39. #define jeprintk(pdev, fmt, args...) \
  40. printk(KERN_ERR PFX fmt, ## args)
  41. #ifdef TX_DEBUG
  42. #define tx_dbg(priv, fmt, args...) \
  43. printk(KERN_DEBUG "%s: " fmt, (priv)->dev->name, ## args)
  44. #else
  45. #define tx_dbg(priv, fmt, args...)
  46. #endif
  47. #define jme_msg(msglvl, type, priv, fmt, args...) \
  48. if (netif_msg_##type(priv)) \
  49. printk(msglvl "%s: " fmt, (priv)->dev->name, ## args)
  50. #define msg_probe(priv, fmt, args...) \
  51. jme_msg(KERN_INFO, probe, priv, fmt, ## args)
  52. #define msg_link(priv, fmt, args...) \
  53. jme_msg(KERN_INFO, link, priv, fmt, ## args)
  54. #define msg_intr(priv, fmt, args...) \
  55. jme_msg(KERN_INFO, intr, priv, fmt, ## args)
  56. #define msg_rx_err(priv, fmt, args...) \
  57. jme_msg(KERN_ERR, rx_err, priv, fmt, ## args)
  58. #define msg_rx_status(priv, fmt, args...) \
  59. jme_msg(KERN_INFO, rx_status, priv, fmt, ## args)
  60. #define msg_tx_err(priv, fmt, args...) \
  61. jme_msg(KERN_ERR, tx_err, priv, fmt, ## args)
  62. #define msg_tx_done(priv, fmt, args...) \
  63. jme_msg(KERN_INFO, tx_done, priv, fmt, ## args)
  64. #define msg_tx_queued(priv, fmt, args...) \
  65. jme_msg(KERN_INFO, tx_queued, priv, fmt, ## args)
  66. #define msg_hw(priv, fmt, args...) \
  67. jme_msg(KERN_ERR, hw, priv, fmt, ## args)
  68. /*
  69. * Extra PCI Configuration space interface
  70. */
  71. #define PCI_DCSR_MRRS 0x59
  72. #define PCI_DCSR_MRRS_MASK 0x70
  73. enum pci_dcsr_mrrs_vals {
  74. MRRS_128B = 0x00,
  75. MRRS_256B = 0x10,
  76. MRRS_512B = 0x20,
  77. MRRS_1024B = 0x30,
  78. MRRS_2048B = 0x40,
  79. MRRS_4096B = 0x50,
  80. };
  81. #define PCI_SPI 0xB0
  82. enum pci_spi_bits {
  83. SPI_EN = 0x10,
  84. SPI_MISO = 0x08,
  85. SPI_MOSI = 0x04,
  86. SPI_SCLK = 0x02,
  87. SPI_CS = 0x01,
  88. };
  89. struct jme_spi_op {
  90. void __user *uwbuf;
  91. void __user *urbuf;
  92. __u8 wn; /* Number of write actions */
  93. __u8 rn; /* Number of read actions */
  94. __u8 bitn; /* Number of bits per action */
  95. __u8 spd; /* The maxim acceptable speed of controller, in MHz.*/
  96. __u8 mode; /* CPOL, CPHA, and Duplex mode of SPI */
  97. /* Internal use only */
  98. u8 *kwbuf;
  99. u8 *krbuf;
  100. u8 sr;
  101. u16 halfclk; /* Half of clock cycle calculated from spd, in ns */
  102. };
  103. enum jme_spi_op_bits {
  104. SPI_MODE_CPHA = 0x01,
  105. SPI_MODE_CPOL = 0x02,
  106. SPI_MODE_DUP = 0x80,
  107. };
  108. #define HALF_US 500 /* 500 ns */
  109. #define JMESPIIOCTL SIOCDEVPRIVATE
  110. /*
  111. * Dynamic(adaptive)/Static PCC values
  112. */
  113. enum dynamic_pcc_values {
  114. PCC_OFF = 0,
  115. PCC_P1 = 1,
  116. PCC_P2 = 2,
  117. PCC_P3 = 3,
  118. PCC_OFF_TO = 0,
  119. PCC_P1_TO = 1,
  120. PCC_P2_TO = 64,
  121. PCC_P3_TO = 128,
  122. PCC_OFF_CNT = 0,
  123. PCC_P1_CNT = 1,
  124. PCC_P2_CNT = 16,
  125. PCC_P3_CNT = 32,
  126. };
  127. struct dynpcc_info {
  128. unsigned long last_bytes;
  129. unsigned long last_pkts;
  130. unsigned long intr_cnt;
  131. unsigned char cur;
  132. unsigned char attempt;
  133. unsigned char cnt;
  134. };
  135. #define PCC_INTERVAL_US 100000
  136. #define PCC_INTERVAL (HZ / (1000000 / PCC_INTERVAL_US))
  137. #define PCC_P3_THRESHOLD (2 * 1024 * 1024)
  138. #define PCC_P2_THRESHOLD 800
  139. #define PCC_INTR_THRESHOLD 800
  140. #define PCC_TX_TO 1000
  141. #define PCC_TX_CNT 8
  142. /*
  143. * TX/RX Descriptors
  144. *
  145. * TX/RX Ring DESC Count Must be multiple of 16 and <= 1024
  146. */
  147. #define RING_DESC_ALIGN 16 /* Descriptor alignment */
  148. #define TX_DESC_SIZE 16
  149. #define TX_RING_NR 8
  150. #define TX_RING_ALLOC_SIZE(s) ((s * TX_DESC_SIZE) + RING_DESC_ALIGN)
  151. struct txdesc {
  152. union {
  153. __u8 all[16];
  154. __le32 dw[4];
  155. struct {
  156. /* DW0 */
  157. __le16 vlan;
  158. __u8 rsv1;
  159. __u8 flags;
  160. /* DW1 */
  161. __le16 datalen;
  162. __le16 mss;
  163. /* DW2 */
  164. __le16 pktsize;
  165. __le16 rsv2;
  166. /* DW3 */
  167. __le32 bufaddr;
  168. } desc1;
  169. struct {
  170. /* DW0 */
  171. __le16 rsv1;
  172. __u8 rsv2;
  173. __u8 flags;
  174. /* DW1 */
  175. __le16 datalen;
  176. __le16 rsv3;
  177. /* DW2 */
  178. __le32 bufaddrh;
  179. /* DW3 */
  180. __le32 bufaddrl;
  181. } desc2;
  182. struct {
  183. /* DW0 */
  184. __u8 ehdrsz;
  185. __u8 rsv1;
  186. __u8 rsv2;
  187. __u8 flags;
  188. /* DW1 */
  189. __le16 trycnt;
  190. __le16 segcnt;
  191. /* DW2 */
  192. __le16 pktsz;
  193. __le16 rsv3;
  194. /* DW3 */
  195. __le32 bufaddrl;
  196. } descwb;
  197. };
  198. };
  199. enum jme_txdesc_flags_bits {
  200. TXFLAG_OWN = 0x80,
  201. TXFLAG_INT = 0x40,
  202. TXFLAG_64BIT = 0x20,
  203. TXFLAG_TCPCS = 0x10,
  204. TXFLAG_UDPCS = 0x08,
  205. TXFLAG_IPCS = 0x04,
  206. TXFLAG_LSEN = 0x02,
  207. TXFLAG_TAGON = 0x01,
  208. };
  209. #define TXDESC_MSS_SHIFT 2
  210. enum jme_txwbdesc_flags_bits {
  211. TXWBFLAG_OWN = 0x80,
  212. TXWBFLAG_INT = 0x40,
  213. TXWBFLAG_TMOUT = 0x20,
  214. TXWBFLAG_TRYOUT = 0x10,
  215. TXWBFLAG_COL = 0x08,
  216. TXWBFLAG_ALLERR = TXWBFLAG_TMOUT |
  217. TXWBFLAG_TRYOUT |
  218. TXWBFLAG_COL,
  219. };
  220. #define RX_DESC_SIZE 16
  221. #define RX_RING_NR 4
  222. #define RX_RING_ALLOC_SIZE(s) ((s * RX_DESC_SIZE) + RING_DESC_ALIGN)
  223. #define RX_BUF_DMA_ALIGN 8
  224. #define RX_PREPAD_SIZE 10
  225. #define ETH_CRC_LEN 2
  226. #define RX_VLANHDR_LEN 2
  227. #define RX_EXTRA_LEN (RX_PREPAD_SIZE + \
  228. ETH_HLEN + \
  229. ETH_CRC_LEN + \
  230. RX_VLANHDR_LEN + \
  231. RX_BUF_DMA_ALIGN)
  232. struct rxdesc {
  233. union {
  234. __u8 all[16];
  235. __le32 dw[4];
  236. struct {
  237. /* DW0 */
  238. __le16 rsv2;
  239. __u8 rsv1;
  240. __u8 flags;
  241. /* DW1 */
  242. __le16 datalen;
  243. __le16 wbcpl;
  244. /* DW2 */
  245. __le32 bufaddrh;
  246. /* DW3 */
  247. __le32 bufaddrl;
  248. } desc1;
  249. struct {
  250. /* DW0 */
  251. __le16 vlan;
  252. __le16 flags;
  253. /* DW1 */
  254. __le16 framesize;
  255. __u8 errstat;
  256. __u8 desccnt;
  257. /* DW2 */
  258. __le32 rsshash;
  259. /* DW3 */
  260. __u8 hashfun;
  261. __u8 hashtype;
  262. __le16 resrv;
  263. } descwb;
  264. };
  265. };
  266. enum jme_rxdesc_flags_bits {
  267. RXFLAG_OWN = 0x80,
  268. RXFLAG_INT = 0x40,
  269. RXFLAG_64BIT = 0x20,
  270. };
  271. enum jme_rxwbdesc_flags_bits {
  272. RXWBFLAG_OWN = 0x8000,
  273. RXWBFLAG_INT = 0x4000,
  274. RXWBFLAG_MF = 0x2000,
  275. RXWBFLAG_64BIT = 0x2000,
  276. RXWBFLAG_TCPON = 0x1000,
  277. RXWBFLAG_UDPON = 0x0800,
  278. RXWBFLAG_IPCS = 0x0400,
  279. RXWBFLAG_TCPCS = 0x0200,
  280. RXWBFLAG_UDPCS = 0x0100,
  281. RXWBFLAG_TAGON = 0x0080,
  282. RXWBFLAG_IPV4 = 0x0040,
  283. RXWBFLAG_IPV6 = 0x0020,
  284. RXWBFLAG_PAUSE = 0x0010,
  285. RXWBFLAG_MAGIC = 0x0008,
  286. RXWBFLAG_WAKEUP = 0x0004,
  287. RXWBFLAG_DEST = 0x0003,
  288. RXWBFLAG_DEST_UNI = 0x0001,
  289. RXWBFLAG_DEST_MUL = 0x0002,
  290. RXWBFLAG_DEST_BRO = 0x0003,
  291. };
  292. enum jme_rxwbdesc_desccnt_mask {
  293. RXWBDCNT_WBCPL = 0x80,
  294. RXWBDCNT_DCNT = 0x7F,
  295. };
  296. enum jme_rxwbdesc_errstat_bits {
  297. RXWBERR_LIMIT = 0x80,
  298. RXWBERR_MIIER = 0x40,
  299. RXWBERR_NIBON = 0x20,
  300. RXWBERR_COLON = 0x10,
  301. RXWBERR_ABORT = 0x08,
  302. RXWBERR_SHORT = 0x04,
  303. RXWBERR_OVERUN = 0x02,
  304. RXWBERR_CRCERR = 0x01,
  305. RXWBERR_ALLERR = 0xFF,
  306. };
  307. /*
  308. * Buffer information corresponding to ring descriptors.
  309. */
  310. struct jme_buffer_info {
  311. struct sk_buff *skb;
  312. dma_addr_t mapping;
  313. int len;
  314. int nr_desc;
  315. unsigned long start_xmit;
  316. };
  317. /*
  318. * The structure holding buffer information and ring descriptors all together.
  319. */
  320. struct jme_ring {
  321. void *alloc; /* pointer to allocated memory */
  322. void *desc; /* pointer to ring memory */
  323. dma_addr_t dmaalloc; /* phys address of ring alloc */
  324. dma_addr_t dma; /* phys address for ring dma */
  325. /* Buffer information corresponding to each descriptor */
  326. struct jme_buffer_info *bufinf;
  327. int next_to_use;
  328. atomic_t next_to_clean;
  329. atomic_t nr_free;
  330. };
  331. #define NET_STAT(priv) (priv->dev->stats)
  332. #define NETDEV_GET_STATS(netdev, fun_ptr)
  333. #define DECLARE_NET_DEVICE_STATS
  334. #define DECLARE_NAPI_STRUCT struct napi_struct napi;
  335. #define NETIF_NAPI_SET(dev, napis, pollfn, q) \
  336. netif_napi_add(dev, napis, pollfn, q);
  337. #define JME_NAPI_HOLDER(holder) struct napi_struct *holder
  338. #define JME_NAPI_WEIGHT(w) int w
  339. #define JME_NAPI_WEIGHT_VAL(w) w
  340. #define JME_NAPI_WEIGHT_SET(w, r)
  341. #define JME_RX_COMPLETE(dev, napis) napi_complete(napis)
  342. #define JME_NAPI_ENABLE(priv) napi_enable(&priv->napi);
  343. #define JME_NAPI_DISABLE(priv) \
  344. if (!napi_disable_pending(&priv->napi)) \
  345. napi_disable(&priv->napi);
  346. #define JME_RX_SCHEDULE_PREP(priv) \
  347. napi_schedule_prep(&priv->napi)
  348. #define JME_RX_SCHEDULE(priv) \
  349. __napi_schedule(&priv->napi);
  350. /*
  351. * Jmac Adapter Private data
  352. */
  353. struct jme_adapter {
  354. struct pci_dev *pdev;
  355. struct net_device *dev;
  356. void __iomem *regs;
  357. struct mii_if_info mii_if;
  358. struct jme_ring rxring[RX_RING_NR];
  359. struct jme_ring txring[TX_RING_NR];
  360. spinlock_t phy_lock;
  361. spinlock_t macaddr_lock;
  362. spinlock_t rxmcs_lock;
  363. struct tasklet_struct rxempty_task;
  364. struct tasklet_struct rxclean_task;
  365. struct tasklet_struct txclean_task;
  366. struct tasklet_struct linkch_task;
  367. struct tasklet_struct pcc_task;
  368. unsigned long flags;
  369. u32 reg_txcs;
  370. u32 reg_txpfc;
  371. u32 reg_rxcs;
  372. u32 reg_rxmcs;
  373. u32 reg_ghc;
  374. u32 reg_pmcs;
  375. u32 phylink;
  376. u32 tx_ring_size;
  377. u32 tx_ring_mask;
  378. u32 tx_wake_threshold;
  379. u32 rx_ring_size;
  380. u32 rx_ring_mask;
  381. u8 mrrs;
  382. unsigned int fpgaver;
  383. unsigned int chiprev;
  384. u8 rev;
  385. u32 msg_enable;
  386. struct ethtool_cmd old_ecmd;
  387. unsigned int old_mtu;
  388. struct vlan_group *vlgrp;
  389. struct dynpcc_info dpi;
  390. atomic_t intr_sem;
  391. atomic_t link_changing;
  392. atomic_t tx_cleaning;
  393. atomic_t rx_cleaning;
  394. atomic_t rx_empty;
  395. int (*jme_rx)(struct sk_buff *skb);
  396. int (*jme_vlan_rx)(struct sk_buff *skb,
  397. struct vlan_group *grp,
  398. unsigned short vlan_tag);
  399. DECLARE_NAPI_STRUCT
  400. DECLARE_NET_DEVICE_STATS
  401. };
  402. enum jme_flags_bits {
  403. JME_FLAG_MSI = 1,
  404. JME_FLAG_SSET = 2,
  405. JME_FLAG_TXCSUM = 3,
  406. JME_FLAG_TSO = 4,
  407. JME_FLAG_POLL = 5,
  408. JME_FLAG_SHUTDOWN = 6,
  409. };
  410. #define TX_TIMEOUT (5 * HZ)
  411. #define JME_REG_LEN 0x500
  412. #define MAX_ETHERNET_JUMBO_PACKET_SIZE 9216
  413. static inline struct jme_adapter*
  414. jme_napi_priv(struct napi_struct *napi)
  415. {
  416. struct jme_adapter *jme;
  417. jme = container_of(napi, struct jme_adapter, napi);
  418. return jme;
  419. }
  420. /*
  421. * MMaped I/O Resters
  422. */
  423. enum jme_iomap_offsets {
  424. JME_MAC = 0x0000,
  425. JME_PHY = 0x0400,
  426. JME_MISC = 0x0800,
  427. JME_RSS = 0x0C00,
  428. };
  429. enum jme_iomap_lens {
  430. JME_MAC_LEN = 0x80,
  431. JME_PHY_LEN = 0x58,
  432. JME_MISC_LEN = 0x98,
  433. JME_RSS_LEN = 0xFF,
  434. };
  435. enum jme_iomap_regs {
  436. JME_TXCS = JME_MAC | 0x00, /* Transmit Control and Status */
  437. JME_TXDBA_LO = JME_MAC | 0x04, /* Transmit Queue Desc Base Addr */
  438. JME_TXDBA_HI = JME_MAC | 0x08, /* Transmit Queue Desc Base Addr */
  439. JME_TXQDC = JME_MAC | 0x0C, /* Transmit Queue Desc Count */
  440. JME_TXNDA = JME_MAC | 0x10, /* Transmit Queue Next Desc Addr */
  441. JME_TXMCS = JME_MAC | 0x14, /* Transmit MAC Control Status */
  442. JME_TXPFC = JME_MAC | 0x18, /* Transmit Pause Frame Control */
  443. JME_TXTRHD = JME_MAC | 0x1C, /* Transmit Timer/Retry@Half-Dup */
  444. JME_RXCS = JME_MAC | 0x20, /* Receive Control and Status */
  445. JME_RXDBA_LO = JME_MAC | 0x24, /* Receive Queue Desc Base Addr */
  446. JME_RXDBA_HI = JME_MAC | 0x28, /* Receive Queue Desc Base Addr */
  447. JME_RXQDC = JME_MAC | 0x2C, /* Receive Queue Desc Count */
  448. JME_RXNDA = JME_MAC | 0x30, /* Receive Queue Next Desc Addr */
  449. JME_RXMCS = JME_MAC | 0x34, /* Receive MAC Control Status */
  450. JME_RXUMA_LO = JME_MAC | 0x38, /* Receive Unicast MAC Address */
  451. JME_RXUMA_HI = JME_MAC | 0x3C, /* Receive Unicast MAC Address */
  452. JME_RXMCHT_LO = JME_MAC | 0x40, /* Recv Multicast Addr HashTable */
  453. JME_RXMCHT_HI = JME_MAC | 0x44, /* Recv Multicast Addr HashTable */
  454. JME_WFODP = JME_MAC | 0x48, /* Wakeup Frame Output Data Port */
  455. JME_WFOI = JME_MAC | 0x4C, /* Wakeup Frame Output Interface */
  456. JME_SMI = JME_MAC | 0x50, /* Station Management Interface */
  457. JME_GHC = JME_MAC | 0x54, /* Global Host Control */
  458. JME_PMCS = JME_MAC | 0x60, /* Power Management Control/Stat */
  459. JME_PHY_CS = JME_PHY | 0x28, /* PHY Ctrl and Status Register */
  460. JME_PHY_LINK = JME_PHY | 0x30, /* PHY Link Status Register */
  461. JME_SMBCSR = JME_PHY | 0x40, /* SMB Control and Status */
  462. JME_SMBINTF = JME_PHY | 0x44, /* SMB Interface */
  463. JME_TMCSR = JME_MISC | 0x00, /* Timer Control/Status Register */
  464. JME_GPREG0 = JME_MISC | 0x08, /* General purpose REG-0 */
  465. JME_GPREG1 = JME_MISC | 0x0C, /* General purpose REG-1 */
  466. JME_IEVE = JME_MISC | 0x20, /* Interrupt Event Status */
  467. JME_IREQ = JME_MISC | 0x24, /* Intr Req Status(For Debug) */
  468. JME_IENS = JME_MISC | 0x28, /* Intr Enable - Setting Port */
  469. JME_IENC = JME_MISC | 0x2C, /* Interrupt Enable - Clear Port */
  470. JME_PCCRX0 = JME_MISC | 0x30, /* PCC Control for RX Queue 0 */
  471. JME_PCCTX = JME_MISC | 0x40, /* PCC Control for TX Queues */
  472. JME_CHIPMODE = JME_MISC | 0x44, /* Identify FPGA Version */
  473. JME_SHBA_HI = JME_MISC | 0x48, /* Shadow Register Base HI */
  474. JME_SHBA_LO = JME_MISC | 0x4C, /* Shadow Register Base LO */
  475. JME_TIMER1 = JME_MISC | 0x70, /* Timer1 */
  476. JME_TIMER2 = JME_MISC | 0x74, /* Timer2 */
  477. JME_APMC = JME_MISC | 0x7C, /* Aggressive Power Mode Control */
  478. JME_PCCSRX0 = JME_MISC | 0x80, /* PCC Status of RX0 */
  479. };
  480. /*
  481. * TX Control/Status Bits
  482. */
  483. enum jme_txcs_bits {
  484. TXCS_QUEUE7S = 0x00008000,
  485. TXCS_QUEUE6S = 0x00004000,
  486. TXCS_QUEUE5S = 0x00002000,
  487. TXCS_QUEUE4S = 0x00001000,
  488. TXCS_QUEUE3S = 0x00000800,
  489. TXCS_QUEUE2S = 0x00000400,
  490. TXCS_QUEUE1S = 0x00000200,
  491. TXCS_QUEUE0S = 0x00000100,
  492. TXCS_FIFOTH = 0x000000C0,
  493. TXCS_DMASIZE = 0x00000030,
  494. TXCS_BURST = 0x00000004,
  495. TXCS_ENABLE = 0x00000001,
  496. };
  497. enum jme_txcs_value {
  498. TXCS_FIFOTH_16QW = 0x000000C0,
  499. TXCS_FIFOTH_12QW = 0x00000080,
  500. TXCS_FIFOTH_8QW = 0x00000040,
  501. TXCS_FIFOTH_4QW = 0x00000000,
  502. TXCS_DMASIZE_64B = 0x00000000,
  503. TXCS_DMASIZE_128B = 0x00000010,
  504. TXCS_DMASIZE_256B = 0x00000020,
  505. TXCS_DMASIZE_512B = 0x00000030,
  506. TXCS_SELECT_QUEUE0 = 0x00000000,
  507. TXCS_SELECT_QUEUE1 = 0x00010000,
  508. TXCS_SELECT_QUEUE2 = 0x00020000,
  509. TXCS_SELECT_QUEUE3 = 0x00030000,
  510. TXCS_SELECT_QUEUE4 = 0x00040000,
  511. TXCS_SELECT_QUEUE5 = 0x00050000,
  512. TXCS_SELECT_QUEUE6 = 0x00060000,
  513. TXCS_SELECT_QUEUE7 = 0x00070000,
  514. TXCS_DEFAULT = TXCS_FIFOTH_4QW |
  515. TXCS_BURST,
  516. };
  517. #define JME_TX_DISABLE_TIMEOUT 10 /* 10 msec */
  518. /*
  519. * TX MAC Control/Status Bits
  520. */
  521. enum jme_txmcs_bit_masks {
  522. TXMCS_IFG2 = 0xC0000000,
  523. TXMCS_IFG1 = 0x30000000,
  524. TXMCS_TTHOLD = 0x00000300,
  525. TXMCS_FBURST = 0x00000080,
  526. TXMCS_CARRIEREXT = 0x00000040,
  527. TXMCS_DEFER = 0x00000020,
  528. TXMCS_BACKOFF = 0x00000010,
  529. TXMCS_CARRIERSENSE = 0x00000008,
  530. TXMCS_COLLISION = 0x00000004,
  531. TXMCS_CRC = 0x00000002,
  532. TXMCS_PADDING = 0x00000001,
  533. };
  534. enum jme_txmcs_values {
  535. TXMCS_IFG2_6_4 = 0x00000000,
  536. TXMCS_IFG2_8_5 = 0x40000000,
  537. TXMCS_IFG2_10_6 = 0x80000000,
  538. TXMCS_IFG2_12_7 = 0xC0000000,
  539. TXMCS_IFG1_8_4 = 0x00000000,
  540. TXMCS_IFG1_12_6 = 0x10000000,
  541. TXMCS_IFG1_16_8 = 0x20000000,
  542. TXMCS_IFG1_20_10 = 0x30000000,
  543. TXMCS_TTHOLD_1_8 = 0x00000000,
  544. TXMCS_TTHOLD_1_4 = 0x00000100,
  545. TXMCS_TTHOLD_1_2 = 0x00000200,
  546. TXMCS_TTHOLD_FULL = 0x00000300,
  547. TXMCS_DEFAULT = TXMCS_IFG2_8_5 |
  548. TXMCS_IFG1_16_8 |
  549. TXMCS_TTHOLD_FULL |
  550. TXMCS_DEFER |
  551. TXMCS_CRC |
  552. TXMCS_PADDING,
  553. };
  554. enum jme_txpfc_bits_masks {
  555. TXPFC_VLAN_TAG = 0xFFFF0000,
  556. TXPFC_VLAN_EN = 0x00008000,
  557. TXPFC_PF_EN = 0x00000001,
  558. };
  559. enum jme_txtrhd_bits_masks {
  560. TXTRHD_TXPEN = 0x80000000,
  561. TXTRHD_TXP = 0x7FFFFF00,
  562. TXTRHD_TXREN = 0x00000080,
  563. TXTRHD_TXRL = 0x0000007F,
  564. };
  565. enum jme_txtrhd_shifts {
  566. TXTRHD_TXP_SHIFT = 8,
  567. TXTRHD_TXRL_SHIFT = 0,
  568. };
  569. /*
  570. * RX Control/Status Bits
  571. */
  572. enum jme_rxcs_bit_masks {
  573. /* FIFO full threshold for transmitting Tx Pause Packet */
  574. RXCS_FIFOTHTP = 0x30000000,
  575. /* FIFO threshold for processing next packet */
  576. RXCS_FIFOTHNP = 0x0C000000,
  577. RXCS_DMAREQSZ = 0x03000000, /* DMA Request Size */
  578. RXCS_QUEUESEL = 0x00030000, /* Queue selection */
  579. RXCS_RETRYGAP = 0x0000F000, /* RX Desc full retry gap */
  580. RXCS_RETRYCNT = 0x00000F00, /* RX Desc full retry counter */
  581. RXCS_WAKEUP = 0x00000040, /* Enable receive wakeup packet */
  582. RXCS_MAGIC = 0x00000020, /* Enable receive magic packet */
  583. RXCS_SHORT = 0x00000010, /* Enable receive short packet */
  584. RXCS_ABORT = 0x00000008, /* Enable receive errorr packet */
  585. RXCS_QST = 0x00000004, /* Receive queue start */
  586. RXCS_SUSPEND = 0x00000002,
  587. RXCS_ENABLE = 0x00000001,
  588. };
  589. enum jme_rxcs_values {
  590. RXCS_FIFOTHTP_16T = 0x00000000,
  591. RXCS_FIFOTHTP_32T = 0x10000000,
  592. RXCS_FIFOTHTP_64T = 0x20000000,
  593. RXCS_FIFOTHTP_128T = 0x30000000,
  594. RXCS_FIFOTHNP_16QW = 0x00000000,
  595. RXCS_FIFOTHNP_32QW = 0x04000000,
  596. RXCS_FIFOTHNP_64QW = 0x08000000,
  597. RXCS_FIFOTHNP_128QW = 0x0C000000,
  598. RXCS_DMAREQSZ_16B = 0x00000000,
  599. RXCS_DMAREQSZ_32B = 0x01000000,
  600. RXCS_DMAREQSZ_64B = 0x02000000,
  601. RXCS_DMAREQSZ_128B = 0x03000000,
  602. RXCS_QUEUESEL_Q0 = 0x00000000,
  603. RXCS_QUEUESEL_Q1 = 0x00010000,
  604. RXCS_QUEUESEL_Q2 = 0x00020000,
  605. RXCS_QUEUESEL_Q3 = 0x00030000,
  606. RXCS_RETRYGAP_256ns = 0x00000000,
  607. RXCS_RETRYGAP_512ns = 0x00001000,
  608. RXCS_RETRYGAP_1024ns = 0x00002000,
  609. RXCS_RETRYGAP_2048ns = 0x00003000,
  610. RXCS_RETRYGAP_4096ns = 0x00004000,
  611. RXCS_RETRYGAP_8192ns = 0x00005000,
  612. RXCS_RETRYGAP_16384ns = 0x00006000,
  613. RXCS_RETRYGAP_32768ns = 0x00007000,
  614. RXCS_RETRYCNT_0 = 0x00000000,
  615. RXCS_RETRYCNT_4 = 0x00000100,
  616. RXCS_RETRYCNT_8 = 0x00000200,
  617. RXCS_RETRYCNT_12 = 0x00000300,
  618. RXCS_RETRYCNT_16 = 0x00000400,
  619. RXCS_RETRYCNT_20 = 0x00000500,
  620. RXCS_RETRYCNT_24 = 0x00000600,
  621. RXCS_RETRYCNT_28 = 0x00000700,
  622. RXCS_RETRYCNT_32 = 0x00000800,
  623. RXCS_RETRYCNT_36 = 0x00000900,
  624. RXCS_RETRYCNT_40 = 0x00000A00,
  625. RXCS_RETRYCNT_44 = 0x00000B00,
  626. RXCS_RETRYCNT_48 = 0x00000C00,
  627. RXCS_RETRYCNT_52 = 0x00000D00,
  628. RXCS_RETRYCNT_56 = 0x00000E00,
  629. RXCS_RETRYCNT_60 = 0x00000F00,
  630. RXCS_DEFAULT = RXCS_FIFOTHTP_128T |
  631. RXCS_FIFOTHNP_128QW |
  632. RXCS_DMAREQSZ_128B |
  633. RXCS_RETRYGAP_256ns |
  634. RXCS_RETRYCNT_32,
  635. };
  636. #define JME_RX_DISABLE_TIMEOUT 10 /* 10 msec */
  637. /*
  638. * RX MAC Control/Status Bits
  639. */
  640. enum jme_rxmcs_bits {
  641. RXMCS_ALLFRAME = 0x00000800,
  642. RXMCS_BRDFRAME = 0x00000400,
  643. RXMCS_MULFRAME = 0x00000200,
  644. RXMCS_UNIFRAME = 0x00000100,
  645. RXMCS_ALLMULFRAME = 0x00000080,
  646. RXMCS_MULFILTERED = 0x00000040,
  647. RXMCS_RXCOLLDEC = 0x00000020,
  648. RXMCS_FLOWCTRL = 0x00000008,
  649. RXMCS_VTAGRM = 0x00000004,
  650. RXMCS_PREPAD = 0x00000002,
  651. RXMCS_CHECKSUM = 0x00000001,
  652. RXMCS_DEFAULT = RXMCS_VTAGRM |
  653. RXMCS_PREPAD |
  654. RXMCS_FLOWCTRL |
  655. RXMCS_CHECKSUM,
  656. };
  657. /*
  658. * Wakeup Frame setup interface registers
  659. */
  660. #define WAKEUP_FRAME_NR 8
  661. #define WAKEUP_FRAME_MASK_DWNR 4
  662. enum jme_wfoi_bit_masks {
  663. WFOI_MASK_SEL = 0x00000070,
  664. WFOI_CRC_SEL = 0x00000008,
  665. WFOI_FRAME_SEL = 0x00000007,
  666. };
  667. enum jme_wfoi_shifts {
  668. WFOI_MASK_SHIFT = 4,
  669. };
  670. /*
  671. * SMI Related definitions
  672. */
  673. enum jme_smi_bit_mask {
  674. SMI_DATA_MASK = 0xFFFF0000,
  675. SMI_REG_ADDR_MASK = 0x0000F800,
  676. SMI_PHY_ADDR_MASK = 0x000007C0,
  677. SMI_OP_WRITE = 0x00000020,
  678. /* Set to 1, after req done it'll be cleared to 0 */
  679. SMI_OP_REQ = 0x00000010,
  680. SMI_OP_MDIO = 0x00000008, /* Software assess In/Out */
  681. SMI_OP_MDOE = 0x00000004, /* Software Output Enable */
  682. SMI_OP_MDC = 0x00000002, /* Software CLK Control */
  683. SMI_OP_MDEN = 0x00000001, /* Software access Enable */
  684. };
  685. enum jme_smi_bit_shift {
  686. SMI_DATA_SHIFT = 16,
  687. SMI_REG_ADDR_SHIFT = 11,
  688. SMI_PHY_ADDR_SHIFT = 6,
  689. };
  690. static inline u32 smi_reg_addr(int x)
  691. {
  692. return (x << SMI_REG_ADDR_SHIFT) & SMI_REG_ADDR_MASK;
  693. }
  694. static inline u32 smi_phy_addr(int x)
  695. {
  696. return (x << SMI_PHY_ADDR_SHIFT) & SMI_PHY_ADDR_MASK;
  697. }
  698. #define JME_PHY_TIMEOUT 100 /* 100 msec */
  699. #define JME_PHY_REG_NR 32
  700. /*
  701. * Global Host Control
  702. */
  703. enum jme_ghc_bit_mask {
  704. GHC_SWRST = 0x40000000,
  705. GHC_DPX = 0x00000040,
  706. GHC_SPEED = 0x00000030,
  707. GHC_LINK_POLL = 0x00000001,
  708. };
  709. enum jme_ghc_speed_val {
  710. GHC_SPEED_10M = 0x00000010,
  711. GHC_SPEED_100M = 0x00000020,
  712. GHC_SPEED_1000M = 0x00000030,
  713. };
  714. enum jme_ghc_to_clk {
  715. GHC_TO_CLK_OFF = 0x00000000,
  716. GHC_TO_CLK_GPHY = 0x00400000,
  717. GHC_TO_CLK_PCIE = 0x00800000,
  718. GHC_TO_CLK_INVALID = 0x00C00000,
  719. };
  720. enum jme_ghc_txmac_clk {
  721. GHC_TXMAC_CLK_OFF = 0x00000000,
  722. GHC_TXMAC_CLK_GPHY = 0x00100000,
  723. GHC_TXMAC_CLK_PCIE = 0x00200000,
  724. GHC_TXMAC_CLK_INVALID = 0x00300000,
  725. };
  726. /*
  727. * Power management control and status register
  728. */
  729. enum jme_pmcs_bit_masks {
  730. PMCS_WF7DET = 0x80000000,
  731. PMCS_WF6DET = 0x40000000,
  732. PMCS_WF5DET = 0x20000000,
  733. PMCS_WF4DET = 0x10000000,
  734. PMCS_WF3DET = 0x08000000,
  735. PMCS_WF2DET = 0x04000000,
  736. PMCS_WF1DET = 0x02000000,
  737. PMCS_WF0DET = 0x01000000,
  738. PMCS_LFDET = 0x00040000,
  739. PMCS_LRDET = 0x00020000,
  740. PMCS_MFDET = 0x00010000,
  741. PMCS_WF7EN = 0x00008000,
  742. PMCS_WF6EN = 0x00004000,
  743. PMCS_WF5EN = 0x00002000,
  744. PMCS_WF4EN = 0x00001000,
  745. PMCS_WF3EN = 0x00000800,
  746. PMCS_WF2EN = 0x00000400,
  747. PMCS_WF1EN = 0x00000200,
  748. PMCS_WF0EN = 0x00000100,
  749. PMCS_LFEN = 0x00000004,
  750. PMCS_LREN = 0x00000002,
  751. PMCS_MFEN = 0x00000001,
  752. };
  753. /*
  754. * Giga PHY Status Registers
  755. */
  756. enum jme_phy_link_bit_mask {
  757. PHY_LINK_SPEED_MASK = 0x0000C000,
  758. PHY_LINK_DUPLEX = 0x00002000,
  759. PHY_LINK_SPEEDDPU_RESOLVED = 0x00000800,
  760. PHY_LINK_UP = 0x00000400,
  761. PHY_LINK_AUTONEG_COMPLETE = 0x00000200,
  762. PHY_LINK_MDI_STAT = 0x00000040,
  763. };
  764. enum jme_phy_link_speed_val {
  765. PHY_LINK_SPEED_10M = 0x00000000,
  766. PHY_LINK_SPEED_100M = 0x00004000,
  767. PHY_LINK_SPEED_1000M = 0x00008000,
  768. };
  769. #define JME_SPDRSV_TIMEOUT 500 /* 500 us */
  770. /*
  771. * SMB Control and Status
  772. */
  773. enum jme_smbcsr_bit_mask {
  774. SMBCSR_CNACK = 0x00020000,
  775. SMBCSR_RELOAD = 0x00010000,
  776. SMBCSR_EEPROMD = 0x00000020,
  777. SMBCSR_INITDONE = 0x00000010,
  778. SMBCSR_BUSY = 0x0000000F,
  779. };
  780. enum jme_smbintf_bit_mask {
  781. SMBINTF_HWDATR = 0xFF000000,
  782. SMBINTF_HWDATW = 0x00FF0000,
  783. SMBINTF_HWADDR = 0x0000FF00,
  784. SMBINTF_HWRWN = 0x00000020,
  785. SMBINTF_HWCMD = 0x00000010,
  786. SMBINTF_FASTM = 0x00000008,
  787. SMBINTF_GPIOSCL = 0x00000004,
  788. SMBINTF_GPIOSDA = 0x00000002,
  789. SMBINTF_GPIOEN = 0x00000001,
  790. };
  791. enum jme_smbintf_vals {
  792. SMBINTF_HWRWN_READ = 0x00000020,
  793. SMBINTF_HWRWN_WRITE = 0x00000000,
  794. };
  795. enum jme_smbintf_shifts {
  796. SMBINTF_HWDATR_SHIFT = 24,
  797. SMBINTF_HWDATW_SHIFT = 16,
  798. SMBINTF_HWADDR_SHIFT = 8,
  799. };
  800. #define JME_EEPROM_RELOAD_TIMEOUT 2000 /* 2000 msec */
  801. #define JME_SMB_BUSY_TIMEOUT 20 /* 20 msec */
  802. #define JME_SMB_LEN 256
  803. #define JME_EEPROM_MAGIC 0x250
  804. /*
  805. * Timer Control/Status Register
  806. */
  807. enum jme_tmcsr_bit_masks {
  808. TMCSR_SWIT = 0x80000000,
  809. TMCSR_EN = 0x01000000,
  810. TMCSR_CNT = 0x00FFFFFF,
  811. };
  812. /*
  813. * General Purpose REG-0
  814. */
  815. enum jme_gpreg0_masks {
  816. GPREG0_DISSH = 0xFF000000,
  817. GPREG0_PCIRLMT = 0x00300000,
  818. GPREG0_PCCNOMUTCLR = 0x00040000,
  819. GPREG0_LNKINTPOLL = 0x00001000,
  820. GPREG0_PCCTMR = 0x00000300,
  821. GPREG0_PHYADDR = 0x0000001F,
  822. };
  823. enum jme_gpreg0_vals {
  824. GPREG0_DISSH_DW7 = 0x80000000,
  825. GPREG0_DISSH_DW6 = 0x40000000,
  826. GPREG0_DISSH_DW5 = 0x20000000,
  827. GPREG0_DISSH_DW4 = 0x10000000,
  828. GPREG0_DISSH_DW3 = 0x08000000,
  829. GPREG0_DISSH_DW2 = 0x04000000,
  830. GPREG0_DISSH_DW1 = 0x02000000,
  831. GPREG0_DISSH_DW0 = 0x01000000,
  832. GPREG0_DISSH_ALL = 0xFF000000,
  833. GPREG0_PCIRLMT_8 = 0x00000000,
  834. GPREG0_PCIRLMT_6 = 0x00100000,
  835. GPREG0_PCIRLMT_5 = 0x00200000,
  836. GPREG0_PCIRLMT_4 = 0x00300000,
  837. GPREG0_PCCTMR_16ns = 0x00000000,
  838. GPREG0_PCCTMR_256ns = 0x00000100,
  839. GPREG0_PCCTMR_1us = 0x00000200,
  840. GPREG0_PCCTMR_1ms = 0x00000300,
  841. GPREG0_PHYADDR_1 = 0x00000001,
  842. GPREG0_DEFAULT = GPREG0_PCIRLMT_4 |
  843. GPREG0_PCCTMR_1us |
  844. GPREG0_PHYADDR_1,
  845. };
  846. /*
  847. * General Purpose REG-1
  848. * Note: All theses bits defined here are for
  849. * Chip mode revision 0x11 only
  850. */
  851. enum jme_gpreg1_masks {
  852. GPREG1_INTRDELAYUNIT = 0x00000018,
  853. GPREG1_INTRDELAYENABLE = 0x00000007,
  854. };
  855. enum jme_gpreg1_vals {
  856. GPREG1_RSSPATCH = 0x00000040,
  857. GPREG1_HALFMODEPATCH = 0x00000020,
  858. GPREG1_INTDLYUNIT_16NS = 0x00000000,
  859. GPREG1_INTDLYUNIT_256NS = 0x00000008,
  860. GPREG1_INTDLYUNIT_1US = 0x00000010,
  861. GPREG1_INTDLYUNIT_16US = 0x00000018,
  862. GPREG1_INTDLYEN_1U = 0x00000001,
  863. GPREG1_INTDLYEN_2U = 0x00000002,
  864. GPREG1_INTDLYEN_3U = 0x00000003,
  865. GPREG1_INTDLYEN_4U = 0x00000004,
  866. GPREG1_INTDLYEN_5U = 0x00000005,
  867. GPREG1_INTDLYEN_6U = 0x00000006,
  868. GPREG1_INTDLYEN_7U = 0x00000007,
  869. GPREG1_DEFAULT = 0x00000000,
  870. };
  871. /*
  872. * Interrupt Status Bits
  873. */
  874. enum jme_interrupt_bits {
  875. INTR_SWINTR = 0x80000000,
  876. INTR_TMINTR = 0x40000000,
  877. INTR_LINKCH = 0x20000000,
  878. INTR_PAUSERCV = 0x10000000,
  879. INTR_MAGICRCV = 0x08000000,
  880. INTR_WAKERCV = 0x04000000,
  881. INTR_PCCRX0TO = 0x02000000,
  882. INTR_PCCRX1TO = 0x01000000,
  883. INTR_PCCRX2TO = 0x00800000,
  884. INTR_PCCRX3TO = 0x00400000,
  885. INTR_PCCTXTO = 0x00200000,
  886. INTR_PCCRX0 = 0x00100000,
  887. INTR_PCCRX1 = 0x00080000,
  888. INTR_PCCRX2 = 0x00040000,
  889. INTR_PCCRX3 = 0x00020000,
  890. INTR_PCCTX = 0x00010000,
  891. INTR_RX3EMP = 0x00008000,
  892. INTR_RX2EMP = 0x00004000,
  893. INTR_RX1EMP = 0x00002000,
  894. INTR_RX0EMP = 0x00001000,
  895. INTR_RX3 = 0x00000800,
  896. INTR_RX2 = 0x00000400,
  897. INTR_RX1 = 0x00000200,
  898. INTR_RX0 = 0x00000100,
  899. INTR_TX7 = 0x00000080,
  900. INTR_TX6 = 0x00000040,
  901. INTR_TX5 = 0x00000020,
  902. INTR_TX4 = 0x00000010,
  903. INTR_TX3 = 0x00000008,
  904. INTR_TX2 = 0x00000004,
  905. INTR_TX1 = 0x00000002,
  906. INTR_TX0 = 0x00000001,
  907. };
  908. static const u32 INTR_ENABLE = INTR_SWINTR |
  909. INTR_TMINTR |
  910. INTR_LINKCH |
  911. INTR_PCCRX0TO |
  912. INTR_PCCRX0 |
  913. INTR_PCCTXTO |
  914. INTR_PCCTX |
  915. INTR_RX0EMP;
  916. /*
  917. * PCC Control Registers
  918. */
  919. enum jme_pccrx_masks {
  920. PCCRXTO_MASK = 0xFFFF0000,
  921. PCCRX_MASK = 0x0000FF00,
  922. };
  923. enum jme_pcctx_masks {
  924. PCCTXTO_MASK = 0xFFFF0000,
  925. PCCTX_MASK = 0x0000FF00,
  926. PCCTX_QS_MASK = 0x000000FF,
  927. };
  928. enum jme_pccrx_shifts {
  929. PCCRXTO_SHIFT = 16,
  930. PCCRX_SHIFT = 8,
  931. };
  932. enum jme_pcctx_shifts {
  933. PCCTXTO_SHIFT = 16,
  934. PCCTX_SHIFT = 8,
  935. };
  936. enum jme_pcctx_bits {
  937. PCCTXQ0_EN = 0x00000001,
  938. PCCTXQ1_EN = 0x00000002,
  939. PCCTXQ2_EN = 0x00000004,
  940. PCCTXQ3_EN = 0x00000008,
  941. PCCTXQ4_EN = 0x00000010,
  942. PCCTXQ5_EN = 0x00000020,
  943. PCCTXQ6_EN = 0x00000040,
  944. PCCTXQ7_EN = 0x00000080,
  945. };
  946. /*
  947. * Chip Mode Register
  948. */
  949. enum jme_chipmode_bit_masks {
  950. CM_FPGAVER_MASK = 0xFFFF0000,
  951. CM_CHIPREV_MASK = 0x0000FF00,
  952. CM_CHIPMODE_MASK = 0x0000000F,
  953. };
  954. enum jme_chipmode_shifts {
  955. CM_FPGAVER_SHIFT = 16,
  956. CM_CHIPREV_SHIFT = 8,
  957. };
  958. /*
  959. * Aggressive Power Mode Control
  960. */
  961. enum jme_apmc_bits {
  962. JME_APMC_PCIE_SD_EN = 0x40000000,
  963. JME_APMC_PSEUDO_HP_EN = 0x20000000,
  964. JME_APMC_EPIEN = 0x04000000,
  965. JME_APMC_EPIEN_CTRL = 0x03000000,
  966. };
  967. enum jme_apmc_values {
  968. JME_APMC_EPIEN_CTRL_EN = 0x02000000,
  969. JME_APMC_EPIEN_CTRL_DIS = 0x01000000,
  970. };
  971. #define APMC_PHP_SHUTDOWN_DELAY (10 * 1000 * 1000)
  972. #ifdef REG_DEBUG
  973. static char *MAC_REG_NAME[] = {
  974. "JME_TXCS", "JME_TXDBA_LO", "JME_TXDBA_HI", "JME_TXQDC",
  975. "JME_TXNDA", "JME_TXMCS", "JME_TXPFC", "JME_TXTRHD",
  976. "JME_RXCS", "JME_RXDBA_LO", "JME_RXDBA_HI", "JME_RXQDC",
  977. "JME_RXNDA", "JME_RXMCS", "JME_RXUMA_LO", "JME_RXUMA_HI",
  978. "JME_RXMCHT_LO", "JME_RXMCHT_HI", "JME_WFODP", "JME_WFOI",
  979. "JME_SMI", "JME_GHC", "UNKNOWN", "UNKNOWN",
  980. "JME_PMCS"};
  981. static char *PE_REG_NAME[] = {
  982. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  983. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  984. "UNKNOWN", "UNKNOWN", "JME_PHY_CS", "UNKNOWN",
  985. "JME_PHY_LINK", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  986. "JME_SMBCSR", "JME_SMBINTF"};
  987. static char *MISC_REG_NAME[] = {
  988. "JME_TMCSR", "JME_GPIO", "JME_GPREG0", "JME_GPREG1",
  989. "JME_IEVE", "JME_IREQ", "JME_IENS", "JME_IENC",
  990. "JME_PCCRX0", "JME_PCCRX1", "JME_PCCRX2", "JME_PCCRX3",
  991. "JME_PCCTX0", "JME_CHIPMODE", "JME_SHBA_HI", "JME_SHBA_LO",
  992. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  993. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  994. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  995. "JME_TIMER1", "JME_TIMER2", "UNKNOWN", "JME_APMC",
  996. "JME_PCCSRX0"};
  997. static inline void reg_dbg(const struct jme_adapter *jme,
  998. const char *msg, u32 val, u32 reg)
  999. {
  1000. const char *regname;
  1001. switch (reg & 0xF00) {
  1002. case 0x000:
  1003. regname = MAC_REG_NAME[(reg & 0xFF) >> 2];
  1004. break;
  1005. case 0x400:
  1006. regname = PE_REG_NAME[(reg & 0xFF) >> 2];
  1007. break;
  1008. case 0x800:
  1009. regname = MISC_REG_NAME[(reg & 0xFF) >> 2];
  1010. break;
  1011. default:
  1012. regname = PE_REG_NAME[0];
  1013. }
  1014. printk(KERN_DEBUG "%s: %-20s %08x@%s\n", jme->dev->name,
  1015. msg, val, regname);
  1016. }
  1017. #else
  1018. static inline void reg_dbg(const struct jme_adapter *jme,
  1019. const char *msg, u32 val, u32 reg) {}
  1020. #endif
  1021. /*
  1022. * Read/Write MMaped I/O Registers
  1023. */
  1024. static inline u32 jread32(struct jme_adapter *jme, u32 reg)
  1025. {
  1026. return readl(jme->regs + reg);
  1027. }
  1028. static inline void jwrite32(struct jme_adapter *jme, u32 reg, u32 val)
  1029. {
  1030. reg_dbg(jme, "REG WRITE", val, reg);
  1031. writel(val, jme->regs + reg);
  1032. reg_dbg(jme, "VAL AFTER WRITE", readl(jme->regs + reg), reg);
  1033. }
  1034. static inline void jwrite32f(struct jme_adapter *jme, u32 reg, u32 val)
  1035. {
  1036. /*
  1037. * Read after write should cause flush
  1038. */
  1039. reg_dbg(jme, "REG WRITE FLUSH", val, reg);
  1040. writel(val, jme->regs + reg);
  1041. readl(jme->regs + reg);
  1042. reg_dbg(jme, "VAL AFTER WRITE", readl(jme->regs + reg), reg);
  1043. }
  1044. /*
  1045. * PHY Regs
  1046. */
  1047. enum jme_phy_reg17_bit_masks {
  1048. PREG17_SPEED = 0xC000,
  1049. PREG17_DUPLEX = 0x2000,
  1050. PREG17_SPDRSV = 0x0800,
  1051. PREG17_LNKUP = 0x0400,
  1052. PREG17_MDI = 0x0040,
  1053. };
  1054. enum jme_phy_reg17_vals {
  1055. PREG17_SPEED_10M = 0x0000,
  1056. PREG17_SPEED_100M = 0x4000,
  1057. PREG17_SPEED_1000M = 0x8000,
  1058. };
  1059. #define BMSR_ANCOMP 0x0020
  1060. /*
  1061. * Workaround
  1062. */
  1063. static inline int is_buggy250(unsigned short device, unsigned int chiprev)
  1064. {
  1065. return device == PCI_DEVICE_ID_JMICRON_JMC250 && chiprev == 0x11;
  1066. }
  1067. /*
  1068. * Function prototypes
  1069. */
  1070. static int jme_set_settings(struct net_device *netdev,
  1071. struct ethtool_cmd *ecmd);
  1072. static void jme_set_multi(struct net_device *netdev);
  1073. #endif