pxaficp_ir.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946
  1. /*
  2. * linux/drivers/net/irda/pxaficp_ir.c
  3. *
  4. * Based on sa1100_ir.c by Russell King
  5. *
  6. * Changes copyright (C) 2003-2005 MontaVista Software, Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Infra-red driver (SIR/FIR) for the PXA2xx embedded microprocessor
  13. *
  14. */
  15. #include <linux/module.h>
  16. #include <linux/netdevice.h>
  17. #include <linux/etherdevice.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/clk.h>
  20. #include <net/irda/irda.h>
  21. #include <net/irda/irmod.h>
  22. #include <net/irda/wrapper.h>
  23. #include <net/irda/irda_device.h>
  24. #include <mach/dma.h>
  25. #include <mach/irda.h>
  26. #include <mach/regs-uart.h>
  27. #include <mach/regs-ost.h>
  28. #define FICP __REG(0x40800000) /* Start of FICP area */
  29. #define ICCR0 __REG(0x40800000) /* ICP Control Register 0 */
  30. #define ICCR1 __REG(0x40800004) /* ICP Control Register 1 */
  31. #define ICCR2 __REG(0x40800008) /* ICP Control Register 2 */
  32. #define ICDR __REG(0x4080000c) /* ICP Data Register */
  33. #define ICSR0 __REG(0x40800014) /* ICP Status Register 0 */
  34. #define ICSR1 __REG(0x40800018) /* ICP Status Register 1 */
  35. #define ICCR0_AME (1 << 7) /* Address match enable */
  36. #define ICCR0_TIE (1 << 6) /* Transmit FIFO interrupt enable */
  37. #define ICCR0_RIE (1 << 5) /* Recieve FIFO interrupt enable */
  38. #define ICCR0_RXE (1 << 4) /* Receive enable */
  39. #define ICCR0_TXE (1 << 3) /* Transmit enable */
  40. #define ICCR0_TUS (1 << 2) /* Transmit FIFO underrun select */
  41. #define ICCR0_LBM (1 << 1) /* Loopback mode */
  42. #define ICCR0_ITR (1 << 0) /* IrDA transmission */
  43. #define ICCR2_RXP (1 << 3) /* Receive Pin Polarity select */
  44. #define ICCR2_TXP (1 << 2) /* Transmit Pin Polarity select */
  45. #define ICCR2_TRIG (3 << 0) /* Receive FIFO Trigger threshold */
  46. #define ICCR2_TRIG_8 (0 << 0) /* >= 8 bytes */
  47. #define ICCR2_TRIG_16 (1 << 0) /* >= 16 bytes */
  48. #define ICCR2_TRIG_32 (2 << 0) /* >= 32 bytes */
  49. #ifdef CONFIG_PXA27x
  50. #define ICSR0_EOC (1 << 6) /* DMA End of Descriptor Chain */
  51. #endif
  52. #define ICSR0_FRE (1 << 5) /* Framing error */
  53. #define ICSR0_RFS (1 << 4) /* Receive FIFO service request */
  54. #define ICSR0_TFS (1 << 3) /* Transnit FIFO service request */
  55. #define ICSR0_RAB (1 << 2) /* Receiver abort */
  56. #define ICSR0_TUR (1 << 1) /* Trunsmit FIFO underun */
  57. #define ICSR0_EIF (1 << 0) /* End/Error in FIFO */
  58. #define ICSR1_ROR (1 << 6) /* Receiver FIFO underrun */
  59. #define ICSR1_CRE (1 << 5) /* CRC error */
  60. #define ICSR1_EOF (1 << 4) /* End of frame */
  61. #define ICSR1_TNF (1 << 3) /* Transmit FIFO not full */
  62. #define ICSR1_RNE (1 << 2) /* Receive FIFO not empty */
  63. #define ICSR1_TBY (1 << 1) /* Tramsmiter busy flag */
  64. #define ICSR1_RSY (1 << 0) /* Recevier synchronized flag */
  65. #define IrSR_RXPL_NEG_IS_ZERO (1<<4)
  66. #define IrSR_RXPL_POS_IS_ZERO 0x0
  67. #define IrSR_TXPL_NEG_IS_ZERO (1<<3)
  68. #define IrSR_TXPL_POS_IS_ZERO 0x0
  69. #define IrSR_XMODE_PULSE_1_6 (1<<2)
  70. #define IrSR_XMODE_PULSE_3_16 0x0
  71. #define IrSR_RCVEIR_IR_MODE (1<<1)
  72. #define IrSR_RCVEIR_UART_MODE 0x0
  73. #define IrSR_XMITIR_IR_MODE (1<<0)
  74. #define IrSR_XMITIR_UART_MODE 0x0
  75. #define IrSR_IR_RECEIVE_ON (\
  76. IrSR_RXPL_NEG_IS_ZERO | \
  77. IrSR_TXPL_POS_IS_ZERO | \
  78. IrSR_XMODE_PULSE_3_16 | \
  79. IrSR_RCVEIR_IR_MODE | \
  80. IrSR_XMITIR_UART_MODE)
  81. #define IrSR_IR_TRANSMIT_ON (\
  82. IrSR_RXPL_NEG_IS_ZERO | \
  83. IrSR_TXPL_POS_IS_ZERO | \
  84. IrSR_XMODE_PULSE_3_16 | \
  85. IrSR_RCVEIR_UART_MODE | \
  86. IrSR_XMITIR_IR_MODE)
  87. struct pxa_irda {
  88. int speed;
  89. int newspeed;
  90. unsigned long last_oscr;
  91. unsigned char *dma_rx_buff;
  92. unsigned char *dma_tx_buff;
  93. dma_addr_t dma_rx_buff_phy;
  94. dma_addr_t dma_tx_buff_phy;
  95. unsigned int dma_tx_buff_len;
  96. int txdma;
  97. int rxdma;
  98. struct irlap_cb *irlap;
  99. struct qos_info qos;
  100. iobuff_t tx_buff;
  101. iobuff_t rx_buff;
  102. struct device *dev;
  103. struct pxaficp_platform_data *pdata;
  104. struct clk *fir_clk;
  105. struct clk *sir_clk;
  106. struct clk *cur_clk;
  107. };
  108. static inline void pxa_irda_disable_clk(struct pxa_irda *si)
  109. {
  110. if (si->cur_clk)
  111. clk_disable(si->cur_clk);
  112. si->cur_clk = NULL;
  113. }
  114. static inline void pxa_irda_enable_firclk(struct pxa_irda *si)
  115. {
  116. si->cur_clk = si->fir_clk;
  117. clk_enable(si->fir_clk);
  118. }
  119. static inline void pxa_irda_enable_sirclk(struct pxa_irda *si)
  120. {
  121. si->cur_clk = si->sir_clk;
  122. clk_enable(si->sir_clk);
  123. }
  124. #define IS_FIR(si) ((si)->speed >= 4000000)
  125. #define IRDA_FRAME_SIZE_LIMIT 2047
  126. inline static void pxa_irda_fir_dma_rx_start(struct pxa_irda *si)
  127. {
  128. DCSR(si->rxdma) = DCSR_NODESC;
  129. DSADR(si->rxdma) = __PREG(ICDR);
  130. DTADR(si->rxdma) = si->dma_rx_buff_phy;
  131. DCMD(si->rxdma) = DCMD_INCTRGADDR | DCMD_FLOWSRC | DCMD_WIDTH1 | DCMD_BURST32 | IRDA_FRAME_SIZE_LIMIT;
  132. DCSR(si->rxdma) |= DCSR_RUN;
  133. }
  134. inline static void pxa_irda_fir_dma_tx_start(struct pxa_irda *si)
  135. {
  136. DCSR(si->txdma) = DCSR_NODESC;
  137. DSADR(si->txdma) = si->dma_tx_buff_phy;
  138. DTADR(si->txdma) = __PREG(ICDR);
  139. DCMD(si->txdma) = DCMD_INCSRCADDR | DCMD_FLOWTRG | DCMD_ENDIRQEN | DCMD_WIDTH1 | DCMD_BURST32 | si->dma_tx_buff_len;
  140. DCSR(si->txdma) |= DCSR_RUN;
  141. }
  142. /*
  143. * Set the IrDA communications speed.
  144. */
  145. static int pxa_irda_set_speed(struct pxa_irda *si, int speed)
  146. {
  147. unsigned long flags;
  148. unsigned int divisor;
  149. switch (speed) {
  150. case 9600: case 19200: case 38400:
  151. case 57600: case 115200:
  152. /* refer to PXA250/210 Developer's Manual 10-7 */
  153. /* BaudRate = 14.7456 MHz / (16*Divisor) */
  154. divisor = 14745600 / (16 * speed);
  155. local_irq_save(flags);
  156. if (IS_FIR(si)) {
  157. /* stop RX DMA */
  158. DCSR(si->rxdma) &= ~DCSR_RUN;
  159. /* disable FICP */
  160. ICCR0 = 0;
  161. pxa_irda_disable_clk(si);
  162. /* set board transceiver to SIR mode */
  163. si->pdata->transceiver_mode(si->dev, IR_SIRMODE);
  164. /* enable the STUART clock */
  165. pxa_irda_enable_sirclk(si);
  166. }
  167. /* disable STUART first */
  168. STIER = 0;
  169. /* access DLL & DLH */
  170. STLCR |= LCR_DLAB;
  171. STDLL = divisor & 0xff;
  172. STDLH = divisor >> 8;
  173. STLCR &= ~LCR_DLAB;
  174. si->speed = speed;
  175. STISR = IrSR_IR_RECEIVE_ON | IrSR_XMODE_PULSE_1_6;
  176. STIER = IER_UUE | IER_RLSE | IER_RAVIE | IER_RTIOE;
  177. local_irq_restore(flags);
  178. break;
  179. case 4000000:
  180. local_irq_save(flags);
  181. /* disable STUART */
  182. STIER = 0;
  183. STISR = 0;
  184. pxa_irda_disable_clk(si);
  185. /* disable FICP first */
  186. ICCR0 = 0;
  187. /* set board transceiver to FIR mode */
  188. si->pdata->transceiver_mode(si->dev, IR_FIRMODE);
  189. /* enable the FICP clock */
  190. pxa_irda_enable_firclk(si);
  191. si->speed = speed;
  192. pxa_irda_fir_dma_rx_start(si);
  193. ICCR0 = ICCR0_ITR | ICCR0_RXE;
  194. local_irq_restore(flags);
  195. break;
  196. default:
  197. return -EINVAL;
  198. }
  199. return 0;
  200. }
  201. /* SIR interrupt service routine. */
  202. static irqreturn_t pxa_irda_sir_irq(int irq, void *dev_id)
  203. {
  204. struct net_device *dev = dev_id;
  205. struct pxa_irda *si = netdev_priv(dev);
  206. int iir, lsr, data;
  207. iir = STIIR;
  208. switch (iir & 0x0F) {
  209. case 0x06: /* Receiver Line Status */
  210. lsr = STLSR;
  211. while (lsr & LSR_FIFOE) {
  212. data = STRBR;
  213. if (lsr & (LSR_OE | LSR_PE | LSR_FE | LSR_BI)) {
  214. printk(KERN_DEBUG "pxa_ir: sir receiving error\n");
  215. dev->stats.rx_errors++;
  216. if (lsr & LSR_FE)
  217. dev->stats.rx_frame_errors++;
  218. if (lsr & LSR_OE)
  219. dev->stats.rx_fifo_errors++;
  220. } else {
  221. dev->stats.rx_bytes++;
  222. async_unwrap_char(dev, &dev->stats,
  223. &si->rx_buff, data);
  224. }
  225. lsr = STLSR;
  226. }
  227. si->last_oscr = OSCR;
  228. break;
  229. case 0x04: /* Received Data Available */
  230. /* forth through */
  231. case 0x0C: /* Character Timeout Indication */
  232. do {
  233. dev->stats.rx_bytes++;
  234. async_unwrap_char(dev, &dev->stats, &si->rx_buff, STRBR);
  235. } while (STLSR & LSR_DR);
  236. si->last_oscr = OSCR;
  237. break;
  238. case 0x02: /* Transmit FIFO Data Request */
  239. while ((si->tx_buff.len) && (STLSR & LSR_TDRQ)) {
  240. STTHR = *si->tx_buff.data++;
  241. si->tx_buff.len -= 1;
  242. }
  243. if (si->tx_buff.len == 0) {
  244. dev->stats.tx_packets++;
  245. dev->stats.tx_bytes += si->tx_buff.data - si->tx_buff.head;
  246. /* We need to ensure that the transmitter has finished. */
  247. while ((STLSR & LSR_TEMT) == 0)
  248. cpu_relax();
  249. si->last_oscr = OSCR;
  250. /*
  251. * Ok, we've finished transmitting. Now enable
  252. * the receiver. Sometimes we get a receive IRQ
  253. * immediately after a transmit...
  254. */
  255. if (si->newspeed) {
  256. pxa_irda_set_speed(si, si->newspeed);
  257. si->newspeed = 0;
  258. } else {
  259. /* enable IR Receiver, disable IR Transmitter */
  260. STISR = IrSR_IR_RECEIVE_ON | IrSR_XMODE_PULSE_1_6;
  261. /* enable STUART and receive interrupts */
  262. STIER = IER_UUE | IER_RLSE | IER_RAVIE | IER_RTIOE;
  263. }
  264. /* I'm hungry! */
  265. netif_wake_queue(dev);
  266. }
  267. break;
  268. }
  269. return IRQ_HANDLED;
  270. }
  271. /* FIR Receive DMA interrupt handler */
  272. static void pxa_irda_fir_dma_rx_irq(int channel, void *data)
  273. {
  274. int dcsr = DCSR(channel);
  275. DCSR(channel) = dcsr & ~DCSR_RUN;
  276. printk(KERN_DEBUG "pxa_ir: fir rx dma bus error %#x\n", dcsr);
  277. }
  278. /* FIR Transmit DMA interrupt handler */
  279. static void pxa_irda_fir_dma_tx_irq(int channel, void *data)
  280. {
  281. struct net_device *dev = data;
  282. struct pxa_irda *si = netdev_priv(dev);
  283. int dcsr;
  284. dcsr = DCSR(channel);
  285. DCSR(channel) = dcsr & ~DCSR_RUN;
  286. if (dcsr & DCSR_ENDINTR) {
  287. dev->stats.tx_packets++;
  288. dev->stats.tx_bytes += si->dma_tx_buff_len;
  289. } else {
  290. dev->stats.tx_errors++;
  291. }
  292. while (ICSR1 & ICSR1_TBY)
  293. cpu_relax();
  294. si->last_oscr = OSCR;
  295. /*
  296. * HACK: It looks like the TBY bit is dropped too soon.
  297. * Without this delay things break.
  298. */
  299. udelay(120);
  300. if (si->newspeed) {
  301. pxa_irda_set_speed(si, si->newspeed);
  302. si->newspeed = 0;
  303. } else {
  304. int i = 64;
  305. ICCR0 = 0;
  306. pxa_irda_fir_dma_rx_start(si);
  307. while ((ICSR1 & ICSR1_RNE) && i--)
  308. (void)ICDR;
  309. ICCR0 = ICCR0_ITR | ICCR0_RXE;
  310. if (i < 0)
  311. printk(KERN_ERR "pxa_ir: cannot clear Rx FIFO!\n");
  312. }
  313. netif_wake_queue(dev);
  314. }
  315. /* EIF(Error in FIFO/End in Frame) handler for FIR */
  316. static void pxa_irda_fir_irq_eif(struct pxa_irda *si, struct net_device *dev, int icsr0)
  317. {
  318. unsigned int len, stat, data;
  319. /* Get the current data position. */
  320. len = DTADR(si->rxdma) - si->dma_rx_buff_phy;
  321. do {
  322. /* Read Status, and then Data. */
  323. stat = ICSR1;
  324. rmb();
  325. data = ICDR;
  326. if (stat & (ICSR1_CRE | ICSR1_ROR)) {
  327. dev->stats.rx_errors++;
  328. if (stat & ICSR1_CRE) {
  329. printk(KERN_DEBUG "pxa_ir: fir receive CRC error\n");
  330. dev->stats.rx_crc_errors++;
  331. }
  332. if (stat & ICSR1_ROR) {
  333. printk(KERN_DEBUG "pxa_ir: fir receive overrun\n");
  334. dev->stats.rx_over_errors++;
  335. }
  336. } else {
  337. si->dma_rx_buff[len++] = data;
  338. }
  339. /* If we hit the end of frame, there's no point in continuing. */
  340. if (stat & ICSR1_EOF)
  341. break;
  342. } while (ICSR0 & ICSR0_EIF);
  343. if (stat & ICSR1_EOF) {
  344. /* end of frame. */
  345. struct sk_buff *skb;
  346. if (icsr0 & ICSR0_FRE) {
  347. printk(KERN_ERR "pxa_ir: dropping erroneous frame\n");
  348. dev->stats.rx_dropped++;
  349. return;
  350. }
  351. skb = alloc_skb(len+1,GFP_ATOMIC);
  352. if (!skb) {
  353. printk(KERN_ERR "pxa_ir: fir out of memory for receive skb\n");
  354. dev->stats.rx_dropped++;
  355. return;
  356. }
  357. /* Align IP header to 20 bytes */
  358. skb_reserve(skb, 1);
  359. skb_copy_to_linear_data(skb, si->dma_rx_buff, len);
  360. skb_put(skb, len);
  361. /* Feed it to IrLAP */
  362. skb->dev = dev;
  363. skb_reset_mac_header(skb);
  364. skb->protocol = htons(ETH_P_IRDA);
  365. netif_rx(skb);
  366. dev->stats.rx_packets++;
  367. dev->stats.rx_bytes += len;
  368. }
  369. }
  370. /* FIR interrupt handler */
  371. static irqreturn_t pxa_irda_fir_irq(int irq, void *dev_id)
  372. {
  373. struct net_device *dev = dev_id;
  374. struct pxa_irda *si = netdev_priv(dev);
  375. int icsr0, i = 64;
  376. /* stop RX DMA */
  377. DCSR(si->rxdma) &= ~DCSR_RUN;
  378. si->last_oscr = OSCR;
  379. icsr0 = ICSR0;
  380. if (icsr0 & (ICSR0_FRE | ICSR0_RAB)) {
  381. if (icsr0 & ICSR0_FRE) {
  382. printk(KERN_DEBUG "pxa_ir: fir receive frame error\n");
  383. dev->stats.rx_frame_errors++;
  384. } else {
  385. printk(KERN_DEBUG "pxa_ir: fir receive abort\n");
  386. dev->stats.rx_errors++;
  387. }
  388. ICSR0 = icsr0 & (ICSR0_FRE | ICSR0_RAB);
  389. }
  390. if (icsr0 & ICSR0_EIF) {
  391. /* An error in FIFO occured, or there is a end of frame */
  392. pxa_irda_fir_irq_eif(si, dev, icsr0);
  393. }
  394. ICCR0 = 0;
  395. pxa_irda_fir_dma_rx_start(si);
  396. while ((ICSR1 & ICSR1_RNE) && i--)
  397. (void)ICDR;
  398. ICCR0 = ICCR0_ITR | ICCR0_RXE;
  399. if (i < 0)
  400. printk(KERN_ERR "pxa_ir: cannot clear Rx FIFO!\n");
  401. return IRQ_HANDLED;
  402. }
  403. /* hard_xmit interface of irda device */
  404. static int pxa_irda_hard_xmit(struct sk_buff *skb, struct net_device *dev)
  405. {
  406. struct pxa_irda *si = netdev_priv(dev);
  407. int speed = irda_get_next_speed(skb);
  408. /*
  409. * Does this packet contain a request to change the interface
  410. * speed? If so, remember it until we complete the transmission
  411. * of this frame.
  412. */
  413. if (speed != si->speed && speed != -1)
  414. si->newspeed = speed;
  415. /*
  416. * If this is an empty frame, we can bypass a lot.
  417. */
  418. if (skb->len == 0) {
  419. if (si->newspeed) {
  420. si->newspeed = 0;
  421. pxa_irda_set_speed(si, speed);
  422. }
  423. dev_kfree_skb(skb);
  424. return NETDEV_TX_OK;
  425. }
  426. netif_stop_queue(dev);
  427. if (!IS_FIR(si)) {
  428. si->tx_buff.data = si->tx_buff.head;
  429. si->tx_buff.len = async_wrap_skb(skb, si->tx_buff.data, si->tx_buff.truesize);
  430. /* Disable STUART interrupts and switch to transmit mode. */
  431. STIER = 0;
  432. STISR = IrSR_IR_TRANSMIT_ON | IrSR_XMODE_PULSE_1_6;
  433. /* enable STUART and transmit interrupts */
  434. STIER = IER_UUE | IER_TIE;
  435. } else {
  436. unsigned long mtt = irda_get_mtt(skb);
  437. si->dma_tx_buff_len = skb->len;
  438. skb_copy_from_linear_data(skb, si->dma_tx_buff, skb->len);
  439. if (mtt)
  440. while ((unsigned)(OSCR - si->last_oscr)/4 < mtt)
  441. cpu_relax();
  442. /* stop RX DMA, disable FICP */
  443. DCSR(si->rxdma) &= ~DCSR_RUN;
  444. ICCR0 = 0;
  445. pxa_irda_fir_dma_tx_start(si);
  446. ICCR0 = ICCR0_ITR | ICCR0_TXE;
  447. }
  448. dev_kfree_skb(skb);
  449. dev->trans_start = jiffies;
  450. return NETDEV_TX_OK;
  451. }
  452. static int pxa_irda_ioctl(struct net_device *dev, struct ifreq *ifreq, int cmd)
  453. {
  454. struct if_irda_req *rq = (struct if_irda_req *)ifreq;
  455. struct pxa_irda *si = netdev_priv(dev);
  456. int ret;
  457. switch (cmd) {
  458. case SIOCSBANDWIDTH:
  459. ret = -EPERM;
  460. if (capable(CAP_NET_ADMIN)) {
  461. /*
  462. * We are unable to set the speed if the
  463. * device is not running.
  464. */
  465. if (netif_running(dev)) {
  466. ret = pxa_irda_set_speed(si,
  467. rq->ifr_baudrate);
  468. } else {
  469. printk(KERN_INFO "pxa_ir: SIOCSBANDWIDTH: !netif_running\n");
  470. ret = 0;
  471. }
  472. }
  473. break;
  474. case SIOCSMEDIABUSY:
  475. ret = -EPERM;
  476. if (capable(CAP_NET_ADMIN)) {
  477. irda_device_set_media_busy(dev, TRUE);
  478. ret = 0;
  479. }
  480. break;
  481. case SIOCGRECEIVING:
  482. ret = 0;
  483. rq->ifr_receiving = IS_FIR(si) ? 0
  484. : si->rx_buff.state != OUTSIDE_FRAME;
  485. break;
  486. default:
  487. ret = -EOPNOTSUPP;
  488. break;
  489. }
  490. return ret;
  491. }
  492. static void pxa_irda_startup(struct pxa_irda *si)
  493. {
  494. /* Disable STUART interrupts */
  495. STIER = 0;
  496. /* enable STUART interrupt to the processor */
  497. STMCR = MCR_OUT2;
  498. /* configure SIR frame format: StartBit - Data 7 ... Data 0 - Stop Bit */
  499. STLCR = LCR_WLS0 | LCR_WLS1;
  500. /* enable FIFO, we use FIFO to improve performance */
  501. STFCR = FCR_TRFIFOE | FCR_ITL_32;
  502. /* disable FICP */
  503. ICCR0 = 0;
  504. /* configure FICP ICCR2 */
  505. ICCR2 = ICCR2_TXP | ICCR2_TRIG_32;
  506. /* configure DMAC */
  507. DRCMR(17) = si->rxdma | DRCMR_MAPVLD;
  508. DRCMR(18) = si->txdma | DRCMR_MAPVLD;
  509. /* force SIR reinitialization */
  510. si->speed = 4000000;
  511. pxa_irda_set_speed(si, 9600);
  512. printk(KERN_DEBUG "pxa_ir: irda startup\n");
  513. }
  514. static void pxa_irda_shutdown(struct pxa_irda *si)
  515. {
  516. unsigned long flags;
  517. local_irq_save(flags);
  518. /* disable STUART and interrupt */
  519. STIER = 0;
  520. /* disable STUART SIR mode */
  521. STISR = 0;
  522. /* disable DMA */
  523. DCSR(si->txdma) &= ~DCSR_RUN;
  524. DCSR(si->rxdma) &= ~DCSR_RUN;
  525. /* disable FICP */
  526. ICCR0 = 0;
  527. /* disable the STUART or FICP clocks */
  528. pxa_irda_disable_clk(si);
  529. DRCMR(17) = 0;
  530. DRCMR(18) = 0;
  531. local_irq_restore(flags);
  532. /* power off board transceiver */
  533. si->pdata->transceiver_mode(si->dev, IR_OFF);
  534. printk(KERN_DEBUG "pxa_ir: irda shutdown\n");
  535. }
  536. static int pxa_irda_start(struct net_device *dev)
  537. {
  538. struct pxa_irda *si = netdev_priv(dev);
  539. int err;
  540. si->speed = 9600;
  541. err = request_irq(IRQ_STUART, pxa_irda_sir_irq, 0, dev->name, dev);
  542. if (err)
  543. goto err_irq1;
  544. err = request_irq(IRQ_ICP, pxa_irda_fir_irq, 0, dev->name, dev);
  545. if (err)
  546. goto err_irq2;
  547. /*
  548. * The interrupt must remain disabled for now.
  549. */
  550. disable_irq(IRQ_STUART);
  551. disable_irq(IRQ_ICP);
  552. err = -EBUSY;
  553. si->rxdma = pxa_request_dma("FICP_RX",DMA_PRIO_LOW, pxa_irda_fir_dma_rx_irq, dev);
  554. if (si->rxdma < 0)
  555. goto err_rx_dma;
  556. si->txdma = pxa_request_dma("FICP_TX",DMA_PRIO_LOW, pxa_irda_fir_dma_tx_irq, dev);
  557. if (si->txdma < 0)
  558. goto err_tx_dma;
  559. err = -ENOMEM;
  560. si->dma_rx_buff = dma_alloc_coherent(si->dev, IRDA_FRAME_SIZE_LIMIT,
  561. &si->dma_rx_buff_phy, GFP_KERNEL );
  562. if (!si->dma_rx_buff)
  563. goto err_dma_rx_buff;
  564. si->dma_tx_buff = dma_alloc_coherent(si->dev, IRDA_FRAME_SIZE_LIMIT,
  565. &si->dma_tx_buff_phy, GFP_KERNEL );
  566. if (!si->dma_tx_buff)
  567. goto err_dma_tx_buff;
  568. /* Setup the serial port for the initial speed. */
  569. pxa_irda_startup(si);
  570. /*
  571. * Open a new IrLAP layer instance.
  572. */
  573. si->irlap = irlap_open(dev, &si->qos, "pxa");
  574. err = -ENOMEM;
  575. if (!si->irlap)
  576. goto err_irlap;
  577. /*
  578. * Now enable the interrupt and start the queue
  579. */
  580. enable_irq(IRQ_STUART);
  581. enable_irq(IRQ_ICP);
  582. netif_start_queue(dev);
  583. printk(KERN_DEBUG "pxa_ir: irda driver opened\n");
  584. return 0;
  585. err_irlap:
  586. pxa_irda_shutdown(si);
  587. dma_free_coherent(si->dev, IRDA_FRAME_SIZE_LIMIT, si->dma_tx_buff, si->dma_tx_buff_phy);
  588. err_dma_tx_buff:
  589. dma_free_coherent(si->dev, IRDA_FRAME_SIZE_LIMIT, si->dma_rx_buff, si->dma_rx_buff_phy);
  590. err_dma_rx_buff:
  591. pxa_free_dma(si->txdma);
  592. err_tx_dma:
  593. pxa_free_dma(si->rxdma);
  594. err_rx_dma:
  595. free_irq(IRQ_ICP, dev);
  596. err_irq2:
  597. free_irq(IRQ_STUART, dev);
  598. err_irq1:
  599. return err;
  600. }
  601. static int pxa_irda_stop(struct net_device *dev)
  602. {
  603. struct pxa_irda *si = netdev_priv(dev);
  604. netif_stop_queue(dev);
  605. pxa_irda_shutdown(si);
  606. /* Stop IrLAP */
  607. if (si->irlap) {
  608. irlap_close(si->irlap);
  609. si->irlap = NULL;
  610. }
  611. free_irq(IRQ_STUART, dev);
  612. free_irq(IRQ_ICP, dev);
  613. pxa_free_dma(si->rxdma);
  614. pxa_free_dma(si->txdma);
  615. if (si->dma_rx_buff)
  616. dma_free_coherent(si->dev, IRDA_FRAME_SIZE_LIMIT, si->dma_tx_buff, si->dma_tx_buff_phy);
  617. if (si->dma_tx_buff)
  618. dma_free_coherent(si->dev, IRDA_FRAME_SIZE_LIMIT, si->dma_rx_buff, si->dma_rx_buff_phy);
  619. printk(KERN_DEBUG "pxa_ir: irda driver closed\n");
  620. return 0;
  621. }
  622. static int pxa_irda_suspend(struct platform_device *_dev, pm_message_t state)
  623. {
  624. struct net_device *dev = platform_get_drvdata(_dev);
  625. struct pxa_irda *si;
  626. if (dev && netif_running(dev)) {
  627. si = netdev_priv(dev);
  628. netif_device_detach(dev);
  629. pxa_irda_shutdown(si);
  630. }
  631. return 0;
  632. }
  633. static int pxa_irda_resume(struct platform_device *_dev)
  634. {
  635. struct net_device *dev = platform_get_drvdata(_dev);
  636. struct pxa_irda *si;
  637. if (dev && netif_running(dev)) {
  638. si = netdev_priv(dev);
  639. pxa_irda_startup(si);
  640. netif_device_attach(dev);
  641. netif_wake_queue(dev);
  642. }
  643. return 0;
  644. }
  645. static int pxa_irda_init_iobuf(iobuff_t *io, int size)
  646. {
  647. io->head = kmalloc(size, GFP_KERNEL | GFP_DMA);
  648. if (io->head != NULL) {
  649. io->truesize = size;
  650. io->in_frame = FALSE;
  651. io->state = OUTSIDE_FRAME;
  652. io->data = io->head;
  653. }
  654. return io->head ? 0 : -ENOMEM;
  655. }
  656. static const struct net_device_ops pxa_irda_netdev_ops = {
  657. .ndo_open = pxa_irda_start,
  658. .ndo_stop = pxa_irda_stop,
  659. .ndo_start_xmit = pxa_irda_hard_xmit,
  660. .ndo_do_ioctl = pxa_irda_ioctl,
  661. };
  662. static int pxa_irda_probe(struct platform_device *pdev)
  663. {
  664. struct net_device *dev;
  665. struct pxa_irda *si;
  666. unsigned int baudrate_mask;
  667. int err;
  668. if (!pdev->dev.platform_data)
  669. return -ENODEV;
  670. err = request_mem_region(__PREG(STUART), 0x24, "IrDA") ? 0 : -EBUSY;
  671. if (err)
  672. goto err_mem_1;
  673. err = request_mem_region(__PREG(FICP), 0x1c, "IrDA") ? 0 : -EBUSY;
  674. if (err)
  675. goto err_mem_2;
  676. dev = alloc_irdadev(sizeof(struct pxa_irda));
  677. if (!dev)
  678. goto err_mem_3;
  679. SET_NETDEV_DEV(dev, &pdev->dev);
  680. si = netdev_priv(dev);
  681. si->dev = &pdev->dev;
  682. si->pdata = pdev->dev.platform_data;
  683. si->sir_clk = clk_get(&pdev->dev, "UARTCLK");
  684. si->fir_clk = clk_get(&pdev->dev, "FICPCLK");
  685. if (IS_ERR(si->sir_clk) || IS_ERR(si->fir_clk)) {
  686. err = PTR_ERR(IS_ERR(si->sir_clk) ? si->sir_clk : si->fir_clk);
  687. goto err_mem_4;
  688. }
  689. /*
  690. * Initialise the SIR buffers
  691. */
  692. err = pxa_irda_init_iobuf(&si->rx_buff, 14384);
  693. if (err)
  694. goto err_mem_4;
  695. err = pxa_irda_init_iobuf(&si->tx_buff, 4000);
  696. if (err)
  697. goto err_mem_5;
  698. if (si->pdata->startup)
  699. err = si->pdata->startup(si->dev);
  700. if (err)
  701. goto err_startup;
  702. dev->netdev_ops = &pxa_irda_netdev_ops;
  703. irda_init_max_qos_capabilies(&si->qos);
  704. baudrate_mask = 0;
  705. if (si->pdata->transceiver_cap & IR_SIRMODE)
  706. baudrate_mask |= IR_9600|IR_19200|IR_38400|IR_57600|IR_115200;
  707. if (si->pdata->transceiver_cap & IR_FIRMODE)
  708. baudrate_mask |= IR_4000000 << 8;
  709. si->qos.baud_rate.bits &= baudrate_mask;
  710. si->qos.min_turn_time.bits = 7; /* 1ms or more */
  711. irda_qos_bits_to_value(&si->qos);
  712. err = register_netdev(dev);
  713. if (err == 0)
  714. dev_set_drvdata(&pdev->dev, dev);
  715. if (err) {
  716. if (si->pdata->shutdown)
  717. si->pdata->shutdown(si->dev);
  718. err_startup:
  719. kfree(si->tx_buff.head);
  720. err_mem_5:
  721. kfree(si->rx_buff.head);
  722. err_mem_4:
  723. if (si->sir_clk && !IS_ERR(si->sir_clk))
  724. clk_put(si->sir_clk);
  725. if (si->fir_clk && !IS_ERR(si->fir_clk))
  726. clk_put(si->fir_clk);
  727. free_netdev(dev);
  728. err_mem_3:
  729. release_mem_region(__PREG(FICP), 0x1c);
  730. err_mem_2:
  731. release_mem_region(__PREG(STUART), 0x24);
  732. }
  733. err_mem_1:
  734. return err;
  735. }
  736. static int pxa_irda_remove(struct platform_device *_dev)
  737. {
  738. struct net_device *dev = platform_get_drvdata(_dev);
  739. if (dev) {
  740. struct pxa_irda *si = netdev_priv(dev);
  741. unregister_netdev(dev);
  742. if (si->pdata->shutdown)
  743. si->pdata->shutdown(si->dev);
  744. kfree(si->tx_buff.head);
  745. kfree(si->rx_buff.head);
  746. clk_put(si->fir_clk);
  747. clk_put(si->sir_clk);
  748. free_netdev(dev);
  749. }
  750. release_mem_region(__PREG(STUART), 0x24);
  751. release_mem_region(__PREG(FICP), 0x1c);
  752. return 0;
  753. }
  754. static struct platform_driver pxa_ir_driver = {
  755. .driver = {
  756. .name = "pxa2xx-ir",
  757. .owner = THIS_MODULE,
  758. },
  759. .probe = pxa_irda_probe,
  760. .remove = pxa_irda_remove,
  761. .suspend = pxa_irda_suspend,
  762. .resume = pxa_irda_resume,
  763. };
  764. static int __init pxa_irda_init(void)
  765. {
  766. return platform_driver_register(&pxa_ir_driver);
  767. }
  768. static void __exit pxa_irda_exit(void)
  769. {
  770. platform_driver_unregister(&pxa_ir_driver);
  771. }
  772. module_init(pxa_irda_init);
  773. module_exit(pxa_irda_exit);
  774. MODULE_LICENSE("GPL");
  775. MODULE_ALIAS("platform:pxa2xx-ir");