forcedeth.c 193 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411
  1. /*
  2. * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
  3. *
  4. * Note: This driver is a cleanroom reimplementation based on reverse
  5. * engineered documentation written by Carl-Daniel Hailfinger
  6. * and Andrew de Quincey.
  7. *
  8. * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
  9. * trademarks of NVIDIA Corporation in the United States and other
  10. * countries.
  11. *
  12. * Copyright (C) 2003,4,5 Manfred Spraul
  13. * Copyright (C) 2004 Andrew de Quincey (wol support)
  14. * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
  15. * IRQ rate fixes, bigendian fixes, cleanups, verification)
  16. * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  31. *
  32. * Known bugs:
  33. * We suspect that on some hardware no TX done interrupts are generated.
  34. * This means recovery from netif_stop_queue only happens if the hw timer
  35. * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
  36. * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
  37. * If your hardware reliably generates tx done interrupts, then you can remove
  38. * DEV_NEED_TIMERIRQ from the driver_data flags.
  39. * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
  40. * superfluous timer interrupts from the nic.
  41. */
  42. #define FORCEDETH_VERSION "0.64"
  43. #define DRV_NAME "forcedeth"
  44. #include <linux/module.h>
  45. #include <linux/types.h>
  46. #include <linux/pci.h>
  47. #include <linux/interrupt.h>
  48. #include <linux/netdevice.h>
  49. #include <linux/etherdevice.h>
  50. #include <linux/delay.h>
  51. #include <linux/spinlock.h>
  52. #include <linux/ethtool.h>
  53. #include <linux/timer.h>
  54. #include <linux/skbuff.h>
  55. #include <linux/mii.h>
  56. #include <linux/random.h>
  57. #include <linux/init.h>
  58. #include <linux/if_vlan.h>
  59. #include <linux/dma-mapping.h>
  60. #include <asm/irq.h>
  61. #include <asm/io.h>
  62. #include <asm/uaccess.h>
  63. #include <asm/system.h>
  64. #if 0
  65. #define dprintk printk
  66. #else
  67. #define dprintk(x...) do { } while (0)
  68. #endif
  69. #define TX_WORK_PER_LOOP 64
  70. #define RX_WORK_PER_LOOP 64
  71. /*
  72. * Hardware access:
  73. */
  74. #define DEV_NEED_TIMERIRQ 0x0000001 /* set the timer irq flag in the irq mask */
  75. #define DEV_NEED_LINKTIMER 0x0000002 /* poll link settings. Relies on the timer irq */
  76. #define DEV_HAS_LARGEDESC 0x0000004 /* device supports jumbo frames and needs packet format 2 */
  77. #define DEV_HAS_HIGH_DMA 0x0000008 /* device supports 64bit dma */
  78. #define DEV_HAS_CHECKSUM 0x0000010 /* device supports tx and rx checksum offloads */
  79. #define DEV_HAS_VLAN 0x0000020 /* device supports vlan tagging and striping */
  80. #define DEV_HAS_MSI 0x0000040 /* device supports MSI */
  81. #define DEV_HAS_MSI_X 0x0000080 /* device supports MSI-X */
  82. #define DEV_HAS_POWER_CNTRL 0x0000100 /* device supports power savings */
  83. #define DEV_HAS_STATISTICS_V1 0x0000200 /* device supports hw statistics version 1 */
  84. #define DEV_HAS_STATISTICS_V2 0x0000600 /* device supports hw statistics version 2 */
  85. #define DEV_HAS_STATISTICS_V3 0x0000e00 /* device supports hw statistics version 3 */
  86. #define DEV_HAS_TEST_EXTENDED 0x0001000 /* device supports extended diagnostic test */
  87. #define DEV_HAS_MGMT_UNIT 0x0002000 /* device supports management unit */
  88. #define DEV_HAS_CORRECT_MACADDR 0x0004000 /* device supports correct mac address order */
  89. #define DEV_HAS_COLLISION_FIX 0x0008000 /* device supports tx collision fix */
  90. #define DEV_HAS_PAUSEFRAME_TX_V1 0x0010000 /* device supports tx pause frames version 1 */
  91. #define DEV_HAS_PAUSEFRAME_TX_V2 0x0020000 /* device supports tx pause frames version 2 */
  92. #define DEV_HAS_PAUSEFRAME_TX_V3 0x0040000 /* device supports tx pause frames version 3 */
  93. #define DEV_NEED_TX_LIMIT 0x0080000 /* device needs to limit tx */
  94. #define DEV_NEED_TX_LIMIT2 0x0180000 /* device needs to limit tx, expect for some revs */
  95. #define DEV_HAS_GEAR_MODE 0x0200000 /* device supports gear mode */
  96. #define DEV_NEED_PHY_INIT_FIX 0x0400000 /* device needs specific phy workaround */
  97. #define DEV_NEED_LOW_POWER_FIX 0x0800000 /* device needs special power up workaround */
  98. #define DEV_NEED_MSI_FIX 0x1000000 /* device needs msi workaround */
  99. enum {
  100. NvRegIrqStatus = 0x000,
  101. #define NVREG_IRQSTAT_MIIEVENT 0x040
  102. #define NVREG_IRQSTAT_MASK 0x83ff
  103. NvRegIrqMask = 0x004,
  104. #define NVREG_IRQ_RX_ERROR 0x0001
  105. #define NVREG_IRQ_RX 0x0002
  106. #define NVREG_IRQ_RX_NOBUF 0x0004
  107. #define NVREG_IRQ_TX_ERR 0x0008
  108. #define NVREG_IRQ_TX_OK 0x0010
  109. #define NVREG_IRQ_TIMER 0x0020
  110. #define NVREG_IRQ_LINK 0x0040
  111. #define NVREG_IRQ_RX_FORCED 0x0080
  112. #define NVREG_IRQ_TX_FORCED 0x0100
  113. #define NVREG_IRQ_RECOVER_ERROR 0x8200
  114. #define NVREG_IRQMASK_THROUGHPUT 0x00df
  115. #define NVREG_IRQMASK_CPU 0x0060
  116. #define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
  117. #define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
  118. #define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
  119. NvRegUnknownSetupReg6 = 0x008,
  120. #define NVREG_UNKSETUP6_VAL 3
  121. /*
  122. * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
  123. * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
  124. */
  125. NvRegPollingInterval = 0x00c,
  126. #define NVREG_POLL_DEFAULT_THROUGHPUT 65535 /* backup tx cleanup if loop max reached */
  127. #define NVREG_POLL_DEFAULT_CPU 13
  128. NvRegMSIMap0 = 0x020,
  129. NvRegMSIMap1 = 0x024,
  130. NvRegMSIIrqMask = 0x030,
  131. #define NVREG_MSI_VECTOR_0_ENABLED 0x01
  132. NvRegMisc1 = 0x080,
  133. #define NVREG_MISC1_PAUSE_TX 0x01
  134. #define NVREG_MISC1_HD 0x02
  135. #define NVREG_MISC1_FORCE 0x3b0f3c
  136. NvRegMacReset = 0x34,
  137. #define NVREG_MAC_RESET_ASSERT 0x0F3
  138. NvRegTransmitterControl = 0x084,
  139. #define NVREG_XMITCTL_START 0x01
  140. #define NVREG_XMITCTL_MGMT_ST 0x40000000
  141. #define NVREG_XMITCTL_SYNC_MASK 0x000f0000
  142. #define NVREG_XMITCTL_SYNC_NOT_READY 0x0
  143. #define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
  144. #define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
  145. #define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
  146. #define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
  147. #define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
  148. #define NVREG_XMITCTL_HOST_LOADED 0x00004000
  149. #define NVREG_XMITCTL_TX_PATH_EN 0x01000000
  150. #define NVREG_XMITCTL_DATA_START 0x00100000
  151. #define NVREG_XMITCTL_DATA_READY 0x00010000
  152. #define NVREG_XMITCTL_DATA_ERROR 0x00020000
  153. NvRegTransmitterStatus = 0x088,
  154. #define NVREG_XMITSTAT_BUSY 0x01
  155. NvRegPacketFilterFlags = 0x8c,
  156. #define NVREG_PFF_PAUSE_RX 0x08
  157. #define NVREG_PFF_ALWAYS 0x7F0000
  158. #define NVREG_PFF_PROMISC 0x80
  159. #define NVREG_PFF_MYADDR 0x20
  160. #define NVREG_PFF_LOOPBACK 0x10
  161. NvRegOffloadConfig = 0x90,
  162. #define NVREG_OFFLOAD_HOMEPHY 0x601
  163. #define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
  164. NvRegReceiverControl = 0x094,
  165. #define NVREG_RCVCTL_START 0x01
  166. #define NVREG_RCVCTL_RX_PATH_EN 0x01000000
  167. NvRegReceiverStatus = 0x98,
  168. #define NVREG_RCVSTAT_BUSY 0x01
  169. NvRegSlotTime = 0x9c,
  170. #define NVREG_SLOTTIME_LEGBF_ENABLED 0x80000000
  171. #define NVREG_SLOTTIME_10_100_FULL 0x00007f00
  172. #define NVREG_SLOTTIME_1000_FULL 0x0003ff00
  173. #define NVREG_SLOTTIME_HALF 0x0000ff00
  174. #define NVREG_SLOTTIME_DEFAULT 0x00007f00
  175. #define NVREG_SLOTTIME_MASK 0x000000ff
  176. NvRegTxDeferral = 0xA0,
  177. #define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
  178. #define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
  179. #define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
  180. #define NVREG_TX_DEFERRAL_RGMII_STRETCH_10 0x16190f
  181. #define NVREG_TX_DEFERRAL_RGMII_STRETCH_100 0x16300f
  182. #define NVREG_TX_DEFERRAL_MII_STRETCH 0x152000
  183. NvRegRxDeferral = 0xA4,
  184. #define NVREG_RX_DEFERRAL_DEFAULT 0x16
  185. NvRegMacAddrA = 0xA8,
  186. NvRegMacAddrB = 0xAC,
  187. NvRegMulticastAddrA = 0xB0,
  188. #define NVREG_MCASTADDRA_FORCE 0x01
  189. NvRegMulticastAddrB = 0xB4,
  190. NvRegMulticastMaskA = 0xB8,
  191. #define NVREG_MCASTMASKA_NONE 0xffffffff
  192. NvRegMulticastMaskB = 0xBC,
  193. #define NVREG_MCASTMASKB_NONE 0xffff
  194. NvRegPhyInterface = 0xC0,
  195. #define PHY_RGMII 0x10000000
  196. NvRegBackOffControl = 0xC4,
  197. #define NVREG_BKOFFCTRL_DEFAULT 0x70000000
  198. #define NVREG_BKOFFCTRL_SEED_MASK 0x000003ff
  199. #define NVREG_BKOFFCTRL_SELECT 24
  200. #define NVREG_BKOFFCTRL_GEAR 12
  201. NvRegTxRingPhysAddr = 0x100,
  202. NvRegRxRingPhysAddr = 0x104,
  203. NvRegRingSizes = 0x108,
  204. #define NVREG_RINGSZ_TXSHIFT 0
  205. #define NVREG_RINGSZ_RXSHIFT 16
  206. NvRegTransmitPoll = 0x10c,
  207. #define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
  208. NvRegLinkSpeed = 0x110,
  209. #define NVREG_LINKSPEED_FORCE 0x10000
  210. #define NVREG_LINKSPEED_10 1000
  211. #define NVREG_LINKSPEED_100 100
  212. #define NVREG_LINKSPEED_1000 50
  213. #define NVREG_LINKSPEED_MASK (0xFFF)
  214. NvRegUnknownSetupReg5 = 0x130,
  215. #define NVREG_UNKSETUP5_BIT31 (1<<31)
  216. NvRegTxWatermark = 0x13c,
  217. #define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
  218. #define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
  219. #define NVREG_TX_WM_DESC2_3_1000 0xfe08000
  220. NvRegTxRxControl = 0x144,
  221. #define NVREG_TXRXCTL_KICK 0x0001
  222. #define NVREG_TXRXCTL_BIT1 0x0002
  223. #define NVREG_TXRXCTL_BIT2 0x0004
  224. #define NVREG_TXRXCTL_IDLE 0x0008
  225. #define NVREG_TXRXCTL_RESET 0x0010
  226. #define NVREG_TXRXCTL_RXCHECK 0x0400
  227. #define NVREG_TXRXCTL_DESC_1 0
  228. #define NVREG_TXRXCTL_DESC_2 0x002100
  229. #define NVREG_TXRXCTL_DESC_3 0xc02200
  230. #define NVREG_TXRXCTL_VLANSTRIP 0x00040
  231. #define NVREG_TXRXCTL_VLANINS 0x00080
  232. NvRegTxRingPhysAddrHigh = 0x148,
  233. NvRegRxRingPhysAddrHigh = 0x14C,
  234. NvRegTxPauseFrame = 0x170,
  235. #define NVREG_TX_PAUSEFRAME_DISABLE 0x0fff0080
  236. #define NVREG_TX_PAUSEFRAME_ENABLE_V1 0x01800010
  237. #define NVREG_TX_PAUSEFRAME_ENABLE_V2 0x056003f0
  238. #define NVREG_TX_PAUSEFRAME_ENABLE_V3 0x09f00880
  239. NvRegTxPauseFrameLimit = 0x174,
  240. #define NVREG_TX_PAUSEFRAMELIMIT_ENABLE 0x00010000
  241. NvRegMIIStatus = 0x180,
  242. #define NVREG_MIISTAT_ERROR 0x0001
  243. #define NVREG_MIISTAT_LINKCHANGE 0x0008
  244. #define NVREG_MIISTAT_MASK_RW 0x0007
  245. #define NVREG_MIISTAT_MASK_ALL 0x000f
  246. NvRegMIIMask = 0x184,
  247. #define NVREG_MII_LINKCHANGE 0x0008
  248. NvRegAdapterControl = 0x188,
  249. #define NVREG_ADAPTCTL_START 0x02
  250. #define NVREG_ADAPTCTL_LINKUP 0x04
  251. #define NVREG_ADAPTCTL_PHYVALID 0x40000
  252. #define NVREG_ADAPTCTL_RUNNING 0x100000
  253. #define NVREG_ADAPTCTL_PHYSHIFT 24
  254. NvRegMIISpeed = 0x18c,
  255. #define NVREG_MIISPEED_BIT8 (1<<8)
  256. #define NVREG_MIIDELAY 5
  257. NvRegMIIControl = 0x190,
  258. #define NVREG_MIICTL_INUSE 0x08000
  259. #define NVREG_MIICTL_WRITE 0x00400
  260. #define NVREG_MIICTL_ADDRSHIFT 5
  261. NvRegMIIData = 0x194,
  262. NvRegTxUnicast = 0x1a0,
  263. NvRegTxMulticast = 0x1a4,
  264. NvRegTxBroadcast = 0x1a8,
  265. NvRegWakeUpFlags = 0x200,
  266. #define NVREG_WAKEUPFLAGS_VAL 0x7770
  267. #define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
  268. #define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
  269. #define NVREG_WAKEUPFLAGS_D3SHIFT 12
  270. #define NVREG_WAKEUPFLAGS_D2SHIFT 8
  271. #define NVREG_WAKEUPFLAGS_D1SHIFT 4
  272. #define NVREG_WAKEUPFLAGS_D0SHIFT 0
  273. #define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
  274. #define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
  275. #define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
  276. #define NVREG_WAKEUPFLAGS_ENABLE 0x1111
  277. NvRegMgmtUnitGetVersion = 0x204,
  278. #define NVREG_MGMTUNITGETVERSION 0x01
  279. NvRegMgmtUnitVersion = 0x208,
  280. #define NVREG_MGMTUNITVERSION 0x08
  281. NvRegPowerCap = 0x268,
  282. #define NVREG_POWERCAP_D3SUPP (1<<30)
  283. #define NVREG_POWERCAP_D2SUPP (1<<26)
  284. #define NVREG_POWERCAP_D1SUPP (1<<25)
  285. NvRegPowerState = 0x26c,
  286. #define NVREG_POWERSTATE_POWEREDUP 0x8000
  287. #define NVREG_POWERSTATE_VALID 0x0100
  288. #define NVREG_POWERSTATE_MASK 0x0003
  289. #define NVREG_POWERSTATE_D0 0x0000
  290. #define NVREG_POWERSTATE_D1 0x0001
  291. #define NVREG_POWERSTATE_D2 0x0002
  292. #define NVREG_POWERSTATE_D3 0x0003
  293. NvRegMgmtUnitControl = 0x278,
  294. #define NVREG_MGMTUNITCONTROL_INUSE 0x20000
  295. NvRegTxCnt = 0x280,
  296. NvRegTxZeroReXmt = 0x284,
  297. NvRegTxOneReXmt = 0x288,
  298. NvRegTxManyReXmt = 0x28c,
  299. NvRegTxLateCol = 0x290,
  300. NvRegTxUnderflow = 0x294,
  301. NvRegTxLossCarrier = 0x298,
  302. NvRegTxExcessDef = 0x29c,
  303. NvRegTxRetryErr = 0x2a0,
  304. NvRegRxFrameErr = 0x2a4,
  305. NvRegRxExtraByte = 0x2a8,
  306. NvRegRxLateCol = 0x2ac,
  307. NvRegRxRunt = 0x2b0,
  308. NvRegRxFrameTooLong = 0x2b4,
  309. NvRegRxOverflow = 0x2b8,
  310. NvRegRxFCSErr = 0x2bc,
  311. NvRegRxFrameAlignErr = 0x2c0,
  312. NvRegRxLenErr = 0x2c4,
  313. NvRegRxUnicast = 0x2c8,
  314. NvRegRxMulticast = 0x2cc,
  315. NvRegRxBroadcast = 0x2d0,
  316. NvRegTxDef = 0x2d4,
  317. NvRegTxFrame = 0x2d8,
  318. NvRegRxCnt = 0x2dc,
  319. NvRegTxPause = 0x2e0,
  320. NvRegRxPause = 0x2e4,
  321. NvRegRxDropFrame = 0x2e8,
  322. NvRegVlanControl = 0x300,
  323. #define NVREG_VLANCONTROL_ENABLE 0x2000
  324. NvRegMSIXMap0 = 0x3e0,
  325. NvRegMSIXMap1 = 0x3e4,
  326. NvRegMSIXIrqStatus = 0x3f0,
  327. NvRegPowerState2 = 0x600,
  328. #define NVREG_POWERSTATE2_POWERUP_MASK 0x0F15
  329. #define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
  330. #define NVREG_POWERSTATE2_PHY_RESET 0x0004
  331. #define NVREG_POWERSTATE2_GATE_CLOCKS 0x0F00
  332. };
  333. /* Big endian: should work, but is untested */
  334. struct ring_desc {
  335. __le32 buf;
  336. __le32 flaglen;
  337. };
  338. struct ring_desc_ex {
  339. __le32 bufhigh;
  340. __le32 buflow;
  341. __le32 txvlan;
  342. __le32 flaglen;
  343. };
  344. union ring_type {
  345. struct ring_desc* orig;
  346. struct ring_desc_ex* ex;
  347. };
  348. #define FLAG_MASK_V1 0xffff0000
  349. #define FLAG_MASK_V2 0xffffc000
  350. #define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
  351. #define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
  352. #define NV_TX_LASTPACKET (1<<16)
  353. #define NV_TX_RETRYERROR (1<<19)
  354. #define NV_TX_RETRYCOUNT_MASK (0xF<<20)
  355. #define NV_TX_FORCED_INTERRUPT (1<<24)
  356. #define NV_TX_DEFERRED (1<<26)
  357. #define NV_TX_CARRIERLOST (1<<27)
  358. #define NV_TX_LATECOLLISION (1<<28)
  359. #define NV_TX_UNDERFLOW (1<<29)
  360. #define NV_TX_ERROR (1<<30)
  361. #define NV_TX_VALID (1<<31)
  362. #define NV_TX2_LASTPACKET (1<<29)
  363. #define NV_TX2_RETRYERROR (1<<18)
  364. #define NV_TX2_RETRYCOUNT_MASK (0xF<<19)
  365. #define NV_TX2_FORCED_INTERRUPT (1<<30)
  366. #define NV_TX2_DEFERRED (1<<25)
  367. #define NV_TX2_CARRIERLOST (1<<26)
  368. #define NV_TX2_LATECOLLISION (1<<27)
  369. #define NV_TX2_UNDERFLOW (1<<28)
  370. /* error and valid are the same for both */
  371. #define NV_TX2_ERROR (1<<30)
  372. #define NV_TX2_VALID (1<<31)
  373. #define NV_TX2_TSO (1<<28)
  374. #define NV_TX2_TSO_SHIFT 14
  375. #define NV_TX2_TSO_MAX_SHIFT 14
  376. #define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
  377. #define NV_TX2_CHECKSUM_L3 (1<<27)
  378. #define NV_TX2_CHECKSUM_L4 (1<<26)
  379. #define NV_TX3_VLAN_TAG_PRESENT (1<<18)
  380. #define NV_RX_DESCRIPTORVALID (1<<16)
  381. #define NV_RX_MISSEDFRAME (1<<17)
  382. #define NV_RX_SUBSTRACT1 (1<<18)
  383. #define NV_RX_ERROR1 (1<<23)
  384. #define NV_RX_ERROR2 (1<<24)
  385. #define NV_RX_ERROR3 (1<<25)
  386. #define NV_RX_ERROR4 (1<<26)
  387. #define NV_RX_CRCERR (1<<27)
  388. #define NV_RX_OVERFLOW (1<<28)
  389. #define NV_RX_FRAMINGERR (1<<29)
  390. #define NV_RX_ERROR (1<<30)
  391. #define NV_RX_AVAIL (1<<31)
  392. #define NV_RX_ERROR_MASK (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
  393. #define NV_RX2_CHECKSUMMASK (0x1C000000)
  394. #define NV_RX2_CHECKSUM_IP (0x10000000)
  395. #define NV_RX2_CHECKSUM_IP_TCP (0x14000000)
  396. #define NV_RX2_CHECKSUM_IP_UDP (0x18000000)
  397. #define NV_RX2_DESCRIPTORVALID (1<<29)
  398. #define NV_RX2_SUBSTRACT1 (1<<25)
  399. #define NV_RX2_ERROR1 (1<<18)
  400. #define NV_RX2_ERROR2 (1<<19)
  401. #define NV_RX2_ERROR3 (1<<20)
  402. #define NV_RX2_ERROR4 (1<<21)
  403. #define NV_RX2_CRCERR (1<<22)
  404. #define NV_RX2_OVERFLOW (1<<23)
  405. #define NV_RX2_FRAMINGERR (1<<24)
  406. /* error and avail are the same for both */
  407. #define NV_RX2_ERROR (1<<30)
  408. #define NV_RX2_AVAIL (1<<31)
  409. #define NV_RX2_ERROR_MASK (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
  410. #define NV_RX3_VLAN_TAG_PRESENT (1<<16)
  411. #define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
  412. /* Miscelaneous hardware related defines: */
  413. #define NV_PCI_REGSZ_VER1 0x270
  414. #define NV_PCI_REGSZ_VER2 0x2d4
  415. #define NV_PCI_REGSZ_VER3 0x604
  416. #define NV_PCI_REGSZ_MAX 0x604
  417. /* various timeout delays: all in usec */
  418. #define NV_TXRX_RESET_DELAY 4
  419. #define NV_TXSTOP_DELAY1 10
  420. #define NV_TXSTOP_DELAY1MAX 500000
  421. #define NV_TXSTOP_DELAY2 100
  422. #define NV_RXSTOP_DELAY1 10
  423. #define NV_RXSTOP_DELAY1MAX 500000
  424. #define NV_RXSTOP_DELAY2 100
  425. #define NV_SETUP5_DELAY 5
  426. #define NV_SETUP5_DELAYMAX 50000
  427. #define NV_POWERUP_DELAY 5
  428. #define NV_POWERUP_DELAYMAX 5000
  429. #define NV_MIIBUSY_DELAY 50
  430. #define NV_MIIPHY_DELAY 10
  431. #define NV_MIIPHY_DELAYMAX 10000
  432. #define NV_MAC_RESET_DELAY 64
  433. #define NV_WAKEUPPATTERNS 5
  434. #define NV_WAKEUPMASKENTRIES 4
  435. /* General driver defaults */
  436. #define NV_WATCHDOG_TIMEO (5*HZ)
  437. #define RX_RING_DEFAULT 512
  438. #define TX_RING_DEFAULT 256
  439. #define RX_RING_MIN 128
  440. #define TX_RING_MIN 64
  441. #define RING_MAX_DESC_VER_1 1024
  442. #define RING_MAX_DESC_VER_2_3 16384
  443. /* rx/tx mac addr + type + vlan + align + slack*/
  444. #define NV_RX_HEADERS (64)
  445. /* even more slack. */
  446. #define NV_RX_ALLOC_PAD (64)
  447. /* maximum mtu size */
  448. #define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
  449. #define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
  450. #define OOM_REFILL (1+HZ/20)
  451. #define POLL_WAIT (1+HZ/100)
  452. #define LINK_TIMEOUT (3*HZ)
  453. #define STATS_INTERVAL (10*HZ)
  454. /*
  455. * desc_ver values:
  456. * The nic supports three different descriptor types:
  457. * - DESC_VER_1: Original
  458. * - DESC_VER_2: support for jumbo frames.
  459. * - DESC_VER_3: 64-bit format.
  460. */
  461. #define DESC_VER_1 1
  462. #define DESC_VER_2 2
  463. #define DESC_VER_3 3
  464. /* PHY defines */
  465. #define PHY_OUI_MARVELL 0x5043
  466. #define PHY_OUI_CICADA 0x03f1
  467. #define PHY_OUI_VITESSE 0x01c1
  468. #define PHY_OUI_REALTEK 0x0732
  469. #define PHY_OUI_REALTEK2 0x0020
  470. #define PHYID1_OUI_MASK 0x03ff
  471. #define PHYID1_OUI_SHFT 6
  472. #define PHYID2_OUI_MASK 0xfc00
  473. #define PHYID2_OUI_SHFT 10
  474. #define PHYID2_MODEL_MASK 0x03f0
  475. #define PHY_MODEL_REALTEK_8211 0x0110
  476. #define PHY_REV_MASK 0x0001
  477. #define PHY_REV_REALTEK_8211B 0x0000
  478. #define PHY_REV_REALTEK_8211C 0x0001
  479. #define PHY_MODEL_REALTEK_8201 0x0200
  480. #define PHY_MODEL_MARVELL_E3016 0x0220
  481. #define PHY_MARVELL_E3016_INITMASK 0x0300
  482. #define PHY_CICADA_INIT1 0x0f000
  483. #define PHY_CICADA_INIT2 0x0e00
  484. #define PHY_CICADA_INIT3 0x01000
  485. #define PHY_CICADA_INIT4 0x0200
  486. #define PHY_CICADA_INIT5 0x0004
  487. #define PHY_CICADA_INIT6 0x02000
  488. #define PHY_VITESSE_INIT_REG1 0x1f
  489. #define PHY_VITESSE_INIT_REG2 0x10
  490. #define PHY_VITESSE_INIT_REG3 0x11
  491. #define PHY_VITESSE_INIT_REG4 0x12
  492. #define PHY_VITESSE_INIT_MSK1 0xc
  493. #define PHY_VITESSE_INIT_MSK2 0x0180
  494. #define PHY_VITESSE_INIT1 0x52b5
  495. #define PHY_VITESSE_INIT2 0xaf8a
  496. #define PHY_VITESSE_INIT3 0x8
  497. #define PHY_VITESSE_INIT4 0x8f8a
  498. #define PHY_VITESSE_INIT5 0xaf86
  499. #define PHY_VITESSE_INIT6 0x8f86
  500. #define PHY_VITESSE_INIT7 0xaf82
  501. #define PHY_VITESSE_INIT8 0x0100
  502. #define PHY_VITESSE_INIT9 0x8f82
  503. #define PHY_VITESSE_INIT10 0x0
  504. #define PHY_REALTEK_INIT_REG1 0x1f
  505. #define PHY_REALTEK_INIT_REG2 0x19
  506. #define PHY_REALTEK_INIT_REG3 0x13
  507. #define PHY_REALTEK_INIT_REG4 0x14
  508. #define PHY_REALTEK_INIT_REG5 0x18
  509. #define PHY_REALTEK_INIT_REG6 0x11
  510. #define PHY_REALTEK_INIT_REG7 0x01
  511. #define PHY_REALTEK_INIT1 0x0000
  512. #define PHY_REALTEK_INIT2 0x8e00
  513. #define PHY_REALTEK_INIT3 0x0001
  514. #define PHY_REALTEK_INIT4 0xad17
  515. #define PHY_REALTEK_INIT5 0xfb54
  516. #define PHY_REALTEK_INIT6 0xf5c7
  517. #define PHY_REALTEK_INIT7 0x1000
  518. #define PHY_REALTEK_INIT8 0x0003
  519. #define PHY_REALTEK_INIT9 0x0008
  520. #define PHY_REALTEK_INIT10 0x0005
  521. #define PHY_REALTEK_INIT11 0x0200
  522. #define PHY_REALTEK_INIT_MSK1 0x0003
  523. #define PHY_GIGABIT 0x0100
  524. #define PHY_TIMEOUT 0x1
  525. #define PHY_ERROR 0x2
  526. #define PHY_100 0x1
  527. #define PHY_1000 0x2
  528. #define PHY_HALF 0x100
  529. #define NV_PAUSEFRAME_RX_CAPABLE 0x0001
  530. #define NV_PAUSEFRAME_TX_CAPABLE 0x0002
  531. #define NV_PAUSEFRAME_RX_ENABLE 0x0004
  532. #define NV_PAUSEFRAME_TX_ENABLE 0x0008
  533. #define NV_PAUSEFRAME_RX_REQ 0x0010
  534. #define NV_PAUSEFRAME_TX_REQ 0x0020
  535. #define NV_PAUSEFRAME_AUTONEG 0x0040
  536. /* MSI/MSI-X defines */
  537. #define NV_MSI_X_MAX_VECTORS 8
  538. #define NV_MSI_X_VECTORS_MASK 0x000f
  539. #define NV_MSI_CAPABLE 0x0010
  540. #define NV_MSI_X_CAPABLE 0x0020
  541. #define NV_MSI_ENABLED 0x0040
  542. #define NV_MSI_X_ENABLED 0x0080
  543. #define NV_MSI_X_VECTOR_ALL 0x0
  544. #define NV_MSI_X_VECTOR_RX 0x0
  545. #define NV_MSI_X_VECTOR_TX 0x1
  546. #define NV_MSI_X_VECTOR_OTHER 0x2
  547. #define NV_MSI_PRIV_OFFSET 0x68
  548. #define NV_MSI_PRIV_VALUE 0xffffffff
  549. #define NV_RESTART_TX 0x1
  550. #define NV_RESTART_RX 0x2
  551. #define NV_TX_LIMIT_COUNT 16
  552. #define NV_DYNAMIC_THRESHOLD 4
  553. #define NV_DYNAMIC_MAX_QUIET_COUNT 2048
  554. /* statistics */
  555. struct nv_ethtool_str {
  556. char name[ETH_GSTRING_LEN];
  557. };
  558. static const struct nv_ethtool_str nv_estats_str[] = {
  559. { "tx_bytes" },
  560. { "tx_zero_rexmt" },
  561. { "tx_one_rexmt" },
  562. { "tx_many_rexmt" },
  563. { "tx_late_collision" },
  564. { "tx_fifo_errors" },
  565. { "tx_carrier_errors" },
  566. { "tx_excess_deferral" },
  567. { "tx_retry_error" },
  568. { "rx_frame_error" },
  569. { "rx_extra_byte" },
  570. { "rx_late_collision" },
  571. { "rx_runt" },
  572. { "rx_frame_too_long" },
  573. { "rx_over_errors" },
  574. { "rx_crc_errors" },
  575. { "rx_frame_align_error" },
  576. { "rx_length_error" },
  577. { "rx_unicast" },
  578. { "rx_multicast" },
  579. { "rx_broadcast" },
  580. { "rx_packets" },
  581. { "rx_errors_total" },
  582. { "tx_errors_total" },
  583. /* version 2 stats */
  584. { "tx_deferral" },
  585. { "tx_packets" },
  586. { "rx_bytes" },
  587. { "tx_pause" },
  588. { "rx_pause" },
  589. { "rx_drop_frame" },
  590. /* version 3 stats */
  591. { "tx_unicast" },
  592. { "tx_multicast" },
  593. { "tx_broadcast" }
  594. };
  595. struct nv_ethtool_stats {
  596. u64 tx_bytes;
  597. u64 tx_zero_rexmt;
  598. u64 tx_one_rexmt;
  599. u64 tx_many_rexmt;
  600. u64 tx_late_collision;
  601. u64 tx_fifo_errors;
  602. u64 tx_carrier_errors;
  603. u64 tx_excess_deferral;
  604. u64 tx_retry_error;
  605. u64 rx_frame_error;
  606. u64 rx_extra_byte;
  607. u64 rx_late_collision;
  608. u64 rx_runt;
  609. u64 rx_frame_too_long;
  610. u64 rx_over_errors;
  611. u64 rx_crc_errors;
  612. u64 rx_frame_align_error;
  613. u64 rx_length_error;
  614. u64 rx_unicast;
  615. u64 rx_multicast;
  616. u64 rx_broadcast;
  617. u64 rx_packets;
  618. u64 rx_errors_total;
  619. u64 tx_errors_total;
  620. /* version 2 stats */
  621. u64 tx_deferral;
  622. u64 tx_packets;
  623. u64 rx_bytes;
  624. u64 tx_pause;
  625. u64 rx_pause;
  626. u64 rx_drop_frame;
  627. /* version 3 stats */
  628. u64 tx_unicast;
  629. u64 tx_multicast;
  630. u64 tx_broadcast;
  631. };
  632. #define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
  633. #define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
  634. #define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
  635. /* diagnostics */
  636. #define NV_TEST_COUNT_BASE 3
  637. #define NV_TEST_COUNT_EXTENDED 4
  638. static const struct nv_ethtool_str nv_etests_str[] = {
  639. { "link (online/offline)" },
  640. { "register (offline) " },
  641. { "interrupt (offline) " },
  642. { "loopback (offline) " }
  643. };
  644. struct register_test {
  645. __u32 reg;
  646. __u32 mask;
  647. };
  648. static const struct register_test nv_registers_test[] = {
  649. { NvRegUnknownSetupReg6, 0x01 },
  650. { NvRegMisc1, 0x03c },
  651. { NvRegOffloadConfig, 0x03ff },
  652. { NvRegMulticastAddrA, 0xffffffff },
  653. { NvRegTxWatermark, 0x0ff },
  654. { NvRegWakeUpFlags, 0x07777 },
  655. { 0,0 }
  656. };
  657. struct nv_skb_map {
  658. struct sk_buff *skb;
  659. dma_addr_t dma;
  660. unsigned int dma_len:31;
  661. unsigned int dma_single:1;
  662. struct ring_desc_ex *first_tx_desc;
  663. struct nv_skb_map *next_tx_ctx;
  664. };
  665. /*
  666. * SMP locking:
  667. * All hardware access under netdev_priv(dev)->lock, except the performance
  668. * critical parts:
  669. * - rx is (pseudo-) lockless: it relies on the single-threading provided
  670. * by the arch code for interrupts.
  671. * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
  672. * needs netdev_priv(dev)->lock :-(
  673. * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
  674. */
  675. /* in dev: base, irq */
  676. struct fe_priv {
  677. spinlock_t lock;
  678. struct net_device *dev;
  679. struct napi_struct napi;
  680. /* General data:
  681. * Locking: spin_lock(&np->lock); */
  682. struct nv_ethtool_stats estats;
  683. int in_shutdown;
  684. u32 linkspeed;
  685. int duplex;
  686. int autoneg;
  687. int fixed_mode;
  688. int phyaddr;
  689. int wolenabled;
  690. unsigned int phy_oui;
  691. unsigned int phy_model;
  692. unsigned int phy_rev;
  693. u16 gigabit;
  694. int intr_test;
  695. int recover_error;
  696. int quiet_count;
  697. /* General data: RO fields */
  698. dma_addr_t ring_addr;
  699. struct pci_dev *pci_dev;
  700. u32 orig_mac[2];
  701. u32 events;
  702. u32 irqmask;
  703. u32 desc_ver;
  704. u32 txrxctl_bits;
  705. u32 vlanctl_bits;
  706. u32 driver_data;
  707. u32 device_id;
  708. u32 register_size;
  709. int rx_csum;
  710. u32 mac_in_use;
  711. int mgmt_version;
  712. int mgmt_sema;
  713. void __iomem *base;
  714. /* rx specific fields.
  715. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  716. */
  717. union ring_type get_rx, put_rx, first_rx, last_rx;
  718. struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
  719. struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
  720. struct nv_skb_map *rx_skb;
  721. union ring_type rx_ring;
  722. unsigned int rx_buf_sz;
  723. unsigned int pkt_limit;
  724. struct timer_list oom_kick;
  725. struct timer_list nic_poll;
  726. struct timer_list stats_poll;
  727. u32 nic_poll_irq;
  728. int rx_ring_size;
  729. /* media detection workaround.
  730. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  731. */
  732. int need_linktimer;
  733. unsigned long link_timeout;
  734. /*
  735. * tx specific fields.
  736. */
  737. union ring_type get_tx, put_tx, first_tx, last_tx;
  738. struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
  739. struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
  740. struct nv_skb_map *tx_skb;
  741. union ring_type tx_ring;
  742. u32 tx_flags;
  743. int tx_ring_size;
  744. int tx_limit;
  745. u32 tx_pkts_in_progress;
  746. struct nv_skb_map *tx_change_owner;
  747. struct nv_skb_map *tx_end_flip;
  748. int tx_stop;
  749. /* vlan fields */
  750. struct vlan_group *vlangrp;
  751. /* msi/msi-x fields */
  752. u32 msi_flags;
  753. struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
  754. /* flow control */
  755. u32 pause_flags;
  756. /* power saved state */
  757. u32 saved_config_space[NV_PCI_REGSZ_MAX/4];
  758. /* for different msi-x irq type */
  759. char name_rx[IFNAMSIZ + 3]; /* -rx */
  760. char name_tx[IFNAMSIZ + 3]; /* -tx */
  761. char name_other[IFNAMSIZ + 6]; /* -other */
  762. };
  763. /*
  764. * Maximum number of loops until we assume that a bit in the irq mask
  765. * is stuck. Overridable with module param.
  766. */
  767. static int max_interrupt_work = 4;
  768. /*
  769. * Optimization can be either throuput mode or cpu mode
  770. *
  771. * Throughput Mode: Every tx and rx packet will generate an interrupt.
  772. * CPU Mode: Interrupts are controlled by a timer.
  773. */
  774. enum {
  775. NV_OPTIMIZATION_MODE_THROUGHPUT,
  776. NV_OPTIMIZATION_MODE_CPU,
  777. NV_OPTIMIZATION_MODE_DYNAMIC
  778. };
  779. static int optimization_mode = NV_OPTIMIZATION_MODE_DYNAMIC;
  780. /*
  781. * Poll interval for timer irq
  782. *
  783. * This interval determines how frequent an interrupt is generated.
  784. * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
  785. * Min = 0, and Max = 65535
  786. */
  787. static int poll_interval = -1;
  788. /*
  789. * MSI interrupts
  790. */
  791. enum {
  792. NV_MSI_INT_DISABLED,
  793. NV_MSI_INT_ENABLED
  794. };
  795. static int msi = NV_MSI_INT_ENABLED;
  796. /*
  797. * MSIX interrupts
  798. */
  799. enum {
  800. NV_MSIX_INT_DISABLED,
  801. NV_MSIX_INT_ENABLED
  802. };
  803. static int msix = NV_MSIX_INT_ENABLED;
  804. /*
  805. * DMA 64bit
  806. */
  807. enum {
  808. NV_DMA_64BIT_DISABLED,
  809. NV_DMA_64BIT_ENABLED
  810. };
  811. static int dma_64bit = NV_DMA_64BIT_ENABLED;
  812. /*
  813. * Crossover Detection
  814. * Realtek 8201 phy + some OEM boards do not work properly.
  815. */
  816. enum {
  817. NV_CROSSOVER_DETECTION_DISABLED,
  818. NV_CROSSOVER_DETECTION_ENABLED
  819. };
  820. static int phy_cross = NV_CROSSOVER_DETECTION_DISABLED;
  821. /*
  822. * Power down phy when interface is down (persists through reboot;
  823. * older Linux and other OSes may not power it up again)
  824. */
  825. static int phy_power_down = 0;
  826. static inline struct fe_priv *get_nvpriv(struct net_device *dev)
  827. {
  828. return netdev_priv(dev);
  829. }
  830. static inline u8 __iomem *get_hwbase(struct net_device *dev)
  831. {
  832. return ((struct fe_priv *)netdev_priv(dev))->base;
  833. }
  834. static inline void pci_push(u8 __iomem *base)
  835. {
  836. /* force out pending posted writes */
  837. readl(base);
  838. }
  839. static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
  840. {
  841. return le32_to_cpu(prd->flaglen)
  842. & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
  843. }
  844. static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
  845. {
  846. return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
  847. }
  848. static bool nv_optimized(struct fe_priv *np)
  849. {
  850. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  851. return false;
  852. return true;
  853. }
  854. static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
  855. int delay, int delaymax, const char *msg)
  856. {
  857. u8 __iomem *base = get_hwbase(dev);
  858. pci_push(base);
  859. do {
  860. udelay(delay);
  861. delaymax -= delay;
  862. if (delaymax < 0) {
  863. if (msg)
  864. printk("%s", msg);
  865. return 1;
  866. }
  867. } while ((readl(base + offset) & mask) != target);
  868. return 0;
  869. }
  870. #define NV_SETUP_RX_RING 0x01
  871. #define NV_SETUP_TX_RING 0x02
  872. static inline u32 dma_low(dma_addr_t addr)
  873. {
  874. return addr;
  875. }
  876. static inline u32 dma_high(dma_addr_t addr)
  877. {
  878. return addr>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
  879. }
  880. static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
  881. {
  882. struct fe_priv *np = get_nvpriv(dev);
  883. u8 __iomem *base = get_hwbase(dev);
  884. if (!nv_optimized(np)) {
  885. if (rxtx_flags & NV_SETUP_RX_RING) {
  886. writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
  887. }
  888. if (rxtx_flags & NV_SETUP_TX_RING) {
  889. writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  890. }
  891. } else {
  892. if (rxtx_flags & NV_SETUP_RX_RING) {
  893. writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
  894. writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
  895. }
  896. if (rxtx_flags & NV_SETUP_TX_RING) {
  897. writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
  898. writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
  899. }
  900. }
  901. }
  902. static void free_rings(struct net_device *dev)
  903. {
  904. struct fe_priv *np = get_nvpriv(dev);
  905. if (!nv_optimized(np)) {
  906. if (np->rx_ring.orig)
  907. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
  908. np->rx_ring.orig, np->ring_addr);
  909. } else {
  910. if (np->rx_ring.ex)
  911. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
  912. np->rx_ring.ex, np->ring_addr);
  913. }
  914. if (np->rx_skb)
  915. kfree(np->rx_skb);
  916. if (np->tx_skb)
  917. kfree(np->tx_skb);
  918. }
  919. static int using_multi_irqs(struct net_device *dev)
  920. {
  921. struct fe_priv *np = get_nvpriv(dev);
  922. if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
  923. ((np->msi_flags & NV_MSI_X_ENABLED) &&
  924. ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
  925. return 0;
  926. else
  927. return 1;
  928. }
  929. static void nv_txrx_gate(struct net_device *dev, bool gate)
  930. {
  931. struct fe_priv *np = get_nvpriv(dev);
  932. u8 __iomem *base = get_hwbase(dev);
  933. u32 powerstate;
  934. if (!np->mac_in_use &&
  935. (np->driver_data & DEV_HAS_POWER_CNTRL)) {
  936. powerstate = readl(base + NvRegPowerState2);
  937. if (gate)
  938. powerstate |= NVREG_POWERSTATE2_GATE_CLOCKS;
  939. else
  940. powerstate &= ~NVREG_POWERSTATE2_GATE_CLOCKS;
  941. writel(powerstate, base + NvRegPowerState2);
  942. }
  943. }
  944. static void nv_enable_irq(struct net_device *dev)
  945. {
  946. struct fe_priv *np = get_nvpriv(dev);
  947. if (!using_multi_irqs(dev)) {
  948. if (np->msi_flags & NV_MSI_X_ENABLED)
  949. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  950. else
  951. enable_irq(np->pci_dev->irq);
  952. } else {
  953. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  954. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  955. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  956. }
  957. }
  958. static void nv_disable_irq(struct net_device *dev)
  959. {
  960. struct fe_priv *np = get_nvpriv(dev);
  961. if (!using_multi_irqs(dev)) {
  962. if (np->msi_flags & NV_MSI_X_ENABLED)
  963. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  964. else
  965. disable_irq(np->pci_dev->irq);
  966. } else {
  967. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  968. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  969. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  970. }
  971. }
  972. /* In MSIX mode, a write to irqmask behaves as XOR */
  973. static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
  974. {
  975. u8 __iomem *base = get_hwbase(dev);
  976. writel(mask, base + NvRegIrqMask);
  977. }
  978. static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
  979. {
  980. struct fe_priv *np = get_nvpriv(dev);
  981. u8 __iomem *base = get_hwbase(dev);
  982. if (np->msi_flags & NV_MSI_X_ENABLED) {
  983. writel(mask, base + NvRegIrqMask);
  984. } else {
  985. if (np->msi_flags & NV_MSI_ENABLED)
  986. writel(0, base + NvRegMSIIrqMask);
  987. writel(0, base + NvRegIrqMask);
  988. }
  989. }
  990. static void nv_napi_enable(struct net_device *dev)
  991. {
  992. #ifdef CONFIG_FORCEDETH_NAPI
  993. struct fe_priv *np = get_nvpriv(dev);
  994. napi_enable(&np->napi);
  995. #endif
  996. }
  997. static void nv_napi_disable(struct net_device *dev)
  998. {
  999. #ifdef CONFIG_FORCEDETH_NAPI
  1000. struct fe_priv *np = get_nvpriv(dev);
  1001. napi_disable(&np->napi);
  1002. #endif
  1003. }
  1004. #define MII_READ (-1)
  1005. /* mii_rw: read/write a register on the PHY.
  1006. *
  1007. * Caller must guarantee serialization
  1008. */
  1009. static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
  1010. {
  1011. u8 __iomem *base = get_hwbase(dev);
  1012. u32 reg;
  1013. int retval;
  1014. writel(NVREG_MIISTAT_MASK_RW, base + NvRegMIIStatus);
  1015. reg = readl(base + NvRegMIIControl);
  1016. if (reg & NVREG_MIICTL_INUSE) {
  1017. writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
  1018. udelay(NV_MIIBUSY_DELAY);
  1019. }
  1020. reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
  1021. if (value != MII_READ) {
  1022. writel(value, base + NvRegMIIData);
  1023. reg |= NVREG_MIICTL_WRITE;
  1024. }
  1025. writel(reg, base + NvRegMIIControl);
  1026. if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
  1027. NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX, NULL)) {
  1028. dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d timed out.\n",
  1029. dev->name, miireg, addr);
  1030. retval = -1;
  1031. } else if (value != MII_READ) {
  1032. /* it was a write operation - fewer failures are detectable */
  1033. dprintk(KERN_DEBUG "%s: mii_rw wrote 0x%x to reg %d at PHY %d\n",
  1034. dev->name, value, miireg, addr);
  1035. retval = 0;
  1036. } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
  1037. dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d failed.\n",
  1038. dev->name, miireg, addr);
  1039. retval = -1;
  1040. } else {
  1041. retval = readl(base + NvRegMIIData);
  1042. dprintk(KERN_DEBUG "%s: mii_rw read from reg %d at PHY %d: 0x%x.\n",
  1043. dev->name, miireg, addr, retval);
  1044. }
  1045. return retval;
  1046. }
  1047. static int phy_reset(struct net_device *dev, u32 bmcr_setup)
  1048. {
  1049. struct fe_priv *np = netdev_priv(dev);
  1050. u32 miicontrol;
  1051. unsigned int tries = 0;
  1052. miicontrol = BMCR_RESET | bmcr_setup;
  1053. if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol)) {
  1054. return -1;
  1055. }
  1056. /* wait for 500ms */
  1057. msleep(500);
  1058. /* must wait till reset is deasserted */
  1059. while (miicontrol & BMCR_RESET) {
  1060. msleep(10);
  1061. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1062. /* FIXME: 100 tries seem excessive */
  1063. if (tries++ > 100)
  1064. return -1;
  1065. }
  1066. return 0;
  1067. }
  1068. static int phy_init(struct net_device *dev)
  1069. {
  1070. struct fe_priv *np = get_nvpriv(dev);
  1071. u8 __iomem *base = get_hwbase(dev);
  1072. u32 phyinterface, phy_reserved, mii_status, mii_control, mii_control_1000,reg;
  1073. /* phy errata for E3016 phy */
  1074. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  1075. reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  1076. reg &= ~PHY_MARVELL_E3016_INITMASK;
  1077. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
  1078. printk(KERN_INFO "%s: phy write to errata reg failed.\n", pci_name(np->pci_dev));
  1079. return PHY_ERROR;
  1080. }
  1081. }
  1082. if (np->phy_oui == PHY_OUI_REALTEK) {
  1083. if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1084. np->phy_rev == PHY_REV_REALTEK_8211B) {
  1085. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
  1086. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1087. return PHY_ERROR;
  1088. }
  1089. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2)) {
  1090. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1091. return PHY_ERROR;
  1092. }
  1093. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
  1094. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1095. return PHY_ERROR;
  1096. }
  1097. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4)) {
  1098. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1099. return PHY_ERROR;
  1100. }
  1101. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5)) {
  1102. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1103. return PHY_ERROR;
  1104. }
  1105. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6)) {
  1106. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1107. return PHY_ERROR;
  1108. }
  1109. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
  1110. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1111. return PHY_ERROR;
  1112. }
  1113. }
  1114. if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1115. np->phy_rev == PHY_REV_REALTEK_8211C) {
  1116. u32 powerstate = readl(base + NvRegPowerState2);
  1117. /* need to perform hw phy reset */
  1118. powerstate |= NVREG_POWERSTATE2_PHY_RESET;
  1119. writel(powerstate, base + NvRegPowerState2);
  1120. msleep(25);
  1121. powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
  1122. writel(powerstate, base + NvRegPowerState2);
  1123. msleep(25);
  1124. reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
  1125. reg |= PHY_REALTEK_INIT9;
  1126. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, reg)) {
  1127. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1128. return PHY_ERROR;
  1129. }
  1130. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10)) {
  1131. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1132. return PHY_ERROR;
  1133. }
  1134. reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, MII_READ);
  1135. if (!(reg & PHY_REALTEK_INIT11)) {
  1136. reg |= PHY_REALTEK_INIT11;
  1137. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, reg)) {
  1138. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1139. return PHY_ERROR;
  1140. }
  1141. }
  1142. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
  1143. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1144. return PHY_ERROR;
  1145. }
  1146. }
  1147. if (np->phy_model == PHY_MODEL_REALTEK_8201) {
  1148. if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
  1149. phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
  1150. phy_reserved |= PHY_REALTEK_INIT7;
  1151. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, phy_reserved)) {
  1152. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1153. return PHY_ERROR;
  1154. }
  1155. }
  1156. }
  1157. }
  1158. /* set advertise register */
  1159. reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1160. reg |= (ADVERTISE_10HALF|ADVERTISE_10FULL|ADVERTISE_100HALF|ADVERTISE_100FULL|ADVERTISE_PAUSE_ASYM|ADVERTISE_PAUSE_CAP);
  1161. if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
  1162. printk(KERN_INFO "%s: phy write to advertise failed.\n", pci_name(np->pci_dev));
  1163. return PHY_ERROR;
  1164. }
  1165. /* get phy interface type */
  1166. phyinterface = readl(base + NvRegPhyInterface);
  1167. /* see if gigabit phy */
  1168. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1169. if (mii_status & PHY_GIGABIT) {
  1170. np->gigabit = PHY_GIGABIT;
  1171. mii_control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  1172. mii_control_1000 &= ~ADVERTISE_1000HALF;
  1173. if (phyinterface & PHY_RGMII)
  1174. mii_control_1000 |= ADVERTISE_1000FULL;
  1175. else
  1176. mii_control_1000 &= ~ADVERTISE_1000FULL;
  1177. if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
  1178. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1179. return PHY_ERROR;
  1180. }
  1181. }
  1182. else
  1183. np->gigabit = 0;
  1184. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1185. mii_control |= BMCR_ANENABLE;
  1186. if (np->phy_oui == PHY_OUI_REALTEK &&
  1187. np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1188. np->phy_rev == PHY_REV_REALTEK_8211C) {
  1189. /* start autoneg since we already performed hw reset above */
  1190. mii_control |= BMCR_ANRESTART;
  1191. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
  1192. printk(KERN_INFO "%s: phy init failed\n", pci_name(np->pci_dev));
  1193. return PHY_ERROR;
  1194. }
  1195. } else {
  1196. /* reset the phy
  1197. * (certain phys need bmcr to be setup with reset)
  1198. */
  1199. if (phy_reset(dev, mii_control)) {
  1200. printk(KERN_INFO "%s: phy reset failed\n", pci_name(np->pci_dev));
  1201. return PHY_ERROR;
  1202. }
  1203. }
  1204. /* phy vendor specific configuration */
  1205. if ((np->phy_oui == PHY_OUI_CICADA) && (phyinterface & PHY_RGMII) ) {
  1206. phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
  1207. phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
  1208. phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
  1209. if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved)) {
  1210. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1211. return PHY_ERROR;
  1212. }
  1213. phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  1214. phy_reserved |= PHY_CICADA_INIT5;
  1215. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved)) {
  1216. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1217. return PHY_ERROR;
  1218. }
  1219. }
  1220. if (np->phy_oui == PHY_OUI_CICADA) {
  1221. phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
  1222. phy_reserved |= PHY_CICADA_INIT6;
  1223. if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved)) {
  1224. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1225. return PHY_ERROR;
  1226. }
  1227. }
  1228. if (np->phy_oui == PHY_OUI_VITESSE) {
  1229. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1)) {
  1230. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1231. return PHY_ERROR;
  1232. }
  1233. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2)) {
  1234. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1235. return PHY_ERROR;
  1236. }
  1237. phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
  1238. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
  1239. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1240. return PHY_ERROR;
  1241. }
  1242. phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
  1243. phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
  1244. phy_reserved |= PHY_VITESSE_INIT3;
  1245. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
  1246. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1247. return PHY_ERROR;
  1248. }
  1249. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4)) {
  1250. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1251. return PHY_ERROR;
  1252. }
  1253. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5)) {
  1254. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1255. return PHY_ERROR;
  1256. }
  1257. phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
  1258. phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
  1259. phy_reserved |= PHY_VITESSE_INIT3;
  1260. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
  1261. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1262. return PHY_ERROR;
  1263. }
  1264. phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
  1265. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
  1266. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1267. return PHY_ERROR;
  1268. }
  1269. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6)) {
  1270. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1271. return PHY_ERROR;
  1272. }
  1273. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7)) {
  1274. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1275. return PHY_ERROR;
  1276. }
  1277. phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
  1278. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
  1279. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1280. return PHY_ERROR;
  1281. }
  1282. phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
  1283. phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
  1284. phy_reserved |= PHY_VITESSE_INIT8;
  1285. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
  1286. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1287. return PHY_ERROR;
  1288. }
  1289. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9)) {
  1290. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1291. return PHY_ERROR;
  1292. }
  1293. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10)) {
  1294. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1295. return PHY_ERROR;
  1296. }
  1297. }
  1298. if (np->phy_oui == PHY_OUI_REALTEK) {
  1299. if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1300. np->phy_rev == PHY_REV_REALTEK_8211B) {
  1301. /* reset could have cleared these out, set them back */
  1302. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
  1303. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1304. return PHY_ERROR;
  1305. }
  1306. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2)) {
  1307. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1308. return PHY_ERROR;
  1309. }
  1310. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
  1311. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1312. return PHY_ERROR;
  1313. }
  1314. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4)) {
  1315. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1316. return PHY_ERROR;
  1317. }
  1318. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5)) {
  1319. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1320. return PHY_ERROR;
  1321. }
  1322. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6)) {
  1323. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1324. return PHY_ERROR;
  1325. }
  1326. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
  1327. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1328. return PHY_ERROR;
  1329. }
  1330. }
  1331. if (np->phy_model == PHY_MODEL_REALTEK_8201) {
  1332. if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
  1333. phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
  1334. phy_reserved |= PHY_REALTEK_INIT7;
  1335. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, phy_reserved)) {
  1336. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1337. return PHY_ERROR;
  1338. }
  1339. }
  1340. if (phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
  1341. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
  1342. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1343. return PHY_ERROR;
  1344. }
  1345. phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
  1346. phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
  1347. phy_reserved |= PHY_REALTEK_INIT3;
  1348. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved)) {
  1349. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1350. return PHY_ERROR;
  1351. }
  1352. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
  1353. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1354. return PHY_ERROR;
  1355. }
  1356. }
  1357. }
  1358. }
  1359. /* some phys clear out pause advertisment on reset, set it back */
  1360. mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
  1361. /* restart auto negotiation, power down phy */
  1362. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1363. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
  1364. if (phy_power_down) {
  1365. mii_control |= BMCR_PDOWN;
  1366. }
  1367. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
  1368. return PHY_ERROR;
  1369. }
  1370. return 0;
  1371. }
  1372. static void nv_start_rx(struct net_device *dev)
  1373. {
  1374. struct fe_priv *np = netdev_priv(dev);
  1375. u8 __iomem *base = get_hwbase(dev);
  1376. u32 rx_ctrl = readl(base + NvRegReceiverControl);
  1377. dprintk(KERN_DEBUG "%s: nv_start_rx\n", dev->name);
  1378. /* Already running? Stop it. */
  1379. if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
  1380. rx_ctrl &= ~NVREG_RCVCTL_START;
  1381. writel(rx_ctrl, base + NvRegReceiverControl);
  1382. pci_push(base);
  1383. }
  1384. writel(np->linkspeed, base + NvRegLinkSpeed);
  1385. pci_push(base);
  1386. rx_ctrl |= NVREG_RCVCTL_START;
  1387. if (np->mac_in_use)
  1388. rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
  1389. writel(rx_ctrl, base + NvRegReceiverControl);
  1390. dprintk(KERN_DEBUG "%s: nv_start_rx to duplex %d, speed 0x%08x.\n",
  1391. dev->name, np->duplex, np->linkspeed);
  1392. pci_push(base);
  1393. }
  1394. static void nv_stop_rx(struct net_device *dev)
  1395. {
  1396. struct fe_priv *np = netdev_priv(dev);
  1397. u8 __iomem *base = get_hwbase(dev);
  1398. u32 rx_ctrl = readl(base + NvRegReceiverControl);
  1399. dprintk(KERN_DEBUG "%s: nv_stop_rx\n", dev->name);
  1400. if (!np->mac_in_use)
  1401. rx_ctrl &= ~NVREG_RCVCTL_START;
  1402. else
  1403. rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
  1404. writel(rx_ctrl, base + NvRegReceiverControl);
  1405. reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
  1406. NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX,
  1407. KERN_INFO "nv_stop_rx: ReceiverStatus remained busy");
  1408. udelay(NV_RXSTOP_DELAY2);
  1409. if (!np->mac_in_use)
  1410. writel(0, base + NvRegLinkSpeed);
  1411. }
  1412. static void nv_start_tx(struct net_device *dev)
  1413. {
  1414. struct fe_priv *np = netdev_priv(dev);
  1415. u8 __iomem *base = get_hwbase(dev);
  1416. u32 tx_ctrl = readl(base + NvRegTransmitterControl);
  1417. dprintk(KERN_DEBUG "%s: nv_start_tx\n", dev->name);
  1418. tx_ctrl |= NVREG_XMITCTL_START;
  1419. if (np->mac_in_use)
  1420. tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
  1421. writel(tx_ctrl, base + NvRegTransmitterControl);
  1422. pci_push(base);
  1423. }
  1424. static void nv_stop_tx(struct net_device *dev)
  1425. {
  1426. struct fe_priv *np = netdev_priv(dev);
  1427. u8 __iomem *base = get_hwbase(dev);
  1428. u32 tx_ctrl = readl(base + NvRegTransmitterControl);
  1429. dprintk(KERN_DEBUG "%s: nv_stop_tx\n", dev->name);
  1430. if (!np->mac_in_use)
  1431. tx_ctrl &= ~NVREG_XMITCTL_START;
  1432. else
  1433. tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
  1434. writel(tx_ctrl, base + NvRegTransmitterControl);
  1435. reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
  1436. NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX,
  1437. KERN_INFO "nv_stop_tx: TransmitterStatus remained busy");
  1438. udelay(NV_TXSTOP_DELAY2);
  1439. if (!np->mac_in_use)
  1440. writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
  1441. base + NvRegTransmitPoll);
  1442. }
  1443. static void nv_start_rxtx(struct net_device *dev)
  1444. {
  1445. nv_start_rx(dev);
  1446. nv_start_tx(dev);
  1447. }
  1448. static void nv_stop_rxtx(struct net_device *dev)
  1449. {
  1450. nv_stop_rx(dev);
  1451. nv_stop_tx(dev);
  1452. }
  1453. static void nv_txrx_reset(struct net_device *dev)
  1454. {
  1455. struct fe_priv *np = netdev_priv(dev);
  1456. u8 __iomem *base = get_hwbase(dev);
  1457. dprintk(KERN_DEBUG "%s: nv_txrx_reset\n", dev->name);
  1458. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
  1459. pci_push(base);
  1460. udelay(NV_TXRX_RESET_DELAY);
  1461. writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
  1462. pci_push(base);
  1463. }
  1464. static void nv_mac_reset(struct net_device *dev)
  1465. {
  1466. struct fe_priv *np = netdev_priv(dev);
  1467. u8 __iomem *base = get_hwbase(dev);
  1468. u32 temp1, temp2, temp3;
  1469. dprintk(KERN_DEBUG "%s: nv_mac_reset\n", dev->name);
  1470. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
  1471. pci_push(base);
  1472. /* save registers since they will be cleared on reset */
  1473. temp1 = readl(base + NvRegMacAddrA);
  1474. temp2 = readl(base + NvRegMacAddrB);
  1475. temp3 = readl(base + NvRegTransmitPoll);
  1476. writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
  1477. pci_push(base);
  1478. udelay(NV_MAC_RESET_DELAY);
  1479. writel(0, base + NvRegMacReset);
  1480. pci_push(base);
  1481. udelay(NV_MAC_RESET_DELAY);
  1482. /* restore saved registers */
  1483. writel(temp1, base + NvRegMacAddrA);
  1484. writel(temp2, base + NvRegMacAddrB);
  1485. writel(temp3, base + NvRegTransmitPoll);
  1486. writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
  1487. pci_push(base);
  1488. }
  1489. static void nv_get_hw_stats(struct net_device *dev)
  1490. {
  1491. struct fe_priv *np = netdev_priv(dev);
  1492. u8 __iomem *base = get_hwbase(dev);
  1493. np->estats.tx_bytes += readl(base + NvRegTxCnt);
  1494. np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
  1495. np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
  1496. np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
  1497. np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
  1498. np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
  1499. np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
  1500. np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
  1501. np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
  1502. np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
  1503. np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
  1504. np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
  1505. np->estats.rx_runt += readl(base + NvRegRxRunt);
  1506. np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
  1507. np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
  1508. np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
  1509. np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
  1510. np->estats.rx_length_error += readl(base + NvRegRxLenErr);
  1511. np->estats.rx_unicast += readl(base + NvRegRxUnicast);
  1512. np->estats.rx_multicast += readl(base + NvRegRxMulticast);
  1513. np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
  1514. np->estats.rx_packets =
  1515. np->estats.rx_unicast +
  1516. np->estats.rx_multicast +
  1517. np->estats.rx_broadcast;
  1518. np->estats.rx_errors_total =
  1519. np->estats.rx_crc_errors +
  1520. np->estats.rx_over_errors +
  1521. np->estats.rx_frame_error +
  1522. (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
  1523. np->estats.rx_late_collision +
  1524. np->estats.rx_runt +
  1525. np->estats.rx_frame_too_long;
  1526. np->estats.tx_errors_total =
  1527. np->estats.tx_late_collision +
  1528. np->estats.tx_fifo_errors +
  1529. np->estats.tx_carrier_errors +
  1530. np->estats.tx_excess_deferral +
  1531. np->estats.tx_retry_error;
  1532. if (np->driver_data & DEV_HAS_STATISTICS_V2) {
  1533. np->estats.tx_deferral += readl(base + NvRegTxDef);
  1534. np->estats.tx_packets += readl(base + NvRegTxFrame);
  1535. np->estats.rx_bytes += readl(base + NvRegRxCnt);
  1536. np->estats.tx_pause += readl(base + NvRegTxPause);
  1537. np->estats.rx_pause += readl(base + NvRegRxPause);
  1538. np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
  1539. }
  1540. if (np->driver_data & DEV_HAS_STATISTICS_V3) {
  1541. np->estats.tx_unicast += readl(base + NvRegTxUnicast);
  1542. np->estats.tx_multicast += readl(base + NvRegTxMulticast);
  1543. np->estats.tx_broadcast += readl(base + NvRegTxBroadcast);
  1544. }
  1545. }
  1546. /*
  1547. * nv_get_stats: dev->get_stats function
  1548. * Get latest stats value from the nic.
  1549. * Called with read_lock(&dev_base_lock) held for read -
  1550. * only synchronized against unregister_netdevice.
  1551. */
  1552. static struct net_device_stats *nv_get_stats(struct net_device *dev)
  1553. {
  1554. struct fe_priv *np = netdev_priv(dev);
  1555. /* If the nic supports hw counters then retrieve latest values */
  1556. if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3)) {
  1557. nv_get_hw_stats(dev);
  1558. /* copy to net_device stats */
  1559. dev->stats.tx_bytes = np->estats.tx_bytes;
  1560. dev->stats.tx_fifo_errors = np->estats.tx_fifo_errors;
  1561. dev->stats.tx_carrier_errors = np->estats.tx_carrier_errors;
  1562. dev->stats.rx_crc_errors = np->estats.rx_crc_errors;
  1563. dev->stats.rx_over_errors = np->estats.rx_over_errors;
  1564. dev->stats.rx_errors = np->estats.rx_errors_total;
  1565. dev->stats.tx_errors = np->estats.tx_errors_total;
  1566. }
  1567. return &dev->stats;
  1568. }
  1569. /*
  1570. * nv_alloc_rx: fill rx ring entries.
  1571. * Return 1 if the allocations for the skbs failed and the
  1572. * rx engine is without Available descriptors
  1573. */
  1574. static int nv_alloc_rx(struct net_device *dev)
  1575. {
  1576. struct fe_priv *np = netdev_priv(dev);
  1577. struct ring_desc* less_rx;
  1578. less_rx = np->get_rx.orig;
  1579. if (less_rx-- == np->first_rx.orig)
  1580. less_rx = np->last_rx.orig;
  1581. while (np->put_rx.orig != less_rx) {
  1582. struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
  1583. if (skb) {
  1584. np->put_rx_ctx->skb = skb;
  1585. np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
  1586. skb->data,
  1587. skb_tailroom(skb),
  1588. PCI_DMA_FROMDEVICE);
  1589. np->put_rx_ctx->dma_len = skb_tailroom(skb);
  1590. np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
  1591. wmb();
  1592. np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
  1593. if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
  1594. np->put_rx.orig = np->first_rx.orig;
  1595. if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
  1596. np->put_rx_ctx = np->first_rx_ctx;
  1597. } else {
  1598. return 1;
  1599. }
  1600. }
  1601. return 0;
  1602. }
  1603. static int nv_alloc_rx_optimized(struct net_device *dev)
  1604. {
  1605. struct fe_priv *np = netdev_priv(dev);
  1606. struct ring_desc_ex* less_rx;
  1607. less_rx = np->get_rx.ex;
  1608. if (less_rx-- == np->first_rx.ex)
  1609. less_rx = np->last_rx.ex;
  1610. while (np->put_rx.ex != less_rx) {
  1611. struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
  1612. if (skb) {
  1613. np->put_rx_ctx->skb = skb;
  1614. np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
  1615. skb->data,
  1616. skb_tailroom(skb),
  1617. PCI_DMA_FROMDEVICE);
  1618. np->put_rx_ctx->dma_len = skb_tailroom(skb);
  1619. np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
  1620. np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
  1621. wmb();
  1622. np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
  1623. if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
  1624. np->put_rx.ex = np->first_rx.ex;
  1625. if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
  1626. np->put_rx_ctx = np->first_rx_ctx;
  1627. } else {
  1628. return 1;
  1629. }
  1630. }
  1631. return 0;
  1632. }
  1633. /* If rx bufs are exhausted called after 50ms to attempt to refresh */
  1634. #ifdef CONFIG_FORCEDETH_NAPI
  1635. static void nv_do_rx_refill(unsigned long data)
  1636. {
  1637. struct net_device *dev = (struct net_device *) data;
  1638. struct fe_priv *np = netdev_priv(dev);
  1639. /* Just reschedule NAPI rx processing */
  1640. napi_schedule(&np->napi);
  1641. }
  1642. #else
  1643. static void nv_do_rx_refill(unsigned long data)
  1644. {
  1645. struct net_device *dev = (struct net_device *) data;
  1646. struct fe_priv *np = netdev_priv(dev);
  1647. int retcode;
  1648. if (!using_multi_irqs(dev)) {
  1649. if (np->msi_flags & NV_MSI_X_ENABLED)
  1650. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  1651. else
  1652. disable_irq(np->pci_dev->irq);
  1653. } else {
  1654. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  1655. }
  1656. if (!nv_optimized(np))
  1657. retcode = nv_alloc_rx(dev);
  1658. else
  1659. retcode = nv_alloc_rx_optimized(dev);
  1660. if (retcode) {
  1661. spin_lock_irq(&np->lock);
  1662. if (!np->in_shutdown)
  1663. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  1664. spin_unlock_irq(&np->lock);
  1665. }
  1666. if (!using_multi_irqs(dev)) {
  1667. if (np->msi_flags & NV_MSI_X_ENABLED)
  1668. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  1669. else
  1670. enable_irq(np->pci_dev->irq);
  1671. } else {
  1672. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  1673. }
  1674. }
  1675. #endif
  1676. static void nv_init_rx(struct net_device *dev)
  1677. {
  1678. struct fe_priv *np = netdev_priv(dev);
  1679. int i;
  1680. np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
  1681. if (!nv_optimized(np))
  1682. np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
  1683. else
  1684. np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
  1685. np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
  1686. np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
  1687. for (i = 0; i < np->rx_ring_size; i++) {
  1688. if (!nv_optimized(np)) {
  1689. np->rx_ring.orig[i].flaglen = 0;
  1690. np->rx_ring.orig[i].buf = 0;
  1691. } else {
  1692. np->rx_ring.ex[i].flaglen = 0;
  1693. np->rx_ring.ex[i].txvlan = 0;
  1694. np->rx_ring.ex[i].bufhigh = 0;
  1695. np->rx_ring.ex[i].buflow = 0;
  1696. }
  1697. np->rx_skb[i].skb = NULL;
  1698. np->rx_skb[i].dma = 0;
  1699. }
  1700. }
  1701. static void nv_init_tx(struct net_device *dev)
  1702. {
  1703. struct fe_priv *np = netdev_priv(dev);
  1704. int i;
  1705. np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
  1706. if (!nv_optimized(np))
  1707. np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
  1708. else
  1709. np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
  1710. np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
  1711. np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
  1712. np->tx_pkts_in_progress = 0;
  1713. np->tx_change_owner = NULL;
  1714. np->tx_end_flip = NULL;
  1715. np->tx_stop = 0;
  1716. for (i = 0; i < np->tx_ring_size; i++) {
  1717. if (!nv_optimized(np)) {
  1718. np->tx_ring.orig[i].flaglen = 0;
  1719. np->tx_ring.orig[i].buf = 0;
  1720. } else {
  1721. np->tx_ring.ex[i].flaglen = 0;
  1722. np->tx_ring.ex[i].txvlan = 0;
  1723. np->tx_ring.ex[i].bufhigh = 0;
  1724. np->tx_ring.ex[i].buflow = 0;
  1725. }
  1726. np->tx_skb[i].skb = NULL;
  1727. np->tx_skb[i].dma = 0;
  1728. np->tx_skb[i].dma_len = 0;
  1729. np->tx_skb[i].dma_single = 0;
  1730. np->tx_skb[i].first_tx_desc = NULL;
  1731. np->tx_skb[i].next_tx_ctx = NULL;
  1732. }
  1733. }
  1734. static int nv_init_ring(struct net_device *dev)
  1735. {
  1736. struct fe_priv *np = netdev_priv(dev);
  1737. nv_init_tx(dev);
  1738. nv_init_rx(dev);
  1739. if (!nv_optimized(np))
  1740. return nv_alloc_rx(dev);
  1741. else
  1742. return nv_alloc_rx_optimized(dev);
  1743. }
  1744. static void nv_unmap_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
  1745. {
  1746. if (tx_skb->dma) {
  1747. if (tx_skb->dma_single)
  1748. pci_unmap_single(np->pci_dev, tx_skb->dma,
  1749. tx_skb->dma_len,
  1750. PCI_DMA_TODEVICE);
  1751. else
  1752. pci_unmap_page(np->pci_dev, tx_skb->dma,
  1753. tx_skb->dma_len,
  1754. PCI_DMA_TODEVICE);
  1755. tx_skb->dma = 0;
  1756. }
  1757. }
  1758. static int nv_release_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
  1759. {
  1760. nv_unmap_txskb(np, tx_skb);
  1761. if (tx_skb->skb) {
  1762. dev_kfree_skb_any(tx_skb->skb);
  1763. tx_skb->skb = NULL;
  1764. return 1;
  1765. }
  1766. return 0;
  1767. }
  1768. static void nv_drain_tx(struct net_device *dev)
  1769. {
  1770. struct fe_priv *np = netdev_priv(dev);
  1771. unsigned int i;
  1772. for (i = 0; i < np->tx_ring_size; i++) {
  1773. if (!nv_optimized(np)) {
  1774. np->tx_ring.orig[i].flaglen = 0;
  1775. np->tx_ring.orig[i].buf = 0;
  1776. } else {
  1777. np->tx_ring.ex[i].flaglen = 0;
  1778. np->tx_ring.ex[i].txvlan = 0;
  1779. np->tx_ring.ex[i].bufhigh = 0;
  1780. np->tx_ring.ex[i].buflow = 0;
  1781. }
  1782. if (nv_release_txskb(np, &np->tx_skb[i]))
  1783. dev->stats.tx_dropped++;
  1784. np->tx_skb[i].dma = 0;
  1785. np->tx_skb[i].dma_len = 0;
  1786. np->tx_skb[i].dma_single = 0;
  1787. np->tx_skb[i].first_tx_desc = NULL;
  1788. np->tx_skb[i].next_tx_ctx = NULL;
  1789. }
  1790. np->tx_pkts_in_progress = 0;
  1791. np->tx_change_owner = NULL;
  1792. np->tx_end_flip = NULL;
  1793. }
  1794. static void nv_drain_rx(struct net_device *dev)
  1795. {
  1796. struct fe_priv *np = netdev_priv(dev);
  1797. int i;
  1798. for (i = 0; i < np->rx_ring_size; i++) {
  1799. if (!nv_optimized(np)) {
  1800. np->rx_ring.orig[i].flaglen = 0;
  1801. np->rx_ring.orig[i].buf = 0;
  1802. } else {
  1803. np->rx_ring.ex[i].flaglen = 0;
  1804. np->rx_ring.ex[i].txvlan = 0;
  1805. np->rx_ring.ex[i].bufhigh = 0;
  1806. np->rx_ring.ex[i].buflow = 0;
  1807. }
  1808. wmb();
  1809. if (np->rx_skb[i].skb) {
  1810. pci_unmap_single(np->pci_dev, np->rx_skb[i].dma,
  1811. (skb_end_pointer(np->rx_skb[i].skb) -
  1812. np->rx_skb[i].skb->data),
  1813. PCI_DMA_FROMDEVICE);
  1814. dev_kfree_skb(np->rx_skb[i].skb);
  1815. np->rx_skb[i].skb = NULL;
  1816. }
  1817. }
  1818. }
  1819. static void nv_drain_rxtx(struct net_device *dev)
  1820. {
  1821. nv_drain_tx(dev);
  1822. nv_drain_rx(dev);
  1823. }
  1824. static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
  1825. {
  1826. return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
  1827. }
  1828. static void nv_legacybackoff_reseed(struct net_device *dev)
  1829. {
  1830. u8 __iomem *base = get_hwbase(dev);
  1831. u32 reg;
  1832. u32 low;
  1833. int tx_status = 0;
  1834. reg = readl(base + NvRegSlotTime) & ~NVREG_SLOTTIME_MASK;
  1835. get_random_bytes(&low, sizeof(low));
  1836. reg |= low & NVREG_SLOTTIME_MASK;
  1837. /* Need to stop tx before change takes effect.
  1838. * Caller has already gained np->lock.
  1839. */
  1840. tx_status = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START;
  1841. if (tx_status)
  1842. nv_stop_tx(dev);
  1843. nv_stop_rx(dev);
  1844. writel(reg, base + NvRegSlotTime);
  1845. if (tx_status)
  1846. nv_start_tx(dev);
  1847. nv_start_rx(dev);
  1848. }
  1849. /* Gear Backoff Seeds */
  1850. #define BACKOFF_SEEDSET_ROWS 8
  1851. #define BACKOFF_SEEDSET_LFSRS 15
  1852. /* Known Good seed sets */
  1853. static const u32 main_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
  1854. {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
  1855. {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
  1856. {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
  1857. {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
  1858. {266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
  1859. {266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
  1860. {366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800, 84},
  1861. {466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184}};
  1862. static const u32 gear_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
  1863. {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
  1864. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
  1865. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
  1866. {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
  1867. {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
  1868. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
  1869. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
  1870. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395}};
  1871. static void nv_gear_backoff_reseed(struct net_device *dev)
  1872. {
  1873. u8 __iomem *base = get_hwbase(dev);
  1874. u32 miniseed1, miniseed2, miniseed2_reversed, miniseed3, miniseed3_reversed;
  1875. u32 temp, seedset, combinedSeed;
  1876. int i;
  1877. /* Setup seed for free running LFSR */
  1878. /* We are going to read the time stamp counter 3 times
  1879. and swizzle bits around to increase randomness */
  1880. get_random_bytes(&miniseed1, sizeof(miniseed1));
  1881. miniseed1 &= 0x0fff;
  1882. if (miniseed1 == 0)
  1883. miniseed1 = 0xabc;
  1884. get_random_bytes(&miniseed2, sizeof(miniseed2));
  1885. miniseed2 &= 0x0fff;
  1886. if (miniseed2 == 0)
  1887. miniseed2 = 0xabc;
  1888. miniseed2_reversed =
  1889. ((miniseed2 & 0xF00) >> 8) |
  1890. (miniseed2 & 0x0F0) |
  1891. ((miniseed2 & 0x00F) << 8);
  1892. get_random_bytes(&miniseed3, sizeof(miniseed3));
  1893. miniseed3 &= 0x0fff;
  1894. if (miniseed3 == 0)
  1895. miniseed3 = 0xabc;
  1896. miniseed3_reversed =
  1897. ((miniseed3 & 0xF00) >> 8) |
  1898. (miniseed3 & 0x0F0) |
  1899. ((miniseed3 & 0x00F) << 8);
  1900. combinedSeed = ((miniseed1 ^ miniseed2_reversed) << 12) |
  1901. (miniseed2 ^ miniseed3_reversed);
  1902. /* Seeds can not be zero */
  1903. if ((combinedSeed & NVREG_BKOFFCTRL_SEED_MASK) == 0)
  1904. combinedSeed |= 0x08;
  1905. if ((combinedSeed & (NVREG_BKOFFCTRL_SEED_MASK << NVREG_BKOFFCTRL_GEAR)) == 0)
  1906. combinedSeed |= 0x8000;
  1907. /* No need to disable tx here */
  1908. temp = NVREG_BKOFFCTRL_DEFAULT | (0 << NVREG_BKOFFCTRL_SELECT);
  1909. temp |= combinedSeed & NVREG_BKOFFCTRL_SEED_MASK;
  1910. temp |= combinedSeed >> NVREG_BKOFFCTRL_GEAR;
  1911. writel(temp,base + NvRegBackOffControl);
  1912. /* Setup seeds for all gear LFSRs. */
  1913. get_random_bytes(&seedset, sizeof(seedset));
  1914. seedset = seedset % BACKOFF_SEEDSET_ROWS;
  1915. for (i = 1; i <= BACKOFF_SEEDSET_LFSRS; i++)
  1916. {
  1917. temp = NVREG_BKOFFCTRL_DEFAULT | (i << NVREG_BKOFFCTRL_SELECT);
  1918. temp |= main_seedset[seedset][i-1] & 0x3ff;
  1919. temp |= ((gear_seedset[seedset][i-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR);
  1920. writel(temp, base + NvRegBackOffControl);
  1921. }
  1922. }
  1923. /*
  1924. * nv_start_xmit: dev->hard_start_xmit function
  1925. * Called with netif_tx_lock held.
  1926. */
  1927. static netdev_tx_t nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1928. {
  1929. struct fe_priv *np = netdev_priv(dev);
  1930. u32 tx_flags = 0;
  1931. u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
  1932. unsigned int fragments = skb_shinfo(skb)->nr_frags;
  1933. unsigned int i;
  1934. u32 offset = 0;
  1935. u32 bcnt;
  1936. u32 size = skb->len-skb->data_len;
  1937. u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  1938. u32 empty_slots;
  1939. struct ring_desc* put_tx;
  1940. struct ring_desc* start_tx;
  1941. struct ring_desc* prev_tx;
  1942. struct nv_skb_map* prev_tx_ctx;
  1943. unsigned long flags;
  1944. /* add fragments to entries count */
  1945. for (i = 0; i < fragments; i++) {
  1946. entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
  1947. ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  1948. }
  1949. spin_lock_irqsave(&np->lock, flags);
  1950. empty_slots = nv_get_empty_tx_slots(np);
  1951. if (unlikely(empty_slots <= entries)) {
  1952. netif_stop_queue(dev);
  1953. np->tx_stop = 1;
  1954. spin_unlock_irqrestore(&np->lock, flags);
  1955. return NETDEV_TX_BUSY;
  1956. }
  1957. spin_unlock_irqrestore(&np->lock, flags);
  1958. start_tx = put_tx = np->put_tx.orig;
  1959. /* setup the header buffer */
  1960. do {
  1961. prev_tx = put_tx;
  1962. prev_tx_ctx = np->put_tx_ctx;
  1963. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  1964. np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
  1965. PCI_DMA_TODEVICE);
  1966. np->put_tx_ctx->dma_len = bcnt;
  1967. np->put_tx_ctx->dma_single = 1;
  1968. put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
  1969. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  1970. tx_flags = np->tx_flags;
  1971. offset += bcnt;
  1972. size -= bcnt;
  1973. if (unlikely(put_tx++ == np->last_tx.orig))
  1974. put_tx = np->first_tx.orig;
  1975. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  1976. np->put_tx_ctx = np->first_tx_ctx;
  1977. } while (size);
  1978. /* setup the fragments */
  1979. for (i = 0; i < fragments; i++) {
  1980. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1981. u32 size = frag->size;
  1982. offset = 0;
  1983. do {
  1984. prev_tx = put_tx;
  1985. prev_tx_ctx = np->put_tx_ctx;
  1986. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  1987. np->put_tx_ctx->dma = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
  1988. PCI_DMA_TODEVICE);
  1989. np->put_tx_ctx->dma_len = bcnt;
  1990. np->put_tx_ctx->dma_single = 0;
  1991. put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
  1992. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  1993. offset += bcnt;
  1994. size -= bcnt;
  1995. if (unlikely(put_tx++ == np->last_tx.orig))
  1996. put_tx = np->first_tx.orig;
  1997. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  1998. np->put_tx_ctx = np->first_tx_ctx;
  1999. } while (size);
  2000. }
  2001. /* set last fragment flag */
  2002. prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
  2003. /* save skb in this slot's context area */
  2004. prev_tx_ctx->skb = skb;
  2005. if (skb_is_gso(skb))
  2006. tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
  2007. else
  2008. tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
  2009. NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
  2010. spin_lock_irqsave(&np->lock, flags);
  2011. /* set tx flags */
  2012. start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
  2013. np->put_tx.orig = put_tx;
  2014. spin_unlock_irqrestore(&np->lock, flags);
  2015. dprintk(KERN_DEBUG "%s: nv_start_xmit: entries %d queued for transmission. tx_flags_extra: %x\n",
  2016. dev->name, entries, tx_flags_extra);
  2017. {
  2018. int j;
  2019. for (j=0; j<64; j++) {
  2020. if ((j%16) == 0)
  2021. dprintk("\n%03x:", j);
  2022. dprintk(" %02x", ((unsigned char*)skb->data)[j]);
  2023. }
  2024. dprintk("\n");
  2025. }
  2026. dev->trans_start = jiffies;
  2027. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2028. return NETDEV_TX_OK;
  2029. }
  2030. static netdev_tx_t nv_start_xmit_optimized(struct sk_buff *skb,
  2031. struct net_device *dev)
  2032. {
  2033. struct fe_priv *np = netdev_priv(dev);
  2034. u32 tx_flags = 0;
  2035. u32 tx_flags_extra;
  2036. unsigned int fragments = skb_shinfo(skb)->nr_frags;
  2037. unsigned int i;
  2038. u32 offset = 0;
  2039. u32 bcnt;
  2040. u32 size = skb->len-skb->data_len;
  2041. u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  2042. u32 empty_slots;
  2043. struct ring_desc_ex* put_tx;
  2044. struct ring_desc_ex* start_tx;
  2045. struct ring_desc_ex* prev_tx;
  2046. struct nv_skb_map* prev_tx_ctx;
  2047. struct nv_skb_map* start_tx_ctx;
  2048. unsigned long flags;
  2049. /* add fragments to entries count */
  2050. for (i = 0; i < fragments; i++) {
  2051. entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
  2052. ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  2053. }
  2054. spin_lock_irqsave(&np->lock, flags);
  2055. empty_slots = nv_get_empty_tx_slots(np);
  2056. if (unlikely(empty_slots <= entries)) {
  2057. netif_stop_queue(dev);
  2058. np->tx_stop = 1;
  2059. spin_unlock_irqrestore(&np->lock, flags);
  2060. return NETDEV_TX_BUSY;
  2061. }
  2062. spin_unlock_irqrestore(&np->lock, flags);
  2063. start_tx = put_tx = np->put_tx.ex;
  2064. start_tx_ctx = np->put_tx_ctx;
  2065. /* setup the header buffer */
  2066. do {
  2067. prev_tx = put_tx;
  2068. prev_tx_ctx = np->put_tx_ctx;
  2069. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  2070. np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
  2071. PCI_DMA_TODEVICE);
  2072. np->put_tx_ctx->dma_len = bcnt;
  2073. np->put_tx_ctx->dma_single = 1;
  2074. put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
  2075. put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
  2076. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  2077. tx_flags = NV_TX2_VALID;
  2078. offset += bcnt;
  2079. size -= bcnt;
  2080. if (unlikely(put_tx++ == np->last_tx.ex))
  2081. put_tx = np->first_tx.ex;
  2082. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  2083. np->put_tx_ctx = np->first_tx_ctx;
  2084. } while (size);
  2085. /* setup the fragments */
  2086. for (i = 0; i < fragments; i++) {
  2087. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2088. u32 size = frag->size;
  2089. offset = 0;
  2090. do {
  2091. prev_tx = put_tx;
  2092. prev_tx_ctx = np->put_tx_ctx;
  2093. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  2094. np->put_tx_ctx->dma = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
  2095. PCI_DMA_TODEVICE);
  2096. np->put_tx_ctx->dma_len = bcnt;
  2097. np->put_tx_ctx->dma_single = 0;
  2098. put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
  2099. put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
  2100. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  2101. offset += bcnt;
  2102. size -= bcnt;
  2103. if (unlikely(put_tx++ == np->last_tx.ex))
  2104. put_tx = np->first_tx.ex;
  2105. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  2106. np->put_tx_ctx = np->first_tx_ctx;
  2107. } while (size);
  2108. }
  2109. /* set last fragment flag */
  2110. prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
  2111. /* save skb in this slot's context area */
  2112. prev_tx_ctx->skb = skb;
  2113. if (skb_is_gso(skb))
  2114. tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
  2115. else
  2116. tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
  2117. NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
  2118. /* vlan tag */
  2119. if (likely(!np->vlangrp)) {
  2120. start_tx->txvlan = 0;
  2121. } else {
  2122. if (vlan_tx_tag_present(skb))
  2123. start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT | vlan_tx_tag_get(skb));
  2124. else
  2125. start_tx->txvlan = 0;
  2126. }
  2127. spin_lock_irqsave(&np->lock, flags);
  2128. if (np->tx_limit) {
  2129. /* Limit the number of outstanding tx. Setup all fragments, but
  2130. * do not set the VALID bit on the first descriptor. Save a pointer
  2131. * to that descriptor and also for next skb_map element.
  2132. */
  2133. if (np->tx_pkts_in_progress == NV_TX_LIMIT_COUNT) {
  2134. if (!np->tx_change_owner)
  2135. np->tx_change_owner = start_tx_ctx;
  2136. /* remove VALID bit */
  2137. tx_flags &= ~NV_TX2_VALID;
  2138. start_tx_ctx->first_tx_desc = start_tx;
  2139. start_tx_ctx->next_tx_ctx = np->put_tx_ctx;
  2140. np->tx_end_flip = np->put_tx_ctx;
  2141. } else {
  2142. np->tx_pkts_in_progress++;
  2143. }
  2144. }
  2145. /* set tx flags */
  2146. start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
  2147. np->put_tx.ex = put_tx;
  2148. spin_unlock_irqrestore(&np->lock, flags);
  2149. dprintk(KERN_DEBUG "%s: nv_start_xmit_optimized: entries %d queued for transmission. tx_flags_extra: %x\n",
  2150. dev->name, entries, tx_flags_extra);
  2151. {
  2152. int j;
  2153. for (j=0; j<64; j++) {
  2154. if ((j%16) == 0)
  2155. dprintk("\n%03x:", j);
  2156. dprintk(" %02x", ((unsigned char*)skb->data)[j]);
  2157. }
  2158. dprintk("\n");
  2159. }
  2160. dev->trans_start = jiffies;
  2161. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2162. return NETDEV_TX_OK;
  2163. }
  2164. static inline void nv_tx_flip_ownership(struct net_device *dev)
  2165. {
  2166. struct fe_priv *np = netdev_priv(dev);
  2167. np->tx_pkts_in_progress--;
  2168. if (np->tx_change_owner) {
  2169. np->tx_change_owner->first_tx_desc->flaglen |=
  2170. cpu_to_le32(NV_TX2_VALID);
  2171. np->tx_pkts_in_progress++;
  2172. np->tx_change_owner = np->tx_change_owner->next_tx_ctx;
  2173. if (np->tx_change_owner == np->tx_end_flip)
  2174. np->tx_change_owner = NULL;
  2175. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2176. }
  2177. }
  2178. /*
  2179. * nv_tx_done: check for completed packets, release the skbs.
  2180. *
  2181. * Caller must own np->lock.
  2182. */
  2183. static int nv_tx_done(struct net_device *dev, int limit)
  2184. {
  2185. struct fe_priv *np = netdev_priv(dev);
  2186. u32 flags;
  2187. int tx_work = 0;
  2188. struct ring_desc* orig_get_tx = np->get_tx.orig;
  2189. while ((np->get_tx.orig != np->put_tx.orig) &&
  2190. !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID) &&
  2191. (tx_work < limit)) {
  2192. dprintk(KERN_DEBUG "%s: nv_tx_done: flags 0x%x.\n",
  2193. dev->name, flags);
  2194. nv_unmap_txskb(np, np->get_tx_ctx);
  2195. if (np->desc_ver == DESC_VER_1) {
  2196. if (flags & NV_TX_LASTPACKET) {
  2197. if (flags & NV_TX_ERROR) {
  2198. if (flags & NV_TX_UNDERFLOW)
  2199. dev->stats.tx_fifo_errors++;
  2200. if (flags & NV_TX_CARRIERLOST)
  2201. dev->stats.tx_carrier_errors++;
  2202. if ((flags & NV_TX_RETRYERROR) && !(flags & NV_TX_RETRYCOUNT_MASK))
  2203. nv_legacybackoff_reseed(dev);
  2204. dev->stats.tx_errors++;
  2205. } else {
  2206. dev->stats.tx_packets++;
  2207. dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
  2208. }
  2209. dev_kfree_skb_any(np->get_tx_ctx->skb);
  2210. np->get_tx_ctx->skb = NULL;
  2211. tx_work++;
  2212. }
  2213. } else {
  2214. if (flags & NV_TX2_LASTPACKET) {
  2215. if (flags & NV_TX2_ERROR) {
  2216. if (flags & NV_TX2_UNDERFLOW)
  2217. dev->stats.tx_fifo_errors++;
  2218. if (flags & NV_TX2_CARRIERLOST)
  2219. dev->stats.tx_carrier_errors++;
  2220. if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK))
  2221. nv_legacybackoff_reseed(dev);
  2222. dev->stats.tx_errors++;
  2223. } else {
  2224. dev->stats.tx_packets++;
  2225. dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
  2226. }
  2227. dev_kfree_skb_any(np->get_tx_ctx->skb);
  2228. np->get_tx_ctx->skb = NULL;
  2229. tx_work++;
  2230. }
  2231. }
  2232. if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
  2233. np->get_tx.orig = np->first_tx.orig;
  2234. if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
  2235. np->get_tx_ctx = np->first_tx_ctx;
  2236. }
  2237. if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
  2238. np->tx_stop = 0;
  2239. netif_wake_queue(dev);
  2240. }
  2241. return tx_work;
  2242. }
  2243. static int nv_tx_done_optimized(struct net_device *dev, int limit)
  2244. {
  2245. struct fe_priv *np = netdev_priv(dev);
  2246. u32 flags;
  2247. int tx_work = 0;
  2248. struct ring_desc_ex* orig_get_tx = np->get_tx.ex;
  2249. while ((np->get_tx.ex != np->put_tx.ex) &&
  2250. !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX_VALID) &&
  2251. (tx_work < limit)) {
  2252. dprintk(KERN_DEBUG "%s: nv_tx_done_optimized: flags 0x%x.\n",
  2253. dev->name, flags);
  2254. nv_unmap_txskb(np, np->get_tx_ctx);
  2255. if (flags & NV_TX2_LASTPACKET) {
  2256. if (!(flags & NV_TX2_ERROR))
  2257. dev->stats.tx_packets++;
  2258. else {
  2259. if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK)) {
  2260. if (np->driver_data & DEV_HAS_GEAR_MODE)
  2261. nv_gear_backoff_reseed(dev);
  2262. else
  2263. nv_legacybackoff_reseed(dev);
  2264. }
  2265. }
  2266. dev_kfree_skb_any(np->get_tx_ctx->skb);
  2267. np->get_tx_ctx->skb = NULL;
  2268. tx_work++;
  2269. if (np->tx_limit) {
  2270. nv_tx_flip_ownership(dev);
  2271. }
  2272. }
  2273. if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
  2274. np->get_tx.ex = np->first_tx.ex;
  2275. if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
  2276. np->get_tx_ctx = np->first_tx_ctx;
  2277. }
  2278. if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
  2279. np->tx_stop = 0;
  2280. netif_wake_queue(dev);
  2281. }
  2282. return tx_work;
  2283. }
  2284. /*
  2285. * nv_tx_timeout: dev->tx_timeout function
  2286. * Called with netif_tx_lock held.
  2287. */
  2288. static void nv_tx_timeout(struct net_device *dev)
  2289. {
  2290. struct fe_priv *np = netdev_priv(dev);
  2291. u8 __iomem *base = get_hwbase(dev);
  2292. u32 status;
  2293. union ring_type put_tx;
  2294. int saved_tx_limit;
  2295. if (np->msi_flags & NV_MSI_X_ENABLED)
  2296. status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
  2297. else
  2298. status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  2299. printk(KERN_INFO "%s: Got tx_timeout. irq: %08x\n", dev->name, status);
  2300. {
  2301. int i;
  2302. printk(KERN_INFO "%s: Ring at %lx\n",
  2303. dev->name, (unsigned long)np->ring_addr);
  2304. printk(KERN_INFO "%s: Dumping tx registers\n", dev->name);
  2305. for (i=0;i<=np->register_size;i+= 32) {
  2306. printk(KERN_INFO "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
  2307. i,
  2308. readl(base + i + 0), readl(base + i + 4),
  2309. readl(base + i + 8), readl(base + i + 12),
  2310. readl(base + i + 16), readl(base + i + 20),
  2311. readl(base + i + 24), readl(base + i + 28));
  2312. }
  2313. printk(KERN_INFO "%s: Dumping tx ring\n", dev->name);
  2314. for (i=0;i<np->tx_ring_size;i+= 4) {
  2315. if (!nv_optimized(np)) {
  2316. printk(KERN_INFO "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
  2317. i,
  2318. le32_to_cpu(np->tx_ring.orig[i].buf),
  2319. le32_to_cpu(np->tx_ring.orig[i].flaglen),
  2320. le32_to_cpu(np->tx_ring.orig[i+1].buf),
  2321. le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
  2322. le32_to_cpu(np->tx_ring.orig[i+2].buf),
  2323. le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
  2324. le32_to_cpu(np->tx_ring.orig[i+3].buf),
  2325. le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
  2326. } else {
  2327. printk(KERN_INFO "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
  2328. i,
  2329. le32_to_cpu(np->tx_ring.ex[i].bufhigh),
  2330. le32_to_cpu(np->tx_ring.ex[i].buflow),
  2331. le32_to_cpu(np->tx_ring.ex[i].flaglen),
  2332. le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
  2333. le32_to_cpu(np->tx_ring.ex[i+1].buflow),
  2334. le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
  2335. le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
  2336. le32_to_cpu(np->tx_ring.ex[i+2].buflow),
  2337. le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
  2338. le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
  2339. le32_to_cpu(np->tx_ring.ex[i+3].buflow),
  2340. le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
  2341. }
  2342. }
  2343. }
  2344. spin_lock_irq(&np->lock);
  2345. /* 1) stop tx engine */
  2346. nv_stop_tx(dev);
  2347. /* 2) complete any outstanding tx and do not give HW any limited tx pkts */
  2348. saved_tx_limit = np->tx_limit;
  2349. np->tx_limit = 0; /* prevent giving HW any limited pkts */
  2350. np->tx_stop = 0; /* prevent waking tx queue */
  2351. if (!nv_optimized(np))
  2352. nv_tx_done(dev, np->tx_ring_size);
  2353. else
  2354. nv_tx_done_optimized(dev, np->tx_ring_size);
  2355. /* save current HW postion */
  2356. if (np->tx_change_owner)
  2357. put_tx.ex = np->tx_change_owner->first_tx_desc;
  2358. else
  2359. put_tx = np->put_tx;
  2360. /* 3) clear all tx state */
  2361. nv_drain_tx(dev);
  2362. nv_init_tx(dev);
  2363. /* 4) restore state to current HW position */
  2364. np->get_tx = np->put_tx = put_tx;
  2365. np->tx_limit = saved_tx_limit;
  2366. /* 5) restart tx engine */
  2367. nv_start_tx(dev);
  2368. netif_wake_queue(dev);
  2369. spin_unlock_irq(&np->lock);
  2370. }
  2371. /*
  2372. * Called when the nic notices a mismatch between the actual data len on the
  2373. * wire and the len indicated in the 802 header
  2374. */
  2375. static int nv_getlen(struct net_device *dev, void *packet, int datalen)
  2376. {
  2377. int hdrlen; /* length of the 802 header */
  2378. int protolen; /* length as stored in the proto field */
  2379. /* 1) calculate len according to header */
  2380. if ( ((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
  2381. protolen = ntohs( ((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto );
  2382. hdrlen = VLAN_HLEN;
  2383. } else {
  2384. protolen = ntohs( ((struct ethhdr *)packet)->h_proto);
  2385. hdrlen = ETH_HLEN;
  2386. }
  2387. dprintk(KERN_DEBUG "%s: nv_getlen: datalen %d, protolen %d, hdrlen %d\n",
  2388. dev->name, datalen, protolen, hdrlen);
  2389. if (protolen > ETH_DATA_LEN)
  2390. return datalen; /* Value in proto field not a len, no checks possible */
  2391. protolen += hdrlen;
  2392. /* consistency checks: */
  2393. if (datalen > ETH_ZLEN) {
  2394. if (datalen >= protolen) {
  2395. /* more data on wire than in 802 header, trim of
  2396. * additional data.
  2397. */
  2398. dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
  2399. dev->name, protolen);
  2400. return protolen;
  2401. } else {
  2402. /* less data on wire than mentioned in header.
  2403. * Discard the packet.
  2404. */
  2405. dprintk(KERN_DEBUG "%s: nv_getlen: discarding long packet.\n",
  2406. dev->name);
  2407. return -1;
  2408. }
  2409. } else {
  2410. /* short packet. Accept only if 802 values are also short */
  2411. if (protolen > ETH_ZLEN) {
  2412. dprintk(KERN_DEBUG "%s: nv_getlen: discarding short packet.\n",
  2413. dev->name);
  2414. return -1;
  2415. }
  2416. dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
  2417. dev->name, datalen);
  2418. return datalen;
  2419. }
  2420. }
  2421. static int nv_rx_process(struct net_device *dev, int limit)
  2422. {
  2423. struct fe_priv *np = netdev_priv(dev);
  2424. u32 flags;
  2425. int rx_work = 0;
  2426. struct sk_buff *skb;
  2427. int len;
  2428. while((np->get_rx.orig != np->put_rx.orig) &&
  2429. !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
  2430. (rx_work < limit)) {
  2431. dprintk(KERN_DEBUG "%s: nv_rx_process: flags 0x%x.\n",
  2432. dev->name, flags);
  2433. /*
  2434. * the packet is for us - immediately tear down the pci mapping.
  2435. * TODO: check if a prefetch of the first cacheline improves
  2436. * the performance.
  2437. */
  2438. pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
  2439. np->get_rx_ctx->dma_len,
  2440. PCI_DMA_FROMDEVICE);
  2441. skb = np->get_rx_ctx->skb;
  2442. np->get_rx_ctx->skb = NULL;
  2443. {
  2444. int j;
  2445. dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",flags);
  2446. for (j=0; j<64; j++) {
  2447. if ((j%16) == 0)
  2448. dprintk("\n%03x:", j);
  2449. dprintk(" %02x", ((unsigned char*)skb->data)[j]);
  2450. }
  2451. dprintk("\n");
  2452. }
  2453. /* look at what we actually got: */
  2454. if (np->desc_ver == DESC_VER_1) {
  2455. if (likely(flags & NV_RX_DESCRIPTORVALID)) {
  2456. len = flags & LEN_MASK_V1;
  2457. if (unlikely(flags & NV_RX_ERROR)) {
  2458. if ((flags & NV_RX_ERROR_MASK) == NV_RX_ERROR4) {
  2459. len = nv_getlen(dev, skb->data, len);
  2460. if (len < 0) {
  2461. dev->stats.rx_errors++;
  2462. dev_kfree_skb(skb);
  2463. goto next_pkt;
  2464. }
  2465. }
  2466. /* framing errors are soft errors */
  2467. else if ((flags & NV_RX_ERROR_MASK) == NV_RX_FRAMINGERR) {
  2468. if (flags & NV_RX_SUBSTRACT1) {
  2469. len--;
  2470. }
  2471. }
  2472. /* the rest are hard errors */
  2473. else {
  2474. if (flags & NV_RX_MISSEDFRAME)
  2475. dev->stats.rx_missed_errors++;
  2476. if (flags & NV_RX_CRCERR)
  2477. dev->stats.rx_crc_errors++;
  2478. if (flags & NV_RX_OVERFLOW)
  2479. dev->stats.rx_over_errors++;
  2480. dev->stats.rx_errors++;
  2481. dev_kfree_skb(skb);
  2482. goto next_pkt;
  2483. }
  2484. }
  2485. } else {
  2486. dev_kfree_skb(skb);
  2487. goto next_pkt;
  2488. }
  2489. } else {
  2490. if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
  2491. len = flags & LEN_MASK_V2;
  2492. if (unlikely(flags & NV_RX2_ERROR)) {
  2493. if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
  2494. len = nv_getlen(dev, skb->data, len);
  2495. if (len < 0) {
  2496. dev->stats.rx_errors++;
  2497. dev_kfree_skb(skb);
  2498. goto next_pkt;
  2499. }
  2500. }
  2501. /* framing errors are soft errors */
  2502. else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
  2503. if (flags & NV_RX2_SUBSTRACT1) {
  2504. len--;
  2505. }
  2506. }
  2507. /* the rest are hard errors */
  2508. else {
  2509. if (flags & NV_RX2_CRCERR)
  2510. dev->stats.rx_crc_errors++;
  2511. if (flags & NV_RX2_OVERFLOW)
  2512. dev->stats.rx_over_errors++;
  2513. dev->stats.rx_errors++;
  2514. dev_kfree_skb(skb);
  2515. goto next_pkt;
  2516. }
  2517. }
  2518. if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
  2519. ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
  2520. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2521. } else {
  2522. dev_kfree_skb(skb);
  2523. goto next_pkt;
  2524. }
  2525. }
  2526. /* got a valid packet - forward it to the network core */
  2527. skb_put(skb, len);
  2528. skb->protocol = eth_type_trans(skb, dev);
  2529. dprintk(KERN_DEBUG "%s: nv_rx_process: %d bytes, proto %d accepted.\n",
  2530. dev->name, len, skb->protocol);
  2531. #ifdef CONFIG_FORCEDETH_NAPI
  2532. netif_receive_skb(skb);
  2533. #else
  2534. netif_rx(skb);
  2535. #endif
  2536. dev->stats.rx_packets++;
  2537. dev->stats.rx_bytes += len;
  2538. next_pkt:
  2539. if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
  2540. np->get_rx.orig = np->first_rx.orig;
  2541. if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
  2542. np->get_rx_ctx = np->first_rx_ctx;
  2543. rx_work++;
  2544. }
  2545. return rx_work;
  2546. }
  2547. static int nv_rx_process_optimized(struct net_device *dev, int limit)
  2548. {
  2549. struct fe_priv *np = netdev_priv(dev);
  2550. u32 flags;
  2551. u32 vlanflags = 0;
  2552. int rx_work = 0;
  2553. struct sk_buff *skb;
  2554. int len;
  2555. while((np->get_rx.ex != np->put_rx.ex) &&
  2556. !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
  2557. (rx_work < limit)) {
  2558. dprintk(KERN_DEBUG "%s: nv_rx_process_optimized: flags 0x%x.\n",
  2559. dev->name, flags);
  2560. /*
  2561. * the packet is for us - immediately tear down the pci mapping.
  2562. * TODO: check if a prefetch of the first cacheline improves
  2563. * the performance.
  2564. */
  2565. pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
  2566. np->get_rx_ctx->dma_len,
  2567. PCI_DMA_FROMDEVICE);
  2568. skb = np->get_rx_ctx->skb;
  2569. np->get_rx_ctx->skb = NULL;
  2570. {
  2571. int j;
  2572. dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",flags);
  2573. for (j=0; j<64; j++) {
  2574. if ((j%16) == 0)
  2575. dprintk("\n%03x:", j);
  2576. dprintk(" %02x", ((unsigned char*)skb->data)[j]);
  2577. }
  2578. dprintk("\n");
  2579. }
  2580. /* look at what we actually got: */
  2581. if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
  2582. len = flags & LEN_MASK_V2;
  2583. if (unlikely(flags & NV_RX2_ERROR)) {
  2584. if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
  2585. len = nv_getlen(dev, skb->data, len);
  2586. if (len < 0) {
  2587. dev_kfree_skb(skb);
  2588. goto next_pkt;
  2589. }
  2590. }
  2591. /* framing errors are soft errors */
  2592. else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
  2593. if (flags & NV_RX2_SUBSTRACT1) {
  2594. len--;
  2595. }
  2596. }
  2597. /* the rest are hard errors */
  2598. else {
  2599. dev_kfree_skb(skb);
  2600. goto next_pkt;
  2601. }
  2602. }
  2603. if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
  2604. ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
  2605. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2606. /* got a valid packet - forward it to the network core */
  2607. skb_put(skb, len);
  2608. skb->protocol = eth_type_trans(skb, dev);
  2609. prefetch(skb->data);
  2610. dprintk(KERN_DEBUG "%s: nv_rx_process_optimized: %d bytes, proto %d accepted.\n",
  2611. dev->name, len, skb->protocol);
  2612. if (likely(!np->vlangrp)) {
  2613. #ifdef CONFIG_FORCEDETH_NAPI
  2614. netif_receive_skb(skb);
  2615. #else
  2616. netif_rx(skb);
  2617. #endif
  2618. } else {
  2619. vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
  2620. if (vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
  2621. #ifdef CONFIG_FORCEDETH_NAPI
  2622. vlan_hwaccel_receive_skb(skb, np->vlangrp,
  2623. vlanflags & NV_RX3_VLAN_TAG_MASK);
  2624. #else
  2625. vlan_hwaccel_rx(skb, np->vlangrp,
  2626. vlanflags & NV_RX3_VLAN_TAG_MASK);
  2627. #endif
  2628. } else {
  2629. #ifdef CONFIG_FORCEDETH_NAPI
  2630. netif_receive_skb(skb);
  2631. #else
  2632. netif_rx(skb);
  2633. #endif
  2634. }
  2635. }
  2636. dev->stats.rx_packets++;
  2637. dev->stats.rx_bytes += len;
  2638. } else {
  2639. dev_kfree_skb(skb);
  2640. }
  2641. next_pkt:
  2642. if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
  2643. np->get_rx.ex = np->first_rx.ex;
  2644. if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
  2645. np->get_rx_ctx = np->first_rx_ctx;
  2646. rx_work++;
  2647. }
  2648. return rx_work;
  2649. }
  2650. static void set_bufsize(struct net_device *dev)
  2651. {
  2652. struct fe_priv *np = netdev_priv(dev);
  2653. if (dev->mtu <= ETH_DATA_LEN)
  2654. np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
  2655. else
  2656. np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
  2657. }
  2658. /*
  2659. * nv_change_mtu: dev->change_mtu function
  2660. * Called with dev_base_lock held for read.
  2661. */
  2662. static int nv_change_mtu(struct net_device *dev, int new_mtu)
  2663. {
  2664. struct fe_priv *np = netdev_priv(dev);
  2665. int old_mtu;
  2666. if (new_mtu < 64 || new_mtu > np->pkt_limit)
  2667. return -EINVAL;
  2668. old_mtu = dev->mtu;
  2669. dev->mtu = new_mtu;
  2670. /* return early if the buffer sizes will not change */
  2671. if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
  2672. return 0;
  2673. if (old_mtu == new_mtu)
  2674. return 0;
  2675. /* synchronized against open : rtnl_lock() held by caller */
  2676. if (netif_running(dev)) {
  2677. u8 __iomem *base = get_hwbase(dev);
  2678. /*
  2679. * It seems that the nic preloads valid ring entries into an
  2680. * internal buffer. The procedure for flushing everything is
  2681. * guessed, there is probably a simpler approach.
  2682. * Changing the MTU is a rare event, it shouldn't matter.
  2683. */
  2684. nv_disable_irq(dev);
  2685. nv_napi_disable(dev);
  2686. netif_tx_lock_bh(dev);
  2687. netif_addr_lock(dev);
  2688. spin_lock(&np->lock);
  2689. /* stop engines */
  2690. nv_stop_rxtx(dev);
  2691. nv_txrx_reset(dev);
  2692. /* drain rx queue */
  2693. nv_drain_rxtx(dev);
  2694. /* reinit driver view of the rx queue */
  2695. set_bufsize(dev);
  2696. if (nv_init_ring(dev)) {
  2697. if (!np->in_shutdown)
  2698. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  2699. }
  2700. /* reinit nic view of the rx queue */
  2701. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  2702. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  2703. writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  2704. base + NvRegRingSizes);
  2705. pci_push(base);
  2706. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2707. pci_push(base);
  2708. /* restart rx engine */
  2709. nv_start_rxtx(dev);
  2710. spin_unlock(&np->lock);
  2711. netif_addr_unlock(dev);
  2712. netif_tx_unlock_bh(dev);
  2713. nv_napi_enable(dev);
  2714. nv_enable_irq(dev);
  2715. }
  2716. return 0;
  2717. }
  2718. static void nv_copy_mac_to_hw(struct net_device *dev)
  2719. {
  2720. u8 __iomem *base = get_hwbase(dev);
  2721. u32 mac[2];
  2722. mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
  2723. (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
  2724. mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
  2725. writel(mac[0], base + NvRegMacAddrA);
  2726. writel(mac[1], base + NvRegMacAddrB);
  2727. }
  2728. /*
  2729. * nv_set_mac_address: dev->set_mac_address function
  2730. * Called with rtnl_lock() held.
  2731. */
  2732. static int nv_set_mac_address(struct net_device *dev, void *addr)
  2733. {
  2734. struct fe_priv *np = netdev_priv(dev);
  2735. struct sockaddr *macaddr = (struct sockaddr*)addr;
  2736. if (!is_valid_ether_addr(macaddr->sa_data))
  2737. return -EADDRNOTAVAIL;
  2738. /* synchronized against open : rtnl_lock() held by caller */
  2739. memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
  2740. if (netif_running(dev)) {
  2741. netif_tx_lock_bh(dev);
  2742. netif_addr_lock(dev);
  2743. spin_lock_irq(&np->lock);
  2744. /* stop rx engine */
  2745. nv_stop_rx(dev);
  2746. /* set mac address */
  2747. nv_copy_mac_to_hw(dev);
  2748. /* restart rx engine */
  2749. nv_start_rx(dev);
  2750. spin_unlock_irq(&np->lock);
  2751. netif_addr_unlock(dev);
  2752. netif_tx_unlock_bh(dev);
  2753. } else {
  2754. nv_copy_mac_to_hw(dev);
  2755. }
  2756. return 0;
  2757. }
  2758. /*
  2759. * nv_set_multicast: dev->set_multicast function
  2760. * Called with netif_tx_lock held.
  2761. */
  2762. static void nv_set_multicast(struct net_device *dev)
  2763. {
  2764. struct fe_priv *np = netdev_priv(dev);
  2765. u8 __iomem *base = get_hwbase(dev);
  2766. u32 addr[2];
  2767. u32 mask[2];
  2768. u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
  2769. memset(addr, 0, sizeof(addr));
  2770. memset(mask, 0, sizeof(mask));
  2771. if (dev->flags & IFF_PROMISC) {
  2772. pff |= NVREG_PFF_PROMISC;
  2773. } else {
  2774. pff |= NVREG_PFF_MYADDR;
  2775. if (dev->flags & IFF_ALLMULTI || dev->mc_list) {
  2776. u32 alwaysOff[2];
  2777. u32 alwaysOn[2];
  2778. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
  2779. if (dev->flags & IFF_ALLMULTI) {
  2780. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
  2781. } else {
  2782. struct dev_mc_list *walk;
  2783. walk = dev->mc_list;
  2784. while (walk != NULL) {
  2785. u32 a, b;
  2786. a = le32_to_cpu(*(__le32 *) walk->dmi_addr);
  2787. b = le16_to_cpu(*(__le16 *) (&walk->dmi_addr[4]));
  2788. alwaysOn[0] &= a;
  2789. alwaysOff[0] &= ~a;
  2790. alwaysOn[1] &= b;
  2791. alwaysOff[1] &= ~b;
  2792. walk = walk->next;
  2793. }
  2794. }
  2795. addr[0] = alwaysOn[0];
  2796. addr[1] = alwaysOn[1];
  2797. mask[0] = alwaysOn[0] | alwaysOff[0];
  2798. mask[1] = alwaysOn[1] | alwaysOff[1];
  2799. } else {
  2800. mask[0] = NVREG_MCASTMASKA_NONE;
  2801. mask[1] = NVREG_MCASTMASKB_NONE;
  2802. }
  2803. }
  2804. addr[0] |= NVREG_MCASTADDRA_FORCE;
  2805. pff |= NVREG_PFF_ALWAYS;
  2806. spin_lock_irq(&np->lock);
  2807. nv_stop_rx(dev);
  2808. writel(addr[0], base + NvRegMulticastAddrA);
  2809. writel(addr[1], base + NvRegMulticastAddrB);
  2810. writel(mask[0], base + NvRegMulticastMaskA);
  2811. writel(mask[1], base + NvRegMulticastMaskB);
  2812. writel(pff, base + NvRegPacketFilterFlags);
  2813. dprintk(KERN_INFO "%s: reconfiguration for multicast lists.\n",
  2814. dev->name);
  2815. nv_start_rx(dev);
  2816. spin_unlock_irq(&np->lock);
  2817. }
  2818. static void nv_update_pause(struct net_device *dev, u32 pause_flags)
  2819. {
  2820. struct fe_priv *np = netdev_priv(dev);
  2821. u8 __iomem *base = get_hwbase(dev);
  2822. np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
  2823. if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
  2824. u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
  2825. if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
  2826. writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
  2827. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  2828. } else {
  2829. writel(pff, base + NvRegPacketFilterFlags);
  2830. }
  2831. }
  2832. if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
  2833. u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
  2834. if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
  2835. u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
  2836. if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V2)
  2837. pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
  2838. if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V3) {
  2839. pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
  2840. /* limit the number of tx pause frames to a default of 8 */
  2841. writel(readl(base + NvRegTxPauseFrameLimit)|NVREG_TX_PAUSEFRAMELIMIT_ENABLE, base + NvRegTxPauseFrameLimit);
  2842. }
  2843. writel(pause_enable, base + NvRegTxPauseFrame);
  2844. writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
  2845. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  2846. } else {
  2847. writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
  2848. writel(regmisc, base + NvRegMisc1);
  2849. }
  2850. }
  2851. }
  2852. /**
  2853. * nv_update_linkspeed: Setup the MAC according to the link partner
  2854. * @dev: Network device to be configured
  2855. *
  2856. * The function queries the PHY and checks if there is a link partner.
  2857. * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
  2858. * set to 10 MBit HD.
  2859. *
  2860. * The function returns 0 if there is no link partner and 1 if there is
  2861. * a good link partner.
  2862. */
  2863. static int nv_update_linkspeed(struct net_device *dev)
  2864. {
  2865. struct fe_priv *np = netdev_priv(dev);
  2866. u8 __iomem *base = get_hwbase(dev);
  2867. int adv = 0;
  2868. int lpa = 0;
  2869. int adv_lpa, adv_pause, lpa_pause;
  2870. int newls = np->linkspeed;
  2871. int newdup = np->duplex;
  2872. int mii_status;
  2873. int retval = 0;
  2874. u32 control_1000, status_1000, phyreg, pause_flags, txreg;
  2875. u32 txrxFlags = 0;
  2876. u32 phy_exp;
  2877. /* BMSR_LSTATUS is latched, read it twice:
  2878. * we want the current value.
  2879. */
  2880. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  2881. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  2882. if (!(mii_status & BMSR_LSTATUS)) {
  2883. dprintk(KERN_DEBUG "%s: no link detected by phy - falling back to 10HD.\n",
  2884. dev->name);
  2885. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2886. newdup = 0;
  2887. retval = 0;
  2888. goto set_speed;
  2889. }
  2890. if (np->autoneg == 0) {
  2891. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: autoneg off, PHY set to 0x%04x.\n",
  2892. dev->name, np->fixed_mode);
  2893. if (np->fixed_mode & LPA_100FULL) {
  2894. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2895. newdup = 1;
  2896. } else if (np->fixed_mode & LPA_100HALF) {
  2897. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2898. newdup = 0;
  2899. } else if (np->fixed_mode & LPA_10FULL) {
  2900. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2901. newdup = 1;
  2902. } else {
  2903. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2904. newdup = 0;
  2905. }
  2906. retval = 1;
  2907. goto set_speed;
  2908. }
  2909. /* check auto negotiation is complete */
  2910. if (!(mii_status & BMSR_ANEGCOMPLETE)) {
  2911. /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
  2912. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2913. newdup = 0;
  2914. retval = 0;
  2915. dprintk(KERN_DEBUG "%s: autoneg not completed - falling back to 10HD.\n", dev->name);
  2916. goto set_speed;
  2917. }
  2918. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  2919. lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
  2920. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: PHY advertises 0x%04x, lpa 0x%04x.\n",
  2921. dev->name, adv, lpa);
  2922. retval = 1;
  2923. if (np->gigabit == PHY_GIGABIT) {
  2924. control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  2925. status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
  2926. if ((control_1000 & ADVERTISE_1000FULL) &&
  2927. (status_1000 & LPA_1000FULL)) {
  2928. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: GBit ethernet detected.\n",
  2929. dev->name);
  2930. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
  2931. newdup = 1;
  2932. goto set_speed;
  2933. }
  2934. }
  2935. /* FIXME: handle parallel detection properly */
  2936. adv_lpa = lpa & adv;
  2937. if (adv_lpa & LPA_100FULL) {
  2938. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2939. newdup = 1;
  2940. } else if (adv_lpa & LPA_100HALF) {
  2941. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2942. newdup = 0;
  2943. } else if (adv_lpa & LPA_10FULL) {
  2944. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2945. newdup = 1;
  2946. } else if (adv_lpa & LPA_10HALF) {
  2947. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2948. newdup = 0;
  2949. } else {
  2950. dprintk(KERN_DEBUG "%s: bad ability %04x - falling back to 10HD.\n", dev->name, adv_lpa);
  2951. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2952. newdup = 0;
  2953. }
  2954. set_speed:
  2955. if (np->duplex == newdup && np->linkspeed == newls)
  2956. return retval;
  2957. dprintk(KERN_INFO "%s: changing link setting from %d/%d to %d/%d.\n",
  2958. dev->name, np->linkspeed, np->duplex, newls, newdup);
  2959. np->duplex = newdup;
  2960. np->linkspeed = newls;
  2961. /* The transmitter and receiver must be restarted for safe update */
  2962. if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START) {
  2963. txrxFlags |= NV_RESTART_TX;
  2964. nv_stop_tx(dev);
  2965. }
  2966. if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
  2967. txrxFlags |= NV_RESTART_RX;
  2968. nv_stop_rx(dev);
  2969. }
  2970. if (np->gigabit == PHY_GIGABIT) {
  2971. phyreg = readl(base + NvRegSlotTime);
  2972. phyreg &= ~(0x3FF00);
  2973. if (((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) ||
  2974. ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100))
  2975. phyreg |= NVREG_SLOTTIME_10_100_FULL;
  2976. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
  2977. phyreg |= NVREG_SLOTTIME_1000_FULL;
  2978. writel(phyreg, base + NvRegSlotTime);
  2979. }
  2980. phyreg = readl(base + NvRegPhyInterface);
  2981. phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
  2982. if (np->duplex == 0)
  2983. phyreg |= PHY_HALF;
  2984. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
  2985. phyreg |= PHY_100;
  2986. else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  2987. phyreg |= PHY_1000;
  2988. writel(phyreg, base + NvRegPhyInterface);
  2989. phy_exp = mii_rw(dev, np->phyaddr, MII_EXPANSION, MII_READ) & EXPANSION_NWAY; /* autoneg capable */
  2990. if (phyreg & PHY_RGMII) {
  2991. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) {
  2992. txreg = NVREG_TX_DEFERRAL_RGMII_1000;
  2993. } else {
  2994. if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX)) {
  2995. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_10)
  2996. txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
  2997. else
  2998. txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
  2999. } else {
  3000. txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
  3001. }
  3002. }
  3003. } else {
  3004. if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX))
  3005. txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
  3006. else
  3007. txreg = NVREG_TX_DEFERRAL_DEFAULT;
  3008. }
  3009. writel(txreg, base + NvRegTxDeferral);
  3010. if (np->desc_ver == DESC_VER_1) {
  3011. txreg = NVREG_TX_WM_DESC1_DEFAULT;
  3012. } else {
  3013. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  3014. txreg = NVREG_TX_WM_DESC2_3_1000;
  3015. else
  3016. txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
  3017. }
  3018. writel(txreg, base + NvRegTxWatermark);
  3019. writel(NVREG_MISC1_FORCE | ( np->duplex ? 0 : NVREG_MISC1_HD),
  3020. base + NvRegMisc1);
  3021. pci_push(base);
  3022. writel(np->linkspeed, base + NvRegLinkSpeed);
  3023. pci_push(base);
  3024. pause_flags = 0;
  3025. /* setup pause frame */
  3026. if (np->duplex != 0) {
  3027. if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
  3028. adv_pause = adv & (ADVERTISE_PAUSE_CAP| ADVERTISE_PAUSE_ASYM);
  3029. lpa_pause = lpa & (LPA_PAUSE_CAP| LPA_PAUSE_ASYM);
  3030. switch (adv_pause) {
  3031. case ADVERTISE_PAUSE_CAP:
  3032. if (lpa_pause & LPA_PAUSE_CAP) {
  3033. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3034. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  3035. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3036. }
  3037. break;
  3038. case ADVERTISE_PAUSE_ASYM:
  3039. if (lpa_pause == (LPA_PAUSE_CAP| LPA_PAUSE_ASYM))
  3040. {
  3041. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3042. }
  3043. break;
  3044. case ADVERTISE_PAUSE_CAP| ADVERTISE_PAUSE_ASYM:
  3045. if (lpa_pause & LPA_PAUSE_CAP)
  3046. {
  3047. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3048. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  3049. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3050. }
  3051. if (lpa_pause == LPA_PAUSE_ASYM)
  3052. {
  3053. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3054. }
  3055. break;
  3056. }
  3057. } else {
  3058. pause_flags = np->pause_flags;
  3059. }
  3060. }
  3061. nv_update_pause(dev, pause_flags);
  3062. if (txrxFlags & NV_RESTART_TX)
  3063. nv_start_tx(dev);
  3064. if (txrxFlags & NV_RESTART_RX)
  3065. nv_start_rx(dev);
  3066. return retval;
  3067. }
  3068. static void nv_linkchange(struct net_device *dev)
  3069. {
  3070. if (nv_update_linkspeed(dev)) {
  3071. if (!netif_carrier_ok(dev)) {
  3072. netif_carrier_on(dev);
  3073. printk(KERN_INFO "%s: link up.\n", dev->name);
  3074. nv_txrx_gate(dev, false);
  3075. nv_start_rx(dev);
  3076. }
  3077. } else {
  3078. if (netif_carrier_ok(dev)) {
  3079. netif_carrier_off(dev);
  3080. printk(KERN_INFO "%s: link down.\n", dev->name);
  3081. nv_txrx_gate(dev, true);
  3082. nv_stop_rx(dev);
  3083. }
  3084. }
  3085. }
  3086. static void nv_link_irq(struct net_device *dev)
  3087. {
  3088. u8 __iomem *base = get_hwbase(dev);
  3089. u32 miistat;
  3090. miistat = readl(base + NvRegMIIStatus);
  3091. writel(NVREG_MIISTAT_LINKCHANGE, base + NvRegMIIStatus);
  3092. dprintk(KERN_INFO "%s: link change irq, status 0x%x.\n", dev->name, miistat);
  3093. if (miistat & (NVREG_MIISTAT_LINKCHANGE))
  3094. nv_linkchange(dev);
  3095. dprintk(KERN_DEBUG "%s: link change notification done.\n", dev->name);
  3096. }
  3097. static void nv_msi_workaround(struct fe_priv *np)
  3098. {
  3099. /* Need to toggle the msi irq mask within the ethernet device,
  3100. * otherwise, future interrupts will not be detected.
  3101. */
  3102. if (np->msi_flags & NV_MSI_ENABLED) {
  3103. u8 __iomem *base = np->base;
  3104. writel(0, base + NvRegMSIIrqMask);
  3105. writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
  3106. }
  3107. }
  3108. static inline int nv_change_interrupt_mode(struct net_device *dev, int total_work)
  3109. {
  3110. struct fe_priv *np = netdev_priv(dev);
  3111. if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC) {
  3112. if (total_work > NV_DYNAMIC_THRESHOLD) {
  3113. /* transition to poll based interrupts */
  3114. np->quiet_count = 0;
  3115. if (np->irqmask != NVREG_IRQMASK_CPU) {
  3116. np->irqmask = NVREG_IRQMASK_CPU;
  3117. return 1;
  3118. }
  3119. } else {
  3120. if (np->quiet_count < NV_DYNAMIC_MAX_QUIET_COUNT) {
  3121. np->quiet_count++;
  3122. } else {
  3123. /* reached a period of low activity, switch
  3124. to per tx/rx packet interrupts */
  3125. if (np->irqmask != NVREG_IRQMASK_THROUGHPUT) {
  3126. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  3127. return 1;
  3128. }
  3129. }
  3130. }
  3131. }
  3132. return 0;
  3133. }
  3134. static irqreturn_t nv_nic_irq(int foo, void *data)
  3135. {
  3136. struct net_device *dev = (struct net_device *) data;
  3137. struct fe_priv *np = netdev_priv(dev);
  3138. u8 __iomem *base = get_hwbase(dev);
  3139. #ifndef CONFIG_FORCEDETH_NAPI
  3140. int total_work = 0;
  3141. int loop_count = 0;
  3142. #endif
  3143. dprintk(KERN_DEBUG "%s: nv_nic_irq\n", dev->name);
  3144. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  3145. np->events = readl(base + NvRegIrqStatus);
  3146. writel(np->events, base + NvRegIrqStatus);
  3147. } else {
  3148. np->events = readl(base + NvRegMSIXIrqStatus);
  3149. writel(np->events, base + NvRegMSIXIrqStatus);
  3150. }
  3151. dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, np->events);
  3152. if (!(np->events & np->irqmask))
  3153. return IRQ_NONE;
  3154. nv_msi_workaround(np);
  3155. #ifdef CONFIG_FORCEDETH_NAPI
  3156. if (napi_schedule_prep(&np->napi)) {
  3157. /*
  3158. * Disable further irq's (msix not enabled with napi)
  3159. */
  3160. writel(0, base + NvRegIrqMask);
  3161. __napi_schedule(&np->napi);
  3162. }
  3163. #else
  3164. do
  3165. {
  3166. int work = 0;
  3167. if ((work = nv_rx_process(dev, RX_WORK_PER_LOOP))) {
  3168. if (unlikely(nv_alloc_rx(dev))) {
  3169. spin_lock(&np->lock);
  3170. if (!np->in_shutdown)
  3171. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3172. spin_unlock(&np->lock);
  3173. }
  3174. }
  3175. spin_lock(&np->lock);
  3176. work += nv_tx_done(dev, TX_WORK_PER_LOOP);
  3177. spin_unlock(&np->lock);
  3178. if (!work)
  3179. break;
  3180. total_work += work;
  3181. loop_count++;
  3182. }
  3183. while (loop_count < max_interrupt_work);
  3184. if (nv_change_interrupt_mode(dev, total_work)) {
  3185. /* setup new irq mask */
  3186. writel(np->irqmask, base + NvRegIrqMask);
  3187. }
  3188. if (unlikely(np->events & NVREG_IRQ_LINK)) {
  3189. spin_lock(&np->lock);
  3190. nv_link_irq(dev);
  3191. spin_unlock(&np->lock);
  3192. }
  3193. if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
  3194. spin_lock(&np->lock);
  3195. nv_linkchange(dev);
  3196. spin_unlock(&np->lock);
  3197. np->link_timeout = jiffies + LINK_TIMEOUT;
  3198. }
  3199. if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
  3200. spin_lock(&np->lock);
  3201. /* disable interrupts on the nic */
  3202. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  3203. writel(0, base + NvRegIrqMask);
  3204. else
  3205. writel(np->irqmask, base + NvRegIrqMask);
  3206. pci_push(base);
  3207. if (!np->in_shutdown) {
  3208. np->nic_poll_irq = np->irqmask;
  3209. np->recover_error = 1;
  3210. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3211. }
  3212. spin_unlock(&np->lock);
  3213. }
  3214. #endif
  3215. dprintk(KERN_DEBUG "%s: nv_nic_irq completed\n", dev->name);
  3216. return IRQ_HANDLED;
  3217. }
  3218. /**
  3219. * All _optimized functions are used to help increase performance
  3220. * (reduce CPU and increase throughput). They use descripter version 3,
  3221. * compiler directives, and reduce memory accesses.
  3222. */
  3223. static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
  3224. {
  3225. struct net_device *dev = (struct net_device *) data;
  3226. struct fe_priv *np = netdev_priv(dev);
  3227. u8 __iomem *base = get_hwbase(dev);
  3228. #ifndef CONFIG_FORCEDETH_NAPI
  3229. int total_work = 0;
  3230. int loop_count = 0;
  3231. #endif
  3232. dprintk(KERN_DEBUG "%s: nv_nic_irq_optimized\n", dev->name);
  3233. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  3234. np->events = readl(base + NvRegIrqStatus);
  3235. writel(np->events, base + NvRegIrqStatus);
  3236. } else {
  3237. np->events = readl(base + NvRegMSIXIrqStatus);
  3238. writel(np->events, base + NvRegMSIXIrqStatus);
  3239. }
  3240. dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, np->events);
  3241. if (!(np->events & np->irqmask))
  3242. return IRQ_NONE;
  3243. nv_msi_workaround(np);
  3244. #ifdef CONFIG_FORCEDETH_NAPI
  3245. if (napi_schedule_prep(&np->napi)) {
  3246. /*
  3247. * Disable further irq's (msix not enabled with napi)
  3248. */
  3249. writel(0, base + NvRegIrqMask);
  3250. __napi_schedule(&np->napi);
  3251. }
  3252. #else
  3253. do
  3254. {
  3255. int work = 0;
  3256. if ((work = nv_rx_process_optimized(dev, RX_WORK_PER_LOOP))) {
  3257. if (unlikely(nv_alloc_rx_optimized(dev))) {
  3258. spin_lock(&np->lock);
  3259. if (!np->in_shutdown)
  3260. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3261. spin_unlock(&np->lock);
  3262. }
  3263. }
  3264. spin_lock(&np->lock);
  3265. work += nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
  3266. spin_unlock(&np->lock);
  3267. if (!work)
  3268. break;
  3269. total_work += work;
  3270. loop_count++;
  3271. }
  3272. while (loop_count < max_interrupt_work);
  3273. if (nv_change_interrupt_mode(dev, total_work)) {
  3274. /* setup new irq mask */
  3275. writel(np->irqmask, base + NvRegIrqMask);
  3276. }
  3277. if (unlikely(np->events & NVREG_IRQ_LINK)) {
  3278. spin_lock(&np->lock);
  3279. nv_link_irq(dev);
  3280. spin_unlock(&np->lock);
  3281. }
  3282. if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
  3283. spin_lock(&np->lock);
  3284. nv_linkchange(dev);
  3285. spin_unlock(&np->lock);
  3286. np->link_timeout = jiffies + LINK_TIMEOUT;
  3287. }
  3288. if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
  3289. spin_lock(&np->lock);
  3290. /* disable interrupts on the nic */
  3291. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  3292. writel(0, base + NvRegIrqMask);
  3293. else
  3294. writel(np->irqmask, base + NvRegIrqMask);
  3295. pci_push(base);
  3296. if (!np->in_shutdown) {
  3297. np->nic_poll_irq = np->irqmask;
  3298. np->recover_error = 1;
  3299. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3300. }
  3301. spin_unlock(&np->lock);
  3302. }
  3303. #endif
  3304. dprintk(KERN_DEBUG "%s: nv_nic_irq_optimized completed\n", dev->name);
  3305. return IRQ_HANDLED;
  3306. }
  3307. static irqreturn_t nv_nic_irq_tx(int foo, void *data)
  3308. {
  3309. struct net_device *dev = (struct net_device *) data;
  3310. struct fe_priv *np = netdev_priv(dev);
  3311. u8 __iomem *base = get_hwbase(dev);
  3312. u32 events;
  3313. int i;
  3314. unsigned long flags;
  3315. dprintk(KERN_DEBUG "%s: nv_nic_irq_tx\n", dev->name);
  3316. for (i=0; ; i++) {
  3317. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
  3318. writel(NVREG_IRQ_TX_ALL, base + NvRegMSIXIrqStatus);
  3319. dprintk(KERN_DEBUG "%s: tx irq: %08x\n", dev->name, events);
  3320. if (!(events & np->irqmask))
  3321. break;
  3322. spin_lock_irqsave(&np->lock, flags);
  3323. nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
  3324. spin_unlock_irqrestore(&np->lock, flags);
  3325. if (unlikely(i > max_interrupt_work)) {
  3326. spin_lock_irqsave(&np->lock, flags);
  3327. /* disable interrupts on the nic */
  3328. writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
  3329. pci_push(base);
  3330. if (!np->in_shutdown) {
  3331. np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
  3332. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3333. }
  3334. spin_unlock_irqrestore(&np->lock, flags);
  3335. printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_tx.\n", dev->name, i);
  3336. break;
  3337. }
  3338. }
  3339. dprintk(KERN_DEBUG "%s: nv_nic_irq_tx completed\n", dev->name);
  3340. return IRQ_RETVAL(i);
  3341. }
  3342. #ifdef CONFIG_FORCEDETH_NAPI
  3343. static int nv_napi_poll(struct napi_struct *napi, int budget)
  3344. {
  3345. struct fe_priv *np = container_of(napi, struct fe_priv, napi);
  3346. struct net_device *dev = np->dev;
  3347. u8 __iomem *base = get_hwbase(dev);
  3348. unsigned long flags;
  3349. int retcode;
  3350. int tx_work, rx_work;
  3351. if (!nv_optimized(np)) {
  3352. spin_lock_irqsave(&np->lock, flags);
  3353. tx_work = nv_tx_done(dev, np->tx_ring_size);
  3354. spin_unlock_irqrestore(&np->lock, flags);
  3355. rx_work = nv_rx_process(dev, budget);
  3356. retcode = nv_alloc_rx(dev);
  3357. } else {
  3358. spin_lock_irqsave(&np->lock, flags);
  3359. tx_work = nv_tx_done_optimized(dev, np->tx_ring_size);
  3360. spin_unlock_irqrestore(&np->lock, flags);
  3361. rx_work = nv_rx_process_optimized(dev, budget);
  3362. retcode = nv_alloc_rx_optimized(dev);
  3363. }
  3364. if (retcode) {
  3365. spin_lock_irqsave(&np->lock, flags);
  3366. if (!np->in_shutdown)
  3367. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3368. spin_unlock_irqrestore(&np->lock, flags);
  3369. }
  3370. nv_change_interrupt_mode(dev, tx_work + rx_work);
  3371. if (unlikely(np->events & NVREG_IRQ_LINK)) {
  3372. spin_lock_irqsave(&np->lock, flags);
  3373. nv_link_irq(dev);
  3374. spin_unlock_irqrestore(&np->lock, flags);
  3375. }
  3376. if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
  3377. spin_lock_irqsave(&np->lock, flags);
  3378. nv_linkchange(dev);
  3379. spin_unlock_irqrestore(&np->lock, flags);
  3380. np->link_timeout = jiffies + LINK_TIMEOUT;
  3381. }
  3382. if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
  3383. spin_lock_irqsave(&np->lock, flags);
  3384. if (!np->in_shutdown) {
  3385. np->nic_poll_irq = np->irqmask;
  3386. np->recover_error = 1;
  3387. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3388. }
  3389. spin_unlock_irqrestore(&np->lock, flags);
  3390. napi_complete(napi);
  3391. return rx_work;
  3392. }
  3393. if (rx_work < budget) {
  3394. /* re-enable interrupts
  3395. (msix not enabled in napi) */
  3396. napi_complete(napi);
  3397. writel(np->irqmask, base + NvRegIrqMask);
  3398. }
  3399. return rx_work;
  3400. }
  3401. #endif
  3402. static irqreturn_t nv_nic_irq_rx(int foo, void *data)
  3403. {
  3404. struct net_device *dev = (struct net_device *) data;
  3405. struct fe_priv *np = netdev_priv(dev);
  3406. u8 __iomem *base = get_hwbase(dev);
  3407. u32 events;
  3408. int i;
  3409. unsigned long flags;
  3410. dprintk(KERN_DEBUG "%s: nv_nic_irq_rx\n", dev->name);
  3411. for (i=0; ; i++) {
  3412. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
  3413. writel(NVREG_IRQ_RX_ALL, base + NvRegMSIXIrqStatus);
  3414. dprintk(KERN_DEBUG "%s: rx irq: %08x\n", dev->name, events);
  3415. if (!(events & np->irqmask))
  3416. break;
  3417. if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
  3418. if (unlikely(nv_alloc_rx_optimized(dev))) {
  3419. spin_lock_irqsave(&np->lock, flags);
  3420. if (!np->in_shutdown)
  3421. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3422. spin_unlock_irqrestore(&np->lock, flags);
  3423. }
  3424. }
  3425. if (unlikely(i > max_interrupt_work)) {
  3426. spin_lock_irqsave(&np->lock, flags);
  3427. /* disable interrupts on the nic */
  3428. writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
  3429. pci_push(base);
  3430. if (!np->in_shutdown) {
  3431. np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
  3432. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3433. }
  3434. spin_unlock_irqrestore(&np->lock, flags);
  3435. printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_rx.\n", dev->name, i);
  3436. break;
  3437. }
  3438. }
  3439. dprintk(KERN_DEBUG "%s: nv_nic_irq_rx completed\n", dev->name);
  3440. return IRQ_RETVAL(i);
  3441. }
  3442. static irqreturn_t nv_nic_irq_other(int foo, void *data)
  3443. {
  3444. struct net_device *dev = (struct net_device *) data;
  3445. struct fe_priv *np = netdev_priv(dev);
  3446. u8 __iomem *base = get_hwbase(dev);
  3447. u32 events;
  3448. int i;
  3449. unsigned long flags;
  3450. dprintk(KERN_DEBUG "%s: nv_nic_irq_other\n", dev->name);
  3451. for (i=0; ; i++) {
  3452. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
  3453. writel(NVREG_IRQ_OTHER, base + NvRegMSIXIrqStatus);
  3454. dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
  3455. if (!(events & np->irqmask))
  3456. break;
  3457. /* check tx in case we reached max loop limit in tx isr */
  3458. spin_lock_irqsave(&np->lock, flags);
  3459. nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
  3460. spin_unlock_irqrestore(&np->lock, flags);
  3461. if (events & NVREG_IRQ_LINK) {
  3462. spin_lock_irqsave(&np->lock, flags);
  3463. nv_link_irq(dev);
  3464. spin_unlock_irqrestore(&np->lock, flags);
  3465. }
  3466. if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
  3467. spin_lock_irqsave(&np->lock, flags);
  3468. nv_linkchange(dev);
  3469. spin_unlock_irqrestore(&np->lock, flags);
  3470. np->link_timeout = jiffies + LINK_TIMEOUT;
  3471. }
  3472. if (events & NVREG_IRQ_RECOVER_ERROR) {
  3473. spin_lock_irq(&np->lock);
  3474. /* disable interrupts on the nic */
  3475. writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
  3476. pci_push(base);
  3477. if (!np->in_shutdown) {
  3478. np->nic_poll_irq |= NVREG_IRQ_OTHER;
  3479. np->recover_error = 1;
  3480. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3481. }
  3482. spin_unlock_irq(&np->lock);
  3483. break;
  3484. }
  3485. if (unlikely(i > max_interrupt_work)) {
  3486. spin_lock_irqsave(&np->lock, flags);
  3487. /* disable interrupts on the nic */
  3488. writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
  3489. pci_push(base);
  3490. if (!np->in_shutdown) {
  3491. np->nic_poll_irq |= NVREG_IRQ_OTHER;
  3492. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3493. }
  3494. spin_unlock_irqrestore(&np->lock, flags);
  3495. printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_other.\n", dev->name, i);
  3496. break;
  3497. }
  3498. }
  3499. dprintk(KERN_DEBUG "%s: nv_nic_irq_other completed\n", dev->name);
  3500. return IRQ_RETVAL(i);
  3501. }
  3502. static irqreturn_t nv_nic_irq_test(int foo, void *data)
  3503. {
  3504. struct net_device *dev = (struct net_device *) data;
  3505. struct fe_priv *np = netdev_priv(dev);
  3506. u8 __iomem *base = get_hwbase(dev);
  3507. u32 events;
  3508. dprintk(KERN_DEBUG "%s: nv_nic_irq_test\n", dev->name);
  3509. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  3510. events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  3511. writel(NVREG_IRQ_TIMER, base + NvRegIrqStatus);
  3512. } else {
  3513. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
  3514. writel(NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
  3515. }
  3516. pci_push(base);
  3517. dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
  3518. if (!(events & NVREG_IRQ_TIMER))
  3519. return IRQ_RETVAL(0);
  3520. nv_msi_workaround(np);
  3521. spin_lock(&np->lock);
  3522. np->intr_test = 1;
  3523. spin_unlock(&np->lock);
  3524. dprintk(KERN_DEBUG "%s: nv_nic_irq_test completed\n", dev->name);
  3525. return IRQ_RETVAL(1);
  3526. }
  3527. static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
  3528. {
  3529. u8 __iomem *base = get_hwbase(dev);
  3530. int i;
  3531. u32 msixmap = 0;
  3532. /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
  3533. * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
  3534. * the remaining 8 interrupts.
  3535. */
  3536. for (i = 0; i < 8; i++) {
  3537. if ((irqmask >> i) & 0x1) {
  3538. msixmap |= vector << (i << 2);
  3539. }
  3540. }
  3541. writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
  3542. msixmap = 0;
  3543. for (i = 0; i < 8; i++) {
  3544. if ((irqmask >> (i + 8)) & 0x1) {
  3545. msixmap |= vector << (i << 2);
  3546. }
  3547. }
  3548. writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
  3549. }
  3550. static int nv_request_irq(struct net_device *dev, int intr_test)
  3551. {
  3552. struct fe_priv *np = get_nvpriv(dev);
  3553. u8 __iomem *base = get_hwbase(dev);
  3554. int ret = 1;
  3555. int i;
  3556. irqreturn_t (*handler)(int foo, void *data);
  3557. if (intr_test) {
  3558. handler = nv_nic_irq_test;
  3559. } else {
  3560. if (nv_optimized(np))
  3561. handler = nv_nic_irq_optimized;
  3562. else
  3563. handler = nv_nic_irq;
  3564. }
  3565. if (np->msi_flags & NV_MSI_X_CAPABLE) {
  3566. for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++) {
  3567. np->msi_x_entry[i].entry = i;
  3568. }
  3569. if ((ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK))) == 0) {
  3570. np->msi_flags |= NV_MSI_X_ENABLED;
  3571. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
  3572. /* Request irq for rx handling */
  3573. sprintf(np->name_rx, "%s-rx", dev->name);
  3574. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector,
  3575. &nv_nic_irq_rx, IRQF_SHARED, np->name_rx, dev) != 0) {
  3576. printk(KERN_INFO "forcedeth: request_irq failed for rx %d\n", ret);
  3577. pci_disable_msix(np->pci_dev);
  3578. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3579. goto out_err;
  3580. }
  3581. /* Request irq for tx handling */
  3582. sprintf(np->name_tx, "%s-tx", dev->name);
  3583. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector,
  3584. &nv_nic_irq_tx, IRQF_SHARED, np->name_tx, dev) != 0) {
  3585. printk(KERN_INFO "forcedeth: request_irq failed for tx %d\n", ret);
  3586. pci_disable_msix(np->pci_dev);
  3587. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3588. goto out_free_rx;
  3589. }
  3590. /* Request irq for link and timer handling */
  3591. sprintf(np->name_other, "%s-other", dev->name);
  3592. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector,
  3593. &nv_nic_irq_other, IRQF_SHARED, np->name_other, dev) != 0) {
  3594. printk(KERN_INFO "forcedeth: request_irq failed for link %d\n", ret);
  3595. pci_disable_msix(np->pci_dev);
  3596. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3597. goto out_free_tx;
  3598. }
  3599. /* map interrupts to their respective vector */
  3600. writel(0, base + NvRegMSIXMap0);
  3601. writel(0, base + NvRegMSIXMap1);
  3602. set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
  3603. set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
  3604. set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
  3605. } else {
  3606. /* Request irq for all interrupts */
  3607. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, handler, IRQF_SHARED, dev->name, dev) != 0) {
  3608. printk(KERN_INFO "forcedeth: request_irq failed %d\n", ret);
  3609. pci_disable_msix(np->pci_dev);
  3610. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3611. goto out_err;
  3612. }
  3613. /* map interrupts to vector 0 */
  3614. writel(0, base + NvRegMSIXMap0);
  3615. writel(0, base + NvRegMSIXMap1);
  3616. }
  3617. }
  3618. }
  3619. if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) {
  3620. if ((ret = pci_enable_msi(np->pci_dev)) == 0) {
  3621. np->msi_flags |= NV_MSI_ENABLED;
  3622. dev->irq = np->pci_dev->irq;
  3623. if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0) {
  3624. printk(KERN_INFO "forcedeth: request_irq failed %d\n", ret);
  3625. pci_disable_msi(np->pci_dev);
  3626. np->msi_flags &= ~NV_MSI_ENABLED;
  3627. dev->irq = np->pci_dev->irq;
  3628. goto out_err;
  3629. }
  3630. /* map interrupts to vector 0 */
  3631. writel(0, base + NvRegMSIMap0);
  3632. writel(0, base + NvRegMSIMap1);
  3633. /* enable msi vector 0 */
  3634. writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
  3635. }
  3636. }
  3637. if (ret != 0) {
  3638. if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
  3639. goto out_err;
  3640. }
  3641. return 0;
  3642. out_free_tx:
  3643. free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
  3644. out_free_rx:
  3645. free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
  3646. out_err:
  3647. return 1;
  3648. }
  3649. static void nv_free_irq(struct net_device *dev)
  3650. {
  3651. struct fe_priv *np = get_nvpriv(dev);
  3652. int i;
  3653. if (np->msi_flags & NV_MSI_X_ENABLED) {
  3654. for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++) {
  3655. free_irq(np->msi_x_entry[i].vector, dev);
  3656. }
  3657. pci_disable_msix(np->pci_dev);
  3658. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3659. } else {
  3660. free_irq(np->pci_dev->irq, dev);
  3661. if (np->msi_flags & NV_MSI_ENABLED) {
  3662. pci_disable_msi(np->pci_dev);
  3663. np->msi_flags &= ~NV_MSI_ENABLED;
  3664. }
  3665. }
  3666. }
  3667. static void nv_do_nic_poll(unsigned long data)
  3668. {
  3669. struct net_device *dev = (struct net_device *) data;
  3670. struct fe_priv *np = netdev_priv(dev);
  3671. u8 __iomem *base = get_hwbase(dev);
  3672. u32 mask = 0;
  3673. /*
  3674. * First disable irq(s) and then
  3675. * reenable interrupts on the nic, we have to do this before calling
  3676. * nv_nic_irq because that may decide to do otherwise
  3677. */
  3678. if (!using_multi_irqs(dev)) {
  3679. if (np->msi_flags & NV_MSI_X_ENABLED)
  3680. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  3681. else
  3682. disable_irq_lockdep(np->pci_dev->irq);
  3683. mask = np->irqmask;
  3684. } else {
  3685. if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
  3686. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  3687. mask |= NVREG_IRQ_RX_ALL;
  3688. }
  3689. if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
  3690. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  3691. mask |= NVREG_IRQ_TX_ALL;
  3692. }
  3693. if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
  3694. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  3695. mask |= NVREG_IRQ_OTHER;
  3696. }
  3697. }
  3698. /* disable_irq() contains synchronize_irq, thus no irq handler can run now */
  3699. if (np->recover_error) {
  3700. np->recover_error = 0;
  3701. printk(KERN_INFO "%s: MAC in recoverable error state\n", dev->name);
  3702. if (netif_running(dev)) {
  3703. netif_tx_lock_bh(dev);
  3704. netif_addr_lock(dev);
  3705. spin_lock(&np->lock);
  3706. /* stop engines */
  3707. nv_stop_rxtx(dev);
  3708. if (np->driver_data & DEV_HAS_POWER_CNTRL)
  3709. nv_mac_reset(dev);
  3710. nv_txrx_reset(dev);
  3711. /* drain rx queue */
  3712. nv_drain_rxtx(dev);
  3713. /* reinit driver view of the rx queue */
  3714. set_bufsize(dev);
  3715. if (nv_init_ring(dev)) {
  3716. if (!np->in_shutdown)
  3717. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3718. }
  3719. /* reinit nic view of the rx queue */
  3720. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  3721. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  3722. writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  3723. base + NvRegRingSizes);
  3724. pci_push(base);
  3725. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  3726. pci_push(base);
  3727. /* clear interrupts */
  3728. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  3729. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  3730. else
  3731. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  3732. /* restart rx engine */
  3733. nv_start_rxtx(dev);
  3734. spin_unlock(&np->lock);
  3735. netif_addr_unlock(dev);
  3736. netif_tx_unlock_bh(dev);
  3737. }
  3738. }
  3739. writel(mask, base + NvRegIrqMask);
  3740. pci_push(base);
  3741. if (!using_multi_irqs(dev)) {
  3742. np->nic_poll_irq = 0;
  3743. if (nv_optimized(np))
  3744. nv_nic_irq_optimized(0, dev);
  3745. else
  3746. nv_nic_irq(0, dev);
  3747. if (np->msi_flags & NV_MSI_X_ENABLED)
  3748. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  3749. else
  3750. enable_irq_lockdep(np->pci_dev->irq);
  3751. } else {
  3752. if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
  3753. np->nic_poll_irq &= ~NVREG_IRQ_RX_ALL;
  3754. nv_nic_irq_rx(0, dev);
  3755. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  3756. }
  3757. if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
  3758. np->nic_poll_irq &= ~NVREG_IRQ_TX_ALL;
  3759. nv_nic_irq_tx(0, dev);
  3760. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  3761. }
  3762. if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
  3763. np->nic_poll_irq &= ~NVREG_IRQ_OTHER;
  3764. nv_nic_irq_other(0, dev);
  3765. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  3766. }
  3767. }
  3768. }
  3769. #ifdef CONFIG_NET_POLL_CONTROLLER
  3770. static void nv_poll_controller(struct net_device *dev)
  3771. {
  3772. nv_do_nic_poll((unsigned long) dev);
  3773. }
  3774. #endif
  3775. static void nv_do_stats_poll(unsigned long data)
  3776. {
  3777. struct net_device *dev = (struct net_device *) data;
  3778. struct fe_priv *np = netdev_priv(dev);
  3779. nv_get_hw_stats(dev);
  3780. if (!np->in_shutdown)
  3781. mod_timer(&np->stats_poll,
  3782. round_jiffies(jiffies + STATS_INTERVAL));
  3783. }
  3784. static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  3785. {
  3786. struct fe_priv *np = netdev_priv(dev);
  3787. strcpy(info->driver, DRV_NAME);
  3788. strcpy(info->version, FORCEDETH_VERSION);
  3789. strcpy(info->bus_info, pci_name(np->pci_dev));
  3790. }
  3791. static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  3792. {
  3793. struct fe_priv *np = netdev_priv(dev);
  3794. wolinfo->supported = WAKE_MAGIC;
  3795. spin_lock_irq(&np->lock);
  3796. if (np->wolenabled)
  3797. wolinfo->wolopts = WAKE_MAGIC;
  3798. spin_unlock_irq(&np->lock);
  3799. }
  3800. static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  3801. {
  3802. struct fe_priv *np = netdev_priv(dev);
  3803. u8 __iomem *base = get_hwbase(dev);
  3804. u32 flags = 0;
  3805. if (wolinfo->wolopts == 0) {
  3806. np->wolenabled = 0;
  3807. } else if (wolinfo->wolopts & WAKE_MAGIC) {
  3808. np->wolenabled = 1;
  3809. flags = NVREG_WAKEUPFLAGS_ENABLE;
  3810. }
  3811. if (netif_running(dev)) {
  3812. spin_lock_irq(&np->lock);
  3813. writel(flags, base + NvRegWakeUpFlags);
  3814. spin_unlock_irq(&np->lock);
  3815. }
  3816. return 0;
  3817. }
  3818. static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  3819. {
  3820. struct fe_priv *np = netdev_priv(dev);
  3821. int adv;
  3822. spin_lock_irq(&np->lock);
  3823. ecmd->port = PORT_MII;
  3824. if (!netif_running(dev)) {
  3825. /* We do not track link speed / duplex setting if the
  3826. * interface is disabled. Force a link check */
  3827. if (nv_update_linkspeed(dev)) {
  3828. if (!netif_carrier_ok(dev))
  3829. netif_carrier_on(dev);
  3830. } else {
  3831. if (netif_carrier_ok(dev))
  3832. netif_carrier_off(dev);
  3833. }
  3834. }
  3835. if (netif_carrier_ok(dev)) {
  3836. switch(np->linkspeed & (NVREG_LINKSPEED_MASK)) {
  3837. case NVREG_LINKSPEED_10:
  3838. ecmd->speed = SPEED_10;
  3839. break;
  3840. case NVREG_LINKSPEED_100:
  3841. ecmd->speed = SPEED_100;
  3842. break;
  3843. case NVREG_LINKSPEED_1000:
  3844. ecmd->speed = SPEED_1000;
  3845. break;
  3846. }
  3847. ecmd->duplex = DUPLEX_HALF;
  3848. if (np->duplex)
  3849. ecmd->duplex = DUPLEX_FULL;
  3850. } else {
  3851. ecmd->speed = -1;
  3852. ecmd->duplex = -1;
  3853. }
  3854. ecmd->autoneg = np->autoneg;
  3855. ecmd->advertising = ADVERTISED_MII;
  3856. if (np->autoneg) {
  3857. ecmd->advertising |= ADVERTISED_Autoneg;
  3858. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3859. if (adv & ADVERTISE_10HALF)
  3860. ecmd->advertising |= ADVERTISED_10baseT_Half;
  3861. if (adv & ADVERTISE_10FULL)
  3862. ecmd->advertising |= ADVERTISED_10baseT_Full;
  3863. if (adv & ADVERTISE_100HALF)
  3864. ecmd->advertising |= ADVERTISED_100baseT_Half;
  3865. if (adv & ADVERTISE_100FULL)
  3866. ecmd->advertising |= ADVERTISED_100baseT_Full;
  3867. if (np->gigabit == PHY_GIGABIT) {
  3868. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3869. if (adv & ADVERTISE_1000FULL)
  3870. ecmd->advertising |= ADVERTISED_1000baseT_Full;
  3871. }
  3872. }
  3873. ecmd->supported = (SUPPORTED_Autoneg |
  3874. SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  3875. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  3876. SUPPORTED_MII);
  3877. if (np->gigabit == PHY_GIGABIT)
  3878. ecmd->supported |= SUPPORTED_1000baseT_Full;
  3879. ecmd->phy_address = np->phyaddr;
  3880. ecmd->transceiver = XCVR_EXTERNAL;
  3881. /* ignore maxtxpkt, maxrxpkt for now */
  3882. spin_unlock_irq(&np->lock);
  3883. return 0;
  3884. }
  3885. static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  3886. {
  3887. struct fe_priv *np = netdev_priv(dev);
  3888. if (ecmd->port != PORT_MII)
  3889. return -EINVAL;
  3890. if (ecmd->transceiver != XCVR_EXTERNAL)
  3891. return -EINVAL;
  3892. if (ecmd->phy_address != np->phyaddr) {
  3893. /* TODO: support switching between multiple phys. Should be
  3894. * trivial, but not enabled due to lack of test hardware. */
  3895. return -EINVAL;
  3896. }
  3897. if (ecmd->autoneg == AUTONEG_ENABLE) {
  3898. u32 mask;
  3899. mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  3900. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
  3901. if (np->gigabit == PHY_GIGABIT)
  3902. mask |= ADVERTISED_1000baseT_Full;
  3903. if ((ecmd->advertising & mask) == 0)
  3904. return -EINVAL;
  3905. } else if (ecmd->autoneg == AUTONEG_DISABLE) {
  3906. /* Note: autonegotiation disable, speed 1000 intentionally
  3907. * forbidden - noone should need that. */
  3908. if (ecmd->speed != SPEED_10 && ecmd->speed != SPEED_100)
  3909. return -EINVAL;
  3910. if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
  3911. return -EINVAL;
  3912. } else {
  3913. return -EINVAL;
  3914. }
  3915. netif_carrier_off(dev);
  3916. if (netif_running(dev)) {
  3917. unsigned long flags;
  3918. nv_disable_irq(dev);
  3919. netif_tx_lock_bh(dev);
  3920. netif_addr_lock(dev);
  3921. /* with plain spinlock lockdep complains */
  3922. spin_lock_irqsave(&np->lock, flags);
  3923. /* stop engines */
  3924. /* FIXME:
  3925. * this can take some time, and interrupts are disabled
  3926. * due to spin_lock_irqsave, but let's hope no daemon
  3927. * is going to change the settings very often...
  3928. * Worst case:
  3929. * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
  3930. * + some minor delays, which is up to a second approximately
  3931. */
  3932. nv_stop_rxtx(dev);
  3933. spin_unlock_irqrestore(&np->lock, flags);
  3934. netif_addr_unlock(dev);
  3935. netif_tx_unlock_bh(dev);
  3936. }
  3937. if (ecmd->autoneg == AUTONEG_ENABLE) {
  3938. int adv, bmcr;
  3939. np->autoneg = 1;
  3940. /* advertise only what has been requested */
  3941. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3942. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3943. if (ecmd->advertising & ADVERTISED_10baseT_Half)
  3944. adv |= ADVERTISE_10HALF;
  3945. if (ecmd->advertising & ADVERTISED_10baseT_Full)
  3946. adv |= ADVERTISE_10FULL;
  3947. if (ecmd->advertising & ADVERTISED_100baseT_Half)
  3948. adv |= ADVERTISE_100HALF;
  3949. if (ecmd->advertising & ADVERTISED_100baseT_Full)
  3950. adv |= ADVERTISE_100FULL;
  3951. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisments but disable tx pause */
  3952. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3953. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  3954. adv |= ADVERTISE_PAUSE_ASYM;
  3955. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  3956. if (np->gigabit == PHY_GIGABIT) {
  3957. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3958. adv &= ~ADVERTISE_1000FULL;
  3959. if (ecmd->advertising & ADVERTISED_1000baseT_Full)
  3960. adv |= ADVERTISE_1000FULL;
  3961. mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
  3962. }
  3963. if (netif_running(dev))
  3964. printk(KERN_INFO "%s: link down.\n", dev->name);
  3965. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3966. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  3967. bmcr |= BMCR_ANENABLE;
  3968. /* reset the phy in order for settings to stick,
  3969. * and cause autoneg to start */
  3970. if (phy_reset(dev, bmcr)) {
  3971. printk(KERN_INFO "%s: phy reset failed\n", dev->name);
  3972. return -EINVAL;
  3973. }
  3974. } else {
  3975. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  3976. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3977. }
  3978. } else {
  3979. int adv, bmcr;
  3980. np->autoneg = 0;
  3981. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3982. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3983. if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
  3984. adv |= ADVERTISE_10HALF;
  3985. if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
  3986. adv |= ADVERTISE_10FULL;
  3987. if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
  3988. adv |= ADVERTISE_100HALF;
  3989. if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
  3990. adv |= ADVERTISE_100FULL;
  3991. np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
  3992. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisments but disable tx pause */
  3993. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3994. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3995. }
  3996. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
  3997. adv |= ADVERTISE_PAUSE_ASYM;
  3998. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3999. }
  4000. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  4001. np->fixed_mode = adv;
  4002. if (np->gigabit == PHY_GIGABIT) {
  4003. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  4004. adv &= ~ADVERTISE_1000FULL;
  4005. mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
  4006. }
  4007. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  4008. bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
  4009. if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
  4010. bmcr |= BMCR_FULLDPLX;
  4011. if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
  4012. bmcr |= BMCR_SPEED100;
  4013. if (np->phy_oui == PHY_OUI_MARVELL) {
  4014. /* reset the phy in order for forced mode settings to stick */
  4015. if (phy_reset(dev, bmcr)) {
  4016. printk(KERN_INFO "%s: phy reset failed\n", dev->name);
  4017. return -EINVAL;
  4018. }
  4019. } else {
  4020. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  4021. if (netif_running(dev)) {
  4022. /* Wait a bit and then reconfigure the nic. */
  4023. udelay(10);
  4024. nv_linkchange(dev);
  4025. }
  4026. }
  4027. }
  4028. if (netif_running(dev)) {
  4029. nv_start_rxtx(dev);
  4030. nv_enable_irq(dev);
  4031. }
  4032. return 0;
  4033. }
  4034. #define FORCEDETH_REGS_VER 1
  4035. static int nv_get_regs_len(struct net_device *dev)
  4036. {
  4037. struct fe_priv *np = netdev_priv(dev);
  4038. return np->register_size;
  4039. }
  4040. static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
  4041. {
  4042. struct fe_priv *np = netdev_priv(dev);
  4043. u8 __iomem *base = get_hwbase(dev);
  4044. u32 *rbuf = buf;
  4045. int i;
  4046. regs->version = FORCEDETH_REGS_VER;
  4047. spin_lock_irq(&np->lock);
  4048. for (i = 0;i <= np->register_size/sizeof(u32); i++)
  4049. rbuf[i] = readl(base + i*sizeof(u32));
  4050. spin_unlock_irq(&np->lock);
  4051. }
  4052. static int nv_nway_reset(struct net_device *dev)
  4053. {
  4054. struct fe_priv *np = netdev_priv(dev);
  4055. int ret;
  4056. if (np->autoneg) {
  4057. int bmcr;
  4058. netif_carrier_off(dev);
  4059. if (netif_running(dev)) {
  4060. nv_disable_irq(dev);
  4061. netif_tx_lock_bh(dev);
  4062. netif_addr_lock(dev);
  4063. spin_lock(&np->lock);
  4064. /* stop engines */
  4065. nv_stop_rxtx(dev);
  4066. spin_unlock(&np->lock);
  4067. netif_addr_unlock(dev);
  4068. netif_tx_unlock_bh(dev);
  4069. printk(KERN_INFO "%s: link down.\n", dev->name);
  4070. }
  4071. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  4072. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  4073. bmcr |= BMCR_ANENABLE;
  4074. /* reset the phy in order for settings to stick*/
  4075. if (phy_reset(dev, bmcr)) {
  4076. printk(KERN_INFO "%s: phy reset failed\n", dev->name);
  4077. return -EINVAL;
  4078. }
  4079. } else {
  4080. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  4081. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  4082. }
  4083. if (netif_running(dev)) {
  4084. nv_start_rxtx(dev);
  4085. nv_enable_irq(dev);
  4086. }
  4087. ret = 0;
  4088. } else {
  4089. ret = -EINVAL;
  4090. }
  4091. return ret;
  4092. }
  4093. static int nv_set_tso(struct net_device *dev, u32 value)
  4094. {
  4095. struct fe_priv *np = netdev_priv(dev);
  4096. if ((np->driver_data & DEV_HAS_CHECKSUM))
  4097. return ethtool_op_set_tso(dev, value);
  4098. else
  4099. return -EOPNOTSUPP;
  4100. }
  4101. static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
  4102. {
  4103. struct fe_priv *np = netdev_priv(dev);
  4104. ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
  4105. ring->rx_mini_max_pending = 0;
  4106. ring->rx_jumbo_max_pending = 0;
  4107. ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
  4108. ring->rx_pending = np->rx_ring_size;
  4109. ring->rx_mini_pending = 0;
  4110. ring->rx_jumbo_pending = 0;
  4111. ring->tx_pending = np->tx_ring_size;
  4112. }
  4113. static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
  4114. {
  4115. struct fe_priv *np = netdev_priv(dev);
  4116. u8 __iomem *base = get_hwbase(dev);
  4117. u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
  4118. dma_addr_t ring_addr;
  4119. if (ring->rx_pending < RX_RING_MIN ||
  4120. ring->tx_pending < TX_RING_MIN ||
  4121. ring->rx_mini_pending != 0 ||
  4122. ring->rx_jumbo_pending != 0 ||
  4123. (np->desc_ver == DESC_VER_1 &&
  4124. (ring->rx_pending > RING_MAX_DESC_VER_1 ||
  4125. ring->tx_pending > RING_MAX_DESC_VER_1)) ||
  4126. (np->desc_ver != DESC_VER_1 &&
  4127. (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
  4128. ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
  4129. return -EINVAL;
  4130. }
  4131. /* allocate new rings */
  4132. if (!nv_optimized(np)) {
  4133. rxtx_ring = pci_alloc_consistent(np->pci_dev,
  4134. sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
  4135. &ring_addr);
  4136. } else {
  4137. rxtx_ring = pci_alloc_consistent(np->pci_dev,
  4138. sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
  4139. &ring_addr);
  4140. }
  4141. rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
  4142. tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
  4143. if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
  4144. /* fall back to old rings */
  4145. if (!nv_optimized(np)) {
  4146. if (rxtx_ring)
  4147. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
  4148. rxtx_ring, ring_addr);
  4149. } else {
  4150. if (rxtx_ring)
  4151. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
  4152. rxtx_ring, ring_addr);
  4153. }
  4154. if (rx_skbuff)
  4155. kfree(rx_skbuff);
  4156. if (tx_skbuff)
  4157. kfree(tx_skbuff);
  4158. goto exit;
  4159. }
  4160. if (netif_running(dev)) {
  4161. nv_disable_irq(dev);
  4162. nv_napi_disable(dev);
  4163. netif_tx_lock_bh(dev);
  4164. netif_addr_lock(dev);
  4165. spin_lock(&np->lock);
  4166. /* stop engines */
  4167. nv_stop_rxtx(dev);
  4168. nv_txrx_reset(dev);
  4169. /* drain queues */
  4170. nv_drain_rxtx(dev);
  4171. /* delete queues */
  4172. free_rings(dev);
  4173. }
  4174. /* set new values */
  4175. np->rx_ring_size = ring->rx_pending;
  4176. np->tx_ring_size = ring->tx_pending;
  4177. if (!nv_optimized(np)) {
  4178. np->rx_ring.orig = (struct ring_desc*)rxtx_ring;
  4179. np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
  4180. } else {
  4181. np->rx_ring.ex = (struct ring_desc_ex*)rxtx_ring;
  4182. np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
  4183. }
  4184. np->rx_skb = (struct nv_skb_map*)rx_skbuff;
  4185. np->tx_skb = (struct nv_skb_map*)tx_skbuff;
  4186. np->ring_addr = ring_addr;
  4187. memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
  4188. memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
  4189. if (netif_running(dev)) {
  4190. /* reinit driver view of the queues */
  4191. set_bufsize(dev);
  4192. if (nv_init_ring(dev)) {
  4193. if (!np->in_shutdown)
  4194. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  4195. }
  4196. /* reinit nic view of the queues */
  4197. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4198. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4199. writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4200. base + NvRegRingSizes);
  4201. pci_push(base);
  4202. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4203. pci_push(base);
  4204. /* restart engines */
  4205. nv_start_rxtx(dev);
  4206. spin_unlock(&np->lock);
  4207. netif_addr_unlock(dev);
  4208. netif_tx_unlock_bh(dev);
  4209. nv_napi_enable(dev);
  4210. nv_enable_irq(dev);
  4211. }
  4212. return 0;
  4213. exit:
  4214. return -ENOMEM;
  4215. }
  4216. static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
  4217. {
  4218. struct fe_priv *np = netdev_priv(dev);
  4219. pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
  4220. pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
  4221. pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
  4222. }
  4223. static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
  4224. {
  4225. struct fe_priv *np = netdev_priv(dev);
  4226. int adv, bmcr;
  4227. if ((!np->autoneg && np->duplex == 0) ||
  4228. (np->autoneg && !pause->autoneg && np->duplex == 0)) {
  4229. printk(KERN_INFO "%s: can not set pause settings when forced link is in half duplex.\n",
  4230. dev->name);
  4231. return -EINVAL;
  4232. }
  4233. if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
  4234. printk(KERN_INFO "%s: hardware does not support tx pause frames.\n", dev->name);
  4235. return -EINVAL;
  4236. }
  4237. netif_carrier_off(dev);
  4238. if (netif_running(dev)) {
  4239. nv_disable_irq(dev);
  4240. netif_tx_lock_bh(dev);
  4241. netif_addr_lock(dev);
  4242. spin_lock(&np->lock);
  4243. /* stop engines */
  4244. nv_stop_rxtx(dev);
  4245. spin_unlock(&np->lock);
  4246. netif_addr_unlock(dev);
  4247. netif_tx_unlock_bh(dev);
  4248. }
  4249. np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
  4250. if (pause->rx_pause)
  4251. np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
  4252. if (pause->tx_pause)
  4253. np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
  4254. if (np->autoneg && pause->autoneg) {
  4255. np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
  4256. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  4257. adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  4258. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisments but disable tx pause */
  4259. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  4260. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  4261. adv |= ADVERTISE_PAUSE_ASYM;
  4262. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  4263. if (netif_running(dev))
  4264. printk(KERN_INFO "%s: link down.\n", dev->name);
  4265. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  4266. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  4267. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  4268. } else {
  4269. np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
  4270. if (pause->rx_pause)
  4271. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  4272. if (pause->tx_pause)
  4273. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  4274. if (!netif_running(dev))
  4275. nv_update_linkspeed(dev);
  4276. else
  4277. nv_update_pause(dev, np->pause_flags);
  4278. }
  4279. if (netif_running(dev)) {
  4280. nv_start_rxtx(dev);
  4281. nv_enable_irq(dev);
  4282. }
  4283. return 0;
  4284. }
  4285. static u32 nv_get_rx_csum(struct net_device *dev)
  4286. {
  4287. struct fe_priv *np = netdev_priv(dev);
  4288. return (np->rx_csum) != 0;
  4289. }
  4290. static int nv_set_rx_csum(struct net_device *dev, u32 data)
  4291. {
  4292. struct fe_priv *np = netdev_priv(dev);
  4293. u8 __iomem *base = get_hwbase(dev);
  4294. int retcode = 0;
  4295. if (np->driver_data & DEV_HAS_CHECKSUM) {
  4296. if (data) {
  4297. np->rx_csum = 1;
  4298. np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
  4299. } else {
  4300. np->rx_csum = 0;
  4301. /* vlan is dependent on rx checksum offload */
  4302. if (!(np->vlanctl_bits & NVREG_VLANCONTROL_ENABLE))
  4303. np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
  4304. }
  4305. if (netif_running(dev)) {
  4306. spin_lock_irq(&np->lock);
  4307. writel(np->txrxctl_bits, base + NvRegTxRxControl);
  4308. spin_unlock_irq(&np->lock);
  4309. }
  4310. } else {
  4311. return -EINVAL;
  4312. }
  4313. return retcode;
  4314. }
  4315. static int nv_set_tx_csum(struct net_device *dev, u32 data)
  4316. {
  4317. struct fe_priv *np = netdev_priv(dev);
  4318. if (np->driver_data & DEV_HAS_CHECKSUM)
  4319. return ethtool_op_set_tx_csum(dev, data);
  4320. else
  4321. return -EOPNOTSUPP;
  4322. }
  4323. static int nv_set_sg(struct net_device *dev, u32 data)
  4324. {
  4325. struct fe_priv *np = netdev_priv(dev);
  4326. if (np->driver_data & DEV_HAS_CHECKSUM)
  4327. return ethtool_op_set_sg(dev, data);
  4328. else
  4329. return -EOPNOTSUPP;
  4330. }
  4331. static int nv_get_sset_count(struct net_device *dev, int sset)
  4332. {
  4333. struct fe_priv *np = netdev_priv(dev);
  4334. switch (sset) {
  4335. case ETH_SS_TEST:
  4336. if (np->driver_data & DEV_HAS_TEST_EXTENDED)
  4337. return NV_TEST_COUNT_EXTENDED;
  4338. else
  4339. return NV_TEST_COUNT_BASE;
  4340. case ETH_SS_STATS:
  4341. if (np->driver_data & DEV_HAS_STATISTICS_V3)
  4342. return NV_DEV_STATISTICS_V3_COUNT;
  4343. else if (np->driver_data & DEV_HAS_STATISTICS_V2)
  4344. return NV_DEV_STATISTICS_V2_COUNT;
  4345. else if (np->driver_data & DEV_HAS_STATISTICS_V1)
  4346. return NV_DEV_STATISTICS_V1_COUNT;
  4347. else
  4348. return 0;
  4349. default:
  4350. return -EOPNOTSUPP;
  4351. }
  4352. }
  4353. static void nv_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *estats, u64 *buffer)
  4354. {
  4355. struct fe_priv *np = netdev_priv(dev);
  4356. /* update stats */
  4357. nv_do_stats_poll((unsigned long)dev);
  4358. memcpy(buffer, &np->estats, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
  4359. }
  4360. static int nv_link_test(struct net_device *dev)
  4361. {
  4362. struct fe_priv *np = netdev_priv(dev);
  4363. int mii_status;
  4364. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  4365. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  4366. /* check phy link status */
  4367. if (!(mii_status & BMSR_LSTATUS))
  4368. return 0;
  4369. else
  4370. return 1;
  4371. }
  4372. static int nv_register_test(struct net_device *dev)
  4373. {
  4374. u8 __iomem *base = get_hwbase(dev);
  4375. int i = 0;
  4376. u32 orig_read, new_read;
  4377. do {
  4378. orig_read = readl(base + nv_registers_test[i].reg);
  4379. /* xor with mask to toggle bits */
  4380. orig_read ^= nv_registers_test[i].mask;
  4381. writel(orig_read, base + nv_registers_test[i].reg);
  4382. new_read = readl(base + nv_registers_test[i].reg);
  4383. if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
  4384. return 0;
  4385. /* restore original value */
  4386. orig_read ^= nv_registers_test[i].mask;
  4387. writel(orig_read, base + nv_registers_test[i].reg);
  4388. } while (nv_registers_test[++i].reg != 0);
  4389. return 1;
  4390. }
  4391. static int nv_interrupt_test(struct net_device *dev)
  4392. {
  4393. struct fe_priv *np = netdev_priv(dev);
  4394. u8 __iomem *base = get_hwbase(dev);
  4395. int ret = 1;
  4396. int testcnt;
  4397. u32 save_msi_flags, save_poll_interval = 0;
  4398. if (netif_running(dev)) {
  4399. /* free current irq */
  4400. nv_free_irq(dev);
  4401. save_poll_interval = readl(base+NvRegPollingInterval);
  4402. }
  4403. /* flag to test interrupt handler */
  4404. np->intr_test = 0;
  4405. /* setup test irq */
  4406. save_msi_flags = np->msi_flags;
  4407. np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
  4408. np->msi_flags |= 0x001; /* setup 1 vector */
  4409. if (nv_request_irq(dev, 1))
  4410. return 0;
  4411. /* setup timer interrupt */
  4412. writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
  4413. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4414. nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
  4415. /* wait for at least one interrupt */
  4416. msleep(100);
  4417. spin_lock_irq(&np->lock);
  4418. /* flag should be set within ISR */
  4419. testcnt = np->intr_test;
  4420. if (!testcnt)
  4421. ret = 2;
  4422. nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
  4423. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  4424. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4425. else
  4426. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  4427. spin_unlock_irq(&np->lock);
  4428. nv_free_irq(dev);
  4429. np->msi_flags = save_msi_flags;
  4430. if (netif_running(dev)) {
  4431. writel(save_poll_interval, base + NvRegPollingInterval);
  4432. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4433. /* restore original irq */
  4434. if (nv_request_irq(dev, 0))
  4435. return 0;
  4436. }
  4437. return ret;
  4438. }
  4439. static int nv_loopback_test(struct net_device *dev)
  4440. {
  4441. struct fe_priv *np = netdev_priv(dev);
  4442. u8 __iomem *base = get_hwbase(dev);
  4443. struct sk_buff *tx_skb, *rx_skb;
  4444. dma_addr_t test_dma_addr;
  4445. u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
  4446. u32 flags;
  4447. int len, i, pkt_len;
  4448. u8 *pkt_data;
  4449. u32 filter_flags = 0;
  4450. u32 misc1_flags = 0;
  4451. int ret = 1;
  4452. if (netif_running(dev)) {
  4453. nv_disable_irq(dev);
  4454. filter_flags = readl(base + NvRegPacketFilterFlags);
  4455. misc1_flags = readl(base + NvRegMisc1);
  4456. } else {
  4457. nv_txrx_reset(dev);
  4458. }
  4459. /* reinit driver view of the rx queue */
  4460. set_bufsize(dev);
  4461. nv_init_ring(dev);
  4462. /* setup hardware for loopback */
  4463. writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
  4464. writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
  4465. /* reinit nic view of the rx queue */
  4466. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4467. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4468. writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4469. base + NvRegRingSizes);
  4470. pci_push(base);
  4471. /* restart rx engine */
  4472. nv_start_rxtx(dev);
  4473. /* setup packet for tx */
  4474. pkt_len = ETH_DATA_LEN;
  4475. tx_skb = dev_alloc_skb(pkt_len);
  4476. if (!tx_skb) {
  4477. printk(KERN_ERR "dev_alloc_skb() failed during loopback test"
  4478. " of %s\n", dev->name);
  4479. ret = 0;
  4480. goto out;
  4481. }
  4482. test_dma_addr = pci_map_single(np->pci_dev, tx_skb->data,
  4483. skb_tailroom(tx_skb),
  4484. PCI_DMA_FROMDEVICE);
  4485. pkt_data = skb_put(tx_skb, pkt_len);
  4486. for (i = 0; i < pkt_len; i++)
  4487. pkt_data[i] = (u8)(i & 0xff);
  4488. if (!nv_optimized(np)) {
  4489. np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
  4490. np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
  4491. } else {
  4492. np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
  4493. np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
  4494. np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
  4495. }
  4496. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4497. pci_push(get_hwbase(dev));
  4498. msleep(500);
  4499. /* check for rx of the packet */
  4500. if (!nv_optimized(np)) {
  4501. flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
  4502. len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
  4503. } else {
  4504. flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
  4505. len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
  4506. }
  4507. if (flags & NV_RX_AVAIL) {
  4508. ret = 0;
  4509. } else if (np->desc_ver == DESC_VER_1) {
  4510. if (flags & NV_RX_ERROR)
  4511. ret = 0;
  4512. } else {
  4513. if (flags & NV_RX2_ERROR) {
  4514. ret = 0;
  4515. }
  4516. }
  4517. if (ret) {
  4518. if (len != pkt_len) {
  4519. ret = 0;
  4520. dprintk(KERN_DEBUG "%s: loopback len mismatch %d vs %d\n",
  4521. dev->name, len, pkt_len);
  4522. } else {
  4523. rx_skb = np->rx_skb[0].skb;
  4524. for (i = 0; i < pkt_len; i++) {
  4525. if (rx_skb->data[i] != (u8)(i & 0xff)) {
  4526. ret = 0;
  4527. dprintk(KERN_DEBUG "%s: loopback pattern check failed on byte %d\n",
  4528. dev->name, i);
  4529. break;
  4530. }
  4531. }
  4532. }
  4533. } else {
  4534. dprintk(KERN_DEBUG "%s: loopback - did not receive test packet\n", dev->name);
  4535. }
  4536. pci_unmap_single(np->pci_dev, test_dma_addr,
  4537. (skb_end_pointer(tx_skb) - tx_skb->data),
  4538. PCI_DMA_TODEVICE);
  4539. dev_kfree_skb_any(tx_skb);
  4540. out:
  4541. /* stop engines */
  4542. nv_stop_rxtx(dev);
  4543. nv_txrx_reset(dev);
  4544. /* drain rx queue */
  4545. nv_drain_rxtx(dev);
  4546. if (netif_running(dev)) {
  4547. writel(misc1_flags, base + NvRegMisc1);
  4548. writel(filter_flags, base + NvRegPacketFilterFlags);
  4549. nv_enable_irq(dev);
  4550. }
  4551. return ret;
  4552. }
  4553. static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
  4554. {
  4555. struct fe_priv *np = netdev_priv(dev);
  4556. u8 __iomem *base = get_hwbase(dev);
  4557. int result;
  4558. memset(buffer, 0, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(u64));
  4559. if (!nv_link_test(dev)) {
  4560. test->flags |= ETH_TEST_FL_FAILED;
  4561. buffer[0] = 1;
  4562. }
  4563. if (test->flags & ETH_TEST_FL_OFFLINE) {
  4564. if (netif_running(dev)) {
  4565. netif_stop_queue(dev);
  4566. nv_napi_disable(dev);
  4567. netif_tx_lock_bh(dev);
  4568. netif_addr_lock(dev);
  4569. spin_lock_irq(&np->lock);
  4570. nv_disable_hw_interrupts(dev, np->irqmask);
  4571. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  4572. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4573. } else {
  4574. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  4575. }
  4576. /* stop engines */
  4577. nv_stop_rxtx(dev);
  4578. nv_txrx_reset(dev);
  4579. /* drain rx queue */
  4580. nv_drain_rxtx(dev);
  4581. spin_unlock_irq(&np->lock);
  4582. netif_addr_unlock(dev);
  4583. netif_tx_unlock_bh(dev);
  4584. }
  4585. if (!nv_register_test(dev)) {
  4586. test->flags |= ETH_TEST_FL_FAILED;
  4587. buffer[1] = 1;
  4588. }
  4589. result = nv_interrupt_test(dev);
  4590. if (result != 1) {
  4591. test->flags |= ETH_TEST_FL_FAILED;
  4592. buffer[2] = 1;
  4593. }
  4594. if (result == 0) {
  4595. /* bail out */
  4596. return;
  4597. }
  4598. if (!nv_loopback_test(dev)) {
  4599. test->flags |= ETH_TEST_FL_FAILED;
  4600. buffer[3] = 1;
  4601. }
  4602. if (netif_running(dev)) {
  4603. /* reinit driver view of the rx queue */
  4604. set_bufsize(dev);
  4605. if (nv_init_ring(dev)) {
  4606. if (!np->in_shutdown)
  4607. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  4608. }
  4609. /* reinit nic view of the rx queue */
  4610. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4611. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4612. writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4613. base + NvRegRingSizes);
  4614. pci_push(base);
  4615. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4616. pci_push(base);
  4617. /* restart rx engine */
  4618. nv_start_rxtx(dev);
  4619. netif_start_queue(dev);
  4620. nv_napi_enable(dev);
  4621. nv_enable_hw_interrupts(dev, np->irqmask);
  4622. }
  4623. }
  4624. }
  4625. static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
  4626. {
  4627. switch (stringset) {
  4628. case ETH_SS_STATS:
  4629. memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
  4630. break;
  4631. case ETH_SS_TEST:
  4632. memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
  4633. break;
  4634. }
  4635. }
  4636. static const struct ethtool_ops ops = {
  4637. .get_drvinfo = nv_get_drvinfo,
  4638. .get_link = ethtool_op_get_link,
  4639. .get_wol = nv_get_wol,
  4640. .set_wol = nv_set_wol,
  4641. .get_settings = nv_get_settings,
  4642. .set_settings = nv_set_settings,
  4643. .get_regs_len = nv_get_regs_len,
  4644. .get_regs = nv_get_regs,
  4645. .nway_reset = nv_nway_reset,
  4646. .set_tso = nv_set_tso,
  4647. .get_ringparam = nv_get_ringparam,
  4648. .set_ringparam = nv_set_ringparam,
  4649. .get_pauseparam = nv_get_pauseparam,
  4650. .set_pauseparam = nv_set_pauseparam,
  4651. .get_rx_csum = nv_get_rx_csum,
  4652. .set_rx_csum = nv_set_rx_csum,
  4653. .set_tx_csum = nv_set_tx_csum,
  4654. .set_sg = nv_set_sg,
  4655. .get_strings = nv_get_strings,
  4656. .get_ethtool_stats = nv_get_ethtool_stats,
  4657. .get_sset_count = nv_get_sset_count,
  4658. .self_test = nv_self_test,
  4659. };
  4660. static void nv_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  4661. {
  4662. struct fe_priv *np = get_nvpriv(dev);
  4663. spin_lock_irq(&np->lock);
  4664. /* save vlan group */
  4665. np->vlangrp = grp;
  4666. if (grp) {
  4667. /* enable vlan on MAC */
  4668. np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP | NVREG_TXRXCTL_VLANINS;
  4669. } else {
  4670. /* disable vlan on MAC */
  4671. np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
  4672. np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
  4673. }
  4674. writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4675. spin_unlock_irq(&np->lock);
  4676. }
  4677. /* The mgmt unit and driver use a semaphore to access the phy during init */
  4678. static int nv_mgmt_acquire_sema(struct net_device *dev)
  4679. {
  4680. struct fe_priv *np = netdev_priv(dev);
  4681. u8 __iomem *base = get_hwbase(dev);
  4682. int i;
  4683. u32 tx_ctrl, mgmt_sema;
  4684. for (i = 0; i < 10; i++) {
  4685. mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
  4686. if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
  4687. break;
  4688. msleep(500);
  4689. }
  4690. if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
  4691. return 0;
  4692. for (i = 0; i < 2; i++) {
  4693. tx_ctrl = readl(base + NvRegTransmitterControl);
  4694. tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
  4695. writel(tx_ctrl, base + NvRegTransmitterControl);
  4696. /* verify that semaphore was acquired */
  4697. tx_ctrl = readl(base + NvRegTransmitterControl);
  4698. if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
  4699. ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE)) {
  4700. np->mgmt_sema = 1;
  4701. return 1;
  4702. }
  4703. else
  4704. udelay(50);
  4705. }
  4706. return 0;
  4707. }
  4708. static void nv_mgmt_release_sema(struct net_device *dev)
  4709. {
  4710. struct fe_priv *np = netdev_priv(dev);
  4711. u8 __iomem *base = get_hwbase(dev);
  4712. u32 tx_ctrl;
  4713. if (np->driver_data & DEV_HAS_MGMT_UNIT) {
  4714. if (np->mgmt_sema) {
  4715. tx_ctrl = readl(base + NvRegTransmitterControl);
  4716. tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
  4717. writel(tx_ctrl, base + NvRegTransmitterControl);
  4718. }
  4719. }
  4720. }
  4721. static int nv_mgmt_get_version(struct net_device *dev)
  4722. {
  4723. struct fe_priv *np = netdev_priv(dev);
  4724. u8 __iomem *base = get_hwbase(dev);
  4725. u32 data_ready = readl(base + NvRegTransmitterControl);
  4726. u32 data_ready2 = 0;
  4727. unsigned long start;
  4728. int ready = 0;
  4729. writel(NVREG_MGMTUNITGETVERSION, base + NvRegMgmtUnitGetVersion);
  4730. writel(data_ready ^ NVREG_XMITCTL_DATA_START, base + NvRegTransmitterControl);
  4731. start = jiffies;
  4732. while (time_before(jiffies, start + 5*HZ)) {
  4733. data_ready2 = readl(base + NvRegTransmitterControl);
  4734. if ((data_ready & NVREG_XMITCTL_DATA_READY) != (data_ready2 & NVREG_XMITCTL_DATA_READY)) {
  4735. ready = 1;
  4736. break;
  4737. }
  4738. schedule_timeout_uninterruptible(1);
  4739. }
  4740. if (!ready || (data_ready2 & NVREG_XMITCTL_DATA_ERROR))
  4741. return 0;
  4742. np->mgmt_version = readl(base + NvRegMgmtUnitVersion) & NVREG_MGMTUNITVERSION;
  4743. return 1;
  4744. }
  4745. static int nv_open(struct net_device *dev)
  4746. {
  4747. struct fe_priv *np = netdev_priv(dev);
  4748. u8 __iomem *base = get_hwbase(dev);
  4749. int ret = 1;
  4750. int oom, i;
  4751. u32 low;
  4752. dprintk(KERN_DEBUG "nv_open: begin\n");
  4753. /* power up phy */
  4754. mii_rw(dev, np->phyaddr, MII_BMCR,
  4755. mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ) & ~BMCR_PDOWN);
  4756. nv_txrx_gate(dev, false);
  4757. /* erase previous misconfiguration */
  4758. if (np->driver_data & DEV_HAS_POWER_CNTRL)
  4759. nv_mac_reset(dev);
  4760. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  4761. writel(0, base + NvRegMulticastAddrB);
  4762. writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
  4763. writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
  4764. writel(0, base + NvRegPacketFilterFlags);
  4765. writel(0, base + NvRegTransmitterControl);
  4766. writel(0, base + NvRegReceiverControl);
  4767. writel(0, base + NvRegAdapterControl);
  4768. if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
  4769. writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
  4770. /* initialize descriptor rings */
  4771. set_bufsize(dev);
  4772. oom = nv_init_ring(dev);
  4773. writel(0, base + NvRegLinkSpeed);
  4774. writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
  4775. nv_txrx_reset(dev);
  4776. writel(0, base + NvRegUnknownSetupReg6);
  4777. np->in_shutdown = 0;
  4778. /* give hw rings */
  4779. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4780. writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4781. base + NvRegRingSizes);
  4782. writel(np->linkspeed, base + NvRegLinkSpeed);
  4783. if (np->desc_ver == DESC_VER_1)
  4784. writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
  4785. else
  4786. writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
  4787. writel(np->txrxctl_bits, base + NvRegTxRxControl);
  4788. writel(np->vlanctl_bits, base + NvRegVlanControl);
  4789. pci_push(base);
  4790. writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
  4791. reg_delay(dev, NvRegUnknownSetupReg5, NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
  4792. NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX,
  4793. KERN_INFO "open: SetupReg5, Bit 31 remained off\n");
  4794. writel(0, base + NvRegMIIMask);
  4795. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4796. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4797. writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
  4798. writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
  4799. writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
  4800. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4801. writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
  4802. get_random_bytes(&low, sizeof(low));
  4803. low &= NVREG_SLOTTIME_MASK;
  4804. if (np->desc_ver == DESC_VER_1) {
  4805. writel(low|NVREG_SLOTTIME_DEFAULT, base + NvRegSlotTime);
  4806. } else {
  4807. if (!(np->driver_data & DEV_HAS_GEAR_MODE)) {
  4808. /* setup legacy backoff */
  4809. writel(NVREG_SLOTTIME_LEGBF_ENABLED|NVREG_SLOTTIME_10_100_FULL|low, base + NvRegSlotTime);
  4810. } else {
  4811. writel(NVREG_SLOTTIME_10_100_FULL, base + NvRegSlotTime);
  4812. nv_gear_backoff_reseed(dev);
  4813. }
  4814. }
  4815. writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
  4816. writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
  4817. if (poll_interval == -1) {
  4818. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
  4819. writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
  4820. else
  4821. writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
  4822. }
  4823. else
  4824. writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
  4825. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4826. writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
  4827. base + NvRegAdapterControl);
  4828. writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
  4829. writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
  4830. if (np->wolenabled)
  4831. writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
  4832. i = readl(base + NvRegPowerState);
  4833. if ( (i & NVREG_POWERSTATE_POWEREDUP) == 0)
  4834. writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
  4835. pci_push(base);
  4836. udelay(10);
  4837. writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
  4838. nv_disable_hw_interrupts(dev, np->irqmask);
  4839. pci_push(base);
  4840. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4841. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4842. pci_push(base);
  4843. if (nv_request_irq(dev, 0)) {
  4844. goto out_drain;
  4845. }
  4846. /* ask for interrupts */
  4847. nv_enable_hw_interrupts(dev, np->irqmask);
  4848. spin_lock_irq(&np->lock);
  4849. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  4850. writel(0, base + NvRegMulticastAddrB);
  4851. writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
  4852. writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
  4853. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  4854. /* One manual link speed update: Interrupts are enabled, future link
  4855. * speed changes cause interrupts and are handled by nv_link_irq().
  4856. */
  4857. {
  4858. u32 miistat;
  4859. miistat = readl(base + NvRegMIIStatus);
  4860. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4861. dprintk(KERN_INFO "startup: got 0x%08x.\n", miistat);
  4862. }
  4863. /* set linkspeed to invalid value, thus force nv_update_linkspeed
  4864. * to init hw */
  4865. np->linkspeed = 0;
  4866. ret = nv_update_linkspeed(dev);
  4867. nv_start_rxtx(dev);
  4868. netif_start_queue(dev);
  4869. nv_napi_enable(dev);
  4870. if (ret) {
  4871. netif_carrier_on(dev);
  4872. } else {
  4873. printk(KERN_INFO "%s: no link during initialization.\n", dev->name);
  4874. netif_carrier_off(dev);
  4875. }
  4876. if (oom)
  4877. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  4878. /* start statistics timer */
  4879. if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
  4880. mod_timer(&np->stats_poll,
  4881. round_jiffies(jiffies + STATS_INTERVAL));
  4882. spin_unlock_irq(&np->lock);
  4883. return 0;
  4884. out_drain:
  4885. nv_drain_rxtx(dev);
  4886. return ret;
  4887. }
  4888. static int nv_close(struct net_device *dev)
  4889. {
  4890. struct fe_priv *np = netdev_priv(dev);
  4891. u8 __iomem *base;
  4892. spin_lock_irq(&np->lock);
  4893. np->in_shutdown = 1;
  4894. spin_unlock_irq(&np->lock);
  4895. nv_napi_disable(dev);
  4896. synchronize_irq(np->pci_dev->irq);
  4897. del_timer_sync(&np->oom_kick);
  4898. del_timer_sync(&np->nic_poll);
  4899. del_timer_sync(&np->stats_poll);
  4900. netif_stop_queue(dev);
  4901. spin_lock_irq(&np->lock);
  4902. nv_stop_rxtx(dev);
  4903. nv_txrx_reset(dev);
  4904. /* disable interrupts on the nic or we will lock up */
  4905. base = get_hwbase(dev);
  4906. nv_disable_hw_interrupts(dev, np->irqmask);
  4907. pci_push(base);
  4908. dprintk(KERN_INFO "%s: Irqmask is zero again\n", dev->name);
  4909. spin_unlock_irq(&np->lock);
  4910. nv_free_irq(dev);
  4911. nv_drain_rxtx(dev);
  4912. if (np->wolenabled || !phy_power_down) {
  4913. nv_txrx_gate(dev, false);
  4914. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  4915. nv_start_rx(dev);
  4916. } else {
  4917. /* power down phy */
  4918. mii_rw(dev, np->phyaddr, MII_BMCR,
  4919. mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ)|BMCR_PDOWN);
  4920. nv_txrx_gate(dev, true);
  4921. }
  4922. /* FIXME: power down nic */
  4923. return 0;
  4924. }
  4925. static const struct net_device_ops nv_netdev_ops = {
  4926. .ndo_open = nv_open,
  4927. .ndo_stop = nv_close,
  4928. .ndo_get_stats = nv_get_stats,
  4929. .ndo_start_xmit = nv_start_xmit,
  4930. .ndo_tx_timeout = nv_tx_timeout,
  4931. .ndo_change_mtu = nv_change_mtu,
  4932. .ndo_validate_addr = eth_validate_addr,
  4933. .ndo_set_mac_address = nv_set_mac_address,
  4934. .ndo_set_multicast_list = nv_set_multicast,
  4935. .ndo_vlan_rx_register = nv_vlan_rx_register,
  4936. #ifdef CONFIG_NET_POLL_CONTROLLER
  4937. .ndo_poll_controller = nv_poll_controller,
  4938. #endif
  4939. };
  4940. static const struct net_device_ops nv_netdev_ops_optimized = {
  4941. .ndo_open = nv_open,
  4942. .ndo_stop = nv_close,
  4943. .ndo_get_stats = nv_get_stats,
  4944. .ndo_start_xmit = nv_start_xmit_optimized,
  4945. .ndo_tx_timeout = nv_tx_timeout,
  4946. .ndo_change_mtu = nv_change_mtu,
  4947. .ndo_validate_addr = eth_validate_addr,
  4948. .ndo_set_mac_address = nv_set_mac_address,
  4949. .ndo_set_multicast_list = nv_set_multicast,
  4950. .ndo_vlan_rx_register = nv_vlan_rx_register,
  4951. #ifdef CONFIG_NET_POLL_CONTROLLER
  4952. .ndo_poll_controller = nv_poll_controller,
  4953. #endif
  4954. };
  4955. static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
  4956. {
  4957. struct net_device *dev;
  4958. struct fe_priv *np;
  4959. unsigned long addr;
  4960. u8 __iomem *base;
  4961. int err, i;
  4962. u32 powerstate, txreg;
  4963. u32 phystate_orig = 0, phystate;
  4964. int phyinitialized = 0;
  4965. static int printed_version;
  4966. if (!printed_version++)
  4967. printk(KERN_INFO "%s: Reverse Engineered nForce ethernet"
  4968. " driver. Version %s.\n", DRV_NAME, FORCEDETH_VERSION);
  4969. dev = alloc_etherdev(sizeof(struct fe_priv));
  4970. err = -ENOMEM;
  4971. if (!dev)
  4972. goto out;
  4973. np = netdev_priv(dev);
  4974. np->dev = dev;
  4975. np->pci_dev = pci_dev;
  4976. spin_lock_init(&np->lock);
  4977. SET_NETDEV_DEV(dev, &pci_dev->dev);
  4978. init_timer(&np->oom_kick);
  4979. np->oom_kick.data = (unsigned long) dev;
  4980. np->oom_kick.function = &nv_do_rx_refill; /* timer handler */
  4981. init_timer(&np->nic_poll);
  4982. np->nic_poll.data = (unsigned long) dev;
  4983. np->nic_poll.function = &nv_do_nic_poll; /* timer handler */
  4984. init_timer(&np->stats_poll);
  4985. np->stats_poll.data = (unsigned long) dev;
  4986. np->stats_poll.function = &nv_do_stats_poll; /* timer handler */
  4987. err = pci_enable_device(pci_dev);
  4988. if (err)
  4989. goto out_free;
  4990. pci_set_master(pci_dev);
  4991. err = pci_request_regions(pci_dev, DRV_NAME);
  4992. if (err < 0)
  4993. goto out_disable;
  4994. if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
  4995. np->register_size = NV_PCI_REGSZ_VER3;
  4996. else if (id->driver_data & DEV_HAS_STATISTICS_V1)
  4997. np->register_size = NV_PCI_REGSZ_VER2;
  4998. else
  4999. np->register_size = NV_PCI_REGSZ_VER1;
  5000. err = -EINVAL;
  5001. addr = 0;
  5002. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  5003. dprintk(KERN_DEBUG "%s: resource %d start %p len %ld flags 0x%08lx.\n",
  5004. pci_name(pci_dev), i, (void*)pci_resource_start(pci_dev, i),
  5005. pci_resource_len(pci_dev, i),
  5006. pci_resource_flags(pci_dev, i));
  5007. if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
  5008. pci_resource_len(pci_dev, i) >= np->register_size) {
  5009. addr = pci_resource_start(pci_dev, i);
  5010. break;
  5011. }
  5012. }
  5013. if (i == DEVICE_COUNT_RESOURCE) {
  5014. dev_printk(KERN_INFO, &pci_dev->dev,
  5015. "Couldn't find register window\n");
  5016. goto out_relreg;
  5017. }
  5018. /* copy of driver data */
  5019. np->driver_data = id->driver_data;
  5020. /* copy of device id */
  5021. np->device_id = id->device;
  5022. /* handle different descriptor versions */
  5023. if (id->driver_data & DEV_HAS_HIGH_DMA) {
  5024. /* packet format 3: supports 40-bit addressing */
  5025. np->desc_ver = DESC_VER_3;
  5026. np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
  5027. if (dma_64bit) {
  5028. if (pci_set_dma_mask(pci_dev, DMA_BIT_MASK(39)))
  5029. dev_printk(KERN_INFO, &pci_dev->dev,
  5030. "64-bit DMA failed, using 32-bit addressing\n");
  5031. else
  5032. dev->features |= NETIF_F_HIGHDMA;
  5033. if (pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(39))) {
  5034. dev_printk(KERN_INFO, &pci_dev->dev,
  5035. "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
  5036. }
  5037. }
  5038. } else if (id->driver_data & DEV_HAS_LARGEDESC) {
  5039. /* packet format 2: supports jumbo frames */
  5040. np->desc_ver = DESC_VER_2;
  5041. np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
  5042. } else {
  5043. /* original packet format */
  5044. np->desc_ver = DESC_VER_1;
  5045. np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
  5046. }
  5047. np->pkt_limit = NV_PKTLIMIT_1;
  5048. if (id->driver_data & DEV_HAS_LARGEDESC)
  5049. np->pkt_limit = NV_PKTLIMIT_2;
  5050. if (id->driver_data & DEV_HAS_CHECKSUM) {
  5051. np->rx_csum = 1;
  5052. np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
  5053. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  5054. dev->features |= NETIF_F_TSO;
  5055. }
  5056. np->vlanctl_bits = 0;
  5057. if (id->driver_data & DEV_HAS_VLAN) {
  5058. np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
  5059. dev->features |= NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX;
  5060. }
  5061. np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
  5062. if ((id->driver_data & DEV_HAS_PAUSEFRAME_TX_V1) ||
  5063. (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V2) ||
  5064. (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)) {
  5065. np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
  5066. }
  5067. err = -ENOMEM;
  5068. np->base = ioremap(addr, np->register_size);
  5069. if (!np->base)
  5070. goto out_relreg;
  5071. dev->base_addr = (unsigned long)np->base;
  5072. dev->irq = pci_dev->irq;
  5073. np->rx_ring_size = RX_RING_DEFAULT;
  5074. np->tx_ring_size = TX_RING_DEFAULT;
  5075. if (!nv_optimized(np)) {
  5076. np->rx_ring.orig = pci_alloc_consistent(pci_dev,
  5077. sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
  5078. &np->ring_addr);
  5079. if (!np->rx_ring.orig)
  5080. goto out_unmap;
  5081. np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
  5082. } else {
  5083. np->rx_ring.ex = pci_alloc_consistent(pci_dev,
  5084. sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
  5085. &np->ring_addr);
  5086. if (!np->rx_ring.ex)
  5087. goto out_unmap;
  5088. np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
  5089. }
  5090. np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
  5091. np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
  5092. if (!np->rx_skb || !np->tx_skb)
  5093. goto out_freering;
  5094. if (!nv_optimized(np))
  5095. dev->netdev_ops = &nv_netdev_ops;
  5096. else
  5097. dev->netdev_ops = &nv_netdev_ops_optimized;
  5098. #ifdef CONFIG_FORCEDETH_NAPI
  5099. netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
  5100. #endif
  5101. SET_ETHTOOL_OPS(dev, &ops);
  5102. dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
  5103. pci_set_drvdata(pci_dev, dev);
  5104. /* read the mac address */
  5105. base = get_hwbase(dev);
  5106. np->orig_mac[0] = readl(base + NvRegMacAddrA);
  5107. np->orig_mac[1] = readl(base + NvRegMacAddrB);
  5108. /* check the workaround bit for correct mac address order */
  5109. txreg = readl(base + NvRegTransmitPoll);
  5110. if (id->driver_data & DEV_HAS_CORRECT_MACADDR) {
  5111. /* mac address is already in correct order */
  5112. dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
  5113. dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
  5114. dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
  5115. dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
  5116. dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
  5117. dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
  5118. } else if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
  5119. /* mac address is already in correct order */
  5120. dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
  5121. dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
  5122. dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
  5123. dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
  5124. dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
  5125. dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
  5126. /*
  5127. * Set orig mac address back to the reversed version.
  5128. * This flag will be cleared during low power transition.
  5129. * Therefore, we should always put back the reversed address.
  5130. */
  5131. np->orig_mac[0] = (dev->dev_addr[5] << 0) + (dev->dev_addr[4] << 8) +
  5132. (dev->dev_addr[3] << 16) + (dev->dev_addr[2] << 24);
  5133. np->orig_mac[1] = (dev->dev_addr[1] << 0) + (dev->dev_addr[0] << 8);
  5134. } else {
  5135. /* need to reverse mac address to correct order */
  5136. dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
  5137. dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
  5138. dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
  5139. dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
  5140. dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
  5141. dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
  5142. writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
  5143. printk(KERN_DEBUG "nv_probe: set workaround bit for reversed mac addr\n");
  5144. }
  5145. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  5146. if (!is_valid_ether_addr(dev->perm_addr)) {
  5147. /*
  5148. * Bad mac address. At least one bios sets the mac address
  5149. * to 01:23:45:67:89:ab
  5150. */
  5151. dev_printk(KERN_ERR, &pci_dev->dev,
  5152. "Invalid Mac address detected: %pM\n",
  5153. dev->dev_addr);
  5154. dev_printk(KERN_ERR, &pci_dev->dev,
  5155. "Please complain to your hardware vendor. Switching to a random MAC.\n");
  5156. dev->dev_addr[0] = 0x00;
  5157. dev->dev_addr[1] = 0x00;
  5158. dev->dev_addr[2] = 0x6c;
  5159. get_random_bytes(&dev->dev_addr[3], 3);
  5160. }
  5161. dprintk(KERN_DEBUG "%s: MAC Address %pM\n",
  5162. pci_name(pci_dev), dev->dev_addr);
  5163. /* set mac address */
  5164. nv_copy_mac_to_hw(dev);
  5165. /* Workaround current PCI init glitch: wakeup bits aren't
  5166. * being set from PCI PM capability.
  5167. */
  5168. device_init_wakeup(&pci_dev->dev, 1);
  5169. /* disable WOL */
  5170. writel(0, base + NvRegWakeUpFlags);
  5171. np->wolenabled = 0;
  5172. if (id->driver_data & DEV_HAS_POWER_CNTRL) {
  5173. /* take phy and nic out of low power mode */
  5174. powerstate = readl(base + NvRegPowerState2);
  5175. powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
  5176. if ((id->driver_data & DEV_NEED_LOW_POWER_FIX) &&
  5177. pci_dev->revision >= 0xA3)
  5178. powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
  5179. writel(powerstate, base + NvRegPowerState2);
  5180. }
  5181. if (np->desc_ver == DESC_VER_1) {
  5182. np->tx_flags = NV_TX_VALID;
  5183. } else {
  5184. np->tx_flags = NV_TX2_VALID;
  5185. }
  5186. np->msi_flags = 0;
  5187. if ((id->driver_data & DEV_HAS_MSI) && msi) {
  5188. np->msi_flags |= NV_MSI_CAPABLE;
  5189. }
  5190. if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
  5191. /* msix has had reported issues when modifying irqmask
  5192. as in the case of napi, therefore, disable for now
  5193. */
  5194. #ifndef CONFIG_FORCEDETH_NAPI
  5195. np->msi_flags |= NV_MSI_X_CAPABLE;
  5196. #endif
  5197. }
  5198. if (optimization_mode == NV_OPTIMIZATION_MODE_CPU) {
  5199. np->irqmask = NVREG_IRQMASK_CPU;
  5200. if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
  5201. np->msi_flags |= 0x0001;
  5202. } else if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC &&
  5203. !(id->driver_data & DEV_NEED_TIMERIRQ)) {
  5204. /* start off in throughput mode */
  5205. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  5206. /* remove support for msix mode */
  5207. np->msi_flags &= ~NV_MSI_X_CAPABLE;
  5208. } else {
  5209. optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
  5210. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  5211. if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
  5212. np->msi_flags |= 0x0003;
  5213. }
  5214. if (id->driver_data & DEV_NEED_TIMERIRQ)
  5215. np->irqmask |= NVREG_IRQ_TIMER;
  5216. if (id->driver_data & DEV_NEED_LINKTIMER) {
  5217. dprintk(KERN_INFO "%s: link timer on.\n", pci_name(pci_dev));
  5218. np->need_linktimer = 1;
  5219. np->link_timeout = jiffies + LINK_TIMEOUT;
  5220. } else {
  5221. dprintk(KERN_INFO "%s: link timer off.\n", pci_name(pci_dev));
  5222. np->need_linktimer = 0;
  5223. }
  5224. /* Limit the number of tx's outstanding for hw bug */
  5225. if (id->driver_data & DEV_NEED_TX_LIMIT) {
  5226. np->tx_limit = 1;
  5227. if ((id->driver_data & DEV_NEED_TX_LIMIT2) &&
  5228. pci_dev->revision >= 0xA2)
  5229. np->tx_limit = 0;
  5230. }
  5231. /* clear phy state and temporarily halt phy interrupts */
  5232. writel(0, base + NvRegMIIMask);
  5233. phystate = readl(base + NvRegAdapterControl);
  5234. if (phystate & NVREG_ADAPTCTL_RUNNING) {
  5235. phystate_orig = 1;
  5236. phystate &= ~NVREG_ADAPTCTL_RUNNING;
  5237. writel(phystate, base + NvRegAdapterControl);
  5238. }
  5239. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  5240. if (id->driver_data & DEV_HAS_MGMT_UNIT) {
  5241. /* management unit running on the mac? */
  5242. if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST) &&
  5243. (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) &&
  5244. nv_mgmt_acquire_sema(dev) &&
  5245. nv_mgmt_get_version(dev)) {
  5246. np->mac_in_use = 1;
  5247. if (np->mgmt_version > 0) {
  5248. np->mac_in_use = readl(base + NvRegMgmtUnitControl) & NVREG_MGMTUNITCONTROL_INUSE;
  5249. }
  5250. dprintk(KERN_INFO "%s: mgmt unit is running. mac in use %x.\n",
  5251. pci_name(pci_dev), np->mac_in_use);
  5252. /* management unit setup the phy already? */
  5253. if (np->mac_in_use &&
  5254. ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
  5255. NVREG_XMITCTL_SYNC_PHY_INIT)) {
  5256. /* phy is inited by mgmt unit */
  5257. phyinitialized = 1;
  5258. dprintk(KERN_INFO "%s: Phy already initialized by mgmt unit.\n",
  5259. pci_name(pci_dev));
  5260. } else {
  5261. /* we need to init the phy */
  5262. }
  5263. }
  5264. }
  5265. /* find a suitable phy */
  5266. for (i = 1; i <= 32; i++) {
  5267. int id1, id2;
  5268. int phyaddr = i & 0x1F;
  5269. spin_lock_irq(&np->lock);
  5270. id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
  5271. spin_unlock_irq(&np->lock);
  5272. if (id1 < 0 || id1 == 0xffff)
  5273. continue;
  5274. spin_lock_irq(&np->lock);
  5275. id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
  5276. spin_unlock_irq(&np->lock);
  5277. if (id2 < 0 || id2 == 0xffff)
  5278. continue;
  5279. np->phy_model = id2 & PHYID2_MODEL_MASK;
  5280. id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
  5281. id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
  5282. dprintk(KERN_DEBUG "%s: open: Found PHY %04x:%04x at address %d.\n",
  5283. pci_name(pci_dev), id1, id2, phyaddr);
  5284. np->phyaddr = phyaddr;
  5285. np->phy_oui = id1 | id2;
  5286. /* Realtek hardcoded phy id1 to all zero's on certain phys */
  5287. if (np->phy_oui == PHY_OUI_REALTEK2)
  5288. np->phy_oui = PHY_OUI_REALTEK;
  5289. /* Setup phy revision for Realtek */
  5290. if (np->phy_oui == PHY_OUI_REALTEK && np->phy_model == PHY_MODEL_REALTEK_8211)
  5291. np->phy_rev = mii_rw(dev, phyaddr, MII_RESV1, MII_READ) & PHY_REV_MASK;
  5292. break;
  5293. }
  5294. if (i == 33) {
  5295. dev_printk(KERN_INFO, &pci_dev->dev,
  5296. "open: Could not find a valid PHY.\n");
  5297. goto out_error;
  5298. }
  5299. if (!phyinitialized) {
  5300. /* reset it */
  5301. phy_init(dev);
  5302. } else {
  5303. /* see if it is a gigabit phy */
  5304. u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  5305. if (mii_status & PHY_GIGABIT) {
  5306. np->gigabit = PHY_GIGABIT;
  5307. }
  5308. }
  5309. /* set default link speed settings */
  5310. np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  5311. np->duplex = 0;
  5312. np->autoneg = 1;
  5313. err = register_netdev(dev);
  5314. if (err) {
  5315. dev_printk(KERN_INFO, &pci_dev->dev,
  5316. "unable to register netdev: %d\n", err);
  5317. goto out_error;
  5318. }
  5319. dev_printk(KERN_INFO, &pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, "
  5320. "addr %2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x\n",
  5321. dev->name,
  5322. np->phy_oui,
  5323. np->phyaddr,
  5324. dev->dev_addr[0],
  5325. dev->dev_addr[1],
  5326. dev->dev_addr[2],
  5327. dev->dev_addr[3],
  5328. dev->dev_addr[4],
  5329. dev->dev_addr[5]);
  5330. dev_printk(KERN_INFO, &pci_dev->dev, "%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
  5331. dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
  5332. dev->features & (NETIF_F_IP_CSUM | NETIF_F_SG) ?
  5333. "csum " : "",
  5334. dev->features & (NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX) ?
  5335. "vlan " : "",
  5336. id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
  5337. id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
  5338. id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
  5339. np->gigabit == PHY_GIGABIT ? "gbit " : "",
  5340. np->need_linktimer ? "lnktim " : "",
  5341. np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
  5342. np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
  5343. np->desc_ver);
  5344. return 0;
  5345. out_error:
  5346. if (phystate_orig)
  5347. writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
  5348. pci_set_drvdata(pci_dev, NULL);
  5349. out_freering:
  5350. free_rings(dev);
  5351. out_unmap:
  5352. iounmap(get_hwbase(dev));
  5353. out_relreg:
  5354. pci_release_regions(pci_dev);
  5355. out_disable:
  5356. pci_disable_device(pci_dev);
  5357. out_free:
  5358. free_netdev(dev);
  5359. out:
  5360. return err;
  5361. }
  5362. static void nv_restore_phy(struct net_device *dev)
  5363. {
  5364. struct fe_priv *np = netdev_priv(dev);
  5365. u16 phy_reserved, mii_control;
  5366. if (np->phy_oui == PHY_OUI_REALTEK &&
  5367. np->phy_model == PHY_MODEL_REALTEK_8201 &&
  5368. phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
  5369. mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3);
  5370. phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
  5371. phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
  5372. phy_reserved |= PHY_REALTEK_INIT8;
  5373. mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved);
  5374. mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1);
  5375. /* restart auto negotiation */
  5376. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  5377. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
  5378. mii_rw(dev, np->phyaddr, MII_BMCR, mii_control);
  5379. }
  5380. }
  5381. static void nv_restore_mac_addr(struct pci_dev *pci_dev)
  5382. {
  5383. struct net_device *dev = pci_get_drvdata(pci_dev);
  5384. struct fe_priv *np = netdev_priv(dev);
  5385. u8 __iomem *base = get_hwbase(dev);
  5386. /* special op: write back the misordered MAC address - otherwise
  5387. * the next nv_probe would see a wrong address.
  5388. */
  5389. writel(np->orig_mac[0], base + NvRegMacAddrA);
  5390. writel(np->orig_mac[1], base + NvRegMacAddrB);
  5391. writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
  5392. base + NvRegTransmitPoll);
  5393. }
  5394. static void __devexit nv_remove(struct pci_dev *pci_dev)
  5395. {
  5396. struct net_device *dev = pci_get_drvdata(pci_dev);
  5397. unregister_netdev(dev);
  5398. nv_restore_mac_addr(pci_dev);
  5399. /* restore any phy related changes */
  5400. nv_restore_phy(dev);
  5401. nv_mgmt_release_sema(dev);
  5402. /* free all structures */
  5403. free_rings(dev);
  5404. iounmap(get_hwbase(dev));
  5405. pci_release_regions(pci_dev);
  5406. pci_disable_device(pci_dev);
  5407. free_netdev(dev);
  5408. pci_set_drvdata(pci_dev, NULL);
  5409. }
  5410. #ifdef CONFIG_PM
  5411. static int nv_suspend(struct pci_dev *pdev, pm_message_t state)
  5412. {
  5413. struct net_device *dev = pci_get_drvdata(pdev);
  5414. struct fe_priv *np = netdev_priv(dev);
  5415. u8 __iomem *base = get_hwbase(dev);
  5416. int i;
  5417. if (netif_running(dev)) {
  5418. // Gross.
  5419. nv_close(dev);
  5420. }
  5421. netif_device_detach(dev);
  5422. /* save non-pci configuration space */
  5423. for (i = 0;i <= np->register_size/sizeof(u32); i++)
  5424. np->saved_config_space[i] = readl(base + i*sizeof(u32));
  5425. pci_save_state(pdev);
  5426. pci_enable_wake(pdev, pci_choose_state(pdev, state), np->wolenabled);
  5427. pci_disable_device(pdev);
  5428. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  5429. return 0;
  5430. }
  5431. static int nv_resume(struct pci_dev *pdev)
  5432. {
  5433. struct net_device *dev = pci_get_drvdata(pdev);
  5434. struct fe_priv *np = netdev_priv(dev);
  5435. u8 __iomem *base = get_hwbase(dev);
  5436. int i, rc = 0;
  5437. pci_set_power_state(pdev, PCI_D0);
  5438. pci_restore_state(pdev);
  5439. /* ack any pending wake events, disable PME */
  5440. pci_enable_wake(pdev, PCI_D0, 0);
  5441. /* restore non-pci configuration space */
  5442. for (i = 0;i <= np->register_size/sizeof(u32); i++)
  5443. writel(np->saved_config_space[i], base+i*sizeof(u32));
  5444. if (np->driver_data & DEV_NEED_MSI_FIX)
  5445. pci_write_config_dword(pdev, NV_MSI_PRIV_OFFSET, NV_MSI_PRIV_VALUE);
  5446. /* restore phy state, including autoneg */
  5447. phy_init(dev);
  5448. netif_device_attach(dev);
  5449. if (netif_running(dev)) {
  5450. rc = nv_open(dev);
  5451. nv_set_multicast(dev);
  5452. }
  5453. return rc;
  5454. }
  5455. static void nv_shutdown(struct pci_dev *pdev)
  5456. {
  5457. struct net_device *dev = pci_get_drvdata(pdev);
  5458. struct fe_priv *np = netdev_priv(dev);
  5459. if (netif_running(dev))
  5460. nv_close(dev);
  5461. /*
  5462. * Restore the MAC so a kernel started by kexec won't get confused.
  5463. * If we really go for poweroff, we must not restore the MAC,
  5464. * otherwise the MAC for WOL will be reversed at least on some boards.
  5465. */
  5466. if (system_state != SYSTEM_POWER_OFF) {
  5467. nv_restore_mac_addr(pdev);
  5468. }
  5469. pci_disable_device(pdev);
  5470. /*
  5471. * Apparently it is not possible to reinitialise from D3 hot,
  5472. * only put the device into D3 if we really go for poweroff.
  5473. */
  5474. if (system_state == SYSTEM_POWER_OFF) {
  5475. if (pci_enable_wake(pdev, PCI_D3cold, np->wolenabled))
  5476. pci_enable_wake(pdev, PCI_D3hot, np->wolenabled);
  5477. pci_set_power_state(pdev, PCI_D3hot);
  5478. }
  5479. }
  5480. #else
  5481. #define nv_suspend NULL
  5482. #define nv_shutdown NULL
  5483. #define nv_resume NULL
  5484. #endif /* CONFIG_PM */
  5485. static struct pci_device_id pci_tbl[] = {
  5486. { /* nForce Ethernet Controller */
  5487. PCI_DEVICE(0x10DE, 0x01C3),
  5488. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  5489. },
  5490. { /* nForce2 Ethernet Controller */
  5491. PCI_DEVICE(0x10DE, 0x0066),
  5492. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  5493. },
  5494. { /* nForce3 Ethernet Controller */
  5495. PCI_DEVICE(0x10DE, 0x00D6),
  5496. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  5497. },
  5498. { /* nForce3 Ethernet Controller */
  5499. PCI_DEVICE(0x10DE, 0x0086),
  5500. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5501. },
  5502. { /* nForce3 Ethernet Controller */
  5503. PCI_DEVICE(0x10DE, 0x008C),
  5504. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5505. },
  5506. { /* nForce3 Ethernet Controller */
  5507. PCI_DEVICE(0x10DE, 0x00E6),
  5508. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5509. },
  5510. { /* nForce3 Ethernet Controller */
  5511. PCI_DEVICE(0x10DE, 0x00DF),
  5512. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5513. },
  5514. { /* CK804 Ethernet Controller */
  5515. PCI_DEVICE(0x10DE, 0x0056),
  5516. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5517. },
  5518. { /* CK804 Ethernet Controller */
  5519. PCI_DEVICE(0x10DE, 0x0057),
  5520. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5521. },
  5522. { /* MCP04 Ethernet Controller */
  5523. PCI_DEVICE(0x10DE, 0x0037),
  5524. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5525. },
  5526. { /* MCP04 Ethernet Controller */
  5527. PCI_DEVICE(0x10DE, 0x0038),
  5528. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5529. },
  5530. { /* MCP51 Ethernet Controller */
  5531. PCI_DEVICE(0x10DE, 0x0268),
  5532. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
  5533. },
  5534. { /* MCP51 Ethernet Controller */
  5535. PCI_DEVICE(0x10DE, 0x0269),
  5536. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
  5537. },
  5538. { /* MCP55 Ethernet Controller */
  5539. PCI_DEVICE(0x10DE, 0x0372),
  5540. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
  5541. },
  5542. { /* MCP55 Ethernet Controller */
  5543. PCI_DEVICE(0x10DE, 0x0373),
  5544. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
  5545. },
  5546. { /* MCP61 Ethernet Controller */
  5547. PCI_DEVICE(0x10DE, 0x03E5),
  5548. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5549. },
  5550. { /* MCP61 Ethernet Controller */
  5551. PCI_DEVICE(0x10DE, 0x03E6),
  5552. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5553. },
  5554. { /* MCP61 Ethernet Controller */
  5555. PCI_DEVICE(0x10DE, 0x03EE),
  5556. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5557. },
  5558. { /* MCP61 Ethernet Controller */
  5559. PCI_DEVICE(0x10DE, 0x03EF),
  5560. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5561. },
  5562. { /* MCP65 Ethernet Controller */
  5563. PCI_DEVICE(0x10DE, 0x0450),
  5564. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5565. },
  5566. { /* MCP65 Ethernet Controller */
  5567. PCI_DEVICE(0x10DE, 0x0451),
  5568. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5569. },
  5570. { /* MCP65 Ethernet Controller */
  5571. PCI_DEVICE(0x10DE, 0x0452),
  5572. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5573. },
  5574. { /* MCP65 Ethernet Controller */
  5575. PCI_DEVICE(0x10DE, 0x0453),
  5576. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5577. },
  5578. { /* MCP67 Ethernet Controller */
  5579. PCI_DEVICE(0x10DE, 0x054C),
  5580. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5581. },
  5582. { /* MCP67 Ethernet Controller */
  5583. PCI_DEVICE(0x10DE, 0x054D),
  5584. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5585. },
  5586. { /* MCP67 Ethernet Controller */
  5587. PCI_DEVICE(0x10DE, 0x054E),
  5588. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5589. },
  5590. { /* MCP67 Ethernet Controller */
  5591. PCI_DEVICE(0x10DE, 0x054F),
  5592. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5593. },
  5594. { /* MCP73 Ethernet Controller */
  5595. PCI_DEVICE(0x10DE, 0x07DC),
  5596. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5597. },
  5598. { /* MCP73 Ethernet Controller */
  5599. PCI_DEVICE(0x10DE, 0x07DD),
  5600. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5601. },
  5602. { /* MCP73 Ethernet Controller */
  5603. PCI_DEVICE(0x10DE, 0x07DE),
  5604. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5605. },
  5606. { /* MCP73 Ethernet Controller */
  5607. PCI_DEVICE(0x10DE, 0x07DF),
  5608. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5609. },
  5610. { /* MCP77 Ethernet Controller */
  5611. PCI_DEVICE(0x10DE, 0x0760),
  5612. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5613. },
  5614. { /* MCP77 Ethernet Controller */
  5615. PCI_DEVICE(0x10DE, 0x0761),
  5616. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5617. },
  5618. { /* MCP77 Ethernet Controller */
  5619. PCI_DEVICE(0x10DE, 0x0762),
  5620. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5621. },
  5622. { /* MCP77 Ethernet Controller */
  5623. PCI_DEVICE(0x10DE, 0x0763),
  5624. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5625. },
  5626. { /* MCP79 Ethernet Controller */
  5627. PCI_DEVICE(0x10DE, 0x0AB0),
  5628. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5629. },
  5630. { /* MCP79 Ethernet Controller */
  5631. PCI_DEVICE(0x10DE, 0x0AB1),
  5632. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5633. },
  5634. { /* MCP79 Ethernet Controller */
  5635. PCI_DEVICE(0x10DE, 0x0AB2),
  5636. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5637. },
  5638. { /* MCP79 Ethernet Controller */
  5639. PCI_DEVICE(0x10DE, 0x0AB3),
  5640. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5641. },
  5642. { /* MCP89 Ethernet Controller */
  5643. PCI_DEVICE(0x10DE, 0x0D7D),
  5644. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX,
  5645. },
  5646. {0,},
  5647. };
  5648. static struct pci_driver driver = {
  5649. .name = DRV_NAME,
  5650. .id_table = pci_tbl,
  5651. .probe = nv_probe,
  5652. .remove = __devexit_p(nv_remove),
  5653. .suspend = nv_suspend,
  5654. .resume = nv_resume,
  5655. .shutdown = nv_shutdown,
  5656. };
  5657. static int __init init_nic(void)
  5658. {
  5659. return pci_register_driver(&driver);
  5660. }
  5661. static void __exit exit_nic(void)
  5662. {
  5663. pci_unregister_driver(&driver);
  5664. }
  5665. module_param(max_interrupt_work, int, 0);
  5666. MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
  5667. module_param(optimization_mode, int, 0);
  5668. MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer. In dynamic mode (2), the mode toggles between throughput and CPU mode based on network load.");
  5669. module_param(poll_interval, int, 0);
  5670. MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
  5671. module_param(msi, int, 0);
  5672. MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
  5673. module_param(msix, int, 0);
  5674. MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
  5675. module_param(dma_64bit, int, 0);
  5676. MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
  5677. module_param(phy_cross, int, 0);
  5678. MODULE_PARM_DESC(phy_cross, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
  5679. module_param(phy_power_down, int, 0);
  5680. MODULE_PARM_DESC(phy_power_down, "Power down phy and disable link when interface is down (1), or leave phy powered up (0).");
  5681. MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
  5682. MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
  5683. MODULE_LICENSE("GPL");
  5684. MODULE_DEVICE_TABLE(pci, pci_tbl);
  5685. module_init(init_nic);
  5686. module_exit(exit_nic);