ethoc.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140
  1. /*
  2. * linux/drivers/net/ethoc.c
  3. *
  4. * Copyright (C) 2007-2008 Avionic Design Development GmbH
  5. * Copyright (C) 2008-2009 Avionic Design GmbH
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * Written by Thierry Reding <thierry.reding@avionic-design.de>
  12. */
  13. #include <linux/etherdevice.h>
  14. #include <linux/crc32.h>
  15. #include <linux/io.h>
  16. #include <linux/mii.h>
  17. #include <linux/phy.h>
  18. #include <linux/platform_device.h>
  19. #include <net/ethoc.h>
  20. static int buffer_size = 0x8000; /* 32 KBytes */
  21. module_param(buffer_size, int, 0);
  22. MODULE_PARM_DESC(buffer_size, "DMA buffer allocation size");
  23. /* register offsets */
  24. #define MODER 0x00
  25. #define INT_SOURCE 0x04
  26. #define INT_MASK 0x08
  27. #define IPGT 0x0c
  28. #define IPGR1 0x10
  29. #define IPGR2 0x14
  30. #define PACKETLEN 0x18
  31. #define COLLCONF 0x1c
  32. #define TX_BD_NUM 0x20
  33. #define CTRLMODER 0x24
  34. #define MIIMODER 0x28
  35. #define MIICOMMAND 0x2c
  36. #define MIIADDRESS 0x30
  37. #define MIITX_DATA 0x34
  38. #define MIIRX_DATA 0x38
  39. #define MIISTATUS 0x3c
  40. #define MAC_ADDR0 0x40
  41. #define MAC_ADDR1 0x44
  42. #define ETH_HASH0 0x48
  43. #define ETH_HASH1 0x4c
  44. #define ETH_TXCTRL 0x50
  45. /* mode register */
  46. #define MODER_RXEN (1 << 0) /* receive enable */
  47. #define MODER_TXEN (1 << 1) /* transmit enable */
  48. #define MODER_NOPRE (1 << 2) /* no preamble */
  49. #define MODER_BRO (1 << 3) /* broadcast address */
  50. #define MODER_IAM (1 << 4) /* individual address mode */
  51. #define MODER_PRO (1 << 5) /* promiscuous mode */
  52. #define MODER_IFG (1 << 6) /* interframe gap for incoming frames */
  53. #define MODER_LOOP (1 << 7) /* loopback */
  54. #define MODER_NBO (1 << 8) /* no back-off */
  55. #define MODER_EDE (1 << 9) /* excess defer enable */
  56. #define MODER_FULLD (1 << 10) /* full duplex */
  57. #define MODER_RESET (1 << 11) /* FIXME: reset (undocumented) */
  58. #define MODER_DCRC (1 << 12) /* delayed CRC enable */
  59. #define MODER_CRC (1 << 13) /* CRC enable */
  60. #define MODER_HUGE (1 << 14) /* huge packets enable */
  61. #define MODER_PAD (1 << 15) /* padding enabled */
  62. #define MODER_RSM (1 << 16) /* receive small packets */
  63. /* interrupt source and mask registers */
  64. #define INT_MASK_TXF (1 << 0) /* transmit frame */
  65. #define INT_MASK_TXE (1 << 1) /* transmit error */
  66. #define INT_MASK_RXF (1 << 2) /* receive frame */
  67. #define INT_MASK_RXE (1 << 3) /* receive error */
  68. #define INT_MASK_BUSY (1 << 4)
  69. #define INT_MASK_TXC (1 << 5) /* transmit control frame */
  70. #define INT_MASK_RXC (1 << 6) /* receive control frame */
  71. #define INT_MASK_TX (INT_MASK_TXF | INT_MASK_TXE)
  72. #define INT_MASK_RX (INT_MASK_RXF | INT_MASK_RXE)
  73. #define INT_MASK_ALL ( \
  74. INT_MASK_TXF | INT_MASK_TXE | \
  75. INT_MASK_RXF | INT_MASK_RXE | \
  76. INT_MASK_TXC | INT_MASK_RXC | \
  77. INT_MASK_BUSY \
  78. )
  79. /* packet length register */
  80. #define PACKETLEN_MIN(min) (((min) & 0xffff) << 16)
  81. #define PACKETLEN_MAX(max) (((max) & 0xffff) << 0)
  82. #define PACKETLEN_MIN_MAX(min, max) (PACKETLEN_MIN(min) | \
  83. PACKETLEN_MAX(max))
  84. /* transmit buffer number register */
  85. #define TX_BD_NUM_VAL(x) (((x) <= 0x80) ? (x) : 0x80)
  86. /* control module mode register */
  87. #define CTRLMODER_PASSALL (1 << 0) /* pass all receive frames */
  88. #define CTRLMODER_RXFLOW (1 << 1) /* receive control flow */
  89. #define CTRLMODER_TXFLOW (1 << 2) /* transmit control flow */
  90. /* MII mode register */
  91. #define MIIMODER_CLKDIV(x) ((x) & 0xfe) /* needs to be an even number */
  92. #define MIIMODER_NOPRE (1 << 8) /* no preamble */
  93. /* MII command register */
  94. #define MIICOMMAND_SCAN (1 << 0) /* scan status */
  95. #define MIICOMMAND_READ (1 << 1) /* read status */
  96. #define MIICOMMAND_WRITE (1 << 2) /* write control data */
  97. /* MII address register */
  98. #define MIIADDRESS_FIAD(x) (((x) & 0x1f) << 0)
  99. #define MIIADDRESS_RGAD(x) (((x) & 0x1f) << 8)
  100. #define MIIADDRESS_ADDR(phy, reg) (MIIADDRESS_FIAD(phy) | \
  101. MIIADDRESS_RGAD(reg))
  102. /* MII transmit data register */
  103. #define MIITX_DATA_VAL(x) ((x) & 0xffff)
  104. /* MII receive data register */
  105. #define MIIRX_DATA_VAL(x) ((x) & 0xffff)
  106. /* MII status register */
  107. #define MIISTATUS_LINKFAIL (1 << 0)
  108. #define MIISTATUS_BUSY (1 << 1)
  109. #define MIISTATUS_INVALID (1 << 2)
  110. /* TX buffer descriptor */
  111. #define TX_BD_CS (1 << 0) /* carrier sense lost */
  112. #define TX_BD_DF (1 << 1) /* defer indication */
  113. #define TX_BD_LC (1 << 2) /* late collision */
  114. #define TX_BD_RL (1 << 3) /* retransmission limit */
  115. #define TX_BD_RETRY_MASK (0x00f0)
  116. #define TX_BD_RETRY(x) (((x) & 0x00f0) >> 4)
  117. #define TX_BD_UR (1 << 8) /* transmitter underrun */
  118. #define TX_BD_CRC (1 << 11) /* TX CRC enable */
  119. #define TX_BD_PAD (1 << 12) /* pad enable for short packets */
  120. #define TX_BD_WRAP (1 << 13)
  121. #define TX_BD_IRQ (1 << 14) /* interrupt request enable */
  122. #define TX_BD_READY (1 << 15) /* TX buffer ready */
  123. #define TX_BD_LEN(x) (((x) & 0xffff) << 16)
  124. #define TX_BD_LEN_MASK (0xffff << 16)
  125. #define TX_BD_STATS (TX_BD_CS | TX_BD_DF | TX_BD_LC | \
  126. TX_BD_RL | TX_BD_RETRY_MASK | TX_BD_UR)
  127. /* RX buffer descriptor */
  128. #define RX_BD_LC (1 << 0) /* late collision */
  129. #define RX_BD_CRC (1 << 1) /* RX CRC error */
  130. #define RX_BD_SF (1 << 2) /* short frame */
  131. #define RX_BD_TL (1 << 3) /* too long */
  132. #define RX_BD_DN (1 << 4) /* dribble nibble */
  133. #define RX_BD_IS (1 << 5) /* invalid symbol */
  134. #define RX_BD_OR (1 << 6) /* receiver overrun */
  135. #define RX_BD_MISS (1 << 7)
  136. #define RX_BD_CF (1 << 8) /* control frame */
  137. #define RX_BD_WRAP (1 << 13)
  138. #define RX_BD_IRQ (1 << 14) /* interrupt request enable */
  139. #define RX_BD_EMPTY (1 << 15)
  140. #define RX_BD_LEN(x) (((x) & 0xffff) << 16)
  141. #define RX_BD_STATS (RX_BD_LC | RX_BD_CRC | RX_BD_SF | RX_BD_TL | \
  142. RX_BD_DN | RX_BD_IS | RX_BD_OR | RX_BD_MISS)
  143. #define ETHOC_BUFSIZ 1536
  144. #define ETHOC_ZLEN 64
  145. #define ETHOC_BD_BASE 0x400
  146. #define ETHOC_TIMEOUT (HZ / 2)
  147. #define ETHOC_MII_TIMEOUT (1 + (HZ / 5))
  148. /**
  149. * struct ethoc - driver-private device structure
  150. * @iobase: pointer to I/O memory region
  151. * @membase: pointer to buffer memory region
  152. * @dma_alloc: dma allocated buffer size
  153. * @num_tx: number of send buffers
  154. * @cur_tx: last send buffer written
  155. * @dty_tx: last buffer actually sent
  156. * @num_rx: number of receive buffers
  157. * @cur_rx: current receive buffer
  158. * @netdev: pointer to network device structure
  159. * @napi: NAPI structure
  160. * @stats: network device statistics
  161. * @msg_enable: device state flags
  162. * @rx_lock: receive lock
  163. * @lock: device lock
  164. * @phy: attached PHY
  165. * @mdio: MDIO bus for PHY access
  166. * @phy_id: address of attached PHY
  167. */
  168. struct ethoc {
  169. void __iomem *iobase;
  170. void __iomem *membase;
  171. int dma_alloc;
  172. unsigned int num_tx;
  173. unsigned int cur_tx;
  174. unsigned int dty_tx;
  175. unsigned int num_rx;
  176. unsigned int cur_rx;
  177. struct net_device *netdev;
  178. struct napi_struct napi;
  179. struct net_device_stats stats;
  180. u32 msg_enable;
  181. spinlock_t rx_lock;
  182. spinlock_t lock;
  183. struct phy_device *phy;
  184. struct mii_bus *mdio;
  185. s8 phy_id;
  186. };
  187. /**
  188. * struct ethoc_bd - buffer descriptor
  189. * @stat: buffer statistics
  190. * @addr: physical memory address
  191. */
  192. struct ethoc_bd {
  193. u32 stat;
  194. u32 addr;
  195. };
  196. static inline u32 ethoc_read(struct ethoc *dev, loff_t offset)
  197. {
  198. return ioread32(dev->iobase + offset);
  199. }
  200. static inline void ethoc_write(struct ethoc *dev, loff_t offset, u32 data)
  201. {
  202. iowrite32(data, dev->iobase + offset);
  203. }
  204. static inline void ethoc_read_bd(struct ethoc *dev, int index,
  205. struct ethoc_bd *bd)
  206. {
  207. loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
  208. bd->stat = ethoc_read(dev, offset + 0);
  209. bd->addr = ethoc_read(dev, offset + 4);
  210. }
  211. static inline void ethoc_write_bd(struct ethoc *dev, int index,
  212. const struct ethoc_bd *bd)
  213. {
  214. loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
  215. ethoc_write(dev, offset + 0, bd->stat);
  216. ethoc_write(dev, offset + 4, bd->addr);
  217. }
  218. static inline void ethoc_enable_irq(struct ethoc *dev, u32 mask)
  219. {
  220. u32 imask = ethoc_read(dev, INT_MASK);
  221. imask |= mask;
  222. ethoc_write(dev, INT_MASK, imask);
  223. }
  224. static inline void ethoc_disable_irq(struct ethoc *dev, u32 mask)
  225. {
  226. u32 imask = ethoc_read(dev, INT_MASK);
  227. imask &= ~mask;
  228. ethoc_write(dev, INT_MASK, imask);
  229. }
  230. static inline void ethoc_ack_irq(struct ethoc *dev, u32 mask)
  231. {
  232. ethoc_write(dev, INT_SOURCE, mask);
  233. }
  234. static inline void ethoc_enable_rx_and_tx(struct ethoc *dev)
  235. {
  236. u32 mode = ethoc_read(dev, MODER);
  237. mode |= MODER_RXEN | MODER_TXEN;
  238. ethoc_write(dev, MODER, mode);
  239. }
  240. static inline void ethoc_disable_rx_and_tx(struct ethoc *dev)
  241. {
  242. u32 mode = ethoc_read(dev, MODER);
  243. mode &= ~(MODER_RXEN | MODER_TXEN);
  244. ethoc_write(dev, MODER, mode);
  245. }
  246. static int ethoc_init_ring(struct ethoc *dev)
  247. {
  248. struct ethoc_bd bd;
  249. int i;
  250. dev->cur_tx = 0;
  251. dev->dty_tx = 0;
  252. dev->cur_rx = 0;
  253. /* setup transmission buffers */
  254. bd.addr = virt_to_phys(dev->membase);
  255. bd.stat = TX_BD_IRQ | TX_BD_CRC;
  256. for (i = 0; i < dev->num_tx; i++) {
  257. if (i == dev->num_tx - 1)
  258. bd.stat |= TX_BD_WRAP;
  259. ethoc_write_bd(dev, i, &bd);
  260. bd.addr += ETHOC_BUFSIZ;
  261. }
  262. bd.stat = RX_BD_EMPTY | RX_BD_IRQ;
  263. for (i = 0; i < dev->num_rx; i++) {
  264. if (i == dev->num_rx - 1)
  265. bd.stat |= RX_BD_WRAP;
  266. ethoc_write_bd(dev, dev->num_tx + i, &bd);
  267. bd.addr += ETHOC_BUFSIZ;
  268. }
  269. return 0;
  270. }
  271. static int ethoc_reset(struct ethoc *dev)
  272. {
  273. u32 mode;
  274. /* TODO: reset controller? */
  275. ethoc_disable_rx_and_tx(dev);
  276. /* TODO: setup registers */
  277. /* enable FCS generation and automatic padding */
  278. mode = ethoc_read(dev, MODER);
  279. mode |= MODER_CRC | MODER_PAD;
  280. ethoc_write(dev, MODER, mode);
  281. /* set full-duplex mode */
  282. mode = ethoc_read(dev, MODER);
  283. mode |= MODER_FULLD;
  284. ethoc_write(dev, MODER, mode);
  285. ethoc_write(dev, IPGT, 0x15);
  286. ethoc_ack_irq(dev, INT_MASK_ALL);
  287. ethoc_enable_irq(dev, INT_MASK_ALL);
  288. ethoc_enable_rx_and_tx(dev);
  289. return 0;
  290. }
  291. static unsigned int ethoc_update_rx_stats(struct ethoc *dev,
  292. struct ethoc_bd *bd)
  293. {
  294. struct net_device *netdev = dev->netdev;
  295. unsigned int ret = 0;
  296. if (bd->stat & RX_BD_TL) {
  297. dev_err(&netdev->dev, "RX: frame too long\n");
  298. dev->stats.rx_length_errors++;
  299. ret++;
  300. }
  301. if (bd->stat & RX_BD_SF) {
  302. dev_err(&netdev->dev, "RX: frame too short\n");
  303. dev->stats.rx_length_errors++;
  304. ret++;
  305. }
  306. if (bd->stat & RX_BD_DN) {
  307. dev_err(&netdev->dev, "RX: dribble nibble\n");
  308. dev->stats.rx_frame_errors++;
  309. }
  310. if (bd->stat & RX_BD_CRC) {
  311. dev_err(&netdev->dev, "RX: wrong CRC\n");
  312. dev->stats.rx_crc_errors++;
  313. ret++;
  314. }
  315. if (bd->stat & RX_BD_OR) {
  316. dev_err(&netdev->dev, "RX: overrun\n");
  317. dev->stats.rx_over_errors++;
  318. ret++;
  319. }
  320. if (bd->stat & RX_BD_MISS)
  321. dev->stats.rx_missed_errors++;
  322. if (bd->stat & RX_BD_LC) {
  323. dev_err(&netdev->dev, "RX: late collision\n");
  324. dev->stats.collisions++;
  325. ret++;
  326. }
  327. return ret;
  328. }
  329. static int ethoc_rx(struct net_device *dev, int limit)
  330. {
  331. struct ethoc *priv = netdev_priv(dev);
  332. int count;
  333. for (count = 0; count < limit; ++count) {
  334. unsigned int entry;
  335. struct ethoc_bd bd;
  336. entry = priv->num_tx + (priv->cur_rx % priv->num_rx);
  337. ethoc_read_bd(priv, entry, &bd);
  338. if (bd.stat & RX_BD_EMPTY)
  339. break;
  340. if (ethoc_update_rx_stats(priv, &bd) == 0) {
  341. int size = bd.stat >> 16;
  342. struct sk_buff *skb = netdev_alloc_skb(dev, size);
  343. size -= 4; /* strip the CRC */
  344. skb_reserve(skb, 2); /* align TCP/IP header */
  345. if (likely(skb)) {
  346. void *src = phys_to_virt(bd.addr);
  347. memcpy_fromio(skb_put(skb, size), src, size);
  348. skb->protocol = eth_type_trans(skb, dev);
  349. priv->stats.rx_packets++;
  350. priv->stats.rx_bytes += size;
  351. netif_receive_skb(skb);
  352. } else {
  353. if (net_ratelimit())
  354. dev_warn(&dev->dev, "low on memory - "
  355. "packet dropped\n");
  356. priv->stats.rx_dropped++;
  357. break;
  358. }
  359. }
  360. /* clear the buffer descriptor so it can be reused */
  361. bd.stat &= ~RX_BD_STATS;
  362. bd.stat |= RX_BD_EMPTY;
  363. ethoc_write_bd(priv, entry, &bd);
  364. priv->cur_rx++;
  365. }
  366. return count;
  367. }
  368. static int ethoc_update_tx_stats(struct ethoc *dev, struct ethoc_bd *bd)
  369. {
  370. struct net_device *netdev = dev->netdev;
  371. if (bd->stat & TX_BD_LC) {
  372. dev_err(&netdev->dev, "TX: late collision\n");
  373. dev->stats.tx_window_errors++;
  374. }
  375. if (bd->stat & TX_BD_RL) {
  376. dev_err(&netdev->dev, "TX: retransmit limit\n");
  377. dev->stats.tx_aborted_errors++;
  378. }
  379. if (bd->stat & TX_BD_UR) {
  380. dev_err(&netdev->dev, "TX: underrun\n");
  381. dev->stats.tx_fifo_errors++;
  382. }
  383. if (bd->stat & TX_BD_CS) {
  384. dev_err(&netdev->dev, "TX: carrier sense lost\n");
  385. dev->stats.tx_carrier_errors++;
  386. }
  387. if (bd->stat & TX_BD_STATS)
  388. dev->stats.tx_errors++;
  389. dev->stats.collisions += (bd->stat >> 4) & 0xf;
  390. dev->stats.tx_bytes += bd->stat >> 16;
  391. dev->stats.tx_packets++;
  392. return 0;
  393. }
  394. static void ethoc_tx(struct net_device *dev)
  395. {
  396. struct ethoc *priv = netdev_priv(dev);
  397. spin_lock(&priv->lock);
  398. while (priv->dty_tx != priv->cur_tx) {
  399. unsigned int entry = priv->dty_tx % priv->num_tx;
  400. struct ethoc_bd bd;
  401. ethoc_read_bd(priv, entry, &bd);
  402. if (bd.stat & TX_BD_READY)
  403. break;
  404. entry = (++priv->dty_tx) % priv->num_tx;
  405. (void)ethoc_update_tx_stats(priv, &bd);
  406. }
  407. if ((priv->cur_tx - priv->dty_tx) <= (priv->num_tx / 2))
  408. netif_wake_queue(dev);
  409. ethoc_ack_irq(priv, INT_MASK_TX);
  410. spin_unlock(&priv->lock);
  411. }
  412. static irqreturn_t ethoc_interrupt(int irq, void *dev_id)
  413. {
  414. struct net_device *dev = (struct net_device *)dev_id;
  415. struct ethoc *priv = netdev_priv(dev);
  416. u32 pending;
  417. ethoc_disable_irq(priv, INT_MASK_ALL);
  418. pending = ethoc_read(priv, INT_SOURCE);
  419. if (unlikely(pending == 0)) {
  420. ethoc_enable_irq(priv, INT_MASK_ALL);
  421. return IRQ_NONE;
  422. }
  423. ethoc_ack_irq(priv, pending);
  424. if (pending & INT_MASK_BUSY) {
  425. dev_err(&dev->dev, "packet dropped\n");
  426. priv->stats.rx_dropped++;
  427. }
  428. if (pending & INT_MASK_RX) {
  429. if (napi_schedule_prep(&priv->napi))
  430. __napi_schedule(&priv->napi);
  431. } else {
  432. ethoc_enable_irq(priv, INT_MASK_RX);
  433. }
  434. if (pending & INT_MASK_TX)
  435. ethoc_tx(dev);
  436. ethoc_enable_irq(priv, INT_MASK_ALL & ~INT_MASK_RX);
  437. return IRQ_HANDLED;
  438. }
  439. static int ethoc_get_mac_address(struct net_device *dev, void *addr)
  440. {
  441. struct ethoc *priv = netdev_priv(dev);
  442. u8 *mac = (u8 *)addr;
  443. u32 reg;
  444. reg = ethoc_read(priv, MAC_ADDR0);
  445. mac[2] = (reg >> 24) & 0xff;
  446. mac[3] = (reg >> 16) & 0xff;
  447. mac[4] = (reg >> 8) & 0xff;
  448. mac[5] = (reg >> 0) & 0xff;
  449. reg = ethoc_read(priv, MAC_ADDR1);
  450. mac[0] = (reg >> 8) & 0xff;
  451. mac[1] = (reg >> 0) & 0xff;
  452. return 0;
  453. }
  454. static int ethoc_poll(struct napi_struct *napi, int budget)
  455. {
  456. struct ethoc *priv = container_of(napi, struct ethoc, napi);
  457. int work_done = 0;
  458. work_done = ethoc_rx(priv->netdev, budget);
  459. if (work_done < budget) {
  460. ethoc_enable_irq(priv, INT_MASK_RX);
  461. napi_complete(napi);
  462. }
  463. return work_done;
  464. }
  465. static int ethoc_mdio_read(struct mii_bus *bus, int phy, int reg)
  466. {
  467. unsigned long timeout = jiffies + ETHOC_MII_TIMEOUT;
  468. struct ethoc *priv = bus->priv;
  469. ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
  470. ethoc_write(priv, MIICOMMAND, MIICOMMAND_READ);
  471. while (time_before(jiffies, timeout)) {
  472. u32 status = ethoc_read(priv, MIISTATUS);
  473. if (!(status & MIISTATUS_BUSY)) {
  474. u32 data = ethoc_read(priv, MIIRX_DATA);
  475. /* reset MII command register */
  476. ethoc_write(priv, MIICOMMAND, 0);
  477. return data;
  478. }
  479. schedule();
  480. }
  481. return -EBUSY;
  482. }
  483. static int ethoc_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
  484. {
  485. unsigned long timeout = jiffies + ETHOC_MII_TIMEOUT;
  486. struct ethoc *priv = bus->priv;
  487. ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
  488. ethoc_write(priv, MIITX_DATA, val);
  489. ethoc_write(priv, MIICOMMAND, MIICOMMAND_WRITE);
  490. while (time_before(jiffies, timeout)) {
  491. u32 stat = ethoc_read(priv, MIISTATUS);
  492. if (!(stat & MIISTATUS_BUSY))
  493. return 0;
  494. schedule();
  495. }
  496. return -EBUSY;
  497. }
  498. static int ethoc_mdio_reset(struct mii_bus *bus)
  499. {
  500. return 0;
  501. }
  502. static void ethoc_mdio_poll(struct net_device *dev)
  503. {
  504. }
  505. static int ethoc_mdio_probe(struct net_device *dev)
  506. {
  507. struct ethoc *priv = netdev_priv(dev);
  508. struct phy_device *phy;
  509. int i;
  510. for (i = 0; i < PHY_MAX_ADDR; i++) {
  511. phy = priv->mdio->phy_map[i];
  512. if (phy) {
  513. if (priv->phy_id != -1) {
  514. /* attach to specified PHY */
  515. if (priv->phy_id == phy->addr)
  516. break;
  517. } else {
  518. /* autoselect PHY if none was specified */
  519. if (phy->addr != 0)
  520. break;
  521. }
  522. }
  523. }
  524. if (!phy) {
  525. dev_err(&dev->dev, "no PHY found\n");
  526. return -ENXIO;
  527. }
  528. phy = phy_connect(dev, dev_name(&phy->dev), &ethoc_mdio_poll, 0,
  529. PHY_INTERFACE_MODE_GMII);
  530. if (IS_ERR(phy)) {
  531. dev_err(&dev->dev, "could not attach to PHY\n");
  532. return PTR_ERR(phy);
  533. }
  534. priv->phy = phy;
  535. return 0;
  536. }
  537. static int ethoc_open(struct net_device *dev)
  538. {
  539. struct ethoc *priv = netdev_priv(dev);
  540. unsigned int min_tx = 2;
  541. unsigned int num_bd;
  542. int ret;
  543. ret = request_irq(dev->irq, ethoc_interrupt, IRQF_SHARED,
  544. dev->name, dev);
  545. if (ret)
  546. return ret;
  547. /* calculate the number of TX/RX buffers, maximum 128 supported */
  548. num_bd = min_t(unsigned int,
  549. 128, (dev->mem_end - dev->mem_start + 1) / ETHOC_BUFSIZ);
  550. priv->num_tx = max(min_tx, num_bd / 4);
  551. priv->num_rx = num_bd - priv->num_tx;
  552. ethoc_write(priv, TX_BD_NUM, priv->num_tx);
  553. ethoc_init_ring(priv);
  554. ethoc_reset(priv);
  555. if (netif_queue_stopped(dev)) {
  556. dev_dbg(&dev->dev, " resuming queue\n");
  557. netif_wake_queue(dev);
  558. } else {
  559. dev_dbg(&dev->dev, " starting queue\n");
  560. netif_start_queue(dev);
  561. }
  562. phy_start(priv->phy);
  563. napi_enable(&priv->napi);
  564. if (netif_msg_ifup(priv)) {
  565. dev_info(&dev->dev, "I/O: %08lx Memory: %08lx-%08lx\n",
  566. dev->base_addr, dev->mem_start, dev->mem_end);
  567. }
  568. return 0;
  569. }
  570. static int ethoc_stop(struct net_device *dev)
  571. {
  572. struct ethoc *priv = netdev_priv(dev);
  573. napi_disable(&priv->napi);
  574. if (priv->phy)
  575. phy_stop(priv->phy);
  576. ethoc_disable_rx_and_tx(priv);
  577. free_irq(dev->irq, dev);
  578. if (!netif_queue_stopped(dev))
  579. netif_stop_queue(dev);
  580. return 0;
  581. }
  582. static int ethoc_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  583. {
  584. struct ethoc *priv = netdev_priv(dev);
  585. struct mii_ioctl_data *mdio = if_mii(ifr);
  586. struct phy_device *phy = NULL;
  587. if (!netif_running(dev))
  588. return -EINVAL;
  589. if (cmd != SIOCGMIIPHY) {
  590. if (mdio->phy_id >= PHY_MAX_ADDR)
  591. return -ERANGE;
  592. phy = priv->mdio->phy_map[mdio->phy_id];
  593. if (!phy)
  594. return -ENODEV;
  595. } else {
  596. phy = priv->phy;
  597. }
  598. return phy_mii_ioctl(phy, mdio, cmd);
  599. }
  600. static int ethoc_config(struct net_device *dev, struct ifmap *map)
  601. {
  602. return -ENOSYS;
  603. }
  604. static int ethoc_set_mac_address(struct net_device *dev, void *addr)
  605. {
  606. struct ethoc *priv = netdev_priv(dev);
  607. u8 *mac = (u8 *)addr;
  608. ethoc_write(priv, MAC_ADDR0, (mac[2] << 24) | (mac[3] << 16) |
  609. (mac[4] << 8) | (mac[5] << 0));
  610. ethoc_write(priv, MAC_ADDR1, (mac[0] << 8) | (mac[1] << 0));
  611. return 0;
  612. }
  613. static void ethoc_set_multicast_list(struct net_device *dev)
  614. {
  615. struct ethoc *priv = netdev_priv(dev);
  616. u32 mode = ethoc_read(priv, MODER);
  617. struct dev_mc_list *mc = NULL;
  618. u32 hash[2] = { 0, 0 };
  619. /* set loopback mode if requested */
  620. if (dev->flags & IFF_LOOPBACK)
  621. mode |= MODER_LOOP;
  622. else
  623. mode &= ~MODER_LOOP;
  624. /* receive broadcast frames if requested */
  625. if (dev->flags & IFF_BROADCAST)
  626. mode &= ~MODER_BRO;
  627. else
  628. mode |= MODER_BRO;
  629. /* enable promiscuous mode if requested */
  630. if (dev->flags & IFF_PROMISC)
  631. mode |= MODER_PRO;
  632. else
  633. mode &= ~MODER_PRO;
  634. ethoc_write(priv, MODER, mode);
  635. /* receive multicast frames */
  636. if (dev->flags & IFF_ALLMULTI) {
  637. hash[0] = 0xffffffff;
  638. hash[1] = 0xffffffff;
  639. } else {
  640. for (mc = dev->mc_list; mc; mc = mc->next) {
  641. u32 crc = ether_crc(mc->dmi_addrlen, mc->dmi_addr);
  642. int bit = (crc >> 26) & 0x3f;
  643. hash[bit >> 5] |= 1 << (bit & 0x1f);
  644. }
  645. }
  646. ethoc_write(priv, ETH_HASH0, hash[0]);
  647. ethoc_write(priv, ETH_HASH1, hash[1]);
  648. }
  649. static int ethoc_change_mtu(struct net_device *dev, int new_mtu)
  650. {
  651. return -ENOSYS;
  652. }
  653. static void ethoc_tx_timeout(struct net_device *dev)
  654. {
  655. struct ethoc *priv = netdev_priv(dev);
  656. u32 pending = ethoc_read(priv, INT_SOURCE);
  657. if (likely(pending))
  658. ethoc_interrupt(dev->irq, dev);
  659. }
  660. static struct net_device_stats *ethoc_stats(struct net_device *dev)
  661. {
  662. struct ethoc *priv = netdev_priv(dev);
  663. return &priv->stats;
  664. }
  665. static netdev_tx_t ethoc_start_xmit(struct sk_buff *skb, struct net_device *dev)
  666. {
  667. struct ethoc *priv = netdev_priv(dev);
  668. struct ethoc_bd bd;
  669. unsigned int entry;
  670. void *dest;
  671. if (unlikely(skb->len > ETHOC_BUFSIZ)) {
  672. priv->stats.tx_errors++;
  673. goto out;
  674. }
  675. entry = priv->cur_tx % priv->num_tx;
  676. spin_lock_irq(&priv->lock);
  677. priv->cur_tx++;
  678. ethoc_read_bd(priv, entry, &bd);
  679. if (unlikely(skb->len < ETHOC_ZLEN))
  680. bd.stat |= TX_BD_PAD;
  681. else
  682. bd.stat &= ~TX_BD_PAD;
  683. dest = phys_to_virt(bd.addr);
  684. memcpy_toio(dest, skb->data, skb->len);
  685. bd.stat &= ~(TX_BD_STATS | TX_BD_LEN_MASK);
  686. bd.stat |= TX_BD_LEN(skb->len);
  687. ethoc_write_bd(priv, entry, &bd);
  688. bd.stat |= TX_BD_READY;
  689. ethoc_write_bd(priv, entry, &bd);
  690. if (priv->cur_tx == (priv->dty_tx + priv->num_tx)) {
  691. dev_dbg(&dev->dev, "stopping queue\n");
  692. netif_stop_queue(dev);
  693. }
  694. dev->trans_start = jiffies;
  695. spin_unlock_irq(&priv->lock);
  696. out:
  697. dev_kfree_skb(skb);
  698. return NETDEV_TX_OK;
  699. }
  700. static const struct net_device_ops ethoc_netdev_ops = {
  701. .ndo_open = ethoc_open,
  702. .ndo_stop = ethoc_stop,
  703. .ndo_do_ioctl = ethoc_ioctl,
  704. .ndo_set_config = ethoc_config,
  705. .ndo_set_mac_address = ethoc_set_mac_address,
  706. .ndo_set_multicast_list = ethoc_set_multicast_list,
  707. .ndo_change_mtu = ethoc_change_mtu,
  708. .ndo_tx_timeout = ethoc_tx_timeout,
  709. .ndo_get_stats = ethoc_stats,
  710. .ndo_start_xmit = ethoc_start_xmit,
  711. };
  712. /**
  713. * ethoc_probe() - initialize OpenCores ethernet MAC
  714. * pdev: platform device
  715. */
  716. static int ethoc_probe(struct platform_device *pdev)
  717. {
  718. struct net_device *netdev = NULL;
  719. struct resource *res = NULL;
  720. struct resource *mmio = NULL;
  721. struct resource *mem = NULL;
  722. struct ethoc *priv = NULL;
  723. unsigned int phy;
  724. int ret = 0;
  725. /* allocate networking device */
  726. netdev = alloc_etherdev(sizeof(struct ethoc));
  727. if (!netdev) {
  728. dev_err(&pdev->dev, "cannot allocate network device\n");
  729. ret = -ENOMEM;
  730. goto out;
  731. }
  732. SET_NETDEV_DEV(netdev, &pdev->dev);
  733. platform_set_drvdata(pdev, netdev);
  734. /* obtain I/O memory space */
  735. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  736. if (!res) {
  737. dev_err(&pdev->dev, "cannot obtain I/O memory space\n");
  738. ret = -ENXIO;
  739. goto free;
  740. }
  741. mmio = devm_request_mem_region(&pdev->dev, res->start,
  742. res->end - res->start + 1, res->name);
  743. if (!mmio) {
  744. dev_err(&pdev->dev, "cannot request I/O memory space\n");
  745. ret = -ENXIO;
  746. goto free;
  747. }
  748. netdev->base_addr = mmio->start;
  749. /* obtain buffer memory space */
  750. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  751. if (res) {
  752. mem = devm_request_mem_region(&pdev->dev, res->start,
  753. res->end - res->start + 1, res->name);
  754. if (!mem) {
  755. dev_err(&pdev->dev, "cannot request memory space\n");
  756. ret = -ENXIO;
  757. goto free;
  758. }
  759. netdev->mem_start = mem->start;
  760. netdev->mem_end = mem->end;
  761. }
  762. /* obtain device IRQ number */
  763. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  764. if (!res) {
  765. dev_err(&pdev->dev, "cannot obtain IRQ\n");
  766. ret = -ENXIO;
  767. goto free;
  768. }
  769. netdev->irq = res->start;
  770. /* setup driver-private data */
  771. priv = netdev_priv(netdev);
  772. priv->netdev = netdev;
  773. priv->dma_alloc = 0;
  774. priv->iobase = devm_ioremap_nocache(&pdev->dev, netdev->base_addr,
  775. mmio->end - mmio->start + 1);
  776. if (!priv->iobase) {
  777. dev_err(&pdev->dev, "cannot remap I/O memory space\n");
  778. ret = -ENXIO;
  779. goto error;
  780. }
  781. if (netdev->mem_end) {
  782. priv->membase = devm_ioremap_nocache(&pdev->dev,
  783. netdev->mem_start, mem->end - mem->start + 1);
  784. if (!priv->membase) {
  785. dev_err(&pdev->dev, "cannot remap memory space\n");
  786. ret = -ENXIO;
  787. goto error;
  788. }
  789. } else {
  790. /* Allocate buffer memory */
  791. priv->membase = dma_alloc_coherent(NULL,
  792. buffer_size, (void *)&netdev->mem_start,
  793. GFP_KERNEL);
  794. if (!priv->membase) {
  795. dev_err(&pdev->dev, "cannot allocate %dB buffer\n",
  796. buffer_size);
  797. ret = -ENOMEM;
  798. goto error;
  799. }
  800. netdev->mem_end = netdev->mem_start + buffer_size;
  801. priv->dma_alloc = buffer_size;
  802. }
  803. /* Allow the platform setup code to pass in a MAC address. */
  804. if (pdev->dev.platform_data) {
  805. struct ethoc_platform_data *pdata =
  806. (struct ethoc_platform_data *)pdev->dev.platform_data;
  807. memcpy(netdev->dev_addr, pdata->hwaddr, IFHWADDRLEN);
  808. priv->phy_id = pdata->phy_id;
  809. }
  810. /* Check that the given MAC address is valid. If it isn't, read the
  811. * current MAC from the controller. */
  812. if (!is_valid_ether_addr(netdev->dev_addr))
  813. ethoc_get_mac_address(netdev, netdev->dev_addr);
  814. /* Check the MAC again for validity, if it still isn't choose and
  815. * program a random one. */
  816. if (!is_valid_ether_addr(netdev->dev_addr))
  817. random_ether_addr(netdev->dev_addr);
  818. ethoc_set_mac_address(netdev, netdev->dev_addr);
  819. /* register MII bus */
  820. priv->mdio = mdiobus_alloc();
  821. if (!priv->mdio) {
  822. ret = -ENOMEM;
  823. goto free;
  824. }
  825. priv->mdio->name = "ethoc-mdio";
  826. snprintf(priv->mdio->id, MII_BUS_ID_SIZE, "%s-%d",
  827. priv->mdio->name, pdev->id);
  828. priv->mdio->read = ethoc_mdio_read;
  829. priv->mdio->write = ethoc_mdio_write;
  830. priv->mdio->reset = ethoc_mdio_reset;
  831. priv->mdio->priv = priv;
  832. priv->mdio->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
  833. if (!priv->mdio->irq) {
  834. ret = -ENOMEM;
  835. goto free_mdio;
  836. }
  837. for (phy = 0; phy < PHY_MAX_ADDR; phy++)
  838. priv->mdio->irq[phy] = PHY_POLL;
  839. ret = mdiobus_register(priv->mdio);
  840. if (ret) {
  841. dev_err(&netdev->dev, "failed to register MDIO bus\n");
  842. goto free_mdio;
  843. }
  844. ret = ethoc_mdio_probe(netdev);
  845. if (ret) {
  846. dev_err(&netdev->dev, "failed to probe MDIO bus\n");
  847. goto error;
  848. }
  849. ether_setup(netdev);
  850. /* setup the net_device structure */
  851. netdev->netdev_ops = &ethoc_netdev_ops;
  852. netdev->watchdog_timeo = ETHOC_TIMEOUT;
  853. netdev->features |= 0;
  854. /* setup NAPI */
  855. memset(&priv->napi, 0, sizeof(priv->napi));
  856. netif_napi_add(netdev, &priv->napi, ethoc_poll, 64);
  857. spin_lock_init(&priv->rx_lock);
  858. spin_lock_init(&priv->lock);
  859. ret = register_netdev(netdev);
  860. if (ret < 0) {
  861. dev_err(&netdev->dev, "failed to register interface\n");
  862. goto error;
  863. }
  864. goto out;
  865. error:
  866. mdiobus_unregister(priv->mdio);
  867. free_mdio:
  868. kfree(priv->mdio->irq);
  869. mdiobus_free(priv->mdio);
  870. free:
  871. if (priv->dma_alloc)
  872. dma_free_coherent(NULL, priv->dma_alloc, priv->membase,
  873. netdev->mem_start);
  874. free_netdev(netdev);
  875. out:
  876. return ret;
  877. }
  878. /**
  879. * ethoc_remove() - shutdown OpenCores ethernet MAC
  880. * @pdev: platform device
  881. */
  882. static int ethoc_remove(struct platform_device *pdev)
  883. {
  884. struct net_device *netdev = platform_get_drvdata(pdev);
  885. struct ethoc *priv = netdev_priv(netdev);
  886. platform_set_drvdata(pdev, NULL);
  887. if (netdev) {
  888. phy_disconnect(priv->phy);
  889. priv->phy = NULL;
  890. if (priv->mdio) {
  891. mdiobus_unregister(priv->mdio);
  892. kfree(priv->mdio->irq);
  893. mdiobus_free(priv->mdio);
  894. }
  895. if (priv->dma_alloc)
  896. dma_free_coherent(NULL, priv->dma_alloc, priv->membase,
  897. netdev->mem_start);
  898. unregister_netdev(netdev);
  899. free_netdev(netdev);
  900. }
  901. return 0;
  902. }
  903. #ifdef CONFIG_PM
  904. static int ethoc_suspend(struct platform_device *pdev, pm_message_t state)
  905. {
  906. return -ENOSYS;
  907. }
  908. static int ethoc_resume(struct platform_device *pdev)
  909. {
  910. return -ENOSYS;
  911. }
  912. #else
  913. # define ethoc_suspend NULL
  914. # define ethoc_resume NULL
  915. #endif
  916. static struct platform_driver ethoc_driver = {
  917. .probe = ethoc_probe,
  918. .remove = ethoc_remove,
  919. .suspend = ethoc_suspend,
  920. .resume = ethoc_resume,
  921. .driver = {
  922. .name = "ethoc",
  923. },
  924. };
  925. static int __init ethoc_init(void)
  926. {
  927. return platform_driver_register(&ethoc_driver);
  928. }
  929. static void __exit ethoc_exit(void)
  930. {
  931. platform_driver_unregister(&ethoc_driver);
  932. }
  933. module_init(ethoc_init);
  934. module_exit(ethoc_exit);
  935. MODULE_AUTHOR("Thierry Reding <thierry.reding@avionic-design.de>");
  936. MODULE_DESCRIPTION("OpenCores Ethernet MAC driver");
  937. MODULE_LICENSE("GPL v2");