mpc85xx_edac.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086
  1. /*
  2. * Freescale MPC85xx Memory Controller kenel module
  3. *
  4. * Author: Dave Jiang <djiang@mvista.com>
  5. *
  6. * 2006-2007 (c) MontaVista Software, Inc. This file is licensed under
  7. * the terms of the GNU General Public License version 2. This program
  8. * is licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/slab.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/ctype.h>
  17. #include <linux/io.h>
  18. #include <linux/mod_devicetable.h>
  19. #include <linux/edac.h>
  20. #include <linux/smp.h>
  21. #include <linux/of_platform.h>
  22. #include <linux/of_device.h>
  23. #include "edac_module.h"
  24. #include "edac_core.h"
  25. #include "mpc85xx_edac.h"
  26. static int edac_dev_idx;
  27. static int edac_pci_idx;
  28. static int edac_mc_idx;
  29. static u32 orig_ddr_err_disable;
  30. static u32 orig_ddr_err_sbe;
  31. /*
  32. * PCI Err defines
  33. */
  34. #ifdef CONFIG_PCI
  35. static u32 orig_pci_err_cap_dr;
  36. static u32 orig_pci_err_en;
  37. #endif
  38. static u32 orig_l2_err_disable;
  39. #ifdef CONFIG_MPC85xx
  40. static u32 orig_hid1[2];
  41. #endif
  42. /************************ MC SYSFS parts ***********************************/
  43. static ssize_t mpc85xx_mc_inject_data_hi_show(struct mem_ctl_info *mci,
  44. char *data)
  45. {
  46. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  47. return sprintf(data, "0x%08x",
  48. in_be32(pdata->mc_vbase +
  49. MPC85XX_MC_DATA_ERR_INJECT_HI));
  50. }
  51. static ssize_t mpc85xx_mc_inject_data_lo_show(struct mem_ctl_info *mci,
  52. char *data)
  53. {
  54. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  55. return sprintf(data, "0x%08x",
  56. in_be32(pdata->mc_vbase +
  57. MPC85XX_MC_DATA_ERR_INJECT_LO));
  58. }
  59. static ssize_t mpc85xx_mc_inject_ctrl_show(struct mem_ctl_info *mci, char *data)
  60. {
  61. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  62. return sprintf(data, "0x%08x",
  63. in_be32(pdata->mc_vbase + MPC85XX_MC_ECC_ERR_INJECT));
  64. }
  65. static ssize_t mpc85xx_mc_inject_data_hi_store(struct mem_ctl_info *mci,
  66. const char *data, size_t count)
  67. {
  68. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  69. if (isdigit(*data)) {
  70. out_be32(pdata->mc_vbase + MPC85XX_MC_DATA_ERR_INJECT_HI,
  71. simple_strtoul(data, NULL, 0));
  72. return count;
  73. }
  74. return 0;
  75. }
  76. static ssize_t mpc85xx_mc_inject_data_lo_store(struct mem_ctl_info *mci,
  77. const char *data, size_t count)
  78. {
  79. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  80. if (isdigit(*data)) {
  81. out_be32(pdata->mc_vbase + MPC85XX_MC_DATA_ERR_INJECT_LO,
  82. simple_strtoul(data, NULL, 0));
  83. return count;
  84. }
  85. return 0;
  86. }
  87. static ssize_t mpc85xx_mc_inject_ctrl_store(struct mem_ctl_info *mci,
  88. const char *data, size_t count)
  89. {
  90. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  91. if (isdigit(*data)) {
  92. out_be32(pdata->mc_vbase + MPC85XX_MC_ECC_ERR_INJECT,
  93. simple_strtoul(data, NULL, 0));
  94. return count;
  95. }
  96. return 0;
  97. }
  98. static struct mcidev_sysfs_attribute mpc85xx_mc_sysfs_attributes[] = {
  99. {
  100. .attr = {
  101. .name = "inject_data_hi",
  102. .mode = (S_IRUGO | S_IWUSR)
  103. },
  104. .show = mpc85xx_mc_inject_data_hi_show,
  105. .store = mpc85xx_mc_inject_data_hi_store},
  106. {
  107. .attr = {
  108. .name = "inject_data_lo",
  109. .mode = (S_IRUGO | S_IWUSR)
  110. },
  111. .show = mpc85xx_mc_inject_data_lo_show,
  112. .store = mpc85xx_mc_inject_data_lo_store},
  113. {
  114. .attr = {
  115. .name = "inject_ctrl",
  116. .mode = (S_IRUGO | S_IWUSR)
  117. },
  118. .show = mpc85xx_mc_inject_ctrl_show,
  119. .store = mpc85xx_mc_inject_ctrl_store},
  120. /* End of list */
  121. {
  122. .attr = {.name = NULL}
  123. }
  124. };
  125. static void mpc85xx_set_mc_sysfs_attributes(struct mem_ctl_info *mci)
  126. {
  127. mci->mc_driver_sysfs_attributes = mpc85xx_mc_sysfs_attributes;
  128. }
  129. /**************************** PCI Err device ***************************/
  130. #ifdef CONFIG_PCI
  131. static void mpc85xx_pci_check(struct edac_pci_ctl_info *pci)
  132. {
  133. struct mpc85xx_pci_pdata *pdata = pci->pvt_info;
  134. u32 err_detect;
  135. err_detect = in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR);
  136. /* master aborts can happen during PCI config cycles */
  137. if (!(err_detect & ~(PCI_EDE_MULTI_ERR | PCI_EDE_MST_ABRT))) {
  138. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR, err_detect);
  139. return;
  140. }
  141. printk(KERN_ERR "PCI error(s) detected\n");
  142. printk(KERN_ERR "PCI/X ERR_DR register: %#08x\n", err_detect);
  143. printk(KERN_ERR "PCI/X ERR_ATTRIB register: %#08x\n",
  144. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_ATTRIB));
  145. printk(KERN_ERR "PCI/X ERR_ADDR register: %#08x\n",
  146. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_ADDR));
  147. printk(KERN_ERR "PCI/X ERR_EXT_ADDR register: %#08x\n",
  148. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EXT_ADDR));
  149. printk(KERN_ERR "PCI/X ERR_DL register: %#08x\n",
  150. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DL));
  151. printk(KERN_ERR "PCI/X ERR_DH register: %#08x\n",
  152. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DH));
  153. /* clear error bits */
  154. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR, err_detect);
  155. if (err_detect & PCI_EDE_PERR_MASK)
  156. edac_pci_handle_pe(pci, pci->ctl_name);
  157. if ((err_detect & ~PCI_EDE_MULTI_ERR) & ~PCI_EDE_PERR_MASK)
  158. edac_pci_handle_npe(pci, pci->ctl_name);
  159. }
  160. static irqreturn_t mpc85xx_pci_isr(int irq, void *dev_id)
  161. {
  162. struct edac_pci_ctl_info *pci = dev_id;
  163. struct mpc85xx_pci_pdata *pdata = pci->pvt_info;
  164. u32 err_detect;
  165. err_detect = in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR);
  166. if (!err_detect)
  167. return IRQ_NONE;
  168. mpc85xx_pci_check(pci);
  169. return IRQ_HANDLED;
  170. }
  171. static int __devinit mpc85xx_pci_err_probe(struct of_device *op,
  172. const struct of_device_id *match)
  173. {
  174. struct edac_pci_ctl_info *pci;
  175. struct mpc85xx_pci_pdata *pdata;
  176. struct resource r;
  177. int res = 0;
  178. if (!devres_open_group(&op->dev, mpc85xx_pci_err_probe, GFP_KERNEL))
  179. return -ENOMEM;
  180. pci = edac_pci_alloc_ctl_info(sizeof(*pdata), "mpc85xx_pci_err");
  181. if (!pci)
  182. return -ENOMEM;
  183. pdata = pci->pvt_info;
  184. pdata->name = "mpc85xx_pci_err";
  185. pdata->irq = NO_IRQ;
  186. dev_set_drvdata(&op->dev, pci);
  187. pci->dev = &op->dev;
  188. pci->mod_name = EDAC_MOD_STR;
  189. pci->ctl_name = pdata->name;
  190. pci->dev_name = dev_name(&op->dev);
  191. if (edac_op_state == EDAC_OPSTATE_POLL)
  192. pci->edac_check = mpc85xx_pci_check;
  193. pdata->edac_idx = edac_pci_idx++;
  194. res = of_address_to_resource(op->node, 0, &r);
  195. if (res) {
  196. printk(KERN_ERR "%s: Unable to get resource for "
  197. "PCI err regs\n", __func__);
  198. goto err;
  199. }
  200. /* we only need the error registers */
  201. r.start += 0xe00;
  202. if (!devm_request_mem_region(&op->dev, r.start,
  203. r.end - r.start + 1, pdata->name)) {
  204. printk(KERN_ERR "%s: Error while requesting mem region\n",
  205. __func__);
  206. res = -EBUSY;
  207. goto err;
  208. }
  209. pdata->pci_vbase = devm_ioremap(&op->dev, r.start,
  210. r.end - r.start + 1);
  211. if (!pdata->pci_vbase) {
  212. printk(KERN_ERR "%s: Unable to setup PCI err regs\n", __func__);
  213. res = -ENOMEM;
  214. goto err;
  215. }
  216. orig_pci_err_cap_dr =
  217. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_CAP_DR);
  218. /* PCI master abort is expected during config cycles */
  219. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_CAP_DR, 0x40);
  220. orig_pci_err_en = in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EN);
  221. /* disable master abort reporting */
  222. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EN, ~0x40);
  223. /* clear error bits */
  224. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR, ~0);
  225. if (edac_pci_add_device(pci, pdata->edac_idx) > 0) {
  226. debugf3("%s(): failed edac_pci_add_device()\n", __func__);
  227. goto err;
  228. }
  229. if (edac_op_state == EDAC_OPSTATE_INT) {
  230. pdata->irq = irq_of_parse_and_map(op->node, 0);
  231. res = devm_request_irq(&op->dev, pdata->irq,
  232. mpc85xx_pci_isr, IRQF_DISABLED,
  233. "[EDAC] PCI err", pci);
  234. if (res < 0) {
  235. printk(KERN_ERR
  236. "%s: Unable to requiest irq %d for "
  237. "MPC85xx PCI err\n", __func__, pdata->irq);
  238. irq_dispose_mapping(pdata->irq);
  239. res = -ENODEV;
  240. goto err2;
  241. }
  242. printk(KERN_INFO EDAC_MOD_STR " acquired irq %d for PCI Err\n",
  243. pdata->irq);
  244. }
  245. devres_remove_group(&op->dev, mpc85xx_pci_err_probe);
  246. debugf3("%s(): success\n", __func__);
  247. printk(KERN_INFO EDAC_MOD_STR " PCI err registered\n");
  248. return 0;
  249. err2:
  250. edac_pci_del_device(&op->dev);
  251. err:
  252. edac_pci_free_ctl_info(pci);
  253. devres_release_group(&op->dev, mpc85xx_pci_err_probe);
  254. return res;
  255. }
  256. static int mpc85xx_pci_err_remove(struct of_device *op)
  257. {
  258. struct edac_pci_ctl_info *pci = dev_get_drvdata(&op->dev);
  259. struct mpc85xx_pci_pdata *pdata = pci->pvt_info;
  260. debugf0("%s()\n", __func__);
  261. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_CAP_DR,
  262. orig_pci_err_cap_dr);
  263. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EN, orig_pci_err_en);
  264. edac_pci_del_device(pci->dev);
  265. if (edac_op_state == EDAC_OPSTATE_INT)
  266. irq_dispose_mapping(pdata->irq);
  267. edac_pci_free_ctl_info(pci);
  268. return 0;
  269. }
  270. static struct of_device_id mpc85xx_pci_err_of_match[] = {
  271. {
  272. .compatible = "fsl,mpc8540-pcix",
  273. },
  274. {
  275. .compatible = "fsl,mpc8540-pci",
  276. },
  277. {},
  278. };
  279. static struct of_platform_driver mpc85xx_pci_err_driver = {
  280. .owner = THIS_MODULE,
  281. .name = "mpc85xx_pci_err",
  282. .match_table = mpc85xx_pci_err_of_match,
  283. .probe = mpc85xx_pci_err_probe,
  284. .remove = __devexit_p(mpc85xx_pci_err_remove),
  285. .driver = {
  286. .name = "mpc85xx_pci_err",
  287. .owner = THIS_MODULE,
  288. },
  289. };
  290. #endif /* CONFIG_PCI */
  291. /**************************** L2 Err device ***************************/
  292. /************************ L2 SYSFS parts ***********************************/
  293. static ssize_t mpc85xx_l2_inject_data_hi_show(struct edac_device_ctl_info
  294. *edac_dev, char *data)
  295. {
  296. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  297. return sprintf(data, "0x%08x",
  298. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJHI));
  299. }
  300. static ssize_t mpc85xx_l2_inject_data_lo_show(struct edac_device_ctl_info
  301. *edac_dev, char *data)
  302. {
  303. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  304. return sprintf(data, "0x%08x",
  305. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJLO));
  306. }
  307. static ssize_t mpc85xx_l2_inject_ctrl_show(struct edac_device_ctl_info
  308. *edac_dev, char *data)
  309. {
  310. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  311. return sprintf(data, "0x%08x",
  312. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJCTL));
  313. }
  314. static ssize_t mpc85xx_l2_inject_data_hi_store(struct edac_device_ctl_info
  315. *edac_dev, const char *data,
  316. size_t count)
  317. {
  318. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  319. if (isdigit(*data)) {
  320. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJHI,
  321. simple_strtoul(data, NULL, 0));
  322. return count;
  323. }
  324. return 0;
  325. }
  326. static ssize_t mpc85xx_l2_inject_data_lo_store(struct edac_device_ctl_info
  327. *edac_dev, const char *data,
  328. size_t count)
  329. {
  330. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  331. if (isdigit(*data)) {
  332. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJLO,
  333. simple_strtoul(data, NULL, 0));
  334. return count;
  335. }
  336. return 0;
  337. }
  338. static ssize_t mpc85xx_l2_inject_ctrl_store(struct edac_device_ctl_info
  339. *edac_dev, const char *data,
  340. size_t count)
  341. {
  342. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  343. if (isdigit(*data)) {
  344. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJCTL,
  345. simple_strtoul(data, NULL, 0));
  346. return count;
  347. }
  348. return 0;
  349. }
  350. static struct edac_dev_sysfs_attribute mpc85xx_l2_sysfs_attributes[] = {
  351. {
  352. .attr = {
  353. .name = "inject_data_hi",
  354. .mode = (S_IRUGO | S_IWUSR)
  355. },
  356. .show = mpc85xx_l2_inject_data_hi_show,
  357. .store = mpc85xx_l2_inject_data_hi_store},
  358. {
  359. .attr = {
  360. .name = "inject_data_lo",
  361. .mode = (S_IRUGO | S_IWUSR)
  362. },
  363. .show = mpc85xx_l2_inject_data_lo_show,
  364. .store = mpc85xx_l2_inject_data_lo_store},
  365. {
  366. .attr = {
  367. .name = "inject_ctrl",
  368. .mode = (S_IRUGO | S_IWUSR)
  369. },
  370. .show = mpc85xx_l2_inject_ctrl_show,
  371. .store = mpc85xx_l2_inject_ctrl_store},
  372. /* End of list */
  373. {
  374. .attr = {.name = NULL}
  375. }
  376. };
  377. static void mpc85xx_set_l2_sysfs_attributes(struct edac_device_ctl_info
  378. *edac_dev)
  379. {
  380. edac_dev->sysfs_attributes = mpc85xx_l2_sysfs_attributes;
  381. }
  382. /***************************** L2 ops ***********************************/
  383. static void mpc85xx_l2_check(struct edac_device_ctl_info *edac_dev)
  384. {
  385. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  386. u32 err_detect;
  387. err_detect = in_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET);
  388. if (!(err_detect & L2_EDE_MASK))
  389. return;
  390. printk(KERN_ERR "ECC Error in CPU L2 cache\n");
  391. printk(KERN_ERR "L2 Error Detect Register: 0x%08x\n", err_detect);
  392. printk(KERN_ERR "L2 Error Capture Data High Register: 0x%08x\n",
  393. in_be32(pdata->l2_vbase + MPC85XX_L2_CAPTDATAHI));
  394. printk(KERN_ERR "L2 Error Capture Data Lo Register: 0x%08x\n",
  395. in_be32(pdata->l2_vbase + MPC85XX_L2_CAPTDATALO));
  396. printk(KERN_ERR "L2 Error Syndrome Register: 0x%08x\n",
  397. in_be32(pdata->l2_vbase + MPC85XX_L2_CAPTECC));
  398. printk(KERN_ERR "L2 Error Attributes Capture Register: 0x%08x\n",
  399. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRATTR));
  400. printk(KERN_ERR "L2 Error Address Capture Register: 0x%08x\n",
  401. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRADDR));
  402. /* clear error detect register */
  403. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET, err_detect);
  404. if (err_detect & L2_EDE_CE_MASK)
  405. edac_device_handle_ce(edac_dev, 0, 0, edac_dev->ctl_name);
  406. if (err_detect & L2_EDE_UE_MASK)
  407. edac_device_handle_ue(edac_dev, 0, 0, edac_dev->ctl_name);
  408. }
  409. static irqreturn_t mpc85xx_l2_isr(int irq, void *dev_id)
  410. {
  411. struct edac_device_ctl_info *edac_dev = dev_id;
  412. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  413. u32 err_detect;
  414. err_detect = in_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET);
  415. if (!(err_detect & L2_EDE_MASK))
  416. return IRQ_NONE;
  417. mpc85xx_l2_check(edac_dev);
  418. return IRQ_HANDLED;
  419. }
  420. static int __devinit mpc85xx_l2_err_probe(struct of_device *op,
  421. const struct of_device_id *match)
  422. {
  423. struct edac_device_ctl_info *edac_dev;
  424. struct mpc85xx_l2_pdata *pdata;
  425. struct resource r;
  426. int res;
  427. if (!devres_open_group(&op->dev, mpc85xx_l2_err_probe, GFP_KERNEL))
  428. return -ENOMEM;
  429. edac_dev = edac_device_alloc_ctl_info(sizeof(*pdata),
  430. "cpu", 1, "L", 1, 2, NULL, 0,
  431. edac_dev_idx);
  432. if (!edac_dev) {
  433. devres_release_group(&op->dev, mpc85xx_l2_err_probe);
  434. return -ENOMEM;
  435. }
  436. pdata = edac_dev->pvt_info;
  437. pdata->name = "mpc85xx_l2_err";
  438. pdata->irq = NO_IRQ;
  439. edac_dev->dev = &op->dev;
  440. dev_set_drvdata(edac_dev->dev, edac_dev);
  441. edac_dev->ctl_name = pdata->name;
  442. edac_dev->dev_name = pdata->name;
  443. res = of_address_to_resource(op->node, 0, &r);
  444. if (res) {
  445. printk(KERN_ERR "%s: Unable to get resource for "
  446. "L2 err regs\n", __func__);
  447. goto err;
  448. }
  449. /* we only need the error registers */
  450. r.start += 0xe00;
  451. if (!devm_request_mem_region(&op->dev, r.start,
  452. r.end - r.start + 1, pdata->name)) {
  453. printk(KERN_ERR "%s: Error while requesting mem region\n",
  454. __func__);
  455. res = -EBUSY;
  456. goto err;
  457. }
  458. pdata->l2_vbase = devm_ioremap(&op->dev, r.start, r.end - r.start + 1);
  459. if (!pdata->l2_vbase) {
  460. printk(KERN_ERR "%s: Unable to setup L2 err regs\n", __func__);
  461. res = -ENOMEM;
  462. goto err;
  463. }
  464. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET, ~0);
  465. orig_l2_err_disable = in_be32(pdata->l2_vbase + MPC85XX_L2_ERRDIS);
  466. /* clear the err_dis */
  467. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDIS, 0);
  468. edac_dev->mod_name = EDAC_MOD_STR;
  469. if (edac_op_state == EDAC_OPSTATE_POLL)
  470. edac_dev->edac_check = mpc85xx_l2_check;
  471. mpc85xx_set_l2_sysfs_attributes(edac_dev);
  472. pdata->edac_idx = edac_dev_idx++;
  473. if (edac_device_add_device(edac_dev) > 0) {
  474. debugf3("%s(): failed edac_device_add_device()\n", __func__);
  475. goto err;
  476. }
  477. if (edac_op_state == EDAC_OPSTATE_INT) {
  478. pdata->irq = irq_of_parse_and_map(op->node, 0);
  479. res = devm_request_irq(&op->dev, pdata->irq,
  480. mpc85xx_l2_isr, IRQF_DISABLED,
  481. "[EDAC] L2 err", edac_dev);
  482. if (res < 0) {
  483. printk(KERN_ERR
  484. "%s: Unable to requiest irq %d for "
  485. "MPC85xx L2 err\n", __func__, pdata->irq);
  486. irq_dispose_mapping(pdata->irq);
  487. res = -ENODEV;
  488. goto err2;
  489. }
  490. printk(KERN_INFO EDAC_MOD_STR " acquired irq %d for L2 Err\n",
  491. pdata->irq);
  492. edac_dev->op_state = OP_RUNNING_INTERRUPT;
  493. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINTEN, L2_EIE_MASK);
  494. }
  495. devres_remove_group(&op->dev, mpc85xx_l2_err_probe);
  496. debugf3("%s(): success\n", __func__);
  497. printk(KERN_INFO EDAC_MOD_STR " L2 err registered\n");
  498. return 0;
  499. err2:
  500. edac_device_del_device(&op->dev);
  501. err:
  502. devres_release_group(&op->dev, mpc85xx_l2_err_probe);
  503. edac_device_free_ctl_info(edac_dev);
  504. return res;
  505. }
  506. static int mpc85xx_l2_err_remove(struct of_device *op)
  507. {
  508. struct edac_device_ctl_info *edac_dev = dev_get_drvdata(&op->dev);
  509. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  510. debugf0("%s()\n", __func__);
  511. if (edac_op_state == EDAC_OPSTATE_INT) {
  512. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINTEN, 0);
  513. irq_dispose_mapping(pdata->irq);
  514. }
  515. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDIS, orig_l2_err_disable);
  516. edac_device_del_device(&op->dev);
  517. edac_device_free_ctl_info(edac_dev);
  518. return 0;
  519. }
  520. static struct of_device_id mpc85xx_l2_err_of_match[] = {
  521. /* deprecate the fsl,85.. forms in the future, 2.6.30? */
  522. { .compatible = "fsl,8540-l2-cache-controller", },
  523. { .compatible = "fsl,8541-l2-cache-controller", },
  524. { .compatible = "fsl,8544-l2-cache-controller", },
  525. { .compatible = "fsl,8548-l2-cache-controller", },
  526. { .compatible = "fsl,8555-l2-cache-controller", },
  527. { .compatible = "fsl,8568-l2-cache-controller", },
  528. { .compatible = "fsl,mpc8536-l2-cache-controller", },
  529. { .compatible = "fsl,mpc8540-l2-cache-controller", },
  530. { .compatible = "fsl,mpc8541-l2-cache-controller", },
  531. { .compatible = "fsl,mpc8544-l2-cache-controller", },
  532. { .compatible = "fsl,mpc8548-l2-cache-controller", },
  533. { .compatible = "fsl,mpc8555-l2-cache-controller", },
  534. { .compatible = "fsl,mpc8560-l2-cache-controller", },
  535. { .compatible = "fsl,mpc8568-l2-cache-controller", },
  536. { .compatible = "fsl,mpc8572-l2-cache-controller", },
  537. { .compatible = "fsl,p2020-l2-cache-controller", },
  538. {},
  539. };
  540. static struct of_platform_driver mpc85xx_l2_err_driver = {
  541. .owner = THIS_MODULE,
  542. .name = "mpc85xx_l2_err",
  543. .match_table = mpc85xx_l2_err_of_match,
  544. .probe = mpc85xx_l2_err_probe,
  545. .remove = mpc85xx_l2_err_remove,
  546. .driver = {
  547. .name = "mpc85xx_l2_err",
  548. .owner = THIS_MODULE,
  549. },
  550. };
  551. /**************************** MC Err device ***************************/
  552. static void mpc85xx_mc_check(struct mem_ctl_info *mci)
  553. {
  554. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  555. struct csrow_info *csrow;
  556. u32 err_detect;
  557. u32 syndrome;
  558. u32 err_addr;
  559. u32 pfn;
  560. int row_index;
  561. err_detect = in_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT);
  562. if (!err_detect)
  563. return;
  564. mpc85xx_mc_printk(mci, KERN_ERR, "Err Detect Register: %#8.8x\n",
  565. err_detect);
  566. /* no more processing if not ECC bit errors */
  567. if (!(err_detect & (DDR_EDE_SBE | DDR_EDE_MBE))) {
  568. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT, err_detect);
  569. return;
  570. }
  571. syndrome = in_be32(pdata->mc_vbase + MPC85XX_MC_CAPTURE_ECC);
  572. err_addr = in_be32(pdata->mc_vbase + MPC85XX_MC_CAPTURE_ADDRESS);
  573. pfn = err_addr >> PAGE_SHIFT;
  574. for (row_index = 0; row_index < mci->nr_csrows; row_index++) {
  575. csrow = &mci->csrows[row_index];
  576. if ((pfn >= csrow->first_page) && (pfn <= csrow->last_page))
  577. break;
  578. }
  579. mpc85xx_mc_printk(mci, KERN_ERR, "Capture Data High: %#8.8x\n",
  580. in_be32(pdata->mc_vbase +
  581. MPC85XX_MC_CAPTURE_DATA_HI));
  582. mpc85xx_mc_printk(mci, KERN_ERR, "Capture Data Low: %#8.8x\n",
  583. in_be32(pdata->mc_vbase +
  584. MPC85XX_MC_CAPTURE_DATA_LO));
  585. mpc85xx_mc_printk(mci, KERN_ERR, "syndrome: %#8.8x\n", syndrome);
  586. mpc85xx_mc_printk(mci, KERN_ERR, "err addr: %#8.8x\n", err_addr);
  587. mpc85xx_mc_printk(mci, KERN_ERR, "PFN: %#8.8x\n", pfn);
  588. /* we are out of range */
  589. if (row_index == mci->nr_csrows)
  590. mpc85xx_mc_printk(mci, KERN_ERR, "PFN out of range!\n");
  591. if (err_detect & DDR_EDE_SBE)
  592. edac_mc_handle_ce(mci, pfn, err_addr & PAGE_MASK,
  593. syndrome, row_index, 0, mci->ctl_name);
  594. if (err_detect & DDR_EDE_MBE)
  595. edac_mc_handle_ue(mci, pfn, err_addr & PAGE_MASK,
  596. row_index, mci->ctl_name);
  597. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT, err_detect);
  598. }
  599. static irqreturn_t mpc85xx_mc_isr(int irq, void *dev_id)
  600. {
  601. struct mem_ctl_info *mci = dev_id;
  602. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  603. u32 err_detect;
  604. err_detect = in_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT);
  605. if (!err_detect)
  606. return IRQ_NONE;
  607. mpc85xx_mc_check(mci);
  608. return IRQ_HANDLED;
  609. }
  610. static void __devinit mpc85xx_init_csrows(struct mem_ctl_info *mci)
  611. {
  612. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  613. struct csrow_info *csrow;
  614. u32 sdram_ctl;
  615. u32 sdtype;
  616. enum mem_type mtype;
  617. u32 cs_bnds;
  618. int index;
  619. sdram_ctl = in_be32(pdata->mc_vbase + MPC85XX_MC_DDR_SDRAM_CFG);
  620. sdtype = sdram_ctl & DSC_SDTYPE_MASK;
  621. if (sdram_ctl & DSC_RD_EN) {
  622. switch (sdtype) {
  623. case DSC_SDTYPE_DDR:
  624. mtype = MEM_RDDR;
  625. break;
  626. case DSC_SDTYPE_DDR2:
  627. mtype = MEM_RDDR2;
  628. break;
  629. case DSC_SDTYPE_DDR3:
  630. mtype = MEM_RDDR3;
  631. break;
  632. default:
  633. mtype = MEM_UNKNOWN;
  634. break;
  635. }
  636. } else {
  637. switch (sdtype) {
  638. case DSC_SDTYPE_DDR:
  639. mtype = MEM_DDR;
  640. break;
  641. case DSC_SDTYPE_DDR2:
  642. mtype = MEM_DDR2;
  643. break;
  644. case DSC_SDTYPE_DDR3:
  645. mtype = MEM_DDR3;
  646. break;
  647. default:
  648. mtype = MEM_UNKNOWN;
  649. break;
  650. }
  651. }
  652. for (index = 0; index < mci->nr_csrows; index++) {
  653. u32 start;
  654. u32 end;
  655. csrow = &mci->csrows[index];
  656. cs_bnds = in_be32(pdata->mc_vbase + MPC85XX_MC_CS_BNDS_0 +
  657. (index * MPC85XX_MC_CS_BNDS_OFS));
  658. start = (cs_bnds & 0xffff0000) >> 16;
  659. end = (cs_bnds & 0x0000ffff);
  660. if (start == end)
  661. continue; /* not populated */
  662. start <<= (24 - PAGE_SHIFT);
  663. end <<= (24 - PAGE_SHIFT);
  664. end |= (1 << (24 - PAGE_SHIFT)) - 1;
  665. csrow->first_page = start >> PAGE_SHIFT;
  666. csrow->last_page = end >> PAGE_SHIFT;
  667. csrow->nr_pages = end + 1 - start;
  668. csrow->grain = 8;
  669. csrow->mtype = mtype;
  670. csrow->dtype = DEV_UNKNOWN;
  671. if (sdram_ctl & DSC_X32_EN)
  672. csrow->dtype = DEV_X32;
  673. csrow->edac_mode = EDAC_SECDED;
  674. }
  675. }
  676. static int __devinit mpc85xx_mc_err_probe(struct of_device *op,
  677. const struct of_device_id *match)
  678. {
  679. struct mem_ctl_info *mci;
  680. struct mpc85xx_mc_pdata *pdata;
  681. struct resource r;
  682. u32 sdram_ctl;
  683. int res;
  684. if (!devres_open_group(&op->dev, mpc85xx_mc_err_probe, GFP_KERNEL))
  685. return -ENOMEM;
  686. mci = edac_mc_alloc(sizeof(*pdata), 4, 1, edac_mc_idx);
  687. if (!mci) {
  688. devres_release_group(&op->dev, mpc85xx_mc_err_probe);
  689. return -ENOMEM;
  690. }
  691. pdata = mci->pvt_info;
  692. pdata->name = "mpc85xx_mc_err";
  693. pdata->irq = NO_IRQ;
  694. mci->dev = &op->dev;
  695. pdata->edac_idx = edac_mc_idx++;
  696. dev_set_drvdata(mci->dev, mci);
  697. mci->ctl_name = pdata->name;
  698. mci->dev_name = pdata->name;
  699. res = of_address_to_resource(op->node, 0, &r);
  700. if (res) {
  701. printk(KERN_ERR "%s: Unable to get resource for MC err regs\n",
  702. __func__);
  703. goto err;
  704. }
  705. if (!devm_request_mem_region(&op->dev, r.start,
  706. r.end - r.start + 1, pdata->name)) {
  707. printk(KERN_ERR "%s: Error while requesting mem region\n",
  708. __func__);
  709. res = -EBUSY;
  710. goto err;
  711. }
  712. pdata->mc_vbase = devm_ioremap(&op->dev, r.start, r.end - r.start + 1);
  713. if (!pdata->mc_vbase) {
  714. printk(KERN_ERR "%s: Unable to setup MC err regs\n", __func__);
  715. res = -ENOMEM;
  716. goto err;
  717. }
  718. sdram_ctl = in_be32(pdata->mc_vbase + MPC85XX_MC_DDR_SDRAM_CFG);
  719. if (!(sdram_ctl & DSC_ECC_EN)) {
  720. /* no ECC */
  721. printk(KERN_WARNING "%s: No ECC DIMMs discovered\n", __func__);
  722. res = -ENODEV;
  723. goto err;
  724. }
  725. debugf3("%s(): init mci\n", __func__);
  726. mci->mtype_cap = MEM_FLAG_RDDR | MEM_FLAG_RDDR2 |
  727. MEM_FLAG_DDR | MEM_FLAG_DDR2;
  728. mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
  729. mci->edac_cap = EDAC_FLAG_SECDED;
  730. mci->mod_name = EDAC_MOD_STR;
  731. mci->mod_ver = MPC85XX_REVISION;
  732. if (edac_op_state == EDAC_OPSTATE_POLL)
  733. mci->edac_check = mpc85xx_mc_check;
  734. mci->ctl_page_to_phys = NULL;
  735. mci->scrub_mode = SCRUB_SW_SRC;
  736. mpc85xx_set_mc_sysfs_attributes(mci);
  737. mpc85xx_init_csrows(mci);
  738. #ifdef CONFIG_EDAC_DEBUG
  739. edac_mc_register_mcidev_debug((struct attribute **)debug_attr);
  740. #endif
  741. /* store the original error disable bits */
  742. orig_ddr_err_disable =
  743. in_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DISABLE);
  744. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DISABLE, 0);
  745. /* clear all error bits */
  746. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT, ~0);
  747. if (edac_mc_add_mc(mci)) {
  748. debugf3("%s(): failed edac_mc_add_mc()\n", __func__);
  749. goto err;
  750. }
  751. if (edac_op_state == EDAC_OPSTATE_INT) {
  752. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_INT_EN,
  753. DDR_EIE_MBEE | DDR_EIE_SBEE);
  754. /* store the original error management threshold */
  755. orig_ddr_err_sbe = in_be32(pdata->mc_vbase +
  756. MPC85XX_MC_ERR_SBE) & 0xff0000;
  757. /* set threshold to 1 error per interrupt */
  758. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_SBE, 0x10000);
  759. /* register interrupts */
  760. pdata->irq = irq_of_parse_and_map(op->node, 0);
  761. res = devm_request_irq(&op->dev, pdata->irq,
  762. mpc85xx_mc_isr,
  763. IRQF_DISABLED | IRQF_SHARED,
  764. "[EDAC] MC err", mci);
  765. if (res < 0) {
  766. printk(KERN_ERR "%s: Unable to request irq %d for "
  767. "MPC85xx DRAM ERR\n", __func__, pdata->irq);
  768. irq_dispose_mapping(pdata->irq);
  769. res = -ENODEV;
  770. goto err2;
  771. }
  772. printk(KERN_INFO EDAC_MOD_STR " acquired irq %d for MC\n",
  773. pdata->irq);
  774. }
  775. devres_remove_group(&op->dev, mpc85xx_mc_err_probe);
  776. debugf3("%s(): success\n", __func__);
  777. printk(KERN_INFO EDAC_MOD_STR " MC err registered\n");
  778. return 0;
  779. err2:
  780. edac_mc_del_mc(&op->dev);
  781. err:
  782. devres_release_group(&op->dev, mpc85xx_mc_err_probe);
  783. edac_mc_free(mci);
  784. return res;
  785. }
  786. static int mpc85xx_mc_err_remove(struct of_device *op)
  787. {
  788. struct mem_ctl_info *mci = dev_get_drvdata(&op->dev);
  789. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  790. debugf0("%s()\n", __func__);
  791. if (edac_op_state == EDAC_OPSTATE_INT) {
  792. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_INT_EN, 0);
  793. irq_dispose_mapping(pdata->irq);
  794. }
  795. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DISABLE,
  796. orig_ddr_err_disable);
  797. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_SBE, orig_ddr_err_sbe);
  798. edac_mc_del_mc(&op->dev);
  799. edac_mc_free(mci);
  800. return 0;
  801. }
  802. static struct of_device_id mpc85xx_mc_err_of_match[] = {
  803. /* deprecate the fsl,85.. forms in the future, 2.6.30? */
  804. { .compatible = "fsl,8540-memory-controller", },
  805. { .compatible = "fsl,8541-memory-controller", },
  806. { .compatible = "fsl,8544-memory-controller", },
  807. { .compatible = "fsl,8548-memory-controller", },
  808. { .compatible = "fsl,8555-memory-controller", },
  809. { .compatible = "fsl,8568-memory-controller", },
  810. { .compatible = "fsl,mpc8536-memory-controller", },
  811. { .compatible = "fsl,mpc8540-memory-controller", },
  812. { .compatible = "fsl,mpc8541-memory-controller", },
  813. { .compatible = "fsl,mpc8544-memory-controller", },
  814. { .compatible = "fsl,mpc8548-memory-controller", },
  815. { .compatible = "fsl,mpc8555-memory-controller", },
  816. { .compatible = "fsl,mpc8560-memory-controller", },
  817. { .compatible = "fsl,mpc8568-memory-controller", },
  818. { .compatible = "fsl,mpc8572-memory-controller", },
  819. { .compatible = "fsl,mpc8349-memory-controller", },
  820. { .compatible = "fsl,p2020-memory-controller", },
  821. {},
  822. };
  823. static struct of_platform_driver mpc85xx_mc_err_driver = {
  824. .owner = THIS_MODULE,
  825. .name = "mpc85xx_mc_err",
  826. .match_table = mpc85xx_mc_err_of_match,
  827. .probe = mpc85xx_mc_err_probe,
  828. .remove = mpc85xx_mc_err_remove,
  829. .driver = {
  830. .name = "mpc85xx_mc_err",
  831. .owner = THIS_MODULE,
  832. },
  833. };
  834. #ifdef CONFIG_MPC85xx
  835. static void __init mpc85xx_mc_clear_rfxe(void *data)
  836. {
  837. orig_hid1[smp_processor_id()] = mfspr(SPRN_HID1);
  838. mtspr(SPRN_HID1, (orig_hid1[smp_processor_id()] & ~0x20000));
  839. }
  840. #endif
  841. static int __init mpc85xx_mc_init(void)
  842. {
  843. int res = 0;
  844. printk(KERN_INFO "Freescale(R) MPC85xx EDAC driver, "
  845. "(C) 2006 Montavista Software\n");
  846. /* make sure error reporting method is sane */
  847. switch (edac_op_state) {
  848. case EDAC_OPSTATE_POLL:
  849. case EDAC_OPSTATE_INT:
  850. break;
  851. default:
  852. edac_op_state = EDAC_OPSTATE_INT;
  853. break;
  854. }
  855. res = of_register_platform_driver(&mpc85xx_mc_err_driver);
  856. if (res)
  857. printk(KERN_WARNING EDAC_MOD_STR "MC fails to register\n");
  858. res = of_register_platform_driver(&mpc85xx_l2_err_driver);
  859. if (res)
  860. printk(KERN_WARNING EDAC_MOD_STR "L2 fails to register\n");
  861. #ifdef CONFIG_PCI
  862. res = of_register_platform_driver(&mpc85xx_pci_err_driver);
  863. if (res)
  864. printk(KERN_WARNING EDAC_MOD_STR "PCI fails to register\n");
  865. #endif
  866. #ifdef CONFIG_MPC85xx
  867. /*
  868. * need to clear HID1[RFXE] to disable machine check int
  869. * so we can catch it
  870. */
  871. if (edac_op_state == EDAC_OPSTATE_INT)
  872. on_each_cpu(mpc85xx_mc_clear_rfxe, NULL, 0);
  873. #endif
  874. return 0;
  875. }
  876. module_init(mpc85xx_mc_init);
  877. #ifdef CONFIG_MPC85xx
  878. static void __exit mpc85xx_mc_restore_hid1(void *data)
  879. {
  880. mtspr(SPRN_HID1, orig_hid1[smp_processor_id()]);
  881. }
  882. #endif
  883. static void __exit mpc85xx_mc_exit(void)
  884. {
  885. #ifdef CONFIG_MPC85xx
  886. on_each_cpu(mpc85xx_mc_restore_hid1, NULL, 0);
  887. #endif
  888. #ifdef CONFIG_PCI
  889. of_unregister_platform_driver(&mpc85xx_pci_err_driver);
  890. #endif
  891. of_unregister_platform_driver(&mpc85xx_l2_err_driver);
  892. of_unregister_platform_driver(&mpc85xx_mc_err_driver);
  893. }
  894. module_exit(mpc85xx_mc_exit);
  895. MODULE_LICENSE("GPL");
  896. MODULE_AUTHOR("Montavista Software, Inc.");
  897. module_param(edac_op_state, int, 0444);
  898. MODULE_PARM_DESC(edac_op_state,
  899. "EDAC Error Reporting state: 0=Poll, 2=Interrupt");