setup-sh7722.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556
  1. /*
  2. * SH7722 Setup
  3. *
  4. * Copyright (C) 2006 - 2008 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <linux/serial_sci.h>
  14. #include <linux/mm.h>
  15. #include <linux/uio_driver.h>
  16. #include <linux/usb/m66592.h>
  17. #include <linux/sh_timer.h>
  18. #include <asm/clock.h>
  19. #include <asm/mmzone.h>
  20. #include <cpu/sh7722.h>
  21. static struct resource rtc_resources[] = {
  22. [0] = {
  23. .start = 0xa465fec0,
  24. .end = 0xa465fec0 + 0x58 - 1,
  25. .flags = IORESOURCE_IO,
  26. },
  27. [1] = {
  28. /* Period IRQ */
  29. .start = 45,
  30. .flags = IORESOURCE_IRQ,
  31. },
  32. [2] = {
  33. /* Carry IRQ */
  34. .start = 46,
  35. .flags = IORESOURCE_IRQ,
  36. },
  37. [3] = {
  38. /* Alarm IRQ */
  39. .start = 44,
  40. .flags = IORESOURCE_IRQ,
  41. },
  42. };
  43. static struct platform_device rtc_device = {
  44. .name = "sh-rtc",
  45. .id = -1,
  46. .num_resources = ARRAY_SIZE(rtc_resources),
  47. .resource = rtc_resources,
  48. .archdata = {
  49. .hwblk_id = HWBLK_RTC,
  50. },
  51. };
  52. static struct m66592_platdata usbf_platdata = {
  53. .on_chip = 1,
  54. };
  55. static struct resource usbf_resources[] = {
  56. [0] = {
  57. .name = "USBF",
  58. .start = 0x04480000,
  59. .end = 0x044800FF,
  60. .flags = IORESOURCE_MEM,
  61. },
  62. [1] = {
  63. .start = 65,
  64. .end = 65,
  65. .flags = IORESOURCE_IRQ,
  66. },
  67. };
  68. static struct platform_device usbf_device = {
  69. .name = "m66592_udc",
  70. .id = 0, /* "usbf0" clock */
  71. .dev = {
  72. .dma_mask = NULL,
  73. .coherent_dma_mask = 0xffffffff,
  74. .platform_data = &usbf_platdata,
  75. },
  76. .num_resources = ARRAY_SIZE(usbf_resources),
  77. .resource = usbf_resources,
  78. .archdata = {
  79. .hwblk_id = HWBLK_USBF,
  80. },
  81. };
  82. static struct resource iic_resources[] = {
  83. [0] = {
  84. .name = "IIC",
  85. .start = 0x04470000,
  86. .end = 0x04470017,
  87. .flags = IORESOURCE_MEM,
  88. },
  89. [1] = {
  90. .start = 96,
  91. .end = 99,
  92. .flags = IORESOURCE_IRQ,
  93. },
  94. };
  95. static struct platform_device iic_device = {
  96. .name = "i2c-sh_mobile",
  97. .id = 0, /* "i2c0" clock */
  98. .num_resources = ARRAY_SIZE(iic_resources),
  99. .resource = iic_resources,
  100. .archdata = {
  101. .hwblk_id = HWBLK_IIC,
  102. },
  103. };
  104. static struct uio_info vpu_platform_data = {
  105. .name = "VPU4",
  106. .version = "0",
  107. .irq = 60,
  108. };
  109. static struct resource vpu_resources[] = {
  110. [0] = {
  111. .name = "VPU",
  112. .start = 0xfe900000,
  113. .end = 0xfe9022eb,
  114. .flags = IORESOURCE_MEM,
  115. },
  116. [1] = {
  117. /* place holder for contiguous memory */
  118. },
  119. };
  120. static struct platform_device vpu_device = {
  121. .name = "uio_pdrv_genirq",
  122. .id = 0,
  123. .dev = {
  124. .platform_data = &vpu_platform_data,
  125. },
  126. .resource = vpu_resources,
  127. .num_resources = ARRAY_SIZE(vpu_resources),
  128. .archdata = {
  129. .hwblk_id = HWBLK_VPU,
  130. },
  131. };
  132. static struct uio_info veu_platform_data = {
  133. .name = "VEU",
  134. .version = "0",
  135. .irq = 54,
  136. };
  137. static struct resource veu_resources[] = {
  138. [0] = {
  139. .name = "VEU",
  140. .start = 0xfe920000,
  141. .end = 0xfe9200b7,
  142. .flags = IORESOURCE_MEM,
  143. },
  144. [1] = {
  145. /* place holder for contiguous memory */
  146. },
  147. };
  148. static struct platform_device veu_device = {
  149. .name = "uio_pdrv_genirq",
  150. .id = 1,
  151. .dev = {
  152. .platform_data = &veu_platform_data,
  153. },
  154. .resource = veu_resources,
  155. .num_resources = ARRAY_SIZE(veu_resources),
  156. .archdata = {
  157. .hwblk_id = HWBLK_VEU,
  158. },
  159. };
  160. static struct uio_info jpu_platform_data = {
  161. .name = "JPU",
  162. .version = "0",
  163. .irq = 27,
  164. };
  165. static struct resource jpu_resources[] = {
  166. [0] = {
  167. .name = "JPU",
  168. .start = 0xfea00000,
  169. .end = 0xfea102d3,
  170. .flags = IORESOURCE_MEM,
  171. },
  172. [1] = {
  173. /* place holder for contiguous memory */
  174. },
  175. };
  176. static struct platform_device jpu_device = {
  177. .name = "uio_pdrv_genirq",
  178. .id = 2,
  179. .dev = {
  180. .platform_data = &jpu_platform_data,
  181. },
  182. .resource = jpu_resources,
  183. .num_resources = ARRAY_SIZE(jpu_resources),
  184. .archdata = {
  185. .hwblk_id = HWBLK_JPU,
  186. },
  187. };
  188. static struct sh_timer_config cmt_platform_data = {
  189. .name = "CMT",
  190. .channel_offset = 0x60,
  191. .timer_bit = 5,
  192. .clk = "cmt0",
  193. .clockevent_rating = 125,
  194. .clocksource_rating = 125,
  195. };
  196. static struct resource cmt_resources[] = {
  197. [0] = {
  198. .name = "CMT",
  199. .start = 0x044a0060,
  200. .end = 0x044a006b,
  201. .flags = IORESOURCE_MEM,
  202. },
  203. [1] = {
  204. .start = 104,
  205. .flags = IORESOURCE_IRQ,
  206. },
  207. };
  208. static struct platform_device cmt_device = {
  209. .name = "sh_cmt",
  210. .id = 0,
  211. .dev = {
  212. .platform_data = &cmt_platform_data,
  213. },
  214. .resource = cmt_resources,
  215. .num_resources = ARRAY_SIZE(cmt_resources),
  216. .archdata = {
  217. .hwblk_id = HWBLK_CMT,
  218. },
  219. };
  220. static struct sh_timer_config tmu0_platform_data = {
  221. .name = "TMU0",
  222. .channel_offset = 0x04,
  223. .timer_bit = 0,
  224. .clk = "tmu0",
  225. .clockevent_rating = 200,
  226. };
  227. static struct resource tmu0_resources[] = {
  228. [0] = {
  229. .name = "TMU0",
  230. .start = 0xffd80008,
  231. .end = 0xffd80013,
  232. .flags = IORESOURCE_MEM,
  233. },
  234. [1] = {
  235. .start = 16,
  236. .flags = IORESOURCE_IRQ,
  237. },
  238. };
  239. static struct platform_device tmu0_device = {
  240. .name = "sh_tmu",
  241. .id = 0,
  242. .dev = {
  243. .platform_data = &tmu0_platform_data,
  244. },
  245. .resource = tmu0_resources,
  246. .num_resources = ARRAY_SIZE(tmu0_resources),
  247. .archdata = {
  248. .hwblk_id = HWBLK_TMU,
  249. },
  250. };
  251. static struct sh_timer_config tmu1_platform_data = {
  252. .name = "TMU1",
  253. .channel_offset = 0x10,
  254. .timer_bit = 1,
  255. .clk = "tmu0",
  256. .clocksource_rating = 200,
  257. };
  258. static struct resource tmu1_resources[] = {
  259. [0] = {
  260. .name = "TMU1",
  261. .start = 0xffd80014,
  262. .end = 0xffd8001f,
  263. .flags = IORESOURCE_MEM,
  264. },
  265. [1] = {
  266. .start = 17,
  267. .flags = IORESOURCE_IRQ,
  268. },
  269. };
  270. static struct platform_device tmu1_device = {
  271. .name = "sh_tmu",
  272. .id = 1,
  273. .dev = {
  274. .platform_data = &tmu1_platform_data,
  275. },
  276. .resource = tmu1_resources,
  277. .num_resources = ARRAY_SIZE(tmu1_resources),
  278. .archdata = {
  279. .hwblk_id = HWBLK_TMU,
  280. },
  281. };
  282. static struct sh_timer_config tmu2_platform_data = {
  283. .name = "TMU2",
  284. .channel_offset = 0x1c,
  285. .timer_bit = 2,
  286. .clk = "tmu0",
  287. };
  288. static struct resource tmu2_resources[] = {
  289. [0] = {
  290. .name = "TMU2",
  291. .start = 0xffd80020,
  292. .end = 0xffd8002b,
  293. .flags = IORESOURCE_MEM,
  294. },
  295. [1] = {
  296. .start = 18,
  297. .flags = IORESOURCE_IRQ,
  298. },
  299. };
  300. static struct platform_device tmu2_device = {
  301. .name = "sh_tmu",
  302. .id = 2,
  303. .dev = {
  304. .platform_data = &tmu2_platform_data,
  305. },
  306. .resource = tmu2_resources,
  307. .num_resources = ARRAY_SIZE(tmu2_resources),
  308. .archdata = {
  309. .hwblk_id = HWBLK_TMU,
  310. },
  311. };
  312. static struct plat_sci_port sci_platform_data[] = {
  313. {
  314. .mapbase = 0xffe00000,
  315. .flags = UPF_BOOT_AUTOCONF,
  316. .type = PORT_SCIF,
  317. .irqs = { 80, 80, 80, 80 },
  318. .clk = "scif0",
  319. },
  320. {
  321. .mapbase = 0xffe10000,
  322. .flags = UPF_BOOT_AUTOCONF,
  323. .type = PORT_SCIF,
  324. .irqs = { 81, 81, 81, 81 },
  325. .clk = "scif1",
  326. },
  327. {
  328. .mapbase = 0xffe20000,
  329. .flags = UPF_BOOT_AUTOCONF,
  330. .type = PORT_SCIF,
  331. .irqs = { 82, 82, 82, 82 },
  332. .clk = "scif2",
  333. },
  334. {
  335. .flags = 0,
  336. }
  337. };
  338. static struct platform_device sci_device = {
  339. .name = "sh-sci",
  340. .id = -1,
  341. .dev = {
  342. .platform_data = sci_platform_data,
  343. },
  344. };
  345. static struct platform_device *sh7722_devices[] __initdata = {
  346. &cmt_device,
  347. &tmu0_device,
  348. &tmu1_device,
  349. &tmu2_device,
  350. &rtc_device,
  351. &usbf_device,
  352. &iic_device,
  353. &sci_device,
  354. &vpu_device,
  355. &veu_device,
  356. &jpu_device,
  357. };
  358. static int __init sh7722_devices_setup(void)
  359. {
  360. platform_resource_setup_memory(&vpu_device, "vpu", 1 << 20);
  361. platform_resource_setup_memory(&veu_device, "veu", 2 << 20);
  362. platform_resource_setup_memory(&jpu_device, "jpu", 2 << 20);
  363. return platform_add_devices(sh7722_devices,
  364. ARRAY_SIZE(sh7722_devices));
  365. }
  366. arch_initcall(sh7722_devices_setup);
  367. static struct platform_device *sh7722_early_devices[] __initdata = {
  368. &cmt_device,
  369. &tmu0_device,
  370. &tmu1_device,
  371. &tmu2_device,
  372. };
  373. void __init plat_early_device_setup(void)
  374. {
  375. early_platform_add_devices(sh7722_early_devices,
  376. ARRAY_SIZE(sh7722_early_devices));
  377. }
  378. enum {
  379. UNUSED=0,
  380. /* interrupt sources */
  381. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  382. HUDI,
  383. SIM_ERI, SIM_RXI, SIM_TXI, SIM_TEI,
  384. RTC_ATI, RTC_PRI, RTC_CUI,
  385. DMAC0, DMAC1, DMAC2, DMAC3,
  386. VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU,
  387. VPU, TPU,
  388. USB_USBI0, USB_USBI1,
  389. DMAC4, DMAC5, DMAC_DADERR,
  390. KEYSC,
  391. SCIF0, SCIF1, SCIF2, SIOF0, SIOF1, SIO,
  392. FLCTL_FLSTEI, FLCTL_FLENDI, FLCTL_FLTREQ0I, FLCTL_FLTREQ1I,
  393. I2C_ALI, I2C_TACKI, I2C_WAITI, I2C_DTEI,
  394. SDHI0, SDHI1, SDHI2, SDHI3,
  395. CMT, TSIF, SIU, TWODG,
  396. TMU0, TMU1, TMU2,
  397. IRDA, JPU, LCDC,
  398. /* interrupt groups */
  399. SIM, RTC, DMAC0123, VIOVOU, USB, DMAC45, FLCTL, I2C, SDHI,
  400. };
  401. static struct intc_vect vectors[] __initdata = {
  402. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  403. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  404. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  405. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  406. INTC_VECT(SIM_ERI, 0x700), INTC_VECT(SIM_RXI, 0x720),
  407. INTC_VECT(SIM_TXI, 0x740), INTC_VECT(SIM_TEI, 0x760),
  408. INTC_VECT(RTC_ATI, 0x780), INTC_VECT(RTC_PRI, 0x7a0),
  409. INTC_VECT(RTC_CUI, 0x7c0),
  410. INTC_VECT(DMAC0, 0x800), INTC_VECT(DMAC1, 0x820),
  411. INTC_VECT(DMAC2, 0x840), INTC_VECT(DMAC3, 0x860),
  412. INTC_VECT(VIO_CEUI, 0x880), INTC_VECT(VIO_BEUI, 0x8a0),
  413. INTC_VECT(VIO_VEUI, 0x8c0), INTC_VECT(VOU, 0x8e0),
  414. INTC_VECT(VPU, 0x980), INTC_VECT(TPU, 0x9a0),
  415. INTC_VECT(USB_USBI0, 0xa20), INTC_VECT(USB_USBI1, 0xa40),
  416. INTC_VECT(DMAC4, 0xb80), INTC_VECT(DMAC5, 0xba0),
  417. INTC_VECT(DMAC_DADERR, 0xbc0), INTC_VECT(KEYSC, 0xbe0),
  418. INTC_VECT(SCIF0, 0xc00), INTC_VECT(SCIF1, 0xc20),
  419. INTC_VECT(SCIF2, 0xc40), INTC_VECT(SIOF0, 0xc80),
  420. INTC_VECT(SIOF1, 0xca0), INTC_VECT(SIO, 0xd00),
  421. INTC_VECT(FLCTL_FLSTEI, 0xd80), INTC_VECT(FLCTL_FLENDI, 0xda0),
  422. INTC_VECT(FLCTL_FLTREQ0I, 0xdc0), INTC_VECT(FLCTL_FLTREQ1I, 0xde0),
  423. INTC_VECT(I2C_ALI, 0xe00), INTC_VECT(I2C_TACKI, 0xe20),
  424. INTC_VECT(I2C_WAITI, 0xe40), INTC_VECT(I2C_DTEI, 0xe60),
  425. INTC_VECT(SDHI0, 0xe80), INTC_VECT(SDHI1, 0xea0),
  426. INTC_VECT(SDHI2, 0xec0), INTC_VECT(SDHI3, 0xee0),
  427. INTC_VECT(CMT, 0xf00), INTC_VECT(TSIF, 0xf20),
  428. INTC_VECT(SIU, 0xf80), INTC_VECT(TWODG, 0xfa0),
  429. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  430. INTC_VECT(TMU2, 0x440), INTC_VECT(IRDA, 0x480),
  431. INTC_VECT(JPU, 0x560), INTC_VECT(LCDC, 0x580),
  432. };
  433. static struct intc_group groups[] __initdata = {
  434. INTC_GROUP(SIM, SIM_ERI, SIM_RXI, SIM_TXI, SIM_TEI),
  435. INTC_GROUP(RTC, RTC_ATI, RTC_PRI, RTC_CUI),
  436. INTC_GROUP(DMAC0123, DMAC0, DMAC1, DMAC2, DMAC3),
  437. INTC_GROUP(VIOVOU, VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU),
  438. INTC_GROUP(USB, USB_USBI0, USB_USBI1),
  439. INTC_GROUP(DMAC45, DMAC4, DMAC5, DMAC_DADERR),
  440. INTC_GROUP(FLCTL, FLCTL_FLSTEI, FLCTL_FLENDI,
  441. FLCTL_FLTREQ0I, FLCTL_FLTREQ1I),
  442. INTC_GROUP(I2C, I2C_ALI, I2C_TACKI, I2C_WAITI, I2C_DTEI),
  443. INTC_GROUP(SDHI, SDHI0, SDHI1, SDHI2, SDHI3),
  444. };
  445. static struct intc_mask_reg mask_registers[] __initdata = {
  446. { 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */
  447. { } },
  448. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  449. { VOU, VIO_VEUI, VIO_BEUI, VIO_CEUI, DMAC3, DMAC2, DMAC1, DMAC0 } },
  450. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  451. { 0, 0, 0, VPU, } },
  452. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  453. { SIM_TEI, SIM_TXI, SIM_RXI, SIM_ERI, 0, 0, 0, IRDA } },
  454. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  455. { 0, TMU2, TMU1, TMU0, JPU, 0, 0, LCDC } },
  456. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  457. { KEYSC, DMAC_DADERR, DMAC5, DMAC4, 0, SCIF2, SCIF1, SCIF0 } },
  458. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  459. { 0, 0, 0, SIO, 0, 0, SIOF1, SIOF0 } },
  460. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  461. { I2C_DTEI, I2C_WAITI, I2C_TACKI, I2C_ALI,
  462. FLCTL_FLTREQ1I, FLCTL_FLTREQ0I, FLCTL_FLENDI, FLCTL_FLSTEI } },
  463. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  464. { SDHI3, SDHI2, SDHI1, SDHI0, 0, 0, TWODG, SIU } },
  465. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  466. { 0, 0, 0, CMT, 0, USB_USBI1, USB_USBI0, } },
  467. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  468. { } },
  469. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  470. { 0, RTC_CUI, RTC_PRI, RTC_ATI, 0, TPU, 0, TSIF } },
  471. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  472. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  473. };
  474. static struct intc_prio_reg prio_registers[] __initdata = {
  475. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2, IRDA } },
  476. { 0xa4080004, 0, 16, 4, /* IPRB */ { JPU, LCDC, SIM } },
  477. { 0xa4080008, 0, 16, 4, /* IPRC */ { } },
  478. { 0xa408000c, 0, 16, 4, /* IPRD */ { } },
  479. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0123, VIOVOU, 0, VPU } },
  480. { 0xa4080014, 0, 16, 4, /* IPRF */ { KEYSC, DMAC45, USB, CMT } },
  481. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF0, SCIF1, SCIF2 } },
  482. { 0xa408001c, 0, 16, 4, /* IPRH */ { SIOF0, SIOF1, FLCTL, I2C } },
  483. { 0xa4080020, 0, 16, 4, /* IPRI */ { SIO, 0, TSIF, RTC } },
  484. { 0xa4080024, 0, 16, 4, /* IPRJ */ { 0, 0, SIU } },
  485. { 0xa4080028, 0, 16, 4, /* IPRK */ { 0, 0, 0, SDHI } },
  486. { 0xa408002c, 0, 16, 4, /* IPRL */ { TWODG, 0, TPU } },
  487. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  488. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  489. };
  490. static struct intc_sense_reg sense_registers[] __initdata = {
  491. { 0xa414001c, 16, 2, /* ICR1 */
  492. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  493. };
  494. static struct intc_mask_reg ack_registers[] __initdata = {
  495. { 0xa4140024, 0, 8, /* INTREQ00 */
  496. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  497. };
  498. static DECLARE_INTC_DESC_ACK(intc_desc, "sh7722", vectors, groups,
  499. mask_registers, prio_registers, sense_registers,
  500. ack_registers);
  501. void __init plat_irq_setup(void)
  502. {
  503. register_intc_controller(&intc_desc);
  504. }
  505. void __init plat_mem_setup(void)
  506. {
  507. /* Register the URAM space as Node 1 */
  508. setup_bootmem_node(1, 0x055f0000, 0x05610000);
  509. }