omap-iommu2.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370
  1. /*
  2. * omap iommu: omap2/3 architecture specific functions
  3. *
  4. * Copyright (C) 2008-2009 Nokia Corporation
  5. *
  6. * Written by Hiroshi DOYU <Hiroshi.DOYU@nokia.com>,
  7. * Paul Mundt and Toshihiro Kobayashi
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/err.h>
  14. #include <linux/device.h>
  15. #include <linux/io.h>
  16. #include <linux/jiffies.h>
  17. #include <linux/module.h>
  18. #include <linux/omap-iommu.h>
  19. #include <linux/slab.h>
  20. #include <linux/stringify.h>
  21. #include <linux/platform_data/iommu-omap.h>
  22. #include "omap-iommu.h"
  23. /*
  24. * omap2 architecture specific register bit definitions
  25. */
  26. #define IOMMU_ARCH_VERSION 0x00000011
  27. /* SYSCONF */
  28. #define MMU_SYS_IDLE_SHIFT 3
  29. #define MMU_SYS_IDLE_FORCE (0 << MMU_SYS_IDLE_SHIFT)
  30. #define MMU_SYS_IDLE_NONE (1 << MMU_SYS_IDLE_SHIFT)
  31. #define MMU_SYS_IDLE_SMART (2 << MMU_SYS_IDLE_SHIFT)
  32. #define MMU_SYS_IDLE_MASK (3 << MMU_SYS_IDLE_SHIFT)
  33. #define MMU_SYS_SOFTRESET (1 << 1)
  34. #define MMU_SYS_AUTOIDLE 1
  35. /* SYSSTATUS */
  36. #define MMU_SYS_RESETDONE 1
  37. /* IRQSTATUS & IRQENABLE */
  38. #define MMU_IRQ_MULTIHITFAULT (1 << 4)
  39. #define MMU_IRQ_TABLEWALKFAULT (1 << 3)
  40. #define MMU_IRQ_EMUMISS (1 << 2)
  41. #define MMU_IRQ_TRANSLATIONFAULT (1 << 1)
  42. #define MMU_IRQ_TLBMISS (1 << 0)
  43. #define __MMU_IRQ_FAULT \
  44. (MMU_IRQ_MULTIHITFAULT | MMU_IRQ_EMUMISS | MMU_IRQ_TRANSLATIONFAULT)
  45. #define MMU_IRQ_MASK \
  46. (__MMU_IRQ_FAULT | MMU_IRQ_TABLEWALKFAULT | MMU_IRQ_TLBMISS)
  47. #define MMU_IRQ_TWL_MASK (__MMU_IRQ_FAULT | MMU_IRQ_TABLEWALKFAULT)
  48. #define MMU_IRQ_TLB_MISS_MASK (__MMU_IRQ_FAULT | MMU_IRQ_TLBMISS)
  49. /* MMU_CNTL */
  50. #define MMU_CNTL_SHIFT 1
  51. #define MMU_CNTL_MASK (7 << MMU_CNTL_SHIFT)
  52. #define MMU_CNTL_EML_TLB (1 << 3)
  53. #define MMU_CNTL_TWL_EN (1 << 2)
  54. #define MMU_CNTL_MMU_EN (1 << 1)
  55. #define get_cam_va_mask(pgsz) \
  56. (((pgsz) == MMU_CAM_PGSZ_16M) ? 0xff000000 : \
  57. ((pgsz) == MMU_CAM_PGSZ_1M) ? 0xfff00000 : \
  58. ((pgsz) == MMU_CAM_PGSZ_64K) ? 0xffff0000 : \
  59. ((pgsz) == MMU_CAM_PGSZ_4K) ? 0xfffff000 : 0)
  60. /* IOMMU errors */
  61. #define OMAP_IOMMU_ERR_TLB_MISS (1 << 0)
  62. #define OMAP_IOMMU_ERR_TRANS_FAULT (1 << 1)
  63. #define OMAP_IOMMU_ERR_EMU_MISS (1 << 2)
  64. #define OMAP_IOMMU_ERR_TBLWALK_FAULT (1 << 3)
  65. #define OMAP_IOMMU_ERR_MULTIHIT_FAULT (1 << 4)
  66. static void __iommu_set_twl(struct omap_iommu *obj, bool on)
  67. {
  68. u32 l = iommu_read_reg(obj, MMU_CNTL);
  69. if (on)
  70. iommu_write_reg(obj, MMU_IRQ_TWL_MASK, MMU_IRQENABLE);
  71. else
  72. iommu_write_reg(obj, MMU_IRQ_TLB_MISS_MASK, MMU_IRQENABLE);
  73. l &= ~MMU_CNTL_MASK;
  74. if (on)
  75. l |= (MMU_CNTL_MMU_EN | MMU_CNTL_TWL_EN);
  76. else
  77. l |= (MMU_CNTL_MMU_EN);
  78. iommu_write_reg(obj, l, MMU_CNTL);
  79. }
  80. static int omap2_iommu_enable(struct omap_iommu *obj)
  81. {
  82. u32 l, pa;
  83. unsigned long timeout;
  84. if (!obj->iopgd || !IS_ALIGNED((u32)obj->iopgd, SZ_16K))
  85. return -EINVAL;
  86. pa = virt_to_phys(obj->iopgd);
  87. if (!IS_ALIGNED(pa, SZ_16K))
  88. return -EINVAL;
  89. iommu_write_reg(obj, MMU_SYS_SOFTRESET, MMU_SYSCONFIG);
  90. timeout = jiffies + msecs_to_jiffies(20);
  91. do {
  92. l = iommu_read_reg(obj, MMU_SYSSTATUS);
  93. if (l & MMU_SYS_RESETDONE)
  94. break;
  95. } while (!time_after(jiffies, timeout));
  96. if (!(l & MMU_SYS_RESETDONE)) {
  97. dev_err(obj->dev, "can't take mmu out of reset\n");
  98. return -ENODEV;
  99. }
  100. l = iommu_read_reg(obj, MMU_REVISION);
  101. dev_info(obj->dev, "%s: version %d.%d\n", obj->name,
  102. (l >> 4) & 0xf, l & 0xf);
  103. l = iommu_read_reg(obj, MMU_SYSCONFIG);
  104. l &= ~MMU_SYS_IDLE_MASK;
  105. l |= (MMU_SYS_IDLE_SMART | MMU_SYS_AUTOIDLE);
  106. iommu_write_reg(obj, l, MMU_SYSCONFIG);
  107. iommu_write_reg(obj, pa, MMU_TTB);
  108. __iommu_set_twl(obj, true);
  109. return 0;
  110. }
  111. static void omap2_iommu_disable(struct omap_iommu *obj)
  112. {
  113. u32 l = iommu_read_reg(obj, MMU_CNTL);
  114. l &= ~MMU_CNTL_MASK;
  115. iommu_write_reg(obj, l, MMU_CNTL);
  116. iommu_write_reg(obj, MMU_SYS_IDLE_FORCE, MMU_SYSCONFIG);
  117. dev_dbg(obj->dev, "%s is shutting down\n", obj->name);
  118. }
  119. static void omap2_iommu_set_twl(struct omap_iommu *obj, bool on)
  120. {
  121. __iommu_set_twl(obj, false);
  122. }
  123. static u32 omap2_iommu_fault_isr(struct omap_iommu *obj, u32 *ra)
  124. {
  125. u32 stat, da;
  126. u32 errs = 0;
  127. stat = iommu_read_reg(obj, MMU_IRQSTATUS);
  128. stat &= MMU_IRQ_MASK;
  129. if (!stat) {
  130. *ra = 0;
  131. return 0;
  132. }
  133. da = iommu_read_reg(obj, MMU_FAULT_AD);
  134. *ra = da;
  135. if (stat & MMU_IRQ_TLBMISS)
  136. errs |= OMAP_IOMMU_ERR_TLB_MISS;
  137. if (stat & MMU_IRQ_TRANSLATIONFAULT)
  138. errs |= OMAP_IOMMU_ERR_TRANS_FAULT;
  139. if (stat & MMU_IRQ_EMUMISS)
  140. errs |= OMAP_IOMMU_ERR_EMU_MISS;
  141. if (stat & MMU_IRQ_TABLEWALKFAULT)
  142. errs |= OMAP_IOMMU_ERR_TBLWALK_FAULT;
  143. if (stat & MMU_IRQ_MULTIHITFAULT)
  144. errs |= OMAP_IOMMU_ERR_MULTIHIT_FAULT;
  145. iommu_write_reg(obj, stat, MMU_IRQSTATUS);
  146. return errs;
  147. }
  148. static void omap2_tlb_read_cr(struct omap_iommu *obj, struct cr_regs *cr)
  149. {
  150. cr->cam = iommu_read_reg(obj, MMU_READ_CAM);
  151. cr->ram = iommu_read_reg(obj, MMU_READ_RAM);
  152. }
  153. static void omap2_tlb_load_cr(struct omap_iommu *obj, struct cr_regs *cr)
  154. {
  155. iommu_write_reg(obj, cr->cam | MMU_CAM_V, MMU_CAM);
  156. iommu_write_reg(obj, cr->ram, MMU_RAM);
  157. }
  158. static u32 omap2_cr_to_virt(struct cr_regs *cr)
  159. {
  160. u32 page_size = cr->cam & MMU_CAM_PGSZ_MASK;
  161. u32 mask = get_cam_va_mask(cr->cam & page_size);
  162. return cr->cam & mask;
  163. }
  164. static struct cr_regs *omap2_alloc_cr(struct omap_iommu *obj,
  165. struct iotlb_entry *e)
  166. {
  167. struct cr_regs *cr;
  168. if (e->da & ~(get_cam_va_mask(e->pgsz))) {
  169. dev_err(obj->dev, "%s:\twrong alignment: %08x\n", __func__,
  170. e->da);
  171. return ERR_PTR(-EINVAL);
  172. }
  173. cr = kmalloc(sizeof(*cr), GFP_KERNEL);
  174. if (!cr)
  175. return ERR_PTR(-ENOMEM);
  176. cr->cam = (e->da & MMU_CAM_VATAG_MASK) | e->prsvd | e->pgsz | e->valid;
  177. cr->ram = e->pa | e->endian | e->elsz | e->mixed;
  178. return cr;
  179. }
  180. static inline int omap2_cr_valid(struct cr_regs *cr)
  181. {
  182. return cr->cam & MMU_CAM_V;
  183. }
  184. static u32 omap2_get_pte_attr(struct iotlb_entry *e)
  185. {
  186. u32 attr;
  187. attr = e->mixed << 5;
  188. attr |= e->endian;
  189. attr |= e->elsz >> 3;
  190. attr <<= (((e->pgsz == MMU_CAM_PGSZ_4K) ||
  191. (e->pgsz == MMU_CAM_PGSZ_64K)) ? 0 : 6);
  192. return attr;
  193. }
  194. static ssize_t
  195. omap2_dump_cr(struct omap_iommu *obj, struct cr_regs *cr, char *buf)
  196. {
  197. char *p = buf;
  198. /* FIXME: Need more detail analysis of cam/ram */
  199. p += sprintf(p, "%08x %08x %01x\n", cr->cam, cr->ram,
  200. (cr->cam & MMU_CAM_P) ? 1 : 0);
  201. return p - buf;
  202. }
  203. #define pr_reg(name) \
  204. do { \
  205. ssize_t bytes; \
  206. const char *str = "%20s: %08x\n"; \
  207. const int maxcol = 32; \
  208. bytes = snprintf(p, maxcol, str, __stringify(name), \
  209. iommu_read_reg(obj, MMU_##name)); \
  210. p += bytes; \
  211. len -= bytes; \
  212. if (len < maxcol) \
  213. goto out; \
  214. } while (0)
  215. static ssize_t
  216. omap2_iommu_dump_ctx(struct omap_iommu *obj, char *buf, ssize_t len)
  217. {
  218. char *p = buf;
  219. pr_reg(REVISION);
  220. pr_reg(SYSCONFIG);
  221. pr_reg(SYSSTATUS);
  222. pr_reg(IRQSTATUS);
  223. pr_reg(IRQENABLE);
  224. pr_reg(WALKING_ST);
  225. pr_reg(CNTL);
  226. pr_reg(FAULT_AD);
  227. pr_reg(TTB);
  228. pr_reg(LOCK);
  229. pr_reg(LD_TLB);
  230. pr_reg(CAM);
  231. pr_reg(RAM);
  232. pr_reg(GFLUSH);
  233. pr_reg(FLUSH_ENTRY);
  234. pr_reg(READ_CAM);
  235. pr_reg(READ_RAM);
  236. pr_reg(EMU_FAULT_AD);
  237. out:
  238. return p - buf;
  239. }
  240. static void omap2_iommu_save_ctx(struct omap_iommu *obj)
  241. {
  242. int i;
  243. u32 *p = obj->ctx;
  244. for (i = 0; i < (MMU_REG_SIZE / sizeof(u32)); i++) {
  245. p[i] = iommu_read_reg(obj, i * sizeof(u32));
  246. dev_dbg(obj->dev, "%s\t[%02d] %08x\n", __func__, i, p[i]);
  247. }
  248. BUG_ON(p[0] != IOMMU_ARCH_VERSION);
  249. }
  250. static void omap2_iommu_restore_ctx(struct omap_iommu *obj)
  251. {
  252. int i;
  253. u32 *p = obj->ctx;
  254. for (i = 0; i < (MMU_REG_SIZE / sizeof(u32)); i++) {
  255. iommu_write_reg(obj, p[i], i * sizeof(u32));
  256. dev_dbg(obj->dev, "%s\t[%02d] %08x\n", __func__, i, p[i]);
  257. }
  258. BUG_ON(p[0] != IOMMU_ARCH_VERSION);
  259. }
  260. static void omap2_cr_to_e(struct cr_regs *cr, struct iotlb_entry *e)
  261. {
  262. e->da = cr->cam & MMU_CAM_VATAG_MASK;
  263. e->pa = cr->ram & MMU_RAM_PADDR_MASK;
  264. e->valid = cr->cam & MMU_CAM_V;
  265. e->pgsz = cr->cam & MMU_CAM_PGSZ_MASK;
  266. e->endian = cr->ram & MMU_RAM_ENDIAN_MASK;
  267. e->elsz = cr->ram & MMU_RAM_ELSZ_MASK;
  268. e->mixed = cr->ram & MMU_RAM_MIXED;
  269. }
  270. static const struct iommu_functions omap2_iommu_ops = {
  271. .version = IOMMU_ARCH_VERSION,
  272. .enable = omap2_iommu_enable,
  273. .disable = omap2_iommu_disable,
  274. .set_twl = omap2_iommu_set_twl,
  275. .fault_isr = omap2_iommu_fault_isr,
  276. .tlb_read_cr = omap2_tlb_read_cr,
  277. .tlb_load_cr = omap2_tlb_load_cr,
  278. .cr_to_e = omap2_cr_to_e,
  279. .cr_to_virt = omap2_cr_to_virt,
  280. .alloc_cr = omap2_alloc_cr,
  281. .cr_valid = omap2_cr_valid,
  282. .dump_cr = omap2_dump_cr,
  283. .get_pte_attr = omap2_get_pte_attr,
  284. .save_ctx = omap2_iommu_save_ctx,
  285. .restore_ctx = omap2_iommu_restore_ctx,
  286. .dump_ctx = omap2_iommu_dump_ctx,
  287. };
  288. static int __init omap2_iommu_init(void)
  289. {
  290. return omap_install_iommu_arch(&omap2_iommu_ops);
  291. }
  292. module_init(omap2_iommu_init);
  293. static void __exit omap2_iommu_exit(void)
  294. {
  295. omap_uninstall_iommu_arch(&omap2_iommu_ops);
  296. }
  297. module_exit(omap2_iommu_exit);
  298. MODULE_AUTHOR("Hiroshi DOYU, Paul Mundt and Toshihiro Kobayashi");
  299. MODULE_DESCRIPTION("omap iommu: omap2/3 architecture specific functions");
  300. MODULE_LICENSE("GPL v2");