intel_uncore.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627
  1. /*
  2. * Copyright © 2013 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. */
  23. #include "i915_drv.h"
  24. #include "intel_drv.h"
  25. #define FORCEWAKE_ACK_TIMEOUT_MS 2
  26. #define __raw_i915_read8(dev_priv__, reg__) readb((dev_priv__)->regs + (reg__))
  27. #define __raw_i915_write8(dev_priv__, reg__, val__) writeb(val__, (dev_priv__)->regs + (reg__))
  28. #define __raw_i915_read16(dev_priv__, reg__) readw((dev_priv__)->regs + (reg__))
  29. #define __raw_i915_write16(dev_priv__, reg__, val__) writew(val__, (dev_priv__)->regs + (reg__))
  30. #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
  31. #define __raw_i915_write32(dev_priv__, reg__, val__) writel(val__, (dev_priv__)->regs + (reg__))
  32. #define __raw_i915_read64(dev_priv__, reg__) readq((dev_priv__)->regs + (reg__))
  33. #define __raw_i915_write64(dev_priv__, reg__, val__) writeq(val__, (dev_priv__)->regs + (reg__))
  34. #define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32(dev_priv__, reg__)
  35. static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
  36. {
  37. u32 gt_thread_status_mask;
  38. if (IS_HASWELL(dev_priv->dev))
  39. gt_thread_status_mask = GEN6_GT_THREAD_STATUS_CORE_MASK_HSW;
  40. else
  41. gt_thread_status_mask = GEN6_GT_THREAD_STATUS_CORE_MASK;
  42. /* w/a for a sporadic read returning 0 by waiting for the GT
  43. * thread to wake up.
  44. */
  45. if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) & gt_thread_status_mask) == 0, 500))
  46. DRM_ERROR("GT thread status wait timed out\n");
  47. }
  48. static void __gen6_gt_force_wake_reset(struct drm_i915_private *dev_priv)
  49. {
  50. __raw_i915_write32(dev_priv, FORCEWAKE, 0);
  51. /* something from same cacheline, but !FORCEWAKE */
  52. __raw_posting_read(dev_priv, ECOBUS);
  53. }
  54. static void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  55. {
  56. if (wait_for_atomic((__raw_i915_read32(dev_priv, FORCEWAKE_ACK) & 1) == 0,
  57. FORCEWAKE_ACK_TIMEOUT_MS))
  58. DRM_ERROR("Timed out waiting for forcewake old ack to clear.\n");
  59. __raw_i915_write32(dev_priv, FORCEWAKE, 1);
  60. /* something from same cacheline, but !FORCEWAKE */
  61. __raw_posting_read(dev_priv, ECOBUS);
  62. if (wait_for_atomic((__raw_i915_read32(dev_priv, FORCEWAKE_ACK) & 1),
  63. FORCEWAKE_ACK_TIMEOUT_MS))
  64. DRM_ERROR("Timed out waiting for forcewake to ack request.\n");
  65. /* WaRsForcewakeWaitTC0:snb */
  66. __gen6_gt_wait_for_thread_c0(dev_priv);
  67. }
  68. static void __gen6_gt_force_wake_mt_reset(struct drm_i915_private *dev_priv)
  69. {
  70. __raw_i915_write32(dev_priv, FORCEWAKE_MT, _MASKED_BIT_DISABLE(0xffff));
  71. /* something from same cacheline, but !FORCEWAKE_MT */
  72. __raw_posting_read(dev_priv, ECOBUS);
  73. }
  74. static void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
  75. {
  76. u32 forcewake_ack;
  77. if (IS_HASWELL(dev_priv->dev))
  78. forcewake_ack = FORCEWAKE_ACK_HSW;
  79. else
  80. forcewake_ack = FORCEWAKE_MT_ACK;
  81. if (wait_for_atomic((__raw_i915_read32(dev_priv, forcewake_ack) & FORCEWAKE_KERNEL) == 0,
  82. FORCEWAKE_ACK_TIMEOUT_MS))
  83. DRM_ERROR("Timed out waiting for forcewake old ack to clear.\n");
  84. __raw_i915_write32(dev_priv, FORCEWAKE_MT,
  85. _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL));
  86. /* something from same cacheline, but !FORCEWAKE_MT */
  87. __raw_posting_read(dev_priv, ECOBUS);
  88. if (wait_for_atomic((__raw_i915_read32(dev_priv, forcewake_ack) & FORCEWAKE_KERNEL),
  89. FORCEWAKE_ACK_TIMEOUT_MS))
  90. DRM_ERROR("Timed out waiting for forcewake to ack request.\n");
  91. /* WaRsForcewakeWaitTC0:ivb,hsw */
  92. __gen6_gt_wait_for_thread_c0(dev_priv);
  93. }
  94. static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
  95. {
  96. u32 gtfifodbg;
  97. gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
  98. if (WARN(gtfifodbg & GT_FIFO_CPU_ERROR_MASK,
  99. "MMIO read or write has been dropped %x\n", gtfifodbg))
  100. __raw_i915_write32(dev_priv, GTFIFODBG, GT_FIFO_CPU_ERROR_MASK);
  101. }
  102. static void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  103. {
  104. __raw_i915_write32(dev_priv, FORCEWAKE, 0);
  105. /* something from same cacheline, but !FORCEWAKE */
  106. __raw_posting_read(dev_priv, ECOBUS);
  107. gen6_gt_check_fifodbg(dev_priv);
  108. }
  109. static void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
  110. {
  111. __raw_i915_write32(dev_priv, FORCEWAKE_MT,
  112. _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL));
  113. /* something from same cacheline, but !FORCEWAKE_MT */
  114. __raw_posting_read(dev_priv, ECOBUS);
  115. gen6_gt_check_fifodbg(dev_priv);
  116. }
  117. static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  118. {
  119. int ret = 0;
  120. if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
  121. int loop = 500;
  122. u32 fifo = __raw_i915_read32(dev_priv, GT_FIFO_FREE_ENTRIES);
  123. while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
  124. udelay(10);
  125. fifo = __raw_i915_read32(dev_priv, GT_FIFO_FREE_ENTRIES);
  126. }
  127. if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
  128. ++ret;
  129. dev_priv->uncore.fifo_count = fifo;
  130. }
  131. dev_priv->uncore.fifo_count--;
  132. return ret;
  133. }
  134. static void vlv_force_wake_reset(struct drm_i915_private *dev_priv)
  135. {
  136. __raw_i915_write32(dev_priv, FORCEWAKE_VLV,
  137. _MASKED_BIT_DISABLE(0xffff));
  138. /* something from same cacheline, but !FORCEWAKE_VLV */
  139. __raw_posting_read(dev_priv, FORCEWAKE_ACK_VLV);
  140. }
  141. static void vlv_force_wake_get(struct drm_i915_private *dev_priv)
  142. {
  143. if (wait_for_atomic((__raw_i915_read32(dev_priv, FORCEWAKE_ACK_VLV) & FORCEWAKE_KERNEL) == 0,
  144. FORCEWAKE_ACK_TIMEOUT_MS))
  145. DRM_ERROR("Timed out waiting for forcewake old ack to clear.\n");
  146. __raw_i915_write32(dev_priv, FORCEWAKE_VLV,
  147. _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL));
  148. __raw_i915_write32(dev_priv, FORCEWAKE_MEDIA_VLV,
  149. _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL));
  150. if (wait_for_atomic((__raw_i915_read32(dev_priv, FORCEWAKE_ACK_VLV) & FORCEWAKE_KERNEL),
  151. FORCEWAKE_ACK_TIMEOUT_MS))
  152. DRM_ERROR("Timed out waiting for GT to ack forcewake request.\n");
  153. if (wait_for_atomic((__raw_i915_read32(dev_priv, FORCEWAKE_ACK_MEDIA_VLV) &
  154. FORCEWAKE_KERNEL),
  155. FORCEWAKE_ACK_TIMEOUT_MS))
  156. DRM_ERROR("Timed out waiting for media to ack forcewake request.\n");
  157. /* WaRsForcewakeWaitTC0:vlv */
  158. __gen6_gt_wait_for_thread_c0(dev_priv);
  159. }
  160. static void vlv_force_wake_put(struct drm_i915_private *dev_priv)
  161. {
  162. __raw_i915_write32(dev_priv, FORCEWAKE_VLV,
  163. _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL));
  164. __raw_i915_write32(dev_priv, FORCEWAKE_MEDIA_VLV,
  165. _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL));
  166. /* The below doubles as a POSTING_READ */
  167. gen6_gt_check_fifodbg(dev_priv);
  168. }
  169. static void gen6_force_wake_work(struct work_struct *work)
  170. {
  171. struct drm_i915_private *dev_priv =
  172. container_of(work, typeof(*dev_priv), uncore.force_wake_work.work);
  173. unsigned long irqflags;
  174. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  175. if (--dev_priv->uncore.forcewake_count == 0)
  176. dev_priv->uncore.funcs.force_wake_put(dev_priv);
  177. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  178. }
  179. void intel_uncore_early_sanitize(struct drm_device *dev)
  180. {
  181. struct drm_i915_private *dev_priv = dev->dev_private;
  182. if (HAS_FPGA_DBG_UNCLAIMED(dev))
  183. __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  184. if (IS_HASWELL(dev) &&
  185. (__raw_i915_read32(dev_priv, HSW_EDRAM_PRESENT) == 1)) {
  186. /* The docs do not explain exactly how the calculation can be
  187. * made. It is somewhat guessable, but for now, it's always
  188. * 128MB.
  189. * NB: We can't write IDICR yet because we do not have gt funcs
  190. * set up */
  191. dev_priv->ellc_size = 128;
  192. DRM_INFO("Found %zuMB of eLLC\n", dev_priv->ellc_size);
  193. }
  194. }
  195. void intel_uncore_init(struct drm_device *dev)
  196. {
  197. struct drm_i915_private *dev_priv = dev->dev_private;
  198. INIT_DELAYED_WORK(&dev_priv->uncore.force_wake_work,
  199. gen6_force_wake_work);
  200. if (IS_VALLEYVIEW(dev)) {
  201. dev_priv->uncore.funcs.force_wake_get = vlv_force_wake_get;
  202. dev_priv->uncore.funcs.force_wake_put = vlv_force_wake_put;
  203. } else if (IS_HASWELL(dev)) {
  204. dev_priv->uncore.funcs.force_wake_get = __gen6_gt_force_wake_mt_get;
  205. dev_priv->uncore.funcs.force_wake_put = __gen6_gt_force_wake_mt_put;
  206. } else if (IS_IVYBRIDGE(dev)) {
  207. u32 ecobus;
  208. /* IVB configs may use multi-threaded forcewake */
  209. /* A small trick here - if the bios hasn't configured
  210. * MT forcewake, and if the device is in RC6, then
  211. * force_wake_mt_get will not wake the device and the
  212. * ECOBUS read will return zero. Which will be
  213. * (correctly) interpreted by the test below as MT
  214. * forcewake being disabled.
  215. */
  216. mutex_lock(&dev->struct_mutex);
  217. __gen6_gt_force_wake_mt_get(dev_priv);
  218. ecobus = __raw_i915_read32(dev_priv, ECOBUS);
  219. __gen6_gt_force_wake_mt_put(dev_priv);
  220. mutex_unlock(&dev->struct_mutex);
  221. if (ecobus & FORCEWAKE_MT_ENABLE) {
  222. dev_priv->uncore.funcs.force_wake_get =
  223. __gen6_gt_force_wake_mt_get;
  224. dev_priv->uncore.funcs.force_wake_put =
  225. __gen6_gt_force_wake_mt_put;
  226. } else {
  227. DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
  228. DRM_INFO("when using vblank-synced partial screen updates.\n");
  229. dev_priv->uncore.funcs.force_wake_get =
  230. __gen6_gt_force_wake_get;
  231. dev_priv->uncore.funcs.force_wake_put =
  232. __gen6_gt_force_wake_put;
  233. }
  234. } else if (IS_GEN6(dev)) {
  235. dev_priv->uncore.funcs.force_wake_get =
  236. __gen6_gt_force_wake_get;
  237. dev_priv->uncore.funcs.force_wake_put =
  238. __gen6_gt_force_wake_put;
  239. }
  240. }
  241. void intel_uncore_fini(struct drm_device *dev)
  242. {
  243. struct drm_i915_private *dev_priv = dev->dev_private;
  244. flush_delayed_work(&dev_priv->uncore.force_wake_work);
  245. /* Paranoia: make sure we have disabled everything before we exit. */
  246. intel_uncore_sanitize(dev);
  247. }
  248. static void intel_uncore_forcewake_reset(struct drm_device *dev)
  249. {
  250. struct drm_i915_private *dev_priv = dev->dev_private;
  251. if (IS_VALLEYVIEW(dev)) {
  252. vlv_force_wake_reset(dev_priv);
  253. } else if (INTEL_INFO(dev)->gen >= 6) {
  254. __gen6_gt_force_wake_reset(dev_priv);
  255. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  256. __gen6_gt_force_wake_mt_reset(dev_priv);
  257. }
  258. }
  259. void intel_uncore_sanitize(struct drm_device *dev)
  260. {
  261. struct drm_i915_private *dev_priv = dev->dev_private;
  262. u32 reg_val;
  263. intel_uncore_forcewake_reset(dev);
  264. /* BIOS often leaves RC6 enabled, but disable it for hw init */
  265. intel_disable_gt_powersave(dev);
  266. /* Turn off power gate, require especially for the BIOS less system */
  267. if (IS_VALLEYVIEW(dev)) {
  268. mutex_lock(&dev_priv->rps.hw_lock);
  269. reg_val = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS);
  270. if (reg_val & (RENDER_PWRGT | MEDIA_PWRGT | DISP2D_PWRGT))
  271. vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, 0x0);
  272. mutex_unlock(&dev_priv->rps.hw_lock);
  273. }
  274. }
  275. /*
  276. * Generally this is called implicitly by the register read function. However,
  277. * if some sequence requires the GT to not power down then this function should
  278. * be called at the beginning of the sequence followed by a call to
  279. * gen6_gt_force_wake_put() at the end of the sequence.
  280. */
  281. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  282. {
  283. unsigned long irqflags;
  284. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  285. if (dev_priv->uncore.forcewake_count++ == 0)
  286. dev_priv->uncore.funcs.force_wake_get(dev_priv);
  287. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  288. }
  289. /*
  290. * see gen6_gt_force_wake_get()
  291. */
  292. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  293. {
  294. unsigned long irqflags;
  295. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  296. if (--dev_priv->uncore.forcewake_count == 0) {
  297. dev_priv->uncore.forcewake_count++;
  298. mod_delayed_work(dev_priv->wq,
  299. &dev_priv->uncore.force_wake_work,
  300. 1);
  301. }
  302. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  303. }
  304. /* We give fast paths for the really cool registers */
  305. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  306. ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
  307. ((reg) < 0x40000) && \
  308. ((reg) != FORCEWAKE))
  309. static void
  310. ilk_dummy_write(struct drm_i915_private *dev_priv)
  311. {
  312. /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
  313. * the chip from rc6 before touching it for real. MI_MODE is masked,
  314. * hence harmless to write 0 into. */
  315. __raw_i915_write32(dev_priv, MI_MODE, 0);
  316. }
  317. static void
  318. hsw_unclaimed_reg_clear(struct drm_i915_private *dev_priv, u32 reg)
  319. {
  320. if (HAS_FPGA_DBG_UNCLAIMED(dev_priv->dev) &&
  321. (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
  322. DRM_ERROR("Unknown unclaimed register before writing to %x\n",
  323. reg);
  324. __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  325. }
  326. }
  327. static void
  328. hsw_unclaimed_reg_check(struct drm_i915_private *dev_priv, u32 reg)
  329. {
  330. if (HAS_FPGA_DBG_UNCLAIMED(dev_priv->dev) &&
  331. (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
  332. DRM_ERROR("Unclaimed write to %x\n", reg);
  333. __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  334. }
  335. }
  336. #define __i915_read(x) \
  337. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg, bool trace) { \
  338. unsigned long irqflags; \
  339. u##x val = 0; \
  340. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
  341. if (dev_priv->info->gen == 5) \
  342. ilk_dummy_write(dev_priv); \
  343. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  344. if (dev_priv->uncore.forcewake_count == 0) \
  345. dev_priv->uncore.funcs.force_wake_get(dev_priv); \
  346. val = __raw_i915_read##x(dev_priv, reg); \
  347. if (dev_priv->uncore.forcewake_count == 0) \
  348. dev_priv->uncore.funcs.force_wake_put(dev_priv); \
  349. } else { \
  350. val = __raw_i915_read##x(dev_priv, reg); \
  351. } \
  352. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
  353. trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
  354. return val; \
  355. }
  356. __i915_read(8)
  357. __i915_read(16)
  358. __i915_read(32)
  359. __i915_read(64)
  360. #undef __i915_read
  361. #define __i915_write(x) \
  362. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val, bool trace) { \
  363. unsigned long irqflags; \
  364. u32 __fifo_ret = 0; \
  365. trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
  366. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
  367. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  368. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  369. } \
  370. if (dev_priv->info->gen == 5) \
  371. ilk_dummy_write(dev_priv); \
  372. hsw_unclaimed_reg_clear(dev_priv, reg); \
  373. __raw_i915_write##x(dev_priv, reg, val); \
  374. if (unlikely(__fifo_ret)) { \
  375. gen6_gt_check_fifodbg(dev_priv); \
  376. } \
  377. hsw_unclaimed_reg_check(dev_priv, reg); \
  378. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
  379. }
  380. __i915_write(8)
  381. __i915_write(16)
  382. __i915_write(32)
  383. __i915_write(64)
  384. #undef __i915_write
  385. static const struct register_whitelist {
  386. uint64_t offset;
  387. uint32_t size;
  388. uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
  389. } whitelist[] = {
  390. { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
  391. };
  392. int i915_reg_read_ioctl(struct drm_device *dev,
  393. void *data, struct drm_file *file)
  394. {
  395. struct drm_i915_private *dev_priv = dev->dev_private;
  396. struct drm_i915_reg_read *reg = data;
  397. struct register_whitelist const *entry = whitelist;
  398. int i;
  399. for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
  400. if (entry->offset == reg->offset &&
  401. (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
  402. break;
  403. }
  404. if (i == ARRAY_SIZE(whitelist))
  405. return -EINVAL;
  406. switch (entry->size) {
  407. case 8:
  408. reg->val = I915_READ64(reg->offset);
  409. break;
  410. case 4:
  411. reg->val = I915_READ(reg->offset);
  412. break;
  413. case 2:
  414. reg->val = I915_READ16(reg->offset);
  415. break;
  416. case 1:
  417. reg->val = I915_READ8(reg->offset);
  418. break;
  419. default:
  420. WARN_ON(1);
  421. return -EINVAL;
  422. }
  423. return 0;
  424. }
  425. static int i965_reset_complete(struct drm_device *dev)
  426. {
  427. u8 gdrst;
  428. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  429. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  430. }
  431. static int i965_do_reset(struct drm_device *dev)
  432. {
  433. int ret;
  434. /*
  435. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  436. * well as the reset bit (GR/bit 0). Setting the GR bit
  437. * triggers the reset; when done, the hardware will clear it.
  438. */
  439. pci_write_config_byte(dev->pdev, I965_GDRST,
  440. GRDOM_RENDER | GRDOM_RESET_ENABLE);
  441. ret = wait_for(i965_reset_complete(dev), 500);
  442. if (ret)
  443. return ret;
  444. /* We can't reset render&media without also resetting display ... */
  445. pci_write_config_byte(dev->pdev, I965_GDRST,
  446. GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  447. ret = wait_for(i965_reset_complete(dev), 500);
  448. if (ret)
  449. return ret;
  450. pci_write_config_byte(dev->pdev, I965_GDRST, 0);
  451. return 0;
  452. }
  453. static int ironlake_do_reset(struct drm_device *dev)
  454. {
  455. struct drm_i915_private *dev_priv = dev->dev_private;
  456. u32 gdrst;
  457. int ret;
  458. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  459. gdrst &= ~GRDOM_MASK;
  460. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  461. gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
  462. ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  463. if (ret)
  464. return ret;
  465. /* We can't reset render&media without also resetting display ... */
  466. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  467. gdrst &= ~GRDOM_MASK;
  468. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  469. gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  470. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  471. }
  472. static int gen6_do_reset(struct drm_device *dev)
  473. {
  474. struct drm_i915_private *dev_priv = dev->dev_private;
  475. int ret;
  476. unsigned long irqflags;
  477. /* Hold uncore.lock across reset to prevent any register access
  478. * with forcewake not set correctly
  479. */
  480. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  481. /* Reset the chip */
  482. /* GEN6_GDRST is not in the gt power well, no need to check
  483. * for fifo space for the write or forcewake the chip for
  484. * the read
  485. */
  486. __raw_i915_write32(dev_priv, GEN6_GDRST, GEN6_GRDOM_FULL);
  487. /* Spin waiting for the device to ack the reset request */
  488. ret = wait_for((__raw_i915_read32(dev_priv, GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  489. intel_uncore_forcewake_reset(dev);
  490. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  491. if (dev_priv->uncore.forcewake_count)
  492. dev_priv->uncore.funcs.force_wake_get(dev_priv);
  493. else
  494. dev_priv->uncore.funcs.force_wake_put(dev_priv);
  495. /* Restore fifo count */
  496. dev_priv->uncore.fifo_count = __raw_i915_read32(dev_priv, GT_FIFO_FREE_ENTRIES);
  497. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  498. return ret;
  499. }
  500. int intel_gpu_reset(struct drm_device *dev)
  501. {
  502. switch (INTEL_INFO(dev)->gen) {
  503. case 7:
  504. case 6: return gen6_do_reset(dev);
  505. case 5: return ironlake_do_reset(dev);
  506. case 4: return i965_do_reset(dev);
  507. default: return -ENODEV;
  508. }
  509. }
  510. void intel_uncore_clear_errors(struct drm_device *dev)
  511. {
  512. struct drm_i915_private *dev_priv = dev->dev_private;
  513. /* XXX needs spinlock around caller's grouping */
  514. if (HAS_FPGA_DBG_UNCLAIMED(dev))
  515. __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  516. }
  517. void intel_uncore_check_errors(struct drm_device *dev)
  518. {
  519. struct drm_i915_private *dev_priv = dev->dev_private;
  520. if (HAS_FPGA_DBG_UNCLAIMED(dev) &&
  521. (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
  522. DRM_ERROR("Unclaimed register before interrupt\n");
  523. __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  524. }
  525. }