qlcnic_83xx_hw.c 103 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include "qlcnic_sriov.h"
  9. #include <linux/if_vlan.h>
  10. #include <linux/ipv6.h>
  11. #include <linux/ethtool.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/aer.h>
  14. #define RSS_HASHTYPE_IP_TCP 0x3
  15. #define QLC_83XX_FW_MBX_CMD 0
  16. static const struct qlcnic_mailbox_metadata qlcnic_83xx_mbx_tbl[] = {
  17. {QLCNIC_CMD_CONFIGURE_IP_ADDR, 6, 1},
  18. {QLCNIC_CMD_CONFIG_INTRPT, 18, 34},
  19. {QLCNIC_CMD_CREATE_RX_CTX, 136, 27},
  20. {QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
  21. {QLCNIC_CMD_CREATE_TX_CTX, 54, 18},
  22. {QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
  23. {QLCNIC_CMD_CONFIGURE_MAC_LEARNING, 2, 1},
  24. {QLCNIC_CMD_INTRPT_TEST, 22, 12},
  25. {QLCNIC_CMD_SET_MTU, 3, 1},
  26. {QLCNIC_CMD_READ_PHY, 4, 2},
  27. {QLCNIC_CMD_WRITE_PHY, 5, 1},
  28. {QLCNIC_CMD_READ_HW_REG, 4, 1},
  29. {QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
  30. {QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
  31. {QLCNIC_CMD_READ_MAX_MTU, 4, 2},
  32. {QLCNIC_CMD_READ_MAX_LRO, 4, 2},
  33. {QLCNIC_CMD_MAC_ADDRESS, 4, 3},
  34. {QLCNIC_CMD_GET_PCI_INFO, 1, 66},
  35. {QLCNIC_CMD_GET_NIC_INFO, 2, 19},
  36. {QLCNIC_CMD_SET_NIC_INFO, 32, 1},
  37. {QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
  38. {QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
  39. {QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
  40. {QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
  41. {QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
  42. {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
  43. {QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
  44. {QLCNIC_CMD_CONFIG_PORT, 4, 1},
  45. {QLCNIC_CMD_TEMP_SIZE, 1, 4},
  46. {QLCNIC_CMD_GET_TEMP_HDR, 5, 5},
  47. {QLCNIC_CMD_GET_LINK_EVENT, 2, 1},
  48. {QLCNIC_CMD_CONFIG_MAC_VLAN, 4, 3},
  49. {QLCNIC_CMD_CONFIG_INTR_COAL, 6, 1},
  50. {QLCNIC_CMD_CONFIGURE_RSS, 14, 1},
  51. {QLCNIC_CMD_CONFIGURE_LED, 2, 1},
  52. {QLCNIC_CMD_CONFIGURE_MAC_RX_MODE, 2, 1},
  53. {QLCNIC_CMD_CONFIGURE_HW_LRO, 2, 1},
  54. {QLCNIC_CMD_GET_STATISTICS, 2, 80},
  55. {QLCNIC_CMD_SET_PORT_CONFIG, 2, 1},
  56. {QLCNIC_CMD_GET_PORT_CONFIG, 2, 2},
  57. {QLCNIC_CMD_GET_LINK_STATUS, 2, 4},
  58. {QLCNIC_CMD_IDC_ACK, 5, 1},
  59. {QLCNIC_CMD_INIT_NIC_FUNC, 2, 1},
  60. {QLCNIC_CMD_STOP_NIC_FUNC, 2, 1},
  61. {QLCNIC_CMD_SET_LED_CONFIG, 5, 1},
  62. {QLCNIC_CMD_GET_LED_CONFIG, 1, 5},
  63. {QLCNIC_CMD_83XX_SET_DRV_VER, 4, 1},
  64. {QLCNIC_CMD_ADD_RCV_RINGS, 130, 26},
  65. {QLCNIC_CMD_CONFIG_VPORT, 4, 4},
  66. {QLCNIC_CMD_BC_EVENT_SETUP, 2, 1},
  67. {QLCNIC_CMD_DCB_QUERY_CAP, 1, 2},
  68. {QLCNIC_CMD_DCB_QUERY_PARAM, 2, 50},
  69. };
  70. const u32 qlcnic_83xx_ext_reg_tbl[] = {
  71. 0x38CC, /* Global Reset */
  72. 0x38F0, /* Wildcard */
  73. 0x38FC, /* Informant */
  74. 0x3038, /* Host MBX ctrl */
  75. 0x303C, /* FW MBX ctrl */
  76. 0x355C, /* BOOT LOADER ADDRESS REG */
  77. 0x3560, /* BOOT LOADER SIZE REG */
  78. 0x3564, /* FW IMAGE ADDR REG */
  79. 0x1000, /* MBX intr enable */
  80. 0x1200, /* Default Intr mask */
  81. 0x1204, /* Default Interrupt ID */
  82. 0x3780, /* QLC_83XX_IDC_MAJ_VERSION */
  83. 0x3784, /* QLC_83XX_IDC_DEV_STATE */
  84. 0x3788, /* QLC_83XX_IDC_DRV_PRESENCE */
  85. 0x378C, /* QLC_83XX_IDC_DRV_ACK */
  86. 0x3790, /* QLC_83XX_IDC_CTRL */
  87. 0x3794, /* QLC_83XX_IDC_DRV_AUDIT */
  88. 0x3798, /* QLC_83XX_IDC_MIN_VERSION */
  89. 0x379C, /* QLC_83XX_RECOVER_DRV_LOCK */
  90. 0x37A0, /* QLC_83XX_IDC_PF_0 */
  91. 0x37A4, /* QLC_83XX_IDC_PF_1 */
  92. 0x37A8, /* QLC_83XX_IDC_PF_2 */
  93. 0x37AC, /* QLC_83XX_IDC_PF_3 */
  94. 0x37B0, /* QLC_83XX_IDC_PF_4 */
  95. 0x37B4, /* QLC_83XX_IDC_PF_5 */
  96. 0x37B8, /* QLC_83XX_IDC_PF_6 */
  97. 0x37BC, /* QLC_83XX_IDC_PF_7 */
  98. 0x37C0, /* QLC_83XX_IDC_PF_8 */
  99. 0x37C4, /* QLC_83XX_IDC_PF_9 */
  100. 0x37C8, /* QLC_83XX_IDC_PF_10 */
  101. 0x37CC, /* QLC_83XX_IDC_PF_11 */
  102. 0x37D0, /* QLC_83XX_IDC_PF_12 */
  103. 0x37D4, /* QLC_83XX_IDC_PF_13 */
  104. 0x37D8, /* QLC_83XX_IDC_PF_14 */
  105. 0x37DC, /* QLC_83XX_IDC_PF_15 */
  106. 0x37E0, /* QLC_83XX_IDC_DEV_PARTITION_INFO_1 */
  107. 0x37E4, /* QLC_83XX_IDC_DEV_PARTITION_INFO_2 */
  108. 0x37F0, /* QLC_83XX_DRV_OP_MODE */
  109. 0x37F4, /* QLC_83XX_VNIC_STATE */
  110. 0x3868, /* QLC_83XX_DRV_LOCK */
  111. 0x386C, /* QLC_83XX_DRV_UNLOCK */
  112. 0x3504, /* QLC_83XX_DRV_LOCK_ID */
  113. 0x34A4, /* QLC_83XX_ASIC_TEMP */
  114. };
  115. const u32 qlcnic_83xx_reg_tbl[] = {
  116. 0x34A8, /* PEG_HALT_STAT1 */
  117. 0x34AC, /* PEG_HALT_STAT2 */
  118. 0x34B0, /* FW_HEARTBEAT */
  119. 0x3500, /* FLASH LOCK_ID */
  120. 0x3528, /* FW_CAPABILITIES */
  121. 0x3538, /* Driver active, DRV_REG0 */
  122. 0x3540, /* Device state, DRV_REG1 */
  123. 0x3544, /* Driver state, DRV_REG2 */
  124. 0x3548, /* Driver scratch, DRV_REG3 */
  125. 0x354C, /* Device partiton info, DRV_REG4 */
  126. 0x3524, /* Driver IDC ver, DRV_REG5 */
  127. 0x3550, /* FW_VER_MAJOR */
  128. 0x3554, /* FW_VER_MINOR */
  129. 0x3558, /* FW_VER_SUB */
  130. 0x359C, /* NPAR STATE */
  131. 0x35FC, /* FW_IMG_VALID */
  132. 0x3650, /* CMD_PEG_STATE */
  133. 0x373C, /* RCV_PEG_STATE */
  134. 0x37B4, /* ASIC TEMP */
  135. 0x356C, /* FW API */
  136. 0x3570, /* DRV OP MODE */
  137. 0x3850, /* FLASH LOCK */
  138. 0x3854, /* FLASH UNLOCK */
  139. };
  140. static struct qlcnic_hardware_ops qlcnic_83xx_hw_ops = {
  141. .read_crb = qlcnic_83xx_read_crb,
  142. .write_crb = qlcnic_83xx_write_crb,
  143. .read_reg = qlcnic_83xx_rd_reg_indirect,
  144. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  145. .get_mac_address = qlcnic_83xx_get_mac_address,
  146. .setup_intr = qlcnic_83xx_setup_intr,
  147. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  148. .mbx_cmd = qlcnic_83xx_issue_cmd,
  149. .get_func_no = qlcnic_83xx_get_func_no,
  150. .api_lock = qlcnic_83xx_cam_lock,
  151. .api_unlock = qlcnic_83xx_cam_unlock,
  152. .add_sysfs = qlcnic_83xx_add_sysfs,
  153. .remove_sysfs = qlcnic_83xx_remove_sysfs,
  154. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  155. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  156. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  157. .del_rx_ctx = qlcnic_83xx_del_rx_ctx,
  158. .del_tx_ctx = qlcnic_83xx_del_tx_ctx,
  159. .setup_link_event = qlcnic_83xx_setup_link_event,
  160. .get_nic_info = qlcnic_83xx_get_nic_info,
  161. .get_pci_info = qlcnic_83xx_get_pci_info,
  162. .set_nic_info = qlcnic_83xx_set_nic_info,
  163. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  164. .napi_enable = qlcnic_83xx_napi_enable,
  165. .napi_disable = qlcnic_83xx_napi_disable,
  166. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  167. .config_rss = qlcnic_83xx_config_rss,
  168. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  169. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  170. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  171. .get_board_info = qlcnic_83xx_get_port_info,
  172. .set_mac_filter_count = qlcnic_83xx_set_mac_filter_count,
  173. .free_mac_list = qlcnic_82xx_free_mac_list,
  174. .io_error_detected = qlcnic_83xx_io_error_detected,
  175. .io_slot_reset = qlcnic_83xx_io_slot_reset,
  176. .io_resume = qlcnic_83xx_io_resume,
  177. };
  178. static struct qlcnic_nic_template qlcnic_83xx_ops = {
  179. .config_bridged_mode = qlcnic_config_bridged_mode,
  180. .config_led = qlcnic_config_led,
  181. .request_reset = qlcnic_83xx_idc_request_reset,
  182. .cancel_idc_work = qlcnic_83xx_idc_exit,
  183. .napi_add = qlcnic_83xx_napi_add,
  184. .napi_del = qlcnic_83xx_napi_del,
  185. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  186. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  187. .shutdown = qlcnic_83xx_shutdown,
  188. .resume = qlcnic_83xx_resume,
  189. };
  190. void qlcnic_83xx_register_map(struct qlcnic_hardware_context *ahw)
  191. {
  192. ahw->hw_ops = &qlcnic_83xx_hw_ops;
  193. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  194. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  195. }
  196. int qlcnic_83xx_get_fw_version(struct qlcnic_adapter *adapter)
  197. {
  198. u32 fw_major, fw_minor, fw_build;
  199. struct pci_dev *pdev = adapter->pdev;
  200. fw_major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  201. fw_minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  202. fw_build = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  203. adapter->fw_version = QLCNIC_VERSION_CODE(fw_major, fw_minor, fw_build);
  204. dev_info(&pdev->dev, "Driver v%s, firmware version %d.%d.%d\n",
  205. QLCNIC_LINUX_VERSIONID, fw_major, fw_minor, fw_build);
  206. return adapter->fw_version;
  207. }
  208. static int __qlcnic_set_win_base(struct qlcnic_adapter *adapter, u32 addr)
  209. {
  210. void __iomem *base;
  211. u32 val;
  212. base = adapter->ahw->pci_base0 +
  213. QLC_83XX_CRB_WIN_FUNC(adapter->ahw->pci_func);
  214. writel(addr, base);
  215. val = readl(base);
  216. if (val != addr)
  217. return -EIO;
  218. return 0;
  219. }
  220. int qlcnic_83xx_rd_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  221. int *err)
  222. {
  223. struct qlcnic_hardware_context *ahw = adapter->ahw;
  224. *err = __qlcnic_set_win_base(adapter, (u32) addr);
  225. if (!*err) {
  226. return QLCRDX(ahw, QLCNIC_WILDCARD);
  227. } else {
  228. dev_err(&adapter->pdev->dev,
  229. "%s failed, addr = 0x%lx\n", __func__, addr);
  230. return -EIO;
  231. }
  232. }
  233. int qlcnic_83xx_wrt_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  234. u32 data)
  235. {
  236. int err;
  237. struct qlcnic_hardware_context *ahw = adapter->ahw;
  238. err = __qlcnic_set_win_base(adapter, (u32) addr);
  239. if (!err) {
  240. QLCWRX(ahw, QLCNIC_WILDCARD, data);
  241. return 0;
  242. } else {
  243. dev_err(&adapter->pdev->dev,
  244. "%s failed, addr = 0x%x data = 0x%x\n",
  245. __func__, (int)addr, data);
  246. return err;
  247. }
  248. }
  249. int qlcnic_83xx_setup_intr(struct qlcnic_adapter *adapter)
  250. {
  251. int err, i, num_msix;
  252. struct qlcnic_hardware_context *ahw = adapter->ahw;
  253. num_msix = adapter->drv_sds_rings;
  254. /* account for AEN interrupt MSI-X based interrupts */
  255. num_msix += 1;
  256. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  257. num_msix += adapter->drv_tx_rings;
  258. err = qlcnic_enable_msix(adapter, num_msix);
  259. if (err == -ENOMEM)
  260. return err;
  261. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  262. num_msix = adapter->ahw->num_msix;
  263. else {
  264. if (qlcnic_sriov_vf_check(adapter))
  265. return -EINVAL;
  266. num_msix = 1;
  267. }
  268. /* setup interrupt mapping table for fw */
  269. ahw->intr_tbl = vzalloc(num_msix *
  270. sizeof(struct qlcnic_intrpt_config));
  271. if (!ahw->intr_tbl)
  272. return -ENOMEM;
  273. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  274. /* MSI-X enablement failed, use legacy interrupt */
  275. adapter->tgt_status_reg = ahw->pci_base0 + QLC_83XX_INTX_PTR;
  276. adapter->tgt_mask_reg = ahw->pci_base0 + QLC_83XX_INTX_MASK;
  277. adapter->isr_int_vec = ahw->pci_base0 + QLC_83XX_INTX_TRGR;
  278. adapter->msix_entries[0].vector = adapter->pdev->irq;
  279. dev_info(&adapter->pdev->dev, "using legacy interrupt\n");
  280. }
  281. for (i = 0; i < num_msix; i++) {
  282. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  283. ahw->intr_tbl[i].type = QLCNIC_INTRPT_MSIX;
  284. else
  285. ahw->intr_tbl[i].type = QLCNIC_INTRPT_INTX;
  286. ahw->intr_tbl[i].id = i;
  287. ahw->intr_tbl[i].src = 0;
  288. }
  289. return 0;
  290. }
  291. inline void qlcnic_83xx_clear_legacy_intr_mask(struct qlcnic_adapter *adapter)
  292. {
  293. writel(0, adapter->tgt_mask_reg);
  294. }
  295. inline void qlcnic_83xx_set_legacy_intr_mask(struct qlcnic_adapter *adapter)
  296. {
  297. if (adapter->tgt_mask_reg)
  298. writel(1, adapter->tgt_mask_reg);
  299. }
  300. /* Enable MSI-x and INT-x interrupts */
  301. void qlcnic_83xx_enable_intr(struct qlcnic_adapter *adapter,
  302. struct qlcnic_host_sds_ring *sds_ring)
  303. {
  304. writel(0, sds_ring->crb_intr_mask);
  305. }
  306. /* Disable MSI-x and INT-x interrupts */
  307. void qlcnic_83xx_disable_intr(struct qlcnic_adapter *adapter,
  308. struct qlcnic_host_sds_ring *sds_ring)
  309. {
  310. writel(1, sds_ring->crb_intr_mask);
  311. }
  312. inline void qlcnic_83xx_enable_legacy_msix_mbx_intr(struct qlcnic_adapter
  313. *adapter)
  314. {
  315. u32 mask;
  316. /* Mailbox in MSI-x mode and Legacy Interrupt share the same
  317. * source register. We could be here before contexts are created
  318. * and sds_ring->crb_intr_mask has not been initialized, calculate
  319. * BAR offset for Interrupt Source Register
  320. */
  321. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  322. writel(0, adapter->ahw->pci_base0 + mask);
  323. }
  324. void qlcnic_83xx_disable_mbx_intr(struct qlcnic_adapter *adapter)
  325. {
  326. u32 mask;
  327. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  328. writel(1, adapter->ahw->pci_base0 + mask);
  329. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, 0);
  330. }
  331. static inline void qlcnic_83xx_get_mbx_data(struct qlcnic_adapter *adapter,
  332. struct qlcnic_cmd_args *cmd)
  333. {
  334. int i;
  335. if (cmd->op_type == QLC_83XX_MBX_POST_BC_OP)
  336. return;
  337. for (i = 0; i < cmd->rsp.num; i++)
  338. cmd->rsp.arg[i] = readl(QLCNIC_MBX_FW(adapter->ahw, i));
  339. }
  340. irqreturn_t qlcnic_83xx_clear_legacy_intr(struct qlcnic_adapter *adapter)
  341. {
  342. u32 intr_val;
  343. struct qlcnic_hardware_context *ahw = adapter->ahw;
  344. int retries = 0;
  345. intr_val = readl(adapter->tgt_status_reg);
  346. if (!QLC_83XX_VALID_INTX_BIT31(intr_val))
  347. return IRQ_NONE;
  348. if (QLC_83XX_INTX_FUNC(intr_val) != adapter->ahw->pci_func) {
  349. adapter->stats.spurious_intr++;
  350. return IRQ_NONE;
  351. }
  352. /* The barrier is required to ensure writes to the registers */
  353. wmb();
  354. /* clear the interrupt trigger control register */
  355. writel(0, adapter->isr_int_vec);
  356. intr_val = readl(adapter->isr_int_vec);
  357. do {
  358. intr_val = readl(adapter->tgt_status_reg);
  359. if (QLC_83XX_INTX_FUNC(intr_val) != ahw->pci_func)
  360. break;
  361. retries++;
  362. } while (QLC_83XX_VALID_INTX_BIT30(intr_val) &&
  363. (retries < QLC_83XX_LEGACY_INTX_MAX_RETRY));
  364. return IRQ_HANDLED;
  365. }
  366. static inline void qlcnic_83xx_notify_mbx_response(struct qlcnic_mailbox *mbx)
  367. {
  368. atomic_set(&mbx->rsp_status, QLC_83XX_MBX_RESPONSE_ARRIVED);
  369. complete(&mbx->completion);
  370. }
  371. static void qlcnic_83xx_poll_process_aen(struct qlcnic_adapter *adapter)
  372. {
  373. u32 resp, event, rsp_status = QLC_83XX_MBX_RESPONSE_ARRIVED;
  374. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  375. unsigned long flags;
  376. spin_lock_irqsave(&mbx->aen_lock, flags);
  377. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  378. if (!(resp & QLCNIC_SET_OWNER))
  379. goto out;
  380. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  381. if (event & QLCNIC_MBX_ASYNC_EVENT) {
  382. __qlcnic_83xx_process_aen(adapter);
  383. } else {
  384. if (atomic_read(&mbx->rsp_status) != rsp_status)
  385. qlcnic_83xx_notify_mbx_response(mbx);
  386. }
  387. out:
  388. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  389. spin_unlock_irqrestore(&mbx->aen_lock, flags);
  390. }
  391. irqreturn_t qlcnic_83xx_intr(int irq, void *data)
  392. {
  393. struct qlcnic_adapter *adapter = data;
  394. struct qlcnic_host_sds_ring *sds_ring;
  395. struct qlcnic_hardware_context *ahw = adapter->ahw;
  396. if (qlcnic_83xx_clear_legacy_intr(adapter) == IRQ_NONE)
  397. return IRQ_NONE;
  398. qlcnic_83xx_poll_process_aen(adapter);
  399. if (ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  400. ahw->diag_cnt++;
  401. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  402. return IRQ_HANDLED;
  403. }
  404. if (!test_bit(__QLCNIC_DEV_UP, &adapter->state)) {
  405. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  406. } else {
  407. sds_ring = &adapter->recv_ctx->sds_rings[0];
  408. napi_schedule(&sds_ring->napi);
  409. }
  410. return IRQ_HANDLED;
  411. }
  412. irqreturn_t qlcnic_83xx_tmp_intr(int irq, void *data)
  413. {
  414. struct qlcnic_host_sds_ring *sds_ring = data;
  415. struct qlcnic_adapter *adapter = sds_ring->adapter;
  416. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  417. goto done;
  418. if (adapter->nic_ops->clear_legacy_intr(adapter) == IRQ_NONE)
  419. return IRQ_NONE;
  420. done:
  421. adapter->ahw->diag_cnt++;
  422. qlcnic_83xx_enable_intr(adapter, sds_ring);
  423. return IRQ_HANDLED;
  424. }
  425. void qlcnic_83xx_free_mbx_intr(struct qlcnic_adapter *adapter)
  426. {
  427. u32 num_msix;
  428. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  429. qlcnic_83xx_set_legacy_intr_mask(adapter);
  430. qlcnic_83xx_disable_mbx_intr(adapter);
  431. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  432. num_msix = adapter->ahw->num_msix - 1;
  433. else
  434. num_msix = 0;
  435. msleep(20);
  436. if (adapter->msix_entries) {
  437. synchronize_irq(adapter->msix_entries[num_msix].vector);
  438. free_irq(adapter->msix_entries[num_msix].vector, adapter);
  439. }
  440. }
  441. int qlcnic_83xx_setup_mbx_intr(struct qlcnic_adapter *adapter)
  442. {
  443. irq_handler_t handler;
  444. u32 val;
  445. int err = 0;
  446. unsigned long flags = 0;
  447. if (!(adapter->flags & QLCNIC_MSI_ENABLED) &&
  448. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  449. flags |= IRQF_SHARED;
  450. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  451. handler = qlcnic_83xx_handle_aen;
  452. val = adapter->msix_entries[adapter->ahw->num_msix - 1].vector;
  453. err = request_irq(val, handler, flags, "qlcnic-MB", adapter);
  454. if (err) {
  455. dev_err(&adapter->pdev->dev,
  456. "failed to register MBX interrupt\n");
  457. return err;
  458. }
  459. } else {
  460. handler = qlcnic_83xx_intr;
  461. val = adapter->msix_entries[0].vector;
  462. err = request_irq(val, handler, flags, "qlcnic", adapter);
  463. if (err) {
  464. dev_err(&adapter->pdev->dev,
  465. "failed to register INTx interrupt\n");
  466. return err;
  467. }
  468. qlcnic_83xx_clear_legacy_intr_mask(adapter);
  469. }
  470. /* Enable mailbox interrupt */
  471. qlcnic_83xx_enable_mbx_interrupt(adapter);
  472. return err;
  473. }
  474. void qlcnic_83xx_get_func_no(struct qlcnic_adapter *adapter)
  475. {
  476. u32 val = QLCRDX(adapter->ahw, QLCNIC_INFORMANT);
  477. adapter->ahw->pci_func = (val >> 24) & 0xff;
  478. }
  479. int qlcnic_83xx_cam_lock(struct qlcnic_adapter *adapter)
  480. {
  481. void __iomem *addr;
  482. u32 val, limit = 0;
  483. struct qlcnic_hardware_context *ahw = adapter->ahw;
  484. addr = ahw->pci_base0 + QLC_83XX_SEM_LOCK_FUNC(ahw->pci_func);
  485. do {
  486. val = readl(addr);
  487. if (val) {
  488. /* write the function number to register */
  489. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER,
  490. ahw->pci_func);
  491. return 0;
  492. }
  493. usleep_range(1000, 2000);
  494. } while (++limit <= QLCNIC_PCIE_SEM_TIMEOUT);
  495. return -EIO;
  496. }
  497. void qlcnic_83xx_cam_unlock(struct qlcnic_adapter *adapter)
  498. {
  499. void __iomem *addr;
  500. u32 val;
  501. struct qlcnic_hardware_context *ahw = adapter->ahw;
  502. addr = ahw->pci_base0 + QLC_83XX_SEM_UNLOCK_FUNC(ahw->pci_func);
  503. val = readl(addr);
  504. }
  505. void qlcnic_83xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
  506. loff_t offset, size_t size)
  507. {
  508. int ret = 0;
  509. u32 data;
  510. if (qlcnic_api_lock(adapter)) {
  511. dev_err(&adapter->pdev->dev,
  512. "%s: failed to acquire lock. addr offset 0x%x\n",
  513. __func__, (u32)offset);
  514. return;
  515. }
  516. data = QLCRD32(adapter, (u32) offset, &ret);
  517. qlcnic_api_unlock(adapter);
  518. if (ret == -EIO) {
  519. dev_err(&adapter->pdev->dev,
  520. "%s: failed. addr offset 0x%x\n",
  521. __func__, (u32)offset);
  522. return;
  523. }
  524. memcpy(buf, &data, size);
  525. }
  526. void qlcnic_83xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
  527. loff_t offset, size_t size)
  528. {
  529. u32 data;
  530. memcpy(&data, buf, size);
  531. qlcnic_83xx_wrt_reg_indirect(adapter, (u32) offset, data);
  532. }
  533. int qlcnic_83xx_get_port_info(struct qlcnic_adapter *adapter)
  534. {
  535. int status;
  536. status = qlcnic_83xx_get_port_config(adapter);
  537. if (status) {
  538. dev_err(&adapter->pdev->dev,
  539. "Get Port Info failed\n");
  540. } else {
  541. if (QLC_83XX_SFP_10G_CAPABLE(adapter->ahw->port_config))
  542. adapter->ahw->port_type = QLCNIC_XGBE;
  543. else
  544. adapter->ahw->port_type = QLCNIC_GBE;
  545. if (QLC_83XX_AUTONEG(adapter->ahw->port_config))
  546. adapter->ahw->link_autoneg = AUTONEG_ENABLE;
  547. }
  548. return status;
  549. }
  550. void qlcnic_83xx_set_mac_filter_count(struct qlcnic_adapter *adapter)
  551. {
  552. struct qlcnic_hardware_context *ahw = adapter->ahw;
  553. u16 act_pci_fn = ahw->act_pci_func;
  554. u16 count;
  555. ahw->max_mc_count = QLC_83XX_MAX_MC_COUNT;
  556. if (act_pci_fn <= 2)
  557. count = (QLC_83XX_MAX_UC_COUNT - QLC_83XX_MAX_MC_COUNT) /
  558. act_pci_fn;
  559. else
  560. count = (QLC_83XX_LB_MAX_FILTERS - QLC_83XX_MAX_MC_COUNT) /
  561. act_pci_fn;
  562. ahw->max_uc_count = count;
  563. }
  564. void qlcnic_83xx_enable_mbx_interrupt(struct qlcnic_adapter *adapter)
  565. {
  566. u32 val;
  567. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  568. val = BIT_2 | ((adapter->ahw->num_msix - 1) << 8);
  569. else
  570. val = BIT_2;
  571. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  572. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  573. }
  574. void qlcnic_83xx_check_vf(struct qlcnic_adapter *adapter,
  575. const struct pci_device_id *ent)
  576. {
  577. u32 op_mode, priv_level;
  578. struct qlcnic_hardware_context *ahw = adapter->ahw;
  579. ahw->fw_hal_version = 2;
  580. qlcnic_get_func_no(adapter);
  581. if (qlcnic_sriov_vf_check(adapter)) {
  582. qlcnic_sriov_vf_set_ops(adapter);
  583. return;
  584. }
  585. /* Determine function privilege level */
  586. op_mode = QLCRDX(adapter->ahw, QLC_83XX_DRV_OP_MODE);
  587. if (op_mode == QLC_83XX_DEFAULT_OPMODE)
  588. priv_level = QLCNIC_MGMT_FUNC;
  589. else
  590. priv_level = QLC_83XX_GET_FUNC_PRIVILEGE(op_mode,
  591. ahw->pci_func);
  592. if (priv_level == QLCNIC_NON_PRIV_FUNC) {
  593. ahw->op_mode = QLCNIC_NON_PRIV_FUNC;
  594. dev_info(&adapter->pdev->dev,
  595. "HAL Version: %d Non Privileged function\n",
  596. ahw->fw_hal_version);
  597. adapter->nic_ops = &qlcnic_vf_ops;
  598. } else {
  599. if (pci_find_ext_capability(adapter->pdev,
  600. PCI_EXT_CAP_ID_SRIOV))
  601. set_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state);
  602. adapter->nic_ops = &qlcnic_83xx_ops;
  603. }
  604. }
  605. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  606. u32 data[]);
  607. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  608. u32 data[]);
  609. void qlcnic_dump_mbx(struct qlcnic_adapter *adapter,
  610. struct qlcnic_cmd_args *cmd)
  611. {
  612. int i;
  613. if (cmd->op_type == QLC_83XX_MBX_POST_BC_OP)
  614. return;
  615. dev_info(&adapter->pdev->dev,
  616. "Host MBX regs(%d)\n", cmd->req.num);
  617. for (i = 0; i < cmd->req.num; i++) {
  618. if (i && !(i % 8))
  619. pr_info("\n");
  620. pr_info("%08x ", cmd->req.arg[i]);
  621. }
  622. pr_info("\n");
  623. dev_info(&adapter->pdev->dev,
  624. "FW MBX regs(%d)\n", cmd->rsp.num);
  625. for (i = 0; i < cmd->rsp.num; i++) {
  626. if (i && !(i % 8))
  627. pr_info("\n");
  628. pr_info("%08x ", cmd->rsp.arg[i]);
  629. }
  630. pr_info("\n");
  631. }
  632. static void qlcnic_83xx_poll_for_mbx_completion(struct qlcnic_adapter *adapter,
  633. struct qlcnic_cmd_args *cmd)
  634. {
  635. struct qlcnic_hardware_context *ahw = adapter->ahw;
  636. int opcode = LSW(cmd->req.arg[0]);
  637. unsigned long max_loops;
  638. max_loops = cmd->total_cmds * QLC_83XX_MBX_CMD_LOOP;
  639. for (; max_loops; max_loops--) {
  640. if (atomic_read(&cmd->rsp_status) ==
  641. QLC_83XX_MBX_RESPONSE_ARRIVED)
  642. return;
  643. udelay(1);
  644. }
  645. dev_err(&adapter->pdev->dev,
  646. "%s: Mailbox command timed out, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  647. __func__, opcode, cmd->type, ahw->pci_func, ahw->op_mode);
  648. flush_workqueue(ahw->mailbox->work_q);
  649. return;
  650. }
  651. int qlcnic_83xx_issue_cmd(struct qlcnic_adapter *adapter,
  652. struct qlcnic_cmd_args *cmd)
  653. {
  654. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  655. struct qlcnic_hardware_context *ahw = adapter->ahw;
  656. int cmd_type, err, opcode;
  657. unsigned long timeout;
  658. if (!mbx)
  659. return -EIO;
  660. opcode = LSW(cmd->req.arg[0]);
  661. cmd_type = cmd->type;
  662. err = mbx->ops->enqueue_cmd(adapter, cmd, &timeout);
  663. if (err) {
  664. dev_err(&adapter->pdev->dev,
  665. "%s: Mailbox not available, cmd_op=0x%x, cmd_context=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  666. __func__, opcode, cmd->type, ahw->pci_func,
  667. ahw->op_mode);
  668. return err;
  669. }
  670. switch (cmd_type) {
  671. case QLC_83XX_MBX_CMD_WAIT:
  672. if (!wait_for_completion_timeout(&cmd->completion, timeout)) {
  673. dev_err(&adapter->pdev->dev,
  674. "%s: Mailbox command timed out, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  675. __func__, opcode, cmd_type, ahw->pci_func,
  676. ahw->op_mode);
  677. flush_workqueue(mbx->work_q);
  678. }
  679. break;
  680. case QLC_83XX_MBX_CMD_NO_WAIT:
  681. return 0;
  682. case QLC_83XX_MBX_CMD_BUSY_WAIT:
  683. qlcnic_83xx_poll_for_mbx_completion(adapter, cmd);
  684. break;
  685. default:
  686. dev_err(&adapter->pdev->dev,
  687. "%s: Invalid mailbox command, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  688. __func__, opcode, cmd_type, ahw->pci_func,
  689. ahw->op_mode);
  690. qlcnic_83xx_detach_mailbox_work(adapter);
  691. }
  692. return cmd->rsp_opcode;
  693. }
  694. int qlcnic_83xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  695. struct qlcnic_adapter *adapter, u32 type)
  696. {
  697. int i, size;
  698. u32 temp;
  699. const struct qlcnic_mailbox_metadata *mbx_tbl;
  700. memset(mbx, 0, sizeof(struct qlcnic_cmd_args));
  701. mbx_tbl = qlcnic_83xx_mbx_tbl;
  702. size = ARRAY_SIZE(qlcnic_83xx_mbx_tbl);
  703. for (i = 0; i < size; i++) {
  704. if (type == mbx_tbl[i].cmd) {
  705. mbx->op_type = QLC_83XX_FW_MBX_CMD;
  706. mbx->req.num = mbx_tbl[i].in_args;
  707. mbx->rsp.num = mbx_tbl[i].out_args;
  708. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  709. GFP_ATOMIC);
  710. if (!mbx->req.arg)
  711. return -ENOMEM;
  712. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  713. GFP_ATOMIC);
  714. if (!mbx->rsp.arg) {
  715. kfree(mbx->req.arg);
  716. mbx->req.arg = NULL;
  717. return -ENOMEM;
  718. }
  719. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  720. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  721. temp = adapter->ahw->fw_hal_version << 29;
  722. mbx->req.arg[0] = (type | (mbx->req.num << 16) | temp);
  723. mbx->cmd_op = type;
  724. return 0;
  725. }
  726. }
  727. return -EINVAL;
  728. }
  729. void qlcnic_83xx_idc_aen_work(struct work_struct *work)
  730. {
  731. struct qlcnic_adapter *adapter;
  732. struct qlcnic_cmd_args cmd;
  733. int i, err = 0;
  734. adapter = container_of(work, struct qlcnic_adapter, idc_aen_work.work);
  735. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_IDC_ACK);
  736. if (err)
  737. return;
  738. for (i = 1; i < QLC_83XX_MBX_AEN_CNT; i++)
  739. cmd.req.arg[i] = adapter->ahw->mbox_aen[i];
  740. err = qlcnic_issue_cmd(adapter, &cmd);
  741. if (err)
  742. dev_info(&adapter->pdev->dev,
  743. "%s: Mailbox IDC ACK failed.\n", __func__);
  744. qlcnic_free_mbx_args(&cmd);
  745. }
  746. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  747. u32 data[])
  748. {
  749. dev_dbg(&adapter->pdev->dev, "Completion AEN:0x%x.\n",
  750. QLCNIC_MBX_RSP(data[0]));
  751. clear_bit(QLC_83XX_IDC_COMP_AEN, &adapter->ahw->idc.status);
  752. return;
  753. }
  754. void __qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  755. {
  756. struct qlcnic_hardware_context *ahw = adapter->ahw;
  757. u32 event[QLC_83XX_MBX_AEN_CNT];
  758. int i;
  759. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  760. event[i] = readl(QLCNIC_MBX_FW(ahw, i));
  761. switch (QLCNIC_MBX_RSP(event[0])) {
  762. case QLCNIC_MBX_LINK_EVENT:
  763. qlcnic_83xx_handle_link_aen(adapter, event);
  764. break;
  765. case QLCNIC_MBX_COMP_EVENT:
  766. qlcnic_83xx_handle_idc_comp_aen(adapter, event);
  767. break;
  768. case QLCNIC_MBX_REQUEST_EVENT:
  769. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  770. adapter->ahw->mbox_aen[i] = QLCNIC_MBX_RSP(event[i]);
  771. queue_delayed_work(adapter->qlcnic_wq,
  772. &adapter->idc_aen_work, 0);
  773. break;
  774. case QLCNIC_MBX_TIME_EXTEND_EVENT:
  775. ahw->extend_lb_time = event[1] >> 8 & 0xf;
  776. break;
  777. case QLCNIC_MBX_BC_EVENT:
  778. qlcnic_sriov_handle_bc_event(adapter, event[1]);
  779. break;
  780. case QLCNIC_MBX_SFP_INSERT_EVENT:
  781. dev_info(&adapter->pdev->dev, "SFP+ Insert AEN:0x%x.\n",
  782. QLCNIC_MBX_RSP(event[0]));
  783. break;
  784. case QLCNIC_MBX_SFP_REMOVE_EVENT:
  785. dev_info(&adapter->pdev->dev, "SFP Removed AEN:0x%x.\n",
  786. QLCNIC_MBX_RSP(event[0]));
  787. break;
  788. case QLCNIC_MBX_DCBX_CONFIG_CHANGE_EVENT:
  789. qlcnic_dcb_aen_handler(adapter->dcb, (void *)&event[1]);
  790. break;
  791. default:
  792. dev_dbg(&adapter->pdev->dev, "Unsupported AEN:0x%x.\n",
  793. QLCNIC_MBX_RSP(event[0]));
  794. break;
  795. }
  796. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  797. }
  798. static void qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  799. {
  800. u32 resp, event, rsp_status = QLC_83XX_MBX_RESPONSE_ARRIVED;
  801. struct qlcnic_hardware_context *ahw = adapter->ahw;
  802. struct qlcnic_mailbox *mbx = ahw->mailbox;
  803. unsigned long flags;
  804. spin_lock_irqsave(&mbx->aen_lock, flags);
  805. resp = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  806. if (resp & QLCNIC_SET_OWNER) {
  807. event = readl(QLCNIC_MBX_FW(ahw, 0));
  808. if (event & QLCNIC_MBX_ASYNC_EVENT) {
  809. __qlcnic_83xx_process_aen(adapter);
  810. } else {
  811. if (atomic_read(&mbx->rsp_status) != rsp_status)
  812. qlcnic_83xx_notify_mbx_response(mbx);
  813. }
  814. }
  815. spin_unlock_irqrestore(&mbx->aen_lock, flags);
  816. }
  817. static void qlcnic_83xx_mbx_poll_work(struct work_struct *work)
  818. {
  819. struct qlcnic_adapter *adapter;
  820. adapter = container_of(work, struct qlcnic_adapter, mbx_poll_work.work);
  821. if (!test_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  822. return;
  823. qlcnic_83xx_process_aen(adapter);
  824. queue_delayed_work(adapter->qlcnic_wq, &adapter->mbx_poll_work,
  825. (HZ / 10));
  826. }
  827. void qlcnic_83xx_enable_mbx_poll(struct qlcnic_adapter *adapter)
  828. {
  829. if (test_and_set_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  830. return;
  831. INIT_DELAYED_WORK(&adapter->mbx_poll_work, qlcnic_83xx_mbx_poll_work);
  832. queue_delayed_work(adapter->qlcnic_wq, &adapter->mbx_poll_work, 0);
  833. }
  834. void qlcnic_83xx_disable_mbx_poll(struct qlcnic_adapter *adapter)
  835. {
  836. if (!test_and_clear_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  837. return;
  838. cancel_delayed_work_sync(&adapter->mbx_poll_work);
  839. }
  840. static int qlcnic_83xx_add_rings(struct qlcnic_adapter *adapter)
  841. {
  842. int index, i, err, sds_mbx_size;
  843. u32 *buf, intrpt_id, intr_mask;
  844. u16 context_id;
  845. u8 num_sds;
  846. struct qlcnic_cmd_args cmd;
  847. struct qlcnic_host_sds_ring *sds;
  848. struct qlcnic_sds_mbx sds_mbx;
  849. struct qlcnic_add_rings_mbx_out *mbx_out;
  850. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  851. struct qlcnic_hardware_context *ahw = adapter->ahw;
  852. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  853. context_id = recv_ctx->context_id;
  854. num_sds = adapter->drv_sds_rings - QLCNIC_MAX_SDS_RINGS;
  855. ahw->hw_ops->alloc_mbx_args(&cmd, adapter,
  856. QLCNIC_CMD_ADD_RCV_RINGS);
  857. cmd.req.arg[1] = 0 | (num_sds << 8) | (context_id << 16);
  858. /* set up status rings, mbx 2-81 */
  859. index = 2;
  860. for (i = 8; i < adapter->drv_sds_rings; i++) {
  861. memset(&sds_mbx, 0, sds_mbx_size);
  862. sds = &recv_ctx->sds_rings[i];
  863. sds->consumer = 0;
  864. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  865. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  866. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  867. sds_mbx.sds_ring_size = sds->num_desc;
  868. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  869. intrpt_id = ahw->intr_tbl[i].id;
  870. else
  871. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  872. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  873. sds_mbx.intrpt_id = intrpt_id;
  874. else
  875. sds_mbx.intrpt_id = 0xffff;
  876. sds_mbx.intrpt_val = 0;
  877. buf = &cmd.req.arg[index];
  878. memcpy(buf, &sds_mbx, sds_mbx_size);
  879. index += sds_mbx_size / sizeof(u32);
  880. }
  881. /* send the mailbox command */
  882. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  883. if (err) {
  884. dev_err(&adapter->pdev->dev,
  885. "Failed to add rings %d\n", err);
  886. goto out;
  887. }
  888. mbx_out = (struct qlcnic_add_rings_mbx_out *)&cmd.rsp.arg[1];
  889. index = 0;
  890. /* status descriptor ring */
  891. for (i = 8; i < adapter->drv_sds_rings; i++) {
  892. sds = &recv_ctx->sds_rings[i];
  893. sds->crb_sts_consumer = ahw->pci_base0 +
  894. mbx_out->host_csmr[index];
  895. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  896. intr_mask = ahw->intr_tbl[i].src;
  897. else
  898. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  899. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  900. index++;
  901. }
  902. out:
  903. qlcnic_free_mbx_args(&cmd);
  904. return err;
  905. }
  906. void qlcnic_83xx_del_rx_ctx(struct qlcnic_adapter *adapter)
  907. {
  908. int err;
  909. u32 temp = 0;
  910. struct qlcnic_cmd_args cmd;
  911. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  912. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_RX_CTX))
  913. return;
  914. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  915. cmd.req.arg[0] |= (0x3 << 29);
  916. if (qlcnic_sriov_pf_check(adapter))
  917. qlcnic_pf_set_interface_id_del_rx_ctx(adapter, &temp);
  918. cmd.req.arg[1] = recv_ctx->context_id | temp;
  919. err = qlcnic_issue_cmd(adapter, &cmd);
  920. if (err)
  921. dev_err(&adapter->pdev->dev,
  922. "Failed to destroy rx ctx in firmware\n");
  923. recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
  924. qlcnic_free_mbx_args(&cmd);
  925. }
  926. int qlcnic_83xx_create_rx_ctx(struct qlcnic_adapter *adapter)
  927. {
  928. int i, err, index, sds_mbx_size, rds_mbx_size;
  929. u8 num_sds, num_rds;
  930. u32 *buf, intrpt_id, intr_mask, cap = 0;
  931. struct qlcnic_host_sds_ring *sds;
  932. struct qlcnic_host_rds_ring *rds;
  933. struct qlcnic_sds_mbx sds_mbx;
  934. struct qlcnic_rds_mbx rds_mbx;
  935. struct qlcnic_cmd_args cmd;
  936. struct qlcnic_rcv_mbx_out *mbx_out;
  937. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  938. struct qlcnic_hardware_context *ahw = adapter->ahw;
  939. num_rds = adapter->max_rds_rings;
  940. if (adapter->drv_sds_rings <= QLCNIC_MAX_SDS_RINGS)
  941. num_sds = adapter->drv_sds_rings;
  942. else
  943. num_sds = QLCNIC_MAX_SDS_RINGS;
  944. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  945. rds_mbx_size = sizeof(struct qlcnic_rds_mbx);
  946. cap = QLCNIC_CAP0_LEGACY_CONTEXT;
  947. if (adapter->flags & QLCNIC_FW_LRO_MSS_CAP)
  948. cap |= QLC_83XX_FW_CAP_LRO_MSS;
  949. /* set mailbox hdr and capabilities */
  950. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  951. QLCNIC_CMD_CREATE_RX_CTX);
  952. if (err)
  953. return err;
  954. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  955. cmd.req.arg[0] |= (0x3 << 29);
  956. cmd.req.arg[1] = cap;
  957. cmd.req.arg[5] = 1 | (num_rds << 5) | (num_sds << 8) |
  958. (QLC_83XX_HOST_RDS_MODE_UNIQUE << 16);
  959. if (qlcnic_sriov_pf_check(adapter))
  960. qlcnic_pf_set_interface_id_create_rx_ctx(adapter,
  961. &cmd.req.arg[6]);
  962. /* set up status rings, mbx 8-57/87 */
  963. index = QLC_83XX_HOST_SDS_MBX_IDX;
  964. for (i = 0; i < num_sds; i++) {
  965. memset(&sds_mbx, 0, sds_mbx_size);
  966. sds = &recv_ctx->sds_rings[i];
  967. sds->consumer = 0;
  968. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  969. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  970. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  971. sds_mbx.sds_ring_size = sds->num_desc;
  972. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  973. intrpt_id = ahw->intr_tbl[i].id;
  974. else
  975. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  976. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  977. sds_mbx.intrpt_id = intrpt_id;
  978. else
  979. sds_mbx.intrpt_id = 0xffff;
  980. sds_mbx.intrpt_val = 0;
  981. buf = &cmd.req.arg[index];
  982. memcpy(buf, &sds_mbx, sds_mbx_size);
  983. index += sds_mbx_size / sizeof(u32);
  984. }
  985. /* set up receive rings, mbx 88-111/135 */
  986. index = QLCNIC_HOST_RDS_MBX_IDX;
  987. rds = &recv_ctx->rds_rings[0];
  988. rds->producer = 0;
  989. memset(&rds_mbx, 0, rds_mbx_size);
  990. rds_mbx.phy_addr_reg_low = LSD(rds->phys_addr);
  991. rds_mbx.phy_addr_reg_high = MSD(rds->phys_addr);
  992. rds_mbx.reg_ring_sz = rds->dma_size;
  993. rds_mbx.reg_ring_len = rds->num_desc;
  994. /* Jumbo ring */
  995. rds = &recv_ctx->rds_rings[1];
  996. rds->producer = 0;
  997. rds_mbx.phy_addr_jmb_low = LSD(rds->phys_addr);
  998. rds_mbx.phy_addr_jmb_high = MSD(rds->phys_addr);
  999. rds_mbx.jmb_ring_sz = rds->dma_size;
  1000. rds_mbx.jmb_ring_len = rds->num_desc;
  1001. buf = &cmd.req.arg[index];
  1002. memcpy(buf, &rds_mbx, rds_mbx_size);
  1003. /* send the mailbox command */
  1004. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  1005. if (err) {
  1006. dev_err(&adapter->pdev->dev,
  1007. "Failed to create Rx ctx in firmware%d\n", err);
  1008. goto out;
  1009. }
  1010. mbx_out = (struct qlcnic_rcv_mbx_out *)&cmd.rsp.arg[1];
  1011. recv_ctx->context_id = mbx_out->ctx_id;
  1012. recv_ctx->state = mbx_out->state;
  1013. recv_ctx->virt_port = mbx_out->vport_id;
  1014. dev_info(&adapter->pdev->dev, "Rx Context[%d] Created, state:0x%x\n",
  1015. recv_ctx->context_id, recv_ctx->state);
  1016. /* Receive descriptor ring */
  1017. /* Standard ring */
  1018. rds = &recv_ctx->rds_rings[0];
  1019. rds->crb_rcv_producer = ahw->pci_base0 +
  1020. mbx_out->host_prod[0].reg_buf;
  1021. /* Jumbo ring */
  1022. rds = &recv_ctx->rds_rings[1];
  1023. rds->crb_rcv_producer = ahw->pci_base0 +
  1024. mbx_out->host_prod[0].jmb_buf;
  1025. /* status descriptor ring */
  1026. for (i = 0; i < num_sds; i++) {
  1027. sds = &recv_ctx->sds_rings[i];
  1028. sds->crb_sts_consumer = ahw->pci_base0 +
  1029. mbx_out->host_csmr[i];
  1030. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1031. intr_mask = ahw->intr_tbl[i].src;
  1032. else
  1033. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  1034. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1035. }
  1036. if (adapter->drv_sds_rings > QLCNIC_MAX_SDS_RINGS)
  1037. err = qlcnic_83xx_add_rings(adapter);
  1038. out:
  1039. qlcnic_free_mbx_args(&cmd);
  1040. return err;
  1041. }
  1042. void qlcnic_83xx_del_tx_ctx(struct qlcnic_adapter *adapter,
  1043. struct qlcnic_host_tx_ring *tx_ring)
  1044. {
  1045. struct qlcnic_cmd_args cmd;
  1046. u32 temp = 0;
  1047. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_TX_CTX))
  1048. return;
  1049. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1050. cmd.req.arg[0] |= (0x3 << 29);
  1051. if (qlcnic_sriov_pf_check(adapter))
  1052. qlcnic_pf_set_interface_id_del_tx_ctx(adapter, &temp);
  1053. cmd.req.arg[1] = tx_ring->ctx_id | temp;
  1054. if (qlcnic_issue_cmd(adapter, &cmd))
  1055. dev_err(&adapter->pdev->dev,
  1056. "Failed to destroy tx ctx in firmware\n");
  1057. qlcnic_free_mbx_args(&cmd);
  1058. }
  1059. int qlcnic_83xx_create_tx_ctx(struct qlcnic_adapter *adapter,
  1060. struct qlcnic_host_tx_ring *tx, int ring)
  1061. {
  1062. int err;
  1063. u16 msix_id;
  1064. u32 *buf, intr_mask, temp = 0;
  1065. struct qlcnic_cmd_args cmd;
  1066. struct qlcnic_tx_mbx mbx;
  1067. struct qlcnic_tx_mbx_out *mbx_out;
  1068. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1069. u32 msix_vector;
  1070. /* Reset host resources */
  1071. tx->producer = 0;
  1072. tx->sw_consumer = 0;
  1073. *(tx->hw_consumer) = 0;
  1074. memset(&mbx, 0, sizeof(struct qlcnic_tx_mbx));
  1075. /* setup mailbox inbox registerss */
  1076. mbx.phys_addr_low = LSD(tx->phys_addr);
  1077. mbx.phys_addr_high = MSD(tx->phys_addr);
  1078. mbx.cnsmr_index_low = LSD(tx->hw_cons_phys_addr);
  1079. mbx.cnsmr_index_high = MSD(tx->hw_cons_phys_addr);
  1080. mbx.size = tx->num_desc;
  1081. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  1082. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  1083. msix_vector = adapter->drv_sds_rings + ring;
  1084. else
  1085. msix_vector = adapter->drv_sds_rings - 1;
  1086. msix_id = ahw->intr_tbl[msix_vector].id;
  1087. } else {
  1088. msix_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  1089. }
  1090. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  1091. mbx.intr_id = msix_id;
  1092. else
  1093. mbx.intr_id = 0xffff;
  1094. mbx.src = 0;
  1095. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
  1096. if (err)
  1097. return err;
  1098. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1099. cmd.req.arg[0] |= (0x3 << 29);
  1100. if (qlcnic_sriov_pf_check(adapter))
  1101. qlcnic_pf_set_interface_id_create_tx_ctx(adapter, &temp);
  1102. cmd.req.arg[1] = QLCNIC_CAP0_LEGACY_CONTEXT;
  1103. cmd.req.arg[5] = QLCNIC_SINGLE_RING | temp;
  1104. buf = &cmd.req.arg[6];
  1105. memcpy(buf, &mbx, sizeof(struct qlcnic_tx_mbx));
  1106. /* send the mailbox command*/
  1107. err = qlcnic_issue_cmd(adapter, &cmd);
  1108. if (err) {
  1109. dev_err(&adapter->pdev->dev,
  1110. "Failed to create Tx ctx in firmware 0x%x\n", err);
  1111. goto out;
  1112. }
  1113. mbx_out = (struct qlcnic_tx_mbx_out *)&cmd.rsp.arg[2];
  1114. tx->crb_cmd_producer = ahw->pci_base0 + mbx_out->host_prod;
  1115. tx->ctx_id = mbx_out->ctx_id;
  1116. if ((adapter->flags & QLCNIC_MSIX_ENABLED) &&
  1117. !(adapter->flags & QLCNIC_TX_INTR_SHARED)) {
  1118. intr_mask = ahw->intr_tbl[adapter->drv_sds_rings + ring].src;
  1119. tx->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1120. }
  1121. dev_info(&adapter->pdev->dev, "Tx Context[0x%x] Created, state:0x%x\n",
  1122. tx->ctx_id, mbx_out->state);
  1123. out:
  1124. qlcnic_free_mbx_args(&cmd);
  1125. return err;
  1126. }
  1127. static int qlcnic_83xx_diag_alloc_res(struct net_device *netdev, int test,
  1128. u8 num_sds_ring)
  1129. {
  1130. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1131. struct qlcnic_host_sds_ring *sds_ring;
  1132. struct qlcnic_host_rds_ring *rds_ring;
  1133. u16 adapter_state = adapter->is_up;
  1134. u8 ring;
  1135. int ret;
  1136. netif_device_detach(netdev);
  1137. if (netif_running(netdev))
  1138. __qlcnic_down(adapter, netdev);
  1139. qlcnic_detach(adapter);
  1140. adapter->drv_sds_rings = QLCNIC_SINGLE_RING;
  1141. adapter->ahw->diag_test = test;
  1142. adapter->ahw->linkup = 0;
  1143. ret = qlcnic_attach(adapter);
  1144. if (ret) {
  1145. netif_device_attach(netdev);
  1146. return ret;
  1147. }
  1148. ret = qlcnic_fw_create_ctx(adapter);
  1149. if (ret) {
  1150. qlcnic_detach(adapter);
  1151. if (adapter_state == QLCNIC_ADAPTER_UP_MAGIC) {
  1152. adapter->drv_sds_rings = num_sds_ring;
  1153. qlcnic_attach(adapter);
  1154. }
  1155. netif_device_attach(netdev);
  1156. return ret;
  1157. }
  1158. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  1159. rds_ring = &adapter->recv_ctx->rds_rings[ring];
  1160. qlcnic_post_rx_buffers(adapter, rds_ring, ring);
  1161. }
  1162. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1163. for (ring = 0; ring < adapter->drv_sds_rings; ring++) {
  1164. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1165. qlcnic_83xx_enable_intr(adapter, sds_ring);
  1166. }
  1167. }
  1168. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1169. /* disable and free mailbox interrupt */
  1170. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  1171. qlcnic_83xx_enable_mbx_poll(adapter);
  1172. qlcnic_83xx_free_mbx_intr(adapter);
  1173. }
  1174. adapter->ahw->loopback_state = 0;
  1175. adapter->ahw->hw_ops->setup_link_event(adapter, 1);
  1176. }
  1177. set_bit(__QLCNIC_DEV_UP, &adapter->state);
  1178. return 0;
  1179. }
  1180. static void qlcnic_83xx_diag_free_res(struct net_device *netdev,
  1181. u8 drv_sds_rings)
  1182. {
  1183. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1184. struct qlcnic_host_sds_ring *sds_ring;
  1185. int ring, err;
  1186. clear_bit(__QLCNIC_DEV_UP, &adapter->state);
  1187. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1188. for (ring = 0; ring < adapter->drv_sds_rings; ring++) {
  1189. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1190. qlcnic_83xx_disable_intr(adapter, sds_ring);
  1191. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  1192. qlcnic_83xx_enable_mbx_poll(adapter);
  1193. }
  1194. }
  1195. qlcnic_fw_destroy_ctx(adapter);
  1196. qlcnic_detach(adapter);
  1197. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1198. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  1199. err = qlcnic_83xx_setup_mbx_intr(adapter);
  1200. qlcnic_83xx_disable_mbx_poll(adapter);
  1201. if (err) {
  1202. dev_err(&adapter->pdev->dev,
  1203. "%s: failed to setup mbx interrupt\n",
  1204. __func__);
  1205. goto out;
  1206. }
  1207. }
  1208. }
  1209. adapter->ahw->diag_test = 0;
  1210. adapter->drv_sds_rings = drv_sds_rings;
  1211. if (qlcnic_attach(adapter))
  1212. goto out;
  1213. if (netif_running(netdev))
  1214. __qlcnic_up(adapter, netdev);
  1215. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST &&
  1216. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  1217. qlcnic_83xx_disable_mbx_poll(adapter);
  1218. out:
  1219. netif_device_attach(netdev);
  1220. }
  1221. int qlcnic_83xx_config_led(struct qlcnic_adapter *adapter, u32 state,
  1222. u32 beacon)
  1223. {
  1224. struct qlcnic_cmd_args cmd;
  1225. u32 mbx_in;
  1226. int i, status = 0;
  1227. if (state) {
  1228. /* Get LED configuration */
  1229. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1230. QLCNIC_CMD_GET_LED_CONFIG);
  1231. if (status)
  1232. return status;
  1233. status = qlcnic_issue_cmd(adapter, &cmd);
  1234. if (status) {
  1235. dev_err(&adapter->pdev->dev,
  1236. "Get led config failed.\n");
  1237. goto mbx_err;
  1238. } else {
  1239. for (i = 0; i < 4; i++)
  1240. adapter->ahw->mbox_reg[i] = cmd.rsp.arg[i+1];
  1241. }
  1242. qlcnic_free_mbx_args(&cmd);
  1243. /* Set LED Configuration */
  1244. mbx_in = (LSW(QLC_83XX_LED_CONFIG) << 16) |
  1245. LSW(QLC_83XX_LED_CONFIG);
  1246. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1247. QLCNIC_CMD_SET_LED_CONFIG);
  1248. if (status)
  1249. return status;
  1250. cmd.req.arg[1] = mbx_in;
  1251. cmd.req.arg[2] = mbx_in;
  1252. cmd.req.arg[3] = mbx_in;
  1253. if (beacon)
  1254. cmd.req.arg[4] = QLC_83XX_ENABLE_BEACON;
  1255. status = qlcnic_issue_cmd(adapter, &cmd);
  1256. if (status) {
  1257. dev_err(&adapter->pdev->dev,
  1258. "Set led config failed.\n");
  1259. }
  1260. mbx_err:
  1261. qlcnic_free_mbx_args(&cmd);
  1262. return status;
  1263. } else {
  1264. /* Restoring default LED configuration */
  1265. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1266. QLCNIC_CMD_SET_LED_CONFIG);
  1267. if (status)
  1268. return status;
  1269. cmd.req.arg[1] = adapter->ahw->mbox_reg[0];
  1270. cmd.req.arg[2] = adapter->ahw->mbox_reg[1];
  1271. cmd.req.arg[3] = adapter->ahw->mbox_reg[2];
  1272. if (beacon)
  1273. cmd.req.arg[4] = adapter->ahw->mbox_reg[3];
  1274. status = qlcnic_issue_cmd(adapter, &cmd);
  1275. if (status)
  1276. dev_err(&adapter->pdev->dev,
  1277. "Restoring led config failed.\n");
  1278. qlcnic_free_mbx_args(&cmd);
  1279. return status;
  1280. }
  1281. }
  1282. int qlcnic_83xx_set_led(struct net_device *netdev,
  1283. enum ethtool_phys_id_state state)
  1284. {
  1285. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1286. int err = -EIO, active = 1;
  1287. if (adapter->ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1288. netdev_warn(netdev,
  1289. "LED test is not supported in non-privileged mode\n");
  1290. return -EOPNOTSUPP;
  1291. }
  1292. switch (state) {
  1293. case ETHTOOL_ID_ACTIVE:
  1294. if (test_and_set_bit(__QLCNIC_LED_ENABLE, &adapter->state))
  1295. return -EBUSY;
  1296. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1297. break;
  1298. err = qlcnic_83xx_config_led(adapter, active, 0);
  1299. if (err)
  1300. netdev_err(netdev, "Failed to set LED blink state\n");
  1301. break;
  1302. case ETHTOOL_ID_INACTIVE:
  1303. active = 0;
  1304. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1305. break;
  1306. err = qlcnic_83xx_config_led(adapter, active, 0);
  1307. if (err)
  1308. netdev_err(netdev, "Failed to reset LED blink state\n");
  1309. break;
  1310. default:
  1311. return -EINVAL;
  1312. }
  1313. if (!active || err)
  1314. clear_bit(__QLCNIC_LED_ENABLE, &adapter->state);
  1315. return err;
  1316. }
  1317. void qlcnic_83xx_register_nic_idc_func(struct qlcnic_adapter *adapter,
  1318. int enable)
  1319. {
  1320. struct qlcnic_cmd_args cmd;
  1321. int status;
  1322. if (qlcnic_sriov_vf_check(adapter))
  1323. return;
  1324. if (enable) {
  1325. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1326. QLCNIC_CMD_INIT_NIC_FUNC);
  1327. if (status)
  1328. return;
  1329. cmd.req.arg[1] = BIT_0 | BIT_31;
  1330. } else {
  1331. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1332. QLCNIC_CMD_STOP_NIC_FUNC);
  1333. if (status)
  1334. return;
  1335. cmd.req.arg[1] = BIT_0 | BIT_31;
  1336. }
  1337. status = qlcnic_issue_cmd(adapter, &cmd);
  1338. if (status)
  1339. dev_err(&adapter->pdev->dev,
  1340. "Failed to %s in NIC IDC function event.\n",
  1341. (enable ? "register" : "unregister"));
  1342. qlcnic_free_mbx_args(&cmd);
  1343. }
  1344. int qlcnic_83xx_set_port_config(struct qlcnic_adapter *adapter)
  1345. {
  1346. struct qlcnic_cmd_args cmd;
  1347. int err;
  1348. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_PORT_CONFIG);
  1349. if (err)
  1350. return err;
  1351. cmd.req.arg[1] = adapter->ahw->port_config;
  1352. err = qlcnic_issue_cmd(adapter, &cmd);
  1353. if (err)
  1354. dev_info(&adapter->pdev->dev, "Set Port Config failed.\n");
  1355. qlcnic_free_mbx_args(&cmd);
  1356. return err;
  1357. }
  1358. int qlcnic_83xx_get_port_config(struct qlcnic_adapter *adapter)
  1359. {
  1360. struct qlcnic_cmd_args cmd;
  1361. int err;
  1362. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PORT_CONFIG);
  1363. if (err)
  1364. return err;
  1365. err = qlcnic_issue_cmd(adapter, &cmd);
  1366. if (err)
  1367. dev_info(&adapter->pdev->dev, "Get Port config failed\n");
  1368. else
  1369. adapter->ahw->port_config = cmd.rsp.arg[1];
  1370. qlcnic_free_mbx_args(&cmd);
  1371. return err;
  1372. }
  1373. int qlcnic_83xx_setup_link_event(struct qlcnic_adapter *adapter, int enable)
  1374. {
  1375. int err;
  1376. u32 temp;
  1377. struct qlcnic_cmd_args cmd;
  1378. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_EVENT);
  1379. if (err)
  1380. return err;
  1381. temp = adapter->recv_ctx->context_id << 16;
  1382. cmd.req.arg[1] = (enable ? 1 : 0) | BIT_8 | temp;
  1383. err = qlcnic_issue_cmd(adapter, &cmd);
  1384. if (err)
  1385. dev_info(&adapter->pdev->dev,
  1386. "Setup linkevent mailbox failed\n");
  1387. qlcnic_free_mbx_args(&cmd);
  1388. return err;
  1389. }
  1390. static void qlcnic_83xx_set_interface_id_promisc(struct qlcnic_adapter *adapter,
  1391. u32 *interface_id)
  1392. {
  1393. if (qlcnic_sriov_pf_check(adapter)) {
  1394. qlcnic_pf_set_interface_id_promisc(adapter, interface_id);
  1395. } else {
  1396. if (!qlcnic_sriov_vf_check(adapter))
  1397. *interface_id = adapter->recv_ctx->context_id << 16;
  1398. }
  1399. }
  1400. int qlcnic_83xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  1401. {
  1402. struct qlcnic_cmd_args *cmd = NULL;
  1403. u32 temp = 0;
  1404. int err;
  1405. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1406. return -EIO;
  1407. cmd = kzalloc(sizeof(*cmd), GFP_ATOMIC);
  1408. if (!cmd)
  1409. return -ENOMEM;
  1410. err = qlcnic_alloc_mbx_args(cmd, adapter,
  1411. QLCNIC_CMD_CONFIGURE_MAC_RX_MODE);
  1412. if (err)
  1413. goto out;
  1414. cmd->type = QLC_83XX_MBX_CMD_NO_WAIT;
  1415. qlcnic_83xx_set_interface_id_promisc(adapter, &temp);
  1416. cmd->req.arg[1] = (mode ? 1 : 0) | temp;
  1417. err = qlcnic_issue_cmd(adapter, cmd);
  1418. if (!err)
  1419. return err;
  1420. qlcnic_free_mbx_args(cmd);
  1421. out:
  1422. kfree(cmd);
  1423. return err;
  1424. }
  1425. int qlcnic_83xx_loopback_test(struct net_device *netdev, u8 mode)
  1426. {
  1427. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1428. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1429. u8 drv_sds_rings = adapter->drv_sds_rings;
  1430. u8 drv_tx_rings = adapter->drv_tx_rings;
  1431. int ret = 0, loop = 0;
  1432. if (ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1433. netdev_warn(netdev,
  1434. "Loopback test not supported in non privileged mode\n");
  1435. return -ENOTSUPP;
  1436. }
  1437. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1438. netdev_info(netdev, "Device is resetting\n");
  1439. return -EBUSY;
  1440. }
  1441. if (qlcnic_get_diag_lock(adapter)) {
  1442. netdev_info(netdev, "Device is in diagnostics mode\n");
  1443. return -EBUSY;
  1444. }
  1445. netdev_info(netdev, "%s loopback test in progress\n",
  1446. mode == QLCNIC_ILB_MODE ? "internal" : "external");
  1447. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_LOOPBACK_TEST,
  1448. drv_sds_rings);
  1449. if (ret)
  1450. goto fail_diag_alloc;
  1451. ret = qlcnic_83xx_set_lb_mode(adapter, mode);
  1452. if (ret)
  1453. goto free_diag_res;
  1454. /* Poll for link up event before running traffic */
  1455. do {
  1456. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1457. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1458. netdev_info(netdev,
  1459. "Device is resetting, free LB test resources\n");
  1460. ret = -EBUSY;
  1461. goto free_diag_res;
  1462. }
  1463. if (loop++ > QLC_83XX_LB_WAIT_COUNT) {
  1464. netdev_info(netdev,
  1465. "Firmware didn't sent link up event to loopback request\n");
  1466. ret = -ETIMEDOUT;
  1467. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1468. goto free_diag_res;
  1469. }
  1470. } while ((adapter->ahw->linkup && ahw->has_link_events) != 1);
  1471. /* Make sure carrier is off and queue is stopped during loopback */
  1472. if (netif_running(netdev)) {
  1473. netif_carrier_off(netdev);
  1474. netif_tx_stop_all_queues(netdev);
  1475. }
  1476. ret = qlcnic_do_lb_test(adapter, mode);
  1477. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1478. free_diag_res:
  1479. qlcnic_83xx_diag_free_res(netdev, drv_sds_rings);
  1480. fail_diag_alloc:
  1481. adapter->drv_sds_rings = drv_sds_rings;
  1482. adapter->drv_tx_rings = drv_tx_rings;
  1483. qlcnic_release_diag_lock(adapter);
  1484. return ret;
  1485. }
  1486. static void qlcnic_extend_lb_idc_cmpltn_wait(struct qlcnic_adapter *adapter,
  1487. u32 *max_wait_count)
  1488. {
  1489. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1490. int temp;
  1491. netdev_info(adapter->netdev, "Recieved loopback IDC time extend event for 0x%x seconds\n",
  1492. ahw->extend_lb_time);
  1493. temp = ahw->extend_lb_time * 1000;
  1494. *max_wait_count += temp / QLC_83XX_LB_MSLEEP_COUNT;
  1495. ahw->extend_lb_time = 0;
  1496. }
  1497. int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1498. {
  1499. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1500. struct net_device *netdev = adapter->netdev;
  1501. u32 config, max_wait_count;
  1502. int status = 0, loop = 0;
  1503. ahw->extend_lb_time = 0;
  1504. max_wait_count = QLC_83XX_LB_WAIT_COUNT;
  1505. status = qlcnic_83xx_get_port_config(adapter);
  1506. if (status)
  1507. return status;
  1508. config = ahw->port_config;
  1509. /* Check if port is already in loopback mode */
  1510. if ((config & QLC_83XX_CFG_LOOPBACK_HSS) ||
  1511. (config & QLC_83XX_CFG_LOOPBACK_EXT)) {
  1512. netdev_err(netdev,
  1513. "Port already in Loopback mode.\n");
  1514. return -EINPROGRESS;
  1515. }
  1516. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1517. if (mode == QLCNIC_ILB_MODE)
  1518. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_HSS;
  1519. if (mode == QLCNIC_ELB_MODE)
  1520. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_EXT;
  1521. status = qlcnic_83xx_set_port_config(adapter);
  1522. if (status) {
  1523. netdev_err(netdev,
  1524. "Failed to Set Loopback Mode = 0x%x.\n",
  1525. ahw->port_config);
  1526. ahw->port_config = config;
  1527. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1528. return status;
  1529. }
  1530. /* Wait for Link and IDC Completion AEN */
  1531. do {
  1532. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1533. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1534. netdev_info(netdev,
  1535. "Device is resetting, free LB test resources\n");
  1536. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1537. return -EBUSY;
  1538. }
  1539. if (ahw->extend_lb_time)
  1540. qlcnic_extend_lb_idc_cmpltn_wait(adapter,
  1541. &max_wait_count);
  1542. if (loop++ > max_wait_count) {
  1543. netdev_err(netdev, "%s: Did not receive loopback IDC completion AEN\n",
  1544. __func__);
  1545. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1546. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1547. return -ETIMEDOUT;
  1548. }
  1549. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1550. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1551. QLCNIC_MAC_ADD);
  1552. return status;
  1553. }
  1554. int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1555. {
  1556. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1557. u32 config = ahw->port_config, max_wait_count;
  1558. struct net_device *netdev = adapter->netdev;
  1559. int status = 0, loop = 0;
  1560. ahw->extend_lb_time = 0;
  1561. max_wait_count = QLC_83XX_LB_WAIT_COUNT;
  1562. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1563. if (mode == QLCNIC_ILB_MODE)
  1564. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_HSS;
  1565. if (mode == QLCNIC_ELB_MODE)
  1566. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_EXT;
  1567. status = qlcnic_83xx_set_port_config(adapter);
  1568. if (status) {
  1569. netdev_err(netdev,
  1570. "Failed to Clear Loopback Mode = 0x%x.\n",
  1571. ahw->port_config);
  1572. ahw->port_config = config;
  1573. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1574. return status;
  1575. }
  1576. /* Wait for Link and IDC Completion AEN */
  1577. do {
  1578. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1579. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1580. netdev_info(netdev,
  1581. "Device is resetting, free LB test resources\n");
  1582. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1583. return -EBUSY;
  1584. }
  1585. if (ahw->extend_lb_time)
  1586. qlcnic_extend_lb_idc_cmpltn_wait(adapter,
  1587. &max_wait_count);
  1588. if (loop++ > max_wait_count) {
  1589. netdev_err(netdev, "%s: Did not receive loopback IDC completion AEN\n",
  1590. __func__);
  1591. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1592. return -ETIMEDOUT;
  1593. }
  1594. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1595. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1596. QLCNIC_MAC_DEL);
  1597. return status;
  1598. }
  1599. static void qlcnic_83xx_set_interface_id_ipaddr(struct qlcnic_adapter *adapter,
  1600. u32 *interface_id)
  1601. {
  1602. if (qlcnic_sriov_pf_check(adapter)) {
  1603. qlcnic_pf_set_interface_id_ipaddr(adapter, interface_id);
  1604. } else {
  1605. if (!qlcnic_sriov_vf_check(adapter))
  1606. *interface_id = adapter->recv_ctx->context_id << 16;
  1607. }
  1608. }
  1609. void qlcnic_83xx_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip,
  1610. int mode)
  1611. {
  1612. int err;
  1613. u32 temp = 0, temp_ip;
  1614. struct qlcnic_cmd_args cmd;
  1615. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  1616. QLCNIC_CMD_CONFIGURE_IP_ADDR);
  1617. if (err)
  1618. return;
  1619. qlcnic_83xx_set_interface_id_ipaddr(adapter, &temp);
  1620. if (mode == QLCNIC_IP_UP)
  1621. cmd.req.arg[1] = 1 | temp;
  1622. else
  1623. cmd.req.arg[1] = 2 | temp;
  1624. /*
  1625. * Adapter needs IP address in network byte order.
  1626. * But hardware mailbox registers go through writel(), hence IP address
  1627. * gets swapped on big endian architecture.
  1628. * To negate swapping of writel() on big endian architecture
  1629. * use swab32(value).
  1630. */
  1631. temp_ip = swab32(ntohl(ip));
  1632. memcpy(&cmd.req.arg[2], &temp_ip, sizeof(u32));
  1633. err = qlcnic_issue_cmd(adapter, &cmd);
  1634. if (err != QLCNIC_RCODE_SUCCESS)
  1635. dev_err(&adapter->netdev->dev,
  1636. "could not notify %s IP 0x%x request\n",
  1637. (mode == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  1638. qlcnic_free_mbx_args(&cmd);
  1639. }
  1640. int qlcnic_83xx_config_hw_lro(struct qlcnic_adapter *adapter, int mode)
  1641. {
  1642. int err;
  1643. u32 temp, arg1;
  1644. struct qlcnic_cmd_args cmd;
  1645. int lro_bit_mask;
  1646. lro_bit_mask = (mode ? (BIT_0 | BIT_1 | BIT_2 | BIT_3) : 0);
  1647. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1648. return 0;
  1649. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_HW_LRO);
  1650. if (err)
  1651. return err;
  1652. temp = adapter->recv_ctx->context_id << 16;
  1653. arg1 = lro_bit_mask | temp;
  1654. cmd.req.arg[1] = arg1;
  1655. err = qlcnic_issue_cmd(adapter, &cmd);
  1656. if (err)
  1657. dev_info(&adapter->pdev->dev, "LRO config failed\n");
  1658. qlcnic_free_mbx_args(&cmd);
  1659. return err;
  1660. }
  1661. int qlcnic_83xx_config_rss(struct qlcnic_adapter *adapter, int enable)
  1662. {
  1663. int err;
  1664. u32 word;
  1665. struct qlcnic_cmd_args cmd;
  1666. const u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  1667. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  1668. 0x255b0ec26d5a56daULL };
  1669. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_RSS);
  1670. if (err)
  1671. return err;
  1672. /*
  1673. * RSS request:
  1674. * bits 3-0: Rsvd
  1675. * 5-4: hash_type_ipv4
  1676. * 7-6: hash_type_ipv6
  1677. * 8: enable
  1678. * 9: use indirection table
  1679. * 16-31: indirection table mask
  1680. */
  1681. word = ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  1682. ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  1683. ((u32)(enable & 0x1) << 8) |
  1684. ((0x7ULL) << 16);
  1685. cmd.req.arg[1] = (adapter->recv_ctx->context_id);
  1686. cmd.req.arg[2] = word;
  1687. memcpy(&cmd.req.arg[4], key, sizeof(key));
  1688. err = qlcnic_issue_cmd(adapter, &cmd);
  1689. if (err)
  1690. dev_info(&adapter->pdev->dev, "RSS config failed\n");
  1691. qlcnic_free_mbx_args(&cmd);
  1692. return err;
  1693. }
  1694. static void qlcnic_83xx_set_interface_id_macaddr(struct qlcnic_adapter *adapter,
  1695. u32 *interface_id)
  1696. {
  1697. if (qlcnic_sriov_pf_check(adapter)) {
  1698. qlcnic_pf_set_interface_id_macaddr(adapter, interface_id);
  1699. } else {
  1700. if (!qlcnic_sriov_vf_check(adapter))
  1701. *interface_id = adapter->recv_ctx->context_id << 16;
  1702. }
  1703. }
  1704. int qlcnic_83xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  1705. u16 vlan_id, u8 op)
  1706. {
  1707. struct qlcnic_cmd_args *cmd = NULL;
  1708. struct qlcnic_macvlan_mbx mv;
  1709. u32 *buf, temp = 0;
  1710. int err;
  1711. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1712. return -EIO;
  1713. cmd = kzalloc(sizeof(*cmd), GFP_ATOMIC);
  1714. if (!cmd)
  1715. return -ENOMEM;
  1716. err = qlcnic_alloc_mbx_args(cmd, adapter, QLCNIC_CMD_CONFIG_MAC_VLAN);
  1717. if (err)
  1718. goto out;
  1719. cmd->type = QLC_83XX_MBX_CMD_NO_WAIT;
  1720. if (vlan_id)
  1721. op = (op == QLCNIC_MAC_ADD || op == QLCNIC_MAC_VLAN_ADD) ?
  1722. QLCNIC_MAC_VLAN_ADD : QLCNIC_MAC_VLAN_DEL;
  1723. cmd->req.arg[1] = op | (1 << 8);
  1724. qlcnic_83xx_set_interface_id_macaddr(adapter, &temp);
  1725. cmd->req.arg[1] |= temp;
  1726. mv.vlan = vlan_id;
  1727. mv.mac_addr0 = addr[0];
  1728. mv.mac_addr1 = addr[1];
  1729. mv.mac_addr2 = addr[2];
  1730. mv.mac_addr3 = addr[3];
  1731. mv.mac_addr4 = addr[4];
  1732. mv.mac_addr5 = addr[5];
  1733. buf = &cmd->req.arg[2];
  1734. memcpy(buf, &mv, sizeof(struct qlcnic_macvlan_mbx));
  1735. err = qlcnic_issue_cmd(adapter, cmd);
  1736. if (!err)
  1737. return err;
  1738. qlcnic_free_mbx_args(cmd);
  1739. out:
  1740. kfree(cmd);
  1741. return err;
  1742. }
  1743. void qlcnic_83xx_change_l2_filter(struct qlcnic_adapter *adapter, u64 *addr,
  1744. u16 vlan_id)
  1745. {
  1746. u8 mac[ETH_ALEN];
  1747. memcpy(&mac, addr, ETH_ALEN);
  1748. qlcnic_83xx_sre_macaddr_change(adapter, mac, vlan_id, QLCNIC_MAC_ADD);
  1749. }
  1750. void qlcnic_83xx_configure_mac(struct qlcnic_adapter *adapter, u8 *mac,
  1751. u8 type, struct qlcnic_cmd_args *cmd)
  1752. {
  1753. switch (type) {
  1754. case QLCNIC_SET_STATION_MAC:
  1755. case QLCNIC_SET_FAC_DEF_MAC:
  1756. memcpy(&cmd->req.arg[2], mac, sizeof(u32));
  1757. memcpy(&cmd->req.arg[3], &mac[4], sizeof(u16));
  1758. break;
  1759. }
  1760. cmd->req.arg[1] = type;
  1761. }
  1762. int qlcnic_83xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac,
  1763. u8 function)
  1764. {
  1765. int err, i;
  1766. struct qlcnic_cmd_args cmd;
  1767. u32 mac_low, mac_high;
  1768. function = 0;
  1769. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
  1770. if (err)
  1771. return err;
  1772. qlcnic_83xx_configure_mac(adapter, mac, QLCNIC_GET_CURRENT_MAC, &cmd);
  1773. err = qlcnic_issue_cmd(adapter, &cmd);
  1774. if (err == QLCNIC_RCODE_SUCCESS) {
  1775. mac_low = cmd.rsp.arg[1];
  1776. mac_high = cmd.rsp.arg[2];
  1777. for (i = 0; i < 2; i++)
  1778. mac[i] = (u8) (mac_high >> ((1 - i) * 8));
  1779. for (i = 2; i < 6; i++)
  1780. mac[i] = (u8) (mac_low >> ((5 - i) * 8));
  1781. } else {
  1782. dev_err(&adapter->pdev->dev, "Failed to get mac address%d\n",
  1783. err);
  1784. err = -EIO;
  1785. }
  1786. qlcnic_free_mbx_args(&cmd);
  1787. return err;
  1788. }
  1789. void qlcnic_83xx_config_intr_coal(struct qlcnic_adapter *adapter)
  1790. {
  1791. int err;
  1792. u16 temp;
  1793. struct qlcnic_cmd_args cmd;
  1794. struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
  1795. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1796. return;
  1797. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTR_COAL);
  1798. if (err)
  1799. return;
  1800. if (coal->type == QLCNIC_INTR_COAL_TYPE_RX) {
  1801. temp = adapter->recv_ctx->context_id;
  1802. cmd.req.arg[1] = QLCNIC_INTR_COAL_TYPE_RX | temp << 16;
  1803. temp = coal->rx_time_us;
  1804. cmd.req.arg[2] = coal->rx_packets | temp << 16;
  1805. } else if (coal->type == QLCNIC_INTR_COAL_TYPE_TX) {
  1806. temp = adapter->tx_ring->ctx_id;
  1807. cmd.req.arg[1] = QLCNIC_INTR_COAL_TYPE_TX | temp << 16;
  1808. temp = coal->tx_time_us;
  1809. cmd.req.arg[2] = coal->tx_packets | temp << 16;
  1810. }
  1811. cmd.req.arg[3] = coal->flag;
  1812. err = qlcnic_issue_cmd(adapter, &cmd);
  1813. if (err != QLCNIC_RCODE_SUCCESS)
  1814. dev_info(&adapter->pdev->dev,
  1815. "Failed to send interrupt coalescence parameters\n");
  1816. qlcnic_free_mbx_args(&cmd);
  1817. }
  1818. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  1819. u32 data[])
  1820. {
  1821. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1822. u8 link_status, duplex;
  1823. /* link speed */
  1824. link_status = LSB(data[3]) & 1;
  1825. if (link_status) {
  1826. ahw->link_speed = MSW(data[2]);
  1827. duplex = LSB(MSW(data[3]));
  1828. if (duplex)
  1829. ahw->link_duplex = DUPLEX_FULL;
  1830. else
  1831. ahw->link_duplex = DUPLEX_HALF;
  1832. } else {
  1833. ahw->link_speed = SPEED_UNKNOWN;
  1834. ahw->link_duplex = DUPLEX_UNKNOWN;
  1835. }
  1836. ahw->link_autoneg = MSB(MSW(data[3]));
  1837. ahw->module_type = MSB(LSW(data[3]));
  1838. ahw->has_link_events = 1;
  1839. qlcnic_advert_link_change(adapter, link_status);
  1840. }
  1841. irqreturn_t qlcnic_83xx_handle_aen(int irq, void *data)
  1842. {
  1843. struct qlcnic_adapter *adapter = data;
  1844. struct qlcnic_mailbox *mbx;
  1845. u32 mask, resp, event;
  1846. unsigned long flags;
  1847. mbx = adapter->ahw->mailbox;
  1848. spin_lock_irqsave(&mbx->aen_lock, flags);
  1849. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  1850. if (!(resp & QLCNIC_SET_OWNER))
  1851. goto out;
  1852. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  1853. if (event & QLCNIC_MBX_ASYNC_EVENT)
  1854. __qlcnic_83xx_process_aen(adapter);
  1855. else
  1856. qlcnic_83xx_notify_mbx_response(mbx);
  1857. out:
  1858. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  1859. writel(0, adapter->ahw->pci_base0 + mask);
  1860. spin_unlock_irqrestore(&mbx->aen_lock, flags);
  1861. return IRQ_HANDLED;
  1862. }
  1863. int qlcnic_enable_eswitch(struct qlcnic_adapter *adapter, u8 port, u8 enable)
  1864. {
  1865. int err = -EIO;
  1866. struct qlcnic_cmd_args cmd;
  1867. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1868. dev_err(&adapter->pdev->dev,
  1869. "%s: Error, invoked by non management func\n",
  1870. __func__);
  1871. return err;
  1872. }
  1873. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_TOGGLE_ESWITCH);
  1874. if (err)
  1875. return err;
  1876. cmd.req.arg[1] = (port & 0xf) | BIT_4;
  1877. err = qlcnic_issue_cmd(adapter, &cmd);
  1878. if (err != QLCNIC_RCODE_SUCCESS) {
  1879. dev_err(&adapter->pdev->dev, "Failed to enable eswitch%d\n",
  1880. err);
  1881. err = -EIO;
  1882. }
  1883. qlcnic_free_mbx_args(&cmd);
  1884. return err;
  1885. }
  1886. int qlcnic_83xx_set_nic_info(struct qlcnic_adapter *adapter,
  1887. struct qlcnic_info *nic)
  1888. {
  1889. int i, err = -EIO;
  1890. struct qlcnic_cmd_args cmd;
  1891. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1892. dev_err(&adapter->pdev->dev,
  1893. "%s: Error, invoked by non management func\n",
  1894. __func__);
  1895. return err;
  1896. }
  1897. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
  1898. if (err)
  1899. return err;
  1900. cmd.req.arg[1] = (nic->pci_func << 16);
  1901. cmd.req.arg[2] = 0x1 << 16;
  1902. cmd.req.arg[3] = nic->phys_port | (nic->switch_mode << 16);
  1903. cmd.req.arg[4] = nic->capabilities;
  1904. cmd.req.arg[5] = (nic->max_mac_filters & 0xFF) | ((nic->max_mtu) << 16);
  1905. cmd.req.arg[6] = (nic->max_tx_ques) | ((nic->max_rx_ques) << 16);
  1906. cmd.req.arg[7] = (nic->min_tx_bw) | ((nic->max_tx_bw) << 16);
  1907. for (i = 8; i < 32; i++)
  1908. cmd.req.arg[i] = 0;
  1909. err = qlcnic_issue_cmd(adapter, &cmd);
  1910. if (err != QLCNIC_RCODE_SUCCESS) {
  1911. dev_err(&adapter->pdev->dev, "Failed to set nic info%d\n",
  1912. err);
  1913. err = -EIO;
  1914. }
  1915. qlcnic_free_mbx_args(&cmd);
  1916. return err;
  1917. }
  1918. int qlcnic_83xx_get_nic_info(struct qlcnic_adapter *adapter,
  1919. struct qlcnic_info *npar_info, u8 func_id)
  1920. {
  1921. int err;
  1922. u32 temp;
  1923. u8 op = 0;
  1924. struct qlcnic_cmd_args cmd;
  1925. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1926. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  1927. if (err)
  1928. return err;
  1929. if (func_id != ahw->pci_func) {
  1930. temp = func_id << 16;
  1931. cmd.req.arg[1] = op | BIT_31 | temp;
  1932. } else {
  1933. cmd.req.arg[1] = ahw->pci_func << 16;
  1934. }
  1935. err = qlcnic_issue_cmd(adapter, &cmd);
  1936. if (err) {
  1937. dev_info(&adapter->pdev->dev,
  1938. "Failed to get nic info %d\n", err);
  1939. goto out;
  1940. }
  1941. npar_info->op_type = cmd.rsp.arg[1];
  1942. npar_info->pci_func = cmd.rsp.arg[2] & 0xFFFF;
  1943. npar_info->op_mode = (cmd.rsp.arg[2] & 0xFFFF0000) >> 16;
  1944. npar_info->phys_port = cmd.rsp.arg[3] & 0xFFFF;
  1945. npar_info->switch_mode = (cmd.rsp.arg[3] & 0xFFFF0000) >> 16;
  1946. npar_info->capabilities = cmd.rsp.arg[4];
  1947. npar_info->max_mac_filters = cmd.rsp.arg[5] & 0xFF;
  1948. npar_info->max_mtu = (cmd.rsp.arg[5] & 0xFFFF0000) >> 16;
  1949. npar_info->max_tx_ques = cmd.rsp.arg[6] & 0xFFFF;
  1950. npar_info->max_rx_ques = (cmd.rsp.arg[6] & 0xFFFF0000) >> 16;
  1951. npar_info->min_tx_bw = cmd.rsp.arg[7] & 0xFFFF;
  1952. npar_info->max_tx_bw = (cmd.rsp.arg[7] & 0xFFFF0000) >> 16;
  1953. if (cmd.rsp.arg[8] & 0x1)
  1954. npar_info->max_bw_reg_offset = (cmd.rsp.arg[8] & 0x7FFE) >> 1;
  1955. if (cmd.rsp.arg[8] & 0x10000) {
  1956. temp = (cmd.rsp.arg[8] & 0x7FFE0000) >> 17;
  1957. npar_info->max_linkspeed_reg_offset = temp;
  1958. }
  1959. memcpy(ahw->extra_capability, &cmd.rsp.arg[16],
  1960. sizeof(ahw->extra_capability));
  1961. out:
  1962. qlcnic_free_mbx_args(&cmd);
  1963. return err;
  1964. }
  1965. int qlcnic_83xx_get_pci_info(struct qlcnic_adapter *adapter,
  1966. struct qlcnic_pci_info *pci_info)
  1967. {
  1968. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1969. struct device *dev = &adapter->pdev->dev;
  1970. struct qlcnic_cmd_args cmd;
  1971. int i, err = 0, j = 0;
  1972. u32 temp;
  1973. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
  1974. if (err)
  1975. return err;
  1976. err = qlcnic_issue_cmd(adapter, &cmd);
  1977. ahw->act_pci_func = 0;
  1978. if (err == QLCNIC_RCODE_SUCCESS) {
  1979. ahw->max_pci_func = cmd.rsp.arg[1] & 0xFF;
  1980. for (i = 2, j = 0; j < QLCNIC_MAX_PCI_FUNC; j++, pci_info++) {
  1981. pci_info->id = cmd.rsp.arg[i] & 0xFFFF;
  1982. pci_info->active = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1983. i++;
  1984. pci_info->type = cmd.rsp.arg[i] & 0xFFFF;
  1985. if (pci_info->type == QLCNIC_TYPE_NIC)
  1986. ahw->act_pci_func++;
  1987. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1988. pci_info->default_port = temp;
  1989. i++;
  1990. pci_info->tx_min_bw = cmd.rsp.arg[i] & 0xFFFF;
  1991. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1992. pci_info->tx_max_bw = temp;
  1993. i = i + 2;
  1994. memcpy(pci_info->mac, &cmd.rsp.arg[i], ETH_ALEN - 2);
  1995. i++;
  1996. memcpy(pci_info->mac + sizeof(u32), &cmd.rsp.arg[i], 2);
  1997. i = i + 3;
  1998. }
  1999. } else {
  2000. dev_err(dev, "Failed to get PCI Info, error = %d\n", err);
  2001. err = -EIO;
  2002. }
  2003. qlcnic_free_mbx_args(&cmd);
  2004. return err;
  2005. }
  2006. int qlcnic_83xx_config_intrpt(struct qlcnic_adapter *adapter, bool op_type)
  2007. {
  2008. int i, index, err;
  2009. u8 max_ints;
  2010. u32 val, temp, type;
  2011. struct qlcnic_cmd_args cmd;
  2012. max_ints = adapter->ahw->num_msix - 1;
  2013. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTRPT);
  2014. if (err)
  2015. return err;
  2016. cmd.req.arg[1] = max_ints;
  2017. if (qlcnic_sriov_vf_check(adapter))
  2018. cmd.req.arg[1] |= (adapter->ahw->pci_func << 8) | BIT_16;
  2019. for (i = 0, index = 2; i < max_ints; i++) {
  2020. type = op_type ? QLCNIC_INTRPT_ADD : QLCNIC_INTRPT_DEL;
  2021. val = type | (adapter->ahw->intr_tbl[i].type << 4);
  2022. if (adapter->ahw->intr_tbl[i].type == QLCNIC_INTRPT_MSIX)
  2023. val |= (adapter->ahw->intr_tbl[i].id << 16);
  2024. cmd.req.arg[index++] = val;
  2025. }
  2026. err = qlcnic_issue_cmd(adapter, &cmd);
  2027. if (err) {
  2028. dev_err(&adapter->pdev->dev,
  2029. "Failed to configure interrupts 0x%x\n", err);
  2030. goto out;
  2031. }
  2032. max_ints = cmd.rsp.arg[1];
  2033. for (i = 0, index = 2; i < max_ints; i++, index += 2) {
  2034. val = cmd.rsp.arg[index];
  2035. if (LSB(val)) {
  2036. dev_info(&adapter->pdev->dev,
  2037. "Can't configure interrupt %d\n",
  2038. adapter->ahw->intr_tbl[i].id);
  2039. continue;
  2040. }
  2041. if (op_type) {
  2042. adapter->ahw->intr_tbl[i].id = MSW(val);
  2043. adapter->ahw->intr_tbl[i].enabled = 1;
  2044. temp = cmd.rsp.arg[index + 1];
  2045. adapter->ahw->intr_tbl[i].src = temp;
  2046. } else {
  2047. adapter->ahw->intr_tbl[i].id = i;
  2048. adapter->ahw->intr_tbl[i].enabled = 0;
  2049. adapter->ahw->intr_tbl[i].src = 0;
  2050. }
  2051. }
  2052. out:
  2053. qlcnic_free_mbx_args(&cmd);
  2054. return err;
  2055. }
  2056. int qlcnic_83xx_lock_flash(struct qlcnic_adapter *adapter)
  2057. {
  2058. int id, timeout = 0;
  2059. u32 status = 0;
  2060. while (status == 0) {
  2061. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_LOCK);
  2062. if (status)
  2063. break;
  2064. if (++timeout >= QLC_83XX_FLASH_LOCK_TIMEOUT) {
  2065. id = QLC_SHARED_REG_RD32(adapter,
  2066. QLCNIC_FLASH_LOCK_OWNER);
  2067. dev_err(&adapter->pdev->dev,
  2068. "%s: failed, lock held by %d\n", __func__, id);
  2069. return -EIO;
  2070. }
  2071. usleep_range(1000, 2000);
  2072. }
  2073. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, adapter->portnum);
  2074. return 0;
  2075. }
  2076. void qlcnic_83xx_unlock_flash(struct qlcnic_adapter *adapter)
  2077. {
  2078. QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_UNLOCK);
  2079. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, 0xFF);
  2080. }
  2081. int qlcnic_83xx_lockless_flash_read32(struct qlcnic_adapter *adapter,
  2082. u32 flash_addr, u8 *p_data,
  2083. int count)
  2084. {
  2085. u32 word, range, flash_offset, addr = flash_addr, ret;
  2086. ulong indirect_add, direct_window;
  2087. int i, err = 0;
  2088. flash_offset = addr & (QLCNIC_FLASH_SECTOR_SIZE - 1);
  2089. if (addr & 0x3) {
  2090. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2091. return -EIO;
  2092. }
  2093. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_DIRECT_WINDOW,
  2094. (addr));
  2095. range = flash_offset + (count * sizeof(u32));
  2096. /* Check if data is spread across multiple sectors */
  2097. if (range > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  2098. /* Multi sector read */
  2099. for (i = 0; i < count; i++) {
  2100. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2101. ret = QLCRD32(adapter, indirect_add, &err);
  2102. if (err == -EIO)
  2103. return err;
  2104. word = ret;
  2105. *(u32 *)p_data = word;
  2106. p_data = p_data + 4;
  2107. addr = addr + 4;
  2108. flash_offset = flash_offset + 4;
  2109. if (flash_offset > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  2110. direct_window = QLC_83XX_FLASH_DIRECT_WINDOW;
  2111. /* This write is needed once for each sector */
  2112. qlcnic_83xx_wrt_reg_indirect(adapter,
  2113. direct_window,
  2114. (addr));
  2115. flash_offset = 0;
  2116. }
  2117. }
  2118. } else {
  2119. /* Single sector read */
  2120. for (i = 0; i < count; i++) {
  2121. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2122. ret = QLCRD32(adapter, indirect_add, &err);
  2123. if (err == -EIO)
  2124. return err;
  2125. word = ret;
  2126. *(u32 *)p_data = word;
  2127. p_data = p_data + 4;
  2128. addr = addr + 4;
  2129. }
  2130. }
  2131. return 0;
  2132. }
  2133. static int qlcnic_83xx_poll_flash_status_reg(struct qlcnic_adapter *adapter)
  2134. {
  2135. u32 status;
  2136. int retries = QLC_83XX_FLASH_READ_RETRY_COUNT;
  2137. int err = 0;
  2138. do {
  2139. status = QLCRD32(adapter, QLC_83XX_FLASH_STATUS, &err);
  2140. if (err == -EIO)
  2141. return err;
  2142. if ((status & QLC_83XX_FLASH_STATUS_READY) ==
  2143. QLC_83XX_FLASH_STATUS_READY)
  2144. break;
  2145. msleep(QLC_83XX_FLASH_STATUS_REG_POLL_DELAY);
  2146. } while (--retries);
  2147. if (!retries)
  2148. return -EIO;
  2149. return 0;
  2150. }
  2151. int qlcnic_83xx_enable_flash_write(struct qlcnic_adapter *adapter)
  2152. {
  2153. int ret;
  2154. u32 cmd;
  2155. cmd = adapter->ahw->fdt.write_statusreg_cmd;
  2156. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2157. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG | cmd));
  2158. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2159. adapter->ahw->fdt.write_enable_bits);
  2160. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2161. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2162. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2163. if (ret)
  2164. return -EIO;
  2165. return 0;
  2166. }
  2167. int qlcnic_83xx_disable_flash_write(struct qlcnic_adapter *adapter)
  2168. {
  2169. int ret;
  2170. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2171. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG |
  2172. adapter->ahw->fdt.write_statusreg_cmd));
  2173. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2174. adapter->ahw->fdt.write_disable_bits);
  2175. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2176. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2177. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2178. if (ret)
  2179. return -EIO;
  2180. return 0;
  2181. }
  2182. int qlcnic_83xx_read_flash_mfg_id(struct qlcnic_adapter *adapter)
  2183. {
  2184. int ret, err = 0;
  2185. u32 mfg_id;
  2186. if (qlcnic_83xx_lock_flash(adapter))
  2187. return -EIO;
  2188. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2189. QLC_83XX_FLASH_FDT_READ_MFG_ID_VAL);
  2190. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2191. QLC_83XX_FLASH_READ_CTRL);
  2192. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2193. if (ret) {
  2194. qlcnic_83xx_unlock_flash(adapter);
  2195. return -EIO;
  2196. }
  2197. mfg_id = QLCRD32(adapter, QLC_83XX_FLASH_RDDATA, &err);
  2198. if (err == -EIO) {
  2199. qlcnic_83xx_unlock_flash(adapter);
  2200. return err;
  2201. }
  2202. adapter->flash_mfg_id = (mfg_id & 0xFF);
  2203. qlcnic_83xx_unlock_flash(adapter);
  2204. return 0;
  2205. }
  2206. int qlcnic_83xx_read_flash_descriptor_table(struct qlcnic_adapter *adapter)
  2207. {
  2208. int count, fdt_size, ret = 0;
  2209. fdt_size = sizeof(struct qlcnic_fdt);
  2210. count = fdt_size / sizeof(u32);
  2211. if (qlcnic_83xx_lock_flash(adapter))
  2212. return -EIO;
  2213. memset(&adapter->ahw->fdt, 0, fdt_size);
  2214. ret = qlcnic_83xx_lockless_flash_read32(adapter, QLCNIC_FDT_LOCATION,
  2215. (u8 *)&adapter->ahw->fdt,
  2216. count);
  2217. qlcnic_83xx_unlock_flash(adapter);
  2218. return ret;
  2219. }
  2220. int qlcnic_83xx_erase_flash_sector(struct qlcnic_adapter *adapter,
  2221. u32 sector_start_addr)
  2222. {
  2223. u32 reversed_addr, addr1, addr2, cmd;
  2224. int ret = -EIO;
  2225. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2226. return -EIO;
  2227. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2228. ret = qlcnic_83xx_enable_flash_write(adapter);
  2229. if (ret) {
  2230. qlcnic_83xx_unlock_flash(adapter);
  2231. dev_err(&adapter->pdev->dev,
  2232. "%s failed at %d\n",
  2233. __func__, __LINE__);
  2234. return ret;
  2235. }
  2236. }
  2237. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2238. if (ret) {
  2239. qlcnic_83xx_unlock_flash(adapter);
  2240. dev_err(&adapter->pdev->dev,
  2241. "%s: failed at %d\n", __func__, __LINE__);
  2242. return -EIO;
  2243. }
  2244. addr1 = (sector_start_addr & 0xFF) << 16;
  2245. addr2 = (sector_start_addr & 0xFF0000) >> 16;
  2246. reversed_addr = addr1 | addr2;
  2247. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2248. reversed_addr);
  2249. cmd = QLC_83XX_FLASH_FDT_ERASE_DEF_SIG | adapter->ahw->fdt.erase_cmd;
  2250. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id)
  2251. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, cmd);
  2252. else
  2253. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2254. QLC_83XX_FLASH_OEM_ERASE_SIG);
  2255. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2256. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2257. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2258. if (ret) {
  2259. qlcnic_83xx_unlock_flash(adapter);
  2260. dev_err(&adapter->pdev->dev,
  2261. "%s: failed at %d\n", __func__, __LINE__);
  2262. return -EIO;
  2263. }
  2264. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2265. ret = qlcnic_83xx_disable_flash_write(adapter);
  2266. if (ret) {
  2267. qlcnic_83xx_unlock_flash(adapter);
  2268. dev_err(&adapter->pdev->dev,
  2269. "%s: failed at %d\n", __func__, __LINE__);
  2270. return ret;
  2271. }
  2272. }
  2273. qlcnic_83xx_unlock_flash(adapter);
  2274. return 0;
  2275. }
  2276. int qlcnic_83xx_flash_write32(struct qlcnic_adapter *adapter, u32 addr,
  2277. u32 *p_data)
  2278. {
  2279. int ret = -EIO;
  2280. u32 addr1 = 0x00800000 | (addr >> 2);
  2281. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, addr1);
  2282. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data);
  2283. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2284. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2285. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2286. if (ret) {
  2287. dev_err(&adapter->pdev->dev,
  2288. "%s: failed at %d\n", __func__, __LINE__);
  2289. return -EIO;
  2290. }
  2291. return 0;
  2292. }
  2293. int qlcnic_83xx_flash_bulk_write(struct qlcnic_adapter *adapter, u32 addr,
  2294. u32 *p_data, int count)
  2295. {
  2296. u32 temp;
  2297. int ret = -EIO, err = 0;
  2298. if ((count < QLC_83XX_FLASH_WRITE_MIN) ||
  2299. (count > QLC_83XX_FLASH_WRITE_MAX)) {
  2300. dev_err(&adapter->pdev->dev,
  2301. "%s: Invalid word count\n", __func__);
  2302. return -EIO;
  2303. }
  2304. temp = QLCRD32(adapter, QLC_83XX_FLASH_SPI_CONTROL, &err);
  2305. if (err == -EIO)
  2306. return err;
  2307. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_SPI_CONTROL,
  2308. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2309. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2310. QLC_83XX_FLASH_ADDR_TEMP_VAL);
  2311. /* First DWORD write */
  2312. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2313. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2314. QLC_83XX_FLASH_FIRST_MS_PATTERN);
  2315. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2316. if (ret) {
  2317. dev_err(&adapter->pdev->dev,
  2318. "%s: failed at %d\n", __func__, __LINE__);
  2319. return -EIO;
  2320. }
  2321. count--;
  2322. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2323. QLC_83XX_FLASH_ADDR_SECOND_TEMP_VAL);
  2324. /* Second to N-1 DWORD writes */
  2325. while (count != 1) {
  2326. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2327. *p_data++);
  2328. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2329. QLC_83XX_FLASH_SECOND_MS_PATTERN);
  2330. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2331. if (ret) {
  2332. dev_err(&adapter->pdev->dev,
  2333. "%s: failed at %d\n", __func__, __LINE__);
  2334. return -EIO;
  2335. }
  2336. count--;
  2337. }
  2338. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2339. QLC_83XX_FLASH_ADDR_TEMP_VAL |
  2340. (addr >> 2));
  2341. /* Last DWORD write */
  2342. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2343. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2344. QLC_83XX_FLASH_LAST_MS_PATTERN);
  2345. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2346. if (ret) {
  2347. dev_err(&adapter->pdev->dev,
  2348. "%s: failed at %d\n", __func__, __LINE__);
  2349. return -EIO;
  2350. }
  2351. ret = QLCRD32(adapter, QLC_83XX_FLASH_SPI_STATUS, &err);
  2352. if (err == -EIO)
  2353. return err;
  2354. if ((ret & QLC_83XX_FLASH_SPI_CTRL) == QLC_83XX_FLASH_SPI_CTRL) {
  2355. dev_err(&adapter->pdev->dev, "%s: failed at %d\n",
  2356. __func__, __LINE__);
  2357. /* Operation failed, clear error bit */
  2358. temp = QLCRD32(adapter, QLC_83XX_FLASH_SPI_CONTROL, &err);
  2359. if (err == -EIO)
  2360. return err;
  2361. qlcnic_83xx_wrt_reg_indirect(adapter,
  2362. QLC_83XX_FLASH_SPI_CONTROL,
  2363. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2364. }
  2365. return 0;
  2366. }
  2367. static void qlcnic_83xx_recover_driver_lock(struct qlcnic_adapter *adapter)
  2368. {
  2369. u32 val, id;
  2370. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2371. /* Check if recovery need to be performed by the calling function */
  2372. if ((val & QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK) == 0) {
  2373. val = val & ~0x3F;
  2374. val = val | ((adapter->portnum << 2) |
  2375. QLC_83XX_NEED_DRV_LOCK_RECOVERY);
  2376. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2377. dev_info(&adapter->pdev->dev,
  2378. "%s: lock recovery initiated\n", __func__);
  2379. msleep(QLC_83XX_DRV_LOCK_RECOVERY_DELAY);
  2380. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2381. id = ((val >> 2) & 0xF);
  2382. if (id == adapter->portnum) {
  2383. val = val & ~QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK;
  2384. val = val | QLC_83XX_DRV_LOCK_RECOVERY_IN_PROGRESS;
  2385. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2386. /* Force release the lock */
  2387. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2388. /* Clear recovery bits */
  2389. val = val & ~0x3F;
  2390. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2391. dev_info(&adapter->pdev->dev,
  2392. "%s: lock recovery completed\n", __func__);
  2393. } else {
  2394. dev_info(&adapter->pdev->dev,
  2395. "%s: func %d to resume lock recovery process\n",
  2396. __func__, id);
  2397. }
  2398. } else {
  2399. dev_info(&adapter->pdev->dev,
  2400. "%s: lock recovery initiated by other functions\n",
  2401. __func__);
  2402. }
  2403. }
  2404. int qlcnic_83xx_lock_driver(struct qlcnic_adapter *adapter)
  2405. {
  2406. u32 lock_alive_counter, val, id, i = 0, status = 0, temp = 0;
  2407. int max_attempt = 0;
  2408. while (status == 0) {
  2409. status = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK);
  2410. if (status)
  2411. break;
  2412. msleep(QLC_83XX_DRV_LOCK_WAIT_DELAY);
  2413. i++;
  2414. if (i == 1)
  2415. temp = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2416. if (i == QLC_83XX_DRV_LOCK_WAIT_COUNTER) {
  2417. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2418. if (val == temp) {
  2419. id = val & 0xFF;
  2420. dev_info(&adapter->pdev->dev,
  2421. "%s: lock to be recovered from %d\n",
  2422. __func__, id);
  2423. qlcnic_83xx_recover_driver_lock(adapter);
  2424. i = 0;
  2425. max_attempt++;
  2426. } else {
  2427. dev_err(&adapter->pdev->dev,
  2428. "%s: failed to get lock\n", __func__);
  2429. return -EIO;
  2430. }
  2431. }
  2432. /* Force exit from while loop after few attempts */
  2433. if (max_attempt == QLC_83XX_MAX_DRV_LOCK_RECOVERY_ATTEMPT) {
  2434. dev_err(&adapter->pdev->dev,
  2435. "%s: failed to get lock\n", __func__);
  2436. return -EIO;
  2437. }
  2438. }
  2439. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2440. lock_alive_counter = val >> 8;
  2441. lock_alive_counter++;
  2442. val = lock_alive_counter << 8 | adapter->portnum;
  2443. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2444. return 0;
  2445. }
  2446. void qlcnic_83xx_unlock_driver(struct qlcnic_adapter *adapter)
  2447. {
  2448. u32 val, lock_alive_counter, id;
  2449. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2450. id = val & 0xFF;
  2451. lock_alive_counter = val >> 8;
  2452. if (id != adapter->portnum)
  2453. dev_err(&adapter->pdev->dev,
  2454. "%s:Warning func %d is unlocking lock owned by %d\n",
  2455. __func__, adapter->portnum, id);
  2456. val = (lock_alive_counter << 8) | 0xFF;
  2457. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2458. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2459. }
  2460. int qlcnic_83xx_ms_mem_write128(struct qlcnic_adapter *adapter, u64 addr,
  2461. u32 *data, u32 count)
  2462. {
  2463. int i, j, ret = 0;
  2464. u32 temp;
  2465. int err = 0;
  2466. /* Check alignment */
  2467. if (addr & 0xF)
  2468. return -EIO;
  2469. mutex_lock(&adapter->ahw->mem_lock);
  2470. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_HI, 0);
  2471. for (i = 0; i < count; i++, addr += 16) {
  2472. if (!((ADDR_IN_RANGE(addr, QLCNIC_ADDR_QDR_NET,
  2473. QLCNIC_ADDR_QDR_NET_MAX)) ||
  2474. (ADDR_IN_RANGE(addr, QLCNIC_ADDR_DDR_NET,
  2475. QLCNIC_ADDR_DDR_NET_MAX)))) {
  2476. mutex_unlock(&adapter->ahw->mem_lock);
  2477. return -EIO;
  2478. }
  2479. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_LO, addr);
  2480. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_LO,
  2481. *data++);
  2482. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_HI,
  2483. *data++);
  2484. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_ULO,
  2485. *data++);
  2486. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_UHI,
  2487. *data++);
  2488. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2489. QLCNIC_TA_WRITE_ENABLE);
  2490. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2491. QLCNIC_TA_WRITE_START);
  2492. for (j = 0; j < MAX_CTL_CHECK; j++) {
  2493. temp = QLCRD32(adapter, QLCNIC_MS_CTRL, &err);
  2494. if (err == -EIO) {
  2495. mutex_unlock(&adapter->ahw->mem_lock);
  2496. return err;
  2497. }
  2498. if ((temp & TA_CTL_BUSY) == 0)
  2499. break;
  2500. }
  2501. /* Status check failure */
  2502. if (j >= MAX_CTL_CHECK) {
  2503. printk_ratelimited(KERN_WARNING
  2504. "MS memory write failed\n");
  2505. mutex_unlock(&adapter->ahw->mem_lock);
  2506. return -EIO;
  2507. }
  2508. }
  2509. mutex_unlock(&adapter->ahw->mem_lock);
  2510. return ret;
  2511. }
  2512. int qlcnic_83xx_flash_read32(struct qlcnic_adapter *adapter, u32 flash_addr,
  2513. u8 *p_data, int count)
  2514. {
  2515. u32 word, addr = flash_addr, ret;
  2516. ulong indirect_addr;
  2517. int i, err = 0;
  2518. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2519. return -EIO;
  2520. if (addr & 0x3) {
  2521. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2522. qlcnic_83xx_unlock_flash(adapter);
  2523. return -EIO;
  2524. }
  2525. for (i = 0; i < count; i++) {
  2526. if (qlcnic_83xx_wrt_reg_indirect(adapter,
  2527. QLC_83XX_FLASH_DIRECT_WINDOW,
  2528. (addr))) {
  2529. qlcnic_83xx_unlock_flash(adapter);
  2530. return -EIO;
  2531. }
  2532. indirect_addr = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2533. ret = QLCRD32(adapter, indirect_addr, &err);
  2534. if (err == -EIO)
  2535. return err;
  2536. word = ret;
  2537. *(u32 *)p_data = word;
  2538. p_data = p_data + 4;
  2539. addr = addr + 4;
  2540. }
  2541. qlcnic_83xx_unlock_flash(adapter);
  2542. return 0;
  2543. }
  2544. int qlcnic_83xx_test_link(struct qlcnic_adapter *adapter)
  2545. {
  2546. u8 pci_func;
  2547. int err;
  2548. u32 config = 0, state;
  2549. struct qlcnic_cmd_args cmd;
  2550. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2551. if (qlcnic_sriov_vf_check(adapter))
  2552. pci_func = adapter->portnum;
  2553. else
  2554. pci_func = ahw->pci_func;
  2555. state = readl(ahw->pci_base0 + QLC_83XX_LINK_STATE(pci_func));
  2556. if (!QLC_83xx_FUNC_VAL(state, pci_func)) {
  2557. dev_info(&adapter->pdev->dev, "link state down\n");
  2558. return config;
  2559. }
  2560. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_STATUS);
  2561. if (err)
  2562. return err;
  2563. err = qlcnic_issue_cmd(adapter, &cmd);
  2564. if (err) {
  2565. dev_info(&adapter->pdev->dev,
  2566. "Get Link Status Command failed: 0x%x\n", err);
  2567. goto out;
  2568. } else {
  2569. config = cmd.rsp.arg[1];
  2570. switch (QLC_83XX_CURRENT_LINK_SPEED(config)) {
  2571. case QLC_83XX_10M_LINK:
  2572. ahw->link_speed = SPEED_10;
  2573. break;
  2574. case QLC_83XX_100M_LINK:
  2575. ahw->link_speed = SPEED_100;
  2576. break;
  2577. case QLC_83XX_1G_LINK:
  2578. ahw->link_speed = SPEED_1000;
  2579. break;
  2580. case QLC_83XX_10G_LINK:
  2581. ahw->link_speed = SPEED_10000;
  2582. break;
  2583. default:
  2584. ahw->link_speed = 0;
  2585. break;
  2586. }
  2587. config = cmd.rsp.arg[3];
  2588. if (QLC_83XX_SFP_PRESENT(config)) {
  2589. switch (ahw->module_type) {
  2590. case LINKEVENT_MODULE_OPTICAL_UNKNOWN:
  2591. case LINKEVENT_MODULE_OPTICAL_SRLR:
  2592. case LINKEVENT_MODULE_OPTICAL_LRM:
  2593. case LINKEVENT_MODULE_OPTICAL_SFP_1G:
  2594. ahw->supported_type = PORT_FIBRE;
  2595. break;
  2596. case LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE:
  2597. case LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN:
  2598. case LINKEVENT_MODULE_TWINAX:
  2599. ahw->supported_type = PORT_TP;
  2600. break;
  2601. default:
  2602. ahw->supported_type = PORT_OTHER;
  2603. }
  2604. }
  2605. if (config & 1)
  2606. err = 1;
  2607. }
  2608. out:
  2609. qlcnic_free_mbx_args(&cmd);
  2610. return config;
  2611. }
  2612. int qlcnic_83xx_get_settings(struct qlcnic_adapter *adapter,
  2613. struct ethtool_cmd *ecmd)
  2614. {
  2615. u32 config = 0;
  2616. int status = 0;
  2617. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2618. if (!test_bit(__QLCNIC_MAINTENANCE_MODE, &adapter->state)) {
  2619. /* Get port configuration info */
  2620. status = qlcnic_83xx_get_port_info(adapter);
  2621. /* Get Link Status related info */
  2622. config = qlcnic_83xx_test_link(adapter);
  2623. ahw->module_type = QLC_83XX_SFP_MODULE_TYPE(config);
  2624. }
  2625. /* hard code until there is a way to get it from flash */
  2626. ahw->board_type = QLCNIC_BRDTYPE_83XX_10G;
  2627. if (netif_running(adapter->netdev) && ahw->has_link_events) {
  2628. ethtool_cmd_speed_set(ecmd, ahw->link_speed);
  2629. ecmd->duplex = ahw->link_duplex;
  2630. ecmd->autoneg = ahw->link_autoneg;
  2631. } else {
  2632. ethtool_cmd_speed_set(ecmd, SPEED_UNKNOWN);
  2633. ecmd->duplex = DUPLEX_UNKNOWN;
  2634. ecmd->autoneg = AUTONEG_DISABLE;
  2635. }
  2636. if (ahw->port_type == QLCNIC_XGBE) {
  2637. ecmd->supported = SUPPORTED_10000baseT_Full;
  2638. ecmd->advertising = ADVERTISED_10000baseT_Full;
  2639. } else {
  2640. ecmd->supported = (SUPPORTED_10baseT_Half |
  2641. SUPPORTED_10baseT_Full |
  2642. SUPPORTED_100baseT_Half |
  2643. SUPPORTED_100baseT_Full |
  2644. SUPPORTED_1000baseT_Half |
  2645. SUPPORTED_1000baseT_Full);
  2646. ecmd->advertising = (ADVERTISED_100baseT_Half |
  2647. ADVERTISED_100baseT_Full |
  2648. ADVERTISED_1000baseT_Half |
  2649. ADVERTISED_1000baseT_Full);
  2650. }
  2651. switch (ahw->supported_type) {
  2652. case PORT_FIBRE:
  2653. ecmd->supported |= SUPPORTED_FIBRE;
  2654. ecmd->advertising |= ADVERTISED_FIBRE;
  2655. ecmd->port = PORT_FIBRE;
  2656. ecmd->transceiver = XCVR_EXTERNAL;
  2657. break;
  2658. case PORT_TP:
  2659. ecmd->supported |= SUPPORTED_TP;
  2660. ecmd->advertising |= ADVERTISED_TP;
  2661. ecmd->port = PORT_TP;
  2662. ecmd->transceiver = XCVR_INTERNAL;
  2663. break;
  2664. default:
  2665. ecmd->supported |= SUPPORTED_FIBRE;
  2666. ecmd->advertising |= ADVERTISED_FIBRE;
  2667. ecmd->port = PORT_OTHER;
  2668. ecmd->transceiver = XCVR_EXTERNAL;
  2669. break;
  2670. }
  2671. ecmd->phy_address = ahw->physical_port;
  2672. return status;
  2673. }
  2674. int qlcnic_83xx_set_settings(struct qlcnic_adapter *adapter,
  2675. struct ethtool_cmd *ecmd)
  2676. {
  2677. int status = 0;
  2678. u32 config = adapter->ahw->port_config;
  2679. if (ecmd->autoneg)
  2680. adapter->ahw->port_config |= BIT_15;
  2681. switch (ethtool_cmd_speed(ecmd)) {
  2682. case SPEED_10:
  2683. adapter->ahw->port_config |= BIT_8;
  2684. break;
  2685. case SPEED_100:
  2686. adapter->ahw->port_config |= BIT_9;
  2687. break;
  2688. case SPEED_1000:
  2689. adapter->ahw->port_config |= BIT_10;
  2690. break;
  2691. case SPEED_10000:
  2692. adapter->ahw->port_config |= BIT_11;
  2693. break;
  2694. default:
  2695. return -EINVAL;
  2696. }
  2697. status = qlcnic_83xx_set_port_config(adapter);
  2698. if (status) {
  2699. dev_info(&adapter->pdev->dev,
  2700. "Failed to Set Link Speed and autoneg.\n");
  2701. adapter->ahw->port_config = config;
  2702. }
  2703. return status;
  2704. }
  2705. static inline u64 *qlcnic_83xx_copy_stats(struct qlcnic_cmd_args *cmd,
  2706. u64 *data, int index)
  2707. {
  2708. u32 low, hi;
  2709. u64 val;
  2710. low = cmd->rsp.arg[index];
  2711. hi = cmd->rsp.arg[index + 1];
  2712. val = (((u64) low) | (((u64) hi) << 32));
  2713. *data++ = val;
  2714. return data;
  2715. }
  2716. static u64 *qlcnic_83xx_fill_stats(struct qlcnic_adapter *adapter,
  2717. struct qlcnic_cmd_args *cmd, u64 *data,
  2718. int type, int *ret)
  2719. {
  2720. int err, k, total_regs;
  2721. *ret = 0;
  2722. err = qlcnic_issue_cmd(adapter, cmd);
  2723. if (err != QLCNIC_RCODE_SUCCESS) {
  2724. dev_info(&adapter->pdev->dev,
  2725. "Error in get statistics mailbox command\n");
  2726. *ret = -EIO;
  2727. return data;
  2728. }
  2729. total_regs = cmd->rsp.num;
  2730. switch (type) {
  2731. case QLC_83XX_STAT_MAC:
  2732. /* fill in MAC tx counters */
  2733. for (k = 2; k < 28; k += 2)
  2734. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2735. /* skip 24 bytes of reserved area */
  2736. /* fill in MAC rx counters */
  2737. for (k += 6; k < 60; k += 2)
  2738. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2739. /* skip 24 bytes of reserved area */
  2740. /* fill in MAC rx frame stats */
  2741. for (k += 6; k < 80; k += 2)
  2742. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2743. /* fill in eSwitch stats */
  2744. for (; k < total_regs; k += 2)
  2745. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2746. break;
  2747. case QLC_83XX_STAT_RX:
  2748. for (k = 2; k < 8; k += 2)
  2749. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2750. /* skip 8 bytes of reserved data */
  2751. for (k += 2; k < 24; k += 2)
  2752. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2753. /* skip 8 bytes containing RE1FBQ error data */
  2754. for (k += 2; k < total_regs; k += 2)
  2755. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2756. break;
  2757. case QLC_83XX_STAT_TX:
  2758. for (k = 2; k < 10; k += 2)
  2759. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2760. /* skip 8 bytes of reserved data */
  2761. for (k += 2; k < total_regs; k += 2)
  2762. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2763. break;
  2764. default:
  2765. dev_warn(&adapter->pdev->dev, "Unknown get statistics mode\n");
  2766. *ret = -EIO;
  2767. }
  2768. return data;
  2769. }
  2770. void qlcnic_83xx_get_stats(struct qlcnic_adapter *adapter, u64 *data)
  2771. {
  2772. struct qlcnic_cmd_args cmd;
  2773. struct net_device *netdev = adapter->netdev;
  2774. int ret = 0;
  2775. ret = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_STATISTICS);
  2776. if (ret)
  2777. return;
  2778. /* Get Tx stats */
  2779. cmd.req.arg[1] = BIT_1 | (adapter->tx_ring->ctx_id << 16);
  2780. cmd.rsp.num = QLC_83XX_TX_STAT_REGS;
  2781. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2782. QLC_83XX_STAT_TX, &ret);
  2783. if (ret) {
  2784. netdev_err(netdev, "Error getting Tx stats\n");
  2785. goto out;
  2786. }
  2787. /* Get MAC stats */
  2788. cmd.req.arg[1] = BIT_2 | (adapter->portnum << 16);
  2789. cmd.rsp.num = QLC_83XX_MAC_STAT_REGS;
  2790. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2791. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2792. QLC_83XX_STAT_MAC, &ret);
  2793. if (ret) {
  2794. netdev_err(netdev, "Error getting MAC stats\n");
  2795. goto out;
  2796. }
  2797. /* Get Rx stats */
  2798. cmd.req.arg[1] = adapter->recv_ctx->context_id << 16;
  2799. cmd.rsp.num = QLC_83XX_RX_STAT_REGS;
  2800. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2801. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2802. QLC_83XX_STAT_RX, &ret);
  2803. if (ret)
  2804. netdev_err(netdev, "Error getting Rx stats\n");
  2805. out:
  2806. qlcnic_free_mbx_args(&cmd);
  2807. }
  2808. int qlcnic_83xx_reg_test(struct qlcnic_adapter *adapter)
  2809. {
  2810. u32 major, minor, sub;
  2811. major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  2812. minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  2813. sub = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  2814. if (adapter->fw_version != QLCNIC_VERSION_CODE(major, minor, sub)) {
  2815. dev_info(&adapter->pdev->dev, "%s: Reg test failed\n",
  2816. __func__);
  2817. return 1;
  2818. }
  2819. return 0;
  2820. }
  2821. inline int qlcnic_83xx_get_regs_len(struct qlcnic_adapter *adapter)
  2822. {
  2823. return (ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl) *
  2824. sizeof(*adapter->ahw->ext_reg_tbl)) +
  2825. (ARRAY_SIZE(qlcnic_83xx_reg_tbl) *
  2826. sizeof(*adapter->ahw->reg_tbl));
  2827. }
  2828. int qlcnic_83xx_get_registers(struct qlcnic_adapter *adapter, u32 *regs_buff)
  2829. {
  2830. int i, j = 0;
  2831. for (i = QLCNIC_DEV_INFO_SIZE + 1;
  2832. j < ARRAY_SIZE(qlcnic_83xx_reg_tbl); i++, j++)
  2833. regs_buff[i] = QLC_SHARED_REG_RD32(adapter, j);
  2834. for (j = 0; j < ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl); j++)
  2835. regs_buff[i++] = QLCRDX(adapter->ahw, j);
  2836. return i;
  2837. }
  2838. int qlcnic_83xx_interrupt_test(struct net_device *netdev)
  2839. {
  2840. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  2841. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2842. struct qlcnic_cmd_args cmd;
  2843. u8 val, drv_sds_rings = adapter->drv_sds_rings;
  2844. u8 drv_tx_rings = adapter->drv_tx_rings;
  2845. u32 data;
  2846. u16 intrpt_id, id;
  2847. int ret;
  2848. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  2849. netdev_info(netdev, "Device is resetting\n");
  2850. return -EBUSY;
  2851. }
  2852. if (qlcnic_get_diag_lock(adapter)) {
  2853. netdev_info(netdev, "Device in diagnostics mode\n");
  2854. return -EBUSY;
  2855. }
  2856. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_INTERRUPT_TEST,
  2857. drv_sds_rings);
  2858. if (ret)
  2859. goto fail_diag_irq;
  2860. ahw->diag_cnt = 0;
  2861. ret = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INTRPT_TEST);
  2862. if (ret)
  2863. goto fail_diag_irq;
  2864. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  2865. intrpt_id = ahw->intr_tbl[0].id;
  2866. else
  2867. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  2868. cmd.req.arg[1] = 1;
  2869. cmd.req.arg[2] = intrpt_id;
  2870. cmd.req.arg[3] = BIT_0;
  2871. ret = qlcnic_issue_cmd(adapter, &cmd);
  2872. data = cmd.rsp.arg[2];
  2873. id = LSW(data);
  2874. val = LSB(MSW(data));
  2875. if (id != intrpt_id)
  2876. dev_info(&adapter->pdev->dev,
  2877. "Interrupt generated: 0x%x, requested:0x%x\n",
  2878. id, intrpt_id);
  2879. if (val)
  2880. dev_err(&adapter->pdev->dev,
  2881. "Interrupt test error: 0x%x\n", val);
  2882. if (ret)
  2883. goto done;
  2884. msleep(20);
  2885. ret = !ahw->diag_cnt;
  2886. done:
  2887. qlcnic_free_mbx_args(&cmd);
  2888. qlcnic_83xx_diag_free_res(netdev, drv_sds_rings);
  2889. fail_diag_irq:
  2890. adapter->drv_sds_rings = drv_sds_rings;
  2891. adapter->drv_tx_rings = drv_tx_rings;
  2892. qlcnic_release_diag_lock(adapter);
  2893. return ret;
  2894. }
  2895. void qlcnic_83xx_get_pauseparam(struct qlcnic_adapter *adapter,
  2896. struct ethtool_pauseparam *pause)
  2897. {
  2898. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2899. int status = 0;
  2900. u32 config;
  2901. status = qlcnic_83xx_get_port_config(adapter);
  2902. if (status) {
  2903. dev_err(&adapter->pdev->dev,
  2904. "%s: Get Pause Config failed\n", __func__);
  2905. return;
  2906. }
  2907. config = ahw->port_config;
  2908. if (config & QLC_83XX_CFG_STD_PAUSE) {
  2909. switch (MSW(config)) {
  2910. case QLC_83XX_TX_PAUSE:
  2911. pause->tx_pause = 1;
  2912. break;
  2913. case QLC_83XX_RX_PAUSE:
  2914. pause->rx_pause = 1;
  2915. break;
  2916. case QLC_83XX_TX_RX_PAUSE:
  2917. default:
  2918. /* Backward compatibility for existing
  2919. * flash definitions
  2920. */
  2921. pause->tx_pause = 1;
  2922. pause->rx_pause = 1;
  2923. }
  2924. }
  2925. if (QLC_83XX_AUTONEG(config))
  2926. pause->autoneg = 1;
  2927. }
  2928. int qlcnic_83xx_set_pauseparam(struct qlcnic_adapter *adapter,
  2929. struct ethtool_pauseparam *pause)
  2930. {
  2931. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2932. int status = 0;
  2933. u32 config;
  2934. status = qlcnic_83xx_get_port_config(adapter);
  2935. if (status) {
  2936. dev_err(&adapter->pdev->dev,
  2937. "%s: Get Pause Config failed.\n", __func__);
  2938. return status;
  2939. }
  2940. config = ahw->port_config;
  2941. if (ahw->port_type == QLCNIC_GBE) {
  2942. if (pause->autoneg)
  2943. ahw->port_config |= QLC_83XX_ENABLE_AUTONEG;
  2944. if (!pause->autoneg)
  2945. ahw->port_config &= ~QLC_83XX_ENABLE_AUTONEG;
  2946. } else if ((ahw->port_type == QLCNIC_XGBE) && (pause->autoneg)) {
  2947. return -EOPNOTSUPP;
  2948. }
  2949. if (!(config & QLC_83XX_CFG_STD_PAUSE))
  2950. ahw->port_config |= QLC_83XX_CFG_STD_PAUSE;
  2951. if (pause->rx_pause && pause->tx_pause) {
  2952. ahw->port_config |= QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2953. } else if (pause->rx_pause && !pause->tx_pause) {
  2954. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_PAUSE;
  2955. ahw->port_config |= QLC_83XX_CFG_STD_RX_PAUSE;
  2956. } else if (pause->tx_pause && !pause->rx_pause) {
  2957. ahw->port_config &= ~QLC_83XX_CFG_STD_RX_PAUSE;
  2958. ahw->port_config |= QLC_83XX_CFG_STD_TX_PAUSE;
  2959. } else if (!pause->rx_pause && !pause->tx_pause) {
  2960. ahw->port_config &= ~(QLC_83XX_CFG_STD_TX_RX_PAUSE |
  2961. QLC_83XX_CFG_STD_PAUSE);
  2962. }
  2963. status = qlcnic_83xx_set_port_config(adapter);
  2964. if (status) {
  2965. dev_err(&adapter->pdev->dev,
  2966. "%s: Set Pause Config failed.\n", __func__);
  2967. ahw->port_config = config;
  2968. }
  2969. return status;
  2970. }
  2971. static int qlcnic_83xx_read_flash_status_reg(struct qlcnic_adapter *adapter)
  2972. {
  2973. int ret, err = 0;
  2974. u32 temp;
  2975. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2976. QLC_83XX_FLASH_OEM_READ_SIG);
  2977. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2978. QLC_83XX_FLASH_READ_CTRL);
  2979. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2980. if (ret)
  2981. return -EIO;
  2982. temp = QLCRD32(adapter, QLC_83XX_FLASH_RDDATA, &err);
  2983. if (err == -EIO)
  2984. return err;
  2985. return temp & 0xFF;
  2986. }
  2987. int qlcnic_83xx_flash_test(struct qlcnic_adapter *adapter)
  2988. {
  2989. int status;
  2990. status = qlcnic_83xx_read_flash_status_reg(adapter);
  2991. if (status == -EIO) {
  2992. dev_info(&adapter->pdev->dev, "%s: EEPROM test failed.\n",
  2993. __func__);
  2994. return 1;
  2995. }
  2996. return 0;
  2997. }
  2998. int qlcnic_83xx_shutdown(struct pci_dev *pdev)
  2999. {
  3000. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  3001. struct net_device *netdev = adapter->netdev;
  3002. int retval;
  3003. netif_device_detach(netdev);
  3004. qlcnic_cancel_idc_work(adapter);
  3005. if (netif_running(netdev))
  3006. qlcnic_down(adapter, netdev);
  3007. qlcnic_83xx_disable_mbx_intr(adapter);
  3008. cancel_delayed_work_sync(&adapter->idc_aen_work);
  3009. retval = pci_save_state(pdev);
  3010. if (retval)
  3011. return retval;
  3012. return 0;
  3013. }
  3014. int qlcnic_83xx_resume(struct qlcnic_adapter *adapter)
  3015. {
  3016. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3017. struct qlc_83xx_idc *idc = &ahw->idc;
  3018. int err = 0;
  3019. err = qlcnic_83xx_idc_init(adapter);
  3020. if (err)
  3021. return err;
  3022. if (ahw->nic_mode == QLCNIC_VNIC_MODE) {
  3023. if (ahw->op_mode == QLCNIC_MGMT_FUNC) {
  3024. qlcnic_83xx_set_vnic_opmode(adapter);
  3025. } else {
  3026. err = qlcnic_83xx_check_vnic_state(adapter);
  3027. if (err)
  3028. return err;
  3029. }
  3030. }
  3031. err = qlcnic_83xx_idc_reattach_driver(adapter);
  3032. if (err)
  3033. return err;
  3034. qlcnic_schedule_work(adapter, qlcnic_83xx_idc_poll_dev_state,
  3035. idc->delay);
  3036. return err;
  3037. }
  3038. void qlcnic_83xx_reinit_mbx_work(struct qlcnic_mailbox *mbx)
  3039. {
  3040. INIT_COMPLETION(mbx->completion);
  3041. set_bit(QLC_83XX_MBX_READY, &mbx->status);
  3042. }
  3043. void qlcnic_83xx_free_mailbox(struct qlcnic_mailbox *mbx)
  3044. {
  3045. if (!mbx)
  3046. return;
  3047. destroy_workqueue(mbx->work_q);
  3048. kfree(mbx);
  3049. }
  3050. static inline void
  3051. qlcnic_83xx_notify_cmd_completion(struct qlcnic_adapter *adapter,
  3052. struct qlcnic_cmd_args *cmd)
  3053. {
  3054. atomic_set(&cmd->rsp_status, QLC_83XX_MBX_RESPONSE_ARRIVED);
  3055. if (cmd->type == QLC_83XX_MBX_CMD_NO_WAIT) {
  3056. qlcnic_free_mbx_args(cmd);
  3057. kfree(cmd);
  3058. return;
  3059. }
  3060. complete(&cmd->completion);
  3061. }
  3062. static void qlcnic_83xx_flush_mbx_queue(struct qlcnic_adapter *adapter)
  3063. {
  3064. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3065. struct list_head *head = &mbx->cmd_q;
  3066. struct qlcnic_cmd_args *cmd = NULL;
  3067. spin_lock(&mbx->queue_lock);
  3068. while (!list_empty(head)) {
  3069. cmd = list_entry(head->next, struct qlcnic_cmd_args, list);
  3070. dev_info(&adapter->pdev->dev, "%s: Mailbox command 0x%x\n",
  3071. __func__, cmd->cmd_op);
  3072. list_del(&cmd->list);
  3073. mbx->num_cmds--;
  3074. qlcnic_83xx_notify_cmd_completion(adapter, cmd);
  3075. }
  3076. spin_unlock(&mbx->queue_lock);
  3077. }
  3078. static int qlcnic_83xx_check_mbx_status(struct qlcnic_adapter *adapter)
  3079. {
  3080. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3081. struct qlcnic_mailbox *mbx = ahw->mailbox;
  3082. u32 host_mbx_ctrl;
  3083. if (!test_bit(QLC_83XX_MBX_READY, &mbx->status))
  3084. return -EBUSY;
  3085. host_mbx_ctrl = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  3086. if (host_mbx_ctrl) {
  3087. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  3088. ahw->idc.collect_dump = 1;
  3089. return -EIO;
  3090. }
  3091. return 0;
  3092. }
  3093. static inline void qlcnic_83xx_signal_mbx_cmd(struct qlcnic_adapter *adapter,
  3094. u8 issue_cmd)
  3095. {
  3096. if (issue_cmd)
  3097. QLCWRX(adapter->ahw, QLCNIC_HOST_MBX_CTRL, QLCNIC_SET_OWNER);
  3098. else
  3099. QLCWRX(adapter->ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  3100. }
  3101. static void qlcnic_83xx_dequeue_mbx_cmd(struct qlcnic_adapter *adapter,
  3102. struct qlcnic_cmd_args *cmd)
  3103. {
  3104. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3105. spin_lock(&mbx->queue_lock);
  3106. list_del(&cmd->list);
  3107. mbx->num_cmds--;
  3108. spin_unlock(&mbx->queue_lock);
  3109. qlcnic_83xx_notify_cmd_completion(adapter, cmd);
  3110. }
  3111. static void qlcnic_83xx_encode_mbx_cmd(struct qlcnic_adapter *adapter,
  3112. struct qlcnic_cmd_args *cmd)
  3113. {
  3114. u32 mbx_cmd, fw_hal_version, hdr_size, total_size, tmp;
  3115. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3116. int i, j;
  3117. if (cmd->op_type != QLC_83XX_MBX_POST_BC_OP) {
  3118. mbx_cmd = cmd->req.arg[0];
  3119. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  3120. for (i = 1; i < cmd->req.num; i++)
  3121. writel(cmd->req.arg[i], QLCNIC_MBX_HOST(ahw, i));
  3122. } else {
  3123. fw_hal_version = ahw->fw_hal_version;
  3124. hdr_size = sizeof(struct qlcnic_bc_hdr) / sizeof(u32);
  3125. total_size = cmd->pay_size + hdr_size;
  3126. tmp = QLCNIC_CMD_BC_EVENT_SETUP | total_size << 16;
  3127. mbx_cmd = tmp | fw_hal_version << 29;
  3128. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  3129. /* Back channel specific operations bits */
  3130. mbx_cmd = 0x1 | 1 << 4;
  3131. if (qlcnic_sriov_pf_check(adapter))
  3132. mbx_cmd |= cmd->func_num << 5;
  3133. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 1));
  3134. for (i = 2, j = 0; j < hdr_size; i++, j++)
  3135. writel(*(cmd->hdr++), QLCNIC_MBX_HOST(ahw, i));
  3136. for (j = 0; j < cmd->pay_size; j++, i++)
  3137. writel(*(cmd->pay++), QLCNIC_MBX_HOST(ahw, i));
  3138. }
  3139. }
  3140. void qlcnic_83xx_detach_mailbox_work(struct qlcnic_adapter *adapter)
  3141. {
  3142. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3143. if (!mbx)
  3144. return;
  3145. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  3146. complete(&mbx->completion);
  3147. cancel_work_sync(&mbx->work);
  3148. flush_workqueue(mbx->work_q);
  3149. qlcnic_83xx_flush_mbx_queue(adapter);
  3150. }
  3151. static int qlcnic_83xx_enqueue_mbx_cmd(struct qlcnic_adapter *adapter,
  3152. struct qlcnic_cmd_args *cmd,
  3153. unsigned long *timeout)
  3154. {
  3155. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3156. if (test_bit(QLC_83XX_MBX_READY, &mbx->status)) {
  3157. atomic_set(&cmd->rsp_status, QLC_83XX_MBX_RESPONSE_WAIT);
  3158. init_completion(&cmd->completion);
  3159. cmd->rsp_opcode = QLC_83XX_MBX_RESPONSE_UNKNOWN;
  3160. spin_lock(&mbx->queue_lock);
  3161. list_add_tail(&cmd->list, &mbx->cmd_q);
  3162. mbx->num_cmds++;
  3163. cmd->total_cmds = mbx->num_cmds;
  3164. *timeout = cmd->total_cmds * QLC_83XX_MBX_TIMEOUT;
  3165. queue_work(mbx->work_q, &mbx->work);
  3166. spin_unlock(&mbx->queue_lock);
  3167. return 0;
  3168. }
  3169. return -EBUSY;
  3170. }
  3171. static int qlcnic_83xx_check_mac_rcode(struct qlcnic_adapter *adapter,
  3172. struct qlcnic_cmd_args *cmd)
  3173. {
  3174. u8 mac_cmd_rcode;
  3175. u32 fw_data;
  3176. if (cmd->cmd_op == QLCNIC_CMD_CONFIG_MAC_VLAN) {
  3177. fw_data = readl(QLCNIC_MBX_FW(adapter->ahw, 2));
  3178. mac_cmd_rcode = (u8)fw_data;
  3179. if (mac_cmd_rcode == QLC_83XX_NO_NIC_RESOURCE ||
  3180. mac_cmd_rcode == QLC_83XX_MAC_PRESENT ||
  3181. mac_cmd_rcode == QLC_83XX_MAC_ABSENT) {
  3182. cmd->rsp_opcode = QLCNIC_RCODE_SUCCESS;
  3183. return QLCNIC_RCODE_SUCCESS;
  3184. }
  3185. }
  3186. return -EINVAL;
  3187. }
  3188. static void qlcnic_83xx_decode_mbx_rsp(struct qlcnic_adapter *adapter,
  3189. struct qlcnic_cmd_args *cmd)
  3190. {
  3191. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3192. struct device *dev = &adapter->pdev->dev;
  3193. u8 mbx_err_code;
  3194. u32 fw_data;
  3195. fw_data = readl(QLCNIC_MBX_FW(ahw, 0));
  3196. mbx_err_code = QLCNIC_MBX_STATUS(fw_data);
  3197. qlcnic_83xx_get_mbx_data(adapter, cmd);
  3198. switch (mbx_err_code) {
  3199. case QLCNIC_MBX_RSP_OK:
  3200. case QLCNIC_MBX_PORT_RSP_OK:
  3201. cmd->rsp_opcode = QLCNIC_RCODE_SUCCESS;
  3202. break;
  3203. default:
  3204. if (!qlcnic_83xx_check_mac_rcode(adapter, cmd))
  3205. break;
  3206. dev_err(dev, "%s: Mailbox command failed, opcode=0x%x, cmd_type=0x%x, func=0x%x, op_mode=0x%x, error=0x%x\n",
  3207. __func__, cmd->cmd_op, cmd->type, ahw->pci_func,
  3208. ahw->op_mode, mbx_err_code);
  3209. cmd->rsp_opcode = QLC_83XX_MBX_RESPONSE_FAILED;
  3210. qlcnic_dump_mbx(adapter, cmd);
  3211. }
  3212. return;
  3213. }
  3214. static void qlcnic_83xx_mailbox_worker(struct work_struct *work)
  3215. {
  3216. struct qlcnic_mailbox *mbx = container_of(work, struct qlcnic_mailbox,
  3217. work);
  3218. struct qlcnic_adapter *adapter = mbx->adapter;
  3219. struct qlcnic_mbx_ops *mbx_ops = mbx->ops;
  3220. struct device *dev = &adapter->pdev->dev;
  3221. atomic_t *rsp_status = &mbx->rsp_status;
  3222. struct list_head *head = &mbx->cmd_q;
  3223. struct qlcnic_hardware_context *ahw;
  3224. struct qlcnic_cmd_args *cmd = NULL;
  3225. ahw = adapter->ahw;
  3226. while (true) {
  3227. if (qlcnic_83xx_check_mbx_status(adapter)) {
  3228. qlcnic_83xx_flush_mbx_queue(adapter);
  3229. return;
  3230. }
  3231. atomic_set(rsp_status, QLC_83XX_MBX_RESPONSE_WAIT);
  3232. spin_lock(&mbx->queue_lock);
  3233. if (list_empty(head)) {
  3234. spin_unlock(&mbx->queue_lock);
  3235. return;
  3236. }
  3237. cmd = list_entry(head->next, struct qlcnic_cmd_args, list);
  3238. spin_unlock(&mbx->queue_lock);
  3239. mbx_ops->encode_cmd(adapter, cmd);
  3240. mbx_ops->nofity_fw(adapter, QLC_83XX_MBX_REQUEST);
  3241. if (wait_for_completion_timeout(&mbx->completion,
  3242. QLC_83XX_MBX_TIMEOUT)) {
  3243. mbx_ops->decode_resp(adapter, cmd);
  3244. mbx_ops->nofity_fw(adapter, QLC_83XX_MBX_COMPLETION);
  3245. } else {
  3246. dev_err(dev, "%s: Mailbox command timeout, opcode=0x%x, cmd_type=0x%x, func=0x%x, op_mode=0x%x\n",
  3247. __func__, cmd->cmd_op, cmd->type, ahw->pci_func,
  3248. ahw->op_mode);
  3249. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  3250. qlcnic_dump_mbx(adapter, cmd);
  3251. qlcnic_83xx_idc_request_reset(adapter,
  3252. QLCNIC_FORCE_FW_DUMP_KEY);
  3253. cmd->rsp_opcode = QLCNIC_RCODE_TIMEOUT;
  3254. }
  3255. mbx_ops->dequeue_cmd(adapter, cmd);
  3256. }
  3257. }
  3258. static struct qlcnic_mbx_ops qlcnic_83xx_mbx_ops = {
  3259. .enqueue_cmd = qlcnic_83xx_enqueue_mbx_cmd,
  3260. .dequeue_cmd = qlcnic_83xx_dequeue_mbx_cmd,
  3261. .decode_resp = qlcnic_83xx_decode_mbx_rsp,
  3262. .encode_cmd = qlcnic_83xx_encode_mbx_cmd,
  3263. .nofity_fw = qlcnic_83xx_signal_mbx_cmd,
  3264. };
  3265. int qlcnic_83xx_init_mailbox_work(struct qlcnic_adapter *adapter)
  3266. {
  3267. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3268. struct qlcnic_mailbox *mbx;
  3269. ahw->mailbox = kzalloc(sizeof(*mbx), GFP_KERNEL);
  3270. if (!ahw->mailbox)
  3271. return -ENOMEM;
  3272. mbx = ahw->mailbox;
  3273. mbx->ops = &qlcnic_83xx_mbx_ops;
  3274. mbx->adapter = adapter;
  3275. spin_lock_init(&mbx->queue_lock);
  3276. spin_lock_init(&mbx->aen_lock);
  3277. INIT_LIST_HEAD(&mbx->cmd_q);
  3278. init_completion(&mbx->completion);
  3279. mbx->work_q = create_singlethread_workqueue("qlcnic_mailbox");
  3280. if (mbx->work_q == NULL) {
  3281. kfree(mbx);
  3282. return -ENOMEM;
  3283. }
  3284. INIT_WORK(&mbx->work, qlcnic_83xx_mailbox_worker);
  3285. set_bit(QLC_83XX_MBX_READY, &mbx->status);
  3286. return 0;
  3287. }
  3288. pci_ers_result_t qlcnic_83xx_io_error_detected(struct pci_dev *pdev,
  3289. pci_channel_state_t state)
  3290. {
  3291. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  3292. if (state == pci_channel_io_perm_failure)
  3293. return PCI_ERS_RESULT_DISCONNECT;
  3294. if (state == pci_channel_io_normal)
  3295. return PCI_ERS_RESULT_RECOVERED;
  3296. set_bit(__QLCNIC_AER, &adapter->state);
  3297. set_bit(__QLCNIC_RESETTING, &adapter->state);
  3298. qlcnic_83xx_aer_stop_poll_work(adapter);
  3299. pci_save_state(pdev);
  3300. pci_disable_device(pdev);
  3301. return PCI_ERS_RESULT_NEED_RESET;
  3302. }
  3303. pci_ers_result_t qlcnic_83xx_io_slot_reset(struct pci_dev *pdev)
  3304. {
  3305. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  3306. int err = 0;
  3307. pdev->error_state = pci_channel_io_normal;
  3308. err = pci_enable_device(pdev);
  3309. if (err)
  3310. goto disconnect;
  3311. pci_set_power_state(pdev, PCI_D0);
  3312. pci_set_master(pdev);
  3313. pci_restore_state(pdev);
  3314. err = qlcnic_83xx_aer_reset(adapter);
  3315. if (err == 0)
  3316. return PCI_ERS_RESULT_RECOVERED;
  3317. disconnect:
  3318. clear_bit(__QLCNIC_AER, &adapter->state);
  3319. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  3320. return PCI_ERS_RESULT_DISCONNECT;
  3321. }
  3322. void qlcnic_83xx_io_resume(struct pci_dev *pdev)
  3323. {
  3324. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  3325. pci_cleanup_aer_uncorrect_error_status(pdev);
  3326. if (test_and_clear_bit(__QLCNIC_AER, &adapter->state))
  3327. qlcnic_83xx_aer_start_poll_work(adapter);
  3328. }