matroxfb_base.c 78 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593
  1. /*
  2. *
  3. * Hardware accelerated Matrox Millennium I, II, Mystique, G100, G200 and G400
  4. *
  5. * (c) 1998-2002 Petr Vandrovec <vandrove@vc.cvut.cz>
  6. *
  7. * Portions Copyright (c) 2001 Matrox Graphics Inc.
  8. *
  9. * Version: 1.65 2002/08/14
  10. *
  11. * MTRR stuff: 1998 Tom Rini <trini@kernel.crashing.org>
  12. *
  13. * Contributors: "menion?" <menion@mindless.com>
  14. * Betatesting, fixes, ideas
  15. *
  16. * "Kurt Garloff" <garloff@suse.de>
  17. * Betatesting, fixes, ideas, videomodes, videomodes timmings
  18. *
  19. * "Tom Rini" <trini@kernel.crashing.org>
  20. * MTRR stuff, PPC cleanups, betatesting, fixes, ideas
  21. *
  22. * "Bibek Sahu" <scorpio@dodds.net>
  23. * Access device through readb|w|l and write b|w|l
  24. * Extensive debugging stuff
  25. *
  26. * "Daniel Haun" <haund@usa.net>
  27. * Testing, hardware cursor fixes
  28. *
  29. * "Scott Wood" <sawst46+@pitt.edu>
  30. * Fixes
  31. *
  32. * "Gerd Knorr" <kraxel@goldbach.isdn.cs.tu-berlin.de>
  33. * Betatesting
  34. *
  35. * "Kelly French" <targon@hazmat.com>
  36. * "Fernando Herrera" <fherrera@eurielec.etsit.upm.es>
  37. * Betatesting, bug reporting
  38. *
  39. * "Pablo Bianucci" <pbian@pccp.com.ar>
  40. * Fixes, ideas, betatesting
  41. *
  42. * "Inaky Perez Gonzalez" <inaky@peloncho.fis.ucm.es>
  43. * Fixes, enhandcements, ideas, betatesting
  44. *
  45. * "Ryuichi Oikawa" <roikawa@rr.iiij4u.or.jp>
  46. * PPC betatesting, PPC support, backward compatibility
  47. *
  48. * "Paul Womar" <Paul@pwomar.demon.co.uk>
  49. * "Owen Waller" <O.Waller@ee.qub.ac.uk>
  50. * PPC betatesting
  51. *
  52. * "Thomas Pornin" <pornin@bolet.ens.fr>
  53. * Alpha betatesting
  54. *
  55. * "Pieter van Leuven" <pvl@iae.nl>
  56. * "Ulf Jaenicke-Roessler" <ujr@physik.phy.tu-dresden.de>
  57. * G100 testing
  58. *
  59. * "H. Peter Arvin" <hpa@transmeta.com>
  60. * Ideas
  61. *
  62. * "Cort Dougan" <cort@cs.nmt.edu>
  63. * CHRP fixes and PReP cleanup
  64. *
  65. * "Mark Vojkovich" <mvojkovi@ucsd.edu>
  66. * G400 support
  67. *
  68. * "Samuel Hocevar" <sam@via.ecp.fr>
  69. * Fixes
  70. *
  71. * "Anton Altaparmakov" <AntonA@bigfoot.com>
  72. * G400 MAX/non-MAX distinction
  73. *
  74. * "Ken Aaker" <kdaaker@rchland.vnet.ibm.com>
  75. * memtype extension (needed for GXT130P RS/6000 adapter)
  76. *
  77. * "Uns Lider" <unslider@miranda.org>
  78. * G100 PLNWT fixes
  79. *
  80. * "Denis Zaitsev" <zzz@cd-club.ru>
  81. * Fixes
  82. *
  83. * "Mike Pieper" <mike@pieper-family.de>
  84. * TVOut enhandcements, V4L2 control interface.
  85. *
  86. * "Diego Biurrun" <diego@biurrun.de>
  87. * DFP testing
  88. *
  89. * (following author is not in any relation with this code, but his code
  90. * is included in this driver)
  91. *
  92. * Based on framebuffer driver for VBE 2.0 compliant graphic boards
  93. * (c) 1998 Gerd Knorr <kraxel@cs.tu-berlin.de>
  94. *
  95. * (following author is not in any relation with this code, but his ideas
  96. * were used when writting this driver)
  97. *
  98. * FreeVBE/AF (Matrox), "Shawn Hargreaves" <shawn@talula.demon.co.uk>
  99. *
  100. */
  101. #include <linux/config.h>
  102. #include <linux/version.h>
  103. #include "matroxfb_base.h"
  104. #include "matroxfb_misc.h"
  105. #include "matroxfb_accel.h"
  106. #include "matroxfb_DAC1064.h"
  107. #include "matroxfb_Ti3026.h"
  108. #include "matroxfb_maven.h"
  109. #include "matroxfb_crtc2.h"
  110. #include "matroxfb_g450.h"
  111. #include <linux/matroxfb.h>
  112. #include <linux/interrupt.h>
  113. #include <asm/uaccess.h>
  114. #ifdef CONFIG_PPC_PMAC
  115. unsigned char nvram_read_byte(int);
  116. static int default_vmode = VMODE_NVRAM;
  117. static int default_cmode = CMODE_NVRAM;
  118. #endif
  119. static void matroxfb_unregister_device(struct matrox_fb_info* minfo);
  120. /* --------------------------------------------------------------------- */
  121. /*
  122. * card parameters
  123. */
  124. /* --------------------------------------------------------------------- */
  125. static struct fb_var_screeninfo vesafb_defined = {
  126. 640,480,640,480,/* W,H, W, H (virtual) load xres,xres_virtual*/
  127. 0,0, /* virtual -> visible no offset */
  128. 8, /* depth -> load bits_per_pixel */
  129. 0, /* greyscale ? */
  130. {0,0,0}, /* R */
  131. {0,0,0}, /* G */
  132. {0,0,0}, /* B */
  133. {0,0,0}, /* transparency */
  134. 0, /* standard pixel format */
  135. FB_ACTIVATE_NOW,
  136. -1,-1,
  137. FB_ACCELF_TEXT, /* accel flags */
  138. 39721L,48L,16L,33L,10L,
  139. 96L,2L,~0, /* No sync info */
  140. FB_VMODE_NONINTERLACED,
  141. 0, {0,0,0,0,0}
  142. };
  143. /* --------------------------------------------------------------------- */
  144. static void update_crtc2(WPMINFO unsigned int pos) {
  145. struct matroxfb_dh_fb_info* info = ACCESS_FBINFO(crtc2.info);
  146. /* Make sure that displays are compatible */
  147. if (info && (info->fbcon.var.bits_per_pixel == ACCESS_FBINFO(fbcon).var.bits_per_pixel)
  148. && (info->fbcon.var.xres_virtual == ACCESS_FBINFO(fbcon).var.xres_virtual)
  149. && (info->fbcon.var.green.length == ACCESS_FBINFO(fbcon).var.green.length)
  150. ) {
  151. switch (ACCESS_FBINFO(fbcon).var.bits_per_pixel) {
  152. case 16:
  153. case 32:
  154. pos = pos * 8;
  155. if (info->interlaced) {
  156. mga_outl(0x3C2C, pos);
  157. mga_outl(0x3C28, pos + ACCESS_FBINFO(fbcon).var.xres_virtual * ACCESS_FBINFO(fbcon).var.bits_per_pixel / 8);
  158. } else {
  159. mga_outl(0x3C28, pos);
  160. }
  161. break;
  162. }
  163. }
  164. }
  165. static void matroxfb_crtc1_panpos(WPMINFO2) {
  166. if (ACCESS_FBINFO(crtc1.panpos) >= 0) {
  167. unsigned long flags;
  168. int panpos;
  169. matroxfb_DAC_lock_irqsave(flags);
  170. panpos = ACCESS_FBINFO(crtc1.panpos);
  171. if (panpos >= 0) {
  172. unsigned int extvga_reg;
  173. ACCESS_FBINFO(crtc1.panpos) = -1; /* No update pending anymore */
  174. extvga_reg = mga_inb(M_EXTVGA_INDEX);
  175. mga_setr(M_EXTVGA_INDEX, 0x00, panpos);
  176. if (extvga_reg != 0x00) {
  177. mga_outb(M_EXTVGA_INDEX, extvga_reg);
  178. }
  179. }
  180. matroxfb_DAC_unlock_irqrestore(flags);
  181. }
  182. }
  183. static irqreturn_t matrox_irq(int irq, void *dev_id, struct pt_regs *fp)
  184. {
  185. u_int32_t status;
  186. int handled = 0;
  187. MINFO_FROM(dev_id);
  188. status = mga_inl(M_STATUS);
  189. if (status & 0x20) {
  190. mga_outl(M_ICLEAR, 0x20);
  191. ACCESS_FBINFO(crtc1.vsync.cnt)++;
  192. matroxfb_crtc1_panpos(PMINFO2);
  193. wake_up_interruptible(&ACCESS_FBINFO(crtc1.vsync.wait));
  194. handled = 1;
  195. }
  196. if (status & 0x200) {
  197. mga_outl(M_ICLEAR, 0x200);
  198. ACCESS_FBINFO(crtc2.vsync.cnt)++;
  199. wake_up_interruptible(&ACCESS_FBINFO(crtc2.vsync.wait));
  200. handled = 1;
  201. }
  202. return IRQ_RETVAL(handled);
  203. }
  204. int matroxfb_enable_irq(WPMINFO int reenable) {
  205. u_int32_t bm;
  206. if (ACCESS_FBINFO(devflags.accelerator) == FB_ACCEL_MATROX_MGAG400)
  207. bm = 0x220;
  208. else
  209. bm = 0x020;
  210. if (!test_and_set_bit(0, &ACCESS_FBINFO(irq_flags))) {
  211. if (request_irq(ACCESS_FBINFO(pcidev)->irq, matrox_irq,
  212. SA_SHIRQ, "matroxfb", MINFO)) {
  213. clear_bit(0, &ACCESS_FBINFO(irq_flags));
  214. return -EINVAL;
  215. }
  216. /* Clear any pending field interrupts */
  217. mga_outl(M_ICLEAR, bm);
  218. mga_outl(M_IEN, mga_inl(M_IEN) | bm);
  219. } else if (reenable) {
  220. u_int32_t ien;
  221. ien = mga_inl(M_IEN);
  222. if ((ien & bm) != bm) {
  223. printk(KERN_DEBUG "matroxfb: someone disabled IRQ [%08X]\n", ien);
  224. mga_outl(M_IEN, ien | bm);
  225. }
  226. }
  227. return 0;
  228. }
  229. static void matroxfb_disable_irq(WPMINFO2) {
  230. if (test_and_clear_bit(0, &ACCESS_FBINFO(irq_flags))) {
  231. /* Flush pending pan-at-vbl request... */
  232. matroxfb_crtc1_panpos(PMINFO2);
  233. if (ACCESS_FBINFO(devflags.accelerator) == FB_ACCEL_MATROX_MGAG400)
  234. mga_outl(M_IEN, mga_inl(M_IEN) & ~0x220);
  235. else
  236. mga_outl(M_IEN, mga_inl(M_IEN) & ~0x20);
  237. free_irq(ACCESS_FBINFO(pcidev)->irq, MINFO);
  238. }
  239. }
  240. int matroxfb_wait_for_sync(WPMINFO u_int32_t crtc) {
  241. struct matrox_vsync *vs;
  242. unsigned int cnt;
  243. int ret;
  244. switch (crtc) {
  245. case 0:
  246. vs = &ACCESS_FBINFO(crtc1.vsync);
  247. break;
  248. case 1:
  249. if (ACCESS_FBINFO(devflags.accelerator) != FB_ACCEL_MATROX_MGAG400) {
  250. return -ENODEV;
  251. }
  252. vs = &ACCESS_FBINFO(crtc2.vsync);
  253. break;
  254. default:
  255. return -ENODEV;
  256. }
  257. ret = matroxfb_enable_irq(PMINFO 0);
  258. if (ret) {
  259. return ret;
  260. }
  261. cnt = vs->cnt;
  262. ret = wait_event_interruptible_timeout(vs->wait, cnt != vs->cnt, HZ/10);
  263. if (ret < 0) {
  264. return ret;
  265. }
  266. if (ret == 0) {
  267. matroxfb_enable_irq(PMINFO 1);
  268. return -ETIMEDOUT;
  269. }
  270. return 0;
  271. }
  272. /* --------------------------------------------------------------------- */
  273. static void matrox_pan_var(WPMINFO struct fb_var_screeninfo *var) {
  274. unsigned int pos;
  275. unsigned short p0, p1, p2;
  276. #ifdef CONFIG_FB_MATROX_32MB
  277. unsigned int p3;
  278. #endif
  279. int vbl;
  280. unsigned long flags;
  281. CRITFLAGS
  282. DBG(__FUNCTION__)
  283. if (ACCESS_FBINFO(dead))
  284. return;
  285. ACCESS_FBINFO(fbcon).var.xoffset = var->xoffset;
  286. ACCESS_FBINFO(fbcon).var.yoffset = var->yoffset;
  287. pos = (ACCESS_FBINFO(fbcon).var.yoffset * ACCESS_FBINFO(fbcon).var.xres_virtual + ACCESS_FBINFO(fbcon).var.xoffset) * ACCESS_FBINFO(curr.final_bppShift) / 32;
  288. pos += ACCESS_FBINFO(curr.ydstorg.chunks);
  289. p0 = ACCESS_FBINFO(hw).CRTC[0x0D] = pos & 0xFF;
  290. p1 = ACCESS_FBINFO(hw).CRTC[0x0C] = (pos & 0xFF00) >> 8;
  291. p2 = ACCESS_FBINFO(hw).CRTCEXT[0] = (ACCESS_FBINFO(hw).CRTCEXT[0] & 0xB0) | ((pos >> 16) & 0x0F) | ((pos >> 14) & 0x40);
  292. #ifdef CONFIG_FB_MATROX_32MB
  293. p3 = ACCESS_FBINFO(hw).CRTCEXT[8] = pos >> 21;
  294. #endif
  295. /* FB_ACTIVATE_VBL and we can acquire interrupts? Honor FB_ACTIVATE_VBL then... */
  296. vbl = (var->activate & FB_ACTIVATE_VBL) && (matroxfb_enable_irq(PMINFO 0) == 0);
  297. CRITBEGIN
  298. matroxfb_DAC_lock_irqsave(flags);
  299. mga_setr(M_CRTC_INDEX, 0x0D, p0);
  300. mga_setr(M_CRTC_INDEX, 0x0C, p1);
  301. #ifdef CONFIG_FB_MATROX_32MB
  302. if (ACCESS_FBINFO(devflags.support32MB))
  303. mga_setr(M_EXTVGA_INDEX, 0x08, p3);
  304. #endif
  305. if (vbl) {
  306. ACCESS_FBINFO(crtc1.panpos) = p2;
  307. } else {
  308. /* Abort any pending change */
  309. ACCESS_FBINFO(crtc1.panpos) = -1;
  310. mga_setr(M_EXTVGA_INDEX, 0x00, p2);
  311. }
  312. matroxfb_DAC_unlock_irqrestore(flags);
  313. update_crtc2(PMINFO pos);
  314. CRITEND
  315. }
  316. static void matroxfb_remove(WPMINFO int dummy) {
  317. /* Currently we are holding big kernel lock on all dead & usecount updates.
  318. * Destroy everything after all users release it. Especially do not unregister
  319. * framebuffer and iounmap memory, neither fbmem nor fbcon-cfb* does not check
  320. * for device unplugged when in use.
  321. * In future we should point mmio.vbase & video.vbase somewhere where we can
  322. * write data without causing too much damage...
  323. */
  324. ACCESS_FBINFO(dead) = 1;
  325. if (ACCESS_FBINFO(usecount)) {
  326. /* destroy it later */
  327. return;
  328. }
  329. matroxfb_unregister_device(MINFO);
  330. unregister_framebuffer(&ACCESS_FBINFO(fbcon));
  331. matroxfb_g450_shutdown(PMINFO2);
  332. #ifdef CONFIG_MTRR
  333. if (ACCESS_FBINFO(mtrr.vram_valid))
  334. mtrr_del(ACCESS_FBINFO(mtrr.vram), ACCESS_FBINFO(video.base), ACCESS_FBINFO(video.len));
  335. #endif
  336. mga_iounmap(ACCESS_FBINFO(mmio.vbase));
  337. mga_iounmap(ACCESS_FBINFO(video.vbase));
  338. release_mem_region(ACCESS_FBINFO(video.base), ACCESS_FBINFO(video.len_maximum));
  339. release_mem_region(ACCESS_FBINFO(mmio.base), 16384);
  340. #ifdef CONFIG_FB_MATROX_MULTIHEAD
  341. kfree(minfo);
  342. #endif
  343. }
  344. /*
  345. * Open/Release the frame buffer device
  346. */
  347. static int matroxfb_open(struct fb_info *info, int user)
  348. {
  349. MINFO_FROM_INFO(info);
  350. DBG_LOOP(__FUNCTION__)
  351. if (ACCESS_FBINFO(dead)) {
  352. return -ENXIO;
  353. }
  354. ACCESS_FBINFO(usecount)++;
  355. if (user) {
  356. ACCESS_FBINFO(userusecount)++;
  357. }
  358. return(0);
  359. }
  360. static int matroxfb_release(struct fb_info *info, int user)
  361. {
  362. MINFO_FROM_INFO(info);
  363. DBG_LOOP(__FUNCTION__)
  364. if (user) {
  365. if (0 == --ACCESS_FBINFO(userusecount)) {
  366. matroxfb_disable_irq(PMINFO2);
  367. }
  368. }
  369. if (!(--ACCESS_FBINFO(usecount)) && ACCESS_FBINFO(dead)) {
  370. matroxfb_remove(PMINFO 0);
  371. }
  372. return(0);
  373. }
  374. static int matroxfb_pan_display(struct fb_var_screeninfo *var,
  375. struct fb_info* info) {
  376. MINFO_FROM_INFO(info);
  377. DBG(__FUNCTION__)
  378. matrox_pan_var(PMINFO var);
  379. return 0;
  380. }
  381. static int matroxfb_get_final_bppShift(CPMINFO int bpp) {
  382. int bppshft2;
  383. DBG(__FUNCTION__)
  384. bppshft2 = bpp;
  385. if (!bppshft2) {
  386. return 8;
  387. }
  388. if (isInterleave(MINFO))
  389. bppshft2 >>= 1;
  390. if (ACCESS_FBINFO(devflags.video64bits))
  391. bppshft2 >>= 1;
  392. return bppshft2;
  393. }
  394. static int matroxfb_test_and_set_rounding(CPMINFO int xres, int bpp) {
  395. int over;
  396. int rounding;
  397. DBG(__FUNCTION__)
  398. switch (bpp) {
  399. case 0: return xres;
  400. case 4: rounding = 128;
  401. break;
  402. case 8: rounding = 64; /* doc says 64; 32 is OK for G400 */
  403. break;
  404. case 16: rounding = 32;
  405. break;
  406. case 24: rounding = 64; /* doc says 64; 32 is OK for G400 */
  407. break;
  408. default: rounding = 16;
  409. /* on G400, 16 really does not work */
  410. if (ACCESS_FBINFO(devflags.accelerator) == FB_ACCEL_MATROX_MGAG400)
  411. rounding = 32;
  412. break;
  413. }
  414. if (isInterleave(MINFO)) {
  415. rounding *= 2;
  416. }
  417. over = xres % rounding;
  418. if (over)
  419. xres += rounding-over;
  420. return xres;
  421. }
  422. static int matroxfb_pitch_adjust(CPMINFO int xres, int bpp) {
  423. const int* width;
  424. int xres_new;
  425. DBG(__FUNCTION__)
  426. if (!bpp) return xres;
  427. width = ACCESS_FBINFO(capable.vxres);
  428. if (ACCESS_FBINFO(devflags.precise_width)) {
  429. while (*width) {
  430. if ((*width >= xres) && (matroxfb_test_and_set_rounding(PMINFO *width, bpp) == *width)) {
  431. break;
  432. }
  433. width++;
  434. }
  435. xres_new = *width;
  436. } else {
  437. xres_new = matroxfb_test_and_set_rounding(PMINFO xres, bpp);
  438. }
  439. return xres_new;
  440. }
  441. static int matroxfb_get_cmap_len(struct fb_var_screeninfo *var) {
  442. DBG(__FUNCTION__)
  443. switch (var->bits_per_pixel) {
  444. case 4:
  445. return 16; /* pseudocolor... 16 entries HW palette */
  446. case 8:
  447. return 256; /* pseudocolor... 256 entries HW palette */
  448. case 16:
  449. return 16; /* directcolor... 16 entries SW palette */
  450. /* Mystique: truecolor, 16 entries SW palette, HW palette hardwired into 1:1 mapping */
  451. case 24:
  452. return 16; /* directcolor... 16 entries SW palette */
  453. /* Mystique: truecolor, 16 entries SW palette, HW palette hardwired into 1:1 mapping */
  454. case 32:
  455. return 16; /* directcolor... 16 entries SW palette */
  456. /* Mystique: truecolor, 16 entries SW palette, HW palette hardwired into 1:1 mapping */
  457. }
  458. return 16; /* return something reasonable... or panic()? */
  459. }
  460. static int matroxfb_decode_var(CPMINFO struct fb_var_screeninfo *var, int *visual, int *video_cmap_len, unsigned int* ydstorg) {
  461. struct RGBT {
  462. unsigned char bpp;
  463. struct {
  464. unsigned char offset,
  465. length;
  466. } red,
  467. green,
  468. blue,
  469. transp;
  470. signed char visual;
  471. };
  472. static const struct RGBT table[]= {
  473. { 8,{ 0,8},{0,8},{0,8},{ 0,0},MX_VISUAL_PSEUDOCOLOR},
  474. {15,{10,5},{5,5},{0,5},{15,1},MX_VISUAL_DIRECTCOLOR},
  475. {16,{11,5},{5,6},{0,5},{ 0,0},MX_VISUAL_DIRECTCOLOR},
  476. {24,{16,8},{8,8},{0,8},{ 0,0},MX_VISUAL_DIRECTCOLOR},
  477. {32,{16,8},{8,8},{0,8},{24,8},MX_VISUAL_DIRECTCOLOR}
  478. };
  479. struct RGBT const *rgbt;
  480. unsigned int bpp = var->bits_per_pixel;
  481. unsigned int vramlen;
  482. unsigned int memlen;
  483. DBG(__FUNCTION__)
  484. switch (bpp) {
  485. case 4: if (!ACCESS_FBINFO(capable.cfb4)) return -EINVAL;
  486. break;
  487. case 8: break;
  488. case 16: break;
  489. case 24: break;
  490. case 32: break;
  491. default: return -EINVAL;
  492. }
  493. *ydstorg = 0;
  494. vramlen = ACCESS_FBINFO(video.len_usable);
  495. if (var->yres_virtual < var->yres)
  496. var->yres_virtual = var->yres;
  497. if (var->xres_virtual < var->xres)
  498. var->xres_virtual = var->xres;
  499. var->xres_virtual = matroxfb_pitch_adjust(PMINFO var->xres_virtual, bpp);
  500. memlen = var->xres_virtual * bpp * var->yres_virtual / 8;
  501. if (memlen > vramlen) {
  502. var->yres_virtual = vramlen * 8 / (var->xres_virtual * bpp);
  503. memlen = var->xres_virtual * bpp * var->yres_virtual / 8;
  504. }
  505. /* There is hardware bug that no line can cross 4MB boundary */
  506. /* give up for CFB24, it is impossible to easy workaround it */
  507. /* for other try to do something */
  508. if (!ACCESS_FBINFO(capable.cross4MB) && (memlen > 0x400000)) {
  509. if (bpp == 24) {
  510. /* sorry */
  511. } else {
  512. unsigned int linelen;
  513. unsigned int m1 = linelen = var->xres_virtual * bpp / 8;
  514. unsigned int m2 = PAGE_SIZE; /* or 128 if you do not need PAGE ALIGNED address */
  515. unsigned int max_yres;
  516. while (m1) {
  517. int t;
  518. while (m2 >= m1) m2 -= m1;
  519. t = m1;
  520. m1 = m2;
  521. m2 = t;
  522. }
  523. m2 = linelen * PAGE_SIZE / m2;
  524. *ydstorg = m2 = 0x400000 % m2;
  525. max_yres = (vramlen - m2) / linelen;
  526. if (var->yres_virtual > max_yres)
  527. var->yres_virtual = max_yres;
  528. }
  529. }
  530. /* YDSTLEN contains only signed 16bit value */
  531. if (var->yres_virtual > 32767)
  532. var->yres_virtual = 32767;
  533. /* we must round yres/xres down, we already rounded y/xres_virtual up
  534. if it was possible. We should return -EINVAL, but I disagree */
  535. if (var->yres_virtual < var->yres)
  536. var->yres = var->yres_virtual;
  537. if (var->xres_virtual < var->xres)
  538. var->xres = var->xres_virtual;
  539. if (var->xoffset + var->xres > var->xres_virtual)
  540. var->xoffset = var->xres_virtual - var->xres;
  541. if (var->yoffset + var->yres > var->yres_virtual)
  542. var->yoffset = var->yres_virtual - var->yres;
  543. if (bpp == 16 && var->green.length == 5) {
  544. bpp--; /* an artifical value - 15 */
  545. }
  546. for (rgbt = table; rgbt->bpp < bpp; rgbt++);
  547. #define SETCLR(clr)\
  548. var->clr.offset = rgbt->clr.offset;\
  549. var->clr.length = rgbt->clr.length
  550. SETCLR(red);
  551. SETCLR(green);
  552. SETCLR(blue);
  553. SETCLR(transp);
  554. #undef SETCLR
  555. *visual = rgbt->visual;
  556. if (bpp > 8)
  557. dprintk("matroxfb: truecolor: "
  558. "size=%d:%d:%d:%d, shift=%d:%d:%d:%d\n",
  559. var->transp.length, var->red.length, var->green.length, var->blue.length,
  560. var->transp.offset, var->red.offset, var->green.offset, var->blue.offset);
  561. *video_cmap_len = matroxfb_get_cmap_len(var);
  562. dprintk(KERN_INFO "requested %d*%d/%dbpp (%d*%d)\n", var->xres, var->yres, var->bits_per_pixel,
  563. var->xres_virtual, var->yres_virtual);
  564. return 0;
  565. }
  566. static int matroxfb_setcolreg(unsigned regno, unsigned red, unsigned green,
  567. unsigned blue, unsigned transp,
  568. struct fb_info *fb_info)
  569. {
  570. #ifdef CONFIG_FB_MATROX_MULTIHEAD
  571. struct matrox_fb_info* minfo = container_of(fb_info, struct matrox_fb_info, fbcon);
  572. #endif
  573. DBG(__FUNCTION__)
  574. /*
  575. * Set a single color register. The values supplied are
  576. * already rounded down to the hardware's capabilities
  577. * (according to the entries in the `var' structure). Return
  578. * != 0 for invalid regno.
  579. */
  580. if (regno >= ACCESS_FBINFO(curr.cmap_len))
  581. return 1;
  582. if (ACCESS_FBINFO(fbcon).var.grayscale) {
  583. /* gray = 0.30*R + 0.59*G + 0.11*B */
  584. red = green = blue = (red * 77 + green * 151 + blue * 28) >> 8;
  585. }
  586. red = CNVT_TOHW(red, ACCESS_FBINFO(fbcon).var.red.length);
  587. green = CNVT_TOHW(green, ACCESS_FBINFO(fbcon).var.green.length);
  588. blue = CNVT_TOHW(blue, ACCESS_FBINFO(fbcon).var.blue.length);
  589. transp = CNVT_TOHW(transp, ACCESS_FBINFO(fbcon).var.transp.length);
  590. switch (ACCESS_FBINFO(fbcon).var.bits_per_pixel) {
  591. case 4:
  592. case 8:
  593. mga_outb(M_DAC_REG, regno);
  594. mga_outb(M_DAC_VAL, red);
  595. mga_outb(M_DAC_VAL, green);
  596. mga_outb(M_DAC_VAL, blue);
  597. break;
  598. case 16:
  599. {
  600. u_int16_t col =
  601. (red << ACCESS_FBINFO(fbcon).var.red.offset) |
  602. (green << ACCESS_FBINFO(fbcon).var.green.offset) |
  603. (blue << ACCESS_FBINFO(fbcon).var.blue.offset) |
  604. (transp << ACCESS_FBINFO(fbcon).var.transp.offset); /* for 1:5:5:5 */
  605. ACCESS_FBINFO(cmap[regno]) = col | (col << 16);
  606. }
  607. break;
  608. case 24:
  609. case 32:
  610. ACCESS_FBINFO(cmap[regno]) =
  611. (red << ACCESS_FBINFO(fbcon).var.red.offset) |
  612. (green << ACCESS_FBINFO(fbcon).var.green.offset) |
  613. (blue << ACCESS_FBINFO(fbcon).var.blue.offset) |
  614. (transp << ACCESS_FBINFO(fbcon).var.transp.offset); /* 8:8:8:8 */
  615. break;
  616. }
  617. return 0;
  618. }
  619. static void matroxfb_init_fix(WPMINFO2)
  620. {
  621. struct fb_fix_screeninfo *fix = &ACCESS_FBINFO(fbcon).fix;
  622. DBG(__FUNCTION__)
  623. strcpy(fix->id,"MATROX");
  624. fix->xpanstep = 8; /* 8 for 8bpp, 4 for 16bpp, 2 for 32bpp */
  625. fix->ypanstep = 1;
  626. fix->ywrapstep = 0;
  627. fix->mmio_start = ACCESS_FBINFO(mmio.base);
  628. fix->mmio_len = ACCESS_FBINFO(mmio.len);
  629. fix->accel = ACCESS_FBINFO(devflags.accelerator);
  630. }
  631. static void matroxfb_update_fix(WPMINFO2)
  632. {
  633. struct fb_fix_screeninfo *fix = &ACCESS_FBINFO(fbcon).fix;
  634. DBG(__FUNCTION__)
  635. fix->smem_start = ACCESS_FBINFO(video.base) + ACCESS_FBINFO(curr.ydstorg.bytes);
  636. fix->smem_len = ACCESS_FBINFO(video.len_usable) - ACCESS_FBINFO(curr.ydstorg.bytes);
  637. }
  638. static int matroxfb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  639. {
  640. int err;
  641. int visual;
  642. int cmap_len;
  643. unsigned int ydstorg;
  644. MINFO_FROM_INFO(info);
  645. if (ACCESS_FBINFO(dead)) {
  646. return -ENXIO;
  647. }
  648. if ((err = matroxfb_decode_var(PMINFO var, &visual, &cmap_len, &ydstorg)) != 0)
  649. return err;
  650. return 0;
  651. }
  652. static int matroxfb_set_par(struct fb_info *info)
  653. {
  654. int err;
  655. int visual;
  656. int cmap_len;
  657. unsigned int ydstorg;
  658. struct fb_var_screeninfo *var;
  659. MINFO_FROM_INFO(info);
  660. DBG(__FUNCTION__)
  661. if (ACCESS_FBINFO(dead)) {
  662. return -ENXIO;
  663. }
  664. var = &info->var;
  665. if ((err = matroxfb_decode_var(PMINFO var, &visual, &cmap_len, &ydstorg)) != 0)
  666. return err;
  667. ACCESS_FBINFO(fbcon.screen_base) = vaddr_va(ACCESS_FBINFO(video.vbase)) + ydstorg;
  668. matroxfb_update_fix(PMINFO2);
  669. ACCESS_FBINFO(fbcon).fix.visual = visual;
  670. ACCESS_FBINFO(fbcon).fix.type = FB_TYPE_PACKED_PIXELS;
  671. ACCESS_FBINFO(fbcon).fix.type_aux = 0;
  672. ACCESS_FBINFO(fbcon).fix.line_length = (var->xres_virtual * var->bits_per_pixel) >> 3;
  673. {
  674. unsigned int pos;
  675. ACCESS_FBINFO(curr.cmap_len) = cmap_len;
  676. ydstorg += ACCESS_FBINFO(devflags.ydstorg);
  677. ACCESS_FBINFO(curr.ydstorg.bytes) = ydstorg;
  678. ACCESS_FBINFO(curr.ydstorg.chunks) = ydstorg >> (isInterleave(MINFO)?3:2);
  679. if (var->bits_per_pixel == 4)
  680. ACCESS_FBINFO(curr.ydstorg.pixels) = ydstorg;
  681. else
  682. ACCESS_FBINFO(curr.ydstorg.pixels) = (ydstorg * 8) / var->bits_per_pixel;
  683. ACCESS_FBINFO(curr.final_bppShift) = matroxfb_get_final_bppShift(PMINFO var->bits_per_pixel);
  684. { struct my_timming mt;
  685. struct matrox_hw_state* hw;
  686. int out;
  687. matroxfb_var2my(var, &mt);
  688. mt.crtc = MATROXFB_SRC_CRTC1;
  689. /* CRTC1 delays */
  690. switch (var->bits_per_pixel) {
  691. case 0: mt.delay = 31 + 0; break;
  692. case 16: mt.delay = 21 + 8; break;
  693. case 24: mt.delay = 17 + 8; break;
  694. case 32: mt.delay = 16 + 8; break;
  695. default: mt.delay = 31 + 8; break;
  696. }
  697. hw = &ACCESS_FBINFO(hw);
  698. down_read(&ACCESS_FBINFO(altout).lock);
  699. for (out = 0; out < MATROXFB_MAX_OUTPUTS; out++) {
  700. if (ACCESS_FBINFO(outputs[out]).src == MATROXFB_SRC_CRTC1 &&
  701. ACCESS_FBINFO(outputs[out]).output->compute) {
  702. ACCESS_FBINFO(outputs[out]).output->compute(ACCESS_FBINFO(outputs[out]).data, &mt);
  703. }
  704. }
  705. up_read(&ACCESS_FBINFO(altout).lock);
  706. ACCESS_FBINFO(crtc1).pixclock = mt.pixclock;
  707. ACCESS_FBINFO(crtc1).mnp = mt.mnp;
  708. ACCESS_FBINFO(hw_switch->init(PMINFO &mt));
  709. pos = (var->yoffset * var->xres_virtual + var->xoffset) * ACCESS_FBINFO(curr.final_bppShift) / 32;
  710. pos += ACCESS_FBINFO(curr.ydstorg.chunks);
  711. hw->CRTC[0x0D] = pos & 0xFF;
  712. hw->CRTC[0x0C] = (pos & 0xFF00) >> 8;
  713. hw->CRTCEXT[0] = (hw->CRTCEXT[0] & 0xF0) | ((pos >> 16) & 0x0F) | ((pos >> 14) & 0x40);
  714. hw->CRTCEXT[8] = pos >> 21;
  715. ACCESS_FBINFO(hw_switch->restore(PMINFO2));
  716. update_crtc2(PMINFO pos);
  717. down_read(&ACCESS_FBINFO(altout).lock);
  718. for (out = 0; out < MATROXFB_MAX_OUTPUTS; out++) {
  719. if (ACCESS_FBINFO(outputs[out]).src == MATROXFB_SRC_CRTC1 &&
  720. ACCESS_FBINFO(outputs[out]).output->program) {
  721. ACCESS_FBINFO(outputs[out]).output->program(ACCESS_FBINFO(outputs[out]).data);
  722. }
  723. }
  724. for (out = 0; out < MATROXFB_MAX_OUTPUTS; out++) {
  725. if (ACCESS_FBINFO(outputs[out]).src == MATROXFB_SRC_CRTC1 &&
  726. ACCESS_FBINFO(outputs[out]).output->start) {
  727. ACCESS_FBINFO(outputs[out]).output->start(ACCESS_FBINFO(outputs[out]).data);
  728. }
  729. }
  730. up_read(&ACCESS_FBINFO(altout).lock);
  731. matrox_cfbX_init(PMINFO2);
  732. }
  733. }
  734. ACCESS_FBINFO(initialized) = 1;
  735. return 0;
  736. }
  737. static int matroxfb_get_vblank(WPMINFO struct fb_vblank *vblank)
  738. {
  739. unsigned int sts1;
  740. matroxfb_enable_irq(PMINFO 0);
  741. memset(vblank, 0, sizeof(*vblank));
  742. vblank->flags = FB_VBLANK_HAVE_VCOUNT | FB_VBLANK_HAVE_VSYNC |
  743. FB_VBLANK_HAVE_VBLANK | FB_VBLANK_HAVE_HBLANK;
  744. sts1 = mga_inb(M_INSTS1);
  745. vblank->vcount = mga_inl(M_VCOUNT);
  746. /* BTW, on my PIII/450 with G400, reading M_INSTS1
  747. byte makes this call about 12% slower (1.70 vs. 2.05 us
  748. per ioctl()) */
  749. if (sts1 & 1)
  750. vblank->flags |= FB_VBLANK_HBLANKING;
  751. if (sts1 & 8)
  752. vblank->flags |= FB_VBLANK_VSYNCING;
  753. if (vblank->vcount >= ACCESS_FBINFO(fbcon).var.yres)
  754. vblank->flags |= FB_VBLANK_VBLANKING;
  755. if (test_bit(0, &ACCESS_FBINFO(irq_flags))) {
  756. vblank->flags |= FB_VBLANK_HAVE_COUNT;
  757. /* Only one writer, aligned int value...
  758. it should work without lock and without atomic_t */
  759. vblank->count = ACCESS_FBINFO(crtc1).vsync.cnt;
  760. }
  761. return 0;
  762. }
  763. static struct matrox_altout panellink_output = {
  764. .name = "Panellink output",
  765. };
  766. static int matroxfb_ioctl(struct fb_info *info,
  767. unsigned int cmd, unsigned long arg)
  768. {
  769. void __user *argp = (void __user *)arg;
  770. MINFO_FROM_INFO(info);
  771. DBG(__FUNCTION__)
  772. if (ACCESS_FBINFO(dead)) {
  773. return -ENXIO;
  774. }
  775. switch (cmd) {
  776. case FBIOGET_VBLANK:
  777. {
  778. struct fb_vblank vblank;
  779. int err;
  780. err = matroxfb_get_vblank(PMINFO &vblank);
  781. if (err)
  782. return err;
  783. if (copy_to_user(argp, &vblank, sizeof(vblank)))
  784. return -EFAULT;
  785. return 0;
  786. }
  787. case FBIO_WAITFORVSYNC:
  788. {
  789. u_int32_t crt;
  790. if (get_user(crt, (u_int32_t __user *)arg))
  791. return -EFAULT;
  792. return matroxfb_wait_for_sync(PMINFO crt);
  793. }
  794. case MATROXFB_SET_OUTPUT_MODE:
  795. {
  796. struct matroxioc_output_mode mom;
  797. struct matrox_altout *oproc;
  798. int val;
  799. if (copy_from_user(&mom, argp, sizeof(mom)))
  800. return -EFAULT;
  801. if (mom.output >= MATROXFB_MAX_OUTPUTS)
  802. return -ENXIO;
  803. down_read(&ACCESS_FBINFO(altout.lock));
  804. oproc = ACCESS_FBINFO(outputs[mom.output]).output;
  805. if (!oproc) {
  806. val = -ENXIO;
  807. } else if (!oproc->verifymode) {
  808. if (mom.mode == MATROXFB_OUTPUT_MODE_MONITOR) {
  809. val = 0;
  810. } else {
  811. val = -EINVAL;
  812. }
  813. } else {
  814. val = oproc->verifymode(ACCESS_FBINFO(outputs[mom.output]).data, mom.mode);
  815. }
  816. if (!val) {
  817. if (ACCESS_FBINFO(outputs[mom.output]).mode != mom.mode) {
  818. ACCESS_FBINFO(outputs[mom.output]).mode = mom.mode;
  819. val = 1;
  820. }
  821. }
  822. up_read(&ACCESS_FBINFO(altout.lock));
  823. if (val != 1)
  824. return val;
  825. switch (ACCESS_FBINFO(outputs[mom.output]).src) {
  826. case MATROXFB_SRC_CRTC1:
  827. matroxfb_set_par(info);
  828. break;
  829. case MATROXFB_SRC_CRTC2:
  830. {
  831. struct matroxfb_dh_fb_info* crtc2;
  832. down_read(&ACCESS_FBINFO(crtc2.lock));
  833. crtc2 = ACCESS_FBINFO(crtc2.info);
  834. if (crtc2)
  835. crtc2->fbcon.fbops->fb_set_par(&crtc2->fbcon);
  836. up_read(&ACCESS_FBINFO(crtc2.lock));
  837. }
  838. break;
  839. }
  840. return 0;
  841. }
  842. case MATROXFB_GET_OUTPUT_MODE:
  843. {
  844. struct matroxioc_output_mode mom;
  845. struct matrox_altout *oproc;
  846. int val;
  847. if (copy_from_user(&mom, argp, sizeof(mom)))
  848. return -EFAULT;
  849. if (mom.output >= MATROXFB_MAX_OUTPUTS)
  850. return -ENXIO;
  851. down_read(&ACCESS_FBINFO(altout.lock));
  852. oproc = ACCESS_FBINFO(outputs[mom.output]).output;
  853. if (!oproc) {
  854. val = -ENXIO;
  855. } else {
  856. mom.mode = ACCESS_FBINFO(outputs[mom.output]).mode;
  857. val = 0;
  858. }
  859. up_read(&ACCESS_FBINFO(altout.lock));
  860. if (val)
  861. return val;
  862. if (copy_to_user(argp, &mom, sizeof(mom)))
  863. return -EFAULT;
  864. return 0;
  865. }
  866. case MATROXFB_SET_OUTPUT_CONNECTION:
  867. {
  868. u_int32_t tmp;
  869. int i;
  870. int changes;
  871. if (copy_from_user(&tmp, argp, sizeof(tmp)))
  872. return -EFAULT;
  873. for (i = 0; i < 32; i++) {
  874. if (tmp & (1 << i)) {
  875. if (i >= MATROXFB_MAX_OUTPUTS)
  876. return -ENXIO;
  877. if (!ACCESS_FBINFO(outputs[i]).output)
  878. return -ENXIO;
  879. switch (ACCESS_FBINFO(outputs[i]).src) {
  880. case MATROXFB_SRC_NONE:
  881. case MATROXFB_SRC_CRTC1:
  882. break;
  883. default:
  884. return -EBUSY;
  885. }
  886. }
  887. }
  888. if (ACCESS_FBINFO(devflags.panellink)) {
  889. if (tmp & MATROXFB_OUTPUT_CONN_DFP) {
  890. if (tmp & MATROXFB_OUTPUT_CONN_SECONDARY)
  891. return -EINVAL;
  892. for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
  893. if (ACCESS_FBINFO(outputs[i]).src == MATROXFB_SRC_CRTC2) {
  894. return -EBUSY;
  895. }
  896. }
  897. }
  898. }
  899. changes = 0;
  900. for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
  901. if (tmp & (1 << i)) {
  902. if (ACCESS_FBINFO(outputs[i]).src != MATROXFB_SRC_CRTC1) {
  903. changes = 1;
  904. ACCESS_FBINFO(outputs[i]).src = MATROXFB_SRC_CRTC1;
  905. }
  906. } else if (ACCESS_FBINFO(outputs[i]).src == MATROXFB_SRC_CRTC1) {
  907. changes = 1;
  908. ACCESS_FBINFO(outputs[i]).src = MATROXFB_SRC_NONE;
  909. }
  910. }
  911. if (!changes)
  912. return 0;
  913. matroxfb_set_par(info);
  914. return 0;
  915. }
  916. case MATROXFB_GET_OUTPUT_CONNECTION:
  917. {
  918. u_int32_t conn = 0;
  919. int i;
  920. for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
  921. if (ACCESS_FBINFO(outputs[i]).src == MATROXFB_SRC_CRTC1) {
  922. conn |= 1 << i;
  923. }
  924. }
  925. if (put_user(conn, (u_int32_t __user *)arg))
  926. return -EFAULT;
  927. return 0;
  928. }
  929. case MATROXFB_GET_AVAILABLE_OUTPUTS:
  930. {
  931. u_int32_t conn = 0;
  932. int i;
  933. for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
  934. if (ACCESS_FBINFO(outputs[i]).output) {
  935. switch (ACCESS_FBINFO(outputs[i]).src) {
  936. case MATROXFB_SRC_NONE:
  937. case MATROXFB_SRC_CRTC1:
  938. conn |= 1 << i;
  939. break;
  940. }
  941. }
  942. }
  943. if (ACCESS_FBINFO(devflags.panellink)) {
  944. if (conn & MATROXFB_OUTPUT_CONN_DFP)
  945. conn &= ~MATROXFB_OUTPUT_CONN_SECONDARY;
  946. if (conn & MATROXFB_OUTPUT_CONN_SECONDARY)
  947. conn &= ~MATROXFB_OUTPUT_CONN_DFP;
  948. }
  949. if (put_user(conn, (u_int32_t __user *)arg))
  950. return -EFAULT;
  951. return 0;
  952. }
  953. case MATROXFB_GET_ALL_OUTPUTS:
  954. {
  955. u_int32_t conn = 0;
  956. int i;
  957. for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
  958. if (ACCESS_FBINFO(outputs[i]).output) {
  959. conn |= 1 << i;
  960. }
  961. }
  962. if (put_user(conn, (u_int32_t __user *)arg))
  963. return -EFAULT;
  964. return 0;
  965. }
  966. case VIDIOC_QUERYCAP:
  967. {
  968. struct v4l2_capability r;
  969. memset(&r, 0, sizeof(r));
  970. strcpy(r.driver, "matroxfb");
  971. strcpy(r.card, "Matrox");
  972. sprintf(r.bus_info, "PCI:%s", pci_name(ACCESS_FBINFO(pcidev)));
  973. r.version = KERNEL_VERSION(1,0,0);
  974. r.capabilities = V4L2_CAP_VIDEO_OUTPUT;
  975. if (copy_to_user(argp, &r, sizeof(r)))
  976. return -EFAULT;
  977. return 0;
  978. }
  979. case VIDIOC_QUERYCTRL:
  980. {
  981. struct v4l2_queryctrl qctrl;
  982. int err;
  983. if (copy_from_user(&qctrl, argp, sizeof(qctrl)))
  984. return -EFAULT;
  985. down_read(&ACCESS_FBINFO(altout).lock);
  986. if (!ACCESS_FBINFO(outputs[1]).output) {
  987. err = -ENXIO;
  988. } else if (ACCESS_FBINFO(outputs[1]).output->getqueryctrl) {
  989. err = ACCESS_FBINFO(outputs[1]).output->getqueryctrl(ACCESS_FBINFO(outputs[1]).data, &qctrl);
  990. } else {
  991. err = -EINVAL;
  992. }
  993. up_read(&ACCESS_FBINFO(altout).lock);
  994. if (err >= 0 &&
  995. copy_to_user(argp, &qctrl, sizeof(qctrl)))
  996. return -EFAULT;
  997. return err;
  998. }
  999. case VIDIOC_G_CTRL:
  1000. {
  1001. struct v4l2_control ctrl;
  1002. int err;
  1003. if (copy_from_user(&ctrl, argp, sizeof(ctrl)))
  1004. return -EFAULT;
  1005. down_read(&ACCESS_FBINFO(altout).lock);
  1006. if (!ACCESS_FBINFO(outputs[1]).output) {
  1007. err = -ENXIO;
  1008. } else if (ACCESS_FBINFO(outputs[1]).output->getctrl) {
  1009. err = ACCESS_FBINFO(outputs[1]).output->getctrl(ACCESS_FBINFO(outputs[1]).data, &ctrl);
  1010. } else {
  1011. err = -EINVAL;
  1012. }
  1013. up_read(&ACCESS_FBINFO(altout).lock);
  1014. if (err >= 0 &&
  1015. copy_to_user(argp, &ctrl, sizeof(ctrl)))
  1016. return -EFAULT;
  1017. return err;
  1018. }
  1019. case VIDIOC_S_CTRL_OLD:
  1020. case VIDIOC_S_CTRL:
  1021. {
  1022. struct v4l2_control ctrl;
  1023. int err;
  1024. if (copy_from_user(&ctrl, argp, sizeof(ctrl)))
  1025. return -EFAULT;
  1026. down_read(&ACCESS_FBINFO(altout).lock);
  1027. if (!ACCESS_FBINFO(outputs[1]).output) {
  1028. err = -ENXIO;
  1029. } else if (ACCESS_FBINFO(outputs[1]).output->setctrl) {
  1030. err = ACCESS_FBINFO(outputs[1]).output->setctrl(ACCESS_FBINFO(outputs[1]).data, &ctrl);
  1031. } else {
  1032. err = -EINVAL;
  1033. }
  1034. up_read(&ACCESS_FBINFO(altout).lock);
  1035. return err;
  1036. }
  1037. }
  1038. return -ENOTTY;
  1039. }
  1040. /* 0 unblank, 1 blank, 2 no vsync, 3 no hsync, 4 off */
  1041. static int matroxfb_blank(int blank, struct fb_info *info)
  1042. {
  1043. int seq;
  1044. int crtc;
  1045. CRITFLAGS
  1046. MINFO_FROM_INFO(info);
  1047. DBG(__FUNCTION__)
  1048. if (ACCESS_FBINFO(dead))
  1049. return 1;
  1050. switch (blank) {
  1051. case FB_BLANK_NORMAL: seq = 0x20; crtc = 0x00; break; /* works ??? */
  1052. case FB_BLANK_VSYNC_SUSPEND: seq = 0x20; crtc = 0x10; break;
  1053. case FB_BLANK_HSYNC_SUSPEND: seq = 0x20; crtc = 0x20; break;
  1054. case FB_BLANK_POWERDOWN: seq = 0x20; crtc = 0x30; break;
  1055. default: seq = 0x00; crtc = 0x00; break;
  1056. }
  1057. CRITBEGIN
  1058. mga_outb(M_SEQ_INDEX, 1);
  1059. mga_outb(M_SEQ_DATA, (mga_inb(M_SEQ_DATA) & ~0x20) | seq);
  1060. mga_outb(M_EXTVGA_INDEX, 1);
  1061. mga_outb(M_EXTVGA_DATA, (mga_inb(M_EXTVGA_DATA) & ~0x30) | crtc);
  1062. CRITEND
  1063. return 0;
  1064. }
  1065. static struct fb_ops matroxfb_ops = {
  1066. .owner = THIS_MODULE,
  1067. .fb_open = matroxfb_open,
  1068. .fb_release = matroxfb_release,
  1069. .fb_check_var = matroxfb_check_var,
  1070. .fb_set_par = matroxfb_set_par,
  1071. .fb_setcolreg = matroxfb_setcolreg,
  1072. .fb_pan_display =matroxfb_pan_display,
  1073. .fb_blank = matroxfb_blank,
  1074. .fb_ioctl = matroxfb_ioctl,
  1075. /* .fb_fillrect = <set by matrox_cfbX_init>, */
  1076. /* .fb_copyarea = <set by matrox_cfbX_init>, */
  1077. /* .fb_imageblit = <set by matrox_cfbX_init>, */
  1078. /* .fb_cursor = <set by matrox_cfbX_init>, */
  1079. };
  1080. #define RSDepth(X) (((X) >> 8) & 0x0F)
  1081. #define RS8bpp 0x1
  1082. #define RS15bpp 0x2
  1083. #define RS16bpp 0x3
  1084. #define RS32bpp 0x4
  1085. #define RS4bpp 0x5
  1086. #define RS24bpp 0x6
  1087. #define RSText 0x7
  1088. #define RSText8 0x8
  1089. /* 9-F */
  1090. static struct { struct fb_bitfield red, green, blue, transp; int bits_per_pixel; } colors[] = {
  1091. { { 0, 8, 0}, { 0, 8, 0}, { 0, 8, 0}, { 0, 0, 0}, 8 },
  1092. { { 10, 5, 0}, { 5, 5, 0}, { 0, 5, 0}, { 15, 1, 0}, 16 },
  1093. { { 11, 5, 0}, { 5, 6, 0}, { 0, 5, 0}, { 0, 0, 0}, 16 },
  1094. { { 16, 8, 0}, { 8, 8, 0}, { 0, 8, 0}, { 24, 8, 0}, 32 },
  1095. { { 0, 8, 0}, { 0, 8, 0}, { 0, 8, 0}, { 0, 0, 0}, 4 },
  1096. { { 16, 8, 0}, { 8, 8, 0}, { 0, 8, 0}, { 0, 0, 0}, 24 },
  1097. { { 0, 6, 0}, { 0, 6, 0}, { 0, 6, 0}, { 0, 0, 0}, 0 }, /* textmode with (default) VGA8x16 */
  1098. { { 0, 6, 0}, { 0, 6, 0}, { 0, 6, 0}, { 0, 0, 0}, 0 }, /* textmode hardwired to VGA8x8 */
  1099. };
  1100. /* initialized by setup, see explanation at end of file (search for MODULE_PARM_DESC) */
  1101. static unsigned int mem; /* "matrox:mem:xxxxxM" */
  1102. static int option_precise_width = 1; /* cannot be changed, option_precise_width==0 must imply noaccel */
  1103. static int inv24; /* "matrox:inv24" */
  1104. static int cross4MB = -1; /* "matrox:cross4MB" */
  1105. static int disabled; /* "matrox:disabled" */
  1106. static int noaccel; /* "matrox:noaccel" */
  1107. static int nopan; /* "matrox:nopan" */
  1108. static int no_pci_retry; /* "matrox:nopciretry" */
  1109. static int novga; /* "matrox:novga" */
  1110. static int nobios; /* "matrox:nobios" */
  1111. static int noinit = 1; /* "matrox:init" */
  1112. static int inverse; /* "matrox:inverse" */
  1113. static int sgram; /* "matrox:sgram" */
  1114. #ifdef CONFIG_MTRR
  1115. static int mtrr = 1; /* "matrox:nomtrr" */
  1116. #endif
  1117. static int grayscale; /* "matrox:grayscale" */
  1118. static int dev = -1; /* "matrox:dev:xxxxx" */
  1119. static unsigned int vesa = ~0; /* "matrox:vesa:xxxxx" */
  1120. static int depth = -1; /* "matrox:depth:xxxxx" */
  1121. static unsigned int xres; /* "matrox:xres:xxxxx" */
  1122. static unsigned int yres; /* "matrox:yres:xxxxx" */
  1123. static unsigned int upper = ~0; /* "matrox:upper:xxxxx" */
  1124. static unsigned int lower = ~0; /* "matrox:lower:xxxxx" */
  1125. static unsigned int vslen; /* "matrox:vslen:xxxxx" */
  1126. static unsigned int left = ~0; /* "matrox:left:xxxxx" */
  1127. static unsigned int right = ~0; /* "matrox:right:xxxxx" */
  1128. static unsigned int hslen; /* "matrox:hslen:xxxxx" */
  1129. static unsigned int pixclock; /* "matrox:pixclock:xxxxx" */
  1130. static int sync = -1; /* "matrox:sync:xxxxx" */
  1131. static unsigned int fv; /* "matrox:fv:xxxxx" */
  1132. static unsigned int fh; /* "matrox:fh:xxxxxk" */
  1133. static unsigned int maxclk; /* "matrox:maxclk:xxxxM" */
  1134. static int dfp; /* "matrox:dfp */
  1135. static int dfp_type = -1; /* "matrox:dfp:xxx */
  1136. static int memtype = -1; /* "matrox:memtype:xxx" */
  1137. static char outputs[8]; /* "matrox:outputs:xxx" */
  1138. #ifndef MODULE
  1139. static char videomode[64]; /* "matrox:mode:xxxxx" or "matrox:xxxxx" */
  1140. #endif
  1141. static int matroxfb_getmemory(WPMINFO unsigned int maxSize, unsigned int *realSize){
  1142. vaddr_t vm;
  1143. unsigned int offs;
  1144. unsigned int offs2;
  1145. unsigned char orig;
  1146. unsigned char bytes[32];
  1147. unsigned char* tmp;
  1148. DBG(__FUNCTION__)
  1149. vm = ACCESS_FBINFO(video.vbase);
  1150. maxSize &= ~0x1FFFFF; /* must be X*2MB (really it must be 2 or X*4MB) */
  1151. /* at least 2MB */
  1152. if (maxSize < 0x0200000) return 0;
  1153. if (maxSize > 0x2000000) maxSize = 0x2000000;
  1154. mga_outb(M_EXTVGA_INDEX, 0x03);
  1155. orig = mga_inb(M_EXTVGA_DATA);
  1156. mga_outb(M_EXTVGA_DATA, orig | 0x80);
  1157. tmp = bytes;
  1158. for (offs = 0x100000; offs < maxSize; offs += 0x200000)
  1159. *tmp++ = mga_readb(vm, offs);
  1160. for (offs = 0x100000; offs < maxSize; offs += 0x200000)
  1161. mga_writeb(vm, offs, 0x02);
  1162. mga_outb(M_CACHEFLUSH, 0x00);
  1163. for (offs = 0x100000; offs < maxSize; offs += 0x200000) {
  1164. if (mga_readb(vm, offs) != 0x02)
  1165. break;
  1166. mga_writeb(vm, offs, mga_readb(vm, offs) - 0x02);
  1167. if (mga_readb(vm, offs))
  1168. break;
  1169. }
  1170. tmp = bytes;
  1171. for (offs2 = 0x100000; offs2 < maxSize; offs2 += 0x200000)
  1172. mga_writeb(vm, offs2, *tmp++);
  1173. mga_outb(M_EXTVGA_INDEX, 0x03);
  1174. mga_outb(M_EXTVGA_DATA, orig);
  1175. *realSize = offs - 0x100000;
  1176. #ifdef CONFIG_FB_MATROX_MILLENIUM
  1177. ACCESS_FBINFO(interleave) = !(!isMillenium(MINFO) || ((offs - 0x100000) & 0x3FFFFF));
  1178. #endif
  1179. return 1;
  1180. }
  1181. struct video_board {
  1182. int maxvram;
  1183. int maxdisplayable;
  1184. int accelID;
  1185. struct matrox_switch* lowlevel;
  1186. };
  1187. #ifdef CONFIG_FB_MATROX_MILLENIUM
  1188. static struct video_board vbMillennium = {0x0800000, 0x0800000, FB_ACCEL_MATROX_MGA2064W, &matrox_millennium};
  1189. static struct video_board vbMillennium2 = {0x1000000, 0x0800000, FB_ACCEL_MATROX_MGA2164W, &matrox_millennium};
  1190. static struct video_board vbMillennium2A = {0x1000000, 0x0800000, FB_ACCEL_MATROX_MGA2164W_AGP, &matrox_millennium};
  1191. #endif /* CONFIG_FB_MATROX_MILLENIUM */
  1192. #ifdef CONFIG_FB_MATROX_MYSTIQUE
  1193. static struct video_board vbMystique = {0x0800000, 0x0800000, FB_ACCEL_MATROX_MGA1064SG, &matrox_mystique};
  1194. #endif /* CONFIG_FB_MATROX_MYSTIQUE */
  1195. #ifdef CONFIG_FB_MATROX_G
  1196. static struct video_board vbG100 = {0x0800000, 0x0800000, FB_ACCEL_MATROX_MGAG100, &matrox_G100};
  1197. static struct video_board vbG200 = {0x1000000, 0x1000000, FB_ACCEL_MATROX_MGAG200, &matrox_G100};
  1198. #ifdef CONFIG_FB_MATROX_32MB
  1199. /* from doc it looks like that accelerator can draw only to low 16MB :-( Direct accesses & displaying are OK for
  1200. whole 32MB */
  1201. static struct video_board vbG400 = {0x2000000, 0x1000000, FB_ACCEL_MATROX_MGAG400, &matrox_G100};
  1202. #else
  1203. static struct video_board vbG400 = {0x2000000, 0x1000000, FB_ACCEL_MATROX_MGAG400, &matrox_G100};
  1204. #endif
  1205. #endif
  1206. #define DEVF_VIDEO64BIT 0x0001
  1207. #define DEVF_SWAPS 0x0002
  1208. #define DEVF_SRCORG 0x0004
  1209. #define DEVF_DUALHEAD 0x0008
  1210. #define DEVF_CROSS4MB 0x0010
  1211. #define DEVF_TEXT4B 0x0020
  1212. /* #define DEVF_recycled 0x0040 */
  1213. /* #define DEVF_recycled 0x0080 */
  1214. #define DEVF_SUPPORT32MB 0x0100
  1215. #define DEVF_ANY_VXRES 0x0200
  1216. #define DEVF_TEXT16B 0x0400
  1217. #define DEVF_CRTC2 0x0800
  1218. #define DEVF_MAVEN_CAPABLE 0x1000
  1219. #define DEVF_PANELLINK_CAPABLE 0x2000
  1220. #define DEVF_G450DAC 0x4000
  1221. #define DEVF_GCORE (DEVF_VIDEO64BIT | DEVF_SWAPS | DEVF_CROSS4MB)
  1222. #define DEVF_G2CORE (DEVF_GCORE | DEVF_ANY_VXRES | DEVF_MAVEN_CAPABLE | DEVF_PANELLINK_CAPABLE | DEVF_SRCORG | DEVF_DUALHEAD)
  1223. #define DEVF_G100 (DEVF_GCORE) /* no doc, no vxres... */
  1224. #define DEVF_G200 (DEVF_G2CORE)
  1225. #define DEVF_G400 (DEVF_G2CORE | DEVF_SUPPORT32MB | DEVF_TEXT16B | DEVF_CRTC2)
  1226. /* if you'll find how to drive DFP... */
  1227. #define DEVF_G450 (DEVF_GCORE | DEVF_ANY_VXRES | DEVF_SUPPORT32MB | DEVF_TEXT16B | DEVF_CRTC2 | DEVF_G450DAC | DEVF_SRCORG | DEVF_DUALHEAD)
  1228. #define DEVF_G550 (DEVF_G450)
  1229. static struct board {
  1230. unsigned short vendor, device, rev, svid, sid;
  1231. unsigned int flags;
  1232. unsigned int maxclk;
  1233. enum mga_chip chip;
  1234. struct video_board* base;
  1235. const char* name;
  1236. } dev_list[] = {
  1237. #ifdef CONFIG_FB_MATROX_MILLENIUM
  1238. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL, 0xFF,
  1239. 0, 0,
  1240. DEVF_TEXT4B,
  1241. 230000,
  1242. MGA_2064,
  1243. &vbMillennium,
  1244. "Millennium (PCI)"},
  1245. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL_2, 0xFF,
  1246. 0, 0,
  1247. DEVF_SWAPS,
  1248. 220000,
  1249. MGA_2164,
  1250. &vbMillennium2,
  1251. "Millennium II (PCI)"},
  1252. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL_2_AGP, 0xFF,
  1253. 0, 0,
  1254. DEVF_SWAPS,
  1255. 250000,
  1256. MGA_2164,
  1257. &vbMillennium2A,
  1258. "Millennium II (AGP)"},
  1259. #endif
  1260. #ifdef CONFIG_FB_MATROX_MYSTIQUE
  1261. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MYS, 0x02,
  1262. 0, 0,
  1263. DEVF_VIDEO64BIT | DEVF_CROSS4MB,
  1264. 180000,
  1265. MGA_1064,
  1266. &vbMystique,
  1267. "Mystique (PCI)"},
  1268. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MYS, 0xFF,
  1269. 0, 0,
  1270. DEVF_VIDEO64BIT | DEVF_SWAPS | DEVF_CROSS4MB,
  1271. 220000,
  1272. MGA_1164,
  1273. &vbMystique,
  1274. "Mystique 220 (PCI)"},
  1275. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MYS_AGP, 0x02,
  1276. 0, 0,
  1277. DEVF_VIDEO64BIT | DEVF_CROSS4MB,
  1278. 180000,
  1279. MGA_1064,
  1280. &vbMystique,
  1281. "Mystique (AGP)"},
  1282. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MYS_AGP, 0xFF,
  1283. 0, 0,
  1284. DEVF_VIDEO64BIT | DEVF_SWAPS | DEVF_CROSS4MB,
  1285. 220000,
  1286. MGA_1164,
  1287. &vbMystique,
  1288. "Mystique 220 (AGP)"},
  1289. #endif
  1290. #ifdef CONFIG_FB_MATROX_G
  1291. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G100_MM, 0xFF,
  1292. 0, 0,
  1293. DEVF_G100,
  1294. 230000,
  1295. MGA_G100,
  1296. &vbG100,
  1297. "MGA-G100 (PCI)"},
  1298. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G100_AGP, 0xFF,
  1299. 0, 0,
  1300. DEVF_G100,
  1301. 230000,
  1302. MGA_G100,
  1303. &vbG100,
  1304. "MGA-G100 (AGP)"},
  1305. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_PCI, 0xFF,
  1306. 0, 0,
  1307. DEVF_G200,
  1308. 250000,
  1309. MGA_G200,
  1310. &vbG200,
  1311. "MGA-G200 (PCI)"},
  1312. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
  1313. PCI_SS_VENDOR_ID_MATROX, PCI_SS_ID_MATROX_GENERIC,
  1314. DEVF_G200,
  1315. 220000,
  1316. MGA_G200,
  1317. &vbG200,
  1318. "MGA-G200 (AGP)"},
  1319. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
  1320. PCI_SS_VENDOR_ID_MATROX, PCI_SS_ID_MATROX_MYSTIQUE_G200_AGP,
  1321. DEVF_G200,
  1322. 230000,
  1323. MGA_G200,
  1324. &vbG200,
  1325. "Mystique G200 (AGP)"},
  1326. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
  1327. PCI_SS_VENDOR_ID_MATROX, PCI_SS_ID_MATROX_MILLENIUM_G200_AGP,
  1328. DEVF_G200,
  1329. 250000,
  1330. MGA_G200,
  1331. &vbG200,
  1332. "Millennium G200 (AGP)"},
  1333. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
  1334. PCI_SS_VENDOR_ID_MATROX, PCI_SS_ID_MATROX_MARVEL_G200_AGP,
  1335. DEVF_G200,
  1336. 230000,
  1337. MGA_G200,
  1338. &vbG200,
  1339. "Marvel G200 (AGP)"},
  1340. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
  1341. PCI_SS_VENDOR_ID_SIEMENS_NIXDORF, PCI_SS_ID_SIEMENS_MGA_G200_AGP,
  1342. DEVF_G200,
  1343. 230000,
  1344. MGA_G200,
  1345. &vbG200,
  1346. "MGA-G200 (AGP)"},
  1347. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
  1348. 0, 0,
  1349. DEVF_G200,
  1350. 230000,
  1351. MGA_G200,
  1352. &vbG200,
  1353. "G200 (AGP)"},
  1354. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G400, 0x80,
  1355. PCI_SS_VENDOR_ID_MATROX, PCI_SS_ID_MATROX_MILLENNIUM_G400_MAX_AGP,
  1356. DEVF_G400,
  1357. 360000,
  1358. MGA_G400,
  1359. &vbG400,
  1360. "Millennium G400 MAX (AGP)"},
  1361. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G400, 0x80,
  1362. 0, 0,
  1363. DEVF_G400,
  1364. 300000,
  1365. MGA_G400,
  1366. &vbG400,
  1367. "G400 (AGP)"},
  1368. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G400, 0xFF,
  1369. 0, 0,
  1370. DEVF_G450,
  1371. 360000,
  1372. MGA_G450,
  1373. &vbG400,
  1374. "G450"},
  1375. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G550, 0xFF,
  1376. 0, 0,
  1377. DEVF_G550,
  1378. 360000,
  1379. MGA_G550,
  1380. &vbG400,
  1381. "G550"},
  1382. #endif
  1383. {0, 0, 0xFF,
  1384. 0, 0,
  1385. 0,
  1386. 0,
  1387. 0,
  1388. NULL,
  1389. NULL}};
  1390. #ifndef MODULE
  1391. static struct fb_videomode defaultmode = {
  1392. /* 640x480 @ 60Hz, 31.5 kHz */
  1393. NULL, 60, 640, 480, 39721, 40, 24, 32, 11, 96, 2,
  1394. 0, FB_VMODE_NONINTERLACED
  1395. };
  1396. #endif /* !MODULE */
  1397. static int hotplug = 0;
  1398. static void setDefaultOutputs(WPMINFO2) {
  1399. unsigned int i;
  1400. const char* ptr;
  1401. ACCESS_FBINFO(outputs[0]).default_src = MATROXFB_SRC_CRTC1;
  1402. if (ACCESS_FBINFO(devflags.g450dac)) {
  1403. ACCESS_FBINFO(outputs[1]).default_src = MATROXFB_SRC_CRTC1;
  1404. ACCESS_FBINFO(outputs[2]).default_src = MATROXFB_SRC_CRTC1;
  1405. } else if (dfp) {
  1406. ACCESS_FBINFO(outputs[2]).default_src = MATROXFB_SRC_CRTC1;
  1407. }
  1408. ptr = outputs;
  1409. for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
  1410. char c = *ptr++;
  1411. if (c == 0) {
  1412. break;
  1413. }
  1414. if (c == '0') {
  1415. ACCESS_FBINFO(outputs[i]).default_src = MATROXFB_SRC_NONE;
  1416. } else if (c == '1') {
  1417. ACCESS_FBINFO(outputs[i]).default_src = MATROXFB_SRC_CRTC1;
  1418. } else if (c == '2' && ACCESS_FBINFO(devflags.crtc2)) {
  1419. ACCESS_FBINFO(outputs[i]).default_src = MATROXFB_SRC_CRTC2;
  1420. } else {
  1421. printk(KERN_ERR "matroxfb: Unknown outputs setting\n");
  1422. break;
  1423. }
  1424. }
  1425. /* Nullify this option for subsequent adapters */
  1426. outputs[0] = 0;
  1427. }
  1428. static int initMatrox2(WPMINFO struct board* b){
  1429. unsigned long ctrlptr_phys = 0;
  1430. unsigned long video_base_phys = 0;
  1431. unsigned int memsize;
  1432. int err;
  1433. static struct pci_device_id intel_82437[] = {
  1434. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437) },
  1435. { },
  1436. };
  1437. DBG(__FUNCTION__)
  1438. /* set default values... */
  1439. vesafb_defined.accel_flags = FB_ACCELF_TEXT;
  1440. ACCESS_FBINFO(hw_switch) = b->base->lowlevel;
  1441. ACCESS_FBINFO(devflags.accelerator) = b->base->accelID;
  1442. ACCESS_FBINFO(max_pixel_clock) = b->maxclk;
  1443. printk(KERN_INFO "matroxfb: Matrox %s detected\n", b->name);
  1444. ACCESS_FBINFO(capable.plnwt) = 1;
  1445. ACCESS_FBINFO(chip) = b->chip;
  1446. ACCESS_FBINFO(capable.srcorg) = b->flags & DEVF_SRCORG;
  1447. ACCESS_FBINFO(devflags.video64bits) = b->flags & DEVF_VIDEO64BIT;
  1448. if (b->flags & DEVF_TEXT4B) {
  1449. ACCESS_FBINFO(devflags.vgastep) = 4;
  1450. ACCESS_FBINFO(devflags.textmode) = 4;
  1451. ACCESS_FBINFO(devflags.text_type_aux) = FB_AUX_TEXT_MGA_STEP16;
  1452. } else if (b->flags & DEVF_TEXT16B) {
  1453. ACCESS_FBINFO(devflags.vgastep) = 16;
  1454. ACCESS_FBINFO(devflags.textmode) = 1;
  1455. ACCESS_FBINFO(devflags.text_type_aux) = FB_AUX_TEXT_MGA_STEP16;
  1456. } else {
  1457. ACCESS_FBINFO(devflags.vgastep) = 8;
  1458. ACCESS_FBINFO(devflags.textmode) = 1;
  1459. ACCESS_FBINFO(devflags.text_type_aux) = FB_AUX_TEXT_MGA_STEP8;
  1460. }
  1461. #ifdef CONFIG_FB_MATROX_32MB
  1462. ACCESS_FBINFO(devflags.support32MB) = (b->flags & DEVF_SUPPORT32MB) != 0;
  1463. #endif
  1464. ACCESS_FBINFO(devflags.precise_width) = !(b->flags & DEVF_ANY_VXRES);
  1465. ACCESS_FBINFO(devflags.crtc2) = (b->flags & DEVF_CRTC2) != 0;
  1466. ACCESS_FBINFO(devflags.maven_capable) = (b->flags & DEVF_MAVEN_CAPABLE) != 0;
  1467. ACCESS_FBINFO(devflags.dualhead) = (b->flags & DEVF_DUALHEAD) != 0;
  1468. ACCESS_FBINFO(devflags.dfp_type) = dfp_type;
  1469. ACCESS_FBINFO(devflags.g450dac) = (b->flags & DEVF_G450DAC) != 0;
  1470. ACCESS_FBINFO(devflags.textstep) = ACCESS_FBINFO(devflags.vgastep) * ACCESS_FBINFO(devflags.textmode);
  1471. ACCESS_FBINFO(devflags.textvram) = 65536 / ACCESS_FBINFO(devflags.textmode);
  1472. setDefaultOutputs(PMINFO2);
  1473. if (b->flags & DEVF_PANELLINK_CAPABLE) {
  1474. ACCESS_FBINFO(outputs[2]).data = MINFO;
  1475. ACCESS_FBINFO(outputs[2]).output = &panellink_output;
  1476. ACCESS_FBINFO(outputs[2]).src = ACCESS_FBINFO(outputs[2]).default_src;
  1477. ACCESS_FBINFO(outputs[2]).mode = MATROXFB_OUTPUT_MODE_MONITOR;
  1478. ACCESS_FBINFO(devflags.panellink) = 1;
  1479. }
  1480. if (ACCESS_FBINFO(capable.cross4MB) < 0)
  1481. ACCESS_FBINFO(capable.cross4MB) = b->flags & DEVF_CROSS4MB;
  1482. if (b->flags & DEVF_SWAPS) {
  1483. ctrlptr_phys = pci_resource_start(ACCESS_FBINFO(pcidev), 1);
  1484. video_base_phys = pci_resource_start(ACCESS_FBINFO(pcidev), 0);
  1485. ACCESS_FBINFO(devflags.fbResource) = PCI_BASE_ADDRESS_0;
  1486. } else {
  1487. ctrlptr_phys = pci_resource_start(ACCESS_FBINFO(pcidev), 0);
  1488. video_base_phys = pci_resource_start(ACCESS_FBINFO(pcidev), 1);
  1489. ACCESS_FBINFO(devflags.fbResource) = PCI_BASE_ADDRESS_1;
  1490. }
  1491. err = -EINVAL;
  1492. if (!ctrlptr_phys) {
  1493. printk(KERN_ERR "matroxfb: control registers are not available, matroxfb disabled\n");
  1494. goto fail;
  1495. }
  1496. if (!video_base_phys) {
  1497. printk(KERN_ERR "matroxfb: video RAM is not available in PCI address space, matroxfb disabled\n");
  1498. goto fail;
  1499. }
  1500. memsize = b->base->maxvram;
  1501. if (!request_mem_region(ctrlptr_phys, 16384, "matroxfb MMIO")) {
  1502. goto fail;
  1503. }
  1504. if (!request_mem_region(video_base_phys, memsize, "matroxfb FB")) {
  1505. goto failCtrlMR;
  1506. }
  1507. ACCESS_FBINFO(video.len_maximum) = memsize;
  1508. /* convert mem (autodetect k, M) */
  1509. if (mem < 1024) mem *= 1024;
  1510. if (mem < 0x00100000) mem *= 1024;
  1511. if (mem && (mem < memsize))
  1512. memsize = mem;
  1513. err = -ENOMEM;
  1514. if (mga_ioremap(ctrlptr_phys, 16384, MGA_IOREMAP_MMIO, &ACCESS_FBINFO(mmio.vbase))) {
  1515. printk(KERN_ERR "matroxfb: cannot ioremap(%lX, 16384), matroxfb disabled\n", ctrlptr_phys);
  1516. goto failVideoMR;
  1517. }
  1518. ACCESS_FBINFO(mmio.base) = ctrlptr_phys;
  1519. ACCESS_FBINFO(mmio.len) = 16384;
  1520. ACCESS_FBINFO(video.base) = video_base_phys;
  1521. if (mga_ioremap(video_base_phys, memsize, MGA_IOREMAP_FB, &ACCESS_FBINFO(video.vbase))) {
  1522. printk(KERN_ERR "matroxfb: cannot ioremap(%lX, %d), matroxfb disabled\n",
  1523. video_base_phys, memsize);
  1524. goto failCtrlIO;
  1525. }
  1526. {
  1527. u_int32_t cmd;
  1528. u_int32_t mga_option;
  1529. pci_read_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION_REG, &mga_option);
  1530. pci_read_config_dword(ACCESS_FBINFO(pcidev), PCI_COMMAND, &cmd);
  1531. mga_option &= 0x7FFFFFFF; /* clear BIG_ENDIAN */
  1532. mga_option |= MX_OPTION_BSWAP;
  1533. /* disable palette snooping */
  1534. cmd &= ~PCI_COMMAND_VGA_PALETTE;
  1535. if (pci_dev_present(intel_82437)) {
  1536. if (!(mga_option & 0x20000000) && !ACCESS_FBINFO(devflags.nopciretry)) {
  1537. printk(KERN_WARNING "matroxfb: Disabling PCI retries due to i82437 present\n");
  1538. }
  1539. mga_option |= 0x20000000;
  1540. ACCESS_FBINFO(devflags.nopciretry) = 1;
  1541. }
  1542. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_COMMAND, cmd);
  1543. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION_REG, mga_option);
  1544. ACCESS_FBINFO(hw).MXoptionReg = mga_option;
  1545. /* select non-DMA memory for PCI_MGA_DATA, otherwise dump of PCI cfg space can lock PCI bus */
  1546. /* maybe preinit() candidate, but it is same... for all devices... at this time... */
  1547. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_MGA_INDEX, 0x00003C00);
  1548. }
  1549. err = -ENXIO;
  1550. matroxfb_read_pins(PMINFO2);
  1551. if (ACCESS_FBINFO(hw_switch)->preinit(PMINFO2)) {
  1552. goto failVideoIO;
  1553. }
  1554. err = -ENOMEM;
  1555. if (!matroxfb_getmemory(PMINFO memsize, &ACCESS_FBINFO(video.len)) || !ACCESS_FBINFO(video.len)) {
  1556. printk(KERN_ERR "matroxfb: cannot determine memory size\n");
  1557. goto failVideoIO;
  1558. }
  1559. ACCESS_FBINFO(devflags.ydstorg) = 0;
  1560. ACCESS_FBINFO(video.base) = video_base_phys;
  1561. ACCESS_FBINFO(video.len_usable) = ACCESS_FBINFO(video.len);
  1562. if (ACCESS_FBINFO(video.len_usable) > b->base->maxdisplayable)
  1563. ACCESS_FBINFO(video.len_usable) = b->base->maxdisplayable;
  1564. #ifdef CONFIG_MTRR
  1565. if (mtrr) {
  1566. ACCESS_FBINFO(mtrr.vram) = mtrr_add(video_base_phys, ACCESS_FBINFO(video.len), MTRR_TYPE_WRCOMB, 1);
  1567. ACCESS_FBINFO(mtrr.vram_valid) = 1;
  1568. printk(KERN_INFO "matroxfb: MTRR's turned on\n");
  1569. }
  1570. #endif /* CONFIG_MTRR */
  1571. if (!ACCESS_FBINFO(devflags.novga))
  1572. request_region(0x3C0, 32, "matrox");
  1573. matroxfb_g450_connect(PMINFO2);
  1574. ACCESS_FBINFO(hw_switch->reset(PMINFO2));
  1575. ACCESS_FBINFO(fbcon.monspecs.hfmin) = 0;
  1576. ACCESS_FBINFO(fbcon.monspecs.hfmax) = fh;
  1577. ACCESS_FBINFO(fbcon.monspecs.vfmin) = 0;
  1578. ACCESS_FBINFO(fbcon.monspecs.vfmax) = fv;
  1579. ACCESS_FBINFO(fbcon.monspecs.dpms) = 0; /* TBD */
  1580. /* static settings */
  1581. vesafb_defined.red = colors[depth-1].red;
  1582. vesafb_defined.green = colors[depth-1].green;
  1583. vesafb_defined.blue = colors[depth-1].blue;
  1584. vesafb_defined.bits_per_pixel = colors[depth-1].bits_per_pixel;
  1585. vesafb_defined.grayscale = grayscale;
  1586. vesafb_defined.vmode = 0;
  1587. if (noaccel)
  1588. vesafb_defined.accel_flags &= ~FB_ACCELF_TEXT;
  1589. ACCESS_FBINFO(fbops) = matroxfb_ops;
  1590. ACCESS_FBINFO(fbcon.fbops) = &ACCESS_FBINFO(fbops);
  1591. ACCESS_FBINFO(fbcon.pseudo_palette) = ACCESS_FBINFO(cmap);
  1592. /* after __init time we are like module... no logo */
  1593. ACCESS_FBINFO(fbcon.flags) = hotplug ? FBINFO_FLAG_MODULE : FBINFO_FLAG_DEFAULT;
  1594. ACCESS_FBINFO(fbcon.flags) |= FBINFO_PARTIAL_PAN_OK | /* Prefer panning for scroll under MC viewer/edit */
  1595. FBINFO_HWACCEL_COPYAREA | /* We have hw-assisted bmove */
  1596. FBINFO_HWACCEL_FILLRECT | /* And fillrect */
  1597. FBINFO_HWACCEL_IMAGEBLIT | /* And imageblit */
  1598. FBINFO_HWACCEL_XPAN | /* And we support both horizontal */
  1599. FBINFO_HWACCEL_YPAN; /* And vertical panning */
  1600. ACCESS_FBINFO(video.len_usable) &= PAGE_MASK;
  1601. fb_alloc_cmap(&ACCESS_FBINFO(fbcon.cmap), 256, 1);
  1602. #ifndef MODULE
  1603. /* mode database is marked __init!!! */
  1604. if (!hotplug) {
  1605. fb_find_mode(&vesafb_defined, &ACCESS_FBINFO(fbcon), videomode[0]?videomode:NULL,
  1606. NULL, 0, &defaultmode, vesafb_defined.bits_per_pixel);
  1607. }
  1608. #endif /* !MODULE */
  1609. /* mode modifiers */
  1610. if (hslen)
  1611. vesafb_defined.hsync_len = hslen;
  1612. if (vslen)
  1613. vesafb_defined.vsync_len = vslen;
  1614. if (left != ~0)
  1615. vesafb_defined.left_margin = left;
  1616. if (right != ~0)
  1617. vesafb_defined.right_margin = right;
  1618. if (upper != ~0)
  1619. vesafb_defined.upper_margin = upper;
  1620. if (lower != ~0)
  1621. vesafb_defined.lower_margin = lower;
  1622. if (xres)
  1623. vesafb_defined.xres = xres;
  1624. if (yres)
  1625. vesafb_defined.yres = yres;
  1626. if (sync != -1)
  1627. vesafb_defined.sync = sync;
  1628. else if (vesafb_defined.sync == ~0) {
  1629. vesafb_defined.sync = 0;
  1630. if (yres < 400)
  1631. vesafb_defined.sync |= FB_SYNC_HOR_HIGH_ACT;
  1632. else if (yres < 480)
  1633. vesafb_defined.sync |= FB_SYNC_VERT_HIGH_ACT;
  1634. }
  1635. /* fv, fh, maxclk limits was specified */
  1636. {
  1637. unsigned int tmp;
  1638. if (fv) {
  1639. tmp = fv * (vesafb_defined.upper_margin + vesafb_defined.yres
  1640. + vesafb_defined.lower_margin + vesafb_defined.vsync_len);
  1641. if ((tmp < fh) || (fh == 0)) fh = tmp;
  1642. }
  1643. if (fh) {
  1644. tmp = fh * (vesafb_defined.left_margin + vesafb_defined.xres
  1645. + vesafb_defined.right_margin + vesafb_defined.hsync_len);
  1646. if ((tmp < maxclk) || (maxclk == 0)) maxclk = tmp;
  1647. }
  1648. tmp = (maxclk + 499) / 500;
  1649. if (tmp) {
  1650. tmp = (2000000000 + tmp) / tmp;
  1651. if (tmp > pixclock) pixclock = tmp;
  1652. }
  1653. }
  1654. if (pixclock) {
  1655. if (pixclock < 2000) /* > 500MHz */
  1656. pixclock = 4000; /* 250MHz */
  1657. if (pixclock > 1000000)
  1658. pixclock = 1000000; /* 1MHz */
  1659. vesafb_defined.pixclock = pixclock;
  1660. }
  1661. /* FIXME: Where to move this?! */
  1662. #if defined(CONFIG_PPC_PMAC)
  1663. #ifndef MODULE
  1664. if (_machine == _MACH_Pmac) {
  1665. struct fb_var_screeninfo var;
  1666. if (default_vmode <= 0 || default_vmode > VMODE_MAX)
  1667. default_vmode = VMODE_640_480_60;
  1668. #ifdef CONFIG_NVRAM
  1669. if (default_cmode == CMODE_NVRAM)
  1670. default_cmode = nvram_read_byte(NV_CMODE);
  1671. #endif
  1672. if (default_cmode < CMODE_8 || default_cmode > CMODE_32)
  1673. default_cmode = CMODE_8;
  1674. if (!mac_vmode_to_var(default_vmode, default_cmode, &var)) {
  1675. var.accel_flags = vesafb_defined.accel_flags;
  1676. var.xoffset = var.yoffset = 0;
  1677. /* Note: mac_vmode_to_var() does not set all parameters */
  1678. vesafb_defined = var;
  1679. }
  1680. }
  1681. #endif /* !MODULE */
  1682. #endif /* CONFIG_PPC_PMAC */
  1683. vesafb_defined.xres_virtual = vesafb_defined.xres;
  1684. if (nopan) {
  1685. vesafb_defined.yres_virtual = vesafb_defined.yres;
  1686. } else {
  1687. vesafb_defined.yres_virtual = 65536; /* large enough to be INF, but small enough
  1688. to yres_virtual * xres_virtual < 2^32 */
  1689. }
  1690. matroxfb_init_fix(PMINFO2);
  1691. ACCESS_FBINFO(fbcon.screen_base) = vaddr_va(ACCESS_FBINFO(video.vbase));
  1692. matroxfb_update_fix(PMINFO2);
  1693. /* Normalize values (namely yres_virtual) */
  1694. matroxfb_check_var(&vesafb_defined, &ACCESS_FBINFO(fbcon));
  1695. /* And put it into "current" var. Do NOT program hardware yet, or we'll not take over
  1696. * vgacon correctly. fbcon_startup will call fb_set_par for us, WITHOUT check_var,
  1697. * and unfortunately it will do it BEFORE vgacon contents is saved, so it won't work
  1698. * anyway. But we at least tried... */
  1699. ACCESS_FBINFO(fbcon.var) = vesafb_defined;
  1700. err = -EINVAL;
  1701. printk(KERN_INFO "matroxfb: %dx%dx%dbpp (virtual: %dx%d)\n",
  1702. vesafb_defined.xres, vesafb_defined.yres, vesafb_defined.bits_per_pixel,
  1703. vesafb_defined.xres_virtual, vesafb_defined.yres_virtual);
  1704. printk(KERN_INFO "matroxfb: framebuffer at 0x%lX, mapped to 0x%p, size %d\n",
  1705. ACCESS_FBINFO(video.base), vaddr_va(ACCESS_FBINFO(video.vbase)), ACCESS_FBINFO(video.len));
  1706. /* We do not have to set currcon to 0... register_framebuffer do it for us on first console
  1707. * and we do not want currcon == 0 for subsequent framebuffers */
  1708. ACCESS_FBINFO(fbcon).device = &ACCESS_FBINFO(pcidev)->dev;
  1709. if (register_framebuffer(&ACCESS_FBINFO(fbcon)) < 0) {
  1710. goto failVideoIO;
  1711. }
  1712. printk("fb%d: %s frame buffer device\n",
  1713. ACCESS_FBINFO(fbcon.node), ACCESS_FBINFO(fbcon.fix.id));
  1714. /* there is no console on this fb... but we have to initialize hardware
  1715. * until someone tells me what is proper thing to do */
  1716. if (!ACCESS_FBINFO(initialized)) {
  1717. printk(KERN_INFO "fb%d: initializing hardware\n",
  1718. ACCESS_FBINFO(fbcon.node));
  1719. /* We have to use FB_ACTIVATE_FORCE, as we had to put vesafb_defined to the fbcon.var
  1720. * already before, so register_framebuffer works correctly. */
  1721. vesafb_defined.activate |= FB_ACTIVATE_FORCE;
  1722. fb_set_var(&ACCESS_FBINFO(fbcon), &vesafb_defined);
  1723. }
  1724. return 0;
  1725. failVideoIO:;
  1726. matroxfb_g450_shutdown(PMINFO2);
  1727. mga_iounmap(ACCESS_FBINFO(video.vbase));
  1728. failCtrlIO:;
  1729. mga_iounmap(ACCESS_FBINFO(mmio.vbase));
  1730. failVideoMR:;
  1731. release_mem_region(video_base_phys, ACCESS_FBINFO(video.len_maximum));
  1732. failCtrlMR:;
  1733. release_mem_region(ctrlptr_phys, 16384);
  1734. fail:;
  1735. return err;
  1736. }
  1737. static LIST_HEAD(matroxfb_list);
  1738. static LIST_HEAD(matroxfb_driver_list);
  1739. #define matroxfb_l(x) list_entry(x, struct matrox_fb_info, next_fb)
  1740. #define matroxfb_driver_l(x) list_entry(x, struct matroxfb_driver, node)
  1741. int matroxfb_register_driver(struct matroxfb_driver* drv) {
  1742. struct matrox_fb_info* minfo;
  1743. list_add(&drv->node, &matroxfb_driver_list);
  1744. for (minfo = matroxfb_l(matroxfb_list.next);
  1745. minfo != matroxfb_l(&matroxfb_list);
  1746. minfo = matroxfb_l(minfo->next_fb.next)) {
  1747. void* p;
  1748. if (minfo->drivers_count == MATROXFB_MAX_FB_DRIVERS)
  1749. continue;
  1750. p = drv->probe(minfo);
  1751. if (p) {
  1752. minfo->drivers_data[minfo->drivers_count] = p;
  1753. minfo->drivers[minfo->drivers_count++] = drv;
  1754. }
  1755. }
  1756. return 0;
  1757. }
  1758. void matroxfb_unregister_driver(struct matroxfb_driver* drv) {
  1759. struct matrox_fb_info* minfo;
  1760. list_del(&drv->node);
  1761. for (minfo = matroxfb_l(matroxfb_list.next);
  1762. minfo != matroxfb_l(&matroxfb_list);
  1763. minfo = matroxfb_l(minfo->next_fb.next)) {
  1764. int i;
  1765. for (i = 0; i < minfo->drivers_count; ) {
  1766. if (minfo->drivers[i] == drv) {
  1767. if (drv && drv->remove)
  1768. drv->remove(minfo, minfo->drivers_data[i]);
  1769. minfo->drivers[i] = minfo->drivers[--minfo->drivers_count];
  1770. minfo->drivers_data[i] = minfo->drivers_data[minfo->drivers_count];
  1771. } else
  1772. i++;
  1773. }
  1774. }
  1775. }
  1776. static void matroxfb_register_device(struct matrox_fb_info* minfo) {
  1777. struct matroxfb_driver* drv;
  1778. int i = 0;
  1779. list_add(&ACCESS_FBINFO(next_fb), &matroxfb_list);
  1780. for (drv = matroxfb_driver_l(matroxfb_driver_list.next);
  1781. drv != matroxfb_driver_l(&matroxfb_driver_list);
  1782. drv = matroxfb_driver_l(drv->node.next)) {
  1783. if (drv && drv->probe) {
  1784. void *p = drv->probe(minfo);
  1785. if (p) {
  1786. minfo->drivers_data[i] = p;
  1787. minfo->drivers[i++] = drv;
  1788. if (i == MATROXFB_MAX_FB_DRIVERS)
  1789. break;
  1790. }
  1791. }
  1792. }
  1793. minfo->drivers_count = i;
  1794. }
  1795. static void matroxfb_unregister_device(struct matrox_fb_info* minfo) {
  1796. int i;
  1797. list_del(&ACCESS_FBINFO(next_fb));
  1798. for (i = 0; i < minfo->drivers_count; i++) {
  1799. struct matroxfb_driver* drv = minfo->drivers[i];
  1800. if (drv && drv->remove)
  1801. drv->remove(minfo, minfo->drivers_data[i]);
  1802. }
  1803. }
  1804. static int matroxfb_probe(struct pci_dev* pdev, const struct pci_device_id* dummy) {
  1805. struct board* b;
  1806. u_int8_t rev;
  1807. u_int16_t svid;
  1808. u_int16_t sid;
  1809. struct matrox_fb_info* minfo;
  1810. int err;
  1811. u_int32_t cmd;
  1812. #ifndef CONFIG_FB_MATROX_MULTIHEAD
  1813. static int registered = 0;
  1814. #endif
  1815. DBG(__FUNCTION__)
  1816. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  1817. svid = pdev->subsystem_vendor;
  1818. sid = pdev->subsystem_device;
  1819. for (b = dev_list; b->vendor; b++) {
  1820. if ((b->vendor != pdev->vendor) || (b->device != pdev->device) || (b->rev < rev)) continue;
  1821. if (b->svid)
  1822. if ((b->svid != svid) || (b->sid != sid)) continue;
  1823. break;
  1824. }
  1825. /* not match... */
  1826. if (!b->vendor)
  1827. return -ENODEV;
  1828. if (dev > 0) {
  1829. /* not requested one... */
  1830. dev--;
  1831. return -ENODEV;
  1832. }
  1833. pci_read_config_dword(pdev, PCI_COMMAND, &cmd);
  1834. if (pci_enable_device(pdev)) {
  1835. return -1;
  1836. }
  1837. #ifdef CONFIG_FB_MATROX_MULTIHEAD
  1838. minfo = (struct matrox_fb_info*)kmalloc(sizeof(*minfo), GFP_KERNEL);
  1839. if (!minfo)
  1840. return -1;
  1841. #else
  1842. if (registered) /* singlehead driver... */
  1843. return -1;
  1844. minfo = &matroxfb_global_mxinfo;
  1845. #endif
  1846. memset(MINFO, 0, sizeof(*MINFO));
  1847. ACCESS_FBINFO(pcidev) = pdev;
  1848. ACCESS_FBINFO(dead) = 0;
  1849. ACCESS_FBINFO(usecount) = 0;
  1850. ACCESS_FBINFO(userusecount) = 0;
  1851. pci_set_drvdata(pdev, MINFO);
  1852. /* DEVFLAGS */
  1853. ACCESS_FBINFO(devflags.memtype) = memtype;
  1854. if (memtype != -1)
  1855. noinit = 0;
  1856. if (cmd & PCI_COMMAND_MEMORY) {
  1857. ACCESS_FBINFO(devflags.novga) = novga;
  1858. ACCESS_FBINFO(devflags.nobios) = nobios;
  1859. ACCESS_FBINFO(devflags.noinit) = noinit;
  1860. /* subsequent heads always needs initialization and must not enable BIOS */
  1861. novga = 1;
  1862. nobios = 1;
  1863. noinit = 0;
  1864. } else {
  1865. ACCESS_FBINFO(devflags.novga) = 1;
  1866. ACCESS_FBINFO(devflags.nobios) = 1;
  1867. ACCESS_FBINFO(devflags.noinit) = 0;
  1868. }
  1869. ACCESS_FBINFO(devflags.nopciretry) = no_pci_retry;
  1870. ACCESS_FBINFO(devflags.mga_24bpp_fix) = inv24;
  1871. ACCESS_FBINFO(devflags.precise_width) = option_precise_width;
  1872. ACCESS_FBINFO(devflags.sgram) = sgram;
  1873. ACCESS_FBINFO(capable.cross4MB) = cross4MB;
  1874. spin_lock_init(&ACCESS_FBINFO(lock.DAC));
  1875. spin_lock_init(&ACCESS_FBINFO(lock.accel));
  1876. init_rwsem(&ACCESS_FBINFO(crtc2.lock));
  1877. init_rwsem(&ACCESS_FBINFO(altout.lock));
  1878. ACCESS_FBINFO(irq_flags) = 0;
  1879. init_waitqueue_head(&ACCESS_FBINFO(crtc1.vsync.wait));
  1880. init_waitqueue_head(&ACCESS_FBINFO(crtc2.vsync.wait));
  1881. ACCESS_FBINFO(crtc1.panpos) = -1;
  1882. err = initMatrox2(PMINFO b);
  1883. if (!err) {
  1884. #ifndef CONFIG_FB_MATROX_MULTIHEAD
  1885. registered = 1;
  1886. #endif
  1887. matroxfb_register_device(MINFO);
  1888. return 0;
  1889. }
  1890. #ifdef CONFIG_FB_MATROX_MULTIHEAD
  1891. kfree(minfo);
  1892. #endif
  1893. return -1;
  1894. }
  1895. static void pci_remove_matrox(struct pci_dev* pdev) {
  1896. struct matrox_fb_info* minfo;
  1897. minfo = pci_get_drvdata(pdev);
  1898. matroxfb_remove(PMINFO 1);
  1899. }
  1900. static struct pci_device_id matroxfb_devices[] = {
  1901. #ifdef CONFIG_FB_MATROX_MILLENIUM
  1902. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL,
  1903. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1904. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL_2,
  1905. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1906. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL_2_AGP,
  1907. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1908. #endif
  1909. #ifdef CONFIG_FB_MATROX_MYSTIQUE
  1910. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MYS,
  1911. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1912. #endif
  1913. #ifdef CONFIG_FB_MATROX_G
  1914. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G100_MM,
  1915. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1916. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G100_AGP,
  1917. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1918. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_PCI,
  1919. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1920. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP,
  1921. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1922. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G400,
  1923. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1924. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G550,
  1925. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1926. #endif
  1927. {0, 0,
  1928. 0, 0, 0, 0, 0}
  1929. };
  1930. MODULE_DEVICE_TABLE(pci, matroxfb_devices);
  1931. static struct pci_driver matroxfb_driver = {
  1932. .name = "matroxfb",
  1933. .id_table = matroxfb_devices,
  1934. .probe = matroxfb_probe,
  1935. .remove = pci_remove_matrox,
  1936. };
  1937. /* **************************** init-time only **************************** */
  1938. #define RSResolution(X) ((X) & 0x0F)
  1939. #define RS640x400 1
  1940. #define RS640x480 2
  1941. #define RS800x600 3
  1942. #define RS1024x768 4
  1943. #define RS1280x1024 5
  1944. #define RS1600x1200 6
  1945. #define RS768x576 7
  1946. #define RS960x720 8
  1947. #define RS1152x864 9
  1948. #define RS1408x1056 10
  1949. #define RS640x350 11
  1950. #define RS1056x344 12 /* 132 x 43 text */
  1951. #define RS1056x400 13 /* 132 x 50 text */
  1952. #define RS1056x480 14 /* 132 x 60 text */
  1953. #define RSNoxNo 15
  1954. /* 10-FF */
  1955. static struct { int xres, yres, left, right, upper, lower, hslen, vslen, vfreq; } timmings[] __initdata = {
  1956. { 640, 400, 48, 16, 39, 8, 96, 2, 70 },
  1957. { 640, 480, 48, 16, 33, 10, 96, 2, 60 },
  1958. { 800, 600, 144, 24, 28, 8, 112, 6, 60 },
  1959. { 1024, 768, 160, 32, 30, 4, 128, 4, 60 },
  1960. { 1280, 1024, 224, 32, 32, 4, 136, 4, 60 },
  1961. { 1600, 1200, 272, 48, 32, 5, 152, 5, 60 },
  1962. { 768, 576, 144, 16, 28, 6, 112, 4, 60 },
  1963. { 960, 720, 144, 24, 28, 8, 112, 4, 60 },
  1964. { 1152, 864, 192, 32, 30, 4, 128, 4, 60 },
  1965. { 1408, 1056, 256, 40, 32, 5, 144, 5, 60 },
  1966. { 640, 350, 48, 16, 39, 8, 96, 2, 70 },
  1967. { 1056, 344, 96, 24, 59, 44, 160, 2, 70 },
  1968. { 1056, 400, 96, 24, 39, 8, 160, 2, 70 },
  1969. { 1056, 480, 96, 24, 36, 12, 160, 3, 60 },
  1970. { 0, 0, ~0, ~0, ~0, ~0, 0, 0, 0 }
  1971. };
  1972. #define RSCreate(X,Y) ((X) | ((Y) << 8))
  1973. static struct { unsigned int vesa; unsigned int info; } *RSptr, vesamap[] __initdata = {
  1974. /* default must be first */
  1975. { ~0, RSCreate(RSNoxNo, RS8bpp ) },
  1976. { 0x101, RSCreate(RS640x480, RS8bpp ) },
  1977. { 0x100, RSCreate(RS640x400, RS8bpp ) },
  1978. { 0x180, RSCreate(RS768x576, RS8bpp ) },
  1979. { 0x103, RSCreate(RS800x600, RS8bpp ) },
  1980. { 0x188, RSCreate(RS960x720, RS8bpp ) },
  1981. { 0x105, RSCreate(RS1024x768, RS8bpp ) },
  1982. { 0x190, RSCreate(RS1152x864, RS8bpp ) },
  1983. { 0x107, RSCreate(RS1280x1024, RS8bpp ) },
  1984. { 0x198, RSCreate(RS1408x1056, RS8bpp ) },
  1985. { 0x11C, RSCreate(RS1600x1200, RS8bpp ) },
  1986. { 0x110, RSCreate(RS640x480, RS15bpp) },
  1987. { 0x181, RSCreate(RS768x576, RS15bpp) },
  1988. { 0x113, RSCreate(RS800x600, RS15bpp) },
  1989. { 0x189, RSCreate(RS960x720, RS15bpp) },
  1990. { 0x116, RSCreate(RS1024x768, RS15bpp) },
  1991. { 0x191, RSCreate(RS1152x864, RS15bpp) },
  1992. { 0x119, RSCreate(RS1280x1024, RS15bpp) },
  1993. { 0x199, RSCreate(RS1408x1056, RS15bpp) },
  1994. { 0x11D, RSCreate(RS1600x1200, RS15bpp) },
  1995. { 0x111, RSCreate(RS640x480, RS16bpp) },
  1996. { 0x182, RSCreate(RS768x576, RS16bpp) },
  1997. { 0x114, RSCreate(RS800x600, RS16bpp) },
  1998. { 0x18A, RSCreate(RS960x720, RS16bpp) },
  1999. { 0x117, RSCreate(RS1024x768, RS16bpp) },
  2000. { 0x192, RSCreate(RS1152x864, RS16bpp) },
  2001. { 0x11A, RSCreate(RS1280x1024, RS16bpp) },
  2002. { 0x19A, RSCreate(RS1408x1056, RS16bpp) },
  2003. { 0x11E, RSCreate(RS1600x1200, RS16bpp) },
  2004. { 0x1B2, RSCreate(RS640x480, RS24bpp) },
  2005. { 0x184, RSCreate(RS768x576, RS24bpp) },
  2006. { 0x1B5, RSCreate(RS800x600, RS24bpp) },
  2007. { 0x18C, RSCreate(RS960x720, RS24bpp) },
  2008. { 0x1B8, RSCreate(RS1024x768, RS24bpp) },
  2009. { 0x194, RSCreate(RS1152x864, RS24bpp) },
  2010. { 0x1BB, RSCreate(RS1280x1024, RS24bpp) },
  2011. { 0x19C, RSCreate(RS1408x1056, RS24bpp) },
  2012. { 0x1BF, RSCreate(RS1600x1200, RS24bpp) },
  2013. { 0x112, RSCreate(RS640x480, RS32bpp) },
  2014. { 0x183, RSCreate(RS768x576, RS32bpp) },
  2015. { 0x115, RSCreate(RS800x600, RS32bpp) },
  2016. { 0x18B, RSCreate(RS960x720, RS32bpp) },
  2017. { 0x118, RSCreate(RS1024x768, RS32bpp) },
  2018. { 0x193, RSCreate(RS1152x864, RS32bpp) },
  2019. { 0x11B, RSCreate(RS1280x1024, RS32bpp) },
  2020. { 0x19B, RSCreate(RS1408x1056, RS32bpp) },
  2021. { 0x11F, RSCreate(RS1600x1200, RS32bpp) },
  2022. { 0x010, RSCreate(RS640x350, RS4bpp ) },
  2023. { 0x012, RSCreate(RS640x480, RS4bpp ) },
  2024. { 0x102, RSCreate(RS800x600, RS4bpp ) },
  2025. { 0x104, RSCreate(RS1024x768, RS4bpp ) },
  2026. { 0x106, RSCreate(RS1280x1024, RS4bpp ) },
  2027. { 0, 0 }};
  2028. static void __init matroxfb_init_params(void) {
  2029. /* fh from kHz to Hz */
  2030. if (fh < 1000)
  2031. fh *= 1000; /* 1kHz minimum */
  2032. /* maxclk */
  2033. if (maxclk < 1000) maxclk *= 1000; /* kHz -> Hz, MHz -> kHz */
  2034. if (maxclk < 1000000) maxclk *= 1000; /* kHz -> Hz, 1MHz minimum */
  2035. /* fix VESA number */
  2036. if (vesa != ~0)
  2037. vesa &= 0x1DFF; /* mask out clearscreen, acceleration and so on */
  2038. /* static settings */
  2039. for (RSptr = vesamap; RSptr->vesa; RSptr++) {
  2040. if (RSptr->vesa == vesa) break;
  2041. }
  2042. if (!RSptr->vesa) {
  2043. printk(KERN_ERR "Invalid vesa mode 0x%04X\n", vesa);
  2044. RSptr = vesamap;
  2045. }
  2046. {
  2047. int res = RSResolution(RSptr->info)-1;
  2048. if (left == ~0)
  2049. left = timmings[res].left;
  2050. if (!xres)
  2051. xres = timmings[res].xres;
  2052. if (right == ~0)
  2053. right = timmings[res].right;
  2054. if (!hslen)
  2055. hslen = timmings[res].hslen;
  2056. if (upper == ~0)
  2057. upper = timmings[res].upper;
  2058. if (!yres)
  2059. yres = timmings[res].yres;
  2060. if (lower == ~0)
  2061. lower = timmings[res].lower;
  2062. if (!vslen)
  2063. vslen = timmings[res].vslen;
  2064. if (!(fv||fh||maxclk||pixclock))
  2065. fv = timmings[res].vfreq;
  2066. if (depth == -1)
  2067. depth = RSDepth(RSptr->info);
  2068. }
  2069. }
  2070. static void __init matrox_init(void) {
  2071. matroxfb_init_params();
  2072. pci_register_driver(&matroxfb_driver);
  2073. dev = -1; /* accept all new devices... */
  2074. }
  2075. /* **************************** exit-time only **************************** */
  2076. static void __exit matrox_done(void) {
  2077. pci_unregister_driver(&matroxfb_driver);
  2078. }
  2079. #ifndef MODULE
  2080. /* ************************* init in-kernel code ************************** */
  2081. static int __init matroxfb_setup(char *options) {
  2082. char *this_opt;
  2083. DBG(__FUNCTION__)
  2084. if (!options || !*options)
  2085. return 0;
  2086. while ((this_opt = strsep(&options, ",")) != NULL) {
  2087. if (!*this_opt) continue;
  2088. dprintk("matroxfb_setup: option %s\n", this_opt);
  2089. if (!strncmp(this_opt, "dev:", 4))
  2090. dev = simple_strtoul(this_opt+4, NULL, 0);
  2091. else if (!strncmp(this_opt, "depth:", 6)) {
  2092. switch (simple_strtoul(this_opt+6, NULL, 0)) {
  2093. case 0: depth = RSText; break;
  2094. case 4: depth = RS4bpp; break;
  2095. case 8: depth = RS8bpp; break;
  2096. case 15:depth = RS15bpp; break;
  2097. case 16:depth = RS16bpp; break;
  2098. case 24:depth = RS24bpp; break;
  2099. case 32:depth = RS32bpp; break;
  2100. default:
  2101. printk(KERN_ERR "matroxfb: unsupported color depth\n");
  2102. }
  2103. } else if (!strncmp(this_opt, "xres:", 5))
  2104. xres = simple_strtoul(this_opt+5, NULL, 0);
  2105. else if (!strncmp(this_opt, "yres:", 5))
  2106. yres = simple_strtoul(this_opt+5, NULL, 0);
  2107. else if (!strncmp(this_opt, "vslen:", 6))
  2108. vslen = simple_strtoul(this_opt+6, NULL, 0);
  2109. else if (!strncmp(this_opt, "hslen:", 6))
  2110. hslen = simple_strtoul(this_opt+6, NULL, 0);
  2111. else if (!strncmp(this_opt, "left:", 5))
  2112. left = simple_strtoul(this_opt+5, NULL, 0);
  2113. else if (!strncmp(this_opt, "right:", 6))
  2114. right = simple_strtoul(this_opt+6, NULL, 0);
  2115. else if (!strncmp(this_opt, "upper:", 6))
  2116. upper = simple_strtoul(this_opt+6, NULL, 0);
  2117. else if (!strncmp(this_opt, "lower:", 6))
  2118. lower = simple_strtoul(this_opt+6, NULL, 0);
  2119. else if (!strncmp(this_opt, "pixclock:", 9))
  2120. pixclock = simple_strtoul(this_opt+9, NULL, 0);
  2121. else if (!strncmp(this_opt, "sync:", 5))
  2122. sync = simple_strtoul(this_opt+5, NULL, 0);
  2123. else if (!strncmp(this_opt, "vesa:", 5))
  2124. vesa = simple_strtoul(this_opt+5, NULL, 0);
  2125. else if (!strncmp(this_opt, "maxclk:", 7))
  2126. maxclk = simple_strtoul(this_opt+7, NULL, 0);
  2127. else if (!strncmp(this_opt, "fh:", 3))
  2128. fh = simple_strtoul(this_opt+3, NULL, 0);
  2129. else if (!strncmp(this_opt, "fv:", 3))
  2130. fv = simple_strtoul(this_opt+3, NULL, 0);
  2131. else if (!strncmp(this_opt, "mem:", 4))
  2132. mem = simple_strtoul(this_opt+4, NULL, 0);
  2133. else if (!strncmp(this_opt, "mode:", 5))
  2134. strlcpy(videomode, this_opt+5, sizeof(videomode));
  2135. else if (!strncmp(this_opt, "outputs:", 8))
  2136. strlcpy(outputs, this_opt+8, sizeof(outputs));
  2137. else if (!strncmp(this_opt, "dfp:", 4)) {
  2138. dfp_type = simple_strtoul(this_opt+4, NULL, 0);
  2139. dfp = 1;
  2140. }
  2141. #ifdef CONFIG_PPC_PMAC
  2142. else if (!strncmp(this_opt, "vmode:", 6)) {
  2143. unsigned int vmode = simple_strtoul(this_opt+6, NULL, 0);
  2144. if (vmode > 0 && vmode <= VMODE_MAX)
  2145. default_vmode = vmode;
  2146. } else if (!strncmp(this_opt, "cmode:", 6)) {
  2147. unsigned int cmode = simple_strtoul(this_opt+6, NULL, 0);
  2148. switch (cmode) {
  2149. case 0:
  2150. case 8:
  2151. default_cmode = CMODE_8;
  2152. break;
  2153. case 15:
  2154. case 16:
  2155. default_cmode = CMODE_16;
  2156. break;
  2157. case 24:
  2158. case 32:
  2159. default_cmode = CMODE_32;
  2160. break;
  2161. }
  2162. }
  2163. #endif
  2164. else if (!strcmp(this_opt, "disabled")) /* nodisabled does not exist */
  2165. disabled = 1;
  2166. else if (!strcmp(this_opt, "enabled")) /* noenabled does not exist */
  2167. disabled = 0;
  2168. else if (!strcmp(this_opt, "sgram")) /* nosgram == sdram */
  2169. sgram = 1;
  2170. else if (!strcmp(this_opt, "sdram"))
  2171. sgram = 0;
  2172. else if (!strncmp(this_opt, "memtype:", 8))
  2173. memtype = simple_strtoul(this_opt+8, NULL, 0);
  2174. else {
  2175. int value = 1;
  2176. if (!strncmp(this_opt, "no", 2)) {
  2177. value = 0;
  2178. this_opt += 2;
  2179. }
  2180. if (! strcmp(this_opt, "inverse"))
  2181. inverse = value;
  2182. else if (!strcmp(this_opt, "accel"))
  2183. noaccel = !value;
  2184. else if (!strcmp(this_opt, "pan"))
  2185. nopan = !value;
  2186. else if (!strcmp(this_opt, "pciretry"))
  2187. no_pci_retry = !value;
  2188. else if (!strcmp(this_opt, "vga"))
  2189. novga = !value;
  2190. else if (!strcmp(this_opt, "bios"))
  2191. nobios = !value;
  2192. else if (!strcmp(this_opt, "init"))
  2193. noinit = !value;
  2194. #ifdef CONFIG_MTRR
  2195. else if (!strcmp(this_opt, "mtrr"))
  2196. mtrr = value;
  2197. #endif
  2198. else if (!strcmp(this_opt, "inv24"))
  2199. inv24 = value;
  2200. else if (!strcmp(this_opt, "cross4MB"))
  2201. cross4MB = value;
  2202. else if (!strcmp(this_opt, "grayscale"))
  2203. grayscale = value;
  2204. else if (!strcmp(this_opt, "dfp"))
  2205. dfp = value;
  2206. else {
  2207. strlcpy(videomode, this_opt, sizeof(videomode));
  2208. }
  2209. }
  2210. }
  2211. return 0;
  2212. }
  2213. static int __initdata initialized = 0;
  2214. static int __init matroxfb_init(void)
  2215. {
  2216. char *option = NULL;
  2217. DBG(__FUNCTION__)
  2218. if (fb_get_options("matroxfb", &option))
  2219. return -ENODEV;
  2220. matroxfb_setup(option);
  2221. if (disabled)
  2222. return -ENXIO;
  2223. if (!initialized) {
  2224. initialized = 1;
  2225. matrox_init();
  2226. }
  2227. hotplug = 1;
  2228. /* never return failure, user can hotplug matrox later... */
  2229. return 0;
  2230. }
  2231. module_init(matroxfb_init);
  2232. #else
  2233. /* *************************** init module code **************************** */
  2234. MODULE_AUTHOR("(c) 1998-2002 Petr Vandrovec <vandrove@vc.cvut.cz>");
  2235. MODULE_DESCRIPTION("Accelerated FBDev driver for Matrox Millennium/Mystique/G100/G200/G400/G450/G550");
  2236. MODULE_LICENSE("GPL");
  2237. module_param(mem, int, 0);
  2238. MODULE_PARM_DESC(mem, "Size of available memory in MB, KB or B (2,4,8,12,16MB, default=autodetect)");
  2239. module_param(disabled, int, 0);
  2240. MODULE_PARM_DESC(disabled, "Disabled (0 or 1=disabled) (default=0)");
  2241. module_param(noaccel, int, 0);
  2242. MODULE_PARM_DESC(noaccel, "Do not use accelerating engine (0 or 1=disabled) (default=0)");
  2243. module_param(nopan, int, 0);
  2244. MODULE_PARM_DESC(nopan, "Disable pan on startup (0 or 1=disabled) (default=0)");
  2245. module_param(no_pci_retry, int, 0);
  2246. MODULE_PARM_DESC(no_pci_retry, "PCI retries enabled (0 or 1=disabled) (default=0)");
  2247. module_param(novga, int, 0);
  2248. MODULE_PARM_DESC(novga, "VGA I/O (0x3C0-0x3DF) disabled (0 or 1=disabled) (default=0)");
  2249. module_param(nobios, int, 0);
  2250. MODULE_PARM_DESC(nobios, "Disables ROM BIOS (0 or 1=disabled) (default=do not change BIOS state)");
  2251. module_param(noinit, int, 0);
  2252. MODULE_PARM_DESC(noinit, "Disables W/SG/SD-RAM and bus interface initialization (0 or 1=do not initialize) (default=0)");
  2253. module_param(memtype, int, 0);
  2254. MODULE_PARM_DESC(memtype, "Memory type for G200/G400 (see Documentation/fb/matroxfb.txt for explanation) (default=3 for G200, 0 for G400)");
  2255. #ifdef CONFIG_MTRR
  2256. module_param(mtrr, int, 0);
  2257. MODULE_PARM_DESC(mtrr, "This speeds up video memory accesses (0=disabled or 1) (default=1)");
  2258. #endif
  2259. module_param(sgram, int, 0);
  2260. MODULE_PARM_DESC(sgram, "Indicates that G100/G200/G400 has SGRAM memory (0=SDRAM, 1=SGRAM) (default=0)");
  2261. module_param(inv24, int, 0);
  2262. MODULE_PARM_DESC(inv24, "Inverts clock polarity for 24bpp and loop frequency > 100MHz (default=do not invert polarity)");
  2263. module_param(inverse, int, 0);
  2264. MODULE_PARM_DESC(inverse, "Inverse (0 or 1) (default=0)");
  2265. #ifdef CONFIG_FB_MATROX_MULTIHEAD
  2266. module_param(dev, int, 0);
  2267. MODULE_PARM_DESC(dev, "Multihead support, attach to device ID (0..N) (default=all working)");
  2268. #else
  2269. module_param(dev, int, 0);
  2270. MODULE_PARM_DESC(dev, "Multihead support, attach to device ID (0..N) (default=first working)");
  2271. #endif
  2272. module_param(vesa, int, 0);
  2273. MODULE_PARM_DESC(vesa, "Startup videomode (0x000-0x1FF) (default=0x101)");
  2274. module_param(xres, int, 0);
  2275. MODULE_PARM_DESC(xres, "Horizontal resolution (px), overrides xres from vesa (default=vesa)");
  2276. module_param(yres, int, 0);
  2277. MODULE_PARM_DESC(yres, "Vertical resolution (scans), overrides yres from vesa (default=vesa)");
  2278. module_param(upper, int, 0);
  2279. MODULE_PARM_DESC(upper, "Upper blank space (scans), overrides upper from vesa (default=vesa)");
  2280. module_param(lower, int, 0);
  2281. MODULE_PARM_DESC(lower, "Lower blank space (scans), overrides lower from vesa (default=vesa)");
  2282. module_param(vslen, int, 0);
  2283. MODULE_PARM_DESC(vslen, "Vertical sync length (scans), overrides lower from vesa (default=vesa)");
  2284. module_param(left, int, 0);
  2285. MODULE_PARM_DESC(left, "Left blank space (px), overrides left from vesa (default=vesa)");
  2286. module_param(right, int, 0);
  2287. MODULE_PARM_DESC(right, "Right blank space (px), overrides right from vesa (default=vesa)");
  2288. module_param(hslen, int, 0);
  2289. MODULE_PARM_DESC(hslen, "Horizontal sync length (px), overrides hslen from vesa (default=vesa)");
  2290. module_param(pixclock, int, 0);
  2291. MODULE_PARM_DESC(pixclock, "Pixelclock (ns), overrides pixclock from vesa (default=vesa)");
  2292. module_param(sync, int, 0);
  2293. MODULE_PARM_DESC(sync, "Sync polarity, overrides sync from vesa (default=vesa)");
  2294. module_param(depth, int, 0);
  2295. MODULE_PARM_DESC(depth, "Color depth (0=text,8,15,16,24,32) (default=vesa)");
  2296. module_param(maxclk, int, 0);
  2297. MODULE_PARM_DESC(maxclk, "Startup maximal clock, 0-999MHz, 1000-999999kHz, 1000000-INF Hz");
  2298. module_param(fh, int, 0);
  2299. MODULE_PARM_DESC(fh, "Startup horizontal frequency, 0-999kHz, 1000-INF Hz");
  2300. module_param(fv, int, 0);
  2301. MODULE_PARM_DESC(fv, "Startup vertical frequency, 0-INF Hz\n"
  2302. "You should specify \"fv:max_monitor_vsync,fh:max_monitor_hsync,maxclk:max_monitor_dotclock\"\n");
  2303. module_param(grayscale, int, 0);
  2304. MODULE_PARM_DESC(grayscale, "Sets display into grayscale. Works perfectly with paletized videomode (4, 8bpp), some limitations apply to 16, 24 and 32bpp videomodes (default=nograyscale)");
  2305. module_param(cross4MB, int, 0);
  2306. MODULE_PARM_DESC(cross4MB, "Specifies that 4MB boundary can be in middle of line. (default=autodetected)");
  2307. module_param(dfp, int, 0);
  2308. MODULE_PARM_DESC(dfp, "Specifies whether to use digital flat panel interface of G200/G400 (0 or 1) (default=0)");
  2309. module_param(dfp_type, int, 0);
  2310. MODULE_PARM_DESC(dfp_type, "Specifies DFP interface type (0 to 255) (default=read from hardware)");
  2311. module_param_string(outputs, outputs, sizeof(outputs), 0);
  2312. MODULE_PARM_DESC(outputs, "Specifies which CRTC is mapped to which output (string of up to three letters, consisting of 0 (disabled), 1 (CRTC1), 2 (CRTC2)) (default=111 for Gx50, 101 for G200/G400 with DFP, and 100 for all other devices)");
  2313. #ifdef CONFIG_PPC_PMAC
  2314. module_param_named(vmode, default_vmode, int, 0);
  2315. MODULE_PARM_DESC(vmode, "Specify the vmode mode number that should be used (640x480 default)");
  2316. module_param_named(cmode, default_cmode, int, 0);
  2317. MODULE_PARM_DESC(cmode, "Specify the video depth that should be used (8bit default)");
  2318. #endif
  2319. int __init init_module(void){
  2320. DBG(__FUNCTION__)
  2321. if (disabled)
  2322. return -ENXIO;
  2323. if (depth == 0)
  2324. depth = RSText;
  2325. else if (depth == 4)
  2326. depth = RS4bpp;
  2327. else if (depth == 8)
  2328. depth = RS8bpp;
  2329. else if (depth == 15)
  2330. depth = RS15bpp;
  2331. else if (depth == 16)
  2332. depth = RS16bpp;
  2333. else if (depth == 24)
  2334. depth = RS24bpp;
  2335. else if (depth == 32)
  2336. depth = RS32bpp;
  2337. else if (depth != -1) {
  2338. printk(KERN_ERR "matroxfb: depth %d is not supported, using default\n", depth);
  2339. depth = -1;
  2340. }
  2341. matrox_init();
  2342. /* never return failure; user can hotplug matrox later... */
  2343. return 0;
  2344. }
  2345. #endif /* MODULE */
  2346. module_exit(matrox_done);
  2347. EXPORT_SYMBOL(matroxfb_register_driver);
  2348. EXPORT_SYMBOL(matroxfb_unregister_driver);
  2349. EXPORT_SYMBOL(matroxfb_wait_for_sync);
  2350. EXPORT_SYMBOL(matroxfb_enable_irq);
  2351. /*
  2352. * Overrides for Emacs so that we follow Linus's tabbing style.
  2353. * ---------------------------------------------------------------------------
  2354. * Local variables:
  2355. * c-basic-offset: 8
  2356. * End:
  2357. */