radeon_display.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "radeon_drm.h"
  28. #include "radeon.h"
  29. #include "atom.h"
  30. #include <asm/div64.h>
  31. #include "drm_crtc_helper.h"
  32. #include "drm_edid.h"
  33. static int radeon_ddc_dump(struct drm_connector *connector);
  34. static void avivo_crtc_load_lut(struct drm_crtc *crtc)
  35. {
  36. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. int i;
  40. DRM_DEBUG("%d\n", radeon_crtc->crtc_id);
  41. WREG32(AVIVO_DC_LUTA_CONTROL + radeon_crtc->crtc_offset, 0);
  42. WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
  43. WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
  44. WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
  45. WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
  46. WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
  47. WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
  48. WREG32(AVIVO_DC_LUT_RW_SELECT, radeon_crtc->crtc_id);
  49. WREG32(AVIVO_DC_LUT_RW_MODE, 0);
  50. WREG32(AVIVO_DC_LUT_WRITE_EN_MASK, 0x0000003f);
  51. WREG8(AVIVO_DC_LUT_RW_INDEX, 0);
  52. for (i = 0; i < 256; i++) {
  53. WREG32(AVIVO_DC_LUT_30_COLOR,
  54. (radeon_crtc->lut_r[i] << 20) |
  55. (radeon_crtc->lut_g[i] << 10) |
  56. (radeon_crtc->lut_b[i] << 0));
  57. }
  58. WREG32(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset, radeon_crtc->crtc_id);
  59. }
  60. static void legacy_crtc_load_lut(struct drm_crtc *crtc)
  61. {
  62. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  63. struct drm_device *dev = crtc->dev;
  64. struct radeon_device *rdev = dev->dev_private;
  65. int i;
  66. uint32_t dac2_cntl;
  67. dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  68. if (radeon_crtc->crtc_id == 0)
  69. dac2_cntl &= (uint32_t)~RADEON_DAC2_PALETTE_ACC_CTL;
  70. else
  71. dac2_cntl |= RADEON_DAC2_PALETTE_ACC_CTL;
  72. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  73. WREG8(RADEON_PALETTE_INDEX, 0);
  74. for (i = 0; i < 256; i++) {
  75. WREG32(RADEON_PALETTE_30_DATA,
  76. (radeon_crtc->lut_r[i] << 20) |
  77. (radeon_crtc->lut_g[i] << 10) |
  78. (radeon_crtc->lut_b[i] << 0));
  79. }
  80. }
  81. void radeon_crtc_load_lut(struct drm_crtc *crtc)
  82. {
  83. struct drm_device *dev = crtc->dev;
  84. struct radeon_device *rdev = dev->dev_private;
  85. if (!crtc->enabled)
  86. return;
  87. if (ASIC_IS_AVIVO(rdev))
  88. avivo_crtc_load_lut(crtc);
  89. else
  90. legacy_crtc_load_lut(crtc);
  91. }
  92. /** Sets the color ramps on behalf of fbcon */
  93. void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  94. u16 blue, int regno)
  95. {
  96. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  97. radeon_crtc->lut_r[regno] = red >> 6;
  98. radeon_crtc->lut_g[regno] = green >> 6;
  99. radeon_crtc->lut_b[regno] = blue >> 6;
  100. }
  101. /** Gets the color ramps on behalf of fbcon */
  102. void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  103. u16 *blue, int regno)
  104. {
  105. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  106. *red = radeon_crtc->lut_r[regno] << 6;
  107. *green = radeon_crtc->lut_g[regno] << 6;
  108. *blue = radeon_crtc->lut_b[regno] << 6;
  109. }
  110. static void radeon_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  111. u16 *blue, uint32_t size)
  112. {
  113. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  114. int i;
  115. if (size != 256) {
  116. return;
  117. }
  118. /* userspace palettes are always correct as is */
  119. for (i = 0; i < 256; i++) {
  120. radeon_crtc->lut_r[i] = red[i] >> 6;
  121. radeon_crtc->lut_g[i] = green[i] >> 6;
  122. radeon_crtc->lut_b[i] = blue[i] >> 6;
  123. }
  124. radeon_crtc_load_lut(crtc);
  125. }
  126. static void radeon_crtc_destroy(struct drm_crtc *crtc)
  127. {
  128. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  129. drm_crtc_cleanup(crtc);
  130. kfree(radeon_crtc);
  131. }
  132. static const struct drm_crtc_funcs radeon_crtc_funcs = {
  133. .cursor_set = radeon_crtc_cursor_set,
  134. .cursor_move = radeon_crtc_cursor_move,
  135. .gamma_set = radeon_crtc_gamma_set,
  136. .set_config = drm_crtc_helper_set_config,
  137. .destroy = radeon_crtc_destroy,
  138. };
  139. static void radeon_crtc_init(struct drm_device *dev, int index)
  140. {
  141. struct radeon_device *rdev = dev->dev_private;
  142. struct radeon_crtc *radeon_crtc;
  143. int i;
  144. radeon_crtc = kzalloc(sizeof(struct radeon_crtc) + (RADEONFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  145. if (radeon_crtc == NULL)
  146. return;
  147. drm_crtc_init(dev, &radeon_crtc->base, &radeon_crtc_funcs);
  148. drm_mode_crtc_set_gamma_size(&radeon_crtc->base, 256);
  149. radeon_crtc->crtc_id = index;
  150. rdev->mode_info.crtcs[index] = radeon_crtc;
  151. #if 0
  152. radeon_crtc->mode_set.crtc = &radeon_crtc->base;
  153. radeon_crtc->mode_set.connectors = (struct drm_connector **)(radeon_crtc + 1);
  154. radeon_crtc->mode_set.num_connectors = 0;
  155. #endif
  156. for (i = 0; i < 256; i++) {
  157. radeon_crtc->lut_r[i] = i << 2;
  158. radeon_crtc->lut_g[i] = i << 2;
  159. radeon_crtc->lut_b[i] = i << 2;
  160. }
  161. if (rdev->is_atom_bios && (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom))
  162. radeon_atombios_init_crtc(dev, radeon_crtc);
  163. else
  164. radeon_legacy_init_crtc(dev, radeon_crtc);
  165. }
  166. static const char *encoder_names[34] = {
  167. "NONE",
  168. "INTERNAL_LVDS",
  169. "INTERNAL_TMDS1",
  170. "INTERNAL_TMDS2",
  171. "INTERNAL_DAC1",
  172. "INTERNAL_DAC2",
  173. "INTERNAL_SDVOA",
  174. "INTERNAL_SDVOB",
  175. "SI170B",
  176. "CH7303",
  177. "CH7301",
  178. "INTERNAL_DVO1",
  179. "EXTERNAL_SDVOA",
  180. "EXTERNAL_SDVOB",
  181. "TITFP513",
  182. "INTERNAL_LVTM1",
  183. "VT1623",
  184. "HDMI_SI1930",
  185. "HDMI_INTERNAL",
  186. "INTERNAL_KLDSCP_TMDS1",
  187. "INTERNAL_KLDSCP_DVO1",
  188. "INTERNAL_KLDSCP_DAC1",
  189. "INTERNAL_KLDSCP_DAC2",
  190. "SI178",
  191. "MVPU_FPGA",
  192. "INTERNAL_DDI",
  193. "VT1625",
  194. "HDMI_SI1932",
  195. "DP_AN9801",
  196. "DP_DP501",
  197. "INTERNAL_UNIPHY",
  198. "INTERNAL_KLDSCP_LVTMA",
  199. "INTERNAL_UNIPHY1",
  200. "INTERNAL_UNIPHY2",
  201. };
  202. static const char *connector_names[15] = {
  203. "Unknown",
  204. "VGA",
  205. "DVI-I",
  206. "DVI-D",
  207. "DVI-A",
  208. "Composite",
  209. "S-video",
  210. "LVDS",
  211. "Component",
  212. "DIN",
  213. "DisplayPort",
  214. "HDMI-A",
  215. "HDMI-B",
  216. "TV",
  217. "eDP",
  218. };
  219. static const char *hpd_names[7] = {
  220. "NONE",
  221. "HPD1",
  222. "HPD2",
  223. "HPD3",
  224. "HPD4",
  225. "HPD5",
  226. "HPD6",
  227. };
  228. static void radeon_print_display_setup(struct drm_device *dev)
  229. {
  230. struct drm_connector *connector;
  231. struct radeon_connector *radeon_connector;
  232. struct drm_encoder *encoder;
  233. struct radeon_encoder *radeon_encoder;
  234. uint32_t devices;
  235. int i = 0;
  236. DRM_INFO("Radeon Display Connectors\n");
  237. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  238. radeon_connector = to_radeon_connector(connector);
  239. DRM_INFO("Connector %d:\n", i);
  240. DRM_INFO(" %s\n", connector_names[connector->connector_type]);
  241. if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
  242. DRM_INFO(" %s\n", hpd_names[radeon_connector->hpd.hpd]);
  243. if (radeon_connector->ddc_bus)
  244. DRM_INFO(" DDC: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
  245. radeon_connector->ddc_bus->rec.mask_clk_reg,
  246. radeon_connector->ddc_bus->rec.mask_data_reg,
  247. radeon_connector->ddc_bus->rec.a_clk_reg,
  248. radeon_connector->ddc_bus->rec.a_data_reg,
  249. radeon_connector->ddc_bus->rec.en_clk_reg,
  250. radeon_connector->ddc_bus->rec.en_data_reg,
  251. radeon_connector->ddc_bus->rec.y_clk_reg,
  252. radeon_connector->ddc_bus->rec.y_data_reg);
  253. DRM_INFO(" Encoders:\n");
  254. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  255. radeon_encoder = to_radeon_encoder(encoder);
  256. devices = radeon_encoder->devices & radeon_connector->devices;
  257. if (devices) {
  258. if (devices & ATOM_DEVICE_CRT1_SUPPORT)
  259. DRM_INFO(" CRT1: %s\n", encoder_names[radeon_encoder->encoder_id]);
  260. if (devices & ATOM_DEVICE_CRT2_SUPPORT)
  261. DRM_INFO(" CRT2: %s\n", encoder_names[radeon_encoder->encoder_id]);
  262. if (devices & ATOM_DEVICE_LCD1_SUPPORT)
  263. DRM_INFO(" LCD1: %s\n", encoder_names[radeon_encoder->encoder_id]);
  264. if (devices & ATOM_DEVICE_DFP1_SUPPORT)
  265. DRM_INFO(" DFP1: %s\n", encoder_names[radeon_encoder->encoder_id]);
  266. if (devices & ATOM_DEVICE_DFP2_SUPPORT)
  267. DRM_INFO(" DFP2: %s\n", encoder_names[radeon_encoder->encoder_id]);
  268. if (devices & ATOM_DEVICE_DFP3_SUPPORT)
  269. DRM_INFO(" DFP3: %s\n", encoder_names[radeon_encoder->encoder_id]);
  270. if (devices & ATOM_DEVICE_DFP4_SUPPORT)
  271. DRM_INFO(" DFP4: %s\n", encoder_names[radeon_encoder->encoder_id]);
  272. if (devices & ATOM_DEVICE_DFP5_SUPPORT)
  273. DRM_INFO(" DFP5: %s\n", encoder_names[radeon_encoder->encoder_id]);
  274. if (devices & ATOM_DEVICE_TV1_SUPPORT)
  275. DRM_INFO(" TV1: %s\n", encoder_names[radeon_encoder->encoder_id]);
  276. if (devices & ATOM_DEVICE_CV_SUPPORT)
  277. DRM_INFO(" CV: %s\n", encoder_names[radeon_encoder->encoder_id]);
  278. }
  279. }
  280. i++;
  281. }
  282. }
  283. static bool radeon_setup_enc_conn(struct drm_device *dev)
  284. {
  285. struct radeon_device *rdev = dev->dev_private;
  286. struct drm_connector *drm_connector;
  287. bool ret = false;
  288. if (rdev->bios) {
  289. if (rdev->is_atom_bios) {
  290. if (rdev->family >= CHIP_R600)
  291. ret = radeon_get_atom_connector_info_from_object_table(dev);
  292. else
  293. ret = radeon_get_atom_connector_info_from_supported_devices_table(dev);
  294. } else {
  295. ret = radeon_get_legacy_connector_info_from_bios(dev);
  296. if (ret == false)
  297. ret = radeon_get_legacy_connector_info_from_table(dev);
  298. }
  299. } else {
  300. if (!ASIC_IS_AVIVO(rdev))
  301. ret = radeon_get_legacy_connector_info_from_table(dev);
  302. }
  303. if (ret) {
  304. radeon_setup_encoder_clones(dev);
  305. radeon_print_display_setup(dev);
  306. list_for_each_entry(drm_connector, &dev->mode_config.connector_list, head)
  307. radeon_ddc_dump(drm_connector);
  308. }
  309. return ret;
  310. }
  311. int radeon_ddc_get_modes(struct radeon_connector *radeon_connector)
  312. {
  313. struct drm_device *dev = radeon_connector->base.dev;
  314. struct radeon_device *rdev = dev->dev_private;
  315. int ret = 0;
  316. if ((radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
  317. (radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)) {
  318. struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
  319. if ((dig->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT ||
  320. dig->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) && dig->dp_i2c_bus)
  321. radeon_connector->edid = drm_get_edid(&radeon_connector->base, &dig->dp_i2c_bus->adapter);
  322. }
  323. if (!radeon_connector->ddc_bus)
  324. return -1;
  325. if (!radeon_connector->edid) {
  326. radeon_connector->edid = drm_get_edid(&radeon_connector->base, &radeon_connector->ddc_bus->adapter);
  327. }
  328. /* some servers provide a hardcoded edid in rom for KVMs */
  329. if (!radeon_connector->edid)
  330. radeon_connector->edid = radeon_combios_get_hardcoded_edid(rdev);
  331. if (radeon_connector->edid) {
  332. drm_mode_connector_update_edid_property(&radeon_connector->base, radeon_connector->edid);
  333. ret = drm_add_edid_modes(&radeon_connector->base, radeon_connector->edid);
  334. return ret;
  335. }
  336. drm_mode_connector_update_edid_property(&radeon_connector->base, NULL);
  337. return 0;
  338. }
  339. static int radeon_ddc_dump(struct drm_connector *connector)
  340. {
  341. struct edid *edid;
  342. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  343. int ret = 0;
  344. if (!radeon_connector->ddc_bus)
  345. return -1;
  346. edid = drm_get_edid(connector, &radeon_connector->ddc_bus->adapter);
  347. if (edid) {
  348. kfree(edid);
  349. }
  350. return ret;
  351. }
  352. static inline uint32_t radeon_div(uint64_t n, uint32_t d)
  353. {
  354. uint64_t mod;
  355. n += d / 2;
  356. mod = do_div(n, d);
  357. return n;
  358. }
  359. static void radeon_compute_pll_legacy(struct radeon_pll *pll,
  360. uint64_t freq,
  361. uint32_t *dot_clock_p,
  362. uint32_t *fb_div_p,
  363. uint32_t *frac_fb_div_p,
  364. uint32_t *ref_div_p,
  365. uint32_t *post_div_p)
  366. {
  367. uint32_t min_ref_div = pll->min_ref_div;
  368. uint32_t max_ref_div = pll->max_ref_div;
  369. uint32_t min_post_div = pll->min_post_div;
  370. uint32_t max_post_div = pll->max_post_div;
  371. uint32_t min_fractional_feed_div = 0;
  372. uint32_t max_fractional_feed_div = 0;
  373. uint32_t best_vco = pll->best_vco;
  374. uint32_t best_post_div = 1;
  375. uint32_t best_ref_div = 1;
  376. uint32_t best_feedback_div = 1;
  377. uint32_t best_frac_feedback_div = 0;
  378. uint32_t best_freq = -1;
  379. uint32_t best_error = 0xffffffff;
  380. uint32_t best_vco_diff = 1;
  381. uint32_t post_div;
  382. DRM_DEBUG("PLL freq %llu %u %u\n", freq, pll->min_ref_div, pll->max_ref_div);
  383. freq = freq * 1000;
  384. if (pll->flags & RADEON_PLL_USE_REF_DIV)
  385. min_ref_div = max_ref_div = pll->reference_div;
  386. else {
  387. while (min_ref_div < max_ref_div-1) {
  388. uint32_t mid = (min_ref_div + max_ref_div) / 2;
  389. uint32_t pll_in = pll->reference_freq / mid;
  390. if (pll_in < pll->pll_in_min)
  391. max_ref_div = mid;
  392. else if (pll_in > pll->pll_in_max)
  393. min_ref_div = mid;
  394. else
  395. break;
  396. }
  397. }
  398. if (pll->flags & RADEON_PLL_USE_POST_DIV)
  399. min_post_div = max_post_div = pll->post_div;
  400. if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
  401. min_fractional_feed_div = pll->min_frac_feedback_div;
  402. max_fractional_feed_div = pll->max_frac_feedback_div;
  403. }
  404. for (post_div = min_post_div; post_div <= max_post_div; ++post_div) {
  405. uint32_t ref_div;
  406. if ((pll->flags & RADEON_PLL_NO_ODD_POST_DIV) && (post_div & 1))
  407. continue;
  408. /* legacy radeons only have a few post_divs */
  409. if (pll->flags & RADEON_PLL_LEGACY) {
  410. if ((post_div == 5) ||
  411. (post_div == 7) ||
  412. (post_div == 9) ||
  413. (post_div == 10) ||
  414. (post_div == 11) ||
  415. (post_div == 13) ||
  416. (post_div == 14) ||
  417. (post_div == 15))
  418. continue;
  419. }
  420. for (ref_div = min_ref_div; ref_div <= max_ref_div; ++ref_div) {
  421. uint32_t feedback_div, current_freq = 0, error, vco_diff;
  422. uint32_t pll_in = pll->reference_freq / ref_div;
  423. uint32_t min_feed_div = pll->min_feedback_div;
  424. uint32_t max_feed_div = pll->max_feedback_div + 1;
  425. if (pll_in < pll->pll_in_min || pll_in > pll->pll_in_max)
  426. continue;
  427. while (min_feed_div < max_feed_div) {
  428. uint32_t vco;
  429. uint32_t min_frac_feed_div = min_fractional_feed_div;
  430. uint32_t max_frac_feed_div = max_fractional_feed_div + 1;
  431. uint32_t frac_feedback_div;
  432. uint64_t tmp;
  433. feedback_div = (min_feed_div + max_feed_div) / 2;
  434. tmp = (uint64_t)pll->reference_freq * feedback_div;
  435. vco = radeon_div(tmp, ref_div);
  436. if (vco < pll->pll_out_min) {
  437. min_feed_div = feedback_div + 1;
  438. continue;
  439. } else if (vco > pll->pll_out_max) {
  440. max_feed_div = feedback_div;
  441. continue;
  442. }
  443. while (min_frac_feed_div < max_frac_feed_div) {
  444. frac_feedback_div = (min_frac_feed_div + max_frac_feed_div) / 2;
  445. tmp = (uint64_t)pll->reference_freq * 10000 * feedback_div;
  446. tmp += (uint64_t)pll->reference_freq * 1000 * frac_feedback_div;
  447. current_freq = radeon_div(tmp, ref_div * post_div);
  448. if (pll->flags & RADEON_PLL_PREFER_CLOSEST_LOWER) {
  449. error = freq - current_freq;
  450. error = error < 0 ? 0xffffffff : error;
  451. } else
  452. error = abs(current_freq - freq);
  453. vco_diff = abs(vco - best_vco);
  454. if ((best_vco == 0 && error < best_error) ||
  455. (best_vco != 0 &&
  456. (error < best_error - 100 ||
  457. (abs(error - best_error) < 100 && vco_diff < best_vco_diff)))) {
  458. best_post_div = post_div;
  459. best_ref_div = ref_div;
  460. best_feedback_div = feedback_div;
  461. best_frac_feedback_div = frac_feedback_div;
  462. best_freq = current_freq;
  463. best_error = error;
  464. best_vco_diff = vco_diff;
  465. } else if (current_freq == freq) {
  466. if (best_freq == -1) {
  467. best_post_div = post_div;
  468. best_ref_div = ref_div;
  469. best_feedback_div = feedback_div;
  470. best_frac_feedback_div = frac_feedback_div;
  471. best_freq = current_freq;
  472. best_error = error;
  473. best_vco_diff = vco_diff;
  474. } else if (((pll->flags & RADEON_PLL_PREFER_LOW_REF_DIV) && (ref_div < best_ref_div)) ||
  475. ((pll->flags & RADEON_PLL_PREFER_HIGH_REF_DIV) && (ref_div > best_ref_div)) ||
  476. ((pll->flags & RADEON_PLL_PREFER_LOW_FB_DIV) && (feedback_div < best_feedback_div)) ||
  477. ((pll->flags & RADEON_PLL_PREFER_HIGH_FB_DIV) && (feedback_div > best_feedback_div)) ||
  478. ((pll->flags & RADEON_PLL_PREFER_LOW_POST_DIV) && (post_div < best_post_div)) ||
  479. ((pll->flags & RADEON_PLL_PREFER_HIGH_POST_DIV) && (post_div > best_post_div))) {
  480. best_post_div = post_div;
  481. best_ref_div = ref_div;
  482. best_feedback_div = feedback_div;
  483. best_frac_feedback_div = frac_feedback_div;
  484. best_freq = current_freq;
  485. best_error = error;
  486. best_vco_diff = vco_diff;
  487. }
  488. }
  489. if (current_freq < freq)
  490. min_frac_feed_div = frac_feedback_div + 1;
  491. else
  492. max_frac_feed_div = frac_feedback_div;
  493. }
  494. if (current_freq < freq)
  495. min_feed_div = feedback_div + 1;
  496. else
  497. max_feed_div = feedback_div;
  498. }
  499. }
  500. }
  501. *dot_clock_p = best_freq / 10000;
  502. *fb_div_p = best_feedback_div;
  503. *frac_fb_div_p = best_frac_feedback_div;
  504. *ref_div_p = best_ref_div;
  505. *post_div_p = best_post_div;
  506. }
  507. static void radeon_compute_pll_avivo(struct radeon_pll *pll,
  508. uint64_t freq,
  509. uint32_t *dot_clock_p,
  510. uint32_t *fb_div_p,
  511. uint32_t *frac_fb_div_p,
  512. uint32_t *ref_div_p,
  513. uint32_t *post_div_p)
  514. {
  515. fixed20_12 m, n, frac_n, p, f_vco, f_pclk, best_freq;
  516. fixed20_12 pll_out_max, pll_out_min;
  517. fixed20_12 pll_in_max, pll_in_min;
  518. fixed20_12 reference_freq;
  519. fixed20_12 error, ffreq, a, b;
  520. pll_out_max.full = rfixed_const(pll->pll_out_max);
  521. pll_out_min.full = rfixed_const(pll->pll_out_min);
  522. pll_in_max.full = rfixed_const(pll->pll_in_max);
  523. pll_in_min.full = rfixed_const(pll->pll_in_min);
  524. reference_freq.full = rfixed_const(pll->reference_freq);
  525. do_div(freq, 10);
  526. ffreq.full = rfixed_const(freq);
  527. error.full = rfixed_const(100 * 100);
  528. /* max p */
  529. p.full = rfixed_div(pll_out_max, ffreq);
  530. p.full = rfixed_floor(p);
  531. /* min m */
  532. m.full = rfixed_div(reference_freq, pll_in_max);
  533. m.full = rfixed_ceil(m);
  534. while (1) {
  535. n.full = rfixed_div(ffreq, reference_freq);
  536. n.full = rfixed_mul(n, m);
  537. n.full = rfixed_mul(n, p);
  538. f_vco.full = rfixed_div(n, m);
  539. f_vco.full = rfixed_mul(f_vco, reference_freq);
  540. f_pclk.full = rfixed_div(f_vco, p);
  541. if (f_pclk.full > ffreq.full)
  542. error.full = f_pclk.full - ffreq.full;
  543. else
  544. error.full = ffreq.full - f_pclk.full;
  545. error.full = rfixed_div(error, f_pclk);
  546. a.full = rfixed_const(100 * 100);
  547. error.full = rfixed_mul(error, a);
  548. a.full = rfixed_mul(m, p);
  549. a.full = rfixed_div(n, a);
  550. best_freq.full = rfixed_mul(reference_freq, a);
  551. if (rfixed_trunc(error) < 25)
  552. break;
  553. a.full = rfixed_const(1);
  554. m.full = m.full + a.full;
  555. a.full = rfixed_div(reference_freq, m);
  556. if (a.full >= pll_in_min.full)
  557. continue;
  558. m.full = rfixed_div(reference_freq, pll_in_max);
  559. m.full = rfixed_ceil(m);
  560. a.full= rfixed_const(1);
  561. p.full = p.full - a.full;
  562. a.full = rfixed_mul(p, ffreq);
  563. if (a.full >= pll_out_min.full)
  564. continue;
  565. else {
  566. DRM_ERROR("Unable to find pll dividers\n");
  567. break;
  568. }
  569. }
  570. a.full = rfixed_const(10);
  571. b.full = rfixed_mul(n, a);
  572. frac_n.full = rfixed_floor(n);
  573. frac_n.full = rfixed_mul(frac_n, a);
  574. frac_n.full = b.full - frac_n.full;
  575. *dot_clock_p = rfixed_trunc(best_freq);
  576. *fb_div_p = rfixed_trunc(n);
  577. *frac_fb_div_p = rfixed_trunc(frac_n);
  578. *ref_div_p = rfixed_trunc(m);
  579. *post_div_p = rfixed_trunc(p);
  580. DRM_DEBUG("%u %d.%d, %d, %d\n", *dot_clock_p * 10, *fb_div_p, *frac_fb_div_p, *ref_div_p, *post_div_p);
  581. }
  582. void radeon_compute_pll(struct radeon_pll *pll,
  583. uint64_t freq,
  584. uint32_t *dot_clock_p,
  585. uint32_t *fb_div_p,
  586. uint32_t *frac_fb_div_p,
  587. uint32_t *ref_div_p,
  588. uint32_t *post_div_p)
  589. {
  590. switch (pll->algo) {
  591. case PLL_ALGO_AVIVO:
  592. radeon_compute_pll_avivo(pll, freq, dot_clock_p, fb_div_p,
  593. frac_fb_div_p, ref_div_p, post_div_p);
  594. break;
  595. case PLL_ALGO_LEGACY:
  596. default:
  597. radeon_compute_pll_legacy(pll, freq, dot_clock_p, fb_div_p,
  598. frac_fb_div_p, ref_div_p, post_div_p);
  599. break;
  600. }
  601. }
  602. static void radeon_user_framebuffer_destroy(struct drm_framebuffer *fb)
  603. {
  604. struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
  605. struct drm_device *dev = fb->dev;
  606. if (fb->fbdev)
  607. radeonfb_remove(dev, fb);
  608. if (radeon_fb->obj) {
  609. mutex_lock(&dev->struct_mutex);
  610. drm_gem_object_unreference(radeon_fb->obj);
  611. mutex_unlock(&dev->struct_mutex);
  612. }
  613. drm_framebuffer_cleanup(fb);
  614. kfree(radeon_fb);
  615. }
  616. static int radeon_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  617. struct drm_file *file_priv,
  618. unsigned int *handle)
  619. {
  620. struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
  621. return drm_gem_handle_create(file_priv, radeon_fb->obj, handle);
  622. }
  623. static const struct drm_framebuffer_funcs radeon_fb_funcs = {
  624. .destroy = radeon_user_framebuffer_destroy,
  625. .create_handle = radeon_user_framebuffer_create_handle,
  626. };
  627. struct drm_framebuffer *
  628. radeon_framebuffer_create(struct drm_device *dev,
  629. struct drm_mode_fb_cmd *mode_cmd,
  630. struct drm_gem_object *obj)
  631. {
  632. struct radeon_framebuffer *radeon_fb;
  633. radeon_fb = kzalloc(sizeof(*radeon_fb), GFP_KERNEL);
  634. if (radeon_fb == NULL) {
  635. return NULL;
  636. }
  637. drm_framebuffer_init(dev, &radeon_fb->base, &radeon_fb_funcs);
  638. drm_helper_mode_fill_fb_struct(&radeon_fb->base, mode_cmd);
  639. radeon_fb->obj = obj;
  640. return &radeon_fb->base;
  641. }
  642. static struct drm_framebuffer *
  643. radeon_user_framebuffer_create(struct drm_device *dev,
  644. struct drm_file *file_priv,
  645. struct drm_mode_fb_cmd *mode_cmd)
  646. {
  647. struct drm_gem_object *obj;
  648. obj = drm_gem_object_lookup(dev, file_priv, mode_cmd->handle);
  649. if (obj == NULL) {
  650. dev_err(&dev->pdev->dev, "No GEM object associated to handle 0x%08X, "
  651. "can't create framebuffer\n", mode_cmd->handle);
  652. return NULL;
  653. }
  654. return radeon_framebuffer_create(dev, mode_cmd, obj);
  655. }
  656. static const struct drm_mode_config_funcs radeon_mode_funcs = {
  657. .fb_create = radeon_user_framebuffer_create,
  658. .fb_changed = radeonfb_probe,
  659. };
  660. struct drm_prop_enum_list {
  661. int type;
  662. char *name;
  663. };
  664. static struct drm_prop_enum_list radeon_tmds_pll_enum_list[] =
  665. { { 0, "driver" },
  666. { 1, "bios" },
  667. };
  668. static struct drm_prop_enum_list radeon_tv_std_enum_list[] =
  669. { { TV_STD_NTSC, "ntsc" },
  670. { TV_STD_PAL, "pal" },
  671. { TV_STD_PAL_M, "pal-m" },
  672. { TV_STD_PAL_60, "pal-60" },
  673. { TV_STD_NTSC_J, "ntsc-j" },
  674. { TV_STD_SCART_PAL, "scart-pal" },
  675. { TV_STD_PAL_CN, "pal-cn" },
  676. { TV_STD_SECAM, "secam" },
  677. };
  678. static int radeon_modeset_create_props(struct radeon_device *rdev)
  679. {
  680. int i, sz;
  681. if (rdev->is_atom_bios) {
  682. rdev->mode_info.coherent_mode_property =
  683. drm_property_create(rdev->ddev,
  684. DRM_MODE_PROP_RANGE,
  685. "coherent", 2);
  686. if (!rdev->mode_info.coherent_mode_property)
  687. return -ENOMEM;
  688. rdev->mode_info.coherent_mode_property->values[0] = 0;
  689. rdev->mode_info.coherent_mode_property->values[1] = 1;
  690. }
  691. if (!ASIC_IS_AVIVO(rdev)) {
  692. sz = ARRAY_SIZE(radeon_tmds_pll_enum_list);
  693. rdev->mode_info.tmds_pll_property =
  694. drm_property_create(rdev->ddev,
  695. DRM_MODE_PROP_ENUM,
  696. "tmds_pll", sz);
  697. for (i = 0; i < sz; i++) {
  698. drm_property_add_enum(rdev->mode_info.tmds_pll_property,
  699. i,
  700. radeon_tmds_pll_enum_list[i].type,
  701. radeon_tmds_pll_enum_list[i].name);
  702. }
  703. }
  704. rdev->mode_info.load_detect_property =
  705. drm_property_create(rdev->ddev,
  706. DRM_MODE_PROP_RANGE,
  707. "load detection", 2);
  708. if (!rdev->mode_info.load_detect_property)
  709. return -ENOMEM;
  710. rdev->mode_info.load_detect_property->values[0] = 0;
  711. rdev->mode_info.load_detect_property->values[1] = 1;
  712. drm_mode_create_scaling_mode_property(rdev->ddev);
  713. sz = ARRAY_SIZE(radeon_tv_std_enum_list);
  714. rdev->mode_info.tv_std_property =
  715. drm_property_create(rdev->ddev,
  716. DRM_MODE_PROP_ENUM,
  717. "tv standard", sz);
  718. for (i = 0; i < sz; i++) {
  719. drm_property_add_enum(rdev->mode_info.tv_std_property,
  720. i,
  721. radeon_tv_std_enum_list[i].type,
  722. radeon_tv_std_enum_list[i].name);
  723. }
  724. return 0;
  725. }
  726. int radeon_modeset_init(struct radeon_device *rdev)
  727. {
  728. int i;
  729. int ret;
  730. drm_mode_config_init(rdev->ddev);
  731. rdev->mode_info.mode_config_initialized = true;
  732. rdev->ddev->mode_config.funcs = (void *)&radeon_mode_funcs;
  733. if (ASIC_IS_AVIVO(rdev)) {
  734. rdev->ddev->mode_config.max_width = 8192;
  735. rdev->ddev->mode_config.max_height = 8192;
  736. } else {
  737. rdev->ddev->mode_config.max_width = 4096;
  738. rdev->ddev->mode_config.max_height = 4096;
  739. }
  740. rdev->ddev->mode_config.fb_base = rdev->mc.aper_base;
  741. ret = radeon_modeset_create_props(rdev);
  742. if (ret) {
  743. return ret;
  744. }
  745. /* check combios for a valid hardcoded EDID - Sun servers */
  746. if (!rdev->is_atom_bios) {
  747. /* check for hardcoded EDID in BIOS */
  748. radeon_combios_check_hardcoded_edid(rdev);
  749. }
  750. if (rdev->flags & RADEON_SINGLE_CRTC)
  751. rdev->num_crtc = 1;
  752. else
  753. rdev->num_crtc = 2;
  754. /* allocate crtcs */
  755. for (i = 0; i < rdev->num_crtc; i++) {
  756. radeon_crtc_init(rdev->ddev, i);
  757. }
  758. /* okay we should have all the bios connectors */
  759. ret = radeon_setup_enc_conn(rdev->ddev);
  760. if (!ret) {
  761. return ret;
  762. }
  763. /* initialize hpd */
  764. radeon_hpd_init(rdev);
  765. drm_helper_initial_config(rdev->ddev);
  766. return 0;
  767. }
  768. void radeon_modeset_fini(struct radeon_device *rdev)
  769. {
  770. kfree(rdev->mode_info.bios_hardcoded_edid);
  771. if (rdev->mode_info.mode_config_initialized) {
  772. radeon_hpd_fini(rdev);
  773. drm_mode_config_cleanup(rdev->ddev);
  774. rdev->mode_info.mode_config_initialized = false;
  775. }
  776. }
  777. bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
  778. struct drm_display_mode *mode,
  779. struct drm_display_mode *adjusted_mode)
  780. {
  781. struct drm_device *dev = crtc->dev;
  782. struct drm_encoder *encoder;
  783. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  784. struct radeon_encoder *radeon_encoder;
  785. bool first = true;
  786. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  787. radeon_encoder = to_radeon_encoder(encoder);
  788. if (encoder->crtc != crtc)
  789. continue;
  790. if (first) {
  791. /* set scaling */
  792. if (radeon_encoder->rmx_type == RMX_OFF)
  793. radeon_crtc->rmx_type = RMX_OFF;
  794. else if (mode->hdisplay < radeon_encoder->native_mode.hdisplay ||
  795. mode->vdisplay < radeon_encoder->native_mode.vdisplay)
  796. radeon_crtc->rmx_type = radeon_encoder->rmx_type;
  797. else
  798. radeon_crtc->rmx_type = RMX_OFF;
  799. /* copy native mode */
  800. memcpy(&radeon_crtc->native_mode,
  801. &radeon_encoder->native_mode,
  802. sizeof(struct drm_display_mode));
  803. first = false;
  804. } else {
  805. if (radeon_crtc->rmx_type != radeon_encoder->rmx_type) {
  806. /* WARNING: Right now this can't happen but
  807. * in the future we need to check that scaling
  808. * are consistent accross different encoder
  809. * (ie all encoder can work with the same
  810. * scaling).
  811. */
  812. DRM_ERROR("Scaling not consistent accross encoder.\n");
  813. return false;
  814. }
  815. }
  816. }
  817. if (radeon_crtc->rmx_type != RMX_OFF) {
  818. fixed20_12 a, b;
  819. a.full = rfixed_const(crtc->mode.vdisplay);
  820. b.full = rfixed_const(radeon_crtc->native_mode.hdisplay);
  821. radeon_crtc->vsc.full = rfixed_div(a, b);
  822. a.full = rfixed_const(crtc->mode.hdisplay);
  823. b.full = rfixed_const(radeon_crtc->native_mode.vdisplay);
  824. radeon_crtc->hsc.full = rfixed_div(a, b);
  825. } else {
  826. radeon_crtc->vsc.full = rfixed_const(1);
  827. radeon_crtc->hsc.full = rfixed_const(1);
  828. }
  829. return true;
  830. }