main.c 210 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  17. #include <linux/pci_ids.h>
  18. #include <linux/if_ether.h>
  19. #include <net/cfg80211.h>
  20. #include <net/mac80211.h>
  21. #include <brcm_hw_ids.h>
  22. #include <aiutils.h>
  23. #include <chipcommon.h>
  24. #include "rate.h"
  25. #include "scb.h"
  26. #include "phy/phy_hal.h"
  27. #include "channel.h"
  28. #include "antsel.h"
  29. #include "stf.h"
  30. #include "ampdu.h"
  31. #include "mac80211_if.h"
  32. #include "ucode_loader.h"
  33. #include "main.h"
  34. #include "soc.h"
  35. #include "dma.h"
  36. #include "debug.h"
  37. #include "brcms_trace_events.h"
  38. /* watchdog timer, in unit of ms */
  39. #define TIMER_INTERVAL_WATCHDOG 1000
  40. /* radio monitor timer, in unit of ms */
  41. #define TIMER_INTERVAL_RADIOCHK 800
  42. /* beacon interval, in unit of 1024TU */
  43. #define BEACON_INTERVAL_DEFAULT 100
  44. /* n-mode support capability */
  45. /* 2x2 includes both 1x1 & 2x2 devices
  46. * reserved #define 2 for future when we want to separate 1x1 & 2x2 and
  47. * control it independently
  48. */
  49. #define WL_11N_2x2 1
  50. #define WL_11N_3x3 3
  51. #define WL_11N_4x4 4
  52. #define EDCF_ACI_MASK 0x60
  53. #define EDCF_ACI_SHIFT 5
  54. #define EDCF_ECWMIN_MASK 0x0f
  55. #define EDCF_ECWMAX_SHIFT 4
  56. #define EDCF_AIFSN_MASK 0x0f
  57. #define EDCF_AIFSN_MAX 15
  58. #define EDCF_ECWMAX_MASK 0xf0
  59. #define EDCF_AC_BE_TXOP_STA 0x0000
  60. #define EDCF_AC_BK_TXOP_STA 0x0000
  61. #define EDCF_AC_VO_ACI_STA 0x62
  62. #define EDCF_AC_VO_ECW_STA 0x32
  63. #define EDCF_AC_VI_ACI_STA 0x42
  64. #define EDCF_AC_VI_ECW_STA 0x43
  65. #define EDCF_AC_BK_ECW_STA 0xA4
  66. #define EDCF_AC_VI_TXOP_STA 0x005e
  67. #define EDCF_AC_VO_TXOP_STA 0x002f
  68. #define EDCF_AC_BE_ACI_STA 0x03
  69. #define EDCF_AC_BE_ECW_STA 0xA4
  70. #define EDCF_AC_BK_ACI_STA 0x27
  71. #define EDCF_AC_VO_TXOP_AP 0x002f
  72. #define EDCF_TXOP2USEC(txop) ((txop) << 5)
  73. #define EDCF_ECW2CW(exp) ((1 << (exp)) - 1)
  74. #define APHY_SYMBOL_TIME 4
  75. #define APHY_PREAMBLE_TIME 16
  76. #define APHY_SIGNAL_TIME 4
  77. #define APHY_SIFS_TIME 16
  78. #define APHY_SERVICE_NBITS 16
  79. #define APHY_TAIL_NBITS 6
  80. #define BPHY_SIFS_TIME 10
  81. #define BPHY_PLCP_SHORT_TIME 96
  82. #define PREN_PREAMBLE 24
  83. #define PREN_MM_EXT 12
  84. #define PREN_PREAMBLE_EXT 4
  85. #define DOT11_MAC_HDR_LEN 24
  86. #define DOT11_ACK_LEN 10
  87. #define DOT11_BA_LEN 4
  88. #define DOT11_OFDM_SIGNAL_EXTENSION 6
  89. #define DOT11_MIN_FRAG_LEN 256
  90. #define DOT11_RTS_LEN 16
  91. #define DOT11_CTS_LEN 10
  92. #define DOT11_BA_BITMAP_LEN 128
  93. #define DOT11_MIN_BEACON_PERIOD 1
  94. #define DOT11_MAX_BEACON_PERIOD 0xFFFF
  95. #define DOT11_MAXNUMFRAGS 16
  96. #define DOT11_MAX_FRAG_LEN 2346
  97. #define BPHY_PLCP_TIME 192
  98. #define RIFS_11N_TIME 2
  99. /* length of the BCN template area */
  100. #define BCN_TMPL_LEN 512
  101. /* brcms_bss_info flag bit values */
  102. #define BRCMS_BSS_HT 0x0020 /* BSS is HT (MIMO) capable */
  103. /* chip rx buffer offset */
  104. #define BRCMS_HWRXOFF 38
  105. /* rfdisable delay timer 500 ms, runs of ALP clock */
  106. #define RFDISABLE_DEFAULT 10000000
  107. #define BRCMS_TEMPSENSE_PERIOD 10 /* 10 second timeout */
  108. /* synthpu_dly times in us */
  109. #define SYNTHPU_DLY_APHY_US 3700
  110. #define SYNTHPU_DLY_BPHY_US 1050
  111. #define SYNTHPU_DLY_NPHY_US 2048
  112. #define SYNTHPU_DLY_LPPHY_US 300
  113. #define ANTCNT 10 /* vanilla M_MAX_ANTCNT val */
  114. /* Per-AC retry limit register definitions; uses defs.h bitfield macros */
  115. #define EDCF_SHORT_S 0
  116. #define EDCF_SFB_S 4
  117. #define EDCF_LONG_S 8
  118. #define EDCF_LFB_S 12
  119. #define EDCF_SHORT_M BITFIELD_MASK(4)
  120. #define EDCF_SFB_M BITFIELD_MASK(4)
  121. #define EDCF_LONG_M BITFIELD_MASK(4)
  122. #define EDCF_LFB_M BITFIELD_MASK(4)
  123. #define RETRY_SHORT_DEF 7 /* Default Short retry Limit */
  124. #define RETRY_SHORT_MAX 255 /* Maximum Short retry Limit */
  125. #define RETRY_LONG_DEF 4 /* Default Long retry count */
  126. #define RETRY_SHORT_FB 3 /* Short count for fb rate */
  127. #define RETRY_LONG_FB 2 /* Long count for fb rate */
  128. #define APHY_CWMIN 15
  129. #define PHY_CWMAX 1023
  130. #define EDCF_AIFSN_MIN 1
  131. #define FRAGNUM_MASK 0xF
  132. #define APHY_SLOT_TIME 9
  133. #define BPHY_SLOT_TIME 20
  134. #define WL_SPURAVOID_OFF 0
  135. #define WL_SPURAVOID_ON1 1
  136. #define WL_SPURAVOID_ON2 2
  137. /* invalid core flags, use the saved coreflags */
  138. #define BRCMS_USE_COREFLAGS 0xffffffff
  139. /* values for PLCPHdr_override */
  140. #define BRCMS_PLCP_AUTO -1
  141. #define BRCMS_PLCP_SHORT 0
  142. #define BRCMS_PLCP_LONG 1
  143. /* values for g_protection_override and n_protection_override */
  144. #define BRCMS_PROTECTION_AUTO -1
  145. #define BRCMS_PROTECTION_OFF 0
  146. #define BRCMS_PROTECTION_ON 1
  147. #define BRCMS_PROTECTION_MMHDR_ONLY 2
  148. #define BRCMS_PROTECTION_CTS_ONLY 3
  149. /* values for g_protection_control and n_protection_control */
  150. #define BRCMS_PROTECTION_CTL_OFF 0
  151. #define BRCMS_PROTECTION_CTL_LOCAL 1
  152. #define BRCMS_PROTECTION_CTL_OVERLAP 2
  153. /* values for n_protection */
  154. #define BRCMS_N_PROTECTION_OFF 0
  155. #define BRCMS_N_PROTECTION_OPTIONAL 1
  156. #define BRCMS_N_PROTECTION_20IN40 2
  157. #define BRCMS_N_PROTECTION_MIXEDMODE 3
  158. /* values for band specific 40MHz capabilities */
  159. #define BRCMS_N_BW_20ALL 0
  160. #define BRCMS_N_BW_40ALL 1
  161. #define BRCMS_N_BW_20IN2G_40IN5G 2
  162. /* bitflags for SGI support (sgi_rx iovar) */
  163. #define BRCMS_N_SGI_20 0x01
  164. #define BRCMS_N_SGI_40 0x02
  165. /* defines used by the nrate iovar */
  166. /* MSC in use,indicates b0-6 holds an mcs */
  167. #define NRATE_MCS_INUSE 0x00000080
  168. /* rate/mcs value */
  169. #define NRATE_RATE_MASK 0x0000007f
  170. /* stf mode mask: siso, cdd, stbc, sdm */
  171. #define NRATE_STF_MASK 0x0000ff00
  172. /* stf mode shift */
  173. #define NRATE_STF_SHIFT 8
  174. /* bit indicate to override mcs only */
  175. #define NRATE_OVERRIDE_MCS_ONLY 0x40000000
  176. #define NRATE_SGI_MASK 0x00800000 /* sgi mode */
  177. #define NRATE_SGI_SHIFT 23 /* sgi mode */
  178. #define NRATE_LDPC_CODING 0x00400000 /* adv coding in use */
  179. #define NRATE_LDPC_SHIFT 22 /* ldpc shift */
  180. #define NRATE_STF_SISO 0 /* stf mode SISO */
  181. #define NRATE_STF_CDD 1 /* stf mode CDD */
  182. #define NRATE_STF_STBC 2 /* stf mode STBC */
  183. #define NRATE_STF_SDM 3 /* stf mode SDM */
  184. #define MAX_DMA_SEGS 4
  185. /* # of entries in Tx FIFO */
  186. #define NTXD 64
  187. /* Max # of entries in Rx FIFO based on 4kb page size */
  188. #define NRXD 256
  189. /* Amount of headroom to leave in Tx FIFO */
  190. #define TX_HEADROOM 4
  191. /* try to keep this # rbufs posted to the chip */
  192. #define NRXBUFPOST 32
  193. /* max # frames to process in brcms_c_recv() */
  194. #define RXBND 8
  195. /* max # tx status to process in wlc_txstatus() */
  196. #define TXSBND 8
  197. /* brcmu_format_flags() bit description structure */
  198. struct brcms_c_bit_desc {
  199. u32 bit;
  200. const char *name;
  201. };
  202. /*
  203. * The following table lists the buffer memory allocated to xmt fifos in HW.
  204. * the size is in units of 256bytes(one block), total size is HW dependent
  205. * ucode has default fifo partition, sw can overwrite if necessary
  206. *
  207. * This is documented in twiki under the topic UcodeTxFifo. Please ensure
  208. * the twiki is updated before making changes.
  209. */
  210. /* Starting corerev for the fifo size table */
  211. #define XMTFIFOTBL_STARTREV 17
  212. struct d11init {
  213. __le16 addr;
  214. __le16 size;
  215. __le32 value;
  216. };
  217. struct edcf_acparam {
  218. u8 ACI;
  219. u8 ECW;
  220. u16 TXOP;
  221. } __packed;
  222. /* debug/trace */
  223. uint brcm_msg_level;
  224. /* TX FIFO number to WME/802.1E Access Category */
  225. static const u8 wme_fifo2ac[] = {
  226. IEEE80211_AC_BK,
  227. IEEE80211_AC_BE,
  228. IEEE80211_AC_VI,
  229. IEEE80211_AC_VO,
  230. IEEE80211_AC_BE,
  231. IEEE80211_AC_BE
  232. };
  233. /* ieee80211 Access Category to TX FIFO number */
  234. static const u8 wme_ac2fifo[] = {
  235. TX_AC_VO_FIFO,
  236. TX_AC_VI_FIFO,
  237. TX_AC_BE_FIFO,
  238. TX_AC_BK_FIFO
  239. };
  240. static const u16 xmtfifo_sz[][NFIFO] = {
  241. /* corerev 17: 5120, 49152, 49152, 5376, 4352, 1280 */
  242. {20, 192, 192, 21, 17, 5},
  243. /* corerev 18: */
  244. {0, 0, 0, 0, 0, 0},
  245. /* corerev 19: */
  246. {0, 0, 0, 0, 0, 0},
  247. /* corerev 20: 5120, 49152, 49152, 5376, 4352, 1280 */
  248. {20, 192, 192, 21, 17, 5},
  249. /* corerev 21: 2304, 14848, 5632, 3584, 3584, 1280 */
  250. {9, 58, 22, 14, 14, 5},
  251. /* corerev 22: 5120, 49152, 49152, 5376, 4352, 1280 */
  252. {20, 192, 192, 21, 17, 5},
  253. /* corerev 23: 5120, 49152, 49152, 5376, 4352, 1280 */
  254. {20, 192, 192, 21, 17, 5},
  255. /* corerev 24: 2304, 14848, 5632, 3584, 3584, 1280 */
  256. {9, 58, 22, 14, 14, 5},
  257. /* corerev 25: */
  258. {0, 0, 0, 0, 0, 0},
  259. /* corerev 26: */
  260. {0, 0, 0, 0, 0, 0},
  261. /* corerev 27: */
  262. {0, 0, 0, 0, 0, 0},
  263. /* corerev 28: 2304, 14848, 5632, 3584, 3584, 1280 */
  264. {9, 58, 22, 14, 14, 5},
  265. };
  266. #ifdef DEBUG
  267. static const char * const fifo_names[] = {
  268. "AC_BK", "AC_BE", "AC_VI", "AC_VO", "BCMC", "ATIM" };
  269. #else
  270. static const char fifo_names[6][0];
  271. #endif
  272. #ifdef DEBUG
  273. /* pointer to most recently allocated wl/wlc */
  274. static struct brcms_c_info *wlc_info_dbg = (struct brcms_c_info *) (NULL);
  275. #endif
  276. /* Mapping of ieee80211 AC numbers to tx fifos */
  277. static const u8 ac_to_fifo_mapping[IEEE80211_NUM_ACS] = {
  278. [IEEE80211_AC_VO] = TX_AC_VO_FIFO,
  279. [IEEE80211_AC_VI] = TX_AC_VI_FIFO,
  280. [IEEE80211_AC_BE] = TX_AC_BE_FIFO,
  281. [IEEE80211_AC_BK] = TX_AC_BK_FIFO,
  282. };
  283. /* Mapping of tx fifos to ieee80211 AC numbers */
  284. static const u8 fifo_to_ac_mapping[IEEE80211_NUM_ACS] = {
  285. [TX_AC_BK_FIFO] = IEEE80211_AC_BK,
  286. [TX_AC_BE_FIFO] = IEEE80211_AC_BE,
  287. [TX_AC_VI_FIFO] = IEEE80211_AC_VI,
  288. [TX_AC_VO_FIFO] = IEEE80211_AC_VO,
  289. };
  290. static u8 brcms_ac_to_fifo(u8 ac)
  291. {
  292. if (ac >= ARRAY_SIZE(ac_to_fifo_mapping))
  293. return TX_AC_BE_FIFO;
  294. return ac_to_fifo_mapping[ac];
  295. }
  296. static u8 brcms_fifo_to_ac(u8 fifo)
  297. {
  298. if (fifo >= ARRAY_SIZE(fifo_to_ac_mapping))
  299. return IEEE80211_AC_BE;
  300. return fifo_to_ac_mapping[fifo];
  301. }
  302. /* Find basic rate for a given rate */
  303. static u8 brcms_basic_rate(struct brcms_c_info *wlc, u32 rspec)
  304. {
  305. if (is_mcs_rate(rspec))
  306. return wlc->band->basic_rate[mcs_table[rspec & RSPEC_RATE_MASK]
  307. .leg_ofdm];
  308. return wlc->band->basic_rate[rspec & RSPEC_RATE_MASK];
  309. }
  310. static u16 frametype(u32 rspec, u8 mimoframe)
  311. {
  312. if (is_mcs_rate(rspec))
  313. return mimoframe;
  314. return is_cck_rate(rspec) ? FT_CCK : FT_OFDM;
  315. }
  316. /* currently the best mechanism for determining SIFS is the band in use */
  317. static u16 get_sifs(struct brcms_band *band)
  318. {
  319. return band->bandtype == BRCM_BAND_5G ? APHY_SIFS_TIME :
  320. BPHY_SIFS_TIME;
  321. }
  322. /*
  323. * Detect Card removed.
  324. * Even checking an sbconfig register read will not false trigger when the core
  325. * is in reset it breaks CF address mechanism. Accessing gphy phyversion will
  326. * cause SB error if aphy is in reset on 4306B0-DB. Need a simple accessible
  327. * reg with fixed 0/1 pattern (some platforms return all 0).
  328. * If clocks are present, call the sb routine which will figure out if the
  329. * device is removed.
  330. */
  331. static bool brcms_deviceremoved(struct brcms_c_info *wlc)
  332. {
  333. u32 macctrl;
  334. if (!wlc->hw->clk)
  335. return ai_deviceremoved(wlc->hw->sih);
  336. macctrl = bcma_read32(wlc->hw->d11core,
  337. D11REGOFFS(maccontrol));
  338. return (macctrl & (MCTL_PSM_JMP_0 | MCTL_IHR_EN)) != MCTL_IHR_EN;
  339. }
  340. /* sum the individual fifo tx pending packet counts */
  341. static int brcms_txpktpendtot(struct brcms_c_info *wlc)
  342. {
  343. int i;
  344. int pending = 0;
  345. for (i = 0; i < ARRAY_SIZE(wlc->hw->di); i++)
  346. if (wlc->hw->di[i])
  347. pending += dma_txpending(wlc->hw->di[i]);
  348. return pending;
  349. }
  350. static bool brcms_is_mband_unlocked(struct brcms_c_info *wlc)
  351. {
  352. return wlc->pub->_nbands > 1 && !wlc->bandlocked;
  353. }
  354. static int brcms_chspec_bw(u16 chanspec)
  355. {
  356. if (CHSPEC_IS40(chanspec))
  357. return BRCMS_40_MHZ;
  358. if (CHSPEC_IS20(chanspec))
  359. return BRCMS_20_MHZ;
  360. return BRCMS_10_MHZ;
  361. }
  362. static void brcms_c_bsscfg_mfree(struct brcms_bss_cfg *cfg)
  363. {
  364. if (cfg == NULL)
  365. return;
  366. kfree(cfg->current_bss);
  367. kfree(cfg);
  368. }
  369. static void brcms_c_detach_mfree(struct brcms_c_info *wlc)
  370. {
  371. if (wlc == NULL)
  372. return;
  373. brcms_c_bsscfg_mfree(wlc->bsscfg);
  374. kfree(wlc->pub);
  375. kfree(wlc->modulecb);
  376. kfree(wlc->default_bss);
  377. kfree(wlc->protection);
  378. kfree(wlc->stf);
  379. kfree(wlc->bandstate[0]);
  380. kfree(wlc->corestate->macstat_snapshot);
  381. kfree(wlc->corestate);
  382. kfree(wlc->hw->bandstate[0]);
  383. kfree(wlc->hw);
  384. /* free the wlc */
  385. kfree(wlc);
  386. wlc = NULL;
  387. }
  388. static struct brcms_bss_cfg *brcms_c_bsscfg_malloc(uint unit)
  389. {
  390. struct brcms_bss_cfg *cfg;
  391. cfg = kzalloc(sizeof(struct brcms_bss_cfg), GFP_ATOMIC);
  392. if (cfg == NULL)
  393. goto fail;
  394. cfg->current_bss = kzalloc(sizeof(struct brcms_bss_info), GFP_ATOMIC);
  395. if (cfg->current_bss == NULL)
  396. goto fail;
  397. return cfg;
  398. fail:
  399. brcms_c_bsscfg_mfree(cfg);
  400. return NULL;
  401. }
  402. static struct brcms_c_info *
  403. brcms_c_attach_malloc(uint unit, uint *err, uint devid)
  404. {
  405. struct brcms_c_info *wlc;
  406. wlc = kzalloc(sizeof(struct brcms_c_info), GFP_ATOMIC);
  407. if (wlc == NULL) {
  408. *err = 1002;
  409. goto fail;
  410. }
  411. /* allocate struct brcms_c_pub state structure */
  412. wlc->pub = kzalloc(sizeof(struct brcms_pub), GFP_ATOMIC);
  413. if (wlc->pub == NULL) {
  414. *err = 1003;
  415. goto fail;
  416. }
  417. wlc->pub->wlc = wlc;
  418. /* allocate struct brcms_hardware state structure */
  419. wlc->hw = kzalloc(sizeof(struct brcms_hardware), GFP_ATOMIC);
  420. if (wlc->hw == NULL) {
  421. *err = 1005;
  422. goto fail;
  423. }
  424. wlc->hw->wlc = wlc;
  425. wlc->hw->bandstate[0] =
  426. kzalloc(sizeof(struct brcms_hw_band) * MAXBANDS, GFP_ATOMIC);
  427. if (wlc->hw->bandstate[0] == NULL) {
  428. *err = 1006;
  429. goto fail;
  430. } else {
  431. int i;
  432. for (i = 1; i < MAXBANDS; i++)
  433. wlc->hw->bandstate[i] = (struct brcms_hw_band *)
  434. ((unsigned long)wlc->hw->bandstate[0] +
  435. (sizeof(struct brcms_hw_band) * i));
  436. }
  437. wlc->modulecb =
  438. kzalloc(sizeof(struct modulecb) * BRCMS_MAXMODULES, GFP_ATOMIC);
  439. if (wlc->modulecb == NULL) {
  440. *err = 1009;
  441. goto fail;
  442. }
  443. wlc->default_bss = kzalloc(sizeof(struct brcms_bss_info), GFP_ATOMIC);
  444. if (wlc->default_bss == NULL) {
  445. *err = 1010;
  446. goto fail;
  447. }
  448. wlc->bsscfg = brcms_c_bsscfg_malloc(unit);
  449. if (wlc->bsscfg == NULL) {
  450. *err = 1011;
  451. goto fail;
  452. }
  453. wlc->protection = kzalloc(sizeof(struct brcms_protection),
  454. GFP_ATOMIC);
  455. if (wlc->protection == NULL) {
  456. *err = 1016;
  457. goto fail;
  458. }
  459. wlc->stf = kzalloc(sizeof(struct brcms_stf), GFP_ATOMIC);
  460. if (wlc->stf == NULL) {
  461. *err = 1017;
  462. goto fail;
  463. }
  464. wlc->bandstate[0] =
  465. kzalloc(sizeof(struct brcms_band)*MAXBANDS, GFP_ATOMIC);
  466. if (wlc->bandstate[0] == NULL) {
  467. *err = 1025;
  468. goto fail;
  469. } else {
  470. int i;
  471. for (i = 1; i < MAXBANDS; i++)
  472. wlc->bandstate[i] = (struct brcms_band *)
  473. ((unsigned long)wlc->bandstate[0]
  474. + (sizeof(struct brcms_band)*i));
  475. }
  476. wlc->corestate = kzalloc(sizeof(struct brcms_core), GFP_ATOMIC);
  477. if (wlc->corestate == NULL) {
  478. *err = 1026;
  479. goto fail;
  480. }
  481. wlc->corestate->macstat_snapshot =
  482. kzalloc(sizeof(struct macstat), GFP_ATOMIC);
  483. if (wlc->corestate->macstat_snapshot == NULL) {
  484. *err = 1027;
  485. goto fail;
  486. }
  487. return wlc;
  488. fail:
  489. brcms_c_detach_mfree(wlc);
  490. return NULL;
  491. }
  492. /*
  493. * Update the slot timing for standard 11b/g (20us slots)
  494. * or shortslot 11g (9us slots)
  495. * The PSM needs to be suspended for this call.
  496. */
  497. static void brcms_b_update_slot_timing(struct brcms_hardware *wlc_hw,
  498. bool shortslot)
  499. {
  500. struct bcma_device *core = wlc_hw->d11core;
  501. if (shortslot) {
  502. /* 11g short slot: 11a timing */
  503. bcma_write16(core, D11REGOFFS(ifs_slot), 0x0207);
  504. brcms_b_write_shm(wlc_hw, M_DOT11_SLOT, APHY_SLOT_TIME);
  505. } else {
  506. /* 11g long slot: 11b timing */
  507. bcma_write16(core, D11REGOFFS(ifs_slot), 0x0212);
  508. brcms_b_write_shm(wlc_hw, M_DOT11_SLOT, BPHY_SLOT_TIME);
  509. }
  510. }
  511. /*
  512. * calculate frame duration of a given rate and length, return
  513. * time in usec unit
  514. */
  515. static uint brcms_c_calc_frame_time(struct brcms_c_info *wlc, u32 ratespec,
  516. u8 preamble_type, uint mac_len)
  517. {
  518. uint nsyms, dur = 0, Ndps, kNdps;
  519. uint rate = rspec2rate(ratespec);
  520. if (rate == 0) {
  521. brcms_err(wlc->hw->d11core, "wl%d: WAR: using rate of 1 mbps\n",
  522. wlc->pub->unit);
  523. rate = BRCM_RATE_1M;
  524. }
  525. if (is_mcs_rate(ratespec)) {
  526. uint mcs = ratespec & RSPEC_RATE_MASK;
  527. int tot_streams = mcs_2_txstreams(mcs) + rspec_stc(ratespec);
  528. dur = PREN_PREAMBLE + (tot_streams * PREN_PREAMBLE_EXT);
  529. if (preamble_type == BRCMS_MM_PREAMBLE)
  530. dur += PREN_MM_EXT;
  531. /* 1000Ndbps = kbps * 4 */
  532. kNdps = mcs_2_rate(mcs, rspec_is40mhz(ratespec),
  533. rspec_issgi(ratespec)) * 4;
  534. if (rspec_stc(ratespec) == 0)
  535. nsyms =
  536. CEIL((APHY_SERVICE_NBITS + 8 * mac_len +
  537. APHY_TAIL_NBITS) * 1000, kNdps);
  538. else
  539. /* STBC needs to have even number of symbols */
  540. nsyms =
  541. 2 *
  542. CEIL((APHY_SERVICE_NBITS + 8 * mac_len +
  543. APHY_TAIL_NBITS) * 1000, 2 * kNdps);
  544. dur += APHY_SYMBOL_TIME * nsyms;
  545. if (wlc->band->bandtype == BRCM_BAND_2G)
  546. dur += DOT11_OFDM_SIGNAL_EXTENSION;
  547. } else if (is_ofdm_rate(rate)) {
  548. dur = APHY_PREAMBLE_TIME;
  549. dur += APHY_SIGNAL_TIME;
  550. /* Ndbps = Mbps * 4 = rate(500Kbps) * 2 */
  551. Ndps = rate * 2;
  552. /* NSyms = CEILING((SERVICE + 8*NBytes + TAIL) / Ndbps) */
  553. nsyms =
  554. CEIL((APHY_SERVICE_NBITS + 8 * mac_len + APHY_TAIL_NBITS),
  555. Ndps);
  556. dur += APHY_SYMBOL_TIME * nsyms;
  557. if (wlc->band->bandtype == BRCM_BAND_2G)
  558. dur += DOT11_OFDM_SIGNAL_EXTENSION;
  559. } else {
  560. /*
  561. * calc # bits * 2 so factor of 2 in rate (1/2 mbps)
  562. * will divide out
  563. */
  564. mac_len = mac_len * 8 * 2;
  565. /* calc ceiling of bits/rate = microseconds of air time */
  566. dur = (mac_len + rate - 1) / rate;
  567. if (preamble_type & BRCMS_SHORT_PREAMBLE)
  568. dur += BPHY_PLCP_SHORT_TIME;
  569. else
  570. dur += BPHY_PLCP_TIME;
  571. }
  572. return dur;
  573. }
  574. static void brcms_c_write_inits(struct brcms_hardware *wlc_hw,
  575. const struct d11init *inits)
  576. {
  577. struct bcma_device *core = wlc_hw->d11core;
  578. int i;
  579. uint offset;
  580. u16 size;
  581. u32 value;
  582. brcms_dbg_info(wlc_hw->d11core, "wl%d\n", wlc_hw->unit);
  583. for (i = 0; inits[i].addr != cpu_to_le16(0xffff); i++) {
  584. size = le16_to_cpu(inits[i].size);
  585. offset = le16_to_cpu(inits[i].addr);
  586. value = le32_to_cpu(inits[i].value);
  587. if (size == 2)
  588. bcma_write16(core, offset, value);
  589. else if (size == 4)
  590. bcma_write32(core, offset, value);
  591. else
  592. break;
  593. }
  594. }
  595. static void brcms_c_write_mhf(struct brcms_hardware *wlc_hw, u16 *mhfs)
  596. {
  597. u8 idx;
  598. u16 addr[] = {
  599. M_HOST_FLAGS1, M_HOST_FLAGS2, M_HOST_FLAGS3, M_HOST_FLAGS4,
  600. M_HOST_FLAGS5
  601. };
  602. for (idx = 0; idx < MHFMAX; idx++)
  603. brcms_b_write_shm(wlc_hw, addr[idx], mhfs[idx]);
  604. }
  605. static void brcms_c_ucode_bsinit(struct brcms_hardware *wlc_hw)
  606. {
  607. struct brcms_ucode *ucode = &wlc_hw->wlc->wl->ucode;
  608. /* init microcode host flags */
  609. brcms_c_write_mhf(wlc_hw, wlc_hw->band->mhfs);
  610. /* do band-specific ucode IHR, SHM, and SCR inits */
  611. if (D11REV_IS(wlc_hw->corerev, 17) || D11REV_IS(wlc_hw->corerev, 23)) {
  612. if (BRCMS_ISNPHY(wlc_hw->band))
  613. brcms_c_write_inits(wlc_hw, ucode->d11n0bsinitvals16);
  614. else
  615. brcms_err(wlc_hw->d11core,
  616. "%s: wl%d: unsupported phy in corerev %d\n",
  617. __func__, wlc_hw->unit,
  618. wlc_hw->corerev);
  619. } else {
  620. if (D11REV_IS(wlc_hw->corerev, 24)) {
  621. if (BRCMS_ISLCNPHY(wlc_hw->band))
  622. brcms_c_write_inits(wlc_hw,
  623. ucode->d11lcn0bsinitvals24);
  624. else
  625. brcms_err(wlc_hw->d11core,
  626. "%s: wl%d: unsupported phy in core rev %d\n",
  627. __func__, wlc_hw->unit,
  628. wlc_hw->corerev);
  629. } else {
  630. brcms_err(wlc_hw->d11core,
  631. "%s: wl%d: unsupported corerev %d\n",
  632. __func__, wlc_hw->unit, wlc_hw->corerev);
  633. }
  634. }
  635. }
  636. static void brcms_b_core_ioctl(struct brcms_hardware *wlc_hw, u32 m, u32 v)
  637. {
  638. struct bcma_device *core = wlc_hw->d11core;
  639. u32 ioctl = bcma_aread32(core, BCMA_IOCTL) & ~m;
  640. bcma_awrite32(core, BCMA_IOCTL, ioctl | v);
  641. }
  642. static void brcms_b_core_phy_clk(struct brcms_hardware *wlc_hw, bool clk)
  643. {
  644. brcms_dbg_info(wlc_hw->d11core, "wl%d: clk %d\n", wlc_hw->unit, clk);
  645. wlc_hw->phyclk = clk;
  646. if (OFF == clk) { /* clear gmode bit, put phy into reset */
  647. brcms_b_core_ioctl(wlc_hw, (SICF_PRST | SICF_FGC | SICF_GMODE),
  648. (SICF_PRST | SICF_FGC));
  649. udelay(1);
  650. brcms_b_core_ioctl(wlc_hw, (SICF_PRST | SICF_FGC), SICF_PRST);
  651. udelay(1);
  652. } else { /* take phy out of reset */
  653. brcms_b_core_ioctl(wlc_hw, (SICF_PRST | SICF_FGC), SICF_FGC);
  654. udelay(1);
  655. brcms_b_core_ioctl(wlc_hw, SICF_FGC, 0);
  656. udelay(1);
  657. }
  658. }
  659. /* low-level band switch utility routine */
  660. static void brcms_c_setxband(struct brcms_hardware *wlc_hw, uint bandunit)
  661. {
  662. brcms_dbg_mac80211(wlc_hw->d11core, "wl%d: bandunit %d\n", wlc_hw->unit,
  663. bandunit);
  664. wlc_hw->band = wlc_hw->bandstate[bandunit];
  665. /*
  666. * BMAC_NOTE:
  667. * until we eliminate need for wlc->band refs in low level code
  668. */
  669. wlc_hw->wlc->band = wlc_hw->wlc->bandstate[bandunit];
  670. /* set gmode core flag */
  671. if (wlc_hw->sbclk && !wlc_hw->noreset) {
  672. u32 gmode = 0;
  673. if (bandunit == 0)
  674. gmode = SICF_GMODE;
  675. brcms_b_core_ioctl(wlc_hw, SICF_GMODE, gmode);
  676. }
  677. }
  678. /* switch to new band but leave it inactive */
  679. static u32 brcms_c_setband_inact(struct brcms_c_info *wlc, uint bandunit)
  680. {
  681. struct brcms_hardware *wlc_hw = wlc->hw;
  682. u32 macintmask;
  683. u32 macctrl;
  684. brcms_dbg_mac80211(wlc_hw->d11core, "wl%d\n", wlc_hw->unit);
  685. macctrl = bcma_read32(wlc_hw->d11core,
  686. D11REGOFFS(maccontrol));
  687. WARN_ON((macctrl & MCTL_EN_MAC) != 0);
  688. /* disable interrupts */
  689. macintmask = brcms_intrsoff(wlc->wl);
  690. /* radio off */
  691. wlc_phy_switch_radio(wlc_hw->band->pi, OFF);
  692. brcms_b_core_phy_clk(wlc_hw, OFF);
  693. brcms_c_setxband(wlc_hw, bandunit);
  694. return macintmask;
  695. }
  696. /* process an individual struct tx_status */
  697. static bool
  698. brcms_c_dotxstatus(struct brcms_c_info *wlc, struct tx_status *txs)
  699. {
  700. struct sk_buff *p = NULL;
  701. uint queue = NFIFO;
  702. struct dma_pub *dma = NULL;
  703. struct d11txh *txh = NULL;
  704. struct scb *scb = NULL;
  705. bool free_pdu;
  706. int tx_rts, tx_frame_count, tx_rts_count;
  707. uint totlen, supr_status;
  708. bool lastframe;
  709. struct ieee80211_hdr *h;
  710. u16 mcl;
  711. struct ieee80211_tx_info *tx_info;
  712. struct ieee80211_tx_rate *txrate;
  713. int i;
  714. bool fatal = true;
  715. trace_brcms_txstatus(&wlc->hw->d11core->dev, txs->framelen,
  716. txs->frameid, txs->status, txs->lasttxtime,
  717. txs->sequence, txs->phyerr, txs->ackphyrxsh);
  718. /* discard intermediate indications for ucode with one legitimate case:
  719. * e.g. if "useRTS" is set. ucode did a successful rts/cts exchange,
  720. * but the subsequent tx of DATA failed. so it will start rts/cts
  721. * from the beginning (resetting the rts transmission count)
  722. */
  723. if (!(txs->status & TX_STATUS_AMPDU)
  724. && (txs->status & TX_STATUS_INTERMEDIATE)) {
  725. brcms_dbg_tx(wlc->hw->d11core, "INTERMEDIATE but not AMPDU\n");
  726. fatal = false;
  727. goto out;
  728. }
  729. queue = txs->frameid & TXFID_QUEUE_MASK;
  730. if (queue >= NFIFO) {
  731. brcms_err(wlc->hw->d11core, "queue %u >= NFIFO\n", queue);
  732. goto out;
  733. }
  734. dma = wlc->hw->di[queue];
  735. p = dma_getnexttxp(wlc->hw->di[queue], DMA_RANGE_TRANSMITTED);
  736. if (p == NULL) {
  737. brcms_err(wlc->hw->d11core, "dma_getnexttxp returned null!\n");
  738. goto out;
  739. }
  740. txh = (struct d11txh *) (p->data);
  741. mcl = le16_to_cpu(txh->MacTxControlLow);
  742. if (txs->phyerr)
  743. brcms_err(wlc->hw->d11core, "phyerr 0x%x, rate 0x%x\n",
  744. txs->phyerr, txh->MainRates);
  745. if (txs->frameid != le16_to_cpu(txh->TxFrameID)) {
  746. brcms_err(wlc->hw->d11core, "frameid != txh->TxFrameID\n");
  747. goto out;
  748. }
  749. tx_info = IEEE80211_SKB_CB(p);
  750. h = (struct ieee80211_hdr *)((u8 *) (txh + 1) + D11_PHY_HDR_LEN);
  751. if (tx_info->rate_driver_data[0])
  752. scb = &wlc->pri_scb;
  753. if (tx_info->flags & IEEE80211_TX_CTL_AMPDU) {
  754. brcms_c_ampdu_dotxstatus(wlc->ampdu, scb, p, txs);
  755. fatal = false;
  756. goto out;
  757. }
  758. /*
  759. * brcms_c_ampdu_dotxstatus() will trace tx descriptors for AMPDU
  760. * frames; this traces them for the rest.
  761. */
  762. trace_brcms_txdesc(&wlc->hw->d11core->dev, txh, sizeof(*txh));
  763. supr_status = txs->status & TX_STATUS_SUPR_MASK;
  764. if (supr_status == TX_STATUS_SUPR_BADCH) {
  765. unsigned xfts = le16_to_cpu(txh->XtraFrameTypes);
  766. brcms_dbg_tx(wlc->hw->d11core,
  767. "Pkt tx suppressed, dest chan %u, current %d\n",
  768. (xfts >> XFTS_CHANNEL_SHIFT) & 0xff,
  769. CHSPEC_CHANNEL(wlc->default_bss->chanspec));
  770. }
  771. tx_rts = le16_to_cpu(txh->MacTxControlLow) & TXC_SENDRTS;
  772. tx_frame_count =
  773. (txs->status & TX_STATUS_FRM_RTX_MASK) >> TX_STATUS_FRM_RTX_SHIFT;
  774. tx_rts_count =
  775. (txs->status & TX_STATUS_RTS_RTX_MASK) >> TX_STATUS_RTS_RTX_SHIFT;
  776. lastframe = !ieee80211_has_morefrags(h->frame_control);
  777. if (!lastframe) {
  778. brcms_err(wlc->hw->d11core, "Not last frame!\n");
  779. } else {
  780. /*
  781. * Set information to be consumed by Minstrel ht.
  782. *
  783. * The "fallback limit" is the number of tx attempts a given
  784. * MPDU is sent at the "primary" rate. Tx attempts beyond that
  785. * limit are sent at the "secondary" rate.
  786. * A 'short frame' does not exceed RTS treshold.
  787. */
  788. u16 sfbl, /* Short Frame Rate Fallback Limit */
  789. lfbl, /* Long Frame Rate Fallback Limit */
  790. fbl;
  791. if (queue < IEEE80211_NUM_ACS) {
  792. sfbl = GFIELD(wlc->wme_retries[wme_fifo2ac[queue]],
  793. EDCF_SFB);
  794. lfbl = GFIELD(wlc->wme_retries[wme_fifo2ac[queue]],
  795. EDCF_LFB);
  796. } else {
  797. sfbl = wlc->SFBL;
  798. lfbl = wlc->LFBL;
  799. }
  800. txrate = tx_info->status.rates;
  801. if (txrate[0].flags & IEEE80211_TX_RC_USE_RTS_CTS)
  802. fbl = lfbl;
  803. else
  804. fbl = sfbl;
  805. ieee80211_tx_info_clear_status(tx_info);
  806. if ((tx_frame_count > fbl) && (txrate[1].idx >= 0)) {
  807. /*
  808. * rate selection requested a fallback rate
  809. * and we used it
  810. */
  811. txrate[0].count = fbl;
  812. txrate[1].count = tx_frame_count - fbl;
  813. } else {
  814. /*
  815. * rate selection did not request fallback rate, or
  816. * we didn't need it
  817. */
  818. txrate[0].count = tx_frame_count;
  819. /*
  820. * rc80211_minstrel.c:minstrel_tx_status() expects
  821. * unused rates to be marked with idx = -1
  822. */
  823. txrate[1].idx = -1;
  824. txrate[1].count = 0;
  825. }
  826. /* clear the rest of the rates */
  827. for (i = 2; i < IEEE80211_TX_MAX_RATES; i++) {
  828. txrate[i].idx = -1;
  829. txrate[i].count = 0;
  830. }
  831. if (txs->status & TX_STATUS_ACK_RCV)
  832. tx_info->flags |= IEEE80211_TX_STAT_ACK;
  833. }
  834. totlen = p->len;
  835. free_pdu = true;
  836. if (lastframe) {
  837. /* remove PLCP & Broadcom tx descriptor header */
  838. skb_pull(p, D11_PHY_HDR_LEN);
  839. skb_pull(p, D11_TXH_LEN);
  840. ieee80211_tx_status_irqsafe(wlc->pub->ieee_hw, p);
  841. } else {
  842. brcms_err(wlc->hw->d11core,
  843. "%s: Not last frame => not calling tx_status\n",
  844. __func__);
  845. }
  846. fatal = false;
  847. out:
  848. if (fatal) {
  849. if (txh)
  850. trace_brcms_txdesc(&wlc->hw->d11core->dev, txh,
  851. sizeof(*txh));
  852. if (p)
  853. brcmu_pkt_buf_free_skb(p);
  854. }
  855. if (dma && queue < NFIFO) {
  856. u16 ac_queue = brcms_fifo_to_ac(queue);
  857. if (dma->txavail > TX_HEADROOM && queue < TX_BCMC_FIFO &&
  858. ieee80211_queue_stopped(wlc->pub->ieee_hw, ac_queue))
  859. ieee80211_wake_queue(wlc->pub->ieee_hw, ac_queue);
  860. dma_kick_tx(dma);
  861. }
  862. return fatal;
  863. }
  864. /* process tx completion events in BMAC
  865. * Return true if more tx status need to be processed. false otherwise.
  866. */
  867. static bool
  868. brcms_b_txstatus(struct brcms_hardware *wlc_hw, bool bound, bool *fatal)
  869. {
  870. struct bcma_device *core;
  871. struct tx_status txstatus, *txs;
  872. u32 s1, s2;
  873. uint n = 0;
  874. /*
  875. * Param 'max_tx_num' indicates max. # tx status to process before
  876. * break out.
  877. */
  878. uint max_tx_num = bound ? TXSBND : -1;
  879. txs = &txstatus;
  880. core = wlc_hw->d11core;
  881. *fatal = false;
  882. while (n < max_tx_num) {
  883. s1 = bcma_read32(core, D11REGOFFS(frmtxstatus));
  884. if (s1 == 0xffffffff) {
  885. brcms_err(core, "wl%d: %s: dead chip\n", wlc_hw->unit,
  886. __func__);
  887. *fatal = true;
  888. return false;
  889. }
  890. /* only process when valid */
  891. if (!(s1 & TXS_V))
  892. break;
  893. s2 = bcma_read32(core, D11REGOFFS(frmtxstatus2));
  894. txs->status = s1 & TXS_STATUS_MASK;
  895. txs->frameid = (s1 & TXS_FID_MASK) >> TXS_FID_SHIFT;
  896. txs->sequence = s2 & TXS_SEQ_MASK;
  897. txs->phyerr = (s2 & TXS_PTX_MASK) >> TXS_PTX_SHIFT;
  898. txs->lasttxtime = 0;
  899. *fatal = brcms_c_dotxstatus(wlc_hw->wlc, txs);
  900. if (*fatal == true)
  901. return false;
  902. n++;
  903. }
  904. return n >= max_tx_num;
  905. }
  906. static void brcms_c_tbtt(struct brcms_c_info *wlc)
  907. {
  908. if (!wlc->bsscfg->BSS)
  909. /*
  910. * DirFrmQ is now valid...defer setting until end
  911. * of ATIM window
  912. */
  913. wlc->qvalid |= MCMD_DIRFRMQVAL;
  914. }
  915. /* set initial host flags value */
  916. static void
  917. brcms_c_mhfdef(struct brcms_c_info *wlc, u16 *mhfs, u16 mhf2_init)
  918. {
  919. struct brcms_hardware *wlc_hw = wlc->hw;
  920. memset(mhfs, 0, MHFMAX * sizeof(u16));
  921. mhfs[MHF2] |= mhf2_init;
  922. /* prohibit use of slowclock on multifunction boards */
  923. if (wlc_hw->boardflags & BFL_NOPLLDOWN)
  924. mhfs[MHF1] |= MHF1_FORCEFASTCLK;
  925. if (BRCMS_ISNPHY(wlc_hw->band) && NREV_LT(wlc_hw->band->phyrev, 2)) {
  926. mhfs[MHF2] |= MHF2_NPHY40MHZ_WAR;
  927. mhfs[MHF1] |= MHF1_IQSWAP_WAR;
  928. }
  929. }
  930. static uint
  931. dmareg(uint direction, uint fifonum)
  932. {
  933. if (direction == DMA_TX)
  934. return offsetof(struct d11regs, fifo64regs[fifonum].dmaxmt);
  935. return offsetof(struct d11regs, fifo64regs[fifonum].dmarcv);
  936. }
  937. static bool brcms_b_attach_dmapio(struct brcms_c_info *wlc, uint j, bool wme)
  938. {
  939. uint i;
  940. char name[8];
  941. /*
  942. * ucode host flag 2 needed for pio mode, independent of band and fifo
  943. */
  944. u16 pio_mhf2 = 0;
  945. struct brcms_hardware *wlc_hw = wlc->hw;
  946. uint unit = wlc_hw->unit;
  947. /* name and offsets for dma_attach */
  948. snprintf(name, sizeof(name), "wl%d", unit);
  949. if (wlc_hw->di[0] == NULL) { /* Init FIFOs */
  950. int dma_attach_err = 0;
  951. /*
  952. * FIFO 0
  953. * TX: TX_AC_BK_FIFO (TX AC Background data packets)
  954. * RX: RX_FIFO (RX data packets)
  955. */
  956. wlc_hw->di[0] = dma_attach(name, wlc,
  957. (wme ? dmareg(DMA_TX, 0) : 0),
  958. dmareg(DMA_RX, 0),
  959. (wme ? NTXD : 0), NRXD,
  960. RXBUFSZ, -1, NRXBUFPOST,
  961. BRCMS_HWRXOFF);
  962. dma_attach_err |= (NULL == wlc_hw->di[0]);
  963. /*
  964. * FIFO 1
  965. * TX: TX_AC_BE_FIFO (TX AC Best-Effort data packets)
  966. * (legacy) TX_DATA_FIFO (TX data packets)
  967. * RX: UNUSED
  968. */
  969. wlc_hw->di[1] = dma_attach(name, wlc,
  970. dmareg(DMA_TX, 1), 0,
  971. NTXD, 0, 0, -1, 0, 0);
  972. dma_attach_err |= (NULL == wlc_hw->di[1]);
  973. /*
  974. * FIFO 2
  975. * TX: TX_AC_VI_FIFO (TX AC Video data packets)
  976. * RX: UNUSED
  977. */
  978. wlc_hw->di[2] = dma_attach(name, wlc,
  979. dmareg(DMA_TX, 2), 0,
  980. NTXD, 0, 0, -1, 0, 0);
  981. dma_attach_err |= (NULL == wlc_hw->di[2]);
  982. /*
  983. * FIFO 3
  984. * TX: TX_AC_VO_FIFO (TX AC Voice data packets)
  985. * (legacy) TX_CTL_FIFO (TX control & mgmt packets)
  986. */
  987. wlc_hw->di[3] = dma_attach(name, wlc,
  988. dmareg(DMA_TX, 3),
  989. 0, NTXD, 0, 0, -1,
  990. 0, 0);
  991. dma_attach_err |= (NULL == wlc_hw->di[3]);
  992. /* Cleaner to leave this as if with AP defined */
  993. if (dma_attach_err) {
  994. brcms_err(wlc_hw->d11core,
  995. "wl%d: wlc_attach: dma_attach failed\n",
  996. unit);
  997. return false;
  998. }
  999. /* get pointer to dma engine tx flow control variable */
  1000. for (i = 0; i < NFIFO; i++)
  1001. if (wlc_hw->di[i])
  1002. wlc_hw->txavail[i] =
  1003. (uint *) dma_getvar(wlc_hw->di[i],
  1004. "&txavail");
  1005. }
  1006. /* initial ucode host flags */
  1007. brcms_c_mhfdef(wlc, wlc_hw->band->mhfs, pio_mhf2);
  1008. return true;
  1009. }
  1010. static void brcms_b_detach_dmapio(struct brcms_hardware *wlc_hw)
  1011. {
  1012. uint j;
  1013. for (j = 0; j < NFIFO; j++) {
  1014. if (wlc_hw->di[j]) {
  1015. dma_detach(wlc_hw->di[j]);
  1016. wlc_hw->di[j] = NULL;
  1017. }
  1018. }
  1019. }
  1020. /*
  1021. * Initialize brcms_c_info default values ...
  1022. * may get overrides later in this function
  1023. * BMAC_NOTES, move low out and resolve the dangling ones
  1024. */
  1025. static void brcms_b_info_init(struct brcms_hardware *wlc_hw)
  1026. {
  1027. struct brcms_c_info *wlc = wlc_hw->wlc;
  1028. /* set default sw macintmask value */
  1029. wlc->defmacintmask = DEF_MACINTMASK;
  1030. /* various 802.11g modes */
  1031. wlc_hw->shortslot = false;
  1032. wlc_hw->SFBL = RETRY_SHORT_FB;
  1033. wlc_hw->LFBL = RETRY_LONG_FB;
  1034. /* default mac retry limits */
  1035. wlc_hw->SRL = RETRY_SHORT_DEF;
  1036. wlc_hw->LRL = RETRY_LONG_DEF;
  1037. wlc_hw->chanspec = ch20mhz_chspec(1);
  1038. }
  1039. static void brcms_b_wait_for_wake(struct brcms_hardware *wlc_hw)
  1040. {
  1041. /* delay before first read of ucode state */
  1042. udelay(40);
  1043. /* wait until ucode is no longer asleep */
  1044. SPINWAIT((brcms_b_read_shm(wlc_hw, M_UCODE_DBGST) ==
  1045. DBGST_ASLEEP), wlc_hw->wlc->fastpwrup_dly);
  1046. }
  1047. /* control chip clock to save power, enable dynamic clock or force fast clock */
  1048. static void brcms_b_clkctl_clk(struct brcms_hardware *wlc_hw, enum bcma_clkmode mode)
  1049. {
  1050. if (ai_get_cccaps(wlc_hw->sih) & CC_CAP_PMU) {
  1051. /* new chips with PMU, CCS_FORCEHT will distribute the HT clock
  1052. * on backplane, but mac core will still run on ALP(not HT) when
  1053. * it enters powersave mode, which means the FCA bit may not be
  1054. * set. Should wakeup mac if driver wants it to run on HT.
  1055. */
  1056. if (wlc_hw->clk) {
  1057. if (mode == BCMA_CLKMODE_FAST) {
  1058. bcma_set32(wlc_hw->d11core,
  1059. D11REGOFFS(clk_ctl_st),
  1060. CCS_FORCEHT);
  1061. udelay(64);
  1062. SPINWAIT(
  1063. ((bcma_read32(wlc_hw->d11core,
  1064. D11REGOFFS(clk_ctl_st)) &
  1065. CCS_HTAVAIL) == 0),
  1066. PMU_MAX_TRANSITION_DLY);
  1067. WARN_ON(!(bcma_read32(wlc_hw->d11core,
  1068. D11REGOFFS(clk_ctl_st)) &
  1069. CCS_HTAVAIL));
  1070. } else {
  1071. if ((ai_get_pmurev(wlc_hw->sih) == 0) &&
  1072. (bcma_read32(wlc_hw->d11core,
  1073. D11REGOFFS(clk_ctl_st)) &
  1074. (CCS_FORCEHT | CCS_HTAREQ)))
  1075. SPINWAIT(
  1076. ((bcma_read32(wlc_hw->d11core,
  1077. offsetof(struct d11regs,
  1078. clk_ctl_st)) &
  1079. CCS_HTAVAIL) == 0),
  1080. PMU_MAX_TRANSITION_DLY);
  1081. bcma_mask32(wlc_hw->d11core,
  1082. D11REGOFFS(clk_ctl_st),
  1083. ~CCS_FORCEHT);
  1084. }
  1085. }
  1086. wlc_hw->forcefastclk = (mode == BCMA_CLKMODE_FAST);
  1087. } else {
  1088. /* old chips w/o PMU, force HT through cc,
  1089. * then use FCA to verify mac is running fast clock
  1090. */
  1091. wlc_hw->forcefastclk = ai_clkctl_cc(wlc_hw->sih, mode);
  1092. /* check fast clock is available (if core is not in reset) */
  1093. if (wlc_hw->forcefastclk && wlc_hw->clk)
  1094. WARN_ON(!(bcma_aread32(wlc_hw->d11core, BCMA_IOST) &
  1095. SISF_FCLKA));
  1096. /*
  1097. * keep the ucode wake bit on if forcefastclk is on since we
  1098. * do not want ucode to put us back to slow clock when it dozes
  1099. * for PM mode. Code below matches the wake override bit with
  1100. * current forcefastclk state. Only setting bit in wake_override
  1101. * instead of waking ucode immediately since old code had this
  1102. * behavior. Older code set wlc->forcefastclk but only had the
  1103. * wake happen if the wakup_ucode work (protected by an up
  1104. * check) was executed just below.
  1105. */
  1106. if (wlc_hw->forcefastclk)
  1107. mboolset(wlc_hw->wake_override,
  1108. BRCMS_WAKE_OVERRIDE_FORCEFAST);
  1109. else
  1110. mboolclr(wlc_hw->wake_override,
  1111. BRCMS_WAKE_OVERRIDE_FORCEFAST);
  1112. }
  1113. }
  1114. /* set or clear ucode host flag bits
  1115. * it has an optimization for no-change write
  1116. * it only writes through shared memory when the core has clock;
  1117. * pre-CLK changes should use wlc_write_mhf to get around the optimization
  1118. *
  1119. *
  1120. * bands values are: BRCM_BAND_AUTO <--- Current band only
  1121. * BRCM_BAND_5G <--- 5G band only
  1122. * BRCM_BAND_2G <--- 2G band only
  1123. * BRCM_BAND_ALL <--- All bands
  1124. */
  1125. void
  1126. brcms_b_mhf(struct brcms_hardware *wlc_hw, u8 idx, u16 mask, u16 val,
  1127. int bands)
  1128. {
  1129. u16 save;
  1130. u16 addr[MHFMAX] = {
  1131. M_HOST_FLAGS1, M_HOST_FLAGS2, M_HOST_FLAGS3, M_HOST_FLAGS4,
  1132. M_HOST_FLAGS5
  1133. };
  1134. struct brcms_hw_band *band;
  1135. if ((val & ~mask) || idx >= MHFMAX)
  1136. return; /* error condition */
  1137. switch (bands) {
  1138. /* Current band only or all bands,
  1139. * then set the band to current band
  1140. */
  1141. case BRCM_BAND_AUTO:
  1142. case BRCM_BAND_ALL:
  1143. band = wlc_hw->band;
  1144. break;
  1145. case BRCM_BAND_5G:
  1146. band = wlc_hw->bandstate[BAND_5G_INDEX];
  1147. break;
  1148. case BRCM_BAND_2G:
  1149. band = wlc_hw->bandstate[BAND_2G_INDEX];
  1150. break;
  1151. default:
  1152. band = NULL; /* error condition */
  1153. }
  1154. if (band) {
  1155. save = band->mhfs[idx];
  1156. band->mhfs[idx] = (band->mhfs[idx] & ~mask) | val;
  1157. /* optimization: only write through if changed, and
  1158. * changed band is the current band
  1159. */
  1160. if (wlc_hw->clk && (band->mhfs[idx] != save)
  1161. && (band == wlc_hw->band))
  1162. brcms_b_write_shm(wlc_hw, addr[idx],
  1163. (u16) band->mhfs[idx]);
  1164. }
  1165. if (bands == BRCM_BAND_ALL) {
  1166. wlc_hw->bandstate[0]->mhfs[idx] =
  1167. (wlc_hw->bandstate[0]->mhfs[idx] & ~mask) | val;
  1168. wlc_hw->bandstate[1]->mhfs[idx] =
  1169. (wlc_hw->bandstate[1]->mhfs[idx] & ~mask) | val;
  1170. }
  1171. }
  1172. /* set the maccontrol register to desired reset state and
  1173. * initialize the sw cache of the register
  1174. */
  1175. static void brcms_c_mctrl_reset(struct brcms_hardware *wlc_hw)
  1176. {
  1177. /* IHR accesses are always enabled, PSM disabled, HPS off and WAKE on */
  1178. wlc_hw->maccontrol = 0;
  1179. wlc_hw->suspended_fifos = 0;
  1180. wlc_hw->wake_override = 0;
  1181. wlc_hw->mute_override = 0;
  1182. brcms_b_mctrl(wlc_hw, ~0, MCTL_IHR_EN | MCTL_WAKE);
  1183. }
  1184. /*
  1185. * write the software state of maccontrol and
  1186. * overrides to the maccontrol register
  1187. */
  1188. static void brcms_c_mctrl_write(struct brcms_hardware *wlc_hw)
  1189. {
  1190. u32 maccontrol = wlc_hw->maccontrol;
  1191. /* OR in the wake bit if overridden */
  1192. if (wlc_hw->wake_override)
  1193. maccontrol |= MCTL_WAKE;
  1194. /* set AP and INFRA bits for mute if needed */
  1195. if (wlc_hw->mute_override) {
  1196. maccontrol &= ~(MCTL_AP);
  1197. maccontrol |= MCTL_INFRA;
  1198. }
  1199. bcma_write32(wlc_hw->d11core, D11REGOFFS(maccontrol),
  1200. maccontrol);
  1201. }
  1202. /* set or clear maccontrol bits */
  1203. void brcms_b_mctrl(struct brcms_hardware *wlc_hw, u32 mask, u32 val)
  1204. {
  1205. u32 maccontrol;
  1206. u32 new_maccontrol;
  1207. if (val & ~mask)
  1208. return; /* error condition */
  1209. maccontrol = wlc_hw->maccontrol;
  1210. new_maccontrol = (maccontrol & ~mask) | val;
  1211. /* if the new maccontrol value is the same as the old, nothing to do */
  1212. if (new_maccontrol == maccontrol)
  1213. return;
  1214. /* something changed, cache the new value */
  1215. wlc_hw->maccontrol = new_maccontrol;
  1216. /* write the new values with overrides applied */
  1217. brcms_c_mctrl_write(wlc_hw);
  1218. }
  1219. void brcms_c_ucode_wake_override_set(struct brcms_hardware *wlc_hw,
  1220. u32 override_bit)
  1221. {
  1222. if (wlc_hw->wake_override || (wlc_hw->maccontrol & MCTL_WAKE)) {
  1223. mboolset(wlc_hw->wake_override, override_bit);
  1224. return;
  1225. }
  1226. mboolset(wlc_hw->wake_override, override_bit);
  1227. brcms_c_mctrl_write(wlc_hw);
  1228. brcms_b_wait_for_wake(wlc_hw);
  1229. }
  1230. void brcms_c_ucode_wake_override_clear(struct brcms_hardware *wlc_hw,
  1231. u32 override_bit)
  1232. {
  1233. mboolclr(wlc_hw->wake_override, override_bit);
  1234. if (wlc_hw->wake_override || (wlc_hw->maccontrol & MCTL_WAKE))
  1235. return;
  1236. brcms_c_mctrl_write(wlc_hw);
  1237. }
  1238. /* When driver needs ucode to stop beaconing, it has to make sure that
  1239. * MCTL_AP is clear and MCTL_INFRA is set
  1240. * Mode MCTL_AP MCTL_INFRA
  1241. * AP 1 1
  1242. * STA 0 1 <--- This will ensure no beacons
  1243. * IBSS 0 0
  1244. */
  1245. static void brcms_c_ucode_mute_override_set(struct brcms_hardware *wlc_hw)
  1246. {
  1247. wlc_hw->mute_override = 1;
  1248. /* if maccontrol already has AP == 0 and INFRA == 1 without this
  1249. * override, then there is no change to write
  1250. */
  1251. if ((wlc_hw->maccontrol & (MCTL_AP | MCTL_INFRA)) == MCTL_INFRA)
  1252. return;
  1253. brcms_c_mctrl_write(wlc_hw);
  1254. }
  1255. /* Clear the override on AP and INFRA bits */
  1256. static void brcms_c_ucode_mute_override_clear(struct brcms_hardware *wlc_hw)
  1257. {
  1258. if (wlc_hw->mute_override == 0)
  1259. return;
  1260. wlc_hw->mute_override = 0;
  1261. /* if maccontrol already has AP == 0 and INFRA == 1 without this
  1262. * override, then there is no change to write
  1263. */
  1264. if ((wlc_hw->maccontrol & (MCTL_AP | MCTL_INFRA)) == MCTL_INFRA)
  1265. return;
  1266. brcms_c_mctrl_write(wlc_hw);
  1267. }
  1268. /*
  1269. * Write a MAC address to the given match reg offset in the RXE match engine.
  1270. */
  1271. static void
  1272. brcms_b_set_addrmatch(struct brcms_hardware *wlc_hw, int match_reg_offset,
  1273. const u8 *addr)
  1274. {
  1275. struct bcma_device *core = wlc_hw->d11core;
  1276. u16 mac_l;
  1277. u16 mac_m;
  1278. u16 mac_h;
  1279. brcms_dbg_rx(core, "wl%d: brcms_b_set_addrmatch\n", wlc_hw->unit);
  1280. mac_l = addr[0] | (addr[1] << 8);
  1281. mac_m = addr[2] | (addr[3] << 8);
  1282. mac_h = addr[4] | (addr[5] << 8);
  1283. /* enter the MAC addr into the RXE match registers */
  1284. bcma_write16(core, D11REGOFFS(rcm_ctl),
  1285. RCM_INC_DATA | match_reg_offset);
  1286. bcma_write16(core, D11REGOFFS(rcm_mat_data), mac_l);
  1287. bcma_write16(core, D11REGOFFS(rcm_mat_data), mac_m);
  1288. bcma_write16(core, D11REGOFFS(rcm_mat_data), mac_h);
  1289. }
  1290. void
  1291. brcms_b_write_template_ram(struct brcms_hardware *wlc_hw, int offset, int len,
  1292. void *buf)
  1293. {
  1294. struct bcma_device *core = wlc_hw->d11core;
  1295. u32 word;
  1296. __le32 word_le;
  1297. __be32 word_be;
  1298. bool be_bit;
  1299. brcms_dbg_info(core, "wl%d\n", wlc_hw->unit);
  1300. bcma_write32(core, D11REGOFFS(tplatewrptr), offset);
  1301. /* if MCTL_BIGEND bit set in mac control register,
  1302. * the chip swaps data in fifo, as well as data in
  1303. * template ram
  1304. */
  1305. be_bit = (bcma_read32(core, D11REGOFFS(maccontrol)) & MCTL_BIGEND) != 0;
  1306. while (len > 0) {
  1307. memcpy(&word, buf, sizeof(u32));
  1308. if (be_bit) {
  1309. word_be = cpu_to_be32(word);
  1310. word = *(u32 *)&word_be;
  1311. } else {
  1312. word_le = cpu_to_le32(word);
  1313. word = *(u32 *)&word_le;
  1314. }
  1315. bcma_write32(core, D11REGOFFS(tplatewrdata), word);
  1316. buf = (u8 *) buf + sizeof(u32);
  1317. len -= sizeof(u32);
  1318. }
  1319. }
  1320. static void brcms_b_set_cwmin(struct brcms_hardware *wlc_hw, u16 newmin)
  1321. {
  1322. wlc_hw->band->CWmin = newmin;
  1323. bcma_write32(wlc_hw->d11core, D11REGOFFS(objaddr),
  1324. OBJADDR_SCR_SEL | S_DOT11_CWMIN);
  1325. (void)bcma_read32(wlc_hw->d11core, D11REGOFFS(objaddr));
  1326. bcma_write32(wlc_hw->d11core, D11REGOFFS(objdata), newmin);
  1327. }
  1328. static void brcms_b_set_cwmax(struct brcms_hardware *wlc_hw, u16 newmax)
  1329. {
  1330. wlc_hw->band->CWmax = newmax;
  1331. bcma_write32(wlc_hw->d11core, D11REGOFFS(objaddr),
  1332. OBJADDR_SCR_SEL | S_DOT11_CWMAX);
  1333. (void)bcma_read32(wlc_hw->d11core, D11REGOFFS(objaddr));
  1334. bcma_write32(wlc_hw->d11core, D11REGOFFS(objdata), newmax);
  1335. }
  1336. void brcms_b_bw_set(struct brcms_hardware *wlc_hw, u16 bw)
  1337. {
  1338. bool fastclk;
  1339. /* request FAST clock if not on */
  1340. fastclk = wlc_hw->forcefastclk;
  1341. if (!fastclk)
  1342. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
  1343. wlc_phy_bw_state_set(wlc_hw->band->pi, bw);
  1344. brcms_b_phy_reset(wlc_hw);
  1345. wlc_phy_init(wlc_hw->band->pi, wlc_phy_chanspec_get(wlc_hw->band->pi));
  1346. /* restore the clk */
  1347. if (!fastclk)
  1348. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_DYNAMIC);
  1349. }
  1350. static void brcms_b_upd_synthpu(struct brcms_hardware *wlc_hw)
  1351. {
  1352. u16 v;
  1353. struct brcms_c_info *wlc = wlc_hw->wlc;
  1354. /* update SYNTHPU_DLY */
  1355. if (BRCMS_ISLCNPHY(wlc->band))
  1356. v = SYNTHPU_DLY_LPPHY_US;
  1357. else if (BRCMS_ISNPHY(wlc->band) && (NREV_GE(wlc->band->phyrev, 3)))
  1358. v = SYNTHPU_DLY_NPHY_US;
  1359. else
  1360. v = SYNTHPU_DLY_BPHY_US;
  1361. brcms_b_write_shm(wlc_hw, M_SYNTHPU_DLY, v);
  1362. }
  1363. static void brcms_c_ucode_txant_set(struct brcms_hardware *wlc_hw)
  1364. {
  1365. u16 phyctl;
  1366. u16 phytxant = wlc_hw->bmac_phytxant;
  1367. u16 mask = PHY_TXC_ANT_MASK;
  1368. /* set the Probe Response frame phy control word */
  1369. phyctl = brcms_b_read_shm(wlc_hw, M_CTXPRS_BLK + C_CTX_PCTLWD_POS);
  1370. phyctl = (phyctl & ~mask) | phytxant;
  1371. brcms_b_write_shm(wlc_hw, M_CTXPRS_BLK + C_CTX_PCTLWD_POS, phyctl);
  1372. /* set the Response (ACK/CTS) frame phy control word */
  1373. phyctl = brcms_b_read_shm(wlc_hw, M_RSP_PCTLWD);
  1374. phyctl = (phyctl & ~mask) | phytxant;
  1375. brcms_b_write_shm(wlc_hw, M_RSP_PCTLWD, phyctl);
  1376. }
  1377. static u16 brcms_b_ofdm_ratetable_offset(struct brcms_hardware *wlc_hw,
  1378. u8 rate)
  1379. {
  1380. uint i;
  1381. u8 plcp_rate = 0;
  1382. struct plcp_signal_rate_lookup {
  1383. u8 rate;
  1384. u8 signal_rate;
  1385. };
  1386. /* OFDM RATE sub-field of PLCP SIGNAL field, per 802.11 sec 17.3.4.1 */
  1387. const struct plcp_signal_rate_lookup rate_lookup[] = {
  1388. {BRCM_RATE_6M, 0xB},
  1389. {BRCM_RATE_9M, 0xF},
  1390. {BRCM_RATE_12M, 0xA},
  1391. {BRCM_RATE_18M, 0xE},
  1392. {BRCM_RATE_24M, 0x9},
  1393. {BRCM_RATE_36M, 0xD},
  1394. {BRCM_RATE_48M, 0x8},
  1395. {BRCM_RATE_54M, 0xC}
  1396. };
  1397. for (i = 0; i < ARRAY_SIZE(rate_lookup); i++) {
  1398. if (rate == rate_lookup[i].rate) {
  1399. plcp_rate = rate_lookup[i].signal_rate;
  1400. break;
  1401. }
  1402. }
  1403. /* Find the SHM pointer to the rate table entry by looking in the
  1404. * Direct-map Table
  1405. */
  1406. return 2 * brcms_b_read_shm(wlc_hw, M_RT_DIRMAP_A + (plcp_rate * 2));
  1407. }
  1408. static void brcms_upd_ofdm_pctl1_table(struct brcms_hardware *wlc_hw)
  1409. {
  1410. u8 rate;
  1411. u8 rates[8] = {
  1412. BRCM_RATE_6M, BRCM_RATE_9M, BRCM_RATE_12M, BRCM_RATE_18M,
  1413. BRCM_RATE_24M, BRCM_RATE_36M, BRCM_RATE_48M, BRCM_RATE_54M
  1414. };
  1415. u16 entry_ptr;
  1416. u16 pctl1;
  1417. uint i;
  1418. if (!BRCMS_PHY_11N_CAP(wlc_hw->band))
  1419. return;
  1420. /* walk the phy rate table and update the entries */
  1421. for (i = 0; i < ARRAY_SIZE(rates); i++) {
  1422. rate = rates[i];
  1423. entry_ptr = brcms_b_ofdm_ratetable_offset(wlc_hw, rate);
  1424. /* read the SHM Rate Table entry OFDM PCTL1 values */
  1425. pctl1 =
  1426. brcms_b_read_shm(wlc_hw, entry_ptr + M_RT_OFDM_PCTL1_POS);
  1427. /* modify the value */
  1428. pctl1 &= ~PHY_TXC1_MODE_MASK;
  1429. pctl1 |= (wlc_hw->hw_stf_ss_opmode << PHY_TXC1_MODE_SHIFT);
  1430. /* Update the SHM Rate Table entry OFDM PCTL1 values */
  1431. brcms_b_write_shm(wlc_hw, entry_ptr + M_RT_OFDM_PCTL1_POS,
  1432. pctl1);
  1433. }
  1434. }
  1435. /* band-specific init */
  1436. static void brcms_b_bsinit(struct brcms_c_info *wlc, u16 chanspec)
  1437. {
  1438. struct brcms_hardware *wlc_hw = wlc->hw;
  1439. brcms_dbg_mac80211(wlc_hw->d11core, "wl%d: bandunit %d\n", wlc_hw->unit,
  1440. wlc_hw->band->bandunit);
  1441. brcms_c_ucode_bsinit(wlc_hw);
  1442. wlc_phy_init(wlc_hw->band->pi, chanspec);
  1443. brcms_c_ucode_txant_set(wlc_hw);
  1444. /*
  1445. * cwmin is band-specific, update hardware
  1446. * with value for current band
  1447. */
  1448. brcms_b_set_cwmin(wlc_hw, wlc_hw->band->CWmin);
  1449. brcms_b_set_cwmax(wlc_hw, wlc_hw->band->CWmax);
  1450. brcms_b_update_slot_timing(wlc_hw,
  1451. wlc_hw->band->bandtype == BRCM_BAND_5G ?
  1452. true : wlc_hw->shortslot);
  1453. /* write phytype and phyvers */
  1454. brcms_b_write_shm(wlc_hw, M_PHYTYPE, (u16) wlc_hw->band->phytype);
  1455. brcms_b_write_shm(wlc_hw, M_PHYVER, (u16) wlc_hw->band->phyrev);
  1456. /*
  1457. * initialize the txphyctl1 rate table since
  1458. * shmem is shared between bands
  1459. */
  1460. brcms_upd_ofdm_pctl1_table(wlc_hw);
  1461. brcms_b_upd_synthpu(wlc_hw);
  1462. }
  1463. /* Perform a soft reset of the PHY PLL */
  1464. void brcms_b_core_phypll_reset(struct brcms_hardware *wlc_hw)
  1465. {
  1466. ai_cc_reg(wlc_hw->sih, offsetof(struct chipcregs, chipcontrol_addr),
  1467. ~0, 0);
  1468. udelay(1);
  1469. ai_cc_reg(wlc_hw->sih, offsetof(struct chipcregs, chipcontrol_data),
  1470. 0x4, 0);
  1471. udelay(1);
  1472. ai_cc_reg(wlc_hw->sih, offsetof(struct chipcregs, chipcontrol_data),
  1473. 0x4, 4);
  1474. udelay(1);
  1475. ai_cc_reg(wlc_hw->sih, offsetof(struct chipcregs, chipcontrol_data),
  1476. 0x4, 0);
  1477. udelay(1);
  1478. }
  1479. /* light way to turn on phy clock without reset for NPHY only
  1480. * refer to brcms_b_core_phy_clk for full version
  1481. */
  1482. void brcms_b_phyclk_fgc(struct brcms_hardware *wlc_hw, bool clk)
  1483. {
  1484. /* support(necessary for NPHY and HYPHY) only */
  1485. if (!BRCMS_ISNPHY(wlc_hw->band))
  1486. return;
  1487. if (ON == clk)
  1488. brcms_b_core_ioctl(wlc_hw, SICF_FGC, SICF_FGC);
  1489. else
  1490. brcms_b_core_ioctl(wlc_hw, SICF_FGC, 0);
  1491. }
  1492. void brcms_b_macphyclk_set(struct brcms_hardware *wlc_hw, bool clk)
  1493. {
  1494. if (ON == clk)
  1495. brcms_b_core_ioctl(wlc_hw, SICF_MPCLKE, SICF_MPCLKE);
  1496. else
  1497. brcms_b_core_ioctl(wlc_hw, SICF_MPCLKE, 0);
  1498. }
  1499. void brcms_b_phy_reset(struct brcms_hardware *wlc_hw)
  1500. {
  1501. struct brcms_phy_pub *pih = wlc_hw->band->pi;
  1502. u32 phy_bw_clkbits;
  1503. bool phy_in_reset = false;
  1504. brcms_dbg_info(wlc_hw->d11core, "wl%d: reset phy\n", wlc_hw->unit);
  1505. if (pih == NULL)
  1506. return;
  1507. phy_bw_clkbits = wlc_phy_clk_bwbits(wlc_hw->band->pi);
  1508. /* Specific reset sequence required for NPHY rev 3 and 4 */
  1509. if (BRCMS_ISNPHY(wlc_hw->band) && NREV_GE(wlc_hw->band->phyrev, 3) &&
  1510. NREV_LE(wlc_hw->band->phyrev, 4)) {
  1511. /* Set the PHY bandwidth */
  1512. brcms_b_core_ioctl(wlc_hw, SICF_BWMASK, phy_bw_clkbits);
  1513. udelay(1);
  1514. /* Perform a soft reset of the PHY PLL */
  1515. brcms_b_core_phypll_reset(wlc_hw);
  1516. /* reset the PHY */
  1517. brcms_b_core_ioctl(wlc_hw, (SICF_PRST | SICF_PCLKE),
  1518. (SICF_PRST | SICF_PCLKE));
  1519. phy_in_reset = true;
  1520. } else {
  1521. brcms_b_core_ioctl(wlc_hw,
  1522. (SICF_PRST | SICF_PCLKE | SICF_BWMASK),
  1523. (SICF_PRST | SICF_PCLKE | phy_bw_clkbits));
  1524. }
  1525. udelay(2);
  1526. brcms_b_core_phy_clk(wlc_hw, ON);
  1527. if (pih)
  1528. wlc_phy_anacore(pih, ON);
  1529. }
  1530. /* switch to and initialize new band */
  1531. static void brcms_b_setband(struct brcms_hardware *wlc_hw, uint bandunit,
  1532. u16 chanspec) {
  1533. struct brcms_c_info *wlc = wlc_hw->wlc;
  1534. u32 macintmask;
  1535. /* Enable the d11 core before accessing it */
  1536. if (!bcma_core_is_enabled(wlc_hw->d11core)) {
  1537. bcma_core_enable(wlc_hw->d11core, 0);
  1538. brcms_c_mctrl_reset(wlc_hw);
  1539. }
  1540. macintmask = brcms_c_setband_inact(wlc, bandunit);
  1541. if (!wlc_hw->up)
  1542. return;
  1543. brcms_b_core_phy_clk(wlc_hw, ON);
  1544. /* band-specific initializations */
  1545. brcms_b_bsinit(wlc, chanspec);
  1546. /*
  1547. * If there are any pending software interrupt bits,
  1548. * then replace these with a harmless nonzero value
  1549. * so brcms_c_dpc() will re-enable interrupts when done.
  1550. */
  1551. if (wlc->macintstatus)
  1552. wlc->macintstatus = MI_DMAINT;
  1553. /* restore macintmask */
  1554. brcms_intrsrestore(wlc->wl, macintmask);
  1555. /* ucode should still be suspended.. */
  1556. WARN_ON((bcma_read32(wlc_hw->d11core, D11REGOFFS(maccontrol)) &
  1557. MCTL_EN_MAC) != 0);
  1558. }
  1559. static bool brcms_c_isgoodchip(struct brcms_hardware *wlc_hw)
  1560. {
  1561. /* reject unsupported corerev */
  1562. if (!CONF_HAS(D11CONF, wlc_hw->corerev)) {
  1563. wiphy_err(wlc_hw->wlc->wiphy, "unsupported core rev %d\n",
  1564. wlc_hw->corerev);
  1565. return false;
  1566. }
  1567. return true;
  1568. }
  1569. /* Validate some board info parameters */
  1570. static bool brcms_c_validboardtype(struct brcms_hardware *wlc_hw)
  1571. {
  1572. uint boardrev = wlc_hw->boardrev;
  1573. /* 4 bits each for board type, major, minor, and tiny version */
  1574. uint brt = (boardrev & 0xf000) >> 12;
  1575. uint b0 = (boardrev & 0xf00) >> 8;
  1576. uint b1 = (boardrev & 0xf0) >> 4;
  1577. uint b2 = boardrev & 0xf;
  1578. /* voards from other vendors are always considered valid */
  1579. if (ai_get_boardvendor(wlc_hw->sih) != PCI_VENDOR_ID_BROADCOM)
  1580. return true;
  1581. /* do some boardrev sanity checks when boardvendor is Broadcom */
  1582. if (boardrev == 0)
  1583. return false;
  1584. if (boardrev <= 0xff)
  1585. return true;
  1586. if ((brt > 2) || (brt == 0) || (b0 > 9) || (b0 == 0) || (b1 > 9)
  1587. || (b2 > 9))
  1588. return false;
  1589. return true;
  1590. }
  1591. static void brcms_c_get_macaddr(struct brcms_hardware *wlc_hw, u8 etheraddr[ETH_ALEN])
  1592. {
  1593. struct ssb_sprom *sprom = &wlc_hw->d11core->bus->sprom;
  1594. /* If macaddr exists, use it (Sromrev4, CIS, ...). */
  1595. if (!is_zero_ether_addr(sprom->il0mac)) {
  1596. memcpy(etheraddr, sprom->il0mac, 6);
  1597. return;
  1598. }
  1599. if (wlc_hw->_nbands > 1)
  1600. memcpy(etheraddr, sprom->et1mac, 6);
  1601. else
  1602. memcpy(etheraddr, sprom->il0mac, 6);
  1603. }
  1604. /* power both the pll and external oscillator on/off */
  1605. static void brcms_b_xtal(struct brcms_hardware *wlc_hw, bool want)
  1606. {
  1607. brcms_dbg_info(wlc_hw->d11core, "wl%d: want %d\n", wlc_hw->unit, want);
  1608. /*
  1609. * dont power down if plldown is false or
  1610. * we must poll hw radio disable
  1611. */
  1612. if (!want && wlc_hw->pllreq)
  1613. return;
  1614. wlc_hw->sbclk = want;
  1615. if (!wlc_hw->sbclk) {
  1616. wlc_hw->clk = false;
  1617. if (wlc_hw->band && wlc_hw->band->pi)
  1618. wlc_phy_hw_clk_state_upd(wlc_hw->band->pi, false);
  1619. }
  1620. }
  1621. /*
  1622. * Return true if radio is disabled, otherwise false.
  1623. * hw radio disable signal is an external pin, users activate it asynchronously
  1624. * this function could be called when driver is down and w/o clock
  1625. * it operates on different registers depending on corerev and boardflag.
  1626. */
  1627. static bool brcms_b_radio_read_hwdisabled(struct brcms_hardware *wlc_hw)
  1628. {
  1629. bool v, clk, xtal;
  1630. u32 flags = 0;
  1631. xtal = wlc_hw->sbclk;
  1632. if (!xtal)
  1633. brcms_b_xtal(wlc_hw, ON);
  1634. /* may need to take core out of reset first */
  1635. clk = wlc_hw->clk;
  1636. if (!clk) {
  1637. /*
  1638. * mac no longer enables phyclk automatically when driver
  1639. * accesses phyreg throughput mac. This can be skipped since
  1640. * only mac reg is accessed below
  1641. */
  1642. if (D11REV_GE(wlc_hw->corerev, 18))
  1643. flags |= SICF_PCLKE;
  1644. /*
  1645. * TODO: test suspend/resume
  1646. *
  1647. * AI chip doesn't restore bar0win2 on
  1648. * hibernation/resume, need sw fixup
  1649. */
  1650. bcma_core_enable(wlc_hw->d11core, flags);
  1651. brcms_c_mctrl_reset(wlc_hw);
  1652. }
  1653. v = ((bcma_read32(wlc_hw->d11core,
  1654. D11REGOFFS(phydebug)) & PDBG_RFD) != 0);
  1655. /* put core back into reset */
  1656. if (!clk)
  1657. bcma_core_disable(wlc_hw->d11core, 0);
  1658. if (!xtal)
  1659. brcms_b_xtal(wlc_hw, OFF);
  1660. return v;
  1661. }
  1662. static bool wlc_dma_rxreset(struct brcms_hardware *wlc_hw, uint fifo)
  1663. {
  1664. struct dma_pub *di = wlc_hw->di[fifo];
  1665. return dma_rxreset(di);
  1666. }
  1667. /* d11 core reset
  1668. * ensure fask clock during reset
  1669. * reset dma
  1670. * reset d11(out of reset)
  1671. * reset phy(out of reset)
  1672. * clear software macintstatus for fresh new start
  1673. * one testing hack wlc_hw->noreset will bypass the d11/phy reset
  1674. */
  1675. void brcms_b_corereset(struct brcms_hardware *wlc_hw, u32 flags)
  1676. {
  1677. uint i;
  1678. bool fastclk;
  1679. if (flags == BRCMS_USE_COREFLAGS)
  1680. flags = (wlc_hw->band->pi ? wlc_hw->band->core_flags : 0);
  1681. brcms_dbg_info(wlc_hw->d11core, "wl%d: core reset\n", wlc_hw->unit);
  1682. /* request FAST clock if not on */
  1683. fastclk = wlc_hw->forcefastclk;
  1684. if (!fastclk)
  1685. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
  1686. /* reset the dma engines except first time thru */
  1687. if (bcma_core_is_enabled(wlc_hw->d11core)) {
  1688. for (i = 0; i < NFIFO; i++)
  1689. if ((wlc_hw->di[i]) && (!dma_txreset(wlc_hw->di[i])))
  1690. brcms_err(wlc_hw->d11core, "wl%d: %s: "
  1691. "dma_txreset[%d]: cannot stop dma\n",
  1692. wlc_hw->unit, __func__, i);
  1693. if ((wlc_hw->di[RX_FIFO])
  1694. && (!wlc_dma_rxreset(wlc_hw, RX_FIFO)))
  1695. brcms_err(wlc_hw->d11core, "wl%d: %s: dma_rxreset"
  1696. "[%d]: cannot stop dma\n",
  1697. wlc_hw->unit, __func__, RX_FIFO);
  1698. }
  1699. /* if noreset, just stop the psm and return */
  1700. if (wlc_hw->noreset) {
  1701. wlc_hw->wlc->macintstatus = 0; /* skip wl_dpc after down */
  1702. brcms_b_mctrl(wlc_hw, MCTL_PSM_RUN | MCTL_EN_MAC, 0);
  1703. return;
  1704. }
  1705. /*
  1706. * mac no longer enables phyclk automatically when driver accesses
  1707. * phyreg throughput mac, AND phy_reset is skipped at early stage when
  1708. * band->pi is invalid. need to enable PHY CLK
  1709. */
  1710. if (D11REV_GE(wlc_hw->corerev, 18))
  1711. flags |= SICF_PCLKE;
  1712. /*
  1713. * reset the core
  1714. * In chips with PMU, the fastclk request goes through d11 core
  1715. * reg 0x1e0, which is cleared by the core_reset. have to re-request it.
  1716. *
  1717. * This adds some delay and we can optimize it by also requesting
  1718. * fastclk through chipcommon during this period if necessary. But
  1719. * that has to work coordinate with other driver like mips/arm since
  1720. * they may touch chipcommon as well.
  1721. */
  1722. wlc_hw->clk = false;
  1723. bcma_core_enable(wlc_hw->d11core, flags);
  1724. wlc_hw->clk = true;
  1725. if (wlc_hw->band && wlc_hw->band->pi)
  1726. wlc_phy_hw_clk_state_upd(wlc_hw->band->pi, true);
  1727. brcms_c_mctrl_reset(wlc_hw);
  1728. if (ai_get_cccaps(wlc_hw->sih) & CC_CAP_PMU)
  1729. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
  1730. brcms_b_phy_reset(wlc_hw);
  1731. /* turn on PHY_PLL */
  1732. brcms_b_core_phypll_ctl(wlc_hw, true);
  1733. /* clear sw intstatus */
  1734. wlc_hw->wlc->macintstatus = 0;
  1735. /* restore the clk setting */
  1736. if (!fastclk)
  1737. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_DYNAMIC);
  1738. }
  1739. /* txfifo sizes needs to be modified(increased) since the newer cores
  1740. * have more memory.
  1741. */
  1742. static void brcms_b_corerev_fifofixup(struct brcms_hardware *wlc_hw)
  1743. {
  1744. struct bcma_device *core = wlc_hw->d11core;
  1745. u16 fifo_nu;
  1746. u16 txfifo_startblk = TXFIFO_START_BLK, txfifo_endblk;
  1747. u16 txfifo_def, txfifo_def1;
  1748. u16 txfifo_cmd;
  1749. /* tx fifos start at TXFIFO_START_BLK from the Base address */
  1750. txfifo_startblk = TXFIFO_START_BLK;
  1751. /* sequence of operations: reset fifo, set fifo size, reset fifo */
  1752. for (fifo_nu = 0; fifo_nu < NFIFO; fifo_nu++) {
  1753. txfifo_endblk = txfifo_startblk + wlc_hw->xmtfifo_sz[fifo_nu];
  1754. txfifo_def = (txfifo_startblk & 0xff) |
  1755. (((txfifo_endblk - 1) & 0xff) << TXFIFO_FIFOTOP_SHIFT);
  1756. txfifo_def1 = ((txfifo_startblk >> 8) & 0x1) |
  1757. ((((txfifo_endblk -
  1758. 1) >> 8) & 0x1) << TXFIFO_FIFOTOP_SHIFT);
  1759. txfifo_cmd =
  1760. TXFIFOCMD_RESET_MASK | (fifo_nu << TXFIFOCMD_FIFOSEL_SHIFT);
  1761. bcma_write16(core, D11REGOFFS(xmtfifocmd), txfifo_cmd);
  1762. bcma_write16(core, D11REGOFFS(xmtfifodef), txfifo_def);
  1763. bcma_write16(core, D11REGOFFS(xmtfifodef1), txfifo_def1);
  1764. bcma_write16(core, D11REGOFFS(xmtfifocmd), txfifo_cmd);
  1765. txfifo_startblk += wlc_hw->xmtfifo_sz[fifo_nu];
  1766. }
  1767. /*
  1768. * need to propagate to shm location to be in sync since ucode/hw won't
  1769. * do this
  1770. */
  1771. brcms_b_write_shm(wlc_hw, M_FIFOSIZE0,
  1772. wlc_hw->xmtfifo_sz[TX_AC_BE_FIFO]);
  1773. brcms_b_write_shm(wlc_hw, M_FIFOSIZE1,
  1774. wlc_hw->xmtfifo_sz[TX_AC_VI_FIFO]);
  1775. brcms_b_write_shm(wlc_hw, M_FIFOSIZE2,
  1776. ((wlc_hw->xmtfifo_sz[TX_AC_VO_FIFO] << 8) | wlc_hw->
  1777. xmtfifo_sz[TX_AC_BK_FIFO]));
  1778. brcms_b_write_shm(wlc_hw, M_FIFOSIZE3,
  1779. ((wlc_hw->xmtfifo_sz[TX_ATIM_FIFO] << 8) | wlc_hw->
  1780. xmtfifo_sz[TX_BCMC_FIFO]));
  1781. }
  1782. /* This function is used for changing the tsf frac register
  1783. * If spur avoidance mode is off, the mac freq will be 80/120/160Mhz
  1784. * If spur avoidance mode is on1, the mac freq will be 82/123/164Mhz
  1785. * If spur avoidance mode is on2, the mac freq will be 84/126/168Mhz
  1786. * HTPHY Formula is 2^26/freq(MHz) e.g.
  1787. * For spuron2 - 126MHz -> 2^26/126 = 532610.0
  1788. * - 532610 = 0x82082 => tsf_clk_frac_h = 0x8, tsf_clk_frac_l = 0x2082
  1789. * For spuron: 123MHz -> 2^26/123 = 545600.5
  1790. * - 545601 = 0x85341 => tsf_clk_frac_h = 0x8, tsf_clk_frac_l = 0x5341
  1791. * For spur off: 120MHz -> 2^26/120 = 559240.5
  1792. * - 559241 = 0x88889 => tsf_clk_frac_h = 0x8, tsf_clk_frac_l = 0x8889
  1793. */
  1794. void brcms_b_switch_macfreq(struct brcms_hardware *wlc_hw, u8 spurmode)
  1795. {
  1796. struct bcma_device *core = wlc_hw->d11core;
  1797. if ((ai_get_chip_id(wlc_hw->sih) == BCMA_CHIP_ID_BCM43224) ||
  1798. (ai_get_chip_id(wlc_hw->sih) == BCMA_CHIP_ID_BCM43225)) {
  1799. if (spurmode == WL_SPURAVOID_ON2) { /* 126Mhz */
  1800. bcma_write16(core, D11REGOFFS(tsf_clk_frac_l), 0x2082);
  1801. bcma_write16(core, D11REGOFFS(tsf_clk_frac_h), 0x8);
  1802. } else if (spurmode == WL_SPURAVOID_ON1) { /* 123Mhz */
  1803. bcma_write16(core, D11REGOFFS(tsf_clk_frac_l), 0x5341);
  1804. bcma_write16(core, D11REGOFFS(tsf_clk_frac_h), 0x8);
  1805. } else { /* 120Mhz */
  1806. bcma_write16(core, D11REGOFFS(tsf_clk_frac_l), 0x8889);
  1807. bcma_write16(core, D11REGOFFS(tsf_clk_frac_h), 0x8);
  1808. }
  1809. } else if (BRCMS_ISLCNPHY(wlc_hw->band)) {
  1810. if (spurmode == WL_SPURAVOID_ON1) { /* 82Mhz */
  1811. bcma_write16(core, D11REGOFFS(tsf_clk_frac_l), 0x7CE0);
  1812. bcma_write16(core, D11REGOFFS(tsf_clk_frac_h), 0xC);
  1813. } else { /* 80Mhz */
  1814. bcma_write16(core, D11REGOFFS(tsf_clk_frac_l), 0xCCCD);
  1815. bcma_write16(core, D11REGOFFS(tsf_clk_frac_h), 0xC);
  1816. }
  1817. }
  1818. }
  1819. /* Initialize GPIOs that are controlled by D11 core */
  1820. static void brcms_c_gpio_init(struct brcms_c_info *wlc)
  1821. {
  1822. struct brcms_hardware *wlc_hw = wlc->hw;
  1823. u32 gc, gm;
  1824. /* use GPIO select 0 to get all gpio signals from the gpio out reg */
  1825. brcms_b_mctrl(wlc_hw, MCTL_GPOUT_SEL_MASK, 0);
  1826. /*
  1827. * Common GPIO setup:
  1828. * G0 = LED 0 = WLAN Activity
  1829. * G1 = LED 1 = WLAN 2.4 GHz Radio State
  1830. * G2 = LED 2 = WLAN 5 GHz Radio State
  1831. * G4 = radio disable input (HI enabled, LO disabled)
  1832. */
  1833. gc = gm = 0;
  1834. /* Allocate GPIOs for mimo antenna diversity feature */
  1835. if (wlc_hw->antsel_type == ANTSEL_2x3) {
  1836. /* Enable antenna diversity, use 2x3 mode */
  1837. brcms_b_mhf(wlc_hw, MHF3, MHF3_ANTSEL_EN,
  1838. MHF3_ANTSEL_EN, BRCM_BAND_ALL);
  1839. brcms_b_mhf(wlc_hw, MHF3, MHF3_ANTSEL_MODE,
  1840. MHF3_ANTSEL_MODE, BRCM_BAND_ALL);
  1841. /* init superswitch control */
  1842. wlc_phy_antsel_init(wlc_hw->band->pi, false);
  1843. } else if (wlc_hw->antsel_type == ANTSEL_2x4) {
  1844. gm |= gc |= (BOARD_GPIO_12 | BOARD_GPIO_13);
  1845. /*
  1846. * The board itself is powered by these GPIOs
  1847. * (when not sending pattern) so set them high
  1848. */
  1849. bcma_set16(wlc_hw->d11core, D11REGOFFS(psm_gpio_oe),
  1850. (BOARD_GPIO_12 | BOARD_GPIO_13));
  1851. bcma_set16(wlc_hw->d11core, D11REGOFFS(psm_gpio_out),
  1852. (BOARD_GPIO_12 | BOARD_GPIO_13));
  1853. /* Enable antenna diversity, use 2x4 mode */
  1854. brcms_b_mhf(wlc_hw, MHF3, MHF3_ANTSEL_EN,
  1855. MHF3_ANTSEL_EN, BRCM_BAND_ALL);
  1856. brcms_b_mhf(wlc_hw, MHF3, MHF3_ANTSEL_MODE, 0,
  1857. BRCM_BAND_ALL);
  1858. /* Configure the desired clock to be 4Mhz */
  1859. brcms_b_write_shm(wlc_hw, M_ANTSEL_CLKDIV,
  1860. ANTSEL_CLKDIV_4MHZ);
  1861. }
  1862. /*
  1863. * gpio 9 controls the PA. ucode is responsible
  1864. * for wiggling out and oe
  1865. */
  1866. if (wlc_hw->boardflags & BFL_PACTRL)
  1867. gm |= gc |= BOARD_GPIO_PACTRL;
  1868. /* apply to gpiocontrol register */
  1869. bcma_chipco_gpio_control(&wlc_hw->d11core->bus->drv_cc, gm, gc);
  1870. }
  1871. static void brcms_ucode_write(struct brcms_hardware *wlc_hw,
  1872. const __le32 ucode[], const size_t nbytes)
  1873. {
  1874. struct bcma_device *core = wlc_hw->d11core;
  1875. uint i;
  1876. uint count;
  1877. brcms_dbg_info(wlc_hw->d11core, "wl%d\n", wlc_hw->unit);
  1878. count = (nbytes / sizeof(u32));
  1879. bcma_write32(core, D11REGOFFS(objaddr),
  1880. OBJADDR_AUTO_INC | OBJADDR_UCM_SEL);
  1881. (void)bcma_read32(core, D11REGOFFS(objaddr));
  1882. for (i = 0; i < count; i++)
  1883. bcma_write32(core, D11REGOFFS(objdata), le32_to_cpu(ucode[i]));
  1884. }
  1885. static void brcms_ucode_download(struct brcms_hardware *wlc_hw)
  1886. {
  1887. struct brcms_c_info *wlc;
  1888. struct brcms_ucode *ucode = &wlc_hw->wlc->wl->ucode;
  1889. wlc = wlc_hw->wlc;
  1890. if (wlc_hw->ucode_loaded)
  1891. return;
  1892. if (D11REV_IS(wlc_hw->corerev, 17) || D11REV_IS(wlc_hw->corerev, 23)) {
  1893. if (BRCMS_ISNPHY(wlc_hw->band)) {
  1894. brcms_ucode_write(wlc_hw, ucode->bcm43xx_16_mimo,
  1895. ucode->bcm43xx_16_mimosz);
  1896. wlc_hw->ucode_loaded = true;
  1897. } else
  1898. brcms_err(wlc_hw->d11core,
  1899. "%s: wl%d: unsupported phy in corerev %d\n",
  1900. __func__, wlc_hw->unit, wlc_hw->corerev);
  1901. } else if (D11REV_IS(wlc_hw->corerev, 24)) {
  1902. if (BRCMS_ISLCNPHY(wlc_hw->band)) {
  1903. brcms_ucode_write(wlc_hw, ucode->bcm43xx_24_lcn,
  1904. ucode->bcm43xx_24_lcnsz);
  1905. wlc_hw->ucode_loaded = true;
  1906. } else {
  1907. brcms_err(wlc_hw->d11core,
  1908. "%s: wl%d: unsupported phy in corerev %d\n",
  1909. __func__, wlc_hw->unit, wlc_hw->corerev);
  1910. }
  1911. }
  1912. }
  1913. void brcms_b_txant_set(struct brcms_hardware *wlc_hw, u16 phytxant)
  1914. {
  1915. /* update sw state */
  1916. wlc_hw->bmac_phytxant = phytxant;
  1917. /* push to ucode if up */
  1918. if (!wlc_hw->up)
  1919. return;
  1920. brcms_c_ucode_txant_set(wlc_hw);
  1921. }
  1922. u16 brcms_b_get_txant(struct brcms_hardware *wlc_hw)
  1923. {
  1924. return (u16) wlc_hw->wlc->stf->txant;
  1925. }
  1926. void brcms_b_antsel_type_set(struct brcms_hardware *wlc_hw, u8 antsel_type)
  1927. {
  1928. wlc_hw->antsel_type = antsel_type;
  1929. /* Update the antsel type for phy module to use */
  1930. wlc_phy_antsel_type_set(wlc_hw->band->pi, antsel_type);
  1931. }
  1932. static void brcms_b_fifoerrors(struct brcms_hardware *wlc_hw)
  1933. {
  1934. bool fatal = false;
  1935. uint unit;
  1936. uint intstatus, idx;
  1937. struct bcma_device *core = wlc_hw->d11core;
  1938. unit = wlc_hw->unit;
  1939. for (idx = 0; idx < NFIFO; idx++) {
  1940. /* read intstatus register and ignore any non-error bits */
  1941. intstatus =
  1942. bcma_read32(core,
  1943. D11REGOFFS(intctrlregs[idx].intstatus)) &
  1944. I_ERRORS;
  1945. if (!intstatus)
  1946. continue;
  1947. brcms_dbg_int(core, "wl%d: intstatus%d 0x%x\n",
  1948. unit, idx, intstatus);
  1949. if (intstatus & I_RO) {
  1950. brcms_err(core, "wl%d: fifo %d: receive fifo "
  1951. "overflow\n", unit, idx);
  1952. fatal = true;
  1953. }
  1954. if (intstatus & I_PC) {
  1955. brcms_err(core, "wl%d: fifo %d: descriptor error\n",
  1956. unit, idx);
  1957. fatal = true;
  1958. }
  1959. if (intstatus & I_PD) {
  1960. brcms_err(core, "wl%d: fifo %d: data error\n", unit,
  1961. idx);
  1962. fatal = true;
  1963. }
  1964. if (intstatus & I_DE) {
  1965. brcms_err(core, "wl%d: fifo %d: descriptor protocol "
  1966. "error\n", unit, idx);
  1967. fatal = true;
  1968. }
  1969. if (intstatus & I_RU)
  1970. brcms_err(core, "wl%d: fifo %d: receive descriptor "
  1971. "underflow\n", idx, unit);
  1972. if (intstatus & I_XU) {
  1973. brcms_err(core, "wl%d: fifo %d: transmit fifo "
  1974. "underflow\n", idx, unit);
  1975. fatal = true;
  1976. }
  1977. if (fatal) {
  1978. brcms_fatal_error(wlc_hw->wlc->wl); /* big hammer */
  1979. break;
  1980. } else
  1981. bcma_write32(core,
  1982. D11REGOFFS(intctrlregs[idx].intstatus),
  1983. intstatus);
  1984. }
  1985. }
  1986. void brcms_c_intrson(struct brcms_c_info *wlc)
  1987. {
  1988. struct brcms_hardware *wlc_hw = wlc->hw;
  1989. wlc->macintmask = wlc->defmacintmask;
  1990. bcma_write32(wlc_hw->d11core, D11REGOFFS(macintmask), wlc->macintmask);
  1991. }
  1992. u32 brcms_c_intrsoff(struct brcms_c_info *wlc)
  1993. {
  1994. struct brcms_hardware *wlc_hw = wlc->hw;
  1995. u32 macintmask;
  1996. if (!wlc_hw->clk)
  1997. return 0;
  1998. macintmask = wlc->macintmask; /* isr can still happen */
  1999. bcma_write32(wlc_hw->d11core, D11REGOFFS(macintmask), 0);
  2000. (void)bcma_read32(wlc_hw->d11core, D11REGOFFS(macintmask));
  2001. udelay(1); /* ensure int line is no longer driven */
  2002. wlc->macintmask = 0;
  2003. /* return previous macintmask; resolve race between us and our isr */
  2004. return wlc->macintstatus ? 0 : macintmask;
  2005. }
  2006. void brcms_c_intrsrestore(struct brcms_c_info *wlc, u32 macintmask)
  2007. {
  2008. struct brcms_hardware *wlc_hw = wlc->hw;
  2009. if (!wlc_hw->clk)
  2010. return;
  2011. wlc->macintmask = macintmask;
  2012. bcma_write32(wlc_hw->d11core, D11REGOFFS(macintmask), wlc->macintmask);
  2013. }
  2014. /* assumes that the d11 MAC is enabled */
  2015. static void brcms_b_tx_fifo_suspend(struct brcms_hardware *wlc_hw,
  2016. uint tx_fifo)
  2017. {
  2018. u8 fifo = 1 << tx_fifo;
  2019. /* Two clients of this code, 11h Quiet period and scanning. */
  2020. /* only suspend if not already suspended */
  2021. if ((wlc_hw->suspended_fifos & fifo) == fifo)
  2022. return;
  2023. /* force the core awake only if not already */
  2024. if (wlc_hw->suspended_fifos == 0)
  2025. brcms_c_ucode_wake_override_set(wlc_hw,
  2026. BRCMS_WAKE_OVERRIDE_TXFIFO);
  2027. wlc_hw->suspended_fifos |= fifo;
  2028. if (wlc_hw->di[tx_fifo]) {
  2029. /*
  2030. * Suspending AMPDU transmissions in the middle can cause
  2031. * underflow which may result in mismatch between ucode and
  2032. * driver so suspend the mac before suspending the FIFO
  2033. */
  2034. if (BRCMS_PHY_11N_CAP(wlc_hw->band))
  2035. brcms_c_suspend_mac_and_wait(wlc_hw->wlc);
  2036. dma_txsuspend(wlc_hw->di[tx_fifo]);
  2037. if (BRCMS_PHY_11N_CAP(wlc_hw->band))
  2038. brcms_c_enable_mac(wlc_hw->wlc);
  2039. }
  2040. }
  2041. static void brcms_b_tx_fifo_resume(struct brcms_hardware *wlc_hw,
  2042. uint tx_fifo)
  2043. {
  2044. /* BMAC_NOTE: BRCMS_TX_FIFO_ENAB is done in brcms_c_dpc() for DMA case
  2045. * but need to be done here for PIO otherwise the watchdog will catch
  2046. * the inconsistency and fire
  2047. */
  2048. /* Two clients of this code, 11h Quiet period and scanning. */
  2049. if (wlc_hw->di[tx_fifo])
  2050. dma_txresume(wlc_hw->di[tx_fifo]);
  2051. /* allow core to sleep again */
  2052. if (wlc_hw->suspended_fifos == 0)
  2053. return;
  2054. else {
  2055. wlc_hw->suspended_fifos &= ~(1 << tx_fifo);
  2056. if (wlc_hw->suspended_fifos == 0)
  2057. brcms_c_ucode_wake_override_clear(wlc_hw,
  2058. BRCMS_WAKE_OVERRIDE_TXFIFO);
  2059. }
  2060. }
  2061. /* precondition: requires the mac core to be enabled */
  2062. static void brcms_b_mute(struct brcms_hardware *wlc_hw, bool mute_tx)
  2063. {
  2064. static const u8 null_ether_addr[ETH_ALEN] = {0, 0, 0, 0, 0, 0};
  2065. u8 *ethaddr = wlc_hw->wlc->pub->cur_etheraddr;
  2066. if (mute_tx) {
  2067. /* suspend tx fifos */
  2068. brcms_b_tx_fifo_suspend(wlc_hw, TX_DATA_FIFO);
  2069. brcms_b_tx_fifo_suspend(wlc_hw, TX_CTL_FIFO);
  2070. brcms_b_tx_fifo_suspend(wlc_hw, TX_AC_BK_FIFO);
  2071. brcms_b_tx_fifo_suspend(wlc_hw, TX_AC_VI_FIFO);
  2072. /* zero the address match register so we do not send ACKs */
  2073. brcms_b_set_addrmatch(wlc_hw, RCM_MAC_OFFSET, null_ether_addr);
  2074. } else {
  2075. /* resume tx fifos */
  2076. brcms_b_tx_fifo_resume(wlc_hw, TX_DATA_FIFO);
  2077. brcms_b_tx_fifo_resume(wlc_hw, TX_CTL_FIFO);
  2078. brcms_b_tx_fifo_resume(wlc_hw, TX_AC_BK_FIFO);
  2079. brcms_b_tx_fifo_resume(wlc_hw, TX_AC_VI_FIFO);
  2080. /* Restore address */
  2081. brcms_b_set_addrmatch(wlc_hw, RCM_MAC_OFFSET, ethaddr);
  2082. }
  2083. wlc_phy_mute_upd(wlc_hw->band->pi, mute_tx, 0);
  2084. if (mute_tx)
  2085. brcms_c_ucode_mute_override_set(wlc_hw);
  2086. else
  2087. brcms_c_ucode_mute_override_clear(wlc_hw);
  2088. }
  2089. void
  2090. brcms_c_mute(struct brcms_c_info *wlc, bool mute_tx)
  2091. {
  2092. brcms_b_mute(wlc->hw, mute_tx);
  2093. }
  2094. /*
  2095. * Read and clear macintmask and macintstatus and intstatus registers.
  2096. * This routine should be called with interrupts off
  2097. * Return:
  2098. * -1 if brcms_deviceremoved(wlc) evaluates to true;
  2099. * 0 if the interrupt is not for us, or we are in some special cases;
  2100. * device interrupt status bits otherwise.
  2101. */
  2102. static inline u32 wlc_intstatus(struct brcms_c_info *wlc, bool in_isr)
  2103. {
  2104. struct brcms_hardware *wlc_hw = wlc->hw;
  2105. struct bcma_device *core = wlc_hw->d11core;
  2106. u32 macintstatus, mask;
  2107. /* macintstatus includes a DMA interrupt summary bit */
  2108. macintstatus = bcma_read32(core, D11REGOFFS(macintstatus));
  2109. mask = in_isr ? wlc->macintmask : wlc->defmacintmask;
  2110. trace_brcms_macintstatus(&core->dev, in_isr, macintstatus, mask);
  2111. /* detect cardbus removed, in power down(suspend) and in reset */
  2112. if (brcms_deviceremoved(wlc))
  2113. return -1;
  2114. /* brcms_deviceremoved() succeeds even when the core is still resetting,
  2115. * handle that case here.
  2116. */
  2117. if (macintstatus == 0xffffffff)
  2118. return 0;
  2119. /* defer unsolicited interrupts */
  2120. macintstatus &= mask;
  2121. /* if not for us */
  2122. if (macintstatus == 0)
  2123. return 0;
  2124. /* turn off the interrupts */
  2125. bcma_write32(core, D11REGOFFS(macintmask), 0);
  2126. (void)bcma_read32(core, D11REGOFFS(macintmask));
  2127. wlc->macintmask = 0;
  2128. /* clear device interrupts */
  2129. bcma_write32(core, D11REGOFFS(macintstatus), macintstatus);
  2130. /* MI_DMAINT is indication of non-zero intstatus */
  2131. if (macintstatus & MI_DMAINT)
  2132. /*
  2133. * only fifo interrupt enabled is I_RI in
  2134. * RX_FIFO. If MI_DMAINT is set, assume it
  2135. * is set and clear the interrupt.
  2136. */
  2137. bcma_write32(core, D11REGOFFS(intctrlregs[RX_FIFO].intstatus),
  2138. DEF_RXINTMASK);
  2139. return macintstatus;
  2140. }
  2141. /* Update wlc->macintstatus and wlc->intstatus[]. */
  2142. /* Return true if they are updated successfully. false otherwise */
  2143. bool brcms_c_intrsupd(struct brcms_c_info *wlc)
  2144. {
  2145. u32 macintstatus;
  2146. /* read and clear macintstatus and intstatus registers */
  2147. macintstatus = wlc_intstatus(wlc, false);
  2148. /* device is removed */
  2149. if (macintstatus == 0xffffffff)
  2150. return false;
  2151. /* update interrupt status in software */
  2152. wlc->macintstatus |= macintstatus;
  2153. return true;
  2154. }
  2155. /*
  2156. * First-level interrupt processing.
  2157. * Return true if this was our interrupt
  2158. * and if further brcms_c_dpc() processing is required,
  2159. * false otherwise.
  2160. */
  2161. bool brcms_c_isr(struct brcms_c_info *wlc)
  2162. {
  2163. struct brcms_hardware *wlc_hw = wlc->hw;
  2164. u32 macintstatus;
  2165. if (!wlc_hw->up || !wlc->macintmask)
  2166. return false;
  2167. /* read and clear macintstatus and intstatus registers */
  2168. macintstatus = wlc_intstatus(wlc, true);
  2169. if (macintstatus == 0xffffffff) {
  2170. brcms_err(wlc_hw->d11core,
  2171. "DEVICEREMOVED detected in the ISR code path\n");
  2172. return false;
  2173. }
  2174. /* it is not for us */
  2175. if (macintstatus == 0)
  2176. return false;
  2177. /* save interrupt status bits */
  2178. wlc->macintstatus = macintstatus;
  2179. return true;
  2180. }
  2181. void brcms_c_suspend_mac_and_wait(struct brcms_c_info *wlc)
  2182. {
  2183. struct brcms_hardware *wlc_hw = wlc->hw;
  2184. struct bcma_device *core = wlc_hw->d11core;
  2185. u32 mc, mi;
  2186. brcms_dbg_mac80211(core, "wl%d: bandunit %d\n", wlc_hw->unit,
  2187. wlc_hw->band->bandunit);
  2188. /*
  2189. * Track overlapping suspend requests
  2190. */
  2191. wlc_hw->mac_suspend_depth++;
  2192. if (wlc_hw->mac_suspend_depth > 1)
  2193. return;
  2194. /* force the core awake */
  2195. brcms_c_ucode_wake_override_set(wlc_hw, BRCMS_WAKE_OVERRIDE_MACSUSPEND);
  2196. mc = bcma_read32(core, D11REGOFFS(maccontrol));
  2197. if (mc == 0xffffffff) {
  2198. brcms_err(core, "wl%d: %s: dead chip\n", wlc_hw->unit,
  2199. __func__);
  2200. brcms_down(wlc->wl);
  2201. return;
  2202. }
  2203. WARN_ON(mc & MCTL_PSM_JMP_0);
  2204. WARN_ON(!(mc & MCTL_PSM_RUN));
  2205. WARN_ON(!(mc & MCTL_EN_MAC));
  2206. mi = bcma_read32(core, D11REGOFFS(macintstatus));
  2207. if (mi == 0xffffffff) {
  2208. brcms_err(core, "wl%d: %s: dead chip\n", wlc_hw->unit,
  2209. __func__);
  2210. brcms_down(wlc->wl);
  2211. return;
  2212. }
  2213. WARN_ON(mi & MI_MACSSPNDD);
  2214. brcms_b_mctrl(wlc_hw, MCTL_EN_MAC, 0);
  2215. SPINWAIT(!(bcma_read32(core, D11REGOFFS(macintstatus)) & MI_MACSSPNDD),
  2216. BRCMS_MAX_MAC_SUSPEND);
  2217. if (!(bcma_read32(core, D11REGOFFS(macintstatus)) & MI_MACSSPNDD)) {
  2218. brcms_err(core, "wl%d: wlc_suspend_mac_and_wait: waited %d uS"
  2219. " and MI_MACSSPNDD is still not on.\n",
  2220. wlc_hw->unit, BRCMS_MAX_MAC_SUSPEND);
  2221. brcms_err(core, "wl%d: psmdebug 0x%08x, phydebug 0x%08x, "
  2222. "psm_brc 0x%04x\n", wlc_hw->unit,
  2223. bcma_read32(core, D11REGOFFS(psmdebug)),
  2224. bcma_read32(core, D11REGOFFS(phydebug)),
  2225. bcma_read16(core, D11REGOFFS(psm_brc)));
  2226. }
  2227. mc = bcma_read32(core, D11REGOFFS(maccontrol));
  2228. if (mc == 0xffffffff) {
  2229. brcms_err(core, "wl%d: %s: dead chip\n", wlc_hw->unit,
  2230. __func__);
  2231. brcms_down(wlc->wl);
  2232. return;
  2233. }
  2234. WARN_ON(mc & MCTL_PSM_JMP_0);
  2235. WARN_ON(!(mc & MCTL_PSM_RUN));
  2236. WARN_ON(mc & MCTL_EN_MAC);
  2237. }
  2238. void brcms_c_enable_mac(struct brcms_c_info *wlc)
  2239. {
  2240. struct brcms_hardware *wlc_hw = wlc->hw;
  2241. struct bcma_device *core = wlc_hw->d11core;
  2242. u32 mc, mi;
  2243. brcms_dbg_mac80211(core, "wl%d: bandunit %d\n", wlc_hw->unit,
  2244. wlc->band->bandunit);
  2245. /*
  2246. * Track overlapping suspend requests
  2247. */
  2248. wlc_hw->mac_suspend_depth--;
  2249. if (wlc_hw->mac_suspend_depth > 0)
  2250. return;
  2251. mc = bcma_read32(core, D11REGOFFS(maccontrol));
  2252. WARN_ON(mc & MCTL_PSM_JMP_0);
  2253. WARN_ON(mc & MCTL_EN_MAC);
  2254. WARN_ON(!(mc & MCTL_PSM_RUN));
  2255. brcms_b_mctrl(wlc_hw, MCTL_EN_MAC, MCTL_EN_MAC);
  2256. bcma_write32(core, D11REGOFFS(macintstatus), MI_MACSSPNDD);
  2257. mc = bcma_read32(core, D11REGOFFS(maccontrol));
  2258. WARN_ON(mc & MCTL_PSM_JMP_0);
  2259. WARN_ON(!(mc & MCTL_EN_MAC));
  2260. WARN_ON(!(mc & MCTL_PSM_RUN));
  2261. mi = bcma_read32(core, D11REGOFFS(macintstatus));
  2262. WARN_ON(mi & MI_MACSSPNDD);
  2263. brcms_c_ucode_wake_override_clear(wlc_hw,
  2264. BRCMS_WAKE_OVERRIDE_MACSUSPEND);
  2265. }
  2266. void brcms_b_band_stf_ss_set(struct brcms_hardware *wlc_hw, u8 stf_mode)
  2267. {
  2268. wlc_hw->hw_stf_ss_opmode = stf_mode;
  2269. if (wlc_hw->clk)
  2270. brcms_upd_ofdm_pctl1_table(wlc_hw);
  2271. }
  2272. static bool brcms_b_validate_chip_access(struct brcms_hardware *wlc_hw)
  2273. {
  2274. struct bcma_device *core = wlc_hw->d11core;
  2275. u32 w, val;
  2276. struct wiphy *wiphy = wlc_hw->wlc->wiphy;
  2277. /* Validate dchip register access */
  2278. bcma_write32(core, D11REGOFFS(objaddr), OBJADDR_SHM_SEL | 0);
  2279. (void)bcma_read32(core, D11REGOFFS(objaddr));
  2280. w = bcma_read32(core, D11REGOFFS(objdata));
  2281. /* Can we write and read back a 32bit register? */
  2282. bcma_write32(core, D11REGOFFS(objaddr), OBJADDR_SHM_SEL | 0);
  2283. (void)bcma_read32(core, D11REGOFFS(objaddr));
  2284. bcma_write32(core, D11REGOFFS(objdata), (u32) 0xaa5555aa);
  2285. bcma_write32(core, D11REGOFFS(objaddr), OBJADDR_SHM_SEL | 0);
  2286. (void)bcma_read32(core, D11REGOFFS(objaddr));
  2287. val = bcma_read32(core, D11REGOFFS(objdata));
  2288. if (val != (u32) 0xaa5555aa) {
  2289. wiphy_err(wiphy, "wl%d: validate_chip_access: SHM = 0x%x, "
  2290. "expected 0xaa5555aa\n", wlc_hw->unit, val);
  2291. return false;
  2292. }
  2293. bcma_write32(core, D11REGOFFS(objaddr), OBJADDR_SHM_SEL | 0);
  2294. (void)bcma_read32(core, D11REGOFFS(objaddr));
  2295. bcma_write32(core, D11REGOFFS(objdata), (u32) 0x55aaaa55);
  2296. bcma_write32(core, D11REGOFFS(objaddr), OBJADDR_SHM_SEL | 0);
  2297. (void)bcma_read32(core, D11REGOFFS(objaddr));
  2298. val = bcma_read32(core, D11REGOFFS(objdata));
  2299. if (val != (u32) 0x55aaaa55) {
  2300. wiphy_err(wiphy, "wl%d: validate_chip_access: SHM = 0x%x, "
  2301. "expected 0x55aaaa55\n", wlc_hw->unit, val);
  2302. return false;
  2303. }
  2304. bcma_write32(core, D11REGOFFS(objaddr), OBJADDR_SHM_SEL | 0);
  2305. (void)bcma_read32(core, D11REGOFFS(objaddr));
  2306. bcma_write32(core, D11REGOFFS(objdata), w);
  2307. /* clear CFPStart */
  2308. bcma_write32(core, D11REGOFFS(tsf_cfpstart), 0);
  2309. w = bcma_read32(core, D11REGOFFS(maccontrol));
  2310. if ((w != (MCTL_IHR_EN | MCTL_WAKE)) &&
  2311. (w != (MCTL_IHR_EN | MCTL_GMODE | MCTL_WAKE))) {
  2312. wiphy_err(wiphy, "wl%d: validate_chip_access: maccontrol = "
  2313. "0x%x, expected 0x%x or 0x%x\n", wlc_hw->unit, w,
  2314. (MCTL_IHR_EN | MCTL_WAKE),
  2315. (MCTL_IHR_EN | MCTL_GMODE | MCTL_WAKE));
  2316. return false;
  2317. }
  2318. return true;
  2319. }
  2320. #define PHYPLL_WAIT_US 100000
  2321. void brcms_b_core_phypll_ctl(struct brcms_hardware *wlc_hw, bool on)
  2322. {
  2323. struct bcma_device *core = wlc_hw->d11core;
  2324. u32 tmp;
  2325. brcms_dbg_info(core, "wl%d\n", wlc_hw->unit);
  2326. tmp = 0;
  2327. if (on) {
  2328. if ((ai_get_chip_id(wlc_hw->sih) == BCMA_CHIP_ID_BCM4313)) {
  2329. bcma_set32(core, D11REGOFFS(clk_ctl_st),
  2330. CCS_ERSRC_REQ_HT |
  2331. CCS_ERSRC_REQ_D11PLL |
  2332. CCS_ERSRC_REQ_PHYPLL);
  2333. SPINWAIT((bcma_read32(core, D11REGOFFS(clk_ctl_st)) &
  2334. CCS_ERSRC_AVAIL_HT) != CCS_ERSRC_AVAIL_HT,
  2335. PHYPLL_WAIT_US);
  2336. tmp = bcma_read32(core, D11REGOFFS(clk_ctl_st));
  2337. if ((tmp & CCS_ERSRC_AVAIL_HT) != CCS_ERSRC_AVAIL_HT)
  2338. brcms_err(core, "%s: turn on PHY PLL failed\n",
  2339. __func__);
  2340. } else {
  2341. bcma_set32(core, D11REGOFFS(clk_ctl_st),
  2342. tmp | CCS_ERSRC_REQ_D11PLL |
  2343. CCS_ERSRC_REQ_PHYPLL);
  2344. SPINWAIT((bcma_read32(core, D11REGOFFS(clk_ctl_st)) &
  2345. (CCS_ERSRC_AVAIL_D11PLL |
  2346. CCS_ERSRC_AVAIL_PHYPLL)) !=
  2347. (CCS_ERSRC_AVAIL_D11PLL |
  2348. CCS_ERSRC_AVAIL_PHYPLL), PHYPLL_WAIT_US);
  2349. tmp = bcma_read32(core, D11REGOFFS(clk_ctl_st));
  2350. if ((tmp &
  2351. (CCS_ERSRC_AVAIL_D11PLL | CCS_ERSRC_AVAIL_PHYPLL))
  2352. !=
  2353. (CCS_ERSRC_AVAIL_D11PLL | CCS_ERSRC_AVAIL_PHYPLL))
  2354. brcms_err(core, "%s: turn on PHY PLL failed\n",
  2355. __func__);
  2356. }
  2357. } else {
  2358. /*
  2359. * Since the PLL may be shared, other cores can still
  2360. * be requesting it; so we'll deassert the request but
  2361. * not wait for status to comply.
  2362. */
  2363. bcma_mask32(core, D11REGOFFS(clk_ctl_st),
  2364. ~CCS_ERSRC_REQ_PHYPLL);
  2365. (void)bcma_read32(core, D11REGOFFS(clk_ctl_st));
  2366. }
  2367. }
  2368. static void brcms_c_coredisable(struct brcms_hardware *wlc_hw)
  2369. {
  2370. bool dev_gone;
  2371. brcms_dbg_info(wlc_hw->d11core, "wl%d: disable core\n", wlc_hw->unit);
  2372. dev_gone = brcms_deviceremoved(wlc_hw->wlc);
  2373. if (dev_gone)
  2374. return;
  2375. if (wlc_hw->noreset)
  2376. return;
  2377. /* radio off */
  2378. wlc_phy_switch_radio(wlc_hw->band->pi, OFF);
  2379. /* turn off analog core */
  2380. wlc_phy_anacore(wlc_hw->band->pi, OFF);
  2381. /* turn off PHYPLL to save power */
  2382. brcms_b_core_phypll_ctl(wlc_hw, false);
  2383. wlc_hw->clk = false;
  2384. bcma_core_disable(wlc_hw->d11core, 0);
  2385. wlc_phy_hw_clk_state_upd(wlc_hw->band->pi, false);
  2386. }
  2387. static void brcms_c_flushqueues(struct brcms_c_info *wlc)
  2388. {
  2389. struct brcms_hardware *wlc_hw = wlc->hw;
  2390. uint i;
  2391. /* free any posted tx packets */
  2392. for (i = 0; i < NFIFO; i++) {
  2393. if (wlc_hw->di[i]) {
  2394. dma_txreclaim(wlc_hw->di[i], DMA_RANGE_ALL);
  2395. if (i < TX_BCMC_FIFO)
  2396. ieee80211_wake_queue(wlc->pub->ieee_hw,
  2397. brcms_fifo_to_ac(i));
  2398. }
  2399. }
  2400. /* free any posted rx packets */
  2401. dma_rxreclaim(wlc_hw->di[RX_FIFO]);
  2402. }
  2403. static u16
  2404. brcms_b_read_objmem(struct brcms_hardware *wlc_hw, uint offset, u32 sel)
  2405. {
  2406. struct bcma_device *core = wlc_hw->d11core;
  2407. u16 objoff = D11REGOFFS(objdata);
  2408. bcma_write32(core, D11REGOFFS(objaddr), sel | (offset >> 2));
  2409. (void)bcma_read32(core, D11REGOFFS(objaddr));
  2410. if (offset & 2)
  2411. objoff += 2;
  2412. return bcma_read16(core, objoff);
  2413. }
  2414. static void
  2415. brcms_b_write_objmem(struct brcms_hardware *wlc_hw, uint offset, u16 v,
  2416. u32 sel)
  2417. {
  2418. struct bcma_device *core = wlc_hw->d11core;
  2419. u16 objoff = D11REGOFFS(objdata);
  2420. bcma_write32(core, D11REGOFFS(objaddr), sel | (offset >> 2));
  2421. (void)bcma_read32(core, D11REGOFFS(objaddr));
  2422. if (offset & 2)
  2423. objoff += 2;
  2424. bcma_wflush16(core, objoff, v);
  2425. }
  2426. /*
  2427. * Read a single u16 from shared memory.
  2428. * SHM 'offset' needs to be an even address
  2429. */
  2430. u16 brcms_b_read_shm(struct brcms_hardware *wlc_hw, uint offset)
  2431. {
  2432. return brcms_b_read_objmem(wlc_hw, offset, OBJADDR_SHM_SEL);
  2433. }
  2434. /*
  2435. * Write a single u16 to shared memory.
  2436. * SHM 'offset' needs to be an even address
  2437. */
  2438. void brcms_b_write_shm(struct brcms_hardware *wlc_hw, uint offset, u16 v)
  2439. {
  2440. brcms_b_write_objmem(wlc_hw, offset, v, OBJADDR_SHM_SEL);
  2441. }
  2442. /*
  2443. * Copy a buffer to shared memory of specified type .
  2444. * SHM 'offset' needs to be an even address and
  2445. * Buffer length 'len' must be an even number of bytes
  2446. * 'sel' selects the type of memory
  2447. */
  2448. void
  2449. brcms_b_copyto_objmem(struct brcms_hardware *wlc_hw, uint offset,
  2450. const void *buf, int len, u32 sel)
  2451. {
  2452. u16 v;
  2453. const u8 *p = (const u8 *)buf;
  2454. int i;
  2455. if (len <= 0 || (offset & 1) || (len & 1))
  2456. return;
  2457. for (i = 0; i < len; i += 2) {
  2458. v = p[i] | (p[i + 1] << 8);
  2459. brcms_b_write_objmem(wlc_hw, offset + i, v, sel);
  2460. }
  2461. }
  2462. /*
  2463. * Copy a piece of shared memory of specified type to a buffer .
  2464. * SHM 'offset' needs to be an even address and
  2465. * Buffer length 'len' must be an even number of bytes
  2466. * 'sel' selects the type of memory
  2467. */
  2468. void
  2469. brcms_b_copyfrom_objmem(struct brcms_hardware *wlc_hw, uint offset, void *buf,
  2470. int len, u32 sel)
  2471. {
  2472. u16 v;
  2473. u8 *p = (u8 *) buf;
  2474. int i;
  2475. if (len <= 0 || (offset & 1) || (len & 1))
  2476. return;
  2477. for (i = 0; i < len; i += 2) {
  2478. v = brcms_b_read_objmem(wlc_hw, offset + i, sel);
  2479. p[i] = v & 0xFF;
  2480. p[i + 1] = (v >> 8) & 0xFF;
  2481. }
  2482. }
  2483. /* Copy a buffer to shared memory.
  2484. * SHM 'offset' needs to be an even address and
  2485. * Buffer length 'len' must be an even number of bytes
  2486. */
  2487. static void brcms_c_copyto_shm(struct brcms_c_info *wlc, uint offset,
  2488. const void *buf, int len)
  2489. {
  2490. brcms_b_copyto_objmem(wlc->hw, offset, buf, len, OBJADDR_SHM_SEL);
  2491. }
  2492. static void brcms_b_retrylimit_upd(struct brcms_hardware *wlc_hw,
  2493. u16 SRL, u16 LRL)
  2494. {
  2495. wlc_hw->SRL = SRL;
  2496. wlc_hw->LRL = LRL;
  2497. /* write retry limit to SCR, shouldn't need to suspend */
  2498. if (wlc_hw->up) {
  2499. bcma_write32(wlc_hw->d11core, D11REGOFFS(objaddr),
  2500. OBJADDR_SCR_SEL | S_DOT11_SRC_LMT);
  2501. (void)bcma_read32(wlc_hw->d11core, D11REGOFFS(objaddr));
  2502. bcma_write32(wlc_hw->d11core, D11REGOFFS(objdata), wlc_hw->SRL);
  2503. bcma_write32(wlc_hw->d11core, D11REGOFFS(objaddr),
  2504. OBJADDR_SCR_SEL | S_DOT11_LRC_LMT);
  2505. (void)bcma_read32(wlc_hw->d11core, D11REGOFFS(objaddr));
  2506. bcma_write32(wlc_hw->d11core, D11REGOFFS(objdata), wlc_hw->LRL);
  2507. }
  2508. }
  2509. static void brcms_b_pllreq(struct brcms_hardware *wlc_hw, bool set, u32 req_bit)
  2510. {
  2511. if (set) {
  2512. if (mboolisset(wlc_hw->pllreq, req_bit))
  2513. return;
  2514. mboolset(wlc_hw->pllreq, req_bit);
  2515. if (mboolisset(wlc_hw->pllreq, BRCMS_PLLREQ_FLIP)) {
  2516. if (!wlc_hw->sbclk)
  2517. brcms_b_xtal(wlc_hw, ON);
  2518. }
  2519. } else {
  2520. if (!mboolisset(wlc_hw->pllreq, req_bit))
  2521. return;
  2522. mboolclr(wlc_hw->pllreq, req_bit);
  2523. if (mboolisset(wlc_hw->pllreq, BRCMS_PLLREQ_FLIP)) {
  2524. if (wlc_hw->sbclk)
  2525. brcms_b_xtal(wlc_hw, OFF);
  2526. }
  2527. }
  2528. }
  2529. static void brcms_b_antsel_set(struct brcms_hardware *wlc_hw, u32 antsel_avail)
  2530. {
  2531. wlc_hw->antsel_avail = antsel_avail;
  2532. }
  2533. /*
  2534. * conditions under which the PM bit should be set in outgoing frames
  2535. * and STAY_AWAKE is meaningful
  2536. */
  2537. static bool brcms_c_ps_allowed(struct brcms_c_info *wlc)
  2538. {
  2539. struct brcms_bss_cfg *cfg = wlc->bsscfg;
  2540. /* disallow PS when one of the following global conditions meets */
  2541. if (!wlc->pub->associated)
  2542. return false;
  2543. /* disallow PS when one of these meets when not scanning */
  2544. if (wlc->filter_flags & FIF_PROMISC_IN_BSS)
  2545. return false;
  2546. if (cfg->associated) {
  2547. /*
  2548. * disallow PS when one of the following
  2549. * bsscfg specific conditions meets
  2550. */
  2551. if (!cfg->BSS)
  2552. return false;
  2553. return false;
  2554. }
  2555. return true;
  2556. }
  2557. static void brcms_c_statsupd(struct brcms_c_info *wlc)
  2558. {
  2559. int i;
  2560. struct macstat macstats;
  2561. #ifdef DEBUG
  2562. u16 delta;
  2563. u16 rxf0ovfl;
  2564. u16 txfunfl[NFIFO];
  2565. #endif /* DEBUG */
  2566. /* if driver down, make no sense to update stats */
  2567. if (!wlc->pub->up)
  2568. return;
  2569. #ifdef DEBUG
  2570. /* save last rx fifo 0 overflow count */
  2571. rxf0ovfl = wlc->core->macstat_snapshot->rxf0ovfl;
  2572. /* save last tx fifo underflow count */
  2573. for (i = 0; i < NFIFO; i++)
  2574. txfunfl[i] = wlc->core->macstat_snapshot->txfunfl[i];
  2575. #endif /* DEBUG */
  2576. /* Read mac stats from contiguous shared memory */
  2577. brcms_b_copyfrom_objmem(wlc->hw, M_UCODE_MACSTAT, &macstats,
  2578. sizeof(struct macstat), OBJADDR_SHM_SEL);
  2579. #ifdef DEBUG
  2580. /* check for rx fifo 0 overflow */
  2581. delta = (u16) (wlc->core->macstat_snapshot->rxf0ovfl - rxf0ovfl);
  2582. if (delta)
  2583. brcms_err(wlc->hw->d11core, "wl%d: %u rx fifo 0 overflows!\n",
  2584. wlc->pub->unit, delta);
  2585. /* check for tx fifo underflows */
  2586. for (i = 0; i < NFIFO; i++) {
  2587. delta =
  2588. (u16) (wlc->core->macstat_snapshot->txfunfl[i] -
  2589. txfunfl[i]);
  2590. if (delta)
  2591. brcms_err(wlc->hw->d11core,
  2592. "wl%d: %u tx fifo %d underflows!\n",
  2593. wlc->pub->unit, delta, i);
  2594. }
  2595. #endif /* DEBUG */
  2596. /* merge counters from dma module */
  2597. for (i = 0; i < NFIFO; i++) {
  2598. if (wlc->hw->di[i])
  2599. dma_counterreset(wlc->hw->di[i]);
  2600. }
  2601. }
  2602. static void brcms_b_reset(struct brcms_hardware *wlc_hw)
  2603. {
  2604. /* reset the core */
  2605. if (!brcms_deviceremoved(wlc_hw->wlc))
  2606. brcms_b_corereset(wlc_hw, BRCMS_USE_COREFLAGS);
  2607. /* purge the dma rings */
  2608. brcms_c_flushqueues(wlc_hw->wlc);
  2609. }
  2610. void brcms_c_reset(struct brcms_c_info *wlc)
  2611. {
  2612. brcms_dbg_info(wlc->hw->d11core, "wl%d\n", wlc->pub->unit);
  2613. /* slurp up hw mac counters before core reset */
  2614. brcms_c_statsupd(wlc);
  2615. /* reset our snapshot of macstat counters */
  2616. memset((char *)wlc->core->macstat_snapshot, 0,
  2617. sizeof(struct macstat));
  2618. brcms_b_reset(wlc->hw);
  2619. }
  2620. void brcms_c_init_scb(struct scb *scb)
  2621. {
  2622. int i;
  2623. memset(scb, 0, sizeof(struct scb));
  2624. scb->flags = SCB_WMECAP | SCB_HTCAP;
  2625. for (i = 0; i < NUMPRIO; i++) {
  2626. scb->seqnum[i] = 0;
  2627. scb->seqctl[i] = 0xFFFF;
  2628. }
  2629. scb->seqctl_nonqos = 0xFFFF;
  2630. scb->magic = SCB_MAGIC;
  2631. }
  2632. /* d11 core init
  2633. * reset PSM
  2634. * download ucode/PCM
  2635. * let ucode run to suspended
  2636. * download ucode inits
  2637. * config other core registers
  2638. * init dma
  2639. */
  2640. static void brcms_b_coreinit(struct brcms_c_info *wlc)
  2641. {
  2642. struct brcms_hardware *wlc_hw = wlc->hw;
  2643. struct bcma_device *core = wlc_hw->d11core;
  2644. u32 sflags;
  2645. u32 bcnint_us;
  2646. uint i = 0;
  2647. bool fifosz_fixup = false;
  2648. int err = 0;
  2649. u16 buf[NFIFO];
  2650. struct brcms_ucode *ucode = &wlc_hw->wlc->wl->ucode;
  2651. brcms_dbg_info(core, "wl%d: core init\n", wlc_hw->unit);
  2652. /* reset PSM */
  2653. brcms_b_mctrl(wlc_hw, ~0, (MCTL_IHR_EN | MCTL_PSM_JMP_0 | MCTL_WAKE));
  2654. brcms_ucode_download(wlc_hw);
  2655. /*
  2656. * FIFOSZ fixup. driver wants to controls the fifo allocation.
  2657. */
  2658. fifosz_fixup = true;
  2659. /* let the PSM run to the suspended state, set mode to BSS STA */
  2660. bcma_write32(core, D11REGOFFS(macintstatus), -1);
  2661. brcms_b_mctrl(wlc_hw, ~0,
  2662. (MCTL_IHR_EN | MCTL_INFRA | MCTL_PSM_RUN | MCTL_WAKE));
  2663. /* wait for ucode to self-suspend after auto-init */
  2664. SPINWAIT(((bcma_read32(core, D11REGOFFS(macintstatus)) &
  2665. MI_MACSSPNDD) == 0), 1000 * 1000);
  2666. if ((bcma_read32(core, D11REGOFFS(macintstatus)) & MI_MACSSPNDD) == 0)
  2667. brcms_err(core, "wl%d: wlc_coreinit: ucode did not self-"
  2668. "suspend!\n", wlc_hw->unit);
  2669. brcms_c_gpio_init(wlc);
  2670. sflags = bcma_aread32(core, BCMA_IOST);
  2671. if (D11REV_IS(wlc_hw->corerev, 17) || D11REV_IS(wlc_hw->corerev, 23)) {
  2672. if (BRCMS_ISNPHY(wlc_hw->band))
  2673. brcms_c_write_inits(wlc_hw, ucode->d11n0initvals16);
  2674. else
  2675. brcms_err(core, "%s: wl%d: unsupported phy in corerev"
  2676. " %d\n", __func__, wlc_hw->unit,
  2677. wlc_hw->corerev);
  2678. } else if (D11REV_IS(wlc_hw->corerev, 24)) {
  2679. if (BRCMS_ISLCNPHY(wlc_hw->band))
  2680. brcms_c_write_inits(wlc_hw, ucode->d11lcn0initvals24);
  2681. else
  2682. brcms_err(core, "%s: wl%d: unsupported phy in corerev"
  2683. " %d\n", __func__, wlc_hw->unit,
  2684. wlc_hw->corerev);
  2685. } else {
  2686. brcms_err(core, "%s: wl%d: unsupported corerev %d\n",
  2687. __func__, wlc_hw->unit, wlc_hw->corerev);
  2688. }
  2689. /* For old ucode, txfifo sizes needs to be modified(increased) */
  2690. if (fifosz_fixup)
  2691. brcms_b_corerev_fifofixup(wlc_hw);
  2692. /* check txfifo allocations match between ucode and driver */
  2693. buf[TX_AC_BE_FIFO] = brcms_b_read_shm(wlc_hw, M_FIFOSIZE0);
  2694. if (buf[TX_AC_BE_FIFO] != wlc_hw->xmtfifo_sz[TX_AC_BE_FIFO]) {
  2695. i = TX_AC_BE_FIFO;
  2696. err = -1;
  2697. }
  2698. buf[TX_AC_VI_FIFO] = brcms_b_read_shm(wlc_hw, M_FIFOSIZE1);
  2699. if (buf[TX_AC_VI_FIFO] != wlc_hw->xmtfifo_sz[TX_AC_VI_FIFO]) {
  2700. i = TX_AC_VI_FIFO;
  2701. err = -1;
  2702. }
  2703. buf[TX_AC_BK_FIFO] = brcms_b_read_shm(wlc_hw, M_FIFOSIZE2);
  2704. buf[TX_AC_VO_FIFO] = (buf[TX_AC_BK_FIFO] >> 8) & 0xff;
  2705. buf[TX_AC_BK_FIFO] &= 0xff;
  2706. if (buf[TX_AC_BK_FIFO] != wlc_hw->xmtfifo_sz[TX_AC_BK_FIFO]) {
  2707. i = TX_AC_BK_FIFO;
  2708. err = -1;
  2709. }
  2710. if (buf[TX_AC_VO_FIFO] != wlc_hw->xmtfifo_sz[TX_AC_VO_FIFO]) {
  2711. i = TX_AC_VO_FIFO;
  2712. err = -1;
  2713. }
  2714. buf[TX_BCMC_FIFO] = brcms_b_read_shm(wlc_hw, M_FIFOSIZE3);
  2715. buf[TX_ATIM_FIFO] = (buf[TX_BCMC_FIFO] >> 8) & 0xff;
  2716. buf[TX_BCMC_FIFO] &= 0xff;
  2717. if (buf[TX_BCMC_FIFO] != wlc_hw->xmtfifo_sz[TX_BCMC_FIFO]) {
  2718. i = TX_BCMC_FIFO;
  2719. err = -1;
  2720. }
  2721. if (buf[TX_ATIM_FIFO] != wlc_hw->xmtfifo_sz[TX_ATIM_FIFO]) {
  2722. i = TX_ATIM_FIFO;
  2723. err = -1;
  2724. }
  2725. if (err != 0)
  2726. brcms_err(core, "wlc_coreinit: txfifo mismatch: ucode size %d"
  2727. " driver size %d index %d\n", buf[i],
  2728. wlc_hw->xmtfifo_sz[i], i);
  2729. /* make sure we can still talk to the mac */
  2730. WARN_ON(bcma_read32(core, D11REGOFFS(maccontrol)) == 0xffffffff);
  2731. /* band-specific inits done by wlc_bsinit() */
  2732. /* Set up frame burst size and antenna swap threshold init values */
  2733. brcms_b_write_shm(wlc_hw, M_MBURST_SIZE, MAXTXFRAMEBURST);
  2734. brcms_b_write_shm(wlc_hw, M_MAX_ANTCNT, ANTCNT);
  2735. /* enable one rx interrupt per received frame */
  2736. bcma_write32(core, D11REGOFFS(intrcvlazy[0]), (1 << IRL_FC_SHIFT));
  2737. /* set the station mode (BSS STA) */
  2738. brcms_b_mctrl(wlc_hw,
  2739. (MCTL_INFRA | MCTL_DISCARD_PMQ | MCTL_AP),
  2740. (MCTL_INFRA | MCTL_DISCARD_PMQ));
  2741. /* set up Beacon interval */
  2742. bcnint_us = 0x8000 << 10;
  2743. bcma_write32(core, D11REGOFFS(tsf_cfprep),
  2744. (bcnint_us << CFPREP_CBI_SHIFT));
  2745. bcma_write32(core, D11REGOFFS(tsf_cfpstart), bcnint_us);
  2746. bcma_write32(core, D11REGOFFS(macintstatus), MI_GP1);
  2747. /* write interrupt mask */
  2748. bcma_write32(core, D11REGOFFS(intctrlregs[RX_FIFO].intmask),
  2749. DEF_RXINTMASK);
  2750. /* allow the MAC to control the PHY clock (dynamic on/off) */
  2751. brcms_b_macphyclk_set(wlc_hw, ON);
  2752. /* program dynamic clock control fast powerup delay register */
  2753. wlc->fastpwrup_dly = ai_clkctl_fast_pwrup_delay(wlc_hw->sih);
  2754. bcma_write16(core, D11REGOFFS(scc_fastpwrup_dly), wlc->fastpwrup_dly);
  2755. /* tell the ucode the corerev */
  2756. brcms_b_write_shm(wlc_hw, M_MACHW_VER, (u16) wlc_hw->corerev);
  2757. /* tell the ucode MAC capabilities */
  2758. brcms_b_write_shm(wlc_hw, M_MACHW_CAP_L,
  2759. (u16) (wlc_hw->machwcap & 0xffff));
  2760. brcms_b_write_shm(wlc_hw, M_MACHW_CAP_H,
  2761. (u16) ((wlc_hw->
  2762. machwcap >> 16) & 0xffff));
  2763. /* write retry limits to SCR, this done after PSM init */
  2764. bcma_write32(core, D11REGOFFS(objaddr),
  2765. OBJADDR_SCR_SEL | S_DOT11_SRC_LMT);
  2766. (void)bcma_read32(core, D11REGOFFS(objaddr));
  2767. bcma_write32(core, D11REGOFFS(objdata), wlc_hw->SRL);
  2768. bcma_write32(core, D11REGOFFS(objaddr),
  2769. OBJADDR_SCR_SEL | S_DOT11_LRC_LMT);
  2770. (void)bcma_read32(core, D11REGOFFS(objaddr));
  2771. bcma_write32(core, D11REGOFFS(objdata), wlc_hw->LRL);
  2772. /* write rate fallback retry limits */
  2773. brcms_b_write_shm(wlc_hw, M_SFRMTXCNTFBRTHSD, wlc_hw->SFBL);
  2774. brcms_b_write_shm(wlc_hw, M_LFRMTXCNTFBRTHSD, wlc_hw->LFBL);
  2775. bcma_mask16(core, D11REGOFFS(ifs_ctl), 0x0FFF);
  2776. bcma_write16(core, D11REGOFFS(ifs_aifsn), EDCF_AIFSN_MIN);
  2777. /* init the tx dma engines */
  2778. for (i = 0; i < NFIFO; i++) {
  2779. if (wlc_hw->di[i])
  2780. dma_txinit(wlc_hw->di[i]);
  2781. }
  2782. /* init the rx dma engine(s) and post receive buffers */
  2783. dma_rxinit(wlc_hw->di[RX_FIFO]);
  2784. dma_rxfill(wlc_hw->di[RX_FIFO]);
  2785. }
  2786. void
  2787. static brcms_b_init(struct brcms_hardware *wlc_hw, u16 chanspec) {
  2788. u32 macintmask;
  2789. bool fastclk;
  2790. struct brcms_c_info *wlc = wlc_hw->wlc;
  2791. /* request FAST clock if not on */
  2792. fastclk = wlc_hw->forcefastclk;
  2793. if (!fastclk)
  2794. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
  2795. /* disable interrupts */
  2796. macintmask = brcms_intrsoff(wlc->wl);
  2797. /* set up the specified band and chanspec */
  2798. brcms_c_setxband(wlc_hw, chspec_bandunit(chanspec));
  2799. wlc_phy_chanspec_radio_set(wlc_hw->band->pi, chanspec);
  2800. /* do one-time phy inits and calibration */
  2801. wlc_phy_cal_init(wlc_hw->band->pi);
  2802. /* core-specific initialization */
  2803. brcms_b_coreinit(wlc);
  2804. /* band-specific inits */
  2805. brcms_b_bsinit(wlc, chanspec);
  2806. /* restore macintmask */
  2807. brcms_intrsrestore(wlc->wl, macintmask);
  2808. /* seed wake_override with BRCMS_WAKE_OVERRIDE_MACSUSPEND since the mac
  2809. * is suspended and brcms_c_enable_mac() will clear this override bit.
  2810. */
  2811. mboolset(wlc_hw->wake_override, BRCMS_WAKE_OVERRIDE_MACSUSPEND);
  2812. /*
  2813. * initialize mac_suspend_depth to 1 to match ucode
  2814. * initial suspended state
  2815. */
  2816. wlc_hw->mac_suspend_depth = 1;
  2817. /* restore the clk */
  2818. if (!fastclk)
  2819. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_DYNAMIC);
  2820. }
  2821. static void brcms_c_set_phy_chanspec(struct brcms_c_info *wlc,
  2822. u16 chanspec)
  2823. {
  2824. /* Save our copy of the chanspec */
  2825. wlc->chanspec = chanspec;
  2826. /* Set the chanspec and power limits for this locale */
  2827. brcms_c_channel_set_chanspec(wlc->cmi, chanspec, BRCMS_TXPWR_MAX);
  2828. if (wlc->stf->ss_algosel_auto)
  2829. brcms_c_stf_ss_algo_channel_get(wlc, &wlc->stf->ss_algo_channel,
  2830. chanspec);
  2831. brcms_c_stf_ss_update(wlc, wlc->band);
  2832. }
  2833. static void
  2834. brcms_default_rateset(struct brcms_c_info *wlc, struct brcms_c_rateset *rs)
  2835. {
  2836. brcms_c_rateset_default(rs, NULL, wlc->band->phytype,
  2837. wlc->band->bandtype, false, BRCMS_RATE_MASK_FULL,
  2838. (bool) (wlc->pub->_n_enab & SUPPORT_11N),
  2839. brcms_chspec_bw(wlc->default_bss->chanspec),
  2840. wlc->stf->txstreams);
  2841. }
  2842. /* derive wlc->band->basic_rate[] table from 'rateset' */
  2843. static void brcms_c_rate_lookup_init(struct brcms_c_info *wlc,
  2844. struct brcms_c_rateset *rateset)
  2845. {
  2846. u8 rate;
  2847. u8 mandatory;
  2848. u8 cck_basic = 0;
  2849. u8 ofdm_basic = 0;
  2850. u8 *br = wlc->band->basic_rate;
  2851. uint i;
  2852. /* incoming rates are in 500kbps units as in 802.11 Supported Rates */
  2853. memset(br, 0, BRCM_MAXRATE + 1);
  2854. /* For each basic rate in the rates list, make an entry in the
  2855. * best basic lookup.
  2856. */
  2857. for (i = 0; i < rateset->count; i++) {
  2858. /* only make an entry for a basic rate */
  2859. if (!(rateset->rates[i] & BRCMS_RATE_FLAG))
  2860. continue;
  2861. /* mask off basic bit */
  2862. rate = (rateset->rates[i] & BRCMS_RATE_MASK);
  2863. if (rate > BRCM_MAXRATE) {
  2864. brcms_err(wlc->hw->d11core, "brcms_c_rate_lookup_init: "
  2865. "invalid rate 0x%X in rate set\n",
  2866. rateset->rates[i]);
  2867. continue;
  2868. }
  2869. br[rate] = rate;
  2870. }
  2871. /* The rate lookup table now has non-zero entries for each
  2872. * basic rate, equal to the basic rate: br[basicN] = basicN
  2873. *
  2874. * To look up the best basic rate corresponding to any
  2875. * particular rate, code can use the basic_rate table
  2876. * like this
  2877. *
  2878. * basic_rate = wlc->band->basic_rate[tx_rate]
  2879. *
  2880. * Make sure there is a best basic rate entry for
  2881. * every rate by walking up the table from low rates
  2882. * to high, filling in holes in the lookup table
  2883. */
  2884. for (i = 0; i < wlc->band->hw_rateset.count; i++) {
  2885. rate = wlc->band->hw_rateset.rates[i];
  2886. if (br[rate] != 0) {
  2887. /* This rate is a basic rate.
  2888. * Keep track of the best basic rate so far by
  2889. * modulation type.
  2890. */
  2891. if (is_ofdm_rate(rate))
  2892. ofdm_basic = rate;
  2893. else
  2894. cck_basic = rate;
  2895. continue;
  2896. }
  2897. /* This rate is not a basic rate so figure out the
  2898. * best basic rate less than this rate and fill in
  2899. * the hole in the table
  2900. */
  2901. br[rate] = is_ofdm_rate(rate) ? ofdm_basic : cck_basic;
  2902. if (br[rate] != 0)
  2903. continue;
  2904. if (is_ofdm_rate(rate)) {
  2905. /*
  2906. * In 11g and 11a, the OFDM mandatory rates
  2907. * are 6, 12, and 24 Mbps
  2908. */
  2909. if (rate >= BRCM_RATE_24M)
  2910. mandatory = BRCM_RATE_24M;
  2911. else if (rate >= BRCM_RATE_12M)
  2912. mandatory = BRCM_RATE_12M;
  2913. else
  2914. mandatory = BRCM_RATE_6M;
  2915. } else {
  2916. /* In 11b, all CCK rates are mandatory 1 - 11 Mbps */
  2917. mandatory = rate;
  2918. }
  2919. br[rate] = mandatory;
  2920. }
  2921. }
  2922. static void brcms_c_bandinit_ordered(struct brcms_c_info *wlc,
  2923. u16 chanspec)
  2924. {
  2925. struct brcms_c_rateset default_rateset;
  2926. uint parkband;
  2927. uint i, band_order[2];
  2928. /*
  2929. * We might have been bandlocked during down and the chip
  2930. * power-cycled (hibernate). Figure out the right band to park on
  2931. */
  2932. if (wlc->bandlocked || wlc->pub->_nbands == 1) {
  2933. /* updated in brcms_c_bandlock() */
  2934. parkband = wlc->band->bandunit;
  2935. band_order[0] = band_order[1] = parkband;
  2936. } else {
  2937. /* park on the band of the specified chanspec */
  2938. parkband = chspec_bandunit(chanspec);
  2939. /* order so that parkband initialize last */
  2940. band_order[0] = parkband ^ 1;
  2941. band_order[1] = parkband;
  2942. }
  2943. /* make each band operational, software state init */
  2944. for (i = 0; i < wlc->pub->_nbands; i++) {
  2945. uint j = band_order[i];
  2946. wlc->band = wlc->bandstate[j];
  2947. brcms_default_rateset(wlc, &default_rateset);
  2948. /* fill in hw_rate */
  2949. brcms_c_rateset_filter(&default_rateset, &wlc->band->hw_rateset,
  2950. false, BRCMS_RATES_CCK_OFDM, BRCMS_RATE_MASK,
  2951. (bool) (wlc->pub->_n_enab & SUPPORT_11N));
  2952. /* init basic rate lookup */
  2953. brcms_c_rate_lookup_init(wlc, &default_rateset);
  2954. }
  2955. /* sync up phy/radio chanspec */
  2956. brcms_c_set_phy_chanspec(wlc, chanspec);
  2957. }
  2958. /*
  2959. * Set or clear filtering related maccontrol bits based on
  2960. * specified filter flags
  2961. */
  2962. void brcms_c_mac_promisc(struct brcms_c_info *wlc, uint filter_flags)
  2963. {
  2964. u32 promisc_bits = 0;
  2965. wlc->filter_flags = filter_flags;
  2966. if (filter_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS))
  2967. promisc_bits |= MCTL_PROMISC;
  2968. if (filter_flags & FIF_BCN_PRBRESP_PROMISC)
  2969. promisc_bits |= MCTL_BCNS_PROMISC;
  2970. if (filter_flags & FIF_FCSFAIL)
  2971. promisc_bits |= MCTL_KEEPBADFCS;
  2972. if (filter_flags & (FIF_CONTROL | FIF_PSPOLL))
  2973. promisc_bits |= MCTL_KEEPCONTROL;
  2974. brcms_b_mctrl(wlc->hw,
  2975. MCTL_PROMISC | MCTL_BCNS_PROMISC |
  2976. MCTL_KEEPCONTROL | MCTL_KEEPBADFCS,
  2977. promisc_bits);
  2978. }
  2979. /*
  2980. * ucode, hwmac update
  2981. * Channel dependent updates for ucode and hw
  2982. */
  2983. static void brcms_c_ucode_mac_upd(struct brcms_c_info *wlc)
  2984. {
  2985. /* enable or disable any active IBSSs depending on whether or not
  2986. * we are on the home channel
  2987. */
  2988. if (wlc->home_chanspec == wlc_phy_chanspec_get(wlc->band->pi)) {
  2989. if (wlc->pub->associated) {
  2990. /*
  2991. * BMAC_NOTE: This is something that should be fixed
  2992. * in ucode inits. I think that the ucode inits set
  2993. * up the bcn templates and shm values with a bogus
  2994. * beacon. This should not be done in the inits. If
  2995. * ucode needs to set up a beacon for testing, the
  2996. * test routines should write it down, not expect the
  2997. * inits to populate a bogus beacon.
  2998. */
  2999. if (BRCMS_PHY_11N_CAP(wlc->band))
  3000. brcms_b_write_shm(wlc->hw,
  3001. M_BCN_TXTSF_OFFSET, 0);
  3002. }
  3003. } else {
  3004. /* disable an active IBSS if we are not on the home channel */
  3005. }
  3006. }
  3007. static void brcms_c_write_rate_shm(struct brcms_c_info *wlc, u8 rate,
  3008. u8 basic_rate)
  3009. {
  3010. u8 phy_rate, index;
  3011. u8 basic_phy_rate, basic_index;
  3012. u16 dir_table, basic_table;
  3013. u16 basic_ptr;
  3014. /* Shared memory address for the table we are reading */
  3015. dir_table = is_ofdm_rate(basic_rate) ? M_RT_DIRMAP_A : M_RT_DIRMAP_B;
  3016. /* Shared memory address for the table we are writing */
  3017. basic_table = is_ofdm_rate(rate) ? M_RT_BBRSMAP_A : M_RT_BBRSMAP_B;
  3018. /*
  3019. * for a given rate, the LS-nibble of the PLCP SIGNAL field is
  3020. * the index into the rate table.
  3021. */
  3022. phy_rate = rate_info[rate] & BRCMS_RATE_MASK;
  3023. basic_phy_rate = rate_info[basic_rate] & BRCMS_RATE_MASK;
  3024. index = phy_rate & 0xf;
  3025. basic_index = basic_phy_rate & 0xf;
  3026. /* Find the SHM pointer to the ACK rate entry by looking in the
  3027. * Direct-map Table
  3028. */
  3029. basic_ptr = brcms_b_read_shm(wlc->hw, (dir_table + basic_index * 2));
  3030. /* Update the SHM BSS-basic-rate-set mapping table with the pointer
  3031. * to the correct basic rate for the given incoming rate
  3032. */
  3033. brcms_b_write_shm(wlc->hw, (basic_table + index * 2), basic_ptr);
  3034. }
  3035. static const struct brcms_c_rateset *
  3036. brcms_c_rateset_get_hwrs(struct brcms_c_info *wlc)
  3037. {
  3038. const struct brcms_c_rateset *rs_dflt;
  3039. if (BRCMS_PHY_11N_CAP(wlc->band)) {
  3040. if (wlc->band->bandtype == BRCM_BAND_5G)
  3041. rs_dflt = &ofdm_mimo_rates;
  3042. else
  3043. rs_dflt = &cck_ofdm_mimo_rates;
  3044. } else if (wlc->band->gmode)
  3045. rs_dflt = &cck_ofdm_rates;
  3046. else
  3047. rs_dflt = &cck_rates;
  3048. return rs_dflt;
  3049. }
  3050. static void brcms_c_set_ratetable(struct brcms_c_info *wlc)
  3051. {
  3052. const struct brcms_c_rateset *rs_dflt;
  3053. struct brcms_c_rateset rs;
  3054. u8 rate, basic_rate;
  3055. uint i;
  3056. rs_dflt = brcms_c_rateset_get_hwrs(wlc);
  3057. brcms_c_rateset_copy(rs_dflt, &rs);
  3058. brcms_c_rateset_mcs_upd(&rs, wlc->stf->txstreams);
  3059. /* walk the phy rate table and update SHM basic rate lookup table */
  3060. for (i = 0; i < rs.count; i++) {
  3061. rate = rs.rates[i] & BRCMS_RATE_MASK;
  3062. /* for a given rate brcms_basic_rate returns the rate at
  3063. * which a response ACK/CTS should be sent.
  3064. */
  3065. basic_rate = brcms_basic_rate(wlc, rate);
  3066. if (basic_rate == 0)
  3067. /* This should only happen if we are using a
  3068. * restricted rateset.
  3069. */
  3070. basic_rate = rs.rates[0] & BRCMS_RATE_MASK;
  3071. brcms_c_write_rate_shm(wlc, rate, basic_rate);
  3072. }
  3073. }
  3074. /* band-specific init */
  3075. static void brcms_c_bsinit(struct brcms_c_info *wlc)
  3076. {
  3077. brcms_dbg_info(wlc->hw->d11core, "wl%d: bandunit %d\n",
  3078. wlc->pub->unit, wlc->band->bandunit);
  3079. /* write ucode ACK/CTS rate table */
  3080. brcms_c_set_ratetable(wlc);
  3081. /* update some band specific mac configuration */
  3082. brcms_c_ucode_mac_upd(wlc);
  3083. /* init antenna selection */
  3084. brcms_c_antsel_init(wlc->asi);
  3085. }
  3086. /* formula: IDLE_BUSY_RATIO_X_16 = (100-duty_cycle)/duty_cycle*16 */
  3087. static int
  3088. brcms_c_duty_cycle_set(struct brcms_c_info *wlc, int duty_cycle, bool isOFDM,
  3089. bool writeToShm)
  3090. {
  3091. int idle_busy_ratio_x_16 = 0;
  3092. uint offset =
  3093. isOFDM ? M_TX_IDLE_BUSY_RATIO_X_16_OFDM :
  3094. M_TX_IDLE_BUSY_RATIO_X_16_CCK;
  3095. if (duty_cycle > 100 || duty_cycle < 0) {
  3096. brcms_err(wlc->hw->d11core,
  3097. "wl%d: duty cycle value off limit\n",
  3098. wlc->pub->unit);
  3099. return -EINVAL;
  3100. }
  3101. if (duty_cycle)
  3102. idle_busy_ratio_x_16 = (100 - duty_cycle) * 16 / duty_cycle;
  3103. /* Only write to shared memory when wl is up */
  3104. if (writeToShm)
  3105. brcms_b_write_shm(wlc->hw, offset, (u16) idle_busy_ratio_x_16);
  3106. if (isOFDM)
  3107. wlc->tx_duty_cycle_ofdm = (u16) duty_cycle;
  3108. else
  3109. wlc->tx_duty_cycle_cck = (u16) duty_cycle;
  3110. return 0;
  3111. }
  3112. /* push sw hps and wake state through hardware */
  3113. static void brcms_c_set_ps_ctrl(struct brcms_c_info *wlc)
  3114. {
  3115. u32 v1, v2;
  3116. bool hps;
  3117. bool awake_before;
  3118. hps = brcms_c_ps_allowed(wlc);
  3119. brcms_dbg_mac80211(wlc->hw->d11core, "wl%d: hps %d\n", wlc->pub->unit,
  3120. hps);
  3121. v1 = bcma_read32(wlc->hw->d11core, D11REGOFFS(maccontrol));
  3122. v2 = MCTL_WAKE;
  3123. if (hps)
  3124. v2 |= MCTL_HPS;
  3125. brcms_b_mctrl(wlc->hw, MCTL_WAKE | MCTL_HPS, v2);
  3126. awake_before = ((v1 & MCTL_WAKE) || ((v1 & MCTL_HPS) == 0));
  3127. if (!awake_before)
  3128. brcms_b_wait_for_wake(wlc->hw);
  3129. }
  3130. /*
  3131. * Write this BSS config's MAC address to core.
  3132. * Updates RXE match engine.
  3133. */
  3134. static int brcms_c_set_mac(struct brcms_bss_cfg *bsscfg)
  3135. {
  3136. int err = 0;
  3137. struct brcms_c_info *wlc = bsscfg->wlc;
  3138. /* enter the MAC addr into the RXE match registers */
  3139. brcms_c_set_addrmatch(wlc, RCM_MAC_OFFSET, bsscfg->cur_etheraddr);
  3140. brcms_c_ampdu_macaddr_upd(wlc);
  3141. return err;
  3142. }
  3143. /* Write the BSS config's BSSID address to core (set_bssid in d11procs.tcl).
  3144. * Updates RXE match engine.
  3145. */
  3146. static void brcms_c_set_bssid(struct brcms_bss_cfg *bsscfg)
  3147. {
  3148. /* we need to update BSSID in RXE match registers */
  3149. brcms_c_set_addrmatch(bsscfg->wlc, RCM_BSSID_OFFSET, bsscfg->BSSID);
  3150. }
  3151. static void brcms_b_set_shortslot(struct brcms_hardware *wlc_hw, bool shortslot)
  3152. {
  3153. wlc_hw->shortslot = shortslot;
  3154. if (wlc_hw->band->bandtype == BRCM_BAND_2G && wlc_hw->up) {
  3155. brcms_c_suspend_mac_and_wait(wlc_hw->wlc);
  3156. brcms_b_update_slot_timing(wlc_hw, shortslot);
  3157. brcms_c_enable_mac(wlc_hw->wlc);
  3158. }
  3159. }
  3160. /*
  3161. * Suspend the the MAC and update the slot timing
  3162. * for standard 11b/g (20us slots) or shortslot 11g (9us slots).
  3163. */
  3164. static void brcms_c_switch_shortslot(struct brcms_c_info *wlc, bool shortslot)
  3165. {
  3166. /* use the override if it is set */
  3167. if (wlc->shortslot_override != BRCMS_SHORTSLOT_AUTO)
  3168. shortslot = (wlc->shortslot_override == BRCMS_SHORTSLOT_ON);
  3169. if (wlc->shortslot == shortslot)
  3170. return;
  3171. wlc->shortslot = shortslot;
  3172. brcms_b_set_shortslot(wlc->hw, shortslot);
  3173. }
  3174. static void brcms_c_set_home_chanspec(struct brcms_c_info *wlc, u16 chanspec)
  3175. {
  3176. if (wlc->home_chanspec != chanspec) {
  3177. wlc->home_chanspec = chanspec;
  3178. if (wlc->bsscfg->associated)
  3179. wlc->bsscfg->current_bss->chanspec = chanspec;
  3180. }
  3181. }
  3182. void
  3183. brcms_b_set_chanspec(struct brcms_hardware *wlc_hw, u16 chanspec,
  3184. bool mute_tx, struct txpwr_limits *txpwr)
  3185. {
  3186. uint bandunit;
  3187. brcms_dbg_mac80211(wlc_hw->d11core, "wl%d: 0x%x\n", wlc_hw->unit,
  3188. chanspec);
  3189. wlc_hw->chanspec = chanspec;
  3190. /* Switch bands if necessary */
  3191. if (wlc_hw->_nbands > 1) {
  3192. bandunit = chspec_bandunit(chanspec);
  3193. if (wlc_hw->band->bandunit != bandunit) {
  3194. /* brcms_b_setband disables other bandunit,
  3195. * use light band switch if not up yet
  3196. */
  3197. if (wlc_hw->up) {
  3198. wlc_phy_chanspec_radio_set(wlc_hw->
  3199. bandstate[bandunit]->
  3200. pi, chanspec);
  3201. brcms_b_setband(wlc_hw, bandunit, chanspec);
  3202. } else {
  3203. brcms_c_setxband(wlc_hw, bandunit);
  3204. }
  3205. }
  3206. }
  3207. wlc_phy_initcal_enable(wlc_hw->band->pi, !mute_tx);
  3208. if (!wlc_hw->up) {
  3209. if (wlc_hw->clk)
  3210. wlc_phy_txpower_limit_set(wlc_hw->band->pi, txpwr,
  3211. chanspec);
  3212. wlc_phy_chanspec_radio_set(wlc_hw->band->pi, chanspec);
  3213. } else {
  3214. wlc_phy_chanspec_set(wlc_hw->band->pi, chanspec);
  3215. wlc_phy_txpower_limit_set(wlc_hw->band->pi, txpwr, chanspec);
  3216. /* Update muting of the channel */
  3217. brcms_b_mute(wlc_hw, mute_tx);
  3218. }
  3219. }
  3220. /* switch to and initialize new band */
  3221. static void brcms_c_setband(struct brcms_c_info *wlc,
  3222. uint bandunit)
  3223. {
  3224. wlc->band = wlc->bandstate[bandunit];
  3225. if (!wlc->pub->up)
  3226. return;
  3227. /* wait for at least one beacon before entering sleeping state */
  3228. brcms_c_set_ps_ctrl(wlc);
  3229. /* band-specific initializations */
  3230. brcms_c_bsinit(wlc);
  3231. }
  3232. static void brcms_c_set_chanspec(struct brcms_c_info *wlc, u16 chanspec)
  3233. {
  3234. uint bandunit;
  3235. bool switchband = false;
  3236. u16 old_chanspec = wlc->chanspec;
  3237. if (!brcms_c_valid_chanspec_db(wlc->cmi, chanspec)) {
  3238. brcms_err(wlc->hw->d11core, "wl%d: %s: Bad channel %d\n",
  3239. wlc->pub->unit, __func__, CHSPEC_CHANNEL(chanspec));
  3240. return;
  3241. }
  3242. /* Switch bands if necessary */
  3243. if (wlc->pub->_nbands > 1) {
  3244. bandunit = chspec_bandunit(chanspec);
  3245. if (wlc->band->bandunit != bandunit || wlc->bandinit_pending) {
  3246. switchband = true;
  3247. if (wlc->bandlocked) {
  3248. brcms_err(wlc->hw->d11core,
  3249. "wl%d: %s: chspec %d band is locked!\n",
  3250. wlc->pub->unit, __func__,
  3251. CHSPEC_CHANNEL(chanspec));
  3252. return;
  3253. }
  3254. /*
  3255. * should the setband call come after the
  3256. * brcms_b_chanspec() ? if the setband updates
  3257. * (brcms_c_bsinit) use low level calls to inspect and
  3258. * set state, the state inspected may be from the wrong
  3259. * band, or the following brcms_b_set_chanspec() may
  3260. * undo the work.
  3261. */
  3262. brcms_c_setband(wlc, bandunit);
  3263. }
  3264. }
  3265. /* sync up phy/radio chanspec */
  3266. brcms_c_set_phy_chanspec(wlc, chanspec);
  3267. /* init antenna selection */
  3268. if (brcms_chspec_bw(old_chanspec) != brcms_chspec_bw(chanspec)) {
  3269. brcms_c_antsel_init(wlc->asi);
  3270. /* Fix the hardware rateset based on bw.
  3271. * Mainly add MCS32 for 40Mhz, remove MCS 32 for 20Mhz
  3272. */
  3273. brcms_c_rateset_bw_mcs_filter(&wlc->band->hw_rateset,
  3274. wlc->band->mimo_cap_40 ? brcms_chspec_bw(chanspec) : 0);
  3275. }
  3276. /* update some mac configuration since chanspec changed */
  3277. brcms_c_ucode_mac_upd(wlc);
  3278. }
  3279. /*
  3280. * This function changes the phytxctl for beacon based on current
  3281. * beacon ratespec AND txant setting as per this table:
  3282. * ratespec CCK ant = wlc->stf->txant
  3283. * OFDM ant = 3
  3284. */
  3285. void brcms_c_beacon_phytxctl_txant_upd(struct brcms_c_info *wlc,
  3286. u32 bcn_rspec)
  3287. {
  3288. u16 phyctl;
  3289. u16 phytxant = wlc->stf->phytxant;
  3290. u16 mask = PHY_TXC_ANT_MASK;
  3291. /* for non-siso rates or default setting, use the available chains */
  3292. if (BRCMS_PHY_11N_CAP(wlc->band))
  3293. phytxant = brcms_c_stf_phytxchain_sel(wlc, bcn_rspec);
  3294. phyctl = brcms_b_read_shm(wlc->hw, M_BCN_PCTLWD);
  3295. phyctl = (phyctl & ~mask) | phytxant;
  3296. brcms_b_write_shm(wlc->hw, M_BCN_PCTLWD, phyctl);
  3297. }
  3298. /*
  3299. * centralized protection config change function to simplify debugging, no
  3300. * consistency checking this should be called only on changes to avoid overhead
  3301. * in periodic function
  3302. */
  3303. void brcms_c_protection_upd(struct brcms_c_info *wlc, uint idx, int val)
  3304. {
  3305. /*
  3306. * Cannot use brcms_dbg_* here because this function is called
  3307. * before wlc is sufficiently initialized.
  3308. */
  3309. BCMMSG(wlc->wiphy, "idx %d, val %d\n", idx, val);
  3310. switch (idx) {
  3311. case BRCMS_PROT_G_SPEC:
  3312. wlc->protection->_g = (bool) val;
  3313. break;
  3314. case BRCMS_PROT_G_OVR:
  3315. wlc->protection->g_override = (s8) val;
  3316. break;
  3317. case BRCMS_PROT_G_USER:
  3318. wlc->protection->gmode_user = (u8) val;
  3319. break;
  3320. case BRCMS_PROT_OVERLAP:
  3321. wlc->protection->overlap = (s8) val;
  3322. break;
  3323. case BRCMS_PROT_N_USER:
  3324. wlc->protection->nmode_user = (s8) val;
  3325. break;
  3326. case BRCMS_PROT_N_CFG:
  3327. wlc->protection->n_cfg = (s8) val;
  3328. break;
  3329. case BRCMS_PROT_N_CFG_OVR:
  3330. wlc->protection->n_cfg_override = (s8) val;
  3331. break;
  3332. case BRCMS_PROT_N_NONGF:
  3333. wlc->protection->nongf = (bool) val;
  3334. break;
  3335. case BRCMS_PROT_N_NONGF_OVR:
  3336. wlc->protection->nongf_override = (s8) val;
  3337. break;
  3338. case BRCMS_PROT_N_PAM_OVR:
  3339. wlc->protection->n_pam_override = (s8) val;
  3340. break;
  3341. case BRCMS_PROT_N_OBSS:
  3342. wlc->protection->n_obss = (bool) val;
  3343. break;
  3344. default:
  3345. break;
  3346. }
  3347. }
  3348. static void brcms_c_ht_update_sgi_rx(struct brcms_c_info *wlc, int val)
  3349. {
  3350. if (wlc->pub->up) {
  3351. brcms_c_update_beacon(wlc);
  3352. brcms_c_update_probe_resp(wlc, true);
  3353. }
  3354. }
  3355. static void brcms_c_ht_update_ldpc(struct brcms_c_info *wlc, s8 val)
  3356. {
  3357. wlc->stf->ldpc = val;
  3358. if (wlc->pub->up) {
  3359. brcms_c_update_beacon(wlc);
  3360. brcms_c_update_probe_resp(wlc, true);
  3361. wlc_phy_ldpc_override_set(wlc->band->pi, (val ? true : false));
  3362. }
  3363. }
  3364. void brcms_c_wme_setparams(struct brcms_c_info *wlc, u16 aci,
  3365. const struct ieee80211_tx_queue_params *params,
  3366. bool suspend)
  3367. {
  3368. int i;
  3369. struct shm_acparams acp_shm;
  3370. u16 *shm_entry;
  3371. /* Only apply params if the core is out of reset and has clocks */
  3372. if (!wlc->clk) {
  3373. brcms_err(wlc->hw->d11core, "wl%d: %s : no-clock\n",
  3374. wlc->pub->unit, __func__);
  3375. return;
  3376. }
  3377. memset((char *)&acp_shm, 0, sizeof(struct shm_acparams));
  3378. /* fill in shm ac params struct */
  3379. acp_shm.txop = params->txop;
  3380. /* convert from units of 32us to us for ucode */
  3381. wlc->edcf_txop[aci & 0x3] = acp_shm.txop =
  3382. EDCF_TXOP2USEC(acp_shm.txop);
  3383. acp_shm.aifs = (params->aifs & EDCF_AIFSN_MASK);
  3384. if (aci == IEEE80211_AC_VI && acp_shm.txop == 0
  3385. && acp_shm.aifs < EDCF_AIFSN_MAX)
  3386. acp_shm.aifs++;
  3387. if (acp_shm.aifs < EDCF_AIFSN_MIN
  3388. || acp_shm.aifs > EDCF_AIFSN_MAX) {
  3389. brcms_err(wlc->hw->d11core, "wl%d: edcf_setparams: bad "
  3390. "aifs %d\n", wlc->pub->unit, acp_shm.aifs);
  3391. } else {
  3392. acp_shm.cwmin = params->cw_min;
  3393. acp_shm.cwmax = params->cw_max;
  3394. acp_shm.cwcur = acp_shm.cwmin;
  3395. acp_shm.bslots =
  3396. bcma_read16(wlc->hw->d11core, D11REGOFFS(tsf_random)) &
  3397. acp_shm.cwcur;
  3398. acp_shm.reggap = acp_shm.bslots + acp_shm.aifs;
  3399. /* Indicate the new params to the ucode */
  3400. acp_shm.status = brcms_b_read_shm(wlc->hw, (M_EDCF_QINFO +
  3401. wme_ac2fifo[aci] *
  3402. M_EDCF_QLEN +
  3403. M_EDCF_STATUS_OFF));
  3404. acp_shm.status |= WME_STATUS_NEWAC;
  3405. /* Fill in shm acparam table */
  3406. shm_entry = (u16 *) &acp_shm;
  3407. for (i = 0; i < (int)sizeof(struct shm_acparams); i += 2)
  3408. brcms_b_write_shm(wlc->hw,
  3409. M_EDCF_QINFO +
  3410. wme_ac2fifo[aci] * M_EDCF_QLEN + i,
  3411. *shm_entry++);
  3412. }
  3413. if (suspend) {
  3414. brcms_c_suspend_mac_and_wait(wlc);
  3415. brcms_c_enable_mac(wlc);
  3416. }
  3417. }
  3418. static void brcms_c_edcf_setparams(struct brcms_c_info *wlc, bool suspend)
  3419. {
  3420. u16 aci;
  3421. int i_ac;
  3422. struct ieee80211_tx_queue_params txq_pars;
  3423. static const struct edcf_acparam default_edcf_acparams[] = {
  3424. {EDCF_AC_BE_ACI_STA, EDCF_AC_BE_ECW_STA, EDCF_AC_BE_TXOP_STA},
  3425. {EDCF_AC_BK_ACI_STA, EDCF_AC_BK_ECW_STA, EDCF_AC_BK_TXOP_STA},
  3426. {EDCF_AC_VI_ACI_STA, EDCF_AC_VI_ECW_STA, EDCF_AC_VI_TXOP_STA},
  3427. {EDCF_AC_VO_ACI_STA, EDCF_AC_VO_ECW_STA, EDCF_AC_VO_TXOP_STA}
  3428. }; /* ucode needs these parameters during its initialization */
  3429. const struct edcf_acparam *edcf_acp = &default_edcf_acparams[0];
  3430. for (i_ac = 0; i_ac < IEEE80211_NUM_ACS; i_ac++, edcf_acp++) {
  3431. /* find out which ac this set of params applies to */
  3432. aci = (edcf_acp->ACI & EDCF_ACI_MASK) >> EDCF_ACI_SHIFT;
  3433. /* fill in shm ac params struct */
  3434. txq_pars.txop = edcf_acp->TXOP;
  3435. txq_pars.aifs = edcf_acp->ACI;
  3436. /* CWmin = 2^(ECWmin) - 1 */
  3437. txq_pars.cw_min = EDCF_ECW2CW(edcf_acp->ECW & EDCF_ECWMIN_MASK);
  3438. /* CWmax = 2^(ECWmax) - 1 */
  3439. txq_pars.cw_max = EDCF_ECW2CW((edcf_acp->ECW & EDCF_ECWMAX_MASK)
  3440. >> EDCF_ECWMAX_SHIFT);
  3441. brcms_c_wme_setparams(wlc, aci, &txq_pars, suspend);
  3442. }
  3443. if (suspend) {
  3444. brcms_c_suspend_mac_and_wait(wlc);
  3445. brcms_c_enable_mac(wlc);
  3446. }
  3447. }
  3448. static void brcms_c_radio_monitor_start(struct brcms_c_info *wlc)
  3449. {
  3450. /* Don't start the timer if HWRADIO feature is disabled */
  3451. if (wlc->radio_monitor)
  3452. return;
  3453. wlc->radio_monitor = true;
  3454. brcms_b_pllreq(wlc->hw, true, BRCMS_PLLREQ_RADIO_MON);
  3455. brcms_add_timer(wlc->radio_timer, TIMER_INTERVAL_RADIOCHK, true);
  3456. }
  3457. static bool brcms_c_radio_monitor_stop(struct brcms_c_info *wlc)
  3458. {
  3459. if (!wlc->radio_monitor)
  3460. return true;
  3461. wlc->radio_monitor = false;
  3462. brcms_b_pllreq(wlc->hw, false, BRCMS_PLLREQ_RADIO_MON);
  3463. return brcms_del_timer(wlc->radio_timer);
  3464. }
  3465. /* read hwdisable state and propagate to wlc flag */
  3466. static void brcms_c_radio_hwdisable_upd(struct brcms_c_info *wlc)
  3467. {
  3468. if (wlc->pub->hw_off)
  3469. return;
  3470. if (brcms_b_radio_read_hwdisabled(wlc->hw))
  3471. mboolset(wlc->pub->radio_disabled, WL_RADIO_HW_DISABLE);
  3472. else
  3473. mboolclr(wlc->pub->radio_disabled, WL_RADIO_HW_DISABLE);
  3474. }
  3475. /* update hwradio status and return it */
  3476. bool brcms_c_check_radio_disabled(struct brcms_c_info *wlc)
  3477. {
  3478. brcms_c_radio_hwdisable_upd(wlc);
  3479. return mboolisset(wlc->pub->radio_disabled, WL_RADIO_HW_DISABLE) ?
  3480. true : false;
  3481. }
  3482. /* periodical query hw radio button while driver is "down" */
  3483. static void brcms_c_radio_timer(void *arg)
  3484. {
  3485. struct brcms_c_info *wlc = (struct brcms_c_info *) arg;
  3486. if (brcms_deviceremoved(wlc)) {
  3487. brcms_err(wlc->hw->d11core, "wl%d: %s: dead chip\n",
  3488. wlc->pub->unit, __func__);
  3489. brcms_down(wlc->wl);
  3490. return;
  3491. }
  3492. brcms_c_radio_hwdisable_upd(wlc);
  3493. }
  3494. /* common low-level watchdog code */
  3495. static void brcms_b_watchdog(struct brcms_c_info *wlc)
  3496. {
  3497. struct brcms_hardware *wlc_hw = wlc->hw;
  3498. if (!wlc_hw->up)
  3499. return;
  3500. /* increment second count */
  3501. wlc_hw->now++;
  3502. /* Check for FIFO error interrupts */
  3503. brcms_b_fifoerrors(wlc_hw);
  3504. /* make sure RX dma has buffers */
  3505. dma_rxfill(wlc->hw->di[RX_FIFO]);
  3506. wlc_phy_watchdog(wlc_hw->band->pi);
  3507. }
  3508. /* common watchdog code */
  3509. static void brcms_c_watchdog(struct brcms_c_info *wlc)
  3510. {
  3511. brcms_dbg_info(wlc->hw->d11core, "wl%d\n", wlc->pub->unit);
  3512. if (!wlc->pub->up)
  3513. return;
  3514. if (brcms_deviceremoved(wlc)) {
  3515. brcms_err(wlc->hw->d11core, "wl%d: %s: dead chip\n",
  3516. wlc->pub->unit, __func__);
  3517. brcms_down(wlc->wl);
  3518. return;
  3519. }
  3520. /* increment second count */
  3521. wlc->pub->now++;
  3522. brcms_c_radio_hwdisable_upd(wlc);
  3523. /* if radio is disable, driver may be down, quit here */
  3524. if (wlc->pub->radio_disabled)
  3525. return;
  3526. brcms_b_watchdog(wlc);
  3527. /*
  3528. * occasionally sample mac stat counters to
  3529. * detect 16-bit counter wrap
  3530. */
  3531. if ((wlc->pub->now % SW_TIMER_MAC_STAT_UPD) == 0)
  3532. brcms_c_statsupd(wlc);
  3533. if (BRCMS_ISNPHY(wlc->band) &&
  3534. ((wlc->pub->now - wlc->tempsense_lasttime) >=
  3535. BRCMS_TEMPSENSE_PERIOD)) {
  3536. wlc->tempsense_lasttime = wlc->pub->now;
  3537. brcms_c_tempsense_upd(wlc);
  3538. }
  3539. }
  3540. static void brcms_c_watchdog_by_timer(void *arg)
  3541. {
  3542. struct brcms_c_info *wlc = (struct brcms_c_info *) arg;
  3543. brcms_c_watchdog(wlc);
  3544. }
  3545. static bool brcms_c_timers_init(struct brcms_c_info *wlc, int unit)
  3546. {
  3547. wlc->wdtimer = brcms_init_timer(wlc->wl, brcms_c_watchdog_by_timer,
  3548. wlc, "watchdog");
  3549. if (!wlc->wdtimer) {
  3550. wiphy_err(wlc->wiphy, "wl%d: wl_init_timer for wdtimer "
  3551. "failed\n", unit);
  3552. goto fail;
  3553. }
  3554. wlc->radio_timer = brcms_init_timer(wlc->wl, brcms_c_radio_timer,
  3555. wlc, "radio");
  3556. if (!wlc->radio_timer) {
  3557. wiphy_err(wlc->wiphy, "wl%d: wl_init_timer for radio_timer "
  3558. "failed\n", unit);
  3559. goto fail;
  3560. }
  3561. return true;
  3562. fail:
  3563. return false;
  3564. }
  3565. /*
  3566. * Initialize brcms_c_info default values ...
  3567. * may get overrides later in this function
  3568. */
  3569. static void brcms_c_info_init(struct brcms_c_info *wlc, int unit)
  3570. {
  3571. int i;
  3572. /* Save our copy of the chanspec */
  3573. wlc->chanspec = ch20mhz_chspec(1);
  3574. /* various 802.11g modes */
  3575. wlc->shortslot = false;
  3576. wlc->shortslot_override = BRCMS_SHORTSLOT_AUTO;
  3577. brcms_c_protection_upd(wlc, BRCMS_PROT_G_OVR, BRCMS_PROTECTION_AUTO);
  3578. brcms_c_protection_upd(wlc, BRCMS_PROT_G_SPEC, false);
  3579. brcms_c_protection_upd(wlc, BRCMS_PROT_N_CFG_OVR,
  3580. BRCMS_PROTECTION_AUTO);
  3581. brcms_c_protection_upd(wlc, BRCMS_PROT_N_CFG, BRCMS_N_PROTECTION_OFF);
  3582. brcms_c_protection_upd(wlc, BRCMS_PROT_N_NONGF_OVR,
  3583. BRCMS_PROTECTION_AUTO);
  3584. brcms_c_protection_upd(wlc, BRCMS_PROT_N_NONGF, false);
  3585. brcms_c_protection_upd(wlc, BRCMS_PROT_N_PAM_OVR, AUTO);
  3586. brcms_c_protection_upd(wlc, BRCMS_PROT_OVERLAP,
  3587. BRCMS_PROTECTION_CTL_OVERLAP);
  3588. /* 802.11g draft 4.0 NonERP elt advertisement */
  3589. wlc->include_legacy_erp = true;
  3590. wlc->stf->ant_rx_ovr = ANT_RX_DIV_DEF;
  3591. wlc->stf->txant = ANT_TX_DEF;
  3592. wlc->prb_resp_timeout = BRCMS_PRB_RESP_TIMEOUT;
  3593. wlc->usr_fragthresh = DOT11_DEFAULT_FRAG_LEN;
  3594. for (i = 0; i < NFIFO; i++)
  3595. wlc->fragthresh[i] = DOT11_DEFAULT_FRAG_LEN;
  3596. wlc->RTSThresh = DOT11_DEFAULT_RTS_LEN;
  3597. /* default rate fallback retry limits */
  3598. wlc->SFBL = RETRY_SHORT_FB;
  3599. wlc->LFBL = RETRY_LONG_FB;
  3600. /* default mac retry limits */
  3601. wlc->SRL = RETRY_SHORT_DEF;
  3602. wlc->LRL = RETRY_LONG_DEF;
  3603. /* WME QoS mode is Auto by default */
  3604. wlc->pub->_ampdu = AMPDU_AGG_HOST;
  3605. wlc->pub->bcmerror = 0;
  3606. }
  3607. static uint brcms_c_attach_module(struct brcms_c_info *wlc)
  3608. {
  3609. uint err = 0;
  3610. uint unit;
  3611. unit = wlc->pub->unit;
  3612. wlc->asi = brcms_c_antsel_attach(wlc);
  3613. if (wlc->asi == NULL) {
  3614. wiphy_err(wlc->wiphy, "wl%d: attach: antsel_attach "
  3615. "failed\n", unit);
  3616. err = 44;
  3617. goto fail;
  3618. }
  3619. wlc->ampdu = brcms_c_ampdu_attach(wlc);
  3620. if (wlc->ampdu == NULL) {
  3621. wiphy_err(wlc->wiphy, "wl%d: attach: ampdu_attach "
  3622. "failed\n", unit);
  3623. err = 50;
  3624. goto fail;
  3625. }
  3626. if ((brcms_c_stf_attach(wlc) != 0)) {
  3627. wiphy_err(wlc->wiphy, "wl%d: attach: stf_attach "
  3628. "failed\n", unit);
  3629. err = 68;
  3630. goto fail;
  3631. }
  3632. fail:
  3633. return err;
  3634. }
  3635. struct brcms_pub *brcms_c_pub(struct brcms_c_info *wlc)
  3636. {
  3637. return wlc->pub;
  3638. }
  3639. /* low level attach
  3640. * run backplane attach, init nvram
  3641. * run phy attach
  3642. * initialize software state for each core and band
  3643. * put the whole chip in reset(driver down state), no clock
  3644. */
  3645. static int brcms_b_attach(struct brcms_c_info *wlc, struct bcma_device *core,
  3646. uint unit, bool piomode)
  3647. {
  3648. struct brcms_hardware *wlc_hw;
  3649. uint err = 0;
  3650. uint j;
  3651. bool wme = false;
  3652. struct shared_phy_params sha_params;
  3653. struct wiphy *wiphy = wlc->wiphy;
  3654. struct pci_dev *pcidev = core->bus->host_pci;
  3655. struct ssb_sprom *sprom = &core->bus->sprom;
  3656. if (core->bus->hosttype == BCMA_HOSTTYPE_PCI)
  3657. brcms_dbg_info(core, "wl%d: vendor 0x%x device 0x%x\n", unit,
  3658. pcidev->vendor,
  3659. pcidev->device);
  3660. else
  3661. brcms_dbg_info(core, "wl%d: vendor 0x%x device 0x%x\n", unit,
  3662. core->bus->boardinfo.vendor,
  3663. core->bus->boardinfo.type);
  3664. wme = true;
  3665. wlc_hw = wlc->hw;
  3666. wlc_hw->wlc = wlc;
  3667. wlc_hw->unit = unit;
  3668. wlc_hw->band = wlc_hw->bandstate[0];
  3669. wlc_hw->_piomode = piomode;
  3670. /* populate struct brcms_hardware with default values */
  3671. brcms_b_info_init(wlc_hw);
  3672. /*
  3673. * Do the hardware portion of the attach. Also initialize software
  3674. * state that depends on the particular hardware we are running.
  3675. */
  3676. wlc_hw->sih = ai_attach(core->bus);
  3677. if (wlc_hw->sih == NULL) {
  3678. wiphy_err(wiphy, "wl%d: brcms_b_attach: si_attach failed\n",
  3679. unit);
  3680. err = 11;
  3681. goto fail;
  3682. }
  3683. /* verify again the device is supported */
  3684. if (!brcms_c_chipmatch(core)) {
  3685. wiphy_err(wiphy, "wl%d: brcms_b_attach: Unsupported device\n",
  3686. unit);
  3687. err = 12;
  3688. goto fail;
  3689. }
  3690. if (core->bus->hosttype == BCMA_HOSTTYPE_PCI) {
  3691. wlc_hw->vendorid = pcidev->vendor;
  3692. wlc_hw->deviceid = pcidev->device;
  3693. } else {
  3694. wlc_hw->vendorid = core->bus->boardinfo.vendor;
  3695. wlc_hw->deviceid = core->bus->boardinfo.type;
  3696. }
  3697. wlc_hw->d11core = core;
  3698. wlc_hw->corerev = core->id.rev;
  3699. /* validate chip, chiprev and corerev */
  3700. if (!brcms_c_isgoodchip(wlc_hw)) {
  3701. err = 13;
  3702. goto fail;
  3703. }
  3704. /* initialize power control registers */
  3705. ai_clkctl_init(wlc_hw->sih);
  3706. /* request fastclock and force fastclock for the rest of attach
  3707. * bring the d11 core out of reset.
  3708. * For PMU chips, the first wlc_clkctl_clk is no-op since core-clk
  3709. * is still false; But it will be called again inside wlc_corereset,
  3710. * after d11 is out of reset.
  3711. */
  3712. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
  3713. brcms_b_corereset(wlc_hw, BRCMS_USE_COREFLAGS);
  3714. if (!brcms_b_validate_chip_access(wlc_hw)) {
  3715. wiphy_err(wiphy, "wl%d: brcms_b_attach: validate_chip_access "
  3716. "failed\n", unit);
  3717. err = 14;
  3718. goto fail;
  3719. }
  3720. /* get the board rev, used just below */
  3721. j = sprom->board_rev;
  3722. /* promote srom boardrev of 0xFF to 1 */
  3723. if (j == BOARDREV_PROMOTABLE)
  3724. j = BOARDREV_PROMOTED;
  3725. wlc_hw->boardrev = (u16) j;
  3726. if (!brcms_c_validboardtype(wlc_hw)) {
  3727. wiphy_err(wiphy, "wl%d: brcms_b_attach: Unsupported Broadcom "
  3728. "board type (0x%x)" " or revision level (0x%x)\n",
  3729. unit, ai_get_boardtype(wlc_hw->sih),
  3730. wlc_hw->boardrev);
  3731. err = 15;
  3732. goto fail;
  3733. }
  3734. wlc_hw->sromrev = sprom->revision;
  3735. wlc_hw->boardflags = sprom->boardflags_lo + (sprom->boardflags_hi << 16);
  3736. wlc_hw->boardflags2 = sprom->boardflags2_lo + (sprom->boardflags2_hi << 16);
  3737. if (wlc_hw->boardflags & BFL_NOPLLDOWN)
  3738. brcms_b_pllreq(wlc_hw, true, BRCMS_PLLREQ_SHARED);
  3739. /* check device id(srom, nvram etc.) to set bands */
  3740. if (wlc_hw->deviceid == BCM43224_D11N_ID ||
  3741. wlc_hw->deviceid == BCM43224_D11N_ID_VEN1 ||
  3742. wlc_hw->deviceid == BCM43224_CHIP_ID)
  3743. /* Dualband boards */
  3744. wlc_hw->_nbands = 2;
  3745. else
  3746. wlc_hw->_nbands = 1;
  3747. if ((ai_get_chip_id(wlc_hw->sih) == BCMA_CHIP_ID_BCM43225))
  3748. wlc_hw->_nbands = 1;
  3749. /* BMAC_NOTE: remove init of pub values when brcms_c_attach()
  3750. * unconditionally does the init of these values
  3751. */
  3752. wlc->vendorid = wlc_hw->vendorid;
  3753. wlc->deviceid = wlc_hw->deviceid;
  3754. wlc->pub->sih = wlc_hw->sih;
  3755. wlc->pub->corerev = wlc_hw->corerev;
  3756. wlc->pub->sromrev = wlc_hw->sromrev;
  3757. wlc->pub->boardrev = wlc_hw->boardrev;
  3758. wlc->pub->boardflags = wlc_hw->boardflags;
  3759. wlc->pub->boardflags2 = wlc_hw->boardflags2;
  3760. wlc->pub->_nbands = wlc_hw->_nbands;
  3761. wlc_hw->physhim = wlc_phy_shim_attach(wlc_hw, wlc->wl, wlc);
  3762. if (wlc_hw->physhim == NULL) {
  3763. wiphy_err(wiphy, "wl%d: brcms_b_attach: wlc_phy_shim_attach "
  3764. "failed\n", unit);
  3765. err = 25;
  3766. goto fail;
  3767. }
  3768. /* pass all the parameters to wlc_phy_shared_attach in one struct */
  3769. sha_params.sih = wlc_hw->sih;
  3770. sha_params.physhim = wlc_hw->physhim;
  3771. sha_params.unit = unit;
  3772. sha_params.corerev = wlc_hw->corerev;
  3773. sha_params.vid = wlc_hw->vendorid;
  3774. sha_params.did = wlc_hw->deviceid;
  3775. sha_params.chip = ai_get_chip_id(wlc_hw->sih);
  3776. sha_params.chiprev = ai_get_chiprev(wlc_hw->sih);
  3777. sha_params.chippkg = ai_get_chippkg(wlc_hw->sih);
  3778. sha_params.sromrev = wlc_hw->sromrev;
  3779. sha_params.boardtype = ai_get_boardtype(wlc_hw->sih);
  3780. sha_params.boardrev = wlc_hw->boardrev;
  3781. sha_params.boardflags = wlc_hw->boardflags;
  3782. sha_params.boardflags2 = wlc_hw->boardflags2;
  3783. /* alloc and save pointer to shared phy state area */
  3784. wlc_hw->phy_sh = wlc_phy_shared_attach(&sha_params);
  3785. if (!wlc_hw->phy_sh) {
  3786. err = 16;
  3787. goto fail;
  3788. }
  3789. /* initialize software state for each core and band */
  3790. for (j = 0; j < wlc_hw->_nbands; j++) {
  3791. /*
  3792. * band0 is always 2.4Ghz
  3793. * band1, if present, is 5Ghz
  3794. */
  3795. brcms_c_setxband(wlc_hw, j);
  3796. wlc_hw->band->bandunit = j;
  3797. wlc_hw->band->bandtype = j ? BRCM_BAND_5G : BRCM_BAND_2G;
  3798. wlc->band->bandunit = j;
  3799. wlc->band->bandtype = j ? BRCM_BAND_5G : BRCM_BAND_2G;
  3800. wlc->core->coreidx = core->core_index;
  3801. wlc_hw->machwcap = bcma_read32(core, D11REGOFFS(machwcap));
  3802. wlc_hw->machwcap_backup = wlc_hw->machwcap;
  3803. /* init tx fifo size */
  3804. WARN_ON((wlc_hw->corerev - XMTFIFOTBL_STARTREV) < 0 ||
  3805. (wlc_hw->corerev - XMTFIFOTBL_STARTREV) >
  3806. ARRAY_SIZE(xmtfifo_sz));
  3807. wlc_hw->xmtfifo_sz =
  3808. xmtfifo_sz[(wlc_hw->corerev - XMTFIFOTBL_STARTREV)];
  3809. WARN_ON(!wlc_hw->xmtfifo_sz[0]);
  3810. /* Get a phy for this band */
  3811. wlc_hw->band->pi =
  3812. wlc_phy_attach(wlc_hw->phy_sh, core,
  3813. wlc_hw->band->bandtype,
  3814. wlc->wiphy);
  3815. if (wlc_hw->band->pi == NULL) {
  3816. wiphy_err(wiphy, "wl%d: brcms_b_attach: wlc_phy_"
  3817. "attach failed\n", unit);
  3818. err = 17;
  3819. goto fail;
  3820. }
  3821. wlc_phy_machwcap_set(wlc_hw->band->pi, wlc_hw->machwcap);
  3822. wlc_phy_get_phyversion(wlc_hw->band->pi, &wlc_hw->band->phytype,
  3823. &wlc_hw->band->phyrev,
  3824. &wlc_hw->band->radioid,
  3825. &wlc_hw->band->radiorev);
  3826. wlc_hw->band->abgphy_encore =
  3827. wlc_phy_get_encore(wlc_hw->band->pi);
  3828. wlc->band->abgphy_encore = wlc_phy_get_encore(wlc_hw->band->pi);
  3829. wlc_hw->band->core_flags =
  3830. wlc_phy_get_coreflags(wlc_hw->band->pi);
  3831. /* verify good phy_type & supported phy revision */
  3832. if (BRCMS_ISNPHY(wlc_hw->band)) {
  3833. if (NCONF_HAS(wlc_hw->band->phyrev))
  3834. goto good_phy;
  3835. else
  3836. goto bad_phy;
  3837. } else if (BRCMS_ISLCNPHY(wlc_hw->band)) {
  3838. if (LCNCONF_HAS(wlc_hw->band->phyrev))
  3839. goto good_phy;
  3840. else
  3841. goto bad_phy;
  3842. } else {
  3843. bad_phy:
  3844. wiphy_err(wiphy, "wl%d: brcms_b_attach: unsupported "
  3845. "phy type/rev (%d/%d)\n", unit,
  3846. wlc_hw->band->phytype, wlc_hw->band->phyrev);
  3847. err = 18;
  3848. goto fail;
  3849. }
  3850. good_phy:
  3851. /*
  3852. * BMAC_NOTE: wlc->band->pi should not be set below and should
  3853. * be done in the high level attach. However we can not make
  3854. * that change until all low level access is changed to
  3855. * wlc_hw->band->pi. Instead do the wlc->band->pi init below,
  3856. * keeping wlc_hw->band->pi as well for incremental update of
  3857. * low level fns, and cut over low only init when all fns
  3858. * updated.
  3859. */
  3860. wlc->band->pi = wlc_hw->band->pi;
  3861. wlc->band->phytype = wlc_hw->band->phytype;
  3862. wlc->band->phyrev = wlc_hw->band->phyrev;
  3863. wlc->band->radioid = wlc_hw->band->radioid;
  3864. wlc->band->radiorev = wlc_hw->band->radiorev;
  3865. /* default contention windows size limits */
  3866. wlc_hw->band->CWmin = APHY_CWMIN;
  3867. wlc_hw->band->CWmax = PHY_CWMAX;
  3868. if (!brcms_b_attach_dmapio(wlc, j, wme)) {
  3869. err = 19;
  3870. goto fail;
  3871. }
  3872. }
  3873. /* disable core to match driver "down" state */
  3874. brcms_c_coredisable(wlc_hw);
  3875. /* Match driver "down" state */
  3876. ai_pci_down(wlc_hw->sih);
  3877. /* turn off pll and xtal to match driver "down" state */
  3878. brcms_b_xtal(wlc_hw, OFF);
  3879. /* *******************************************************************
  3880. * The hardware is in the DOWN state at this point. D11 core
  3881. * or cores are in reset with clocks off, and the board PLLs
  3882. * are off if possible.
  3883. *
  3884. * Beyond this point, wlc->sbclk == false and chip registers
  3885. * should not be touched.
  3886. *********************************************************************
  3887. */
  3888. /* init etheraddr state variables */
  3889. brcms_c_get_macaddr(wlc_hw, wlc_hw->etheraddr);
  3890. if (is_broadcast_ether_addr(wlc_hw->etheraddr) ||
  3891. is_zero_ether_addr(wlc_hw->etheraddr)) {
  3892. wiphy_err(wiphy, "wl%d: brcms_b_attach: bad macaddr\n",
  3893. unit);
  3894. err = 22;
  3895. goto fail;
  3896. }
  3897. brcms_dbg_info(wlc_hw->d11core, "deviceid 0x%x nbands %d board 0x%x\n",
  3898. wlc_hw->deviceid, wlc_hw->_nbands,
  3899. ai_get_boardtype(wlc_hw->sih));
  3900. return err;
  3901. fail:
  3902. wiphy_err(wiphy, "wl%d: brcms_b_attach: failed with err %d\n", unit,
  3903. err);
  3904. return err;
  3905. }
  3906. static void brcms_c_attach_antgain_init(struct brcms_c_info *wlc)
  3907. {
  3908. uint unit;
  3909. unit = wlc->pub->unit;
  3910. if ((wlc->band->antgain == -1) && (wlc->pub->sromrev == 1)) {
  3911. /* default antenna gain for srom rev 1 is 2 dBm (8 qdbm) */
  3912. wlc->band->antgain = 8;
  3913. } else if (wlc->band->antgain == -1) {
  3914. wiphy_err(wlc->wiphy, "wl%d: %s: Invalid antennas available in"
  3915. " srom, using 2dB\n", unit, __func__);
  3916. wlc->band->antgain = 8;
  3917. } else {
  3918. s8 gain, fract;
  3919. /* Older sroms specified gain in whole dbm only. In order
  3920. * be able to specify qdbm granularity and remain backward
  3921. * compatible the whole dbms are now encoded in only
  3922. * low 6 bits and remaining qdbms are encoded in the hi 2 bits.
  3923. * 6 bit signed number ranges from -32 - 31.
  3924. *
  3925. * Examples:
  3926. * 0x1 = 1 db,
  3927. * 0xc1 = 1.75 db (1 + 3 quarters),
  3928. * 0x3f = -1 (-1 + 0 quarters),
  3929. * 0x7f = -.75 (-1 + 1 quarters) = -3 qdbm.
  3930. * 0xbf = -.50 (-1 + 2 quarters) = -2 qdbm.
  3931. */
  3932. gain = wlc->band->antgain & 0x3f;
  3933. gain <<= 2; /* Sign extend */
  3934. gain >>= 2;
  3935. fract = (wlc->band->antgain & 0xc0) >> 6;
  3936. wlc->band->antgain = 4 * gain + fract;
  3937. }
  3938. }
  3939. static bool brcms_c_attach_stf_ant_init(struct brcms_c_info *wlc)
  3940. {
  3941. int aa;
  3942. uint unit;
  3943. int bandtype;
  3944. struct ssb_sprom *sprom = &wlc->hw->d11core->bus->sprom;
  3945. unit = wlc->pub->unit;
  3946. bandtype = wlc->band->bandtype;
  3947. /* get antennas available */
  3948. if (bandtype == BRCM_BAND_5G)
  3949. aa = sprom->ant_available_a;
  3950. else
  3951. aa = sprom->ant_available_bg;
  3952. if ((aa < 1) || (aa > 15)) {
  3953. wiphy_err(wlc->wiphy, "wl%d: %s: Invalid antennas available in"
  3954. " srom (0x%x), using 3\n", unit, __func__, aa);
  3955. aa = 3;
  3956. }
  3957. /* reset the defaults if we have a single antenna */
  3958. if (aa == 1) {
  3959. wlc->stf->ant_rx_ovr = ANT_RX_DIV_FORCE_0;
  3960. wlc->stf->txant = ANT_TX_FORCE_0;
  3961. } else if (aa == 2) {
  3962. wlc->stf->ant_rx_ovr = ANT_RX_DIV_FORCE_1;
  3963. wlc->stf->txant = ANT_TX_FORCE_1;
  3964. } else {
  3965. }
  3966. /* Compute Antenna Gain */
  3967. if (bandtype == BRCM_BAND_5G)
  3968. wlc->band->antgain = sprom->antenna_gain.a1;
  3969. else
  3970. wlc->band->antgain = sprom->antenna_gain.a0;
  3971. brcms_c_attach_antgain_init(wlc);
  3972. return true;
  3973. }
  3974. static void brcms_c_bss_default_init(struct brcms_c_info *wlc)
  3975. {
  3976. u16 chanspec;
  3977. struct brcms_band *band;
  3978. struct brcms_bss_info *bi = wlc->default_bss;
  3979. /* init default and target BSS with some sane initial values */
  3980. memset((char *)(bi), 0, sizeof(struct brcms_bss_info));
  3981. bi->beacon_period = BEACON_INTERVAL_DEFAULT;
  3982. /* fill the default channel as the first valid channel
  3983. * starting from the 2G channels
  3984. */
  3985. chanspec = ch20mhz_chspec(1);
  3986. wlc->home_chanspec = bi->chanspec = chanspec;
  3987. /* find the band of our default channel */
  3988. band = wlc->band;
  3989. if (wlc->pub->_nbands > 1 &&
  3990. band->bandunit != chspec_bandunit(chanspec))
  3991. band = wlc->bandstate[OTHERBANDUNIT(wlc)];
  3992. /* init bss rates to the band specific default rate set */
  3993. brcms_c_rateset_default(&bi->rateset, NULL, band->phytype,
  3994. band->bandtype, false, BRCMS_RATE_MASK_FULL,
  3995. (bool) (wlc->pub->_n_enab & SUPPORT_11N),
  3996. brcms_chspec_bw(chanspec), wlc->stf->txstreams);
  3997. if (wlc->pub->_n_enab & SUPPORT_11N)
  3998. bi->flags |= BRCMS_BSS_HT;
  3999. }
  4000. static void brcms_c_update_mimo_band_bwcap(struct brcms_c_info *wlc, u8 bwcap)
  4001. {
  4002. uint i;
  4003. struct brcms_band *band;
  4004. for (i = 0; i < wlc->pub->_nbands; i++) {
  4005. band = wlc->bandstate[i];
  4006. if (band->bandtype == BRCM_BAND_5G) {
  4007. if ((bwcap == BRCMS_N_BW_40ALL)
  4008. || (bwcap == BRCMS_N_BW_20IN2G_40IN5G))
  4009. band->mimo_cap_40 = true;
  4010. else
  4011. band->mimo_cap_40 = false;
  4012. } else {
  4013. if (bwcap == BRCMS_N_BW_40ALL)
  4014. band->mimo_cap_40 = true;
  4015. else
  4016. band->mimo_cap_40 = false;
  4017. }
  4018. }
  4019. }
  4020. static void brcms_c_timers_deinit(struct brcms_c_info *wlc)
  4021. {
  4022. /* free timer state */
  4023. if (wlc->wdtimer) {
  4024. brcms_free_timer(wlc->wdtimer);
  4025. wlc->wdtimer = NULL;
  4026. }
  4027. if (wlc->radio_timer) {
  4028. brcms_free_timer(wlc->radio_timer);
  4029. wlc->radio_timer = NULL;
  4030. }
  4031. }
  4032. static void brcms_c_detach_module(struct brcms_c_info *wlc)
  4033. {
  4034. if (wlc->asi) {
  4035. brcms_c_antsel_detach(wlc->asi);
  4036. wlc->asi = NULL;
  4037. }
  4038. if (wlc->ampdu) {
  4039. brcms_c_ampdu_detach(wlc->ampdu);
  4040. wlc->ampdu = NULL;
  4041. }
  4042. brcms_c_stf_detach(wlc);
  4043. }
  4044. /*
  4045. * low level detach
  4046. */
  4047. static int brcms_b_detach(struct brcms_c_info *wlc)
  4048. {
  4049. uint i;
  4050. struct brcms_hw_band *band;
  4051. struct brcms_hardware *wlc_hw = wlc->hw;
  4052. int callbacks;
  4053. callbacks = 0;
  4054. brcms_b_detach_dmapio(wlc_hw);
  4055. band = wlc_hw->band;
  4056. for (i = 0; i < wlc_hw->_nbands; i++) {
  4057. if (band->pi) {
  4058. /* Detach this band's phy */
  4059. wlc_phy_detach(band->pi);
  4060. band->pi = NULL;
  4061. }
  4062. band = wlc_hw->bandstate[OTHERBANDUNIT(wlc)];
  4063. }
  4064. /* Free shared phy state */
  4065. kfree(wlc_hw->phy_sh);
  4066. wlc_phy_shim_detach(wlc_hw->physhim);
  4067. if (wlc_hw->sih) {
  4068. ai_detach(wlc_hw->sih);
  4069. wlc_hw->sih = NULL;
  4070. }
  4071. return callbacks;
  4072. }
  4073. /*
  4074. * Return a count of the number of driver callbacks still pending.
  4075. *
  4076. * General policy is that brcms_c_detach can only dealloc/free software states.
  4077. * It can NOT touch hardware registers since the d11core may be in reset and
  4078. * clock may not be available.
  4079. * One exception is sb register access, which is possible if crystal is turned
  4080. * on after "down" state, driver should avoid software timer with the exception
  4081. * of radio_monitor.
  4082. */
  4083. uint brcms_c_detach(struct brcms_c_info *wlc)
  4084. {
  4085. uint callbacks = 0;
  4086. if (wlc == NULL)
  4087. return 0;
  4088. callbacks += brcms_b_detach(wlc);
  4089. /* delete software timers */
  4090. if (!brcms_c_radio_monitor_stop(wlc))
  4091. callbacks++;
  4092. brcms_c_channel_mgr_detach(wlc->cmi);
  4093. brcms_c_timers_deinit(wlc);
  4094. brcms_c_detach_module(wlc);
  4095. brcms_c_detach_mfree(wlc);
  4096. return callbacks;
  4097. }
  4098. /* update state that depends on the current value of "ap" */
  4099. static void brcms_c_ap_upd(struct brcms_c_info *wlc)
  4100. {
  4101. /* STA-BSS; short capable */
  4102. wlc->PLCPHdr_override = BRCMS_PLCP_SHORT;
  4103. }
  4104. /* Initialize just the hardware when coming out of POR or S3/S5 system states */
  4105. static void brcms_b_hw_up(struct brcms_hardware *wlc_hw)
  4106. {
  4107. if (wlc_hw->wlc->pub->hw_up)
  4108. return;
  4109. brcms_dbg_info(wlc_hw->d11core, "wl%d\n", wlc_hw->unit);
  4110. /*
  4111. * Enable pll and xtal, initialize the power control registers,
  4112. * and force fastclock for the remainder of brcms_c_up().
  4113. */
  4114. brcms_b_xtal(wlc_hw, ON);
  4115. ai_clkctl_init(wlc_hw->sih);
  4116. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
  4117. /*
  4118. * TODO: test suspend/resume
  4119. *
  4120. * AI chip doesn't restore bar0win2 on
  4121. * hibernation/resume, need sw fixup
  4122. */
  4123. /*
  4124. * Inform phy that a POR reset has occurred so
  4125. * it does a complete phy init
  4126. */
  4127. wlc_phy_por_inform(wlc_hw->band->pi);
  4128. wlc_hw->ucode_loaded = false;
  4129. wlc_hw->wlc->pub->hw_up = true;
  4130. if ((wlc_hw->boardflags & BFL_FEM)
  4131. && (ai_get_chip_id(wlc_hw->sih) == BCMA_CHIP_ID_BCM4313)) {
  4132. if (!
  4133. (wlc_hw->boardrev >= 0x1250
  4134. && (wlc_hw->boardflags & BFL_FEM_BT)))
  4135. ai_epa_4313war(wlc_hw->sih);
  4136. }
  4137. }
  4138. static int brcms_b_up_prep(struct brcms_hardware *wlc_hw)
  4139. {
  4140. brcms_dbg_info(wlc_hw->d11core, "wl%d\n", wlc_hw->unit);
  4141. /*
  4142. * Enable pll and xtal, initialize the power control registers,
  4143. * and force fastclock for the remainder of brcms_c_up().
  4144. */
  4145. brcms_b_xtal(wlc_hw, ON);
  4146. ai_clkctl_init(wlc_hw->sih);
  4147. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
  4148. /*
  4149. * Configure pci/pcmcia here instead of in brcms_c_attach()
  4150. * to allow mfg hotswap: down, hotswap (chip power cycle), up.
  4151. */
  4152. bcma_core_pci_irq_ctl(&wlc_hw->d11core->bus->drv_pci[0], wlc_hw->d11core,
  4153. true);
  4154. /*
  4155. * Need to read the hwradio status here to cover the case where the
  4156. * system is loaded with the hw radio disabled. We do not want to
  4157. * bring the driver up in this case.
  4158. */
  4159. if (brcms_b_radio_read_hwdisabled(wlc_hw)) {
  4160. /* put SB PCI in down state again */
  4161. ai_pci_down(wlc_hw->sih);
  4162. brcms_b_xtal(wlc_hw, OFF);
  4163. return -ENOMEDIUM;
  4164. }
  4165. ai_pci_up(wlc_hw->sih);
  4166. /* reset the d11 core */
  4167. brcms_b_corereset(wlc_hw, BRCMS_USE_COREFLAGS);
  4168. return 0;
  4169. }
  4170. static int brcms_b_up_finish(struct brcms_hardware *wlc_hw)
  4171. {
  4172. wlc_hw->up = true;
  4173. wlc_phy_hw_state_upd(wlc_hw->band->pi, true);
  4174. /* FULLY enable dynamic power control and d11 core interrupt */
  4175. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_DYNAMIC);
  4176. brcms_intrson(wlc_hw->wlc->wl);
  4177. return 0;
  4178. }
  4179. /*
  4180. * Write WME tunable parameters for retransmit/max rate
  4181. * from wlc struct to ucode
  4182. */
  4183. static void brcms_c_wme_retries_write(struct brcms_c_info *wlc)
  4184. {
  4185. int ac;
  4186. /* Need clock to do this */
  4187. if (!wlc->clk)
  4188. return;
  4189. for (ac = 0; ac < IEEE80211_NUM_ACS; ac++)
  4190. brcms_b_write_shm(wlc->hw, M_AC_TXLMT_ADDR(ac),
  4191. wlc->wme_retries[ac]);
  4192. }
  4193. /* make interface operational */
  4194. int brcms_c_up(struct brcms_c_info *wlc)
  4195. {
  4196. struct ieee80211_channel *ch;
  4197. brcms_dbg_info(wlc->hw->d11core, "wl%d\n", wlc->pub->unit);
  4198. /* HW is turned off so don't try to access it */
  4199. if (wlc->pub->hw_off || brcms_deviceremoved(wlc))
  4200. return -ENOMEDIUM;
  4201. if (!wlc->pub->hw_up) {
  4202. brcms_b_hw_up(wlc->hw);
  4203. wlc->pub->hw_up = true;
  4204. }
  4205. if ((wlc->pub->boardflags & BFL_FEM)
  4206. && (ai_get_chip_id(wlc->hw->sih) == BCMA_CHIP_ID_BCM4313)) {
  4207. if (wlc->pub->boardrev >= 0x1250
  4208. && (wlc->pub->boardflags & BFL_FEM_BT))
  4209. brcms_b_mhf(wlc->hw, MHF5, MHF5_4313_GPIOCTRL,
  4210. MHF5_4313_GPIOCTRL, BRCM_BAND_ALL);
  4211. else
  4212. brcms_b_mhf(wlc->hw, MHF4, MHF4_EXTPA_ENABLE,
  4213. MHF4_EXTPA_ENABLE, BRCM_BAND_ALL);
  4214. }
  4215. /*
  4216. * Need to read the hwradio status here to cover the case where the
  4217. * system is loaded with the hw radio disabled. We do not want to bring
  4218. * the driver up in this case. If radio is disabled, abort up, lower
  4219. * power, start radio timer and return 0(for NDIS) don't call
  4220. * radio_update to avoid looping brcms_c_up.
  4221. *
  4222. * brcms_b_up_prep() returns either 0 or -BCME_RADIOOFF only
  4223. */
  4224. if (!wlc->pub->radio_disabled) {
  4225. int status = brcms_b_up_prep(wlc->hw);
  4226. if (status == -ENOMEDIUM) {
  4227. if (!mboolisset
  4228. (wlc->pub->radio_disabled, WL_RADIO_HW_DISABLE)) {
  4229. struct brcms_bss_cfg *bsscfg = wlc->bsscfg;
  4230. mboolset(wlc->pub->radio_disabled,
  4231. WL_RADIO_HW_DISABLE);
  4232. if (bsscfg->enable && bsscfg->BSS)
  4233. brcms_err(wlc->hw->d11core,
  4234. "wl%d: up: rfdisable -> "
  4235. "bsscfg_disable()\n",
  4236. wlc->pub->unit);
  4237. }
  4238. }
  4239. }
  4240. if (wlc->pub->radio_disabled) {
  4241. brcms_c_radio_monitor_start(wlc);
  4242. return 0;
  4243. }
  4244. /* brcms_b_up_prep has done brcms_c_corereset(). so clk is on, set it */
  4245. wlc->clk = true;
  4246. brcms_c_radio_monitor_stop(wlc);
  4247. /* Set EDCF hostflags */
  4248. brcms_b_mhf(wlc->hw, MHF1, MHF1_EDCF, MHF1_EDCF, BRCM_BAND_ALL);
  4249. brcms_init(wlc->wl);
  4250. wlc->pub->up = true;
  4251. if (wlc->bandinit_pending) {
  4252. ch = wlc->pub->ieee_hw->conf.channel;
  4253. brcms_c_suspend_mac_and_wait(wlc);
  4254. brcms_c_set_chanspec(wlc, ch20mhz_chspec(ch->hw_value));
  4255. wlc->bandinit_pending = false;
  4256. brcms_c_enable_mac(wlc);
  4257. }
  4258. brcms_b_up_finish(wlc->hw);
  4259. /* Program the TX wme params with the current settings */
  4260. brcms_c_wme_retries_write(wlc);
  4261. /* start one second watchdog timer */
  4262. brcms_add_timer(wlc->wdtimer, TIMER_INTERVAL_WATCHDOG, true);
  4263. wlc->WDarmed = true;
  4264. /* ensure antenna config is up to date */
  4265. brcms_c_stf_phy_txant_upd(wlc);
  4266. /* ensure LDPC config is in sync */
  4267. brcms_c_ht_update_ldpc(wlc, wlc->stf->ldpc);
  4268. return 0;
  4269. }
  4270. static uint brcms_c_down_del_timer(struct brcms_c_info *wlc)
  4271. {
  4272. uint callbacks = 0;
  4273. return callbacks;
  4274. }
  4275. static int brcms_b_bmac_down_prep(struct brcms_hardware *wlc_hw)
  4276. {
  4277. bool dev_gone;
  4278. uint callbacks = 0;
  4279. if (!wlc_hw->up)
  4280. return callbacks;
  4281. dev_gone = brcms_deviceremoved(wlc_hw->wlc);
  4282. /* disable interrupts */
  4283. if (dev_gone)
  4284. wlc_hw->wlc->macintmask = 0;
  4285. else {
  4286. /* now disable interrupts */
  4287. brcms_intrsoff(wlc_hw->wlc->wl);
  4288. /* ensure we're running on the pll clock again */
  4289. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
  4290. }
  4291. /* down phy at the last of this stage */
  4292. callbacks += wlc_phy_down(wlc_hw->band->pi);
  4293. return callbacks;
  4294. }
  4295. static int brcms_b_down_finish(struct brcms_hardware *wlc_hw)
  4296. {
  4297. uint callbacks = 0;
  4298. bool dev_gone;
  4299. if (!wlc_hw->up)
  4300. return callbacks;
  4301. wlc_hw->up = false;
  4302. wlc_phy_hw_state_upd(wlc_hw->band->pi, false);
  4303. dev_gone = brcms_deviceremoved(wlc_hw->wlc);
  4304. if (dev_gone) {
  4305. wlc_hw->sbclk = false;
  4306. wlc_hw->clk = false;
  4307. wlc_phy_hw_clk_state_upd(wlc_hw->band->pi, false);
  4308. /* reclaim any posted packets */
  4309. brcms_c_flushqueues(wlc_hw->wlc);
  4310. } else {
  4311. /* Reset and disable the core */
  4312. if (bcma_core_is_enabled(wlc_hw->d11core)) {
  4313. if (bcma_read32(wlc_hw->d11core,
  4314. D11REGOFFS(maccontrol)) & MCTL_EN_MAC)
  4315. brcms_c_suspend_mac_and_wait(wlc_hw->wlc);
  4316. callbacks += brcms_reset(wlc_hw->wlc->wl);
  4317. brcms_c_coredisable(wlc_hw);
  4318. }
  4319. /* turn off primary xtal and pll */
  4320. if (!wlc_hw->noreset) {
  4321. ai_pci_down(wlc_hw->sih);
  4322. brcms_b_xtal(wlc_hw, OFF);
  4323. }
  4324. }
  4325. return callbacks;
  4326. }
  4327. /*
  4328. * Mark the interface nonoperational, stop the software mechanisms,
  4329. * disable the hardware, free any transient buffer state.
  4330. * Return a count of the number of driver callbacks still pending.
  4331. */
  4332. uint brcms_c_down(struct brcms_c_info *wlc)
  4333. {
  4334. uint callbacks = 0;
  4335. int i;
  4336. bool dev_gone = false;
  4337. brcms_dbg_info(wlc->hw->d11core, "wl%d\n", wlc->pub->unit);
  4338. /* check if we are already in the going down path */
  4339. if (wlc->going_down) {
  4340. brcms_err(wlc->hw->d11core,
  4341. "wl%d: %s: Driver going down so return\n",
  4342. wlc->pub->unit, __func__);
  4343. return 0;
  4344. }
  4345. if (!wlc->pub->up)
  4346. return callbacks;
  4347. wlc->going_down = true;
  4348. callbacks += brcms_b_bmac_down_prep(wlc->hw);
  4349. dev_gone = brcms_deviceremoved(wlc);
  4350. /* Call any registered down handlers */
  4351. for (i = 0; i < BRCMS_MAXMODULES; i++) {
  4352. if (wlc->modulecb[i].down_fn)
  4353. callbacks +=
  4354. wlc->modulecb[i].down_fn(wlc->modulecb[i].hdl);
  4355. }
  4356. /* cancel the watchdog timer */
  4357. if (wlc->WDarmed) {
  4358. if (!brcms_del_timer(wlc->wdtimer))
  4359. callbacks++;
  4360. wlc->WDarmed = false;
  4361. }
  4362. /* cancel all other timers */
  4363. callbacks += brcms_c_down_del_timer(wlc);
  4364. wlc->pub->up = false;
  4365. wlc_phy_mute_upd(wlc->band->pi, false, PHY_MUTE_ALL);
  4366. callbacks += brcms_b_down_finish(wlc->hw);
  4367. /* brcms_b_down_finish has done brcms_c_coredisable(). so clk is off */
  4368. wlc->clk = false;
  4369. wlc->going_down = false;
  4370. return callbacks;
  4371. }
  4372. /* Set the current gmode configuration */
  4373. int brcms_c_set_gmode(struct brcms_c_info *wlc, u8 gmode, bool config)
  4374. {
  4375. int ret = 0;
  4376. uint i;
  4377. struct brcms_c_rateset rs;
  4378. /* Default to 54g Auto */
  4379. /* Advertise and use shortslot (-1/0/1 Auto/Off/On) */
  4380. s8 shortslot = BRCMS_SHORTSLOT_AUTO;
  4381. bool shortslot_restrict = false; /* Restrict association to stations
  4382. * that support shortslot
  4383. */
  4384. bool ofdm_basic = false; /* Make 6, 12, and 24 basic rates */
  4385. /* Advertise and use short preambles (-1/0/1 Auto/Off/On) */
  4386. int preamble = BRCMS_PLCP_LONG;
  4387. bool preamble_restrict = false; /* Restrict association to stations
  4388. * that support short preambles
  4389. */
  4390. struct brcms_band *band;
  4391. /* if N-support is enabled, allow Gmode set as long as requested
  4392. * Gmode is not GMODE_LEGACY_B
  4393. */
  4394. if ((wlc->pub->_n_enab & SUPPORT_11N) && gmode == GMODE_LEGACY_B)
  4395. return -ENOTSUPP;
  4396. /* verify that we are dealing with 2G band and grab the band pointer */
  4397. if (wlc->band->bandtype == BRCM_BAND_2G)
  4398. band = wlc->band;
  4399. else if ((wlc->pub->_nbands > 1) &&
  4400. (wlc->bandstate[OTHERBANDUNIT(wlc)]->bandtype == BRCM_BAND_2G))
  4401. band = wlc->bandstate[OTHERBANDUNIT(wlc)];
  4402. else
  4403. return -EINVAL;
  4404. /* update configuration value */
  4405. if (config)
  4406. brcms_c_protection_upd(wlc, BRCMS_PROT_G_USER, gmode);
  4407. /* Clear rateset override */
  4408. memset(&rs, 0, sizeof(struct brcms_c_rateset));
  4409. switch (gmode) {
  4410. case GMODE_LEGACY_B:
  4411. shortslot = BRCMS_SHORTSLOT_OFF;
  4412. brcms_c_rateset_copy(&gphy_legacy_rates, &rs);
  4413. break;
  4414. case GMODE_LRS:
  4415. break;
  4416. case GMODE_AUTO:
  4417. /* Accept defaults */
  4418. break;
  4419. case GMODE_ONLY:
  4420. ofdm_basic = true;
  4421. preamble = BRCMS_PLCP_SHORT;
  4422. preamble_restrict = true;
  4423. break;
  4424. case GMODE_PERFORMANCE:
  4425. shortslot = BRCMS_SHORTSLOT_ON;
  4426. shortslot_restrict = true;
  4427. ofdm_basic = true;
  4428. preamble = BRCMS_PLCP_SHORT;
  4429. preamble_restrict = true;
  4430. break;
  4431. default:
  4432. /* Error */
  4433. brcms_err(wlc->hw->d11core, "wl%d: %s: invalid gmode %d\n",
  4434. wlc->pub->unit, __func__, gmode);
  4435. return -ENOTSUPP;
  4436. }
  4437. band->gmode = gmode;
  4438. wlc->shortslot_override = shortslot;
  4439. /* Use the default 11g rateset */
  4440. if (!rs.count)
  4441. brcms_c_rateset_copy(&cck_ofdm_rates, &rs);
  4442. if (ofdm_basic) {
  4443. for (i = 0; i < rs.count; i++) {
  4444. if (rs.rates[i] == BRCM_RATE_6M
  4445. || rs.rates[i] == BRCM_RATE_12M
  4446. || rs.rates[i] == BRCM_RATE_24M)
  4447. rs.rates[i] |= BRCMS_RATE_FLAG;
  4448. }
  4449. }
  4450. /* Set default bss rateset */
  4451. wlc->default_bss->rateset.count = rs.count;
  4452. memcpy(wlc->default_bss->rateset.rates, rs.rates,
  4453. sizeof(wlc->default_bss->rateset.rates));
  4454. return ret;
  4455. }
  4456. int brcms_c_set_nmode(struct brcms_c_info *wlc)
  4457. {
  4458. uint i;
  4459. s32 nmode = AUTO;
  4460. if (wlc->stf->txstreams == WL_11N_3x3)
  4461. nmode = WL_11N_3x3;
  4462. else
  4463. nmode = WL_11N_2x2;
  4464. /* force GMODE_AUTO if NMODE is ON */
  4465. brcms_c_set_gmode(wlc, GMODE_AUTO, true);
  4466. if (nmode == WL_11N_3x3)
  4467. wlc->pub->_n_enab = SUPPORT_HT;
  4468. else
  4469. wlc->pub->_n_enab = SUPPORT_11N;
  4470. wlc->default_bss->flags |= BRCMS_BSS_HT;
  4471. /* add the mcs rates to the default and hw ratesets */
  4472. brcms_c_rateset_mcs_build(&wlc->default_bss->rateset,
  4473. wlc->stf->txstreams);
  4474. for (i = 0; i < wlc->pub->_nbands; i++)
  4475. memcpy(wlc->bandstate[i]->hw_rateset.mcs,
  4476. wlc->default_bss->rateset.mcs, MCSSET_LEN);
  4477. return 0;
  4478. }
  4479. static int
  4480. brcms_c_set_internal_rateset(struct brcms_c_info *wlc,
  4481. struct brcms_c_rateset *rs_arg)
  4482. {
  4483. struct brcms_c_rateset rs, new;
  4484. uint bandunit;
  4485. memcpy(&rs, rs_arg, sizeof(struct brcms_c_rateset));
  4486. /* check for bad count value */
  4487. if ((rs.count == 0) || (rs.count > BRCMS_NUMRATES))
  4488. return -EINVAL;
  4489. /* try the current band */
  4490. bandunit = wlc->band->bandunit;
  4491. memcpy(&new, &rs, sizeof(struct brcms_c_rateset));
  4492. if (brcms_c_rate_hwrs_filter_sort_validate
  4493. (&new, &wlc->bandstate[bandunit]->hw_rateset, true,
  4494. wlc->stf->txstreams))
  4495. goto good;
  4496. /* try the other band */
  4497. if (brcms_is_mband_unlocked(wlc)) {
  4498. bandunit = OTHERBANDUNIT(wlc);
  4499. memcpy(&new, &rs, sizeof(struct brcms_c_rateset));
  4500. if (brcms_c_rate_hwrs_filter_sort_validate(&new,
  4501. &wlc->
  4502. bandstate[bandunit]->
  4503. hw_rateset, true,
  4504. wlc->stf->txstreams))
  4505. goto good;
  4506. }
  4507. return -EBADE;
  4508. good:
  4509. /* apply new rateset */
  4510. memcpy(&wlc->default_bss->rateset, &new,
  4511. sizeof(struct brcms_c_rateset));
  4512. memcpy(&wlc->bandstate[bandunit]->defrateset, &new,
  4513. sizeof(struct brcms_c_rateset));
  4514. return 0;
  4515. }
  4516. static void brcms_c_ofdm_rateset_war(struct brcms_c_info *wlc)
  4517. {
  4518. u8 r;
  4519. bool war = false;
  4520. if (wlc->bsscfg->associated)
  4521. r = wlc->bsscfg->current_bss->rateset.rates[0];
  4522. else
  4523. r = wlc->default_bss->rateset.rates[0];
  4524. wlc_phy_ofdm_rateset_war(wlc->band->pi, war);
  4525. }
  4526. int brcms_c_set_channel(struct brcms_c_info *wlc, u16 channel)
  4527. {
  4528. u16 chspec = ch20mhz_chspec(channel);
  4529. if (channel < 0 || channel > MAXCHANNEL)
  4530. return -EINVAL;
  4531. if (!brcms_c_valid_chanspec_db(wlc->cmi, chspec))
  4532. return -EINVAL;
  4533. if (!wlc->pub->up && brcms_is_mband_unlocked(wlc)) {
  4534. if (wlc->band->bandunit != chspec_bandunit(chspec))
  4535. wlc->bandinit_pending = true;
  4536. else
  4537. wlc->bandinit_pending = false;
  4538. }
  4539. wlc->default_bss->chanspec = chspec;
  4540. /* brcms_c_BSSinit() will sanitize the rateset before
  4541. * using it.. */
  4542. if (wlc->pub->up && (wlc_phy_chanspec_get(wlc->band->pi) != chspec)) {
  4543. brcms_c_set_home_chanspec(wlc, chspec);
  4544. brcms_c_suspend_mac_and_wait(wlc);
  4545. brcms_c_set_chanspec(wlc, chspec);
  4546. brcms_c_enable_mac(wlc);
  4547. }
  4548. return 0;
  4549. }
  4550. int brcms_c_set_rate_limit(struct brcms_c_info *wlc, u16 srl, u16 lrl)
  4551. {
  4552. int ac;
  4553. if (srl < 1 || srl > RETRY_SHORT_MAX ||
  4554. lrl < 1 || lrl > RETRY_SHORT_MAX)
  4555. return -EINVAL;
  4556. wlc->SRL = srl;
  4557. wlc->LRL = lrl;
  4558. brcms_b_retrylimit_upd(wlc->hw, wlc->SRL, wlc->LRL);
  4559. for (ac = 0; ac < IEEE80211_NUM_ACS; ac++) {
  4560. wlc->wme_retries[ac] = SFIELD(wlc->wme_retries[ac],
  4561. EDCF_SHORT, wlc->SRL);
  4562. wlc->wme_retries[ac] = SFIELD(wlc->wme_retries[ac],
  4563. EDCF_LONG, wlc->LRL);
  4564. }
  4565. brcms_c_wme_retries_write(wlc);
  4566. return 0;
  4567. }
  4568. void brcms_c_get_current_rateset(struct brcms_c_info *wlc,
  4569. struct brcm_rateset *currs)
  4570. {
  4571. struct brcms_c_rateset *rs;
  4572. if (wlc->pub->associated)
  4573. rs = &wlc->bsscfg->current_bss->rateset;
  4574. else
  4575. rs = &wlc->default_bss->rateset;
  4576. /* Copy only legacy rateset section */
  4577. currs->count = rs->count;
  4578. memcpy(&currs->rates, &rs->rates, rs->count);
  4579. }
  4580. int brcms_c_set_rateset(struct brcms_c_info *wlc, struct brcm_rateset *rs)
  4581. {
  4582. struct brcms_c_rateset internal_rs;
  4583. int bcmerror;
  4584. if (rs->count > BRCMS_NUMRATES)
  4585. return -ENOBUFS;
  4586. memset(&internal_rs, 0, sizeof(struct brcms_c_rateset));
  4587. /* Copy only legacy rateset section */
  4588. internal_rs.count = rs->count;
  4589. memcpy(&internal_rs.rates, &rs->rates, internal_rs.count);
  4590. /* merge rateset coming in with the current mcsset */
  4591. if (wlc->pub->_n_enab & SUPPORT_11N) {
  4592. struct brcms_bss_info *mcsset_bss;
  4593. if (wlc->bsscfg->associated)
  4594. mcsset_bss = wlc->bsscfg->current_bss;
  4595. else
  4596. mcsset_bss = wlc->default_bss;
  4597. memcpy(internal_rs.mcs, &mcsset_bss->rateset.mcs[0],
  4598. MCSSET_LEN);
  4599. }
  4600. bcmerror = brcms_c_set_internal_rateset(wlc, &internal_rs);
  4601. if (!bcmerror)
  4602. brcms_c_ofdm_rateset_war(wlc);
  4603. return bcmerror;
  4604. }
  4605. int brcms_c_set_beacon_period(struct brcms_c_info *wlc, u16 period)
  4606. {
  4607. if (period < DOT11_MIN_BEACON_PERIOD ||
  4608. period > DOT11_MAX_BEACON_PERIOD)
  4609. return -EINVAL;
  4610. wlc->default_bss->beacon_period = period;
  4611. return 0;
  4612. }
  4613. u16 brcms_c_get_phy_type(struct brcms_c_info *wlc, int phyidx)
  4614. {
  4615. return wlc->band->phytype;
  4616. }
  4617. void brcms_c_set_shortslot_override(struct brcms_c_info *wlc, s8 sslot_override)
  4618. {
  4619. wlc->shortslot_override = sslot_override;
  4620. /*
  4621. * shortslot is an 11g feature, so no more work if we are
  4622. * currently on the 5G band
  4623. */
  4624. if (wlc->band->bandtype == BRCM_BAND_5G)
  4625. return;
  4626. if (wlc->pub->up && wlc->pub->associated) {
  4627. /* let watchdog or beacon processing update shortslot */
  4628. } else if (wlc->pub->up) {
  4629. /* unassociated shortslot is off */
  4630. brcms_c_switch_shortslot(wlc, false);
  4631. } else {
  4632. /* driver is down, so just update the brcms_c_info
  4633. * value */
  4634. if (wlc->shortslot_override == BRCMS_SHORTSLOT_AUTO)
  4635. wlc->shortslot = false;
  4636. else
  4637. wlc->shortslot =
  4638. (wlc->shortslot_override ==
  4639. BRCMS_SHORTSLOT_ON);
  4640. }
  4641. }
  4642. /*
  4643. * register watchdog and down handlers.
  4644. */
  4645. int brcms_c_module_register(struct brcms_pub *pub,
  4646. const char *name, struct brcms_info *hdl,
  4647. int (*d_fn)(void *handle))
  4648. {
  4649. struct brcms_c_info *wlc = (struct brcms_c_info *) pub->wlc;
  4650. int i;
  4651. /* find an empty entry and just add, no duplication check! */
  4652. for (i = 0; i < BRCMS_MAXMODULES; i++) {
  4653. if (wlc->modulecb[i].name[0] == '\0') {
  4654. strncpy(wlc->modulecb[i].name, name,
  4655. sizeof(wlc->modulecb[i].name) - 1);
  4656. wlc->modulecb[i].hdl = hdl;
  4657. wlc->modulecb[i].down_fn = d_fn;
  4658. return 0;
  4659. }
  4660. }
  4661. return -ENOSR;
  4662. }
  4663. /* unregister module callbacks */
  4664. int brcms_c_module_unregister(struct brcms_pub *pub, const char *name,
  4665. struct brcms_info *hdl)
  4666. {
  4667. struct brcms_c_info *wlc = (struct brcms_c_info *) pub->wlc;
  4668. int i;
  4669. if (wlc == NULL)
  4670. return -ENODATA;
  4671. for (i = 0; i < BRCMS_MAXMODULES; i++) {
  4672. if (!strcmp(wlc->modulecb[i].name, name) &&
  4673. (wlc->modulecb[i].hdl == hdl)) {
  4674. memset(&wlc->modulecb[i], 0, sizeof(struct modulecb));
  4675. return 0;
  4676. }
  4677. }
  4678. /* table not found! */
  4679. return -ENODATA;
  4680. }
  4681. static bool brcms_c_chipmatch_pci(struct bcma_device *core)
  4682. {
  4683. struct pci_dev *pcidev = core->bus->host_pci;
  4684. u16 vendor = pcidev->vendor;
  4685. u16 device = pcidev->device;
  4686. if (vendor != PCI_VENDOR_ID_BROADCOM) {
  4687. pr_err("unknown vendor id %04x\n", vendor);
  4688. return false;
  4689. }
  4690. if (device == BCM43224_D11N_ID_VEN1 || device == BCM43224_CHIP_ID)
  4691. return true;
  4692. if ((device == BCM43224_D11N_ID) || (device == BCM43225_D11N2G_ID))
  4693. return true;
  4694. if (device == BCM4313_D11N2G_ID)
  4695. return true;
  4696. if ((device == BCM43236_D11N_ID) || (device == BCM43236_D11N2G_ID))
  4697. return true;
  4698. pr_err("unknown device id %04x\n", device);
  4699. return false;
  4700. }
  4701. static bool brcms_c_chipmatch_soc(struct bcma_device *core)
  4702. {
  4703. struct bcma_chipinfo *chipinfo = &core->bus->chipinfo;
  4704. if (chipinfo->id == BCMA_CHIP_ID_BCM4716)
  4705. return true;
  4706. pr_err("unknown chip id %04x\n", chipinfo->id);
  4707. return false;
  4708. }
  4709. bool brcms_c_chipmatch(struct bcma_device *core)
  4710. {
  4711. switch (core->bus->hosttype) {
  4712. case BCMA_HOSTTYPE_PCI:
  4713. return brcms_c_chipmatch_pci(core);
  4714. case BCMA_HOSTTYPE_SOC:
  4715. return brcms_c_chipmatch_soc(core);
  4716. default:
  4717. pr_err("unknown host type: %i\n", core->bus->hosttype);
  4718. return false;
  4719. }
  4720. }
  4721. u16 brcms_b_rate_shm_offset(struct brcms_hardware *wlc_hw, u8 rate)
  4722. {
  4723. u16 table_ptr;
  4724. u8 phy_rate, index;
  4725. /* get the phy specific rate encoding for the PLCP SIGNAL field */
  4726. if (is_ofdm_rate(rate))
  4727. table_ptr = M_RT_DIRMAP_A;
  4728. else
  4729. table_ptr = M_RT_DIRMAP_B;
  4730. /* for a given rate, the LS-nibble of the PLCP SIGNAL field is
  4731. * the index into the rate table.
  4732. */
  4733. phy_rate = rate_info[rate] & BRCMS_RATE_MASK;
  4734. index = phy_rate & 0xf;
  4735. /* Find the SHM pointer to the rate table entry by looking in the
  4736. * Direct-map Table
  4737. */
  4738. return 2 * brcms_b_read_shm(wlc_hw, table_ptr + (index * 2));
  4739. }
  4740. /*
  4741. * bcmc_fid_generate:
  4742. * Generate frame ID for a BCMC packet. The frag field is not used
  4743. * for MC frames so is used as part of the sequence number.
  4744. */
  4745. static inline u16
  4746. bcmc_fid_generate(struct brcms_c_info *wlc, struct brcms_bss_cfg *bsscfg,
  4747. struct d11txh *txh)
  4748. {
  4749. u16 frameid;
  4750. frameid = le16_to_cpu(txh->TxFrameID) & ~(TXFID_SEQ_MASK |
  4751. TXFID_QUEUE_MASK);
  4752. frameid |=
  4753. (((wlc->
  4754. mc_fid_counter++) << TXFID_SEQ_SHIFT) & TXFID_SEQ_MASK) |
  4755. TX_BCMC_FIFO;
  4756. return frameid;
  4757. }
  4758. static uint
  4759. brcms_c_calc_ack_time(struct brcms_c_info *wlc, u32 rspec,
  4760. u8 preamble_type)
  4761. {
  4762. uint dur = 0;
  4763. /*
  4764. * Spec 9.6: ack rate is the highest rate in BSSBasicRateSet that
  4765. * is less than or equal to the rate of the immediately previous
  4766. * frame in the FES
  4767. */
  4768. rspec = brcms_basic_rate(wlc, rspec);
  4769. /* ACK frame len == 14 == 2(fc) + 2(dur) + 6(ra) + 4(fcs) */
  4770. dur =
  4771. brcms_c_calc_frame_time(wlc, rspec, preamble_type,
  4772. (DOT11_ACK_LEN + FCS_LEN));
  4773. return dur;
  4774. }
  4775. static uint
  4776. brcms_c_calc_cts_time(struct brcms_c_info *wlc, u32 rspec,
  4777. u8 preamble_type)
  4778. {
  4779. return brcms_c_calc_ack_time(wlc, rspec, preamble_type);
  4780. }
  4781. static uint
  4782. brcms_c_calc_ba_time(struct brcms_c_info *wlc, u32 rspec,
  4783. u8 preamble_type)
  4784. {
  4785. /*
  4786. * Spec 9.6: ack rate is the highest rate in BSSBasicRateSet that
  4787. * is less than or equal to the rate of the immediately previous
  4788. * frame in the FES
  4789. */
  4790. rspec = brcms_basic_rate(wlc, rspec);
  4791. /* BA len == 32 == 16(ctl hdr) + 4(ba len) + 8(bitmap) + 4(fcs) */
  4792. return brcms_c_calc_frame_time(wlc, rspec, preamble_type,
  4793. (DOT11_BA_LEN + DOT11_BA_BITMAP_LEN +
  4794. FCS_LEN));
  4795. }
  4796. /* brcms_c_compute_frame_dur()
  4797. *
  4798. * Calculate the 802.11 MAC header DUR field for MPDU
  4799. * DUR for a single frame = 1 SIFS + 1 ACK
  4800. * DUR for a frame with following frags = 3 SIFS + 2 ACK + next frag time
  4801. *
  4802. * rate MPDU rate in unit of 500kbps
  4803. * next_frag_len next MPDU length in bytes
  4804. * preamble_type use short/GF or long/MM PLCP header
  4805. */
  4806. static u16
  4807. brcms_c_compute_frame_dur(struct brcms_c_info *wlc, u32 rate,
  4808. u8 preamble_type, uint next_frag_len)
  4809. {
  4810. u16 dur, sifs;
  4811. sifs = get_sifs(wlc->band);
  4812. dur = sifs;
  4813. dur += (u16) brcms_c_calc_ack_time(wlc, rate, preamble_type);
  4814. if (next_frag_len) {
  4815. /* Double the current DUR to get 2 SIFS + 2 ACKs */
  4816. dur *= 2;
  4817. /* add another SIFS and the frag time */
  4818. dur += sifs;
  4819. dur +=
  4820. (u16) brcms_c_calc_frame_time(wlc, rate, preamble_type,
  4821. next_frag_len);
  4822. }
  4823. return dur;
  4824. }
  4825. /* The opposite of brcms_c_calc_frame_time */
  4826. static uint
  4827. brcms_c_calc_frame_len(struct brcms_c_info *wlc, u32 ratespec,
  4828. u8 preamble_type, uint dur)
  4829. {
  4830. uint nsyms, mac_len, Ndps, kNdps;
  4831. uint rate = rspec2rate(ratespec);
  4832. if (is_mcs_rate(ratespec)) {
  4833. uint mcs = ratespec & RSPEC_RATE_MASK;
  4834. int tot_streams = mcs_2_txstreams(mcs) + rspec_stc(ratespec);
  4835. dur -= PREN_PREAMBLE + (tot_streams * PREN_PREAMBLE_EXT);
  4836. /* payload calculation matches that of regular ofdm */
  4837. if (wlc->band->bandtype == BRCM_BAND_2G)
  4838. dur -= DOT11_OFDM_SIGNAL_EXTENSION;
  4839. /* kNdbps = kbps * 4 */
  4840. kNdps = mcs_2_rate(mcs, rspec_is40mhz(ratespec),
  4841. rspec_issgi(ratespec)) * 4;
  4842. nsyms = dur / APHY_SYMBOL_TIME;
  4843. mac_len =
  4844. ((nsyms * kNdps) -
  4845. ((APHY_SERVICE_NBITS + APHY_TAIL_NBITS) * 1000)) / 8000;
  4846. } else if (is_ofdm_rate(ratespec)) {
  4847. dur -= APHY_PREAMBLE_TIME;
  4848. dur -= APHY_SIGNAL_TIME;
  4849. /* Ndbps = Mbps * 4 = rate(500Kbps) * 2 */
  4850. Ndps = rate * 2;
  4851. nsyms = dur / APHY_SYMBOL_TIME;
  4852. mac_len =
  4853. ((nsyms * Ndps) -
  4854. (APHY_SERVICE_NBITS + APHY_TAIL_NBITS)) / 8;
  4855. } else {
  4856. if (preamble_type & BRCMS_SHORT_PREAMBLE)
  4857. dur -= BPHY_PLCP_SHORT_TIME;
  4858. else
  4859. dur -= BPHY_PLCP_TIME;
  4860. mac_len = dur * rate;
  4861. /* divide out factor of 2 in rate (1/2 mbps) */
  4862. mac_len = mac_len / 8 / 2;
  4863. }
  4864. return mac_len;
  4865. }
  4866. /*
  4867. * Return true if the specified rate is supported by the specified band.
  4868. * BRCM_BAND_AUTO indicates the current band.
  4869. */
  4870. static bool brcms_c_valid_rate(struct brcms_c_info *wlc, u32 rspec, int band,
  4871. bool verbose)
  4872. {
  4873. struct brcms_c_rateset *hw_rateset;
  4874. uint i;
  4875. if ((band == BRCM_BAND_AUTO) || (band == wlc->band->bandtype))
  4876. hw_rateset = &wlc->band->hw_rateset;
  4877. else if (wlc->pub->_nbands > 1)
  4878. hw_rateset = &wlc->bandstate[OTHERBANDUNIT(wlc)]->hw_rateset;
  4879. else
  4880. /* other band specified and we are a single band device */
  4881. return false;
  4882. /* check if this is a mimo rate */
  4883. if (is_mcs_rate(rspec)) {
  4884. if ((rspec & RSPEC_RATE_MASK) >= MCS_TABLE_SIZE)
  4885. goto error;
  4886. return isset(hw_rateset->mcs, (rspec & RSPEC_RATE_MASK));
  4887. }
  4888. for (i = 0; i < hw_rateset->count; i++)
  4889. if (hw_rateset->rates[i] == rspec2rate(rspec))
  4890. return true;
  4891. error:
  4892. if (verbose)
  4893. brcms_err(wlc->hw->d11core, "wl%d: valid_rate: rate spec 0x%x "
  4894. "not in hw_rateset\n", wlc->pub->unit, rspec);
  4895. return false;
  4896. }
  4897. static u32
  4898. mac80211_wlc_set_nrate(struct brcms_c_info *wlc, struct brcms_band *cur_band,
  4899. u32 int_val)
  4900. {
  4901. struct bcma_device *core = wlc->hw->d11core;
  4902. u8 stf = (int_val & NRATE_STF_MASK) >> NRATE_STF_SHIFT;
  4903. u8 rate = int_val & NRATE_RATE_MASK;
  4904. u32 rspec;
  4905. bool ismcs = ((int_val & NRATE_MCS_INUSE) == NRATE_MCS_INUSE);
  4906. bool issgi = ((int_val & NRATE_SGI_MASK) >> NRATE_SGI_SHIFT);
  4907. bool override_mcs_only = ((int_val & NRATE_OVERRIDE_MCS_ONLY)
  4908. == NRATE_OVERRIDE_MCS_ONLY);
  4909. int bcmerror = 0;
  4910. if (!ismcs)
  4911. return (u32) rate;
  4912. /* validate the combination of rate/mcs/stf is allowed */
  4913. if ((wlc->pub->_n_enab & SUPPORT_11N) && ismcs) {
  4914. /* mcs only allowed when nmode */
  4915. if (stf > PHY_TXC1_MODE_SDM) {
  4916. brcms_err(core, "wl%d: %s: Invalid stf\n",
  4917. wlc->pub->unit, __func__);
  4918. bcmerror = -EINVAL;
  4919. goto done;
  4920. }
  4921. /* mcs 32 is a special case, DUP mode 40 only */
  4922. if (rate == 32) {
  4923. if (!CHSPEC_IS40(wlc->home_chanspec) ||
  4924. ((stf != PHY_TXC1_MODE_SISO)
  4925. && (stf != PHY_TXC1_MODE_CDD))) {
  4926. brcms_err(core, "wl%d: %s: Invalid mcs 32\n",
  4927. wlc->pub->unit, __func__);
  4928. bcmerror = -EINVAL;
  4929. goto done;
  4930. }
  4931. /* mcs > 7 must use stf SDM */
  4932. } else if (rate > HIGHEST_SINGLE_STREAM_MCS) {
  4933. /* mcs > 7 must use stf SDM */
  4934. if (stf != PHY_TXC1_MODE_SDM) {
  4935. brcms_dbg_mac80211(core, "wl%d: enabling "
  4936. "SDM mode for mcs %d\n",
  4937. wlc->pub->unit, rate);
  4938. stf = PHY_TXC1_MODE_SDM;
  4939. }
  4940. } else {
  4941. /*
  4942. * MCS 0-7 may use SISO, CDD, and for
  4943. * phy_rev >= 3 STBC
  4944. */
  4945. if ((stf > PHY_TXC1_MODE_STBC) ||
  4946. (!BRCMS_STBC_CAP_PHY(wlc)
  4947. && (stf == PHY_TXC1_MODE_STBC))) {
  4948. brcms_err(core, "wl%d: %s: Invalid STBC\n",
  4949. wlc->pub->unit, __func__);
  4950. bcmerror = -EINVAL;
  4951. goto done;
  4952. }
  4953. }
  4954. } else if (is_ofdm_rate(rate)) {
  4955. if ((stf != PHY_TXC1_MODE_CDD) && (stf != PHY_TXC1_MODE_SISO)) {
  4956. brcms_err(core, "wl%d: %s: Invalid OFDM\n",
  4957. wlc->pub->unit, __func__);
  4958. bcmerror = -EINVAL;
  4959. goto done;
  4960. }
  4961. } else if (is_cck_rate(rate)) {
  4962. if ((cur_band->bandtype != BRCM_BAND_2G)
  4963. || (stf != PHY_TXC1_MODE_SISO)) {
  4964. brcms_err(core, "wl%d: %s: Invalid CCK\n",
  4965. wlc->pub->unit, __func__);
  4966. bcmerror = -EINVAL;
  4967. goto done;
  4968. }
  4969. } else {
  4970. brcms_err(core, "wl%d: %s: Unknown rate type\n",
  4971. wlc->pub->unit, __func__);
  4972. bcmerror = -EINVAL;
  4973. goto done;
  4974. }
  4975. /* make sure multiple antennae are available for non-siso rates */
  4976. if ((stf != PHY_TXC1_MODE_SISO) && (wlc->stf->txstreams == 1)) {
  4977. brcms_err(core, "wl%d: %s: SISO antenna but !SISO "
  4978. "request\n", wlc->pub->unit, __func__);
  4979. bcmerror = -EINVAL;
  4980. goto done;
  4981. }
  4982. rspec = rate;
  4983. if (ismcs) {
  4984. rspec |= RSPEC_MIMORATE;
  4985. /* For STBC populate the STC field of the ratespec */
  4986. if (stf == PHY_TXC1_MODE_STBC) {
  4987. u8 stc;
  4988. stc = 1; /* Nss for single stream is always 1 */
  4989. rspec |= (stc << RSPEC_STC_SHIFT);
  4990. }
  4991. }
  4992. rspec |= (stf << RSPEC_STF_SHIFT);
  4993. if (override_mcs_only)
  4994. rspec |= RSPEC_OVERRIDE_MCS_ONLY;
  4995. if (issgi)
  4996. rspec |= RSPEC_SHORT_GI;
  4997. if ((rate != 0)
  4998. && !brcms_c_valid_rate(wlc, rspec, cur_band->bandtype, true))
  4999. return rate;
  5000. return rspec;
  5001. done:
  5002. return rate;
  5003. }
  5004. /*
  5005. * Compute PLCP, but only requires actual rate and length of pkt.
  5006. * Rate is given in the driver standard multiple of 500 kbps.
  5007. * le is set for 11 Mbps rate if necessary.
  5008. * Broken out for PRQ.
  5009. */
  5010. static void brcms_c_cck_plcp_set(struct brcms_c_info *wlc, int rate_500,
  5011. uint length, u8 *plcp)
  5012. {
  5013. u16 usec = 0;
  5014. u8 le = 0;
  5015. switch (rate_500) {
  5016. case BRCM_RATE_1M:
  5017. usec = length << 3;
  5018. break;
  5019. case BRCM_RATE_2M:
  5020. usec = length << 2;
  5021. break;
  5022. case BRCM_RATE_5M5:
  5023. usec = (length << 4) / 11;
  5024. if ((length << 4) - (usec * 11) > 0)
  5025. usec++;
  5026. break;
  5027. case BRCM_RATE_11M:
  5028. usec = (length << 3) / 11;
  5029. if ((length << 3) - (usec * 11) > 0) {
  5030. usec++;
  5031. if ((usec * 11) - (length << 3) >= 8)
  5032. le = D11B_PLCP_SIGNAL_LE;
  5033. }
  5034. break;
  5035. default:
  5036. brcms_err(wlc->hw->d11core,
  5037. "brcms_c_cck_plcp_set: unsupported rate %d\n",
  5038. rate_500);
  5039. rate_500 = BRCM_RATE_1M;
  5040. usec = length << 3;
  5041. break;
  5042. }
  5043. /* PLCP signal byte */
  5044. plcp[0] = rate_500 * 5; /* r (500kbps) * 5 == r (100kbps) */
  5045. /* PLCP service byte */
  5046. plcp[1] = (u8) (le | D11B_PLCP_SIGNAL_LOCKED);
  5047. /* PLCP length u16, little endian */
  5048. plcp[2] = usec & 0xff;
  5049. plcp[3] = (usec >> 8) & 0xff;
  5050. /* PLCP CRC16 */
  5051. plcp[4] = 0;
  5052. plcp[5] = 0;
  5053. }
  5054. /* Rate: 802.11 rate code, length: PSDU length in octets */
  5055. static void brcms_c_compute_mimo_plcp(u32 rspec, uint length, u8 *plcp)
  5056. {
  5057. u8 mcs = (u8) (rspec & RSPEC_RATE_MASK);
  5058. plcp[0] = mcs;
  5059. if (rspec_is40mhz(rspec) || (mcs == 32))
  5060. plcp[0] |= MIMO_PLCP_40MHZ;
  5061. BRCMS_SET_MIMO_PLCP_LEN(plcp, length);
  5062. plcp[3] = rspec_mimoplcp3(rspec); /* rspec already holds this byte */
  5063. plcp[3] |= 0x7; /* set smoothing, not sounding ppdu & reserved */
  5064. plcp[4] = 0; /* number of extension spatial streams bit 0 & 1 */
  5065. plcp[5] = 0;
  5066. }
  5067. /* Rate: 802.11 rate code, length: PSDU length in octets */
  5068. static void
  5069. brcms_c_compute_ofdm_plcp(u32 rspec, u32 length, u8 *plcp)
  5070. {
  5071. u8 rate_signal;
  5072. u32 tmp = 0;
  5073. int rate = rspec2rate(rspec);
  5074. /*
  5075. * encode rate per 802.11a-1999 sec 17.3.4.1, with lsb
  5076. * transmitted first
  5077. */
  5078. rate_signal = rate_info[rate] & BRCMS_RATE_MASK;
  5079. memset(plcp, 0, D11_PHY_HDR_LEN);
  5080. D11A_PHY_HDR_SRATE((struct ofdm_phy_hdr *) plcp, rate_signal);
  5081. tmp = (length & 0xfff) << 5;
  5082. plcp[2] |= (tmp >> 16) & 0xff;
  5083. plcp[1] |= (tmp >> 8) & 0xff;
  5084. plcp[0] |= tmp & 0xff;
  5085. }
  5086. /* Rate: 802.11 rate code, length: PSDU length in octets */
  5087. static void brcms_c_compute_cck_plcp(struct brcms_c_info *wlc, u32 rspec,
  5088. uint length, u8 *plcp)
  5089. {
  5090. int rate = rspec2rate(rspec);
  5091. brcms_c_cck_plcp_set(wlc, rate, length, plcp);
  5092. }
  5093. static void
  5094. brcms_c_compute_plcp(struct brcms_c_info *wlc, u32 rspec,
  5095. uint length, u8 *plcp)
  5096. {
  5097. if (is_mcs_rate(rspec))
  5098. brcms_c_compute_mimo_plcp(rspec, length, plcp);
  5099. else if (is_ofdm_rate(rspec))
  5100. brcms_c_compute_ofdm_plcp(rspec, length, plcp);
  5101. else
  5102. brcms_c_compute_cck_plcp(wlc, rspec, length, plcp);
  5103. }
  5104. /* brcms_c_compute_rtscts_dur()
  5105. *
  5106. * Calculate the 802.11 MAC header DUR field for an RTS or CTS frame
  5107. * DUR for normal RTS/CTS w/ frame = 3 SIFS + 1 CTS + next frame time + 1 ACK
  5108. * DUR for CTS-TO-SELF w/ frame = 2 SIFS + next frame time + 1 ACK
  5109. *
  5110. * cts cts-to-self or rts/cts
  5111. * rts_rate rts or cts rate in unit of 500kbps
  5112. * rate next MPDU rate in unit of 500kbps
  5113. * frame_len next MPDU frame length in bytes
  5114. */
  5115. u16
  5116. brcms_c_compute_rtscts_dur(struct brcms_c_info *wlc, bool cts_only,
  5117. u32 rts_rate,
  5118. u32 frame_rate, u8 rts_preamble_type,
  5119. u8 frame_preamble_type, uint frame_len, bool ba)
  5120. {
  5121. u16 dur, sifs;
  5122. sifs = get_sifs(wlc->band);
  5123. if (!cts_only) {
  5124. /* RTS/CTS */
  5125. dur = 3 * sifs;
  5126. dur +=
  5127. (u16) brcms_c_calc_cts_time(wlc, rts_rate,
  5128. rts_preamble_type);
  5129. } else {
  5130. /* CTS-TO-SELF */
  5131. dur = 2 * sifs;
  5132. }
  5133. dur +=
  5134. (u16) brcms_c_calc_frame_time(wlc, frame_rate, frame_preamble_type,
  5135. frame_len);
  5136. if (ba)
  5137. dur +=
  5138. (u16) brcms_c_calc_ba_time(wlc, frame_rate,
  5139. BRCMS_SHORT_PREAMBLE);
  5140. else
  5141. dur +=
  5142. (u16) brcms_c_calc_ack_time(wlc, frame_rate,
  5143. frame_preamble_type);
  5144. return dur;
  5145. }
  5146. static u16 brcms_c_phytxctl1_calc(struct brcms_c_info *wlc, u32 rspec)
  5147. {
  5148. u16 phyctl1 = 0;
  5149. u16 bw;
  5150. if (BRCMS_ISLCNPHY(wlc->band)) {
  5151. bw = PHY_TXC1_BW_20MHZ;
  5152. } else {
  5153. bw = rspec_get_bw(rspec);
  5154. /* 10Mhz is not supported yet */
  5155. if (bw < PHY_TXC1_BW_20MHZ) {
  5156. brcms_err(wlc->hw->d11core, "phytxctl1_calc: bw %d is "
  5157. "not supported yet, set to 20L\n", bw);
  5158. bw = PHY_TXC1_BW_20MHZ;
  5159. }
  5160. }
  5161. if (is_mcs_rate(rspec)) {
  5162. uint mcs = rspec & RSPEC_RATE_MASK;
  5163. /* bw, stf, coding-type is part of rspec_phytxbyte2 returns */
  5164. phyctl1 = rspec_phytxbyte2(rspec);
  5165. /* set the upper byte of phyctl1 */
  5166. phyctl1 |= (mcs_table[mcs].tx_phy_ctl3 << 8);
  5167. } else if (is_cck_rate(rspec) && !BRCMS_ISLCNPHY(wlc->band)
  5168. && !BRCMS_ISSSLPNPHY(wlc->band)) {
  5169. /*
  5170. * In CCK mode LPPHY overloads OFDM Modulation bits with CCK
  5171. * Data Rate. Eventually MIMOPHY would also be converted to
  5172. * this format
  5173. */
  5174. /* 0 = 1Mbps; 1 = 2Mbps; 2 = 5.5Mbps; 3 = 11Mbps */
  5175. phyctl1 = (bw | (rspec_stf(rspec) << PHY_TXC1_MODE_SHIFT));
  5176. } else { /* legacy OFDM/CCK */
  5177. s16 phycfg;
  5178. /* get the phyctl byte from rate phycfg table */
  5179. phycfg = brcms_c_rate_legacy_phyctl(rspec2rate(rspec));
  5180. if (phycfg == -1) {
  5181. brcms_err(wlc->hw->d11core, "phytxctl1_calc: wrong "
  5182. "legacy OFDM/CCK rate\n");
  5183. phycfg = 0;
  5184. }
  5185. /* set the upper byte of phyctl1 */
  5186. phyctl1 =
  5187. (bw | (phycfg << 8) |
  5188. (rspec_stf(rspec) << PHY_TXC1_MODE_SHIFT));
  5189. }
  5190. return phyctl1;
  5191. }
  5192. /*
  5193. * Add struct d11txh, struct cck_phy_hdr.
  5194. *
  5195. * 'p' data must start with 802.11 MAC header
  5196. * 'p' must allow enough bytes of local headers to be "pushed" onto the packet
  5197. *
  5198. * headroom == D11_PHY_HDR_LEN + D11_TXH_LEN (D11_TXH_LEN is now 104 bytes)
  5199. *
  5200. */
  5201. static u16
  5202. brcms_c_d11hdrs_mac80211(struct brcms_c_info *wlc, struct ieee80211_hw *hw,
  5203. struct sk_buff *p, struct scb *scb, uint frag,
  5204. uint nfrags, uint queue, uint next_frag_len)
  5205. {
  5206. struct ieee80211_hdr *h;
  5207. struct d11txh *txh;
  5208. u8 *plcp, plcp_fallback[D11_PHY_HDR_LEN];
  5209. int len, phylen, rts_phylen;
  5210. u16 mch, phyctl, xfts, mainrates;
  5211. u16 seq = 0, mcl = 0, status = 0, frameid = 0;
  5212. u32 rspec[2] = { BRCM_RATE_1M, BRCM_RATE_1M };
  5213. u32 rts_rspec[2] = { BRCM_RATE_1M, BRCM_RATE_1M };
  5214. bool use_rts = false;
  5215. bool use_cts = false;
  5216. bool use_rifs = false;
  5217. bool short_preamble[2] = { false, false };
  5218. u8 preamble_type[2] = { BRCMS_LONG_PREAMBLE, BRCMS_LONG_PREAMBLE };
  5219. u8 rts_preamble_type[2] = { BRCMS_LONG_PREAMBLE, BRCMS_LONG_PREAMBLE };
  5220. u8 *rts_plcp, rts_plcp_fallback[D11_PHY_HDR_LEN];
  5221. struct ieee80211_rts *rts = NULL;
  5222. bool qos;
  5223. uint ac;
  5224. bool hwtkmic = false;
  5225. u16 mimo_ctlchbw = PHY_TXC1_BW_20MHZ;
  5226. #define ANTCFG_NONE 0xFF
  5227. u8 antcfg = ANTCFG_NONE;
  5228. u8 fbantcfg = ANTCFG_NONE;
  5229. uint phyctl1_stf = 0;
  5230. u16 durid = 0;
  5231. struct ieee80211_tx_rate *txrate[2];
  5232. int k;
  5233. struct ieee80211_tx_info *tx_info;
  5234. bool is_mcs;
  5235. u16 mimo_txbw;
  5236. u8 mimo_preamble_type;
  5237. /* locate 802.11 MAC header */
  5238. h = (struct ieee80211_hdr *)(p->data);
  5239. qos = ieee80211_is_data_qos(h->frame_control);
  5240. /* compute length of frame in bytes for use in PLCP computations */
  5241. len = p->len;
  5242. phylen = len + FCS_LEN;
  5243. /* Get tx_info */
  5244. tx_info = IEEE80211_SKB_CB(p);
  5245. /* add PLCP */
  5246. plcp = skb_push(p, D11_PHY_HDR_LEN);
  5247. /* add Broadcom tx descriptor header */
  5248. txh = (struct d11txh *) skb_push(p, D11_TXH_LEN);
  5249. memset(txh, 0, D11_TXH_LEN);
  5250. /* setup frameid */
  5251. if (tx_info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
  5252. /* non-AP STA should never use BCMC queue */
  5253. if (queue == TX_BCMC_FIFO) {
  5254. brcms_err(wlc->hw->d11core,
  5255. "wl%d: %s: ASSERT queue == TX_BCMC!\n",
  5256. wlc->pub->unit, __func__);
  5257. frameid = bcmc_fid_generate(wlc, NULL, txh);
  5258. } else {
  5259. /* Increment the counter for first fragment */
  5260. if (tx_info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
  5261. scb->seqnum[p->priority]++;
  5262. /* extract fragment number from frame first */
  5263. seq = le16_to_cpu(h->seq_ctrl) & FRAGNUM_MASK;
  5264. seq |= (scb->seqnum[p->priority] << SEQNUM_SHIFT);
  5265. h->seq_ctrl = cpu_to_le16(seq);
  5266. frameid = ((seq << TXFID_SEQ_SHIFT) & TXFID_SEQ_MASK) |
  5267. (queue & TXFID_QUEUE_MASK);
  5268. }
  5269. }
  5270. frameid |= queue & TXFID_QUEUE_MASK;
  5271. /* set the ignpmq bit for all pkts tx'd in PS mode and for beacons */
  5272. if (ieee80211_is_beacon(h->frame_control))
  5273. mcl |= TXC_IGNOREPMQ;
  5274. txrate[0] = tx_info->control.rates;
  5275. txrate[1] = txrate[0] + 1;
  5276. /*
  5277. * if rate control algorithm didn't give us a fallback
  5278. * rate, use the primary rate
  5279. */
  5280. if (txrate[1]->idx < 0)
  5281. txrate[1] = txrate[0];
  5282. for (k = 0; k < hw->max_rates; k++) {
  5283. is_mcs = txrate[k]->flags & IEEE80211_TX_RC_MCS ? true : false;
  5284. if (!is_mcs) {
  5285. if ((txrate[k]->idx >= 0)
  5286. && (txrate[k]->idx <
  5287. hw->wiphy->bands[tx_info->band]->n_bitrates)) {
  5288. rspec[k] =
  5289. hw->wiphy->bands[tx_info->band]->
  5290. bitrates[txrate[k]->idx].hw_value;
  5291. short_preamble[k] =
  5292. txrate[k]->
  5293. flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE ?
  5294. true : false;
  5295. } else {
  5296. rspec[k] = BRCM_RATE_1M;
  5297. }
  5298. } else {
  5299. rspec[k] = mac80211_wlc_set_nrate(wlc, wlc->band,
  5300. NRATE_MCS_INUSE | txrate[k]->idx);
  5301. }
  5302. /*
  5303. * Currently only support same setting for primay and
  5304. * fallback rates. Unify flags for each rate into a
  5305. * single value for the frame
  5306. */
  5307. use_rts |=
  5308. txrate[k]->
  5309. flags & IEEE80211_TX_RC_USE_RTS_CTS ? true : false;
  5310. use_cts |=
  5311. txrate[k]->
  5312. flags & IEEE80211_TX_RC_USE_CTS_PROTECT ? true : false;
  5313. /*
  5314. * (1) RATE:
  5315. * determine and validate primary rate
  5316. * and fallback rates
  5317. */
  5318. if (!rspec_active(rspec[k])) {
  5319. rspec[k] = BRCM_RATE_1M;
  5320. } else {
  5321. if (!is_multicast_ether_addr(h->addr1)) {
  5322. /* set tx antenna config */
  5323. brcms_c_antsel_antcfg_get(wlc->asi, false,
  5324. false, 0, 0, &antcfg, &fbantcfg);
  5325. }
  5326. }
  5327. }
  5328. phyctl1_stf = wlc->stf->ss_opmode;
  5329. if (wlc->pub->_n_enab & SUPPORT_11N) {
  5330. for (k = 0; k < hw->max_rates; k++) {
  5331. /*
  5332. * apply siso/cdd to single stream mcs's or ofdm
  5333. * if rspec is auto selected
  5334. */
  5335. if (((is_mcs_rate(rspec[k]) &&
  5336. is_single_stream(rspec[k] & RSPEC_RATE_MASK)) ||
  5337. is_ofdm_rate(rspec[k]))
  5338. && ((rspec[k] & RSPEC_OVERRIDE_MCS_ONLY)
  5339. || !(rspec[k] & RSPEC_OVERRIDE))) {
  5340. rspec[k] &= ~(RSPEC_STF_MASK | RSPEC_STC_MASK);
  5341. /* For SISO MCS use STBC if possible */
  5342. if (is_mcs_rate(rspec[k])
  5343. && BRCMS_STF_SS_STBC_TX(wlc, scb)) {
  5344. u8 stc;
  5345. /* Nss for single stream is always 1 */
  5346. stc = 1;
  5347. rspec[k] |= (PHY_TXC1_MODE_STBC <<
  5348. RSPEC_STF_SHIFT) |
  5349. (stc << RSPEC_STC_SHIFT);
  5350. } else
  5351. rspec[k] |=
  5352. (phyctl1_stf << RSPEC_STF_SHIFT);
  5353. }
  5354. /*
  5355. * Is the phy configured to use 40MHZ frames? If
  5356. * so then pick the desired txbw
  5357. */
  5358. if (brcms_chspec_bw(wlc->chanspec) == BRCMS_40_MHZ) {
  5359. /* default txbw is 20in40 SB */
  5360. mimo_ctlchbw = mimo_txbw =
  5361. CHSPEC_SB_UPPER(wlc_phy_chanspec_get(
  5362. wlc->band->pi))
  5363. ? PHY_TXC1_BW_20MHZ_UP : PHY_TXC1_BW_20MHZ;
  5364. if (is_mcs_rate(rspec[k])) {
  5365. /* mcs 32 must be 40b/w DUP */
  5366. if ((rspec[k] & RSPEC_RATE_MASK)
  5367. == 32) {
  5368. mimo_txbw =
  5369. PHY_TXC1_BW_40MHZ_DUP;
  5370. /* use override */
  5371. } else if (wlc->mimo_40txbw != AUTO)
  5372. mimo_txbw = wlc->mimo_40txbw;
  5373. /* else check if dst is using 40 Mhz */
  5374. else if (scb->flags & SCB_IS40)
  5375. mimo_txbw = PHY_TXC1_BW_40MHZ;
  5376. } else if (is_ofdm_rate(rspec[k])) {
  5377. if (wlc->ofdm_40txbw != AUTO)
  5378. mimo_txbw = wlc->ofdm_40txbw;
  5379. } else if (wlc->cck_40txbw != AUTO) {
  5380. mimo_txbw = wlc->cck_40txbw;
  5381. }
  5382. } else {
  5383. /*
  5384. * mcs32 is 40 b/w only.
  5385. * This is possible for probe packets on
  5386. * a STA during SCAN
  5387. */
  5388. if ((rspec[k] & RSPEC_RATE_MASK) == 32)
  5389. /* mcs 0 */
  5390. rspec[k] = RSPEC_MIMORATE;
  5391. mimo_txbw = PHY_TXC1_BW_20MHZ;
  5392. }
  5393. /* Set channel width */
  5394. rspec[k] &= ~RSPEC_BW_MASK;
  5395. if ((k == 0) || ((k > 0) && is_mcs_rate(rspec[k])))
  5396. rspec[k] |= (mimo_txbw << RSPEC_BW_SHIFT);
  5397. else
  5398. rspec[k] |= (mimo_ctlchbw << RSPEC_BW_SHIFT);
  5399. /* Disable short GI, not supported yet */
  5400. rspec[k] &= ~RSPEC_SHORT_GI;
  5401. mimo_preamble_type = BRCMS_MM_PREAMBLE;
  5402. if (txrate[k]->flags & IEEE80211_TX_RC_GREEN_FIELD)
  5403. mimo_preamble_type = BRCMS_GF_PREAMBLE;
  5404. if ((txrate[k]->flags & IEEE80211_TX_RC_MCS)
  5405. && (!is_mcs_rate(rspec[k]))) {
  5406. brcms_err(wlc->hw->d11core,
  5407. "wl%d: %s: IEEE80211_TX_"
  5408. "RC_MCS != is_mcs_rate(rspec)\n",
  5409. wlc->pub->unit, __func__);
  5410. }
  5411. if (is_mcs_rate(rspec[k])) {
  5412. preamble_type[k] = mimo_preamble_type;
  5413. /*
  5414. * if SGI is selected, then forced mm
  5415. * for single stream
  5416. */
  5417. if ((rspec[k] & RSPEC_SHORT_GI)
  5418. && is_single_stream(rspec[k] &
  5419. RSPEC_RATE_MASK))
  5420. preamble_type[k] = BRCMS_MM_PREAMBLE;
  5421. }
  5422. /* should be better conditionalized */
  5423. if (!is_mcs_rate(rspec[0])
  5424. && (tx_info->control.rates[0].
  5425. flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE))
  5426. preamble_type[k] = BRCMS_SHORT_PREAMBLE;
  5427. }
  5428. } else {
  5429. for (k = 0; k < hw->max_rates; k++) {
  5430. /* Set ctrlchbw as 20Mhz */
  5431. rspec[k] &= ~RSPEC_BW_MASK;
  5432. rspec[k] |= (PHY_TXC1_BW_20MHZ << RSPEC_BW_SHIFT);
  5433. /* for nphy, stf of ofdm frames must follow policies */
  5434. if (BRCMS_ISNPHY(wlc->band) && is_ofdm_rate(rspec[k])) {
  5435. rspec[k] &= ~RSPEC_STF_MASK;
  5436. rspec[k] |= phyctl1_stf << RSPEC_STF_SHIFT;
  5437. }
  5438. }
  5439. }
  5440. /* Reset these for use with AMPDU's */
  5441. txrate[0]->count = 0;
  5442. txrate[1]->count = 0;
  5443. /* (2) PROTECTION, may change rspec */
  5444. if ((ieee80211_is_data(h->frame_control) ||
  5445. ieee80211_is_mgmt(h->frame_control)) &&
  5446. (phylen > wlc->RTSThresh) && !is_multicast_ether_addr(h->addr1))
  5447. use_rts = true;
  5448. /* (3) PLCP: determine PLCP header and MAC duration,
  5449. * fill struct d11txh */
  5450. brcms_c_compute_plcp(wlc, rspec[0], phylen, plcp);
  5451. brcms_c_compute_plcp(wlc, rspec[1], phylen, plcp_fallback);
  5452. memcpy(&txh->FragPLCPFallback,
  5453. plcp_fallback, sizeof(txh->FragPLCPFallback));
  5454. /* Length field now put in CCK FBR CRC field */
  5455. if (is_cck_rate(rspec[1])) {
  5456. txh->FragPLCPFallback[4] = phylen & 0xff;
  5457. txh->FragPLCPFallback[5] = (phylen & 0xff00) >> 8;
  5458. }
  5459. /* MIMO-RATE: need validation ?? */
  5460. mainrates = is_ofdm_rate(rspec[0]) ?
  5461. D11A_PHY_HDR_GRATE((struct ofdm_phy_hdr *) plcp) :
  5462. plcp[0];
  5463. /* DUR field for main rate */
  5464. if (!ieee80211_is_pspoll(h->frame_control) &&
  5465. !is_multicast_ether_addr(h->addr1) && !use_rifs) {
  5466. durid =
  5467. brcms_c_compute_frame_dur(wlc, rspec[0], preamble_type[0],
  5468. next_frag_len);
  5469. h->duration_id = cpu_to_le16(durid);
  5470. } else if (use_rifs) {
  5471. /* NAV protect to end of next max packet size */
  5472. durid =
  5473. (u16) brcms_c_calc_frame_time(wlc, rspec[0],
  5474. preamble_type[0],
  5475. DOT11_MAX_FRAG_LEN);
  5476. durid += RIFS_11N_TIME;
  5477. h->duration_id = cpu_to_le16(durid);
  5478. }
  5479. /* DUR field for fallback rate */
  5480. if (ieee80211_is_pspoll(h->frame_control))
  5481. txh->FragDurFallback = h->duration_id;
  5482. else if (is_multicast_ether_addr(h->addr1) || use_rifs)
  5483. txh->FragDurFallback = 0;
  5484. else {
  5485. durid = brcms_c_compute_frame_dur(wlc, rspec[1],
  5486. preamble_type[1], next_frag_len);
  5487. txh->FragDurFallback = cpu_to_le16(durid);
  5488. }
  5489. /* (4) MAC-HDR: MacTxControlLow */
  5490. if (frag == 0)
  5491. mcl |= TXC_STARTMSDU;
  5492. if (!is_multicast_ether_addr(h->addr1))
  5493. mcl |= TXC_IMMEDACK;
  5494. if (wlc->band->bandtype == BRCM_BAND_5G)
  5495. mcl |= TXC_FREQBAND_5G;
  5496. if (CHSPEC_IS40(wlc_phy_chanspec_get(wlc->band->pi)))
  5497. mcl |= TXC_BW_40;
  5498. /* set AMIC bit if using hardware TKIP MIC */
  5499. if (hwtkmic)
  5500. mcl |= TXC_AMIC;
  5501. txh->MacTxControlLow = cpu_to_le16(mcl);
  5502. /* MacTxControlHigh */
  5503. mch = 0;
  5504. /* Set fallback rate preamble type */
  5505. if ((preamble_type[1] == BRCMS_SHORT_PREAMBLE) ||
  5506. (preamble_type[1] == BRCMS_GF_PREAMBLE)) {
  5507. if (rspec2rate(rspec[1]) != BRCM_RATE_1M)
  5508. mch |= TXC_PREAMBLE_DATA_FB_SHORT;
  5509. }
  5510. /* MacFrameControl */
  5511. memcpy(&txh->MacFrameControl, &h->frame_control, sizeof(u16));
  5512. txh->TxFesTimeNormal = cpu_to_le16(0);
  5513. txh->TxFesTimeFallback = cpu_to_le16(0);
  5514. /* TxFrameRA */
  5515. memcpy(&txh->TxFrameRA, &h->addr1, ETH_ALEN);
  5516. /* TxFrameID */
  5517. txh->TxFrameID = cpu_to_le16(frameid);
  5518. /*
  5519. * TxStatus, Note the case of recreating the first frag of a suppressed
  5520. * frame then we may need to reset the retry cnt's via the status reg
  5521. */
  5522. txh->TxStatus = cpu_to_le16(status);
  5523. /*
  5524. * extra fields for ucode AMPDU aggregation, the new fields are added to
  5525. * the END of previous structure so that it's compatible in driver.
  5526. */
  5527. txh->MaxNMpdus = cpu_to_le16(0);
  5528. txh->MaxABytes_MRT = cpu_to_le16(0);
  5529. txh->MaxABytes_FBR = cpu_to_le16(0);
  5530. txh->MinMBytes = cpu_to_le16(0);
  5531. /* (5) RTS/CTS: determine RTS/CTS PLCP header and MAC duration,
  5532. * furnish struct d11txh */
  5533. /* RTS PLCP header and RTS frame */
  5534. if (use_rts || use_cts) {
  5535. if (use_rts && use_cts)
  5536. use_cts = false;
  5537. for (k = 0; k < 2; k++) {
  5538. rts_rspec[k] = brcms_c_rspec_to_rts_rspec(wlc, rspec[k],
  5539. false,
  5540. mimo_ctlchbw);
  5541. }
  5542. if (!is_ofdm_rate(rts_rspec[0]) &&
  5543. !((rspec2rate(rts_rspec[0]) == BRCM_RATE_1M) ||
  5544. (wlc->PLCPHdr_override == BRCMS_PLCP_LONG))) {
  5545. rts_preamble_type[0] = BRCMS_SHORT_PREAMBLE;
  5546. mch |= TXC_PREAMBLE_RTS_MAIN_SHORT;
  5547. }
  5548. if (!is_ofdm_rate(rts_rspec[1]) &&
  5549. !((rspec2rate(rts_rspec[1]) == BRCM_RATE_1M) ||
  5550. (wlc->PLCPHdr_override == BRCMS_PLCP_LONG))) {
  5551. rts_preamble_type[1] = BRCMS_SHORT_PREAMBLE;
  5552. mch |= TXC_PREAMBLE_RTS_FB_SHORT;
  5553. }
  5554. /* RTS/CTS additions to MacTxControlLow */
  5555. if (use_cts) {
  5556. txh->MacTxControlLow |= cpu_to_le16(TXC_SENDCTS);
  5557. } else {
  5558. txh->MacTxControlLow |= cpu_to_le16(TXC_SENDRTS);
  5559. txh->MacTxControlLow |= cpu_to_le16(TXC_LONGFRAME);
  5560. }
  5561. /* RTS PLCP header */
  5562. rts_plcp = txh->RTSPhyHeader;
  5563. if (use_cts)
  5564. rts_phylen = DOT11_CTS_LEN + FCS_LEN;
  5565. else
  5566. rts_phylen = DOT11_RTS_LEN + FCS_LEN;
  5567. brcms_c_compute_plcp(wlc, rts_rspec[0], rts_phylen, rts_plcp);
  5568. /* fallback rate version of RTS PLCP header */
  5569. brcms_c_compute_plcp(wlc, rts_rspec[1], rts_phylen,
  5570. rts_plcp_fallback);
  5571. memcpy(&txh->RTSPLCPFallback, rts_plcp_fallback,
  5572. sizeof(txh->RTSPLCPFallback));
  5573. /* RTS frame fields... */
  5574. rts = (struct ieee80211_rts *)&txh->rts_frame;
  5575. durid = brcms_c_compute_rtscts_dur(wlc, use_cts, rts_rspec[0],
  5576. rspec[0], rts_preamble_type[0],
  5577. preamble_type[0], phylen, false);
  5578. rts->duration = cpu_to_le16(durid);
  5579. /* fallback rate version of RTS DUR field */
  5580. durid = brcms_c_compute_rtscts_dur(wlc, use_cts,
  5581. rts_rspec[1], rspec[1],
  5582. rts_preamble_type[1],
  5583. preamble_type[1], phylen, false);
  5584. txh->RTSDurFallback = cpu_to_le16(durid);
  5585. if (use_cts) {
  5586. rts->frame_control = cpu_to_le16(IEEE80211_FTYPE_CTL |
  5587. IEEE80211_STYPE_CTS);
  5588. memcpy(&rts->ra, &h->addr2, ETH_ALEN);
  5589. } else {
  5590. rts->frame_control = cpu_to_le16(IEEE80211_FTYPE_CTL |
  5591. IEEE80211_STYPE_RTS);
  5592. memcpy(&rts->ra, &h->addr1, 2 * ETH_ALEN);
  5593. }
  5594. /* mainrate
  5595. * low 8 bits: main frag rate/mcs,
  5596. * high 8 bits: rts/cts rate/mcs
  5597. */
  5598. mainrates |= (is_ofdm_rate(rts_rspec[0]) ?
  5599. D11A_PHY_HDR_GRATE(
  5600. (struct ofdm_phy_hdr *) rts_plcp) :
  5601. rts_plcp[0]) << 8;
  5602. } else {
  5603. memset((char *)txh->RTSPhyHeader, 0, D11_PHY_HDR_LEN);
  5604. memset((char *)&txh->rts_frame, 0,
  5605. sizeof(struct ieee80211_rts));
  5606. memset((char *)txh->RTSPLCPFallback, 0,
  5607. sizeof(txh->RTSPLCPFallback));
  5608. txh->RTSDurFallback = 0;
  5609. }
  5610. #ifdef SUPPORT_40MHZ
  5611. /* add null delimiter count */
  5612. if ((tx_info->flags & IEEE80211_TX_CTL_AMPDU) && is_mcs_rate(rspec))
  5613. txh->RTSPLCPFallback[AMPDU_FBR_NULL_DELIM] =
  5614. brcm_c_ampdu_null_delim_cnt(wlc->ampdu, scb, rspec, phylen);
  5615. #endif
  5616. /*
  5617. * Now that RTS/RTS FB preamble types are updated, write
  5618. * the final value
  5619. */
  5620. txh->MacTxControlHigh = cpu_to_le16(mch);
  5621. /*
  5622. * MainRates (both the rts and frag plcp rates have
  5623. * been calculated now)
  5624. */
  5625. txh->MainRates = cpu_to_le16(mainrates);
  5626. /* XtraFrameTypes */
  5627. xfts = frametype(rspec[1], wlc->mimoft);
  5628. xfts |= (frametype(rts_rspec[0], wlc->mimoft) << XFTS_RTS_FT_SHIFT);
  5629. xfts |= (frametype(rts_rspec[1], wlc->mimoft) << XFTS_FBRRTS_FT_SHIFT);
  5630. xfts |= CHSPEC_CHANNEL(wlc_phy_chanspec_get(wlc->band->pi)) <<
  5631. XFTS_CHANNEL_SHIFT;
  5632. txh->XtraFrameTypes = cpu_to_le16(xfts);
  5633. /* PhyTxControlWord */
  5634. phyctl = frametype(rspec[0], wlc->mimoft);
  5635. if ((preamble_type[0] == BRCMS_SHORT_PREAMBLE) ||
  5636. (preamble_type[0] == BRCMS_GF_PREAMBLE)) {
  5637. if (rspec2rate(rspec[0]) != BRCM_RATE_1M)
  5638. phyctl |= PHY_TXC_SHORT_HDR;
  5639. }
  5640. /* phytxant is properly bit shifted */
  5641. phyctl |= brcms_c_stf_d11hdrs_phyctl_txant(wlc, rspec[0]);
  5642. txh->PhyTxControlWord = cpu_to_le16(phyctl);
  5643. /* PhyTxControlWord_1 */
  5644. if (BRCMS_PHY_11N_CAP(wlc->band)) {
  5645. u16 phyctl1 = 0;
  5646. phyctl1 = brcms_c_phytxctl1_calc(wlc, rspec[0]);
  5647. txh->PhyTxControlWord_1 = cpu_to_le16(phyctl1);
  5648. phyctl1 = brcms_c_phytxctl1_calc(wlc, rspec[1]);
  5649. txh->PhyTxControlWord_1_Fbr = cpu_to_le16(phyctl1);
  5650. if (use_rts || use_cts) {
  5651. phyctl1 = brcms_c_phytxctl1_calc(wlc, rts_rspec[0]);
  5652. txh->PhyTxControlWord_1_Rts = cpu_to_le16(phyctl1);
  5653. phyctl1 = brcms_c_phytxctl1_calc(wlc, rts_rspec[1]);
  5654. txh->PhyTxControlWord_1_FbrRts = cpu_to_le16(phyctl1);
  5655. }
  5656. /*
  5657. * For mcs frames, if mixedmode(overloaded with long preamble)
  5658. * is going to be set, fill in non-zero MModeLen and/or
  5659. * MModeFbrLen it will be unnecessary if they are separated
  5660. */
  5661. if (is_mcs_rate(rspec[0]) &&
  5662. (preamble_type[0] == BRCMS_MM_PREAMBLE)) {
  5663. u16 mmodelen =
  5664. brcms_c_calc_lsig_len(wlc, rspec[0], phylen);
  5665. txh->MModeLen = cpu_to_le16(mmodelen);
  5666. }
  5667. if (is_mcs_rate(rspec[1]) &&
  5668. (preamble_type[1] == BRCMS_MM_PREAMBLE)) {
  5669. u16 mmodefbrlen =
  5670. brcms_c_calc_lsig_len(wlc, rspec[1], phylen);
  5671. txh->MModeFbrLen = cpu_to_le16(mmodefbrlen);
  5672. }
  5673. }
  5674. ac = skb_get_queue_mapping(p);
  5675. if ((scb->flags & SCB_WMECAP) && qos && wlc->edcf_txop[ac]) {
  5676. uint frag_dur, dur, dur_fallback;
  5677. /* WME: Update TXOP threshold */
  5678. if (!(tx_info->flags & IEEE80211_TX_CTL_AMPDU) && frag == 0) {
  5679. frag_dur =
  5680. brcms_c_calc_frame_time(wlc, rspec[0],
  5681. preamble_type[0], phylen);
  5682. if (rts) {
  5683. /* 1 RTS or CTS-to-self frame */
  5684. dur =
  5685. brcms_c_calc_cts_time(wlc, rts_rspec[0],
  5686. rts_preamble_type[0]);
  5687. dur_fallback =
  5688. brcms_c_calc_cts_time(wlc, rts_rspec[1],
  5689. rts_preamble_type[1]);
  5690. /* (SIFS + CTS) + SIFS + frame + SIFS + ACK */
  5691. dur += le16_to_cpu(rts->duration);
  5692. dur_fallback +=
  5693. le16_to_cpu(txh->RTSDurFallback);
  5694. } else if (use_rifs) {
  5695. dur = frag_dur;
  5696. dur_fallback = 0;
  5697. } else {
  5698. /* frame + SIFS + ACK */
  5699. dur = frag_dur;
  5700. dur +=
  5701. brcms_c_compute_frame_dur(wlc, rspec[0],
  5702. preamble_type[0], 0);
  5703. dur_fallback =
  5704. brcms_c_calc_frame_time(wlc, rspec[1],
  5705. preamble_type[1],
  5706. phylen);
  5707. dur_fallback +=
  5708. brcms_c_compute_frame_dur(wlc, rspec[1],
  5709. preamble_type[1], 0);
  5710. }
  5711. /* NEED to set TxFesTimeNormal (hard) */
  5712. txh->TxFesTimeNormal = cpu_to_le16((u16) dur);
  5713. /*
  5714. * NEED to set fallback rate version of
  5715. * TxFesTimeNormal (hard)
  5716. */
  5717. txh->TxFesTimeFallback =
  5718. cpu_to_le16((u16) dur_fallback);
  5719. /*
  5720. * update txop byte threshold (txop minus intraframe
  5721. * overhead)
  5722. */
  5723. if (wlc->edcf_txop[ac] >= (dur - frag_dur)) {
  5724. uint newfragthresh;
  5725. newfragthresh =
  5726. brcms_c_calc_frame_len(wlc,
  5727. rspec[0], preamble_type[0],
  5728. (wlc->edcf_txop[ac] -
  5729. (dur - frag_dur)));
  5730. /* range bound the fragthreshold */
  5731. if (newfragthresh < DOT11_MIN_FRAG_LEN)
  5732. newfragthresh =
  5733. DOT11_MIN_FRAG_LEN;
  5734. else if (newfragthresh >
  5735. wlc->usr_fragthresh)
  5736. newfragthresh =
  5737. wlc->usr_fragthresh;
  5738. /* update the fragthresh and do txc update */
  5739. if (wlc->fragthresh[queue] !=
  5740. (u16) newfragthresh)
  5741. wlc->fragthresh[queue] =
  5742. (u16) newfragthresh;
  5743. } else {
  5744. brcms_err(wlc->hw->d11core,
  5745. "wl%d: %s txop invalid "
  5746. "for rate %d\n",
  5747. wlc->pub->unit, fifo_names[queue],
  5748. rspec2rate(rspec[0]));
  5749. }
  5750. if (dur > wlc->edcf_txop[ac])
  5751. brcms_err(wlc->hw->d11core,
  5752. "wl%d: %s: %s txop "
  5753. "exceeded phylen %d/%d dur %d/%d\n",
  5754. wlc->pub->unit, __func__,
  5755. fifo_names[queue],
  5756. phylen, wlc->fragthresh[queue],
  5757. dur, wlc->edcf_txop[ac]);
  5758. }
  5759. }
  5760. return 0;
  5761. }
  5762. static int brcms_c_tx(struct brcms_c_info *wlc, struct sk_buff *skb)
  5763. {
  5764. struct dma_pub *dma;
  5765. int fifo, ret = -ENOSPC;
  5766. struct d11txh *txh;
  5767. u16 frameid = INVALIDFID;
  5768. fifo = brcms_ac_to_fifo(skb_get_queue_mapping(skb));
  5769. dma = wlc->hw->di[fifo];
  5770. txh = (struct d11txh *)(skb->data);
  5771. if (dma->txavail == 0) {
  5772. /*
  5773. * We sometimes get a frame from mac80211 after stopping
  5774. * the queues. This only ever seems to be a single frame
  5775. * and is seems likely to be a race. TX_HEADROOM should
  5776. * ensure that we have enough space to handle these stray
  5777. * packets, so warn if there isn't. If we're out of space
  5778. * in the tx ring and the tx queue isn't stopped then
  5779. * we've really got a bug; warn loudly if that happens.
  5780. */
  5781. brcms_warn(wlc->hw->d11core,
  5782. "Received frame for tx with no space in DMA ring\n");
  5783. WARN_ON(!ieee80211_queue_stopped(wlc->pub->ieee_hw,
  5784. skb_get_queue_mapping(skb)));
  5785. return -ENOSPC;
  5786. }
  5787. /* When a BC/MC frame is being committed to the BCMC fifo
  5788. * via DMA (NOT PIO), update ucode or BSS info as appropriate.
  5789. */
  5790. if (fifo == TX_BCMC_FIFO)
  5791. frameid = le16_to_cpu(txh->TxFrameID);
  5792. /* Commit BCMC sequence number in the SHM frame ID location */
  5793. if (frameid != INVALIDFID) {
  5794. /*
  5795. * To inform the ucode of the last mcast frame posted
  5796. * so that it can clear moredata bit
  5797. */
  5798. brcms_b_write_shm(wlc->hw, M_BCMC_FID, frameid);
  5799. }
  5800. ret = brcms_c_txfifo(wlc, fifo, skb);
  5801. /*
  5802. * The only reason for brcms_c_txfifo to fail is because
  5803. * there weren't any DMA descriptors, but we've already
  5804. * checked for that. So if it does fail yell loudly.
  5805. */
  5806. WARN_ON_ONCE(ret);
  5807. return ret;
  5808. }
  5809. bool brcms_c_sendpkt_mac80211(struct brcms_c_info *wlc, struct sk_buff *sdu,
  5810. struct ieee80211_hw *hw)
  5811. {
  5812. uint fifo;
  5813. struct scb *scb = &wlc->pri_scb;
  5814. fifo = brcms_ac_to_fifo(skb_get_queue_mapping(sdu));
  5815. brcms_c_d11hdrs_mac80211(wlc, hw, sdu, scb, 0, 1, fifo, 0);
  5816. if (!brcms_c_tx(wlc, sdu))
  5817. return true;
  5818. /* packet discarded */
  5819. dev_kfree_skb_any(sdu);
  5820. return false;
  5821. }
  5822. int
  5823. brcms_c_txfifo(struct brcms_c_info *wlc, uint fifo, struct sk_buff *p)
  5824. {
  5825. struct dma_pub *dma = wlc->hw->di[fifo];
  5826. int ret;
  5827. u16 queue;
  5828. ret = dma_txfast(wlc, dma, p);
  5829. if (ret < 0)
  5830. wiphy_err(wlc->wiphy, "txfifo: fatal, toss frames !!!\n");
  5831. /*
  5832. * Stop queue if DMA ring is full. Reserve some free descriptors,
  5833. * as we sometimes receive a frame from mac80211 after the queues
  5834. * are stopped.
  5835. */
  5836. queue = skb_get_queue_mapping(p);
  5837. if (dma->txavail <= TX_HEADROOM && fifo < TX_BCMC_FIFO &&
  5838. !ieee80211_queue_stopped(wlc->pub->ieee_hw, queue))
  5839. ieee80211_stop_queue(wlc->pub->ieee_hw, queue);
  5840. return ret;
  5841. }
  5842. u32
  5843. brcms_c_rspec_to_rts_rspec(struct brcms_c_info *wlc, u32 rspec,
  5844. bool use_rspec, u16 mimo_ctlchbw)
  5845. {
  5846. u32 rts_rspec = 0;
  5847. if (use_rspec)
  5848. /* use frame rate as rts rate */
  5849. rts_rspec = rspec;
  5850. else if (wlc->band->gmode && wlc->protection->_g && !is_cck_rate(rspec))
  5851. /* Use 11Mbps as the g protection RTS target rate and fallback.
  5852. * Use the brcms_basic_rate() lookup to find the best basic rate
  5853. * under the target in case 11 Mbps is not Basic.
  5854. * 6 and 9 Mbps are not usually selected by rate selection, but
  5855. * even if the OFDM rate we are protecting is 6 or 9 Mbps, 11
  5856. * is more robust.
  5857. */
  5858. rts_rspec = brcms_basic_rate(wlc, BRCM_RATE_11M);
  5859. else
  5860. /* calculate RTS rate and fallback rate based on the frame rate
  5861. * RTS must be sent at a basic rate since it is a
  5862. * control frame, sec 9.6 of 802.11 spec
  5863. */
  5864. rts_rspec = brcms_basic_rate(wlc, rspec);
  5865. if (BRCMS_PHY_11N_CAP(wlc->band)) {
  5866. /* set rts txbw to correct side band */
  5867. rts_rspec &= ~RSPEC_BW_MASK;
  5868. /*
  5869. * if rspec/rspec_fallback is 40MHz, then send RTS on both
  5870. * 20MHz channel (DUP), otherwise send RTS on control channel
  5871. */
  5872. if (rspec_is40mhz(rspec) && !is_cck_rate(rts_rspec))
  5873. rts_rspec |= (PHY_TXC1_BW_40MHZ_DUP << RSPEC_BW_SHIFT);
  5874. else
  5875. rts_rspec |= (mimo_ctlchbw << RSPEC_BW_SHIFT);
  5876. /* pick siso/cdd as default for ofdm */
  5877. if (is_ofdm_rate(rts_rspec)) {
  5878. rts_rspec &= ~RSPEC_STF_MASK;
  5879. rts_rspec |= (wlc->stf->ss_opmode << RSPEC_STF_SHIFT);
  5880. }
  5881. }
  5882. return rts_rspec;
  5883. }
  5884. /* Update beacon listen interval in shared memory */
  5885. static void brcms_c_bcn_li_upd(struct brcms_c_info *wlc)
  5886. {
  5887. /* wake up every DTIM is the default */
  5888. if (wlc->bcn_li_dtim == 1)
  5889. brcms_b_write_shm(wlc->hw, M_BCN_LI, 0);
  5890. else
  5891. brcms_b_write_shm(wlc->hw, M_BCN_LI,
  5892. (wlc->bcn_li_dtim << 8) | wlc->bcn_li_bcn);
  5893. }
  5894. static void
  5895. brcms_b_read_tsf(struct brcms_hardware *wlc_hw, u32 *tsf_l_ptr,
  5896. u32 *tsf_h_ptr)
  5897. {
  5898. struct bcma_device *core = wlc_hw->d11core;
  5899. /* read the tsf timer low, then high to get an atomic read */
  5900. *tsf_l_ptr = bcma_read32(core, D11REGOFFS(tsf_timerlow));
  5901. *tsf_h_ptr = bcma_read32(core, D11REGOFFS(tsf_timerhigh));
  5902. }
  5903. /*
  5904. * recover 64bit TSF value from the 16bit TSF value in the rx header
  5905. * given the assumption that the TSF passed in header is within 65ms
  5906. * of the current tsf.
  5907. *
  5908. * 6 5 4 4 3 2 1
  5909. * 3.......6.......8.......0.......2.......4.......6.......8......0
  5910. * |<---------- tsf_h ----------->||<--- tsf_l -->||<-RxTSFTime ->|
  5911. *
  5912. * The RxTSFTime are the lowest 16 bits and provided by the ucode. The
  5913. * tsf_l is filled in by brcms_b_recv, which is done earlier in the
  5914. * receive call sequence after rx interrupt. Only the higher 16 bits
  5915. * are used. Finally, the tsf_h is read from the tsf register.
  5916. */
  5917. static u64 brcms_c_recover_tsf64(struct brcms_c_info *wlc,
  5918. struct d11rxhdr *rxh)
  5919. {
  5920. u32 tsf_h, tsf_l;
  5921. u16 rx_tsf_0_15, rx_tsf_16_31;
  5922. brcms_b_read_tsf(wlc->hw, &tsf_l, &tsf_h);
  5923. rx_tsf_16_31 = (u16)(tsf_l >> 16);
  5924. rx_tsf_0_15 = rxh->RxTSFTime;
  5925. /*
  5926. * a greater tsf time indicates the low 16 bits of
  5927. * tsf_l wrapped, so decrement the high 16 bits.
  5928. */
  5929. if ((u16)tsf_l < rx_tsf_0_15) {
  5930. rx_tsf_16_31 -= 1;
  5931. if (rx_tsf_16_31 == 0xffff)
  5932. tsf_h -= 1;
  5933. }
  5934. return ((u64)tsf_h << 32) | (((u32)rx_tsf_16_31 << 16) + rx_tsf_0_15);
  5935. }
  5936. static void
  5937. prep_mac80211_status(struct brcms_c_info *wlc, struct d11rxhdr *rxh,
  5938. struct sk_buff *p,
  5939. struct ieee80211_rx_status *rx_status)
  5940. {
  5941. int preamble;
  5942. int channel;
  5943. u32 rspec;
  5944. unsigned char *plcp;
  5945. /* fill in TSF and flag its presence */
  5946. rx_status->mactime = brcms_c_recover_tsf64(wlc, rxh);
  5947. rx_status->flag |= RX_FLAG_MACTIME_START;
  5948. channel = BRCMS_CHAN_CHANNEL(rxh->RxChan);
  5949. rx_status->band =
  5950. channel > 14 ? IEEE80211_BAND_5GHZ : IEEE80211_BAND_2GHZ;
  5951. rx_status->freq =
  5952. ieee80211_channel_to_frequency(channel, rx_status->band);
  5953. rx_status->signal = wlc_phy_rssi_compute(wlc->hw->band->pi, rxh);
  5954. /* noise */
  5955. /* qual */
  5956. rx_status->antenna =
  5957. (rxh->PhyRxStatus_0 & PRXS0_RXANT_UPSUBBAND) ? 1 : 0;
  5958. plcp = p->data;
  5959. rspec = brcms_c_compute_rspec(rxh, plcp);
  5960. if (is_mcs_rate(rspec)) {
  5961. rx_status->rate_idx = rspec & RSPEC_RATE_MASK;
  5962. rx_status->flag |= RX_FLAG_HT;
  5963. if (rspec_is40mhz(rspec))
  5964. rx_status->flag |= RX_FLAG_40MHZ;
  5965. } else {
  5966. switch (rspec2rate(rspec)) {
  5967. case BRCM_RATE_1M:
  5968. rx_status->rate_idx = 0;
  5969. break;
  5970. case BRCM_RATE_2M:
  5971. rx_status->rate_idx = 1;
  5972. break;
  5973. case BRCM_RATE_5M5:
  5974. rx_status->rate_idx = 2;
  5975. break;
  5976. case BRCM_RATE_11M:
  5977. rx_status->rate_idx = 3;
  5978. break;
  5979. case BRCM_RATE_6M:
  5980. rx_status->rate_idx = 4;
  5981. break;
  5982. case BRCM_RATE_9M:
  5983. rx_status->rate_idx = 5;
  5984. break;
  5985. case BRCM_RATE_12M:
  5986. rx_status->rate_idx = 6;
  5987. break;
  5988. case BRCM_RATE_18M:
  5989. rx_status->rate_idx = 7;
  5990. break;
  5991. case BRCM_RATE_24M:
  5992. rx_status->rate_idx = 8;
  5993. break;
  5994. case BRCM_RATE_36M:
  5995. rx_status->rate_idx = 9;
  5996. break;
  5997. case BRCM_RATE_48M:
  5998. rx_status->rate_idx = 10;
  5999. break;
  6000. case BRCM_RATE_54M:
  6001. rx_status->rate_idx = 11;
  6002. break;
  6003. default:
  6004. brcms_err(wlc->hw->d11core,
  6005. "%s: Unknown rate\n", __func__);
  6006. }
  6007. /*
  6008. * For 5GHz, we should decrease the index as it is
  6009. * a subset of the 2.4G rates. See bitrates field
  6010. * of brcms_band_5GHz_nphy (in mac80211_if.c).
  6011. */
  6012. if (rx_status->band == IEEE80211_BAND_5GHZ)
  6013. rx_status->rate_idx -= BRCMS_LEGACY_5G_RATE_OFFSET;
  6014. /* Determine short preamble and rate_idx */
  6015. preamble = 0;
  6016. if (is_cck_rate(rspec)) {
  6017. if (rxh->PhyRxStatus_0 & PRXS0_SHORTH)
  6018. rx_status->flag |= RX_FLAG_SHORTPRE;
  6019. } else if (is_ofdm_rate(rspec)) {
  6020. rx_status->flag |= RX_FLAG_SHORTPRE;
  6021. } else {
  6022. brcms_err(wlc->hw->d11core, "%s: Unknown modulation\n",
  6023. __func__);
  6024. }
  6025. }
  6026. if (plcp3_issgi(plcp[3]))
  6027. rx_status->flag |= RX_FLAG_SHORT_GI;
  6028. if (rxh->RxStatus1 & RXS_DECERR) {
  6029. rx_status->flag |= RX_FLAG_FAILED_PLCP_CRC;
  6030. brcms_err(wlc->hw->d11core, "%s: RX_FLAG_FAILED_PLCP_CRC\n",
  6031. __func__);
  6032. }
  6033. if (rxh->RxStatus1 & RXS_FCSERR) {
  6034. rx_status->flag |= RX_FLAG_FAILED_FCS_CRC;
  6035. brcms_err(wlc->hw->d11core, "%s: RX_FLAG_FAILED_FCS_CRC\n",
  6036. __func__);
  6037. }
  6038. }
  6039. static void
  6040. brcms_c_recvctl(struct brcms_c_info *wlc, struct d11rxhdr *rxh,
  6041. struct sk_buff *p)
  6042. {
  6043. int len_mpdu;
  6044. struct ieee80211_rx_status rx_status;
  6045. struct ieee80211_hdr *hdr;
  6046. memset(&rx_status, 0, sizeof(rx_status));
  6047. prep_mac80211_status(wlc, rxh, p, &rx_status);
  6048. /* mac header+body length, exclude CRC and plcp header */
  6049. len_mpdu = p->len - D11_PHY_HDR_LEN - FCS_LEN;
  6050. skb_pull(p, D11_PHY_HDR_LEN);
  6051. __skb_trim(p, len_mpdu);
  6052. /* unmute transmit */
  6053. if (wlc->hw->suspended_fifos) {
  6054. hdr = (struct ieee80211_hdr *)p->data;
  6055. if (ieee80211_is_beacon(hdr->frame_control))
  6056. brcms_b_mute(wlc->hw, false);
  6057. }
  6058. memcpy(IEEE80211_SKB_RXCB(p), &rx_status, sizeof(rx_status));
  6059. ieee80211_rx_irqsafe(wlc->pub->ieee_hw, p);
  6060. }
  6061. /* calculate frame duration for Mixed-mode L-SIG spoofing, return
  6062. * number of bytes goes in the length field
  6063. *
  6064. * Formula given by HT PHY Spec v 1.13
  6065. * len = 3(nsyms + nstream + 3) - 3
  6066. */
  6067. u16
  6068. brcms_c_calc_lsig_len(struct brcms_c_info *wlc, u32 ratespec,
  6069. uint mac_len)
  6070. {
  6071. uint nsyms, len = 0, kNdps;
  6072. if (is_mcs_rate(ratespec)) {
  6073. uint mcs = ratespec & RSPEC_RATE_MASK;
  6074. int tot_streams = (mcs_2_txstreams(mcs) + 1) +
  6075. rspec_stc(ratespec);
  6076. /*
  6077. * the payload duration calculation matches that
  6078. * of regular ofdm
  6079. */
  6080. /* 1000Ndbps = kbps * 4 */
  6081. kNdps = mcs_2_rate(mcs, rspec_is40mhz(ratespec),
  6082. rspec_issgi(ratespec)) * 4;
  6083. if (rspec_stc(ratespec) == 0)
  6084. nsyms =
  6085. CEIL((APHY_SERVICE_NBITS + 8 * mac_len +
  6086. APHY_TAIL_NBITS) * 1000, kNdps);
  6087. else
  6088. /* STBC needs to have even number of symbols */
  6089. nsyms =
  6090. 2 *
  6091. CEIL((APHY_SERVICE_NBITS + 8 * mac_len +
  6092. APHY_TAIL_NBITS) * 1000, 2 * kNdps);
  6093. /* (+3) account for HT-SIG(2) and HT-STF(1) */
  6094. nsyms += (tot_streams + 3);
  6095. /*
  6096. * 3 bytes/symbol @ legacy 6Mbps rate
  6097. * (-3) excluding service bits and tail bits
  6098. */
  6099. len = (3 * nsyms) - 3;
  6100. }
  6101. return (u16) len;
  6102. }
  6103. static void
  6104. brcms_c_mod_prb_rsp_rate_table(struct brcms_c_info *wlc, uint frame_len)
  6105. {
  6106. const struct brcms_c_rateset *rs_dflt;
  6107. struct brcms_c_rateset rs;
  6108. u8 rate;
  6109. u16 entry_ptr;
  6110. u8 plcp[D11_PHY_HDR_LEN];
  6111. u16 dur, sifs;
  6112. uint i;
  6113. sifs = get_sifs(wlc->band);
  6114. rs_dflt = brcms_c_rateset_get_hwrs(wlc);
  6115. brcms_c_rateset_copy(rs_dflt, &rs);
  6116. brcms_c_rateset_mcs_upd(&rs, wlc->stf->txstreams);
  6117. /*
  6118. * walk the phy rate table and update MAC core SHM
  6119. * basic rate table entries
  6120. */
  6121. for (i = 0; i < rs.count; i++) {
  6122. rate = rs.rates[i] & BRCMS_RATE_MASK;
  6123. entry_ptr = brcms_b_rate_shm_offset(wlc->hw, rate);
  6124. /* Calculate the Probe Response PLCP for the given rate */
  6125. brcms_c_compute_plcp(wlc, rate, frame_len, plcp);
  6126. /*
  6127. * Calculate the duration of the Probe Response
  6128. * frame plus SIFS for the MAC
  6129. */
  6130. dur = (u16) brcms_c_calc_frame_time(wlc, rate,
  6131. BRCMS_LONG_PREAMBLE, frame_len);
  6132. dur += sifs;
  6133. /* Update the SHM Rate Table entry Probe Response values */
  6134. brcms_b_write_shm(wlc->hw, entry_ptr + M_RT_PRS_PLCP_POS,
  6135. (u16) (plcp[0] + (plcp[1] << 8)));
  6136. brcms_b_write_shm(wlc->hw, entry_ptr + M_RT_PRS_PLCP_POS + 2,
  6137. (u16) (plcp[2] + (plcp[3] << 8)));
  6138. brcms_b_write_shm(wlc->hw, entry_ptr + M_RT_PRS_DUR_POS, dur);
  6139. }
  6140. }
  6141. /* Max buffering needed for beacon template/prb resp template is 142 bytes.
  6142. *
  6143. * PLCP header is 6 bytes.
  6144. * 802.11 A3 header is 24 bytes.
  6145. * Max beacon frame body template length is 112 bytes.
  6146. * Max probe resp frame body template length is 110 bytes.
  6147. *
  6148. * *len on input contains the max length of the packet available.
  6149. *
  6150. * The *len value is set to the number of bytes in buf used, and starts
  6151. * with the PLCP and included up to, but not including, the 4 byte FCS.
  6152. */
  6153. static void
  6154. brcms_c_bcn_prb_template(struct brcms_c_info *wlc, u16 type,
  6155. u32 bcn_rspec,
  6156. struct brcms_bss_cfg *cfg, u16 *buf, int *len)
  6157. {
  6158. static const u8 ether_bcast[ETH_ALEN] = {255, 255, 255, 255, 255, 255};
  6159. struct cck_phy_hdr *plcp;
  6160. struct ieee80211_mgmt *h;
  6161. int hdr_len, body_len;
  6162. hdr_len = D11_PHY_HDR_LEN + DOT11_MAC_HDR_LEN;
  6163. /* calc buffer size provided for frame body */
  6164. body_len = *len - hdr_len;
  6165. /* return actual size */
  6166. *len = hdr_len + body_len;
  6167. /* format PHY and MAC headers */
  6168. memset((char *)buf, 0, hdr_len);
  6169. plcp = (struct cck_phy_hdr *) buf;
  6170. /*
  6171. * PLCP for Probe Response frames are filled in from
  6172. * core's rate table
  6173. */
  6174. if (type == IEEE80211_STYPE_BEACON)
  6175. /* fill in PLCP */
  6176. brcms_c_compute_plcp(wlc, bcn_rspec,
  6177. (DOT11_MAC_HDR_LEN + body_len + FCS_LEN),
  6178. (u8 *) plcp);
  6179. /* "Regular" and 16 MBSS but not for 4 MBSS */
  6180. /* Update the phytxctl for the beacon based on the rspec */
  6181. brcms_c_beacon_phytxctl_txant_upd(wlc, bcn_rspec);
  6182. h = (struct ieee80211_mgmt *)&plcp[1];
  6183. /* fill in 802.11 header */
  6184. h->frame_control = cpu_to_le16(IEEE80211_FTYPE_MGMT | type);
  6185. /* DUR is 0 for multicast bcn, or filled in by MAC for prb resp */
  6186. /* A1 filled in by MAC for prb resp, broadcast for bcn */
  6187. if (type == IEEE80211_STYPE_BEACON)
  6188. memcpy(&h->da, &ether_bcast, ETH_ALEN);
  6189. memcpy(&h->sa, &cfg->cur_etheraddr, ETH_ALEN);
  6190. memcpy(&h->bssid, &cfg->BSSID, ETH_ALEN);
  6191. /* SEQ filled in by MAC */
  6192. }
  6193. int brcms_c_get_header_len(void)
  6194. {
  6195. return TXOFF;
  6196. }
  6197. /*
  6198. * Update all beacons for the system.
  6199. */
  6200. void brcms_c_update_beacon(struct brcms_c_info *wlc)
  6201. {
  6202. struct brcms_bss_cfg *bsscfg = wlc->bsscfg;
  6203. if (bsscfg->up && !bsscfg->BSS)
  6204. /* Clear the soft intmask */
  6205. wlc->defmacintmask &= ~MI_BCNTPL;
  6206. }
  6207. /* Write ssid into shared memory */
  6208. static void
  6209. brcms_c_shm_ssid_upd(struct brcms_c_info *wlc, struct brcms_bss_cfg *cfg)
  6210. {
  6211. u8 *ssidptr = cfg->SSID;
  6212. u16 base = M_SSID;
  6213. u8 ssidbuf[IEEE80211_MAX_SSID_LEN];
  6214. /* padding the ssid with zero and copy it into shm */
  6215. memset(ssidbuf, 0, IEEE80211_MAX_SSID_LEN);
  6216. memcpy(ssidbuf, ssidptr, cfg->SSID_len);
  6217. brcms_c_copyto_shm(wlc, base, ssidbuf, IEEE80211_MAX_SSID_LEN);
  6218. brcms_b_write_shm(wlc->hw, M_SSIDLEN, (u16) cfg->SSID_len);
  6219. }
  6220. static void
  6221. brcms_c_bss_update_probe_resp(struct brcms_c_info *wlc,
  6222. struct brcms_bss_cfg *cfg,
  6223. bool suspend)
  6224. {
  6225. u16 prb_resp[BCN_TMPL_LEN / 2];
  6226. int len = BCN_TMPL_LEN;
  6227. /*
  6228. * write the probe response to hardware, or save in
  6229. * the config structure
  6230. */
  6231. /* create the probe response template */
  6232. brcms_c_bcn_prb_template(wlc, IEEE80211_STYPE_PROBE_RESP, 0,
  6233. cfg, prb_resp, &len);
  6234. if (suspend)
  6235. brcms_c_suspend_mac_and_wait(wlc);
  6236. /* write the probe response into the template region */
  6237. brcms_b_write_template_ram(wlc->hw, T_PRS_TPL_BASE,
  6238. (len + 3) & ~3, prb_resp);
  6239. /* write the length of the probe response frame (+PLCP/-FCS) */
  6240. brcms_b_write_shm(wlc->hw, M_PRB_RESP_FRM_LEN, (u16) len);
  6241. /* write the SSID and SSID length */
  6242. brcms_c_shm_ssid_upd(wlc, cfg);
  6243. /*
  6244. * Write PLCP headers and durations for probe response frames
  6245. * at all rates. Use the actual frame length covered by the
  6246. * PLCP header for the call to brcms_c_mod_prb_rsp_rate_table()
  6247. * by subtracting the PLCP len and adding the FCS.
  6248. */
  6249. len += (-D11_PHY_HDR_LEN + FCS_LEN);
  6250. brcms_c_mod_prb_rsp_rate_table(wlc, (u16) len);
  6251. if (suspend)
  6252. brcms_c_enable_mac(wlc);
  6253. }
  6254. void brcms_c_update_probe_resp(struct brcms_c_info *wlc, bool suspend)
  6255. {
  6256. struct brcms_bss_cfg *bsscfg = wlc->bsscfg;
  6257. /* update AP or IBSS probe responses */
  6258. if (bsscfg->up && !bsscfg->BSS)
  6259. brcms_c_bss_update_probe_resp(wlc, bsscfg, suspend);
  6260. }
  6261. int brcms_b_xmtfifo_sz_get(struct brcms_hardware *wlc_hw, uint fifo,
  6262. uint *blocks)
  6263. {
  6264. if (fifo >= NFIFO)
  6265. return -EINVAL;
  6266. *blocks = wlc_hw->xmtfifo_sz[fifo];
  6267. return 0;
  6268. }
  6269. void
  6270. brcms_c_set_addrmatch(struct brcms_c_info *wlc, int match_reg_offset,
  6271. const u8 *addr)
  6272. {
  6273. brcms_b_set_addrmatch(wlc->hw, match_reg_offset, addr);
  6274. if (match_reg_offset == RCM_BSSID_OFFSET)
  6275. memcpy(wlc->bsscfg->BSSID, addr, ETH_ALEN);
  6276. }
  6277. /*
  6278. * Flag 'scan in progress' to withhold dynamic phy calibration
  6279. */
  6280. void brcms_c_scan_start(struct brcms_c_info *wlc)
  6281. {
  6282. wlc_phy_hold_upd(wlc->band->pi, PHY_HOLD_FOR_SCAN, true);
  6283. }
  6284. void brcms_c_scan_stop(struct brcms_c_info *wlc)
  6285. {
  6286. wlc_phy_hold_upd(wlc->band->pi, PHY_HOLD_FOR_SCAN, false);
  6287. }
  6288. void brcms_c_associate_upd(struct brcms_c_info *wlc, bool state)
  6289. {
  6290. wlc->pub->associated = state;
  6291. wlc->bsscfg->associated = state;
  6292. }
  6293. /*
  6294. * When a remote STA/AP is removed by Mac80211, or when it can no longer accept
  6295. * AMPDU traffic, packets pending in hardware have to be invalidated so that
  6296. * when later on hardware releases them, they can be handled appropriately.
  6297. */
  6298. void brcms_c_inval_dma_pkts(struct brcms_hardware *hw,
  6299. struct ieee80211_sta *sta,
  6300. void (*dma_callback_fn))
  6301. {
  6302. struct dma_pub *dmah;
  6303. int i;
  6304. for (i = 0; i < NFIFO; i++) {
  6305. dmah = hw->di[i];
  6306. if (dmah != NULL)
  6307. dma_walk_packets(dmah, dma_callback_fn, sta);
  6308. }
  6309. }
  6310. int brcms_c_get_curband(struct brcms_c_info *wlc)
  6311. {
  6312. return wlc->band->bandunit;
  6313. }
  6314. void brcms_c_wait_for_tx_completion(struct brcms_c_info *wlc, bool drop)
  6315. {
  6316. int timeout = 20;
  6317. int i;
  6318. /* Kick DMA to send any pending AMPDU */
  6319. for (i = 0; i < ARRAY_SIZE(wlc->hw->di); i++)
  6320. if (wlc->hw->di[i])
  6321. dma_txflush(wlc->hw->di[i]);
  6322. /* wait for queue and DMA fifos to run dry */
  6323. while (brcms_txpktpendtot(wlc) > 0) {
  6324. brcms_msleep(wlc->wl, 1);
  6325. if (--timeout == 0)
  6326. break;
  6327. }
  6328. WARN_ON_ONCE(timeout == 0);
  6329. }
  6330. void brcms_c_set_beacon_listen_interval(struct brcms_c_info *wlc, u8 interval)
  6331. {
  6332. wlc->bcn_li_bcn = interval;
  6333. if (wlc->pub->up)
  6334. brcms_c_bcn_li_upd(wlc);
  6335. }
  6336. int brcms_c_set_tx_power(struct brcms_c_info *wlc, int txpwr)
  6337. {
  6338. uint qdbm;
  6339. /* Remove override bit and clip to max qdbm value */
  6340. qdbm = min_t(uint, txpwr * BRCMS_TXPWR_DB_FACTOR, 0xff);
  6341. return wlc_phy_txpower_set(wlc->band->pi, qdbm, false);
  6342. }
  6343. int brcms_c_get_tx_power(struct brcms_c_info *wlc)
  6344. {
  6345. uint qdbm;
  6346. bool override;
  6347. wlc_phy_txpower_get(wlc->band->pi, &qdbm, &override);
  6348. /* Return qdbm units */
  6349. return (int)(qdbm / BRCMS_TXPWR_DB_FACTOR);
  6350. }
  6351. /* Process received frames */
  6352. /*
  6353. * Return true if more frames need to be processed. false otherwise.
  6354. * Param 'bound' indicates max. # frames to process before break out.
  6355. */
  6356. static void brcms_c_recv(struct brcms_c_info *wlc, struct sk_buff *p)
  6357. {
  6358. struct d11rxhdr *rxh;
  6359. struct ieee80211_hdr *h;
  6360. uint len;
  6361. bool is_amsdu;
  6362. /* frame starts with rxhdr */
  6363. rxh = (struct d11rxhdr *) (p->data);
  6364. /* strip off rxhdr */
  6365. skb_pull(p, BRCMS_HWRXOFF);
  6366. /* MAC inserts 2 pad bytes for a4 headers or QoS or A-MSDU subframes */
  6367. if (rxh->RxStatus1 & RXS_PBPRES) {
  6368. if (p->len < 2) {
  6369. brcms_err(wlc->hw->d11core,
  6370. "wl%d: recv: rcvd runt of len %d\n",
  6371. wlc->pub->unit, p->len);
  6372. goto toss;
  6373. }
  6374. skb_pull(p, 2);
  6375. }
  6376. h = (struct ieee80211_hdr *)(p->data + D11_PHY_HDR_LEN);
  6377. len = p->len;
  6378. if (rxh->RxStatus1 & RXS_FCSERR) {
  6379. if (!(wlc->filter_flags & FIF_FCSFAIL))
  6380. goto toss;
  6381. }
  6382. /* check received pkt has at least frame control field */
  6383. if (len < D11_PHY_HDR_LEN + sizeof(h->frame_control))
  6384. goto toss;
  6385. /* not supporting A-MSDU */
  6386. is_amsdu = rxh->RxStatus2 & RXS_AMSDU_MASK;
  6387. if (is_amsdu)
  6388. goto toss;
  6389. brcms_c_recvctl(wlc, rxh, p);
  6390. return;
  6391. toss:
  6392. brcmu_pkt_buf_free_skb(p);
  6393. }
  6394. /* Process received frames */
  6395. /*
  6396. * Return true if more frames need to be processed. false otherwise.
  6397. * Param 'bound' indicates max. # frames to process before break out.
  6398. */
  6399. static bool
  6400. brcms_b_recv(struct brcms_hardware *wlc_hw, uint fifo, bool bound)
  6401. {
  6402. struct sk_buff *p;
  6403. struct sk_buff *next = NULL;
  6404. struct sk_buff_head recv_frames;
  6405. uint n = 0;
  6406. uint bound_limit = bound ? RXBND : -1;
  6407. bool morepending = false;
  6408. skb_queue_head_init(&recv_frames);
  6409. /* gather received frames */
  6410. do {
  6411. /* !give others some time to run! */
  6412. if (n >= bound_limit)
  6413. break;
  6414. morepending = dma_rx(wlc_hw->di[fifo], &recv_frames);
  6415. n++;
  6416. } while (morepending);
  6417. /* post more rbufs */
  6418. dma_rxfill(wlc_hw->di[fifo]);
  6419. /* process each frame */
  6420. skb_queue_walk_safe(&recv_frames, p, next) {
  6421. struct d11rxhdr_le *rxh_le;
  6422. struct d11rxhdr *rxh;
  6423. skb_unlink(p, &recv_frames);
  6424. rxh_le = (struct d11rxhdr_le *)p->data;
  6425. rxh = (struct d11rxhdr *)p->data;
  6426. /* fixup rx header endianness */
  6427. rxh->RxFrameSize = le16_to_cpu(rxh_le->RxFrameSize);
  6428. rxh->PhyRxStatus_0 = le16_to_cpu(rxh_le->PhyRxStatus_0);
  6429. rxh->PhyRxStatus_1 = le16_to_cpu(rxh_le->PhyRxStatus_1);
  6430. rxh->PhyRxStatus_2 = le16_to_cpu(rxh_le->PhyRxStatus_2);
  6431. rxh->PhyRxStatus_3 = le16_to_cpu(rxh_le->PhyRxStatus_3);
  6432. rxh->PhyRxStatus_4 = le16_to_cpu(rxh_le->PhyRxStatus_4);
  6433. rxh->PhyRxStatus_5 = le16_to_cpu(rxh_le->PhyRxStatus_5);
  6434. rxh->RxStatus1 = le16_to_cpu(rxh_le->RxStatus1);
  6435. rxh->RxStatus2 = le16_to_cpu(rxh_le->RxStatus2);
  6436. rxh->RxTSFTime = le16_to_cpu(rxh_le->RxTSFTime);
  6437. rxh->RxChan = le16_to_cpu(rxh_le->RxChan);
  6438. brcms_c_recv(wlc_hw->wlc, p);
  6439. }
  6440. return morepending;
  6441. }
  6442. /* second-level interrupt processing
  6443. * Return true if another dpc needs to be re-scheduled. false otherwise.
  6444. * Param 'bounded' indicates if applicable loops should be bounded.
  6445. */
  6446. bool brcms_c_dpc(struct brcms_c_info *wlc, bool bounded)
  6447. {
  6448. u32 macintstatus;
  6449. struct brcms_hardware *wlc_hw = wlc->hw;
  6450. struct bcma_device *core = wlc_hw->d11core;
  6451. if (brcms_deviceremoved(wlc)) {
  6452. brcms_err(core, "wl%d: %s: dead chip\n", wlc_hw->unit,
  6453. __func__);
  6454. brcms_down(wlc->wl);
  6455. return false;
  6456. }
  6457. /* grab and clear the saved software intstatus bits */
  6458. macintstatus = wlc->macintstatus;
  6459. wlc->macintstatus = 0;
  6460. brcms_dbg_int(core, "wl%d: macintstatus 0x%x\n",
  6461. wlc_hw->unit, macintstatus);
  6462. WARN_ON(macintstatus & MI_PRQ); /* PRQ Interrupt in non-MBSS */
  6463. /* tx status */
  6464. if (macintstatus & MI_TFS) {
  6465. bool fatal;
  6466. if (brcms_b_txstatus(wlc->hw, bounded, &fatal))
  6467. wlc->macintstatus |= MI_TFS;
  6468. if (fatal) {
  6469. brcms_err(core, "MI_TFS: fatal\n");
  6470. goto fatal;
  6471. }
  6472. }
  6473. if (macintstatus & (MI_TBTT | MI_DTIM_TBTT))
  6474. brcms_c_tbtt(wlc);
  6475. /* ATIM window end */
  6476. if (macintstatus & MI_ATIMWINEND) {
  6477. brcms_dbg_info(core, "end of ATIM window\n");
  6478. bcma_set32(core, D11REGOFFS(maccommand), wlc->qvalid);
  6479. wlc->qvalid = 0;
  6480. }
  6481. /*
  6482. * received data or control frame, MI_DMAINT is
  6483. * indication of RX_FIFO interrupt
  6484. */
  6485. if (macintstatus & MI_DMAINT)
  6486. if (brcms_b_recv(wlc_hw, RX_FIFO, bounded))
  6487. wlc->macintstatus |= MI_DMAINT;
  6488. /* noise sample collected */
  6489. if (macintstatus & MI_BG_NOISE)
  6490. wlc_phy_noise_sample_intr(wlc_hw->band->pi);
  6491. if (macintstatus & MI_GP0) {
  6492. brcms_err(core, "wl%d: PSM microcode watchdog fired at %d "
  6493. "(seconds). Resetting.\n", wlc_hw->unit, wlc_hw->now);
  6494. printk_once("%s : PSM Watchdog, chipid 0x%x, chiprev 0x%x\n",
  6495. __func__, ai_get_chip_id(wlc_hw->sih),
  6496. ai_get_chiprev(wlc_hw->sih));
  6497. brcms_fatal_error(wlc_hw->wlc->wl);
  6498. }
  6499. /* gptimer timeout */
  6500. if (macintstatus & MI_TO)
  6501. bcma_write32(core, D11REGOFFS(gptimer), 0);
  6502. if (macintstatus & MI_RFDISABLE) {
  6503. brcms_dbg_info(core, "wl%d: BMAC Detected a change on the"
  6504. " RF Disable Input\n", wlc_hw->unit);
  6505. brcms_rfkill_set_hw_state(wlc->wl);
  6506. }
  6507. /* it isn't done and needs to be resched if macintstatus is non-zero */
  6508. return wlc->macintstatus != 0;
  6509. fatal:
  6510. brcms_fatal_error(wlc_hw->wlc->wl);
  6511. return wlc->macintstatus != 0;
  6512. }
  6513. void brcms_c_init(struct brcms_c_info *wlc, bool mute_tx)
  6514. {
  6515. struct bcma_device *core = wlc->hw->d11core;
  6516. struct ieee80211_channel *ch = wlc->pub->ieee_hw->conf.channel;
  6517. u16 chanspec;
  6518. brcms_dbg_info(core, "wl%d\n", wlc->pub->unit);
  6519. chanspec = ch20mhz_chspec(ch->hw_value);
  6520. brcms_b_init(wlc->hw, chanspec);
  6521. /* update beacon listen interval */
  6522. brcms_c_bcn_li_upd(wlc);
  6523. /* write ethernet address to core */
  6524. brcms_c_set_mac(wlc->bsscfg);
  6525. brcms_c_set_bssid(wlc->bsscfg);
  6526. /* Update tsf_cfprep if associated and up */
  6527. if (wlc->pub->associated && wlc->bsscfg->up) {
  6528. u32 bi;
  6529. /* get beacon period and convert to uS */
  6530. bi = wlc->bsscfg->current_bss->beacon_period << 10;
  6531. /*
  6532. * update since init path would reset
  6533. * to default value
  6534. */
  6535. bcma_write32(core, D11REGOFFS(tsf_cfprep),
  6536. bi << CFPREP_CBI_SHIFT);
  6537. /* Update maccontrol PM related bits */
  6538. brcms_c_set_ps_ctrl(wlc);
  6539. }
  6540. brcms_c_bandinit_ordered(wlc, chanspec);
  6541. /* init probe response timeout */
  6542. brcms_b_write_shm(wlc->hw, M_PRS_MAXTIME, wlc->prb_resp_timeout);
  6543. /* init max burst txop (framebursting) */
  6544. brcms_b_write_shm(wlc->hw, M_MBURST_TXOP,
  6545. (wlc->
  6546. _rifs ? (EDCF_AC_VO_TXOP_AP << 5) : MAXFRAMEBURST_TXOP));
  6547. /* initialize maximum allowed duty cycle */
  6548. brcms_c_duty_cycle_set(wlc, wlc->tx_duty_cycle_ofdm, true, true);
  6549. brcms_c_duty_cycle_set(wlc, wlc->tx_duty_cycle_cck, false, true);
  6550. /*
  6551. * Update some shared memory locations related to
  6552. * max AMPDU size allowed to received
  6553. */
  6554. brcms_c_ampdu_shm_upd(wlc->ampdu);
  6555. /* band-specific inits */
  6556. brcms_c_bsinit(wlc);
  6557. /* Enable EDCF mode (while the MAC is suspended) */
  6558. bcma_set16(core, D11REGOFFS(ifs_ctl), IFS_USEEDCF);
  6559. brcms_c_edcf_setparams(wlc, false);
  6560. /* read the ucode version if we have not yet done so */
  6561. if (wlc->ucode_rev == 0) {
  6562. wlc->ucode_rev =
  6563. brcms_b_read_shm(wlc->hw, M_BOM_REV_MAJOR) << NBITS(u16);
  6564. wlc->ucode_rev |= brcms_b_read_shm(wlc->hw, M_BOM_REV_MINOR);
  6565. }
  6566. /* ..now really unleash hell (allow the MAC out of suspend) */
  6567. brcms_c_enable_mac(wlc);
  6568. /* suspend the tx fifos and mute the phy for preism cac time */
  6569. if (mute_tx)
  6570. brcms_b_mute(wlc->hw, true);
  6571. /* enable the RF Disable Delay timer */
  6572. bcma_write32(core, D11REGOFFS(rfdisabledly), RFDISABLE_DEFAULT);
  6573. /*
  6574. * Initialize WME parameters; if they haven't been set by some other
  6575. * mechanism (IOVar, etc) then read them from the hardware.
  6576. */
  6577. if (GFIELD(wlc->wme_retries[0], EDCF_SHORT) == 0) {
  6578. /* Uninitialized; read from HW */
  6579. int ac;
  6580. for (ac = 0; ac < IEEE80211_NUM_ACS; ac++)
  6581. wlc->wme_retries[ac] =
  6582. brcms_b_read_shm(wlc->hw, M_AC_TXLMT_ADDR(ac));
  6583. }
  6584. }
  6585. /*
  6586. * The common driver entry routine. Error codes should be unique
  6587. */
  6588. struct brcms_c_info *
  6589. brcms_c_attach(struct brcms_info *wl, struct bcma_device *core, uint unit,
  6590. bool piomode, uint *perr)
  6591. {
  6592. struct brcms_c_info *wlc;
  6593. uint err = 0;
  6594. uint i, j;
  6595. struct brcms_pub *pub;
  6596. /* allocate struct brcms_c_info state and its substructures */
  6597. wlc = brcms_c_attach_malloc(unit, &err, 0);
  6598. if (wlc == NULL)
  6599. goto fail;
  6600. wlc->wiphy = wl->wiphy;
  6601. pub = wlc->pub;
  6602. #if defined(DEBUG)
  6603. wlc_info_dbg = wlc;
  6604. #endif
  6605. wlc->band = wlc->bandstate[0];
  6606. wlc->core = wlc->corestate;
  6607. wlc->wl = wl;
  6608. pub->unit = unit;
  6609. pub->_piomode = piomode;
  6610. wlc->bandinit_pending = false;
  6611. /* populate struct brcms_c_info with default values */
  6612. brcms_c_info_init(wlc, unit);
  6613. /* update sta/ap related parameters */
  6614. brcms_c_ap_upd(wlc);
  6615. /*
  6616. * low level attach steps(all hw accesses go
  6617. * inside, no more in rest of the attach)
  6618. */
  6619. err = brcms_b_attach(wlc, core, unit, piomode);
  6620. if (err)
  6621. goto fail;
  6622. brcms_c_protection_upd(wlc, BRCMS_PROT_N_PAM_OVR, OFF);
  6623. pub->phy_11ncapable = BRCMS_PHY_11N_CAP(wlc->band);
  6624. /* disable allowed duty cycle */
  6625. wlc->tx_duty_cycle_ofdm = 0;
  6626. wlc->tx_duty_cycle_cck = 0;
  6627. brcms_c_stf_phy_chain_calc(wlc);
  6628. /* txchain 1: txant 0, txchain 2: txant 1 */
  6629. if (BRCMS_ISNPHY(wlc->band) && (wlc->stf->txstreams == 1))
  6630. wlc->stf->txant = wlc->stf->hw_txchain - 1;
  6631. /* push to BMAC driver */
  6632. wlc_phy_stf_chain_init(wlc->band->pi, wlc->stf->hw_txchain,
  6633. wlc->stf->hw_rxchain);
  6634. /* pull up some info resulting from the low attach */
  6635. for (i = 0; i < NFIFO; i++)
  6636. wlc->core->txavail[i] = wlc->hw->txavail[i];
  6637. memcpy(&wlc->perm_etheraddr, &wlc->hw->etheraddr, ETH_ALEN);
  6638. memcpy(&pub->cur_etheraddr, &wlc->hw->etheraddr, ETH_ALEN);
  6639. for (j = 0; j < wlc->pub->_nbands; j++) {
  6640. wlc->band = wlc->bandstate[j];
  6641. if (!brcms_c_attach_stf_ant_init(wlc)) {
  6642. err = 24;
  6643. goto fail;
  6644. }
  6645. /* default contention windows size limits */
  6646. wlc->band->CWmin = APHY_CWMIN;
  6647. wlc->band->CWmax = PHY_CWMAX;
  6648. /* init gmode value */
  6649. if (wlc->band->bandtype == BRCM_BAND_2G) {
  6650. wlc->band->gmode = GMODE_AUTO;
  6651. brcms_c_protection_upd(wlc, BRCMS_PROT_G_USER,
  6652. wlc->band->gmode);
  6653. }
  6654. /* init _n_enab supported mode */
  6655. if (BRCMS_PHY_11N_CAP(wlc->band)) {
  6656. pub->_n_enab = SUPPORT_11N;
  6657. brcms_c_protection_upd(wlc, BRCMS_PROT_N_USER,
  6658. ((pub->_n_enab ==
  6659. SUPPORT_11N) ? WL_11N_2x2 :
  6660. WL_11N_3x3));
  6661. }
  6662. /* init per-band default rateset, depend on band->gmode */
  6663. brcms_default_rateset(wlc, &wlc->band->defrateset);
  6664. /* fill in hw_rateset */
  6665. brcms_c_rateset_filter(&wlc->band->defrateset,
  6666. &wlc->band->hw_rateset, false,
  6667. BRCMS_RATES_CCK_OFDM, BRCMS_RATE_MASK,
  6668. (bool) (wlc->pub->_n_enab & SUPPORT_11N));
  6669. }
  6670. /*
  6671. * update antenna config due to
  6672. * wlc->stf->txant/txchain/ant_rx_ovr change
  6673. */
  6674. brcms_c_stf_phy_txant_upd(wlc);
  6675. /* attach each modules */
  6676. err = brcms_c_attach_module(wlc);
  6677. if (err != 0)
  6678. goto fail;
  6679. if (!brcms_c_timers_init(wlc, unit)) {
  6680. wiphy_err(wl->wiphy, "wl%d: %s: init_timer failed\n", unit,
  6681. __func__);
  6682. err = 32;
  6683. goto fail;
  6684. }
  6685. /* depend on rateset, gmode */
  6686. wlc->cmi = brcms_c_channel_mgr_attach(wlc);
  6687. if (!wlc->cmi) {
  6688. wiphy_err(wl->wiphy, "wl%d: %s: channel_mgr_attach failed"
  6689. "\n", unit, __func__);
  6690. err = 33;
  6691. goto fail;
  6692. }
  6693. /* init default when all parameters are ready, i.e. ->rateset */
  6694. brcms_c_bss_default_init(wlc);
  6695. /*
  6696. * Complete the wlc default state initializations..
  6697. */
  6698. wlc->bsscfg->wlc = wlc;
  6699. wlc->mimoft = FT_HT;
  6700. wlc->mimo_40txbw = AUTO;
  6701. wlc->ofdm_40txbw = AUTO;
  6702. wlc->cck_40txbw = AUTO;
  6703. brcms_c_update_mimo_band_bwcap(wlc, BRCMS_N_BW_20IN2G_40IN5G);
  6704. /* Set default values of SGI */
  6705. if (BRCMS_SGI_CAP_PHY(wlc)) {
  6706. brcms_c_ht_update_sgi_rx(wlc, (BRCMS_N_SGI_20 |
  6707. BRCMS_N_SGI_40));
  6708. } else if (BRCMS_ISSSLPNPHY(wlc->band)) {
  6709. brcms_c_ht_update_sgi_rx(wlc, (BRCMS_N_SGI_20 |
  6710. BRCMS_N_SGI_40));
  6711. } else {
  6712. brcms_c_ht_update_sgi_rx(wlc, 0);
  6713. }
  6714. brcms_b_antsel_set(wlc->hw, wlc->asi->antsel_avail);
  6715. if (perr)
  6716. *perr = 0;
  6717. return wlc;
  6718. fail:
  6719. wiphy_err(wl->wiphy, "wl%d: %s: failed with err %d\n",
  6720. unit, __func__, err);
  6721. if (wlc)
  6722. brcms_c_detach(wlc);
  6723. if (perr)
  6724. *perr = err;
  6725. return NULL;
  6726. }