fimc-isp.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703
  1. /*
  2. * Samsung EXYNOS4x12 FIMC-IS (Imaging Subsystem) driver
  3. *
  4. * Copyright (C) 2013 Samsung Electronics Co., Ltd.
  5. *
  6. * Authors: Sylwester Nawrocki <s.nawrocki@samsung.com>
  7. * Younghwan Joo <yhwan.joo@samsung.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #define pr_fmt(fmt) "%s:%d " fmt, __func__, __LINE__
  14. #include <linux/device.h>
  15. #include <linux/errno.h>
  16. #include <linux/kernel.h>
  17. #include <linux/list.h>
  18. #include <linux/module.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/printk.h>
  21. #include <linux/pm_runtime.h>
  22. #include <linux/slab.h>
  23. #include <linux/types.h>
  24. #include <media/v4l2-device.h>
  25. #include "media-dev.h"
  26. #include "fimc-is-command.h"
  27. #include "fimc-is-param.h"
  28. #include "fimc-is-regs.h"
  29. #include "fimc-is.h"
  30. int fimc_isp_debug;
  31. module_param_named(debug_isp, fimc_isp_debug, int, S_IRUGO | S_IWUSR);
  32. static const struct fimc_fmt fimc_isp_formats[FIMC_ISP_NUM_FORMATS] = {
  33. {
  34. .name = "RAW8 (GRBG)",
  35. .fourcc = V4L2_PIX_FMT_SGRBG8,
  36. .depth = { 8 },
  37. .color = FIMC_FMT_RAW8,
  38. .memplanes = 1,
  39. .mbus_code = V4L2_MBUS_FMT_SGRBG8_1X8,
  40. }, {
  41. .name = "RAW10 (GRBG)",
  42. .fourcc = V4L2_PIX_FMT_SGRBG10,
  43. .depth = { 10 },
  44. .color = FIMC_FMT_RAW10,
  45. .memplanes = 1,
  46. .mbus_code = V4L2_MBUS_FMT_SGRBG10_1X10,
  47. }, {
  48. .name = "RAW12 (GRBG)",
  49. .fourcc = V4L2_PIX_FMT_SGRBG12,
  50. .depth = { 12 },
  51. .color = FIMC_FMT_RAW12,
  52. .memplanes = 1,
  53. .mbus_code = V4L2_MBUS_FMT_SGRBG12_1X12,
  54. },
  55. };
  56. /**
  57. * fimc_isp_find_format - lookup color format by fourcc or media bus code
  58. * @pixelformat: fourcc to match, ignored if null
  59. * @mbus_code: media bus code to match, ignored if null
  60. * @index: index to the fimc_isp_formats array, ignored if negative
  61. */
  62. const struct fimc_fmt *fimc_isp_find_format(const u32 *pixelformat,
  63. const u32 *mbus_code, int index)
  64. {
  65. const struct fimc_fmt *fmt, *def_fmt = NULL;
  66. unsigned int i;
  67. int id = 0;
  68. if (index >= (int)ARRAY_SIZE(fimc_isp_formats))
  69. return NULL;
  70. for (i = 0; i < ARRAY_SIZE(fimc_isp_formats); ++i) {
  71. fmt = &fimc_isp_formats[i];
  72. if (pixelformat && fmt->fourcc == *pixelformat)
  73. return fmt;
  74. if (mbus_code && fmt->mbus_code == *mbus_code)
  75. return fmt;
  76. if (index == id)
  77. def_fmt = fmt;
  78. id++;
  79. }
  80. return def_fmt;
  81. }
  82. void fimc_isp_irq_handler(struct fimc_is *is)
  83. {
  84. is->i2h_cmd.args[0] = mcuctl_read(is, MCUCTL_REG_ISSR(20));
  85. is->i2h_cmd.args[1] = mcuctl_read(is, MCUCTL_REG_ISSR(21));
  86. fimc_is_fw_clear_irq1(is, FIMC_IS_INT_FRAME_DONE_ISP);
  87. /* TODO: Complete ISP DMA interrupt handler */
  88. wake_up(&is->irq_queue);
  89. }
  90. /* Capture subdev media entity operations */
  91. static int fimc_is_link_setup(struct media_entity *entity,
  92. const struct media_pad *local,
  93. const struct media_pad *remote, u32 flags)
  94. {
  95. return 0;
  96. }
  97. static const struct media_entity_operations fimc_is_subdev_media_ops = {
  98. .link_setup = fimc_is_link_setup,
  99. };
  100. static int fimc_is_subdev_enum_mbus_code(struct v4l2_subdev *sd,
  101. struct v4l2_subdev_fh *fh,
  102. struct v4l2_subdev_mbus_code_enum *code)
  103. {
  104. const struct fimc_fmt *fmt;
  105. fmt = fimc_isp_find_format(NULL, NULL, code->index);
  106. if (!fmt)
  107. return -EINVAL;
  108. code->code = fmt->mbus_code;
  109. return 0;
  110. }
  111. static int fimc_isp_subdev_get_fmt(struct v4l2_subdev *sd,
  112. struct v4l2_subdev_fh *fh,
  113. struct v4l2_subdev_format *fmt)
  114. {
  115. struct fimc_isp *isp = v4l2_get_subdevdata(sd);
  116. struct fimc_is *is = fimc_isp_to_is(isp);
  117. struct v4l2_mbus_framefmt *mf = &fmt->format;
  118. struct v4l2_mbus_framefmt cur_fmt;
  119. if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
  120. mf = v4l2_subdev_get_try_format(fh, fmt->pad);
  121. fmt->format = *mf;
  122. return 0;
  123. }
  124. mf->colorspace = V4L2_COLORSPACE_SRGB;
  125. mutex_lock(&isp->subdev_lock);
  126. __is_get_frame_size(is, &cur_fmt);
  127. if (fmt->pad == FIMC_ISP_SD_PAD_SINK) {
  128. /* full camera input frame size */
  129. mf->width = cur_fmt.width + FIMC_ISP_CAC_MARGIN_WIDTH;
  130. mf->height = cur_fmt.height + FIMC_ISP_CAC_MARGIN_HEIGHT;
  131. mf->code = V4L2_MBUS_FMT_SGRBG10_1X10;
  132. } else {
  133. /* crop size */
  134. mf->width = cur_fmt.width;
  135. mf->height = cur_fmt.height;
  136. mf->code = V4L2_MBUS_FMT_YUV10_1X30;
  137. }
  138. mutex_unlock(&isp->subdev_lock);
  139. isp_dbg(1, sd, "%s: pad%d: fmt: 0x%x, %dx%d\n", __func__,
  140. fmt->pad, mf->code, mf->width, mf->height);
  141. return 0;
  142. }
  143. static void __isp_subdev_try_format(struct fimc_isp *isp,
  144. struct v4l2_subdev_format *fmt)
  145. {
  146. struct v4l2_mbus_framefmt *mf = &fmt->format;
  147. if (fmt->pad == FIMC_ISP_SD_PAD_SINK) {
  148. v4l_bound_align_image(&mf->width, FIMC_ISP_SINK_WIDTH_MIN,
  149. FIMC_ISP_SINK_WIDTH_MAX, 0,
  150. &mf->height, FIMC_ISP_SINK_HEIGHT_MIN,
  151. FIMC_ISP_SINK_HEIGHT_MAX, 0, 0);
  152. isp->subdev_fmt = *mf;
  153. } else {
  154. /* Allow changing format only on sink pad */
  155. mf->width = isp->subdev_fmt.width - FIMC_ISP_CAC_MARGIN_WIDTH;
  156. mf->height = isp->subdev_fmt.height - FIMC_ISP_CAC_MARGIN_HEIGHT;
  157. mf->code = isp->subdev_fmt.code;
  158. }
  159. }
  160. static int fimc_isp_subdev_set_fmt(struct v4l2_subdev *sd,
  161. struct v4l2_subdev_fh *fh,
  162. struct v4l2_subdev_format *fmt)
  163. {
  164. struct fimc_isp *isp = v4l2_get_subdevdata(sd);
  165. struct fimc_is *is = fimc_isp_to_is(isp);
  166. struct v4l2_mbus_framefmt *mf = &fmt->format;
  167. int ret = 0;
  168. isp_dbg(1, sd, "%s: pad%d: code: 0x%x, %dx%d\n",
  169. __func__, fmt->pad, mf->code, mf->width, mf->height);
  170. mf->colorspace = V4L2_COLORSPACE_SRGB;
  171. mutex_lock(&isp->subdev_lock);
  172. __isp_subdev_try_format(isp, fmt);
  173. if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
  174. mf = v4l2_subdev_get_try_format(fh, fmt->pad);
  175. *mf = fmt->format;
  176. mutex_unlock(&isp->subdev_lock);
  177. return 0;
  178. }
  179. if (sd->entity.stream_count == 0)
  180. __is_set_frame_size(is, mf);
  181. else
  182. ret = -EBUSY;
  183. mutex_unlock(&isp->subdev_lock);
  184. return ret;
  185. }
  186. static int fimc_isp_subdev_s_stream(struct v4l2_subdev *sd, int on)
  187. {
  188. struct fimc_isp *isp = v4l2_get_subdevdata(sd);
  189. struct fimc_is *is = fimc_isp_to_is(isp);
  190. int ret;
  191. isp_dbg(1, sd, "%s: on: %d\n", __func__, on);
  192. if (!test_bit(IS_ST_INIT_DONE, &is->state))
  193. return -EBUSY;
  194. fimc_is_mem_barrier();
  195. if (on) {
  196. if (__get_pending_param_count(is)) {
  197. ret = fimc_is_itf_s_param(is, true);
  198. if (ret < 0)
  199. return ret;
  200. }
  201. isp_dbg(1, sd, "changing mode to %d\n", is->config_index);
  202. ret = fimc_is_itf_mode_change(is);
  203. if (ret)
  204. return -EINVAL;
  205. clear_bit(IS_ST_STREAM_ON, &is->state);
  206. fimc_is_hw_stream_on(is);
  207. ret = fimc_is_wait_event(is, IS_ST_STREAM_ON, 1,
  208. FIMC_IS_CONFIG_TIMEOUT);
  209. if (ret < 0) {
  210. v4l2_err(sd, "stream on timeout\n");
  211. return ret;
  212. }
  213. } else {
  214. clear_bit(IS_ST_STREAM_OFF, &is->state);
  215. fimc_is_hw_stream_off(is);
  216. ret = fimc_is_wait_event(is, IS_ST_STREAM_OFF, 1,
  217. FIMC_IS_CONFIG_TIMEOUT);
  218. if (ret < 0) {
  219. v4l2_err(sd, "stream off timeout\n");
  220. return ret;
  221. }
  222. is->setfile.sub_index = 0;
  223. }
  224. return 0;
  225. }
  226. static int fimc_isp_subdev_s_power(struct v4l2_subdev *sd, int on)
  227. {
  228. struct fimc_isp *isp = v4l2_get_subdevdata(sd);
  229. struct fimc_is *is = fimc_isp_to_is(isp);
  230. int ret = 0;
  231. pr_debug("on: %d\n", on);
  232. if (on) {
  233. ret = pm_runtime_get_sync(&is->pdev->dev);
  234. if (ret < 0)
  235. return ret;
  236. set_bit(IS_ST_PWR_ON, &is->state);
  237. ret = fimc_is_start_firmware(is);
  238. if (ret < 0) {
  239. v4l2_err(sd, "firmware booting failed\n");
  240. pm_runtime_put(&is->pdev->dev);
  241. return ret;
  242. }
  243. set_bit(IS_ST_PWR_SUBIP_ON, &is->state);
  244. ret = fimc_is_hw_initialize(is);
  245. } else {
  246. /* Close sensor */
  247. if (!test_bit(IS_ST_PWR_ON, &is->state)) {
  248. fimc_is_hw_close_sensor(is, 0);
  249. ret = fimc_is_wait_event(is, IS_ST_OPEN_SENSOR, 0,
  250. FIMC_IS_CONFIG_TIMEOUT);
  251. if (ret < 0) {
  252. v4l2_err(sd, "sensor close timeout\n");
  253. return ret;
  254. }
  255. }
  256. /* SUB IP power off */
  257. if (test_bit(IS_ST_PWR_SUBIP_ON, &is->state)) {
  258. fimc_is_hw_subip_power_off(is);
  259. ret = fimc_is_wait_event(is, IS_ST_PWR_SUBIP_ON, 0,
  260. FIMC_IS_CONFIG_TIMEOUT);
  261. if (ret < 0) {
  262. v4l2_err(sd, "sub-IP power off timeout\n");
  263. return ret;
  264. }
  265. }
  266. fimc_is_cpu_set_power(is, 0);
  267. pm_runtime_put_sync(&is->pdev->dev);
  268. clear_bit(IS_ST_PWR_ON, &is->state);
  269. clear_bit(IS_ST_INIT_DONE, &is->state);
  270. is->state = 0;
  271. is->config[is->config_index].p_region_index[0] = 0;
  272. is->config[is->config_index].p_region_index[1] = 0;
  273. set_bit(IS_ST_IDLE, &is->state);
  274. wmb();
  275. }
  276. return ret;
  277. }
  278. static int fimc_isp_subdev_open(struct v4l2_subdev *sd,
  279. struct v4l2_subdev_fh *fh)
  280. {
  281. struct v4l2_mbus_framefmt fmt;
  282. struct v4l2_mbus_framefmt *format;
  283. format = v4l2_subdev_get_try_format(fh, FIMC_ISP_SD_PAD_SINK);
  284. fmt.colorspace = V4L2_COLORSPACE_SRGB;
  285. fmt.code = fimc_isp_formats[0].mbus_code;
  286. fmt.width = DEFAULT_PREVIEW_STILL_WIDTH + FIMC_ISP_CAC_MARGIN_WIDTH;
  287. fmt.height = DEFAULT_PREVIEW_STILL_HEIGHT + FIMC_ISP_CAC_MARGIN_HEIGHT;
  288. fmt.field = V4L2_FIELD_NONE;
  289. *format = fmt;
  290. format = v4l2_subdev_get_try_format(fh, FIMC_ISP_SD_PAD_SRC_FIFO);
  291. fmt.width = DEFAULT_PREVIEW_STILL_WIDTH;
  292. fmt.height = DEFAULT_PREVIEW_STILL_HEIGHT;
  293. *format = fmt;
  294. format = v4l2_subdev_get_try_format(fh, FIMC_ISP_SD_PAD_SRC_DMA);
  295. *format = fmt;
  296. return 0;
  297. }
  298. static const struct v4l2_subdev_internal_ops fimc_is_subdev_internal_ops = {
  299. .open = fimc_isp_subdev_open,
  300. };
  301. static const struct v4l2_subdev_pad_ops fimc_is_subdev_pad_ops = {
  302. .enum_mbus_code = fimc_is_subdev_enum_mbus_code,
  303. .get_fmt = fimc_isp_subdev_get_fmt,
  304. .set_fmt = fimc_isp_subdev_set_fmt,
  305. };
  306. static const struct v4l2_subdev_video_ops fimc_is_subdev_video_ops = {
  307. .s_stream = fimc_isp_subdev_s_stream,
  308. };
  309. static const struct v4l2_subdev_core_ops fimc_is_core_ops = {
  310. .s_power = fimc_isp_subdev_s_power,
  311. };
  312. static struct v4l2_subdev_ops fimc_is_subdev_ops = {
  313. .core = &fimc_is_core_ops,
  314. .video = &fimc_is_subdev_video_ops,
  315. .pad = &fimc_is_subdev_pad_ops,
  316. };
  317. static int __ctrl_set_white_balance(struct fimc_is *is, int value)
  318. {
  319. switch (value) {
  320. case V4L2_WHITE_BALANCE_AUTO:
  321. __is_set_isp_awb(is, ISP_AWB_COMMAND_AUTO, 0);
  322. break;
  323. case V4L2_WHITE_BALANCE_DAYLIGHT:
  324. __is_set_isp_awb(is, ISP_AWB_COMMAND_ILLUMINATION,
  325. ISP_AWB_ILLUMINATION_DAYLIGHT);
  326. break;
  327. case V4L2_WHITE_BALANCE_CLOUDY:
  328. __is_set_isp_awb(is, ISP_AWB_COMMAND_ILLUMINATION,
  329. ISP_AWB_ILLUMINATION_CLOUDY);
  330. break;
  331. case V4L2_WHITE_BALANCE_INCANDESCENT:
  332. __is_set_isp_awb(is, ISP_AWB_COMMAND_ILLUMINATION,
  333. ISP_AWB_ILLUMINATION_TUNGSTEN);
  334. break;
  335. case V4L2_WHITE_BALANCE_FLUORESCENT:
  336. __is_set_isp_awb(is, ISP_AWB_COMMAND_ILLUMINATION,
  337. ISP_AWB_ILLUMINATION_FLUORESCENT);
  338. break;
  339. default:
  340. return -EINVAL;
  341. }
  342. return 0;
  343. }
  344. static int __ctrl_set_aewb_lock(struct fimc_is *is,
  345. struct v4l2_ctrl *ctrl)
  346. {
  347. bool awb_lock = ctrl->val & V4L2_LOCK_WHITE_BALANCE;
  348. bool ae_lock = ctrl->val & V4L2_LOCK_EXPOSURE;
  349. struct isp_param *isp = &is->is_p_region->parameter.isp;
  350. int cmd, ret;
  351. cmd = ae_lock ? ISP_AA_COMMAND_STOP : ISP_AA_COMMAND_START;
  352. isp->aa.cmd = cmd;
  353. isp->aa.target = ISP_AA_TARGET_AE;
  354. fimc_is_set_param_bit(is, PARAM_ISP_AA);
  355. is->af.ae_lock_state = ae_lock;
  356. wmb();
  357. ret = fimc_is_itf_s_param(is, false);
  358. if (ret < 0)
  359. return ret;
  360. cmd = awb_lock ? ISP_AA_COMMAND_STOP : ISP_AA_COMMAND_START;
  361. isp->aa.cmd = cmd;
  362. isp->aa.target = ISP_AA_TARGET_AE;
  363. fimc_is_set_param_bit(is, PARAM_ISP_AA);
  364. is->af.awb_lock_state = awb_lock;
  365. wmb();
  366. return fimc_is_itf_s_param(is, false);
  367. }
  368. /* Supported manual ISO values */
  369. static const s64 iso_qmenu[] = {
  370. 50, 100, 200, 400, 800,
  371. };
  372. static int __ctrl_set_iso(struct fimc_is *is, int value)
  373. {
  374. unsigned int idx, iso;
  375. if (value == V4L2_ISO_SENSITIVITY_AUTO) {
  376. __is_set_isp_iso(is, ISP_ISO_COMMAND_AUTO, 0);
  377. return 0;
  378. }
  379. idx = is->isp.ctrls.iso->val;
  380. if (idx >= ARRAY_SIZE(iso_qmenu))
  381. return -EINVAL;
  382. iso = iso_qmenu[idx];
  383. __is_set_isp_iso(is, ISP_ISO_COMMAND_MANUAL, iso);
  384. return 0;
  385. }
  386. static int __ctrl_set_metering(struct fimc_is *is, unsigned int value)
  387. {
  388. unsigned int val;
  389. switch (value) {
  390. case V4L2_EXPOSURE_METERING_AVERAGE:
  391. val = ISP_METERING_COMMAND_AVERAGE;
  392. break;
  393. case V4L2_EXPOSURE_METERING_CENTER_WEIGHTED:
  394. val = ISP_METERING_COMMAND_CENTER;
  395. break;
  396. case V4L2_EXPOSURE_METERING_SPOT:
  397. val = ISP_METERING_COMMAND_SPOT;
  398. break;
  399. case V4L2_EXPOSURE_METERING_MATRIX:
  400. val = ISP_METERING_COMMAND_MATRIX;
  401. break;
  402. default:
  403. return -EINVAL;
  404. };
  405. __is_set_isp_metering(is, IS_METERING_CONFIG_CMD, val);
  406. return 0;
  407. }
  408. static int __ctrl_set_afc(struct fimc_is *is, int value)
  409. {
  410. switch (value) {
  411. case V4L2_CID_POWER_LINE_FREQUENCY_DISABLED:
  412. __is_set_isp_afc(is, ISP_AFC_COMMAND_DISABLE, 0);
  413. break;
  414. case V4L2_CID_POWER_LINE_FREQUENCY_50HZ:
  415. __is_set_isp_afc(is, ISP_AFC_COMMAND_MANUAL, 50);
  416. break;
  417. case V4L2_CID_POWER_LINE_FREQUENCY_60HZ:
  418. __is_set_isp_afc(is, ISP_AFC_COMMAND_MANUAL, 60);
  419. break;
  420. case V4L2_CID_POWER_LINE_FREQUENCY_AUTO:
  421. __is_set_isp_afc(is, ISP_AFC_COMMAND_AUTO, 0);
  422. break;
  423. default:
  424. return -EINVAL;
  425. }
  426. return 0;
  427. }
  428. static int __ctrl_set_image_effect(struct fimc_is *is, int value)
  429. {
  430. static const u8 effects[][2] = {
  431. { V4L2_COLORFX_NONE, ISP_IMAGE_EFFECT_DISABLE },
  432. { V4L2_COLORFX_BW, ISP_IMAGE_EFFECT_MONOCHROME },
  433. { V4L2_COLORFX_SEPIA, ISP_IMAGE_EFFECT_SEPIA },
  434. { V4L2_COLORFX_NEGATIVE, ISP_IMAGE_EFFECT_NEGATIVE_MONO },
  435. { 16 /* TODO */, ISP_IMAGE_EFFECT_NEGATIVE_COLOR },
  436. };
  437. int i;
  438. for (i = 0; i < ARRAY_SIZE(effects); i++) {
  439. if (effects[i][0] != value)
  440. continue;
  441. __is_set_isp_effect(is, effects[i][1]);
  442. return 0;
  443. }
  444. return -EINVAL;
  445. }
  446. static int fimc_is_s_ctrl(struct v4l2_ctrl *ctrl)
  447. {
  448. struct fimc_isp *isp = ctrl_to_fimc_isp(ctrl);
  449. struct fimc_is *is = fimc_isp_to_is(isp);
  450. bool set_param = true;
  451. int ret = 0;
  452. switch (ctrl->id) {
  453. case V4L2_CID_CONTRAST:
  454. __is_set_isp_adjust(is, ISP_ADJUST_COMMAND_MANUAL_CONTRAST,
  455. ctrl->val);
  456. break;
  457. case V4L2_CID_SATURATION:
  458. __is_set_isp_adjust(is, ISP_ADJUST_COMMAND_MANUAL_SATURATION,
  459. ctrl->val);
  460. break;
  461. case V4L2_CID_SHARPNESS:
  462. __is_set_isp_adjust(is, ISP_ADJUST_COMMAND_MANUAL_SHARPNESS,
  463. ctrl->val);
  464. break;
  465. case V4L2_CID_EXPOSURE_ABSOLUTE:
  466. __is_set_isp_adjust(is, ISP_ADJUST_COMMAND_MANUAL_EXPOSURE,
  467. ctrl->val);
  468. break;
  469. case V4L2_CID_BRIGHTNESS:
  470. __is_set_isp_adjust(is, ISP_ADJUST_COMMAND_MANUAL_BRIGHTNESS,
  471. ctrl->val);
  472. break;
  473. case V4L2_CID_HUE:
  474. __is_set_isp_adjust(is, ISP_ADJUST_COMMAND_MANUAL_HUE,
  475. ctrl->val);
  476. break;
  477. case V4L2_CID_EXPOSURE_METERING:
  478. ret = __ctrl_set_metering(is, ctrl->val);
  479. break;
  480. case V4L2_CID_AUTO_N_PRESET_WHITE_BALANCE:
  481. ret = __ctrl_set_white_balance(is, ctrl->val);
  482. break;
  483. case V4L2_CID_3A_LOCK:
  484. ret = __ctrl_set_aewb_lock(is, ctrl);
  485. set_param = false;
  486. break;
  487. case V4L2_CID_ISO_SENSITIVITY_AUTO:
  488. ret = __ctrl_set_iso(is, ctrl->val);
  489. break;
  490. case V4L2_CID_POWER_LINE_FREQUENCY:
  491. ret = __ctrl_set_afc(is, ctrl->val);
  492. break;
  493. case V4L2_CID_COLORFX:
  494. __ctrl_set_image_effect(is, ctrl->val);
  495. break;
  496. default:
  497. ret = -EINVAL;
  498. break;
  499. }
  500. if (ret < 0) {
  501. v4l2_err(&isp->subdev, "Failed to set control: %s (%d)\n",
  502. ctrl->name, ctrl->val);
  503. return ret;
  504. }
  505. if (set_param && test_bit(IS_ST_STREAM_ON, &is->state))
  506. return fimc_is_itf_s_param(is, true);
  507. return 0;
  508. }
  509. static const struct v4l2_ctrl_ops fimc_isp_ctrl_ops = {
  510. .s_ctrl = fimc_is_s_ctrl,
  511. };
  512. int fimc_isp_subdev_create(struct fimc_isp *isp)
  513. {
  514. const struct v4l2_ctrl_ops *ops = &fimc_isp_ctrl_ops;
  515. struct v4l2_ctrl_handler *handler = &isp->ctrls.handler;
  516. struct v4l2_subdev *sd = &isp->subdev;
  517. struct fimc_isp_ctrls *ctrls = &isp->ctrls;
  518. int ret;
  519. mutex_init(&isp->subdev_lock);
  520. v4l2_subdev_init(sd, &fimc_is_subdev_ops);
  521. sd->grp_id = GRP_ID_FIMC_IS;
  522. sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;
  523. snprintf(sd->name, sizeof(sd->name), "FIMC-IS-ISP");
  524. isp->subdev_pads[FIMC_ISP_SD_PAD_SINK].flags = MEDIA_PAD_FL_SINK;
  525. isp->subdev_pads[FIMC_ISP_SD_PAD_SRC_FIFO].flags = MEDIA_PAD_FL_SOURCE;
  526. isp->subdev_pads[FIMC_ISP_SD_PAD_SRC_DMA].flags = MEDIA_PAD_FL_SOURCE;
  527. ret = media_entity_init(&sd->entity, FIMC_ISP_SD_PADS_NUM,
  528. isp->subdev_pads, 0);
  529. if (ret)
  530. return ret;
  531. v4l2_ctrl_handler_init(handler, 20);
  532. ctrls->saturation = v4l2_ctrl_new_std(handler, ops, V4L2_CID_SATURATION,
  533. -2, 2, 1, 0);
  534. ctrls->brightness = v4l2_ctrl_new_std(handler, ops, V4L2_CID_BRIGHTNESS,
  535. -4, 4, 1, 0);
  536. ctrls->contrast = v4l2_ctrl_new_std(handler, ops, V4L2_CID_CONTRAST,
  537. -2, 2, 1, 0);
  538. ctrls->sharpness = v4l2_ctrl_new_std(handler, ops, V4L2_CID_SHARPNESS,
  539. -2, 2, 1, 0);
  540. ctrls->hue = v4l2_ctrl_new_std(handler, ops, V4L2_CID_HUE,
  541. -2, 2, 1, 0);
  542. ctrls->auto_wb = v4l2_ctrl_new_std_menu(handler, ops,
  543. V4L2_CID_AUTO_N_PRESET_WHITE_BALANCE,
  544. 8, ~0x14e, V4L2_WHITE_BALANCE_AUTO);
  545. ctrls->exposure = v4l2_ctrl_new_std(handler, ops,
  546. V4L2_CID_EXPOSURE_ABSOLUTE,
  547. -4, 4, 1, 0);
  548. ctrls->exp_metering = v4l2_ctrl_new_std_menu(handler, ops,
  549. V4L2_CID_EXPOSURE_METERING, 3,
  550. ~0xf, V4L2_EXPOSURE_METERING_AVERAGE);
  551. v4l2_ctrl_new_std_menu(handler, ops, V4L2_CID_POWER_LINE_FREQUENCY,
  552. V4L2_CID_POWER_LINE_FREQUENCY_AUTO, 0,
  553. V4L2_CID_POWER_LINE_FREQUENCY_AUTO);
  554. /* ISO sensitivity */
  555. ctrls->auto_iso = v4l2_ctrl_new_std_menu(handler, ops,
  556. V4L2_CID_ISO_SENSITIVITY_AUTO, 1, 0,
  557. V4L2_ISO_SENSITIVITY_AUTO);
  558. ctrls->iso = v4l2_ctrl_new_int_menu(handler, ops,
  559. V4L2_CID_ISO_SENSITIVITY, ARRAY_SIZE(iso_qmenu) - 1,
  560. ARRAY_SIZE(iso_qmenu)/2 - 1, iso_qmenu);
  561. ctrls->aewb_lock = v4l2_ctrl_new_std(handler, ops,
  562. V4L2_CID_3A_LOCK, 0, 0x3, 0, 0);
  563. /* TODO: Add support for NEGATIVE_COLOR option */
  564. ctrls->colorfx = v4l2_ctrl_new_std_menu(handler, ops, V4L2_CID_COLORFX,
  565. V4L2_COLORFX_SET_CBCR + 1, ~0x1000f, V4L2_COLORFX_NONE);
  566. if (handler->error) {
  567. media_entity_cleanup(&sd->entity);
  568. return handler->error;
  569. }
  570. v4l2_ctrl_auto_cluster(2, &ctrls->auto_iso,
  571. V4L2_ISO_SENSITIVITY_MANUAL, false);
  572. sd->ctrl_handler = handler;
  573. sd->internal_ops = &fimc_is_subdev_internal_ops;
  574. sd->entity.ops = &fimc_is_subdev_media_ops;
  575. v4l2_set_subdevdata(sd, isp);
  576. return 0;
  577. }
  578. void fimc_isp_subdev_destroy(struct fimc_isp *isp)
  579. {
  580. struct v4l2_subdev *sd = &isp->subdev;
  581. v4l2_device_unregister_subdev(sd);
  582. media_entity_cleanup(&sd->entity);
  583. v4l2_ctrl_handler_free(&isp->ctrls.handler);
  584. v4l2_set_subdevdata(sd, NULL);
  585. }