tenxpress.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833
  1. /****************************************************************************
  2. * Driver for Solarflare Solarstorm network controllers and boards
  3. * Copyright 2007-2008 Solarflare Communications Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published
  7. * by the Free Software Foundation, incorporated herein by reference.
  8. */
  9. #include <linux/delay.h>
  10. #include <linux/rtnetlink.h>
  11. #include <linux/seq_file.h>
  12. #include "efx.h"
  13. #include "mdio_10g.h"
  14. #include "falcon.h"
  15. #include "phy.h"
  16. #include "falcon_hwdefs.h"
  17. #include "boards.h"
  18. #include "workarounds.h"
  19. #include "selftest.h"
  20. /* We expect these MMDs to be in the package. SFT9001 also has a
  21. * clause 22 extension MMD, but since it doesn't have all the generic
  22. * MMD registers it is pointless to include it here.
  23. */
  24. #define TENXPRESS_REQUIRED_DEVS (MDIO_DEVS_PMAPMD | \
  25. MDIO_DEVS_PCS | \
  26. MDIO_DEVS_PHYXS | \
  27. MDIO_DEVS_AN)
  28. #define SFX7101_LOOPBACKS ((1 << LOOPBACK_PHYXS) | \
  29. (1 << LOOPBACK_PCS) | \
  30. (1 << LOOPBACK_PMAPMD) | \
  31. (1 << LOOPBACK_NETWORK))
  32. #define SFT9001_LOOPBACKS ((1 << LOOPBACK_GPHY) | \
  33. (1 << LOOPBACK_PHYXS) | \
  34. (1 << LOOPBACK_PCS) | \
  35. (1 << LOOPBACK_PMAPMD) | \
  36. (1 << LOOPBACK_NETWORK))
  37. /* We complain if we fail to see the link partner as 10G capable this many
  38. * times in a row (must be > 1 as sampling the autoneg. registers is racy)
  39. */
  40. #define MAX_BAD_LP_TRIES (5)
  41. /* Extended control register */
  42. #define PMA_PMD_XCONTROL_REG 49152
  43. #define PMA_PMD_EXT_GMII_EN_LBN 1
  44. #define PMA_PMD_EXT_GMII_EN_WIDTH 1
  45. #define PMA_PMD_EXT_CLK_OUT_LBN 2
  46. #define PMA_PMD_EXT_CLK_OUT_WIDTH 1
  47. #define PMA_PMD_LNPGA_POWERDOWN_LBN 8 /* SFX7101 only */
  48. #define PMA_PMD_LNPGA_POWERDOWN_WIDTH 1
  49. #define PMA_PMD_EXT_CLK312_LBN 8 /* SFT9001 only */
  50. #define PMA_PMD_EXT_CLK312_WIDTH 1
  51. #define PMA_PMD_EXT_LPOWER_LBN 12
  52. #define PMA_PMD_EXT_LPOWER_WIDTH 1
  53. #define PMA_PMD_EXT_ROBUST_LBN 14
  54. #define PMA_PMD_EXT_ROBUST_WIDTH 1
  55. #define PMA_PMD_EXT_SSR_LBN 15
  56. #define PMA_PMD_EXT_SSR_WIDTH 1
  57. /* extended status register */
  58. #define PMA_PMD_XSTATUS_REG 49153
  59. #define PMA_PMD_XSTAT_MDIX_LBN 14
  60. #define PMA_PMD_XSTAT_FLP_LBN (12)
  61. /* LED control register */
  62. #define PMA_PMD_LED_CTRL_REG 49159
  63. #define PMA_PMA_LED_ACTIVITY_LBN (3)
  64. /* LED function override register */
  65. #define PMA_PMD_LED_OVERR_REG 49161
  66. /* Bit positions for different LEDs (there are more but not wired on SFE4001)*/
  67. #define PMA_PMD_LED_LINK_LBN (0)
  68. #define PMA_PMD_LED_SPEED_LBN (2)
  69. #define PMA_PMD_LED_TX_LBN (4)
  70. #define PMA_PMD_LED_RX_LBN (6)
  71. /* Override settings */
  72. #define PMA_PMD_LED_AUTO (0) /* H/W control */
  73. #define PMA_PMD_LED_ON (1)
  74. #define PMA_PMD_LED_OFF (2)
  75. #define PMA_PMD_LED_FLASH (3)
  76. #define PMA_PMD_LED_MASK 3
  77. /* All LEDs under hardware control */
  78. #define PMA_PMD_LED_FULL_AUTO (0)
  79. /* Green and Amber under hardware control, Red off */
  80. #define PMA_PMD_LED_DEFAULT (PMA_PMD_LED_OFF << PMA_PMD_LED_RX_LBN)
  81. #define PMA_PMD_SPEED_ENABLE_REG 49192
  82. #define PMA_PMD_100TX_ADV_LBN 1
  83. #define PMA_PMD_100TX_ADV_WIDTH 1
  84. #define PMA_PMD_1000T_ADV_LBN 2
  85. #define PMA_PMD_1000T_ADV_WIDTH 1
  86. #define PMA_PMD_10000T_ADV_LBN 3
  87. #define PMA_PMD_10000T_ADV_WIDTH 1
  88. #define PMA_PMD_SPEED_LBN 4
  89. #define PMA_PMD_SPEED_WIDTH 4
  90. /* Cable diagnostics - SFT9001 only */
  91. #define PMA_PMD_CDIAG_CTRL_REG 49213
  92. #define CDIAG_CTRL_IMMED_LBN 15
  93. #define CDIAG_CTRL_BRK_LINK_LBN 12
  94. #define CDIAG_CTRL_IN_PROG_LBN 11
  95. #define CDIAG_CTRL_LEN_UNIT_LBN 10
  96. #define CDIAG_CTRL_LEN_METRES 1
  97. #define PMA_PMD_CDIAG_RES_REG 49174
  98. #define CDIAG_RES_A_LBN 12
  99. #define CDIAG_RES_B_LBN 8
  100. #define CDIAG_RES_C_LBN 4
  101. #define CDIAG_RES_D_LBN 0
  102. #define CDIAG_RES_WIDTH 4
  103. #define CDIAG_RES_OPEN 2
  104. #define CDIAG_RES_OK 1
  105. #define CDIAG_RES_INVALID 0
  106. /* Set of 4 registers for pairs A-D */
  107. #define PMA_PMD_CDIAG_LEN_REG 49175
  108. /* Serdes control registers - SFT9001 only */
  109. #define PMA_PMD_CSERDES_CTRL_REG 64258
  110. /* Set the 156.25 MHz output to 312.5 MHz to drive Falcon's XMAC */
  111. #define PMA_PMD_CSERDES_DEFAULT 0x000f
  112. /* Misc register defines - SFX7101 only */
  113. #define PCS_CLOCK_CTRL_REG 55297
  114. #define PLL312_RST_N_LBN 2
  115. #define PCS_SOFT_RST2_REG 55302
  116. #define SERDES_RST_N_LBN 13
  117. #define XGXS_RST_N_LBN 12
  118. #define PCS_TEST_SELECT_REG 55303 /* PRM 10.5.8 */
  119. #define CLK312_EN_LBN 3
  120. /* PHYXS registers */
  121. #define PHYXS_XCONTROL_REG 49152
  122. #define PHYXS_RESET_LBN 15
  123. #define PHYXS_RESET_WIDTH 1
  124. #define PHYXS_TEST1 (49162)
  125. #define LOOPBACK_NEAR_LBN (8)
  126. #define LOOPBACK_NEAR_WIDTH (1)
  127. /* Boot status register */
  128. #define PCS_BOOT_STATUS_REG 53248
  129. #define PCS_BOOT_FATAL_ERROR_LBN 0
  130. #define PCS_BOOT_PROGRESS_LBN 1
  131. #define PCS_BOOT_PROGRESS_WIDTH 2
  132. #define PCS_BOOT_PROGRESS_INIT 0
  133. #define PCS_BOOT_PROGRESS_WAIT_MDIO 1
  134. #define PCS_BOOT_PROGRESS_CHECKSUM 2
  135. #define PCS_BOOT_PROGRESS_JUMP 3
  136. #define PCS_BOOT_DOWNLOAD_WAIT_LBN 3
  137. #define PCS_BOOT_CODE_STARTED_LBN 4
  138. /* 100M/1G PHY registers */
  139. #define GPHY_XCONTROL_REG 49152
  140. #define GPHY_ISOLATE_LBN 10
  141. #define GPHY_ISOLATE_WIDTH 1
  142. #define GPHY_DUPLEX_LBN 8
  143. #define GPHY_DUPLEX_WIDTH 1
  144. #define GPHY_LOOPBACK_NEAR_LBN 14
  145. #define GPHY_LOOPBACK_NEAR_WIDTH 1
  146. #define C22EXT_STATUS_REG 49153
  147. #define C22EXT_STATUS_LINK_LBN 2
  148. #define C22EXT_STATUS_LINK_WIDTH 1
  149. #define C22EXT_MSTSLV_CTRL 49161
  150. #define C22EXT_MSTSLV_CTRL_ADV_1000_HD_LBN 8
  151. #define C22EXT_MSTSLV_CTRL_ADV_1000_FD_LBN 9
  152. #define C22EXT_MSTSLV_STATUS 49162
  153. #define C22EXT_MSTSLV_STATUS_LP_1000_HD_LBN 10
  154. #define C22EXT_MSTSLV_STATUS_LP_1000_FD_LBN 11
  155. /* Time to wait between powering down the LNPGA and turning off the power
  156. * rails */
  157. #define LNPGA_PDOWN_WAIT (HZ / 5)
  158. struct tenxpress_phy_data {
  159. enum efx_loopback_mode loopback_mode;
  160. enum efx_phy_mode phy_mode;
  161. int bad_lp_tries;
  162. };
  163. static ssize_t show_phy_short_reach(struct device *dev,
  164. struct device_attribute *attr, char *buf)
  165. {
  166. struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
  167. int reg;
  168. reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD, MDIO_PMA_10GBT_TXPWR);
  169. return sprintf(buf, "%d\n", !!(reg & MDIO_PMA_10GBT_TXPWR_SHORT));
  170. }
  171. static ssize_t set_phy_short_reach(struct device *dev,
  172. struct device_attribute *attr,
  173. const char *buf, size_t count)
  174. {
  175. struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
  176. rtnl_lock();
  177. efx_mdio_set_flag(efx, MDIO_MMD_PMAPMD, MDIO_PMA_10GBT_TXPWR,
  178. MDIO_PMA_10GBT_TXPWR_SHORT,
  179. count != 0 && *buf != '0');
  180. efx_reconfigure_port(efx);
  181. rtnl_unlock();
  182. return count;
  183. }
  184. static DEVICE_ATTR(phy_short_reach, 0644, show_phy_short_reach,
  185. set_phy_short_reach);
  186. int sft9001_wait_boot(struct efx_nic *efx)
  187. {
  188. unsigned long timeout = jiffies + HZ + 1;
  189. int boot_stat;
  190. for (;;) {
  191. boot_stat = efx_mdio_read(efx, MDIO_MMD_PCS,
  192. PCS_BOOT_STATUS_REG);
  193. if (boot_stat >= 0) {
  194. EFX_LOG(efx, "PHY boot status = %#x\n", boot_stat);
  195. switch (boot_stat &
  196. ((1 << PCS_BOOT_FATAL_ERROR_LBN) |
  197. (3 << PCS_BOOT_PROGRESS_LBN) |
  198. (1 << PCS_BOOT_DOWNLOAD_WAIT_LBN) |
  199. (1 << PCS_BOOT_CODE_STARTED_LBN))) {
  200. case ((1 << PCS_BOOT_FATAL_ERROR_LBN) |
  201. (PCS_BOOT_PROGRESS_CHECKSUM <<
  202. PCS_BOOT_PROGRESS_LBN)):
  203. case ((1 << PCS_BOOT_FATAL_ERROR_LBN) |
  204. (PCS_BOOT_PROGRESS_INIT <<
  205. PCS_BOOT_PROGRESS_LBN) |
  206. (1 << PCS_BOOT_DOWNLOAD_WAIT_LBN)):
  207. return -EINVAL;
  208. case ((PCS_BOOT_PROGRESS_WAIT_MDIO <<
  209. PCS_BOOT_PROGRESS_LBN) |
  210. (1 << PCS_BOOT_DOWNLOAD_WAIT_LBN)):
  211. return (efx->phy_mode & PHY_MODE_SPECIAL) ?
  212. 0 : -EIO;
  213. case ((PCS_BOOT_PROGRESS_JUMP <<
  214. PCS_BOOT_PROGRESS_LBN) |
  215. (1 << PCS_BOOT_CODE_STARTED_LBN)):
  216. case ((PCS_BOOT_PROGRESS_JUMP <<
  217. PCS_BOOT_PROGRESS_LBN) |
  218. (1 << PCS_BOOT_DOWNLOAD_WAIT_LBN) |
  219. (1 << PCS_BOOT_CODE_STARTED_LBN)):
  220. return (efx->phy_mode & PHY_MODE_SPECIAL) ?
  221. -EIO : 0;
  222. default:
  223. if (boot_stat & (1 << PCS_BOOT_FATAL_ERROR_LBN))
  224. return -EIO;
  225. break;
  226. }
  227. }
  228. if (time_after_eq(jiffies, timeout))
  229. return -ETIMEDOUT;
  230. msleep(50);
  231. }
  232. }
  233. static int tenxpress_init(struct efx_nic *efx)
  234. {
  235. int reg;
  236. if (efx->phy_type == PHY_TYPE_SFX7101) {
  237. /* Enable 312.5 MHz clock */
  238. efx_mdio_write(efx, MDIO_MMD_PCS, PCS_TEST_SELECT_REG,
  239. 1 << CLK312_EN_LBN);
  240. } else {
  241. /* Enable 312.5 MHz clock and GMII */
  242. reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG);
  243. reg |= ((1 << PMA_PMD_EXT_GMII_EN_LBN) |
  244. (1 << PMA_PMD_EXT_CLK_OUT_LBN) |
  245. (1 << PMA_PMD_EXT_CLK312_LBN) |
  246. (1 << PMA_PMD_EXT_ROBUST_LBN));
  247. efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG, reg);
  248. efx_mdio_set_flag(efx, MDIO_MMD_C22EXT,
  249. GPHY_XCONTROL_REG, 1 << GPHY_ISOLATE_LBN,
  250. false);
  251. }
  252. /* Set the LEDs up as: Green = Link, Amber = Link/Act, Red = Off */
  253. if (efx->phy_type == PHY_TYPE_SFX7101) {
  254. efx_mdio_set_flag(efx, MDIO_MMD_PMAPMD, PMA_PMD_LED_CTRL_REG,
  255. 1 << PMA_PMA_LED_ACTIVITY_LBN, true);
  256. efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_LED_OVERR_REG,
  257. PMA_PMD_LED_DEFAULT);
  258. }
  259. return 0;
  260. }
  261. static int tenxpress_phy_init(struct efx_nic *efx)
  262. {
  263. struct tenxpress_phy_data *phy_data;
  264. u16 old_adv, adv;
  265. int rc = 0;
  266. phy_data = kzalloc(sizeof(*phy_data), GFP_KERNEL);
  267. if (!phy_data)
  268. return -ENOMEM;
  269. efx->phy_data = phy_data;
  270. phy_data->phy_mode = efx->phy_mode;
  271. if (!(efx->phy_mode & PHY_MODE_SPECIAL)) {
  272. if (efx->phy_type == PHY_TYPE_SFT9001A) {
  273. int reg;
  274. reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD,
  275. PMA_PMD_XCONTROL_REG);
  276. reg |= (1 << PMA_PMD_EXT_SSR_LBN);
  277. efx_mdio_write(efx, MDIO_MMD_PMAPMD,
  278. PMA_PMD_XCONTROL_REG, reg);
  279. mdelay(200);
  280. }
  281. rc = efx_mdio_wait_reset_mmds(efx, TENXPRESS_REQUIRED_DEVS);
  282. if (rc < 0)
  283. goto fail;
  284. rc = efx_mdio_check_mmds(efx, TENXPRESS_REQUIRED_DEVS, 0);
  285. if (rc < 0)
  286. goto fail;
  287. }
  288. rc = tenxpress_init(efx);
  289. if (rc < 0)
  290. goto fail;
  291. /* Set pause advertising */
  292. old_adv = efx_mdio_read(efx, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
  293. adv = ((old_adv & ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) |
  294. mii_advertise_flowctrl(efx->wanted_fc));
  295. if (adv != old_adv) {
  296. efx_mdio_write(efx, MDIO_MMD_AN, MDIO_AN_ADVERTISE, adv);
  297. mdio45_nway_restart(&efx->mdio);
  298. }
  299. if (efx->phy_type == PHY_TYPE_SFT9001B) {
  300. rc = device_create_file(&efx->pci_dev->dev,
  301. &dev_attr_phy_short_reach);
  302. if (rc)
  303. goto fail;
  304. }
  305. schedule_timeout_uninterruptible(HZ / 5); /* 200ms */
  306. /* Let XGXS and SerDes out of reset */
  307. falcon_reset_xaui(efx);
  308. return 0;
  309. fail:
  310. kfree(efx->phy_data);
  311. efx->phy_data = NULL;
  312. return rc;
  313. }
  314. /* Perform a "special software reset" on the PHY. The caller is
  315. * responsible for saving and restoring the PHY hardware registers
  316. * properly, and masking/unmasking LASI */
  317. static int tenxpress_special_reset(struct efx_nic *efx)
  318. {
  319. int rc, reg;
  320. /* The XGMAC clock is driven from the SFC7101/SFT9001 312MHz clock, so
  321. * a special software reset can glitch the XGMAC sufficiently for stats
  322. * requests to fail. */
  323. efx_stats_disable(efx);
  324. /* Initiate reset */
  325. reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG);
  326. reg |= (1 << PMA_PMD_EXT_SSR_LBN);
  327. efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG, reg);
  328. mdelay(200);
  329. /* Wait for the blocks to come out of reset */
  330. rc = efx_mdio_wait_reset_mmds(efx, TENXPRESS_REQUIRED_DEVS);
  331. if (rc < 0)
  332. goto out;
  333. /* Try and reconfigure the device */
  334. rc = tenxpress_init(efx);
  335. if (rc < 0)
  336. goto out;
  337. /* Wait for the XGXS state machine to churn */
  338. mdelay(10);
  339. out:
  340. efx_stats_enable(efx);
  341. return rc;
  342. }
  343. static void sfx7101_check_bad_lp(struct efx_nic *efx, bool link_ok)
  344. {
  345. struct tenxpress_phy_data *pd = efx->phy_data;
  346. bool bad_lp;
  347. int reg;
  348. if (link_ok) {
  349. bad_lp = false;
  350. } else {
  351. /* Check that AN has started but not completed. */
  352. reg = efx_mdio_read(efx, MDIO_MMD_AN, MDIO_STAT1);
  353. if (!(reg & MDIO_AN_STAT1_LPABLE))
  354. return; /* LP status is unknown */
  355. bad_lp = !(reg & MDIO_AN_STAT1_COMPLETE);
  356. if (bad_lp)
  357. pd->bad_lp_tries++;
  358. }
  359. /* Nothing to do if all is well and was previously so. */
  360. if (!pd->bad_lp_tries)
  361. return;
  362. /* Use the RX (red) LED as an error indicator once we've seen AN
  363. * failure several times in a row, and also log a message. */
  364. if (!bad_lp || pd->bad_lp_tries == MAX_BAD_LP_TRIES) {
  365. reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD,
  366. PMA_PMD_LED_OVERR_REG);
  367. reg &= ~(PMA_PMD_LED_MASK << PMA_PMD_LED_RX_LBN);
  368. if (!bad_lp) {
  369. reg |= PMA_PMD_LED_OFF << PMA_PMD_LED_RX_LBN;
  370. } else {
  371. reg |= PMA_PMD_LED_FLASH << PMA_PMD_LED_RX_LBN;
  372. EFX_ERR(efx, "appears to be plugged into a port"
  373. " that is not 10GBASE-T capable. The PHY"
  374. " supports 10GBASE-T ONLY, so no link can"
  375. " be established\n");
  376. }
  377. efx_mdio_write(efx, MDIO_MMD_PMAPMD,
  378. PMA_PMD_LED_OVERR_REG, reg);
  379. pd->bad_lp_tries = bad_lp;
  380. }
  381. }
  382. static bool sfx7101_link_ok(struct efx_nic *efx)
  383. {
  384. return efx_mdio_links_ok(efx,
  385. MDIO_DEVS_PMAPMD |
  386. MDIO_DEVS_PCS |
  387. MDIO_DEVS_PHYXS);
  388. }
  389. static bool sft9001_link_ok(struct efx_nic *efx, struct ethtool_cmd *ecmd)
  390. {
  391. u32 reg;
  392. if (efx_phy_mode_disabled(efx->phy_mode))
  393. return false;
  394. else if (efx->loopback_mode == LOOPBACK_GPHY)
  395. return true;
  396. else if (efx->loopback_mode)
  397. return efx_mdio_links_ok(efx,
  398. MDIO_DEVS_PMAPMD |
  399. MDIO_DEVS_PHYXS);
  400. /* We must use the same definition of link state as LASI,
  401. * otherwise we can miss a link state transition
  402. */
  403. if (ecmd->speed == 10000) {
  404. reg = efx_mdio_read(efx, MDIO_MMD_PCS, MDIO_PCS_10GBRT_STAT1);
  405. return reg & MDIO_PCS_10GBRT_STAT1_BLKLK;
  406. } else {
  407. reg = efx_mdio_read(efx, MDIO_MMD_C22EXT, C22EXT_STATUS_REG);
  408. return reg & (1 << C22EXT_STATUS_LINK_LBN);
  409. }
  410. }
  411. static void tenxpress_ext_loopback(struct efx_nic *efx)
  412. {
  413. efx_mdio_set_flag(efx, MDIO_MMD_PHYXS, PHYXS_TEST1,
  414. 1 << LOOPBACK_NEAR_LBN,
  415. efx->loopback_mode == LOOPBACK_PHYXS);
  416. if (efx->phy_type != PHY_TYPE_SFX7101)
  417. efx_mdio_set_flag(efx, MDIO_MMD_C22EXT, GPHY_XCONTROL_REG,
  418. 1 << GPHY_LOOPBACK_NEAR_LBN,
  419. efx->loopback_mode == LOOPBACK_GPHY);
  420. }
  421. static void tenxpress_low_power(struct efx_nic *efx)
  422. {
  423. if (efx->phy_type == PHY_TYPE_SFX7101)
  424. efx_mdio_set_mmds_lpower(
  425. efx, !!(efx->phy_mode & PHY_MODE_LOW_POWER),
  426. TENXPRESS_REQUIRED_DEVS);
  427. else
  428. efx_mdio_set_flag(
  429. efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG,
  430. 1 << PMA_PMD_EXT_LPOWER_LBN,
  431. !!(efx->phy_mode & PHY_MODE_LOW_POWER));
  432. }
  433. static void tenxpress_phy_reconfigure(struct efx_nic *efx)
  434. {
  435. struct tenxpress_phy_data *phy_data = efx->phy_data;
  436. struct ethtool_cmd ecmd;
  437. bool phy_mode_change, loop_reset;
  438. if (efx->phy_mode & (PHY_MODE_OFF | PHY_MODE_SPECIAL)) {
  439. phy_data->phy_mode = efx->phy_mode;
  440. return;
  441. }
  442. tenxpress_low_power(efx);
  443. phy_mode_change = (efx->phy_mode == PHY_MODE_NORMAL &&
  444. phy_data->phy_mode != PHY_MODE_NORMAL);
  445. loop_reset = (LOOPBACK_OUT_OF(phy_data, efx, efx->phy_op->loopbacks) ||
  446. LOOPBACK_CHANGED(phy_data, efx, 1 << LOOPBACK_GPHY));
  447. if (loop_reset || phy_mode_change) {
  448. int rc;
  449. efx->phy_op->get_settings(efx, &ecmd);
  450. if (loop_reset || phy_mode_change) {
  451. tenxpress_special_reset(efx);
  452. /* Reset XAUI if we were in 10G, and are staying
  453. * in 10G. If we're moving into and out of 10G
  454. * then xaui will be reset anyway */
  455. if (EFX_IS10G(efx))
  456. falcon_reset_xaui(efx);
  457. }
  458. rc = efx->phy_op->set_settings(efx, &ecmd);
  459. WARN_ON(rc);
  460. }
  461. efx_mdio_transmit_disable(efx);
  462. efx_mdio_phy_reconfigure(efx);
  463. tenxpress_ext_loopback(efx);
  464. phy_data->loopback_mode = efx->loopback_mode;
  465. phy_data->phy_mode = efx->phy_mode;
  466. if (efx->phy_type == PHY_TYPE_SFX7101) {
  467. efx->link_speed = 10000;
  468. efx->link_fd = true;
  469. efx->link_up = sfx7101_link_ok(efx);
  470. } else {
  471. efx->phy_op->get_settings(efx, &ecmd);
  472. efx->link_speed = ecmd.speed;
  473. efx->link_fd = ecmd.duplex == DUPLEX_FULL;
  474. efx->link_up = sft9001_link_ok(efx, &ecmd);
  475. }
  476. efx->link_fc = efx_mdio_get_pause(efx);
  477. }
  478. /* Poll PHY for interrupt */
  479. static void tenxpress_phy_poll(struct efx_nic *efx)
  480. {
  481. struct tenxpress_phy_data *phy_data = efx->phy_data;
  482. bool change = false;
  483. if (efx->phy_type == PHY_TYPE_SFX7101) {
  484. bool link_ok = sfx7101_link_ok(efx);
  485. if (link_ok != efx->link_up) {
  486. change = true;
  487. } else {
  488. unsigned int link_fc = efx_mdio_get_pause(efx);
  489. if (link_fc != efx->link_fc)
  490. change = true;
  491. }
  492. sfx7101_check_bad_lp(efx, link_ok);
  493. } else if (efx->loopback_mode) {
  494. bool link_ok = sft9001_link_ok(efx, NULL);
  495. if (link_ok != efx->link_up)
  496. change = true;
  497. } else {
  498. int status = efx_mdio_read(efx, MDIO_MMD_PMAPMD,
  499. MDIO_PMA_LASI_STAT);
  500. if (status & MDIO_PMA_LASI_LSALARM)
  501. change = true;
  502. }
  503. if (change)
  504. falcon_sim_phy_event(efx);
  505. if (phy_data->phy_mode != PHY_MODE_NORMAL)
  506. return;
  507. }
  508. static void tenxpress_phy_fini(struct efx_nic *efx)
  509. {
  510. int reg;
  511. if (efx->phy_type == PHY_TYPE_SFT9001B)
  512. device_remove_file(&efx->pci_dev->dev,
  513. &dev_attr_phy_short_reach);
  514. if (efx->phy_type == PHY_TYPE_SFX7101) {
  515. /* Power down the LNPGA */
  516. reg = (1 << PMA_PMD_LNPGA_POWERDOWN_LBN);
  517. efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG, reg);
  518. /* Waiting here ensures that the board fini, which can turn
  519. * off the power to the PHY, won't get run until the LNPGA
  520. * powerdown has been given long enough to complete. */
  521. schedule_timeout_uninterruptible(LNPGA_PDOWN_WAIT); /* 200 ms */
  522. }
  523. kfree(efx->phy_data);
  524. efx->phy_data = NULL;
  525. }
  526. /* Set the RX and TX LEDs and Link LED flashing. The other LEDs
  527. * (which probably aren't wired anyway) are left in AUTO mode */
  528. void tenxpress_phy_blink(struct efx_nic *efx, bool blink)
  529. {
  530. int reg;
  531. if (blink)
  532. reg = (PMA_PMD_LED_FLASH << PMA_PMD_LED_TX_LBN) |
  533. (PMA_PMD_LED_FLASH << PMA_PMD_LED_RX_LBN) |
  534. (PMA_PMD_LED_FLASH << PMA_PMD_LED_LINK_LBN);
  535. else
  536. reg = PMA_PMD_LED_DEFAULT;
  537. efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_LED_OVERR_REG, reg);
  538. }
  539. static const char *const sfx7101_test_names[] = {
  540. "bist"
  541. };
  542. static int
  543. sfx7101_run_tests(struct efx_nic *efx, int *results, unsigned flags)
  544. {
  545. int rc;
  546. if (!(flags & ETH_TEST_FL_OFFLINE))
  547. return 0;
  548. /* BIST is automatically run after a special software reset */
  549. rc = tenxpress_special_reset(efx);
  550. results[0] = rc ? -1 : 1;
  551. return rc;
  552. }
  553. static const char *const sft9001_test_names[] = {
  554. "bist",
  555. "cable.pairA.status",
  556. "cable.pairB.status",
  557. "cable.pairC.status",
  558. "cable.pairD.status",
  559. "cable.pairA.length",
  560. "cable.pairB.length",
  561. "cable.pairC.length",
  562. "cable.pairD.length",
  563. };
  564. static int sft9001_run_tests(struct efx_nic *efx, int *results, unsigned flags)
  565. {
  566. struct ethtool_cmd ecmd;
  567. int rc = 0, rc2, i, ctrl_reg, res_reg;
  568. if (flags & ETH_TEST_FL_OFFLINE)
  569. efx->phy_op->get_settings(efx, &ecmd);
  570. /* Initialise cable diagnostic results to unknown failure */
  571. for (i = 1; i < 9; ++i)
  572. results[i] = -1;
  573. /* Run cable diagnostics; wait up to 5 seconds for them to complete.
  574. * A cable fault is not a self-test failure, but a timeout is. */
  575. ctrl_reg = ((1 << CDIAG_CTRL_IMMED_LBN) |
  576. (CDIAG_CTRL_LEN_METRES << CDIAG_CTRL_LEN_UNIT_LBN));
  577. if (flags & ETH_TEST_FL_OFFLINE) {
  578. /* Break the link in order to run full diagnostics. We
  579. * must reset the PHY to resume normal service. */
  580. ctrl_reg |= (1 << CDIAG_CTRL_BRK_LINK_LBN);
  581. }
  582. efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_CDIAG_CTRL_REG,
  583. ctrl_reg);
  584. i = 0;
  585. while (efx_mdio_read(efx, MDIO_MMD_PMAPMD, PMA_PMD_CDIAG_CTRL_REG) &
  586. (1 << CDIAG_CTRL_IN_PROG_LBN)) {
  587. if (++i == 50) {
  588. rc = -ETIMEDOUT;
  589. goto out;
  590. }
  591. msleep(100);
  592. }
  593. res_reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD, PMA_PMD_CDIAG_RES_REG);
  594. for (i = 0; i < 4; i++) {
  595. int pair_res =
  596. (res_reg >> (CDIAG_RES_A_LBN - i * CDIAG_RES_WIDTH))
  597. & ((1 << CDIAG_RES_WIDTH) - 1);
  598. int len_reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD,
  599. PMA_PMD_CDIAG_LEN_REG + i);
  600. if (pair_res == CDIAG_RES_OK)
  601. results[1 + i] = 1;
  602. else if (pair_res == CDIAG_RES_INVALID)
  603. results[1 + i] = -1;
  604. else
  605. results[1 + i] = -pair_res;
  606. if (pair_res != CDIAG_RES_INVALID &&
  607. pair_res != CDIAG_RES_OPEN &&
  608. len_reg != 0xffff)
  609. results[5 + i] = len_reg;
  610. }
  611. out:
  612. if (flags & ETH_TEST_FL_OFFLINE) {
  613. /* Reset, running the BIST and then resuming normal service. */
  614. rc2 = tenxpress_special_reset(efx);
  615. results[0] = rc2 ? -1 : 1;
  616. if (!rc)
  617. rc = rc2;
  618. rc2 = efx->phy_op->set_settings(efx, &ecmd);
  619. if (!rc)
  620. rc = rc2;
  621. }
  622. return rc;
  623. }
  624. static void
  625. tenxpress_get_settings(struct efx_nic *efx, struct ethtool_cmd *ecmd)
  626. {
  627. u32 adv = 0, lpa = 0;
  628. int reg;
  629. if (efx->phy_type != PHY_TYPE_SFX7101) {
  630. reg = efx_mdio_read(efx, MDIO_MMD_C22EXT, C22EXT_MSTSLV_CTRL);
  631. if (reg & (1 << C22EXT_MSTSLV_CTRL_ADV_1000_FD_LBN))
  632. adv |= ADVERTISED_1000baseT_Full;
  633. reg = efx_mdio_read(efx, MDIO_MMD_C22EXT, C22EXT_MSTSLV_STATUS);
  634. if (reg & (1 << C22EXT_MSTSLV_STATUS_LP_1000_HD_LBN))
  635. lpa |= ADVERTISED_1000baseT_Half;
  636. if (reg & (1 << C22EXT_MSTSLV_STATUS_LP_1000_FD_LBN))
  637. lpa |= ADVERTISED_1000baseT_Full;
  638. }
  639. reg = efx_mdio_read(efx, MDIO_MMD_AN, MDIO_AN_10GBT_CTRL);
  640. if (reg & MDIO_AN_10GBT_CTRL_ADV10G)
  641. adv |= ADVERTISED_10000baseT_Full;
  642. reg = efx_mdio_read(efx, MDIO_MMD_AN, MDIO_AN_10GBT_STAT);
  643. if (reg & MDIO_AN_10GBT_STAT_LP10G)
  644. lpa |= ADVERTISED_10000baseT_Full;
  645. mdio45_ethtool_gset_npage(&efx->mdio, ecmd, adv, lpa);
  646. ecmd->supported |= SUPPORTED_Pause | SUPPORTED_Asym_Pause;
  647. if (efx->phy_type != PHY_TYPE_SFX7101) {
  648. ecmd->supported |= (SUPPORTED_100baseT_Full |
  649. SUPPORTED_1000baseT_Full);
  650. if (ecmd->speed != SPEED_10000) {
  651. ecmd->eth_tp_mdix =
  652. (efx_mdio_read(efx, MDIO_MMD_PMAPMD,
  653. PMA_PMD_XSTATUS_REG) &
  654. (1 << PMA_PMD_XSTAT_MDIX_LBN))
  655. ? ETH_TP_MDI_X : ETH_TP_MDI;
  656. }
  657. }
  658. /* In loopback, the PHY automatically brings up the correct interface,
  659. * but doesn't advertise the correct speed. So override it */
  660. if (efx->loopback_mode == LOOPBACK_GPHY)
  661. ecmd->speed = SPEED_1000;
  662. else if (LOOPBACK_MASK(efx) & efx->phy_op->loopbacks)
  663. ecmd->speed = SPEED_10000;
  664. }
  665. static int tenxpress_set_settings(struct efx_nic *efx, struct ethtool_cmd *ecmd)
  666. {
  667. if (!ecmd->autoneg)
  668. return -EINVAL;
  669. return efx_mdio_set_settings(efx, ecmd);
  670. }
  671. static void sfx7101_set_npage_adv(struct efx_nic *efx, u32 advertising)
  672. {
  673. efx_mdio_set_flag(efx, MDIO_MMD_AN, MDIO_AN_10GBT_CTRL,
  674. MDIO_AN_10GBT_CTRL_ADV10G,
  675. advertising & ADVERTISED_10000baseT_Full);
  676. }
  677. static void sft9001_set_npage_adv(struct efx_nic *efx, u32 advertising)
  678. {
  679. efx_mdio_set_flag(efx, MDIO_MMD_C22EXT, C22EXT_MSTSLV_CTRL,
  680. 1 << C22EXT_MSTSLV_CTRL_ADV_1000_FD_LBN,
  681. advertising & ADVERTISED_1000baseT_Full);
  682. efx_mdio_set_flag(efx, MDIO_MMD_AN, MDIO_AN_10GBT_CTRL,
  683. MDIO_AN_10GBT_CTRL_ADV10G,
  684. advertising & ADVERTISED_10000baseT_Full);
  685. }
  686. struct efx_phy_operations falcon_sfx7101_phy_ops = {
  687. .macs = EFX_XMAC,
  688. .init = tenxpress_phy_init,
  689. .reconfigure = tenxpress_phy_reconfigure,
  690. .poll = tenxpress_phy_poll,
  691. .fini = tenxpress_phy_fini,
  692. .clear_interrupt = efx_port_dummy_op_void,
  693. .get_settings = tenxpress_get_settings,
  694. .set_settings = tenxpress_set_settings,
  695. .set_npage_adv = sfx7101_set_npage_adv,
  696. .num_tests = ARRAY_SIZE(sfx7101_test_names),
  697. .test_names = sfx7101_test_names,
  698. .run_tests = sfx7101_run_tests,
  699. .mmds = TENXPRESS_REQUIRED_DEVS,
  700. .loopbacks = SFX7101_LOOPBACKS,
  701. };
  702. struct efx_phy_operations falcon_sft9001_phy_ops = {
  703. .macs = EFX_GMAC | EFX_XMAC,
  704. .init = tenxpress_phy_init,
  705. .reconfigure = tenxpress_phy_reconfigure,
  706. .poll = tenxpress_phy_poll,
  707. .fini = tenxpress_phy_fini,
  708. .clear_interrupt = efx_port_dummy_op_void,
  709. .get_settings = tenxpress_get_settings,
  710. .set_settings = tenxpress_set_settings,
  711. .set_npage_adv = sft9001_set_npage_adv,
  712. .num_tests = ARRAY_SIZE(sft9001_test_names),
  713. .test_names = sft9001_test_names,
  714. .run_tests = sft9001_run_tests,
  715. .mmds = TENXPRESS_REQUIRED_DEVS,
  716. .loopbacks = SFT9001_LOOPBACKS,
  717. };