ni.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include <drm/radeon_drm.h>
  32. #include "nid.h"
  33. #include "atom.h"
  34. #include "ni_reg.h"
  35. #include "cayman_blit_shaders.h"
  36. extern void evergreen_print_gpu_status_regs(struct radeon_device *rdev);
  37. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  38. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  39. extern int evergreen_mc_wait_for_idle(struct radeon_device *rdev);
  40. extern void evergreen_mc_program(struct radeon_device *rdev);
  41. extern void evergreen_irq_suspend(struct radeon_device *rdev);
  42. extern int evergreen_mc_init(struct radeon_device *rdev);
  43. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  44. extern void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  45. extern void si_rlc_fini(struct radeon_device *rdev);
  46. extern int si_rlc_init(struct radeon_device *rdev);
  47. #define EVERGREEN_PFP_UCODE_SIZE 1120
  48. #define EVERGREEN_PM4_UCODE_SIZE 1376
  49. #define EVERGREEN_RLC_UCODE_SIZE 768
  50. #define BTC_MC_UCODE_SIZE 6024
  51. #define CAYMAN_PFP_UCODE_SIZE 2176
  52. #define CAYMAN_PM4_UCODE_SIZE 2176
  53. #define CAYMAN_RLC_UCODE_SIZE 1024
  54. #define CAYMAN_MC_UCODE_SIZE 6037
  55. #define ARUBA_RLC_UCODE_SIZE 1536
  56. /* Firmware Names */
  57. MODULE_FIRMWARE("radeon/BARTS_pfp.bin");
  58. MODULE_FIRMWARE("radeon/BARTS_me.bin");
  59. MODULE_FIRMWARE("radeon/BARTS_mc.bin");
  60. MODULE_FIRMWARE("radeon/BTC_rlc.bin");
  61. MODULE_FIRMWARE("radeon/TURKS_pfp.bin");
  62. MODULE_FIRMWARE("radeon/TURKS_me.bin");
  63. MODULE_FIRMWARE("radeon/TURKS_mc.bin");
  64. MODULE_FIRMWARE("radeon/CAICOS_pfp.bin");
  65. MODULE_FIRMWARE("radeon/CAICOS_me.bin");
  66. MODULE_FIRMWARE("radeon/CAICOS_mc.bin");
  67. MODULE_FIRMWARE("radeon/CAYMAN_pfp.bin");
  68. MODULE_FIRMWARE("radeon/CAYMAN_me.bin");
  69. MODULE_FIRMWARE("radeon/CAYMAN_mc.bin");
  70. MODULE_FIRMWARE("radeon/CAYMAN_rlc.bin");
  71. MODULE_FIRMWARE("radeon/ARUBA_pfp.bin");
  72. MODULE_FIRMWARE("radeon/ARUBA_me.bin");
  73. MODULE_FIRMWARE("radeon/ARUBA_rlc.bin");
  74. #define BTC_IO_MC_REGS_SIZE 29
  75. static const u32 barts_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  76. {0x00000077, 0xff010100},
  77. {0x00000078, 0x00000000},
  78. {0x00000079, 0x00001434},
  79. {0x0000007a, 0xcc08ec08},
  80. {0x0000007b, 0x00040000},
  81. {0x0000007c, 0x000080c0},
  82. {0x0000007d, 0x09000000},
  83. {0x0000007e, 0x00210404},
  84. {0x00000081, 0x08a8e800},
  85. {0x00000082, 0x00030444},
  86. {0x00000083, 0x00000000},
  87. {0x00000085, 0x00000001},
  88. {0x00000086, 0x00000002},
  89. {0x00000087, 0x48490000},
  90. {0x00000088, 0x20244647},
  91. {0x00000089, 0x00000005},
  92. {0x0000008b, 0x66030000},
  93. {0x0000008c, 0x00006603},
  94. {0x0000008d, 0x00000100},
  95. {0x0000008f, 0x00001c0a},
  96. {0x00000090, 0xff000001},
  97. {0x00000094, 0x00101101},
  98. {0x00000095, 0x00000fff},
  99. {0x00000096, 0x00116fff},
  100. {0x00000097, 0x60010000},
  101. {0x00000098, 0x10010000},
  102. {0x00000099, 0x00006000},
  103. {0x0000009a, 0x00001000},
  104. {0x0000009f, 0x00946a00}
  105. };
  106. static const u32 turks_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  107. {0x00000077, 0xff010100},
  108. {0x00000078, 0x00000000},
  109. {0x00000079, 0x00001434},
  110. {0x0000007a, 0xcc08ec08},
  111. {0x0000007b, 0x00040000},
  112. {0x0000007c, 0x000080c0},
  113. {0x0000007d, 0x09000000},
  114. {0x0000007e, 0x00210404},
  115. {0x00000081, 0x08a8e800},
  116. {0x00000082, 0x00030444},
  117. {0x00000083, 0x00000000},
  118. {0x00000085, 0x00000001},
  119. {0x00000086, 0x00000002},
  120. {0x00000087, 0x48490000},
  121. {0x00000088, 0x20244647},
  122. {0x00000089, 0x00000005},
  123. {0x0000008b, 0x66030000},
  124. {0x0000008c, 0x00006603},
  125. {0x0000008d, 0x00000100},
  126. {0x0000008f, 0x00001c0a},
  127. {0x00000090, 0xff000001},
  128. {0x00000094, 0x00101101},
  129. {0x00000095, 0x00000fff},
  130. {0x00000096, 0x00116fff},
  131. {0x00000097, 0x60010000},
  132. {0x00000098, 0x10010000},
  133. {0x00000099, 0x00006000},
  134. {0x0000009a, 0x00001000},
  135. {0x0000009f, 0x00936a00}
  136. };
  137. static const u32 caicos_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  138. {0x00000077, 0xff010100},
  139. {0x00000078, 0x00000000},
  140. {0x00000079, 0x00001434},
  141. {0x0000007a, 0xcc08ec08},
  142. {0x0000007b, 0x00040000},
  143. {0x0000007c, 0x000080c0},
  144. {0x0000007d, 0x09000000},
  145. {0x0000007e, 0x00210404},
  146. {0x00000081, 0x08a8e800},
  147. {0x00000082, 0x00030444},
  148. {0x00000083, 0x00000000},
  149. {0x00000085, 0x00000001},
  150. {0x00000086, 0x00000002},
  151. {0x00000087, 0x48490000},
  152. {0x00000088, 0x20244647},
  153. {0x00000089, 0x00000005},
  154. {0x0000008b, 0x66030000},
  155. {0x0000008c, 0x00006603},
  156. {0x0000008d, 0x00000100},
  157. {0x0000008f, 0x00001c0a},
  158. {0x00000090, 0xff000001},
  159. {0x00000094, 0x00101101},
  160. {0x00000095, 0x00000fff},
  161. {0x00000096, 0x00116fff},
  162. {0x00000097, 0x60010000},
  163. {0x00000098, 0x10010000},
  164. {0x00000099, 0x00006000},
  165. {0x0000009a, 0x00001000},
  166. {0x0000009f, 0x00916a00}
  167. };
  168. static const u32 cayman_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  169. {0x00000077, 0xff010100},
  170. {0x00000078, 0x00000000},
  171. {0x00000079, 0x00001434},
  172. {0x0000007a, 0xcc08ec08},
  173. {0x0000007b, 0x00040000},
  174. {0x0000007c, 0x000080c0},
  175. {0x0000007d, 0x09000000},
  176. {0x0000007e, 0x00210404},
  177. {0x00000081, 0x08a8e800},
  178. {0x00000082, 0x00030444},
  179. {0x00000083, 0x00000000},
  180. {0x00000085, 0x00000001},
  181. {0x00000086, 0x00000002},
  182. {0x00000087, 0x48490000},
  183. {0x00000088, 0x20244647},
  184. {0x00000089, 0x00000005},
  185. {0x0000008b, 0x66030000},
  186. {0x0000008c, 0x00006603},
  187. {0x0000008d, 0x00000100},
  188. {0x0000008f, 0x00001c0a},
  189. {0x00000090, 0xff000001},
  190. {0x00000094, 0x00101101},
  191. {0x00000095, 0x00000fff},
  192. {0x00000096, 0x00116fff},
  193. {0x00000097, 0x60010000},
  194. {0x00000098, 0x10010000},
  195. {0x00000099, 0x00006000},
  196. {0x0000009a, 0x00001000},
  197. {0x0000009f, 0x00976b00}
  198. };
  199. int ni_mc_load_microcode(struct radeon_device *rdev)
  200. {
  201. const __be32 *fw_data;
  202. u32 mem_type, running, blackout = 0;
  203. u32 *io_mc_regs;
  204. int i, ucode_size, regs_size;
  205. if (!rdev->mc_fw)
  206. return -EINVAL;
  207. switch (rdev->family) {
  208. case CHIP_BARTS:
  209. io_mc_regs = (u32 *)&barts_io_mc_regs;
  210. ucode_size = BTC_MC_UCODE_SIZE;
  211. regs_size = BTC_IO_MC_REGS_SIZE;
  212. break;
  213. case CHIP_TURKS:
  214. io_mc_regs = (u32 *)&turks_io_mc_regs;
  215. ucode_size = BTC_MC_UCODE_SIZE;
  216. regs_size = BTC_IO_MC_REGS_SIZE;
  217. break;
  218. case CHIP_CAICOS:
  219. default:
  220. io_mc_regs = (u32 *)&caicos_io_mc_regs;
  221. ucode_size = BTC_MC_UCODE_SIZE;
  222. regs_size = BTC_IO_MC_REGS_SIZE;
  223. break;
  224. case CHIP_CAYMAN:
  225. io_mc_regs = (u32 *)&cayman_io_mc_regs;
  226. ucode_size = CAYMAN_MC_UCODE_SIZE;
  227. regs_size = BTC_IO_MC_REGS_SIZE;
  228. break;
  229. }
  230. mem_type = (RREG32(MC_SEQ_MISC0) & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT;
  231. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  232. if ((mem_type == MC_SEQ_MISC0_GDDR5_VALUE) && (running == 0)) {
  233. if (running) {
  234. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  235. WREG32(MC_SHARED_BLACKOUT_CNTL, 1);
  236. }
  237. /* reset the engine and set to writable */
  238. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  239. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  240. /* load mc io regs */
  241. for (i = 0; i < regs_size; i++) {
  242. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  243. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  244. }
  245. /* load the MC ucode */
  246. fw_data = (const __be32 *)rdev->mc_fw->data;
  247. for (i = 0; i < ucode_size; i++)
  248. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  249. /* put the engine back into the active state */
  250. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  251. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  252. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  253. /* wait for training to complete */
  254. for (i = 0; i < rdev->usec_timeout; i++) {
  255. if (RREG32(MC_IO_PAD_CNTL_D0) & MEM_FALL_OUT_CMD)
  256. break;
  257. udelay(1);
  258. }
  259. if (running)
  260. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  261. }
  262. return 0;
  263. }
  264. int ni_init_microcode(struct radeon_device *rdev)
  265. {
  266. struct platform_device *pdev;
  267. const char *chip_name;
  268. const char *rlc_chip_name;
  269. size_t pfp_req_size, me_req_size, rlc_req_size, mc_req_size;
  270. char fw_name[30];
  271. int err;
  272. DRM_DEBUG("\n");
  273. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  274. err = IS_ERR(pdev);
  275. if (err) {
  276. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  277. return -EINVAL;
  278. }
  279. switch (rdev->family) {
  280. case CHIP_BARTS:
  281. chip_name = "BARTS";
  282. rlc_chip_name = "BTC";
  283. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  284. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  285. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  286. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  287. break;
  288. case CHIP_TURKS:
  289. chip_name = "TURKS";
  290. rlc_chip_name = "BTC";
  291. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  292. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  293. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  294. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  295. break;
  296. case CHIP_CAICOS:
  297. chip_name = "CAICOS";
  298. rlc_chip_name = "BTC";
  299. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  300. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  301. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  302. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  303. break;
  304. case CHIP_CAYMAN:
  305. chip_name = "CAYMAN";
  306. rlc_chip_name = "CAYMAN";
  307. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  308. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  309. rlc_req_size = CAYMAN_RLC_UCODE_SIZE * 4;
  310. mc_req_size = CAYMAN_MC_UCODE_SIZE * 4;
  311. break;
  312. case CHIP_ARUBA:
  313. chip_name = "ARUBA";
  314. rlc_chip_name = "ARUBA";
  315. /* pfp/me same size as CAYMAN */
  316. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  317. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  318. rlc_req_size = ARUBA_RLC_UCODE_SIZE * 4;
  319. mc_req_size = 0;
  320. break;
  321. default: BUG();
  322. }
  323. DRM_INFO("Loading %s Microcode\n", chip_name);
  324. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  325. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  326. if (err)
  327. goto out;
  328. if (rdev->pfp_fw->size != pfp_req_size) {
  329. printk(KERN_ERR
  330. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  331. rdev->pfp_fw->size, fw_name);
  332. err = -EINVAL;
  333. goto out;
  334. }
  335. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  336. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  337. if (err)
  338. goto out;
  339. if (rdev->me_fw->size != me_req_size) {
  340. printk(KERN_ERR
  341. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  342. rdev->me_fw->size, fw_name);
  343. err = -EINVAL;
  344. }
  345. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  346. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  347. if (err)
  348. goto out;
  349. if (rdev->rlc_fw->size != rlc_req_size) {
  350. printk(KERN_ERR
  351. "ni_rlc: Bogus length %zu in firmware \"%s\"\n",
  352. rdev->rlc_fw->size, fw_name);
  353. err = -EINVAL;
  354. }
  355. /* no MC ucode on TN */
  356. if (!(rdev->flags & RADEON_IS_IGP)) {
  357. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  358. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  359. if (err)
  360. goto out;
  361. if (rdev->mc_fw->size != mc_req_size) {
  362. printk(KERN_ERR
  363. "ni_mc: Bogus length %zu in firmware \"%s\"\n",
  364. rdev->mc_fw->size, fw_name);
  365. err = -EINVAL;
  366. }
  367. }
  368. out:
  369. platform_device_unregister(pdev);
  370. if (err) {
  371. if (err != -EINVAL)
  372. printk(KERN_ERR
  373. "ni_cp: Failed to load firmware \"%s\"\n",
  374. fw_name);
  375. release_firmware(rdev->pfp_fw);
  376. rdev->pfp_fw = NULL;
  377. release_firmware(rdev->me_fw);
  378. rdev->me_fw = NULL;
  379. release_firmware(rdev->rlc_fw);
  380. rdev->rlc_fw = NULL;
  381. release_firmware(rdev->mc_fw);
  382. rdev->mc_fw = NULL;
  383. }
  384. return err;
  385. }
  386. /*
  387. * Core functions
  388. */
  389. static void cayman_gpu_init(struct radeon_device *rdev)
  390. {
  391. u32 gb_addr_config = 0;
  392. u32 mc_shared_chmap, mc_arb_ramcfg;
  393. u32 cgts_tcc_disable;
  394. u32 sx_debug_1;
  395. u32 smx_dc_ctl0;
  396. u32 cgts_sm_ctrl_reg;
  397. u32 hdp_host_path_cntl;
  398. u32 tmp;
  399. u32 disabled_rb_mask;
  400. int i, j;
  401. switch (rdev->family) {
  402. case CHIP_CAYMAN:
  403. rdev->config.cayman.max_shader_engines = 2;
  404. rdev->config.cayman.max_pipes_per_simd = 4;
  405. rdev->config.cayman.max_tile_pipes = 8;
  406. rdev->config.cayman.max_simds_per_se = 12;
  407. rdev->config.cayman.max_backends_per_se = 4;
  408. rdev->config.cayman.max_texture_channel_caches = 8;
  409. rdev->config.cayman.max_gprs = 256;
  410. rdev->config.cayman.max_threads = 256;
  411. rdev->config.cayman.max_gs_threads = 32;
  412. rdev->config.cayman.max_stack_entries = 512;
  413. rdev->config.cayman.sx_num_of_sets = 8;
  414. rdev->config.cayman.sx_max_export_size = 256;
  415. rdev->config.cayman.sx_max_export_pos_size = 64;
  416. rdev->config.cayman.sx_max_export_smx_size = 192;
  417. rdev->config.cayman.max_hw_contexts = 8;
  418. rdev->config.cayman.sq_num_cf_insts = 2;
  419. rdev->config.cayman.sc_prim_fifo_size = 0x100;
  420. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  421. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  422. gb_addr_config = CAYMAN_GB_ADDR_CONFIG_GOLDEN;
  423. break;
  424. case CHIP_ARUBA:
  425. default:
  426. rdev->config.cayman.max_shader_engines = 1;
  427. rdev->config.cayman.max_pipes_per_simd = 4;
  428. rdev->config.cayman.max_tile_pipes = 2;
  429. if ((rdev->pdev->device == 0x9900) ||
  430. (rdev->pdev->device == 0x9901) ||
  431. (rdev->pdev->device == 0x9905) ||
  432. (rdev->pdev->device == 0x9906) ||
  433. (rdev->pdev->device == 0x9907) ||
  434. (rdev->pdev->device == 0x9908) ||
  435. (rdev->pdev->device == 0x9909) ||
  436. (rdev->pdev->device == 0x9910) ||
  437. (rdev->pdev->device == 0x9917)) {
  438. rdev->config.cayman.max_simds_per_se = 6;
  439. rdev->config.cayman.max_backends_per_se = 2;
  440. } else if ((rdev->pdev->device == 0x9903) ||
  441. (rdev->pdev->device == 0x9904) ||
  442. (rdev->pdev->device == 0x990A) ||
  443. (rdev->pdev->device == 0x9913) ||
  444. (rdev->pdev->device == 0x9918)) {
  445. rdev->config.cayman.max_simds_per_se = 4;
  446. rdev->config.cayman.max_backends_per_se = 2;
  447. } else if ((rdev->pdev->device == 0x9919) ||
  448. (rdev->pdev->device == 0x9990) ||
  449. (rdev->pdev->device == 0x9991) ||
  450. (rdev->pdev->device == 0x9994) ||
  451. (rdev->pdev->device == 0x99A0)) {
  452. rdev->config.cayman.max_simds_per_se = 3;
  453. rdev->config.cayman.max_backends_per_se = 1;
  454. } else {
  455. rdev->config.cayman.max_simds_per_se = 2;
  456. rdev->config.cayman.max_backends_per_se = 1;
  457. }
  458. rdev->config.cayman.max_texture_channel_caches = 2;
  459. rdev->config.cayman.max_gprs = 256;
  460. rdev->config.cayman.max_threads = 256;
  461. rdev->config.cayman.max_gs_threads = 32;
  462. rdev->config.cayman.max_stack_entries = 512;
  463. rdev->config.cayman.sx_num_of_sets = 8;
  464. rdev->config.cayman.sx_max_export_size = 256;
  465. rdev->config.cayman.sx_max_export_pos_size = 64;
  466. rdev->config.cayman.sx_max_export_smx_size = 192;
  467. rdev->config.cayman.max_hw_contexts = 8;
  468. rdev->config.cayman.sq_num_cf_insts = 2;
  469. rdev->config.cayman.sc_prim_fifo_size = 0x40;
  470. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  471. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  472. gb_addr_config = ARUBA_GB_ADDR_CONFIG_GOLDEN;
  473. break;
  474. }
  475. /* Initialize HDP */
  476. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  477. WREG32((0x2c14 + j), 0x00000000);
  478. WREG32((0x2c18 + j), 0x00000000);
  479. WREG32((0x2c1c + j), 0x00000000);
  480. WREG32((0x2c20 + j), 0x00000000);
  481. WREG32((0x2c24 + j), 0x00000000);
  482. }
  483. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  484. evergreen_fix_pci_max_read_req_size(rdev);
  485. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  486. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  487. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  488. rdev->config.cayman.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  489. if (rdev->config.cayman.mem_row_size_in_kb > 4)
  490. rdev->config.cayman.mem_row_size_in_kb = 4;
  491. /* XXX use MC settings? */
  492. rdev->config.cayman.shader_engine_tile_size = 32;
  493. rdev->config.cayman.num_gpus = 1;
  494. rdev->config.cayman.multi_gpu_tile_size = 64;
  495. tmp = (gb_addr_config & NUM_PIPES_MASK) >> NUM_PIPES_SHIFT;
  496. rdev->config.cayman.num_tile_pipes = (1 << tmp);
  497. tmp = (gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT;
  498. rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
  499. tmp = (gb_addr_config & NUM_SHADER_ENGINES_MASK) >> NUM_SHADER_ENGINES_SHIFT;
  500. rdev->config.cayman.num_shader_engines = tmp + 1;
  501. tmp = (gb_addr_config & NUM_GPUS_MASK) >> NUM_GPUS_SHIFT;
  502. rdev->config.cayman.num_gpus = tmp + 1;
  503. tmp = (gb_addr_config & MULTI_GPU_TILE_SIZE_MASK) >> MULTI_GPU_TILE_SIZE_SHIFT;
  504. rdev->config.cayman.multi_gpu_tile_size = 1 << tmp;
  505. tmp = (gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT;
  506. rdev->config.cayman.mem_row_size_in_kb = 1 << tmp;
  507. /* setup tiling info dword. gb_addr_config is not adequate since it does
  508. * not have bank info, so create a custom tiling dword.
  509. * bits 3:0 num_pipes
  510. * bits 7:4 num_banks
  511. * bits 11:8 group_size
  512. * bits 15:12 row_size
  513. */
  514. rdev->config.cayman.tile_config = 0;
  515. switch (rdev->config.cayman.num_tile_pipes) {
  516. case 1:
  517. default:
  518. rdev->config.cayman.tile_config |= (0 << 0);
  519. break;
  520. case 2:
  521. rdev->config.cayman.tile_config |= (1 << 0);
  522. break;
  523. case 4:
  524. rdev->config.cayman.tile_config |= (2 << 0);
  525. break;
  526. case 8:
  527. rdev->config.cayman.tile_config |= (3 << 0);
  528. break;
  529. }
  530. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  531. if (rdev->flags & RADEON_IS_IGP)
  532. rdev->config.cayman.tile_config |= 1 << 4;
  533. else {
  534. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  535. case 0: /* four banks */
  536. rdev->config.cayman.tile_config |= 0 << 4;
  537. break;
  538. case 1: /* eight banks */
  539. rdev->config.cayman.tile_config |= 1 << 4;
  540. break;
  541. case 2: /* sixteen banks */
  542. default:
  543. rdev->config.cayman.tile_config |= 2 << 4;
  544. break;
  545. }
  546. }
  547. rdev->config.cayman.tile_config |=
  548. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  549. rdev->config.cayman.tile_config |=
  550. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  551. tmp = 0;
  552. for (i = (rdev->config.cayman.max_shader_engines - 1); i >= 0; i--) {
  553. u32 rb_disable_bitmap;
  554. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  555. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  556. rb_disable_bitmap = (RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000) >> 16;
  557. tmp <<= 4;
  558. tmp |= rb_disable_bitmap;
  559. }
  560. /* enabled rb are just the one not disabled :) */
  561. disabled_rb_mask = tmp;
  562. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  563. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  564. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  565. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  566. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  567. WREG32(DMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
  568. WREG32(DMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
  569. tmp = gb_addr_config & NUM_PIPES_MASK;
  570. tmp = r6xx_remap_render_backend(rdev, tmp,
  571. rdev->config.cayman.max_backends_per_se *
  572. rdev->config.cayman.max_shader_engines,
  573. CAYMAN_MAX_BACKENDS, disabled_rb_mask);
  574. WREG32(GB_BACKEND_MAP, tmp);
  575. cgts_tcc_disable = 0xffff0000;
  576. for (i = 0; i < rdev->config.cayman.max_texture_channel_caches; i++)
  577. cgts_tcc_disable &= ~(1 << (16 + i));
  578. WREG32(CGTS_TCC_DISABLE, cgts_tcc_disable);
  579. WREG32(CGTS_SYS_TCC_DISABLE, cgts_tcc_disable);
  580. WREG32(CGTS_USER_SYS_TCC_DISABLE, cgts_tcc_disable);
  581. WREG32(CGTS_USER_TCC_DISABLE, cgts_tcc_disable);
  582. /* reprogram the shader complex */
  583. cgts_sm_ctrl_reg = RREG32(CGTS_SM_CTRL_REG);
  584. for (i = 0; i < 16; i++)
  585. WREG32(CGTS_SM_CTRL_REG, OVERRIDE);
  586. WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
  587. /* set HW defaults for 3D engine */
  588. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  589. sx_debug_1 = RREG32(SX_DEBUG_1);
  590. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  591. WREG32(SX_DEBUG_1, sx_debug_1);
  592. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  593. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  594. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.cayman.sx_num_of_sets);
  595. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  596. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4) | CRC_SIMD_ID_WADDR_DISABLE);
  597. /* need to be explicitly zero-ed */
  598. WREG32(VGT_OFFCHIP_LDS_BASE, 0);
  599. WREG32(SQ_LSTMP_RING_BASE, 0);
  600. WREG32(SQ_HSTMP_RING_BASE, 0);
  601. WREG32(SQ_ESTMP_RING_BASE, 0);
  602. WREG32(SQ_GSTMP_RING_BASE, 0);
  603. WREG32(SQ_VSTMP_RING_BASE, 0);
  604. WREG32(SQ_PSTMP_RING_BASE, 0);
  605. WREG32(TA_CNTL_AUX, DISABLE_CUBE_ANISO);
  606. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.cayman.sx_max_export_size / 4) - 1) |
  607. POSITION_BUFFER_SIZE((rdev->config.cayman.sx_max_export_pos_size / 4) - 1) |
  608. SMX_BUFFER_SIZE((rdev->config.cayman.sx_max_export_smx_size / 4) - 1)));
  609. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.cayman.sc_prim_fifo_size) |
  610. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_hiz_tile_fifo_size) |
  611. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_earlyz_tile_fifo_size)));
  612. WREG32(VGT_NUM_INSTANCES, 1);
  613. WREG32(CP_PERFMON_CNTL, 0);
  614. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.cayman.sq_num_cf_insts) |
  615. FETCH_FIFO_HIWATER(0x4) |
  616. DONE_FIFO_HIWATER(0xe0) |
  617. ALU_UPDATE_FIFO_HIWATER(0x8)));
  618. WREG32(SQ_GPR_RESOURCE_MGMT_1, NUM_CLAUSE_TEMP_GPRS(4));
  619. WREG32(SQ_CONFIG, (VC_ENABLE |
  620. EXPORT_SRC_C |
  621. GFX_PRIO(0) |
  622. CS1_PRIO(0) |
  623. CS2_PRIO(1)));
  624. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, DYN_GPR_ENABLE);
  625. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  626. FORCE_EOV_MAX_REZ_CNT(255)));
  627. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  628. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  629. WREG32(VGT_GS_VERTEX_REUSE, 16);
  630. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  631. WREG32(CB_PERF_CTR0_SEL_0, 0);
  632. WREG32(CB_PERF_CTR0_SEL_1, 0);
  633. WREG32(CB_PERF_CTR1_SEL_0, 0);
  634. WREG32(CB_PERF_CTR1_SEL_1, 0);
  635. WREG32(CB_PERF_CTR2_SEL_0, 0);
  636. WREG32(CB_PERF_CTR2_SEL_1, 0);
  637. WREG32(CB_PERF_CTR3_SEL_0, 0);
  638. WREG32(CB_PERF_CTR3_SEL_1, 0);
  639. tmp = RREG32(HDP_MISC_CNTL);
  640. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  641. WREG32(HDP_MISC_CNTL, tmp);
  642. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  643. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  644. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  645. udelay(50);
  646. }
  647. /*
  648. * GART
  649. */
  650. void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev)
  651. {
  652. /* flush hdp cache */
  653. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  654. /* bits 0-7 are the VM contexts0-7 */
  655. WREG32(VM_INVALIDATE_REQUEST, 1);
  656. }
  657. static int cayman_pcie_gart_enable(struct radeon_device *rdev)
  658. {
  659. int i, r;
  660. if (rdev->gart.robj == NULL) {
  661. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  662. return -EINVAL;
  663. }
  664. r = radeon_gart_table_vram_pin(rdev);
  665. if (r)
  666. return r;
  667. radeon_gart_restore(rdev);
  668. /* Setup TLB control */
  669. WREG32(MC_VM_MX_L1_TLB_CNTL,
  670. (0xA << 7) |
  671. ENABLE_L1_TLB |
  672. ENABLE_L1_FRAGMENT_PROCESSING |
  673. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  674. ENABLE_ADVANCED_DRIVER_MODEL |
  675. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  676. /* Setup L2 cache */
  677. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  678. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  679. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  680. EFFECTIVE_L2_QUEUE_SIZE(7) |
  681. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  682. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  683. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  684. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  685. /* setup context0 */
  686. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  687. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  688. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  689. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  690. (u32)(rdev->dummy_page.addr >> 12));
  691. WREG32(VM_CONTEXT0_CNTL2, 0);
  692. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  693. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  694. WREG32(0x15D4, 0);
  695. WREG32(0x15D8, 0);
  696. WREG32(0x15DC, 0);
  697. /* empty context1-7 */
  698. /* Assign the pt base to something valid for now; the pts used for
  699. * the VMs are determined by the application and setup and assigned
  700. * on the fly in the vm part of radeon_gart.c
  701. */
  702. for (i = 1; i < 8; i++) {
  703. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR + (i << 2), 0);
  704. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR + (i << 2), rdev->vm_manager.max_pfn);
  705. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  706. rdev->gart.table_addr >> 12);
  707. }
  708. /* enable context1-7 */
  709. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  710. (u32)(rdev->dummy_page.addr >> 12));
  711. WREG32(VM_CONTEXT1_CNTL2, 4);
  712. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  713. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  714. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  715. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  716. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  717. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  718. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  719. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  720. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  721. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  722. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  723. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  724. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  725. cayman_pcie_gart_tlb_flush(rdev);
  726. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  727. (unsigned)(rdev->mc.gtt_size >> 20),
  728. (unsigned long long)rdev->gart.table_addr);
  729. rdev->gart.ready = true;
  730. return 0;
  731. }
  732. static void cayman_pcie_gart_disable(struct radeon_device *rdev)
  733. {
  734. /* Disable all tables */
  735. WREG32(VM_CONTEXT0_CNTL, 0);
  736. WREG32(VM_CONTEXT1_CNTL, 0);
  737. /* Setup TLB control */
  738. WREG32(MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING |
  739. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  740. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  741. /* Setup L2 cache */
  742. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  743. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  744. EFFECTIVE_L2_QUEUE_SIZE(7) |
  745. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  746. WREG32(VM_L2_CNTL2, 0);
  747. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  748. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  749. radeon_gart_table_vram_unpin(rdev);
  750. }
  751. static void cayman_pcie_gart_fini(struct radeon_device *rdev)
  752. {
  753. cayman_pcie_gart_disable(rdev);
  754. radeon_gart_table_vram_free(rdev);
  755. radeon_gart_fini(rdev);
  756. }
  757. void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
  758. int ring, u32 cp_int_cntl)
  759. {
  760. u32 srbm_gfx_cntl = RREG32(SRBM_GFX_CNTL) & ~3;
  761. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl | (ring & 3));
  762. WREG32(CP_INT_CNTL, cp_int_cntl);
  763. }
  764. /*
  765. * CP.
  766. */
  767. void cayman_fence_ring_emit(struct radeon_device *rdev,
  768. struct radeon_fence *fence)
  769. {
  770. struct radeon_ring *ring = &rdev->ring[fence->ring];
  771. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  772. /* flush read cache over gart for this vmid */
  773. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  774. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  775. radeon_ring_write(ring, 0);
  776. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  777. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
  778. radeon_ring_write(ring, 0xFFFFFFFF);
  779. radeon_ring_write(ring, 0);
  780. radeon_ring_write(ring, 10); /* poll interval */
  781. /* EVENT_WRITE_EOP - flush caches, send int */
  782. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  783. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  784. radeon_ring_write(ring, addr & 0xffffffff);
  785. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  786. radeon_ring_write(ring, fence->seq);
  787. radeon_ring_write(ring, 0);
  788. }
  789. void cayman_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  790. {
  791. struct radeon_ring *ring = &rdev->ring[ib->ring];
  792. /* set to DX10/11 mode */
  793. radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
  794. radeon_ring_write(ring, 1);
  795. if (ring->rptr_save_reg) {
  796. uint32_t next_rptr = ring->wptr + 3 + 4 + 8;
  797. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  798. radeon_ring_write(ring, ((ring->rptr_save_reg -
  799. PACKET3_SET_CONFIG_REG_START) >> 2));
  800. radeon_ring_write(ring, next_rptr);
  801. }
  802. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  803. radeon_ring_write(ring,
  804. #ifdef __BIG_ENDIAN
  805. (2 << 0) |
  806. #endif
  807. (ib->gpu_addr & 0xFFFFFFFC));
  808. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  809. radeon_ring_write(ring, ib->length_dw |
  810. (ib->vm ? (ib->vm->id << 24) : 0));
  811. /* flush read cache over gart for this vmid */
  812. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  813. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  814. radeon_ring_write(ring, ib->vm ? ib->vm->id : 0);
  815. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  816. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
  817. radeon_ring_write(ring, 0xFFFFFFFF);
  818. radeon_ring_write(ring, 0);
  819. radeon_ring_write(ring, 10); /* poll interval */
  820. }
  821. static void cayman_cp_enable(struct radeon_device *rdev, bool enable)
  822. {
  823. if (enable)
  824. WREG32(CP_ME_CNTL, 0);
  825. else {
  826. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  827. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  828. WREG32(SCRATCH_UMSK, 0);
  829. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  830. }
  831. }
  832. static int cayman_cp_load_microcode(struct radeon_device *rdev)
  833. {
  834. const __be32 *fw_data;
  835. int i;
  836. if (!rdev->me_fw || !rdev->pfp_fw)
  837. return -EINVAL;
  838. cayman_cp_enable(rdev, false);
  839. fw_data = (const __be32 *)rdev->pfp_fw->data;
  840. WREG32(CP_PFP_UCODE_ADDR, 0);
  841. for (i = 0; i < CAYMAN_PFP_UCODE_SIZE; i++)
  842. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  843. WREG32(CP_PFP_UCODE_ADDR, 0);
  844. fw_data = (const __be32 *)rdev->me_fw->data;
  845. WREG32(CP_ME_RAM_WADDR, 0);
  846. for (i = 0; i < CAYMAN_PM4_UCODE_SIZE; i++)
  847. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  848. WREG32(CP_PFP_UCODE_ADDR, 0);
  849. WREG32(CP_ME_RAM_WADDR, 0);
  850. WREG32(CP_ME_RAM_RADDR, 0);
  851. return 0;
  852. }
  853. static int cayman_cp_start(struct radeon_device *rdev)
  854. {
  855. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  856. int r, i;
  857. r = radeon_ring_lock(rdev, ring, 7);
  858. if (r) {
  859. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  860. return r;
  861. }
  862. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  863. radeon_ring_write(ring, 0x1);
  864. radeon_ring_write(ring, 0x0);
  865. radeon_ring_write(ring, rdev->config.cayman.max_hw_contexts - 1);
  866. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  867. radeon_ring_write(ring, 0);
  868. radeon_ring_write(ring, 0);
  869. radeon_ring_unlock_commit(rdev, ring);
  870. cayman_cp_enable(rdev, true);
  871. r = radeon_ring_lock(rdev, ring, cayman_default_size + 19);
  872. if (r) {
  873. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  874. return r;
  875. }
  876. /* setup clear context state */
  877. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  878. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  879. for (i = 0; i < cayman_default_size; i++)
  880. radeon_ring_write(ring, cayman_default_state[i]);
  881. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  882. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  883. /* set clear context state */
  884. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  885. radeon_ring_write(ring, 0);
  886. /* SQ_VTX_BASE_VTX_LOC */
  887. radeon_ring_write(ring, 0xc0026f00);
  888. radeon_ring_write(ring, 0x00000000);
  889. radeon_ring_write(ring, 0x00000000);
  890. radeon_ring_write(ring, 0x00000000);
  891. /* Clear consts */
  892. radeon_ring_write(ring, 0xc0036f00);
  893. radeon_ring_write(ring, 0x00000bc4);
  894. radeon_ring_write(ring, 0xffffffff);
  895. radeon_ring_write(ring, 0xffffffff);
  896. radeon_ring_write(ring, 0xffffffff);
  897. radeon_ring_write(ring, 0xc0026900);
  898. radeon_ring_write(ring, 0x00000316);
  899. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  900. radeon_ring_write(ring, 0x00000010); /* */
  901. radeon_ring_unlock_commit(rdev, ring);
  902. /* XXX init other rings */
  903. return 0;
  904. }
  905. static void cayman_cp_fini(struct radeon_device *rdev)
  906. {
  907. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  908. cayman_cp_enable(rdev, false);
  909. radeon_ring_fini(rdev, ring);
  910. radeon_scratch_free(rdev, ring->rptr_save_reg);
  911. }
  912. static int cayman_cp_resume(struct radeon_device *rdev)
  913. {
  914. static const int ridx[] = {
  915. RADEON_RING_TYPE_GFX_INDEX,
  916. CAYMAN_RING_TYPE_CP1_INDEX,
  917. CAYMAN_RING_TYPE_CP2_INDEX
  918. };
  919. static const unsigned cp_rb_cntl[] = {
  920. CP_RB0_CNTL,
  921. CP_RB1_CNTL,
  922. CP_RB2_CNTL,
  923. };
  924. static const unsigned cp_rb_rptr_addr[] = {
  925. CP_RB0_RPTR_ADDR,
  926. CP_RB1_RPTR_ADDR,
  927. CP_RB2_RPTR_ADDR
  928. };
  929. static const unsigned cp_rb_rptr_addr_hi[] = {
  930. CP_RB0_RPTR_ADDR_HI,
  931. CP_RB1_RPTR_ADDR_HI,
  932. CP_RB2_RPTR_ADDR_HI
  933. };
  934. static const unsigned cp_rb_base[] = {
  935. CP_RB0_BASE,
  936. CP_RB1_BASE,
  937. CP_RB2_BASE
  938. };
  939. struct radeon_ring *ring;
  940. int i, r;
  941. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  942. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  943. SOFT_RESET_PA |
  944. SOFT_RESET_SH |
  945. SOFT_RESET_VGT |
  946. SOFT_RESET_SPI |
  947. SOFT_RESET_SX));
  948. RREG32(GRBM_SOFT_RESET);
  949. mdelay(15);
  950. WREG32(GRBM_SOFT_RESET, 0);
  951. RREG32(GRBM_SOFT_RESET);
  952. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  953. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  954. /* Set the write pointer delay */
  955. WREG32(CP_RB_WPTR_DELAY, 0);
  956. WREG32(CP_DEBUG, (1 << 27));
  957. /* set the wb address whether it's enabled or not */
  958. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  959. WREG32(SCRATCH_UMSK, 0xff);
  960. for (i = 0; i < 3; ++i) {
  961. uint32_t rb_cntl;
  962. uint64_t addr;
  963. /* Set ring buffer size */
  964. ring = &rdev->ring[ridx[i]];
  965. rb_cntl = drm_order(ring->ring_size / 8);
  966. rb_cntl |= drm_order(RADEON_GPU_PAGE_SIZE/8) << 8;
  967. #ifdef __BIG_ENDIAN
  968. rb_cntl |= BUF_SWAP_32BIT;
  969. #endif
  970. WREG32(cp_rb_cntl[i], rb_cntl);
  971. /* set the wb address whether it's enabled or not */
  972. addr = rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET;
  973. WREG32(cp_rb_rptr_addr[i], addr & 0xFFFFFFFC);
  974. WREG32(cp_rb_rptr_addr_hi[i], upper_32_bits(addr) & 0xFF);
  975. }
  976. /* set the rb base addr, this causes an internal reset of ALL rings */
  977. for (i = 0; i < 3; ++i) {
  978. ring = &rdev->ring[ridx[i]];
  979. WREG32(cp_rb_base[i], ring->gpu_addr >> 8);
  980. }
  981. for (i = 0; i < 3; ++i) {
  982. /* Initialize the ring buffer's read and write pointers */
  983. ring = &rdev->ring[ridx[i]];
  984. WREG32_P(cp_rb_cntl[i], RB_RPTR_WR_ENA, ~RB_RPTR_WR_ENA);
  985. ring->rptr = ring->wptr = 0;
  986. WREG32(ring->rptr_reg, ring->rptr);
  987. WREG32(ring->wptr_reg, ring->wptr);
  988. mdelay(1);
  989. WREG32_P(cp_rb_cntl[i], 0, ~RB_RPTR_WR_ENA);
  990. }
  991. /* start the rings */
  992. cayman_cp_start(rdev);
  993. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  994. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  995. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  996. /* this only test cp0 */
  997. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  998. if (r) {
  999. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1000. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1001. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1002. return r;
  1003. }
  1004. return 0;
  1005. }
  1006. /*
  1007. * DMA
  1008. * Starting with R600, the GPU has an asynchronous
  1009. * DMA engine. The programming model is very similar
  1010. * to the 3D engine (ring buffer, IBs, etc.), but the
  1011. * DMA controller has it's own packet format that is
  1012. * different form the PM4 format used by the 3D engine.
  1013. * It supports copying data, writing embedded data,
  1014. * solid fills, and a number of other things. It also
  1015. * has support for tiling/detiling of buffers.
  1016. * Cayman and newer support two asynchronous DMA engines.
  1017. */
  1018. /**
  1019. * cayman_dma_ring_ib_execute - Schedule an IB on the DMA engine
  1020. *
  1021. * @rdev: radeon_device pointer
  1022. * @ib: IB object to schedule
  1023. *
  1024. * Schedule an IB in the DMA ring (cayman-SI).
  1025. */
  1026. void cayman_dma_ring_ib_execute(struct radeon_device *rdev,
  1027. struct radeon_ib *ib)
  1028. {
  1029. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1030. if (rdev->wb.enabled) {
  1031. u32 next_rptr = ring->wptr + 4;
  1032. while ((next_rptr & 7) != 5)
  1033. next_rptr++;
  1034. next_rptr += 3;
  1035. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  1036. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1037. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
  1038. radeon_ring_write(ring, next_rptr);
  1039. }
  1040. /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
  1041. * Pad as necessary with NOPs.
  1042. */
  1043. while ((ring->wptr & 7) != 5)
  1044. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1045. radeon_ring_write(ring, DMA_IB_PACKET(DMA_PACKET_INDIRECT_BUFFER, ib->vm ? ib->vm->id : 0, 0));
  1046. radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
  1047. radeon_ring_write(ring, (ib->length_dw << 12) | (upper_32_bits(ib->gpu_addr) & 0xFF));
  1048. }
  1049. /**
  1050. * cayman_dma_stop - stop the async dma engines
  1051. *
  1052. * @rdev: radeon_device pointer
  1053. *
  1054. * Stop the async dma engines (cayman-SI).
  1055. */
  1056. void cayman_dma_stop(struct radeon_device *rdev)
  1057. {
  1058. u32 rb_cntl;
  1059. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1060. /* dma0 */
  1061. rb_cntl = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  1062. rb_cntl &= ~DMA_RB_ENABLE;
  1063. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, rb_cntl);
  1064. /* dma1 */
  1065. rb_cntl = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  1066. rb_cntl &= ~DMA_RB_ENABLE;
  1067. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, rb_cntl);
  1068. rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
  1069. rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready = false;
  1070. }
  1071. /**
  1072. * cayman_dma_resume - setup and start the async dma engines
  1073. *
  1074. * @rdev: radeon_device pointer
  1075. *
  1076. * Set up the DMA ring buffers and enable them. (cayman-SI).
  1077. * Returns 0 for success, error for failure.
  1078. */
  1079. int cayman_dma_resume(struct radeon_device *rdev)
  1080. {
  1081. struct radeon_ring *ring;
  1082. u32 rb_cntl, dma_cntl, ib_cntl;
  1083. u32 rb_bufsz;
  1084. u32 reg_offset, wb_offset;
  1085. int i, r;
  1086. /* Reset dma */
  1087. WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA | SOFT_RESET_DMA1);
  1088. RREG32(SRBM_SOFT_RESET);
  1089. udelay(50);
  1090. WREG32(SRBM_SOFT_RESET, 0);
  1091. for (i = 0; i < 2; i++) {
  1092. if (i == 0) {
  1093. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  1094. reg_offset = DMA0_REGISTER_OFFSET;
  1095. wb_offset = R600_WB_DMA_RPTR_OFFSET;
  1096. } else {
  1097. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  1098. reg_offset = DMA1_REGISTER_OFFSET;
  1099. wb_offset = CAYMAN_WB_DMA1_RPTR_OFFSET;
  1100. }
  1101. WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL + reg_offset, 0);
  1102. WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL + reg_offset, 0);
  1103. /* Set ring buffer size in dwords */
  1104. rb_bufsz = drm_order(ring->ring_size / 4);
  1105. rb_cntl = rb_bufsz << 1;
  1106. #ifdef __BIG_ENDIAN
  1107. rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
  1108. #endif
  1109. WREG32(DMA_RB_CNTL + reg_offset, rb_cntl);
  1110. /* Initialize the ring buffer's read and write pointers */
  1111. WREG32(DMA_RB_RPTR + reg_offset, 0);
  1112. WREG32(DMA_RB_WPTR + reg_offset, 0);
  1113. /* set the wb address whether it's enabled or not */
  1114. WREG32(DMA_RB_RPTR_ADDR_HI + reg_offset,
  1115. upper_32_bits(rdev->wb.gpu_addr + wb_offset) & 0xFF);
  1116. WREG32(DMA_RB_RPTR_ADDR_LO + reg_offset,
  1117. ((rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  1118. if (rdev->wb.enabled)
  1119. rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
  1120. WREG32(DMA_RB_BASE + reg_offset, ring->gpu_addr >> 8);
  1121. /* enable DMA IBs */
  1122. ib_cntl = DMA_IB_ENABLE | CMD_VMID_FORCE;
  1123. #ifdef __BIG_ENDIAN
  1124. ib_cntl |= DMA_IB_SWAP_ENABLE;
  1125. #endif
  1126. WREG32(DMA_IB_CNTL + reg_offset, ib_cntl);
  1127. dma_cntl = RREG32(DMA_CNTL + reg_offset);
  1128. dma_cntl &= ~CTXEMPTY_INT_ENABLE;
  1129. WREG32(DMA_CNTL + reg_offset, dma_cntl);
  1130. ring->wptr = 0;
  1131. WREG32(DMA_RB_WPTR + reg_offset, ring->wptr << 2);
  1132. ring->rptr = RREG32(DMA_RB_RPTR + reg_offset) >> 2;
  1133. WREG32(DMA_RB_CNTL + reg_offset, rb_cntl | DMA_RB_ENABLE);
  1134. ring->ready = true;
  1135. r = radeon_ring_test(rdev, ring->idx, ring);
  1136. if (r) {
  1137. ring->ready = false;
  1138. return r;
  1139. }
  1140. }
  1141. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  1142. return 0;
  1143. }
  1144. /**
  1145. * cayman_dma_fini - tear down the async dma engines
  1146. *
  1147. * @rdev: radeon_device pointer
  1148. *
  1149. * Stop the async dma engines and free the rings (cayman-SI).
  1150. */
  1151. void cayman_dma_fini(struct radeon_device *rdev)
  1152. {
  1153. cayman_dma_stop(rdev);
  1154. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  1155. radeon_ring_fini(rdev, &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX]);
  1156. }
  1157. static int cayman_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1158. {
  1159. struct evergreen_mc_save save;
  1160. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  1161. u32 tmp;
  1162. int ret = 0;
  1163. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  1164. reset_mask &= ~(RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP);
  1165. if (RREG32(DMA_STATUS_REG) & DMA_IDLE)
  1166. reset_mask &= ~RADEON_RESET_DMA;
  1167. if (reset_mask == 0)
  1168. return 0;
  1169. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1170. evergreen_print_gpu_status_regs(rdev);
  1171. dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_ADDR 0x%08X\n",
  1172. RREG32(0x14F8));
  1173. dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_STATUS 0x%08X\n",
  1174. RREG32(0x14D8));
  1175. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1176. RREG32(0x14FC));
  1177. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1178. RREG32(0x14DC));
  1179. r600_set_bios_scratch_engine_hung(rdev, true);
  1180. evergreen_mc_stop(rdev, &save);
  1181. if (evergreen_mc_wait_for_idle(rdev)) {
  1182. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1183. }
  1184. /* Disable CP parsing/prefetching */
  1185. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1186. if (reset_mask & RADEON_RESET_DMA) {
  1187. /* dma0 */
  1188. tmp = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  1189. tmp &= ~DMA_RB_ENABLE;
  1190. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, tmp);
  1191. /* dma1 */
  1192. tmp = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  1193. tmp &= ~DMA_RB_ENABLE;
  1194. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, tmp);
  1195. }
  1196. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
  1197. grbm_soft_reset = SOFT_RESET_CB |
  1198. SOFT_RESET_DB |
  1199. SOFT_RESET_GDS |
  1200. SOFT_RESET_PA |
  1201. SOFT_RESET_SC |
  1202. SOFT_RESET_SPI |
  1203. SOFT_RESET_SH |
  1204. SOFT_RESET_SX |
  1205. SOFT_RESET_TC |
  1206. SOFT_RESET_TA |
  1207. SOFT_RESET_VGT |
  1208. SOFT_RESET_IA;
  1209. }
  1210. if (reset_mask & RADEON_RESET_CP) {
  1211. grbm_soft_reset |= SOFT_RESET_CP | SOFT_RESET_VGT;
  1212. srbm_soft_reset |= SOFT_RESET_GRBM;
  1213. }
  1214. if (reset_mask & RADEON_RESET_DMA)
  1215. srbm_soft_reset |= SOFT_RESET_DMA | SOFT_RESET_DMA1;
  1216. if (grbm_soft_reset) {
  1217. tmp = RREG32(GRBM_SOFT_RESET);
  1218. tmp |= grbm_soft_reset;
  1219. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  1220. WREG32(GRBM_SOFT_RESET, tmp);
  1221. tmp = RREG32(GRBM_SOFT_RESET);
  1222. udelay(50);
  1223. tmp &= ~grbm_soft_reset;
  1224. WREG32(GRBM_SOFT_RESET, tmp);
  1225. tmp = RREG32(GRBM_SOFT_RESET);
  1226. }
  1227. if (srbm_soft_reset) {
  1228. tmp = RREG32(SRBM_SOFT_RESET);
  1229. tmp |= srbm_soft_reset;
  1230. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1231. WREG32(SRBM_SOFT_RESET, tmp);
  1232. tmp = RREG32(SRBM_SOFT_RESET);
  1233. udelay(50);
  1234. tmp &= ~srbm_soft_reset;
  1235. WREG32(SRBM_SOFT_RESET, tmp);
  1236. tmp = RREG32(SRBM_SOFT_RESET);
  1237. }
  1238. /* Wait a little for things to settle down */
  1239. udelay(50);
  1240. evergreen_mc_resume(rdev, &save);
  1241. udelay(50);
  1242. #if 0
  1243. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP)) {
  1244. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  1245. ret = -EAGAIN;
  1246. }
  1247. if (reset_mask & RADEON_RESET_DMA) {
  1248. if (!(RREG32(DMA_STATUS_REG) & DMA_IDLE))
  1249. ret = -EAGAIN;
  1250. }
  1251. #endif
  1252. if (!ret)
  1253. r600_set_bios_scratch_engine_hung(rdev, false);
  1254. evergreen_print_gpu_status_regs(rdev);
  1255. return 0;
  1256. }
  1257. int cayman_asic_reset(struct radeon_device *rdev)
  1258. {
  1259. return cayman_gpu_soft_reset(rdev, (RADEON_RESET_GFX |
  1260. RADEON_RESET_COMPUTE |
  1261. RADEON_RESET_DMA |
  1262. RADEON_RESET_CP));
  1263. }
  1264. /**
  1265. * cayman_dma_is_lockup - Check if the DMA engine is locked up
  1266. *
  1267. * @rdev: radeon_device pointer
  1268. * @ring: radeon_ring structure holding ring information
  1269. *
  1270. * Check if the async DMA engine is locked up (cayman-SI).
  1271. * Returns true if the engine appears to be locked up, false if not.
  1272. */
  1273. bool cayman_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1274. {
  1275. u32 dma_status_reg;
  1276. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  1277. dma_status_reg = RREG32(DMA_STATUS_REG + DMA0_REGISTER_OFFSET);
  1278. else
  1279. dma_status_reg = RREG32(DMA_STATUS_REG + DMA1_REGISTER_OFFSET);
  1280. if (dma_status_reg & DMA_IDLE) {
  1281. radeon_ring_lockup_update(ring);
  1282. return false;
  1283. }
  1284. /* force ring activities */
  1285. radeon_ring_force_activity(rdev, ring);
  1286. return radeon_ring_test_lockup(rdev, ring);
  1287. }
  1288. static int cayman_startup(struct radeon_device *rdev)
  1289. {
  1290. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1291. int r;
  1292. /* enable pcie gen2 link */
  1293. evergreen_pcie_gen2_enable(rdev);
  1294. if (rdev->flags & RADEON_IS_IGP) {
  1295. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1296. r = ni_init_microcode(rdev);
  1297. if (r) {
  1298. DRM_ERROR("Failed to load firmware!\n");
  1299. return r;
  1300. }
  1301. }
  1302. } else {
  1303. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  1304. r = ni_init_microcode(rdev);
  1305. if (r) {
  1306. DRM_ERROR("Failed to load firmware!\n");
  1307. return r;
  1308. }
  1309. }
  1310. r = ni_mc_load_microcode(rdev);
  1311. if (r) {
  1312. DRM_ERROR("Failed to load MC firmware!\n");
  1313. return r;
  1314. }
  1315. }
  1316. r = r600_vram_scratch_init(rdev);
  1317. if (r)
  1318. return r;
  1319. evergreen_mc_program(rdev);
  1320. r = cayman_pcie_gart_enable(rdev);
  1321. if (r)
  1322. return r;
  1323. cayman_gpu_init(rdev);
  1324. r = evergreen_blit_init(rdev);
  1325. if (r) {
  1326. r600_blit_fini(rdev);
  1327. rdev->asic->copy.copy = NULL;
  1328. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1329. }
  1330. /* allocate rlc buffers */
  1331. if (rdev->flags & RADEON_IS_IGP) {
  1332. r = si_rlc_init(rdev);
  1333. if (r) {
  1334. DRM_ERROR("Failed to init rlc BOs!\n");
  1335. return r;
  1336. }
  1337. }
  1338. /* allocate wb buffer */
  1339. r = radeon_wb_init(rdev);
  1340. if (r)
  1341. return r;
  1342. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  1343. if (r) {
  1344. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1345. return r;
  1346. }
  1347. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  1348. if (r) {
  1349. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1350. return r;
  1351. }
  1352. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  1353. if (r) {
  1354. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1355. return r;
  1356. }
  1357. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  1358. if (r) {
  1359. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  1360. return r;
  1361. }
  1362. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  1363. if (r) {
  1364. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  1365. return r;
  1366. }
  1367. /* Enable IRQ */
  1368. r = r600_irq_init(rdev);
  1369. if (r) {
  1370. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1371. radeon_irq_kms_fini(rdev);
  1372. return r;
  1373. }
  1374. evergreen_irq_set(rdev);
  1375. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1376. CP_RB0_RPTR, CP_RB0_WPTR,
  1377. 0, 0xfffff, RADEON_CP_PACKET2);
  1378. if (r)
  1379. return r;
  1380. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  1381. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  1382. DMA_RB_RPTR + DMA0_REGISTER_OFFSET,
  1383. DMA_RB_WPTR + DMA0_REGISTER_OFFSET,
  1384. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1385. if (r)
  1386. return r;
  1387. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  1388. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  1389. DMA_RB_RPTR + DMA1_REGISTER_OFFSET,
  1390. DMA_RB_WPTR + DMA1_REGISTER_OFFSET,
  1391. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1392. if (r)
  1393. return r;
  1394. r = cayman_cp_load_microcode(rdev);
  1395. if (r)
  1396. return r;
  1397. r = cayman_cp_resume(rdev);
  1398. if (r)
  1399. return r;
  1400. r = cayman_dma_resume(rdev);
  1401. if (r)
  1402. return r;
  1403. r = radeon_ib_pool_init(rdev);
  1404. if (r) {
  1405. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1406. return r;
  1407. }
  1408. r = radeon_vm_manager_init(rdev);
  1409. if (r) {
  1410. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  1411. return r;
  1412. }
  1413. r = r600_audio_init(rdev);
  1414. if (r)
  1415. return r;
  1416. return 0;
  1417. }
  1418. int cayman_resume(struct radeon_device *rdev)
  1419. {
  1420. int r;
  1421. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1422. * posting will perform necessary task to bring back GPU into good
  1423. * shape.
  1424. */
  1425. /* post card */
  1426. atom_asic_init(rdev->mode_info.atom_context);
  1427. rdev->accel_working = true;
  1428. r = cayman_startup(rdev);
  1429. if (r) {
  1430. DRM_ERROR("cayman startup failed on resume\n");
  1431. rdev->accel_working = false;
  1432. return r;
  1433. }
  1434. return r;
  1435. }
  1436. int cayman_suspend(struct radeon_device *rdev)
  1437. {
  1438. r600_audio_fini(rdev);
  1439. cayman_cp_enable(rdev, false);
  1440. cayman_dma_stop(rdev);
  1441. evergreen_irq_suspend(rdev);
  1442. radeon_wb_disable(rdev);
  1443. cayman_pcie_gart_disable(rdev);
  1444. return 0;
  1445. }
  1446. /* Plan is to move initialization in that function and use
  1447. * helper function so that radeon_device_init pretty much
  1448. * do nothing more than calling asic specific function. This
  1449. * should also allow to remove a bunch of callback function
  1450. * like vram_info.
  1451. */
  1452. int cayman_init(struct radeon_device *rdev)
  1453. {
  1454. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1455. int r;
  1456. /* Read BIOS */
  1457. if (!radeon_get_bios(rdev)) {
  1458. if (ASIC_IS_AVIVO(rdev))
  1459. return -EINVAL;
  1460. }
  1461. /* Must be an ATOMBIOS */
  1462. if (!rdev->is_atom_bios) {
  1463. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  1464. return -EINVAL;
  1465. }
  1466. r = radeon_atombios_init(rdev);
  1467. if (r)
  1468. return r;
  1469. /* Post card if necessary */
  1470. if (!radeon_card_posted(rdev)) {
  1471. if (!rdev->bios) {
  1472. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1473. return -EINVAL;
  1474. }
  1475. DRM_INFO("GPU not posted. posting now...\n");
  1476. atom_asic_init(rdev->mode_info.atom_context);
  1477. }
  1478. /* Initialize scratch registers */
  1479. r600_scratch_init(rdev);
  1480. /* Initialize surface registers */
  1481. radeon_surface_init(rdev);
  1482. /* Initialize clocks */
  1483. radeon_get_clock_info(rdev->ddev);
  1484. /* Fence driver */
  1485. r = radeon_fence_driver_init(rdev);
  1486. if (r)
  1487. return r;
  1488. /* initialize memory controller */
  1489. r = evergreen_mc_init(rdev);
  1490. if (r)
  1491. return r;
  1492. /* Memory manager */
  1493. r = radeon_bo_init(rdev);
  1494. if (r)
  1495. return r;
  1496. r = radeon_irq_kms_init(rdev);
  1497. if (r)
  1498. return r;
  1499. ring->ring_obj = NULL;
  1500. r600_ring_init(rdev, ring, 1024 * 1024);
  1501. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  1502. ring->ring_obj = NULL;
  1503. r600_ring_init(rdev, ring, 64 * 1024);
  1504. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  1505. ring->ring_obj = NULL;
  1506. r600_ring_init(rdev, ring, 64 * 1024);
  1507. rdev->ih.ring_obj = NULL;
  1508. r600_ih_ring_init(rdev, 64 * 1024);
  1509. r = r600_pcie_gart_init(rdev);
  1510. if (r)
  1511. return r;
  1512. rdev->accel_working = true;
  1513. r = cayman_startup(rdev);
  1514. if (r) {
  1515. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1516. cayman_cp_fini(rdev);
  1517. cayman_dma_fini(rdev);
  1518. r600_irq_fini(rdev);
  1519. if (rdev->flags & RADEON_IS_IGP)
  1520. si_rlc_fini(rdev);
  1521. radeon_wb_fini(rdev);
  1522. radeon_ib_pool_fini(rdev);
  1523. radeon_vm_manager_fini(rdev);
  1524. radeon_irq_kms_fini(rdev);
  1525. cayman_pcie_gart_fini(rdev);
  1526. rdev->accel_working = false;
  1527. }
  1528. /* Don't start up if the MC ucode is missing.
  1529. * The default clocks and voltages before the MC ucode
  1530. * is loaded are not suffient for advanced operations.
  1531. *
  1532. * We can skip this check for TN, because there is no MC
  1533. * ucode.
  1534. */
  1535. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  1536. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  1537. return -EINVAL;
  1538. }
  1539. return 0;
  1540. }
  1541. void cayman_fini(struct radeon_device *rdev)
  1542. {
  1543. r600_blit_fini(rdev);
  1544. cayman_cp_fini(rdev);
  1545. cayman_dma_fini(rdev);
  1546. r600_irq_fini(rdev);
  1547. if (rdev->flags & RADEON_IS_IGP)
  1548. si_rlc_fini(rdev);
  1549. radeon_wb_fini(rdev);
  1550. radeon_vm_manager_fini(rdev);
  1551. radeon_ib_pool_fini(rdev);
  1552. radeon_irq_kms_fini(rdev);
  1553. cayman_pcie_gart_fini(rdev);
  1554. r600_vram_scratch_fini(rdev);
  1555. radeon_gem_fini(rdev);
  1556. radeon_fence_driver_fini(rdev);
  1557. radeon_bo_fini(rdev);
  1558. radeon_atombios_fini(rdev);
  1559. kfree(rdev->bios);
  1560. rdev->bios = NULL;
  1561. }
  1562. /*
  1563. * vm
  1564. */
  1565. int cayman_vm_init(struct radeon_device *rdev)
  1566. {
  1567. /* number of VMs */
  1568. rdev->vm_manager.nvm = 8;
  1569. /* base offset of vram pages */
  1570. if (rdev->flags & RADEON_IS_IGP) {
  1571. u64 tmp = RREG32(FUS_MC_VM_FB_OFFSET);
  1572. tmp <<= 22;
  1573. rdev->vm_manager.vram_base_offset = tmp;
  1574. } else
  1575. rdev->vm_manager.vram_base_offset = 0;
  1576. return 0;
  1577. }
  1578. void cayman_vm_fini(struct radeon_device *rdev)
  1579. {
  1580. }
  1581. #define R600_ENTRY_VALID (1 << 0)
  1582. #define R600_PTE_SYSTEM (1 << 1)
  1583. #define R600_PTE_SNOOPED (1 << 2)
  1584. #define R600_PTE_READABLE (1 << 5)
  1585. #define R600_PTE_WRITEABLE (1 << 6)
  1586. uint32_t cayman_vm_page_flags(struct radeon_device *rdev, uint32_t flags)
  1587. {
  1588. uint32_t r600_flags = 0;
  1589. r600_flags |= (flags & RADEON_VM_PAGE_VALID) ? R600_ENTRY_VALID : 0;
  1590. r600_flags |= (flags & RADEON_VM_PAGE_READABLE) ? R600_PTE_READABLE : 0;
  1591. r600_flags |= (flags & RADEON_VM_PAGE_WRITEABLE) ? R600_PTE_WRITEABLE : 0;
  1592. if (flags & RADEON_VM_PAGE_SYSTEM) {
  1593. r600_flags |= R600_PTE_SYSTEM;
  1594. r600_flags |= (flags & RADEON_VM_PAGE_SNOOPED) ? R600_PTE_SNOOPED : 0;
  1595. }
  1596. return r600_flags;
  1597. }
  1598. /**
  1599. * cayman_vm_set_page - update the page tables using the CP
  1600. *
  1601. * @rdev: radeon_device pointer
  1602. * @pe: addr of the page entry
  1603. * @addr: dst addr to write into pe
  1604. * @count: number of page entries to update
  1605. * @incr: increase next addr by incr bytes
  1606. * @flags: access flags
  1607. *
  1608. * Update the page tables using the CP (cayman-si).
  1609. */
  1610. void cayman_vm_set_page(struct radeon_device *rdev, uint64_t pe,
  1611. uint64_t addr, unsigned count,
  1612. uint32_t incr, uint32_t flags)
  1613. {
  1614. struct radeon_ring *ring = &rdev->ring[rdev->asic->vm.pt_ring_index];
  1615. uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
  1616. uint64_t value;
  1617. unsigned ndw;
  1618. if (rdev->asic->vm.pt_ring_index == RADEON_RING_TYPE_GFX_INDEX) {
  1619. while (count) {
  1620. ndw = 1 + count * 2;
  1621. if (ndw > 0x3FFF)
  1622. ndw = 0x3FFF;
  1623. radeon_ring_write(ring, PACKET3(PACKET3_ME_WRITE, ndw));
  1624. radeon_ring_write(ring, pe);
  1625. radeon_ring_write(ring, upper_32_bits(pe) & 0xff);
  1626. for (; ndw > 1; ndw -= 2, --count, pe += 8) {
  1627. if (flags & RADEON_VM_PAGE_SYSTEM) {
  1628. value = radeon_vm_map_gart(rdev, addr);
  1629. value &= 0xFFFFFFFFFFFFF000ULL;
  1630. } else if (flags & RADEON_VM_PAGE_VALID) {
  1631. value = addr;
  1632. } else {
  1633. value = 0;
  1634. }
  1635. addr += incr;
  1636. value |= r600_flags;
  1637. radeon_ring_write(ring, value);
  1638. radeon_ring_write(ring, upper_32_bits(value));
  1639. }
  1640. }
  1641. } else {
  1642. while (count) {
  1643. ndw = count * 2;
  1644. if (ndw > 0xFFFFE)
  1645. ndw = 0xFFFFE;
  1646. /* for non-physically contiguous pages (system) */
  1647. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, ndw));
  1648. radeon_ring_write(ring, pe);
  1649. radeon_ring_write(ring, upper_32_bits(pe) & 0xff);
  1650. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  1651. if (flags & RADEON_VM_PAGE_SYSTEM) {
  1652. value = radeon_vm_map_gart(rdev, addr);
  1653. value &= 0xFFFFFFFFFFFFF000ULL;
  1654. } else if (flags & RADEON_VM_PAGE_VALID) {
  1655. value = addr;
  1656. } else {
  1657. value = 0;
  1658. }
  1659. addr += incr;
  1660. value |= r600_flags;
  1661. radeon_ring_write(ring, value);
  1662. radeon_ring_write(ring, upper_32_bits(value));
  1663. }
  1664. }
  1665. }
  1666. }
  1667. /**
  1668. * cayman_vm_flush - vm flush using the CP
  1669. *
  1670. * @rdev: radeon_device pointer
  1671. *
  1672. * Update the page table base and flush the VM TLB
  1673. * using the CP (cayman-si).
  1674. */
  1675. void cayman_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  1676. {
  1677. struct radeon_ring *ring = &rdev->ring[ridx];
  1678. if (vm == NULL)
  1679. return;
  1680. radeon_ring_write(ring, PACKET0(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2), 0));
  1681. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  1682. /* flush hdp cache */
  1683. radeon_ring_write(ring, PACKET0(HDP_MEM_COHERENCY_FLUSH_CNTL, 0));
  1684. radeon_ring_write(ring, 0x1);
  1685. /* bits 0-7 are the VM contexts0-7 */
  1686. radeon_ring_write(ring, PACKET0(VM_INVALIDATE_REQUEST, 0));
  1687. radeon_ring_write(ring, 1 << vm->id);
  1688. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  1689. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  1690. radeon_ring_write(ring, 0x0);
  1691. }
  1692. void cayman_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  1693. {
  1694. struct radeon_ring *ring = &rdev->ring[ridx];
  1695. if (vm == NULL)
  1696. return;
  1697. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
  1698. radeon_ring_write(ring, (0xf << 16) | ((VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2));
  1699. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  1700. /* flush hdp cache */
  1701. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
  1702. radeon_ring_write(ring, (0xf << 16) | (HDP_MEM_COHERENCY_FLUSH_CNTL >> 2));
  1703. radeon_ring_write(ring, 1);
  1704. /* bits 0-7 are the VM contexts0-7 */
  1705. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
  1706. radeon_ring_write(ring, (0xf << 16) | (VM_INVALIDATE_REQUEST >> 2));
  1707. radeon_ring_write(ring, 1 << vm->id);
  1708. }