tusb6010.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270
  1. /*
  2. * TUSB6010 USB 2.0 OTG Dual Role controller
  3. *
  4. * Copyright (C) 2006 Nokia Corporation
  5. * Tony Lindgren <tony@atomide.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * Notes:
  12. * - Driver assumes that interface to external host (main CPU) is
  13. * configured for NOR FLASH interface instead of VLYNQ serial
  14. * interface.
  15. */
  16. #include <linux/module.h>
  17. #include <linux/kernel.h>
  18. #include <linux/errno.h>
  19. #include <linux/init.h>
  20. #include <linux/usb.h>
  21. #include <linux/irq.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/dma-mapping.h>
  24. #include "musb_core.h"
  25. static void tusb_musb_set_vbus(struct musb *musb, int is_on);
  26. #define TUSB_REV_MAJOR(reg_val) ((reg_val >> 4) & 0xf)
  27. #define TUSB_REV_MINOR(reg_val) (reg_val & 0xf)
  28. /*
  29. * Checks the revision. We need to use the DMA register as 3.0 does not
  30. * have correct versions for TUSB_PRCM_REV or TUSB_INT_CTRL_REV.
  31. */
  32. u8 tusb_get_revision(struct musb *musb)
  33. {
  34. void __iomem *tbase = musb->ctrl_base;
  35. u32 die_id;
  36. u8 rev;
  37. rev = musb_readl(tbase, TUSB_DMA_CTRL_REV) & 0xff;
  38. if (TUSB_REV_MAJOR(rev) == 3) {
  39. die_id = TUSB_DIDR1_HI_CHIP_REV(musb_readl(tbase,
  40. TUSB_DIDR1_HI));
  41. if (die_id >= TUSB_DIDR1_HI_REV_31)
  42. rev |= 1;
  43. }
  44. return rev;
  45. }
  46. static int tusb_print_revision(struct musb *musb)
  47. {
  48. void __iomem *tbase = musb->ctrl_base;
  49. u8 rev;
  50. rev = tusb_get_revision(musb);
  51. pr_info("tusb: %s%i.%i %s%i.%i %s%i.%i %s%i.%i %s%i %s%i.%i\n",
  52. "prcm",
  53. TUSB_REV_MAJOR(musb_readl(tbase, TUSB_PRCM_REV)),
  54. TUSB_REV_MINOR(musb_readl(tbase, TUSB_PRCM_REV)),
  55. "int",
  56. TUSB_REV_MAJOR(musb_readl(tbase, TUSB_INT_CTRL_REV)),
  57. TUSB_REV_MINOR(musb_readl(tbase, TUSB_INT_CTRL_REV)),
  58. "gpio",
  59. TUSB_REV_MAJOR(musb_readl(tbase, TUSB_GPIO_REV)),
  60. TUSB_REV_MINOR(musb_readl(tbase, TUSB_GPIO_REV)),
  61. "dma",
  62. TUSB_REV_MAJOR(musb_readl(tbase, TUSB_DMA_CTRL_REV)),
  63. TUSB_REV_MINOR(musb_readl(tbase, TUSB_DMA_CTRL_REV)),
  64. "dieid",
  65. TUSB_DIDR1_HI_CHIP_REV(musb_readl(tbase, TUSB_DIDR1_HI)),
  66. "rev",
  67. TUSB_REV_MAJOR(rev), TUSB_REV_MINOR(rev));
  68. return tusb_get_revision(musb);
  69. }
  70. #define WBUS_QUIRK_MASK (TUSB_PHY_OTG_CTRL_TESTM2 | TUSB_PHY_OTG_CTRL_TESTM1 \
  71. | TUSB_PHY_OTG_CTRL_TESTM0)
  72. /*
  73. * Workaround for spontaneous WBUS wake-up issue #2 for tusb3.0.
  74. * Disables power detection in PHY for the duration of idle.
  75. */
  76. static void tusb_wbus_quirk(struct musb *musb, int enabled)
  77. {
  78. void __iomem *tbase = musb->ctrl_base;
  79. static u32 phy_otg_ctrl, phy_otg_ena;
  80. u32 tmp;
  81. if (enabled) {
  82. phy_otg_ctrl = musb_readl(tbase, TUSB_PHY_OTG_CTRL);
  83. phy_otg_ena = musb_readl(tbase, TUSB_PHY_OTG_CTRL_ENABLE);
  84. tmp = TUSB_PHY_OTG_CTRL_WRPROTECT
  85. | phy_otg_ena | WBUS_QUIRK_MASK;
  86. musb_writel(tbase, TUSB_PHY_OTG_CTRL, tmp);
  87. tmp = phy_otg_ena & ~WBUS_QUIRK_MASK;
  88. tmp |= TUSB_PHY_OTG_CTRL_WRPROTECT | TUSB_PHY_OTG_CTRL_TESTM2;
  89. musb_writel(tbase, TUSB_PHY_OTG_CTRL_ENABLE, tmp);
  90. DBG(2, "Enabled tusb wbus quirk ctrl %08x ena %08x\n",
  91. musb_readl(tbase, TUSB_PHY_OTG_CTRL),
  92. musb_readl(tbase, TUSB_PHY_OTG_CTRL_ENABLE));
  93. } else if (musb_readl(tbase, TUSB_PHY_OTG_CTRL_ENABLE)
  94. & TUSB_PHY_OTG_CTRL_TESTM2) {
  95. tmp = TUSB_PHY_OTG_CTRL_WRPROTECT | phy_otg_ctrl;
  96. musb_writel(tbase, TUSB_PHY_OTG_CTRL, tmp);
  97. tmp = TUSB_PHY_OTG_CTRL_WRPROTECT | phy_otg_ena;
  98. musb_writel(tbase, TUSB_PHY_OTG_CTRL_ENABLE, tmp);
  99. DBG(2, "Disabled tusb wbus quirk ctrl %08x ena %08x\n",
  100. musb_readl(tbase, TUSB_PHY_OTG_CTRL),
  101. musb_readl(tbase, TUSB_PHY_OTG_CTRL_ENABLE));
  102. phy_otg_ctrl = 0;
  103. phy_otg_ena = 0;
  104. }
  105. }
  106. /*
  107. * TUSB 6010 may use a parallel bus that doesn't support byte ops;
  108. * so both loading and unloading FIFOs need explicit byte counts.
  109. */
  110. static inline void
  111. tusb_fifo_write_unaligned(void __iomem *fifo, const u8 *buf, u16 len)
  112. {
  113. u32 val;
  114. int i;
  115. if (len > 4) {
  116. for (i = 0; i < (len >> 2); i++) {
  117. memcpy(&val, buf, 4);
  118. musb_writel(fifo, 0, val);
  119. buf += 4;
  120. }
  121. len %= 4;
  122. }
  123. if (len > 0) {
  124. /* Write the rest 1 - 3 bytes to FIFO */
  125. memcpy(&val, buf, len);
  126. musb_writel(fifo, 0, val);
  127. }
  128. }
  129. static inline void tusb_fifo_read_unaligned(void __iomem *fifo,
  130. void __iomem *buf, u16 len)
  131. {
  132. u32 val;
  133. int i;
  134. if (len > 4) {
  135. for (i = 0; i < (len >> 2); i++) {
  136. val = musb_readl(fifo, 0);
  137. memcpy(buf, &val, 4);
  138. buf += 4;
  139. }
  140. len %= 4;
  141. }
  142. if (len > 0) {
  143. /* Read the rest 1 - 3 bytes from FIFO */
  144. val = musb_readl(fifo, 0);
  145. memcpy(buf, &val, len);
  146. }
  147. }
  148. void musb_write_fifo(struct musb_hw_ep *hw_ep, u16 len, const u8 *buf)
  149. {
  150. void __iomem *ep_conf = hw_ep->conf;
  151. void __iomem *fifo = hw_ep->fifo;
  152. u8 epnum = hw_ep->epnum;
  153. prefetch(buf);
  154. DBG(4, "%cX ep%d fifo %p count %d buf %p\n",
  155. 'T', epnum, fifo, len, buf);
  156. if (epnum)
  157. musb_writel(ep_conf, TUSB_EP_TX_OFFSET,
  158. TUSB_EP_CONFIG_XFR_SIZE(len));
  159. else
  160. musb_writel(ep_conf, 0, TUSB_EP0_CONFIG_DIR_TX |
  161. TUSB_EP0_CONFIG_XFR_SIZE(len));
  162. if (likely((0x01 & (unsigned long) buf) == 0)) {
  163. /* Best case is 32bit-aligned destination address */
  164. if ((0x02 & (unsigned long) buf) == 0) {
  165. if (len >= 4) {
  166. writesl(fifo, buf, len >> 2);
  167. buf += (len & ~0x03);
  168. len &= 0x03;
  169. }
  170. } else {
  171. if (len >= 2) {
  172. u32 val;
  173. int i;
  174. /* Cannot use writesw, fifo is 32-bit */
  175. for (i = 0; i < (len >> 2); i++) {
  176. val = (u32)(*(u16 *)buf);
  177. buf += 2;
  178. val |= (*(u16 *)buf) << 16;
  179. buf += 2;
  180. musb_writel(fifo, 0, val);
  181. }
  182. len &= 0x03;
  183. }
  184. }
  185. }
  186. if (len > 0)
  187. tusb_fifo_write_unaligned(fifo, buf, len);
  188. }
  189. void musb_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *buf)
  190. {
  191. void __iomem *ep_conf = hw_ep->conf;
  192. void __iomem *fifo = hw_ep->fifo;
  193. u8 epnum = hw_ep->epnum;
  194. DBG(4, "%cX ep%d fifo %p count %d buf %p\n",
  195. 'R', epnum, fifo, len, buf);
  196. if (epnum)
  197. musb_writel(ep_conf, TUSB_EP_RX_OFFSET,
  198. TUSB_EP_CONFIG_XFR_SIZE(len));
  199. else
  200. musb_writel(ep_conf, 0, TUSB_EP0_CONFIG_XFR_SIZE(len));
  201. if (likely((0x01 & (unsigned long) buf) == 0)) {
  202. /* Best case is 32bit-aligned destination address */
  203. if ((0x02 & (unsigned long) buf) == 0) {
  204. if (len >= 4) {
  205. readsl(fifo, buf, len >> 2);
  206. buf += (len & ~0x03);
  207. len &= 0x03;
  208. }
  209. } else {
  210. if (len >= 2) {
  211. u32 val;
  212. int i;
  213. /* Cannot use readsw, fifo is 32-bit */
  214. for (i = 0; i < (len >> 2); i++) {
  215. val = musb_readl(fifo, 0);
  216. *(u16 *)buf = (u16)(val & 0xffff);
  217. buf += 2;
  218. *(u16 *)buf = (u16)(val >> 16);
  219. buf += 2;
  220. }
  221. len &= 0x03;
  222. }
  223. }
  224. }
  225. if (len > 0)
  226. tusb_fifo_read_unaligned(fifo, buf, len);
  227. }
  228. static struct musb *the_musb;
  229. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  230. /* This is used by gadget drivers, and OTG transceiver logic, allowing
  231. * at most mA current to be drawn from VBUS during a Default-B session
  232. * (that is, while VBUS exceeds 4.4V). In Default-A (including pure host
  233. * mode), or low power Default-B sessions, something else supplies power.
  234. * Caller must take care of locking.
  235. */
  236. static int tusb_draw_power(struct otg_transceiver *x, unsigned mA)
  237. {
  238. struct musb *musb = the_musb;
  239. void __iomem *tbase = musb->ctrl_base;
  240. u32 reg;
  241. /*
  242. * Keep clock active when enabled. Note that this is not tied to
  243. * drawing VBUS, as with OTG mA can be less than musb->min_power.
  244. */
  245. if (musb->set_clock) {
  246. if (mA)
  247. musb->set_clock(musb->clock, 1);
  248. else
  249. musb->set_clock(musb->clock, 0);
  250. }
  251. /* tps65030 seems to consume max 100mA, with maybe 60mA available
  252. * (measured on one board) for things other than tps and tusb.
  253. *
  254. * Boards sharing the CPU clock with CLKIN will need to prevent
  255. * certain idle sleep states while the USB link is active.
  256. *
  257. * REVISIT we could use VBUS to supply only _one_ of { 1.5V, 3.3V }.
  258. * The actual current usage would be very board-specific. For now,
  259. * it's simpler to just use an aggregate (also board-specific).
  260. */
  261. if (x->default_a || mA < (musb->min_power << 1))
  262. mA = 0;
  263. reg = musb_readl(tbase, TUSB_PRCM_MNGMT);
  264. if (mA) {
  265. musb->is_bus_powered = 1;
  266. reg |= TUSB_PRCM_MNGMT_15_SW_EN | TUSB_PRCM_MNGMT_33_SW_EN;
  267. } else {
  268. musb->is_bus_powered = 0;
  269. reg &= ~(TUSB_PRCM_MNGMT_15_SW_EN | TUSB_PRCM_MNGMT_33_SW_EN);
  270. }
  271. musb_writel(tbase, TUSB_PRCM_MNGMT, reg);
  272. DBG(2, "draw max %d mA VBUS\n", mA);
  273. return 0;
  274. }
  275. #else
  276. #define tusb_draw_power NULL
  277. #endif
  278. /* workaround for issue 13: change clock during chip idle
  279. * (to be fixed in rev3 silicon) ... symptoms include disconnect
  280. * or looping suspend/resume cycles
  281. */
  282. static void tusb_set_clock_source(struct musb *musb, unsigned mode)
  283. {
  284. void __iomem *tbase = musb->ctrl_base;
  285. u32 reg;
  286. reg = musb_readl(tbase, TUSB_PRCM_CONF);
  287. reg &= ~TUSB_PRCM_CONF_SYS_CLKSEL(0x3);
  288. /* 0 = refclk (clkin, XI)
  289. * 1 = PHY 60 MHz (internal PLL)
  290. * 2 = not supported
  291. * 3 = what?
  292. */
  293. if (mode > 0)
  294. reg |= TUSB_PRCM_CONF_SYS_CLKSEL(mode & 0x3);
  295. musb_writel(tbase, TUSB_PRCM_CONF, reg);
  296. /* FIXME tusb6010_platform_retime(mode == 0); */
  297. }
  298. /*
  299. * Idle TUSB6010 until next wake-up event; NOR access always wakes.
  300. * Other code ensures that we idle unless we're connected _and_ the
  301. * USB link is not suspended ... and tells us the relevant wakeup
  302. * events. SW_EN for voltage is handled separately.
  303. */
  304. static void tusb_allow_idle(struct musb *musb, u32 wakeup_enables)
  305. {
  306. void __iomem *tbase = musb->ctrl_base;
  307. u32 reg;
  308. if ((wakeup_enables & TUSB_PRCM_WBUS)
  309. && (tusb_get_revision(musb) == TUSB_REV_30))
  310. tusb_wbus_quirk(musb, 1);
  311. tusb_set_clock_source(musb, 0);
  312. wakeup_enables |= TUSB_PRCM_WNORCS;
  313. musb_writel(tbase, TUSB_PRCM_WAKEUP_MASK, ~wakeup_enables);
  314. /* REVISIT writeup of WID implies that if WID set and ID is grounded,
  315. * TUSB_PHY_OTG_CTRL.TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP must be cleared.
  316. * Presumably that's mostly to save power, hence WID is immaterial ...
  317. */
  318. reg = musb_readl(tbase, TUSB_PRCM_MNGMT);
  319. /* issue 4: when driving vbus, use hipower (vbus_det) comparator */
  320. if (is_host_active(musb)) {
  321. reg |= TUSB_PRCM_MNGMT_OTG_VBUS_DET_EN;
  322. reg &= ~TUSB_PRCM_MNGMT_OTG_SESS_END_EN;
  323. } else {
  324. reg |= TUSB_PRCM_MNGMT_OTG_SESS_END_EN;
  325. reg &= ~TUSB_PRCM_MNGMT_OTG_VBUS_DET_EN;
  326. }
  327. reg |= TUSB_PRCM_MNGMT_PM_IDLE | TUSB_PRCM_MNGMT_DEV_IDLE;
  328. musb_writel(tbase, TUSB_PRCM_MNGMT, reg);
  329. DBG(6, "idle, wake on %02x\n", wakeup_enables);
  330. }
  331. /*
  332. * Updates cable VBUS status. Caller must take care of locking.
  333. */
  334. static int tusb_musb_vbus_status(struct musb *musb)
  335. {
  336. void __iomem *tbase = musb->ctrl_base;
  337. u32 otg_stat, prcm_mngmt;
  338. int ret = 0;
  339. otg_stat = musb_readl(tbase, TUSB_DEV_OTG_STAT);
  340. prcm_mngmt = musb_readl(tbase, TUSB_PRCM_MNGMT);
  341. /* Temporarily enable VBUS detection if it was disabled for
  342. * suspend mode. Unless it's enabled otg_stat and devctl will
  343. * not show correct VBUS state.
  344. */
  345. if (!(prcm_mngmt & TUSB_PRCM_MNGMT_OTG_VBUS_DET_EN)) {
  346. u32 tmp = prcm_mngmt;
  347. tmp |= TUSB_PRCM_MNGMT_OTG_VBUS_DET_EN;
  348. musb_writel(tbase, TUSB_PRCM_MNGMT, tmp);
  349. otg_stat = musb_readl(tbase, TUSB_DEV_OTG_STAT);
  350. musb_writel(tbase, TUSB_PRCM_MNGMT, prcm_mngmt);
  351. }
  352. if (otg_stat & TUSB_DEV_OTG_STAT_VBUS_VALID)
  353. ret = 1;
  354. return ret;
  355. }
  356. static struct timer_list musb_idle_timer;
  357. static void musb_do_idle(unsigned long _musb)
  358. {
  359. struct musb *musb = (void *)_musb;
  360. unsigned long flags;
  361. spin_lock_irqsave(&musb->lock, flags);
  362. switch (musb->xceiv->state) {
  363. case OTG_STATE_A_WAIT_BCON:
  364. if ((musb->a_wait_bcon != 0)
  365. && (musb->idle_timeout == 0
  366. || time_after(jiffies, musb->idle_timeout))) {
  367. DBG(4, "Nothing connected %s, turning off VBUS\n",
  368. otg_state_string(musb));
  369. }
  370. /* FALLTHROUGH */
  371. case OTG_STATE_A_IDLE:
  372. tusb_musb_set_vbus(musb, 0);
  373. default:
  374. break;
  375. }
  376. if (!musb->is_active) {
  377. u32 wakeups;
  378. /* wait until khubd handles port change status */
  379. if (is_host_active(musb) && (musb->port1_status >> 16))
  380. goto done;
  381. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  382. if (is_peripheral_enabled(musb) && !musb->gadget_driver)
  383. wakeups = 0;
  384. else {
  385. wakeups = TUSB_PRCM_WHOSTDISCON
  386. | TUSB_PRCM_WBUS
  387. | TUSB_PRCM_WVBUS;
  388. if (is_otg_enabled(musb))
  389. wakeups |= TUSB_PRCM_WID;
  390. }
  391. #else
  392. wakeups = TUSB_PRCM_WHOSTDISCON | TUSB_PRCM_WBUS;
  393. #endif
  394. tusb_allow_idle(musb, wakeups);
  395. }
  396. done:
  397. spin_unlock_irqrestore(&musb->lock, flags);
  398. }
  399. /*
  400. * Maybe put TUSB6010 into idle mode mode depending on USB link status,
  401. * like "disconnected" or "suspended". We'll be woken out of it by
  402. * connect, resume, or disconnect.
  403. *
  404. * Needs to be called as the last function everywhere where there is
  405. * register access to TUSB6010 because of NOR flash wake-up.
  406. * Caller should own controller spinlock.
  407. *
  408. * Delay because peripheral enables D+ pullup 3msec after SE0, and
  409. * we don't want to treat that full speed J as a wakeup event.
  410. * ... peripherals must draw only suspend current after 10 msec.
  411. */
  412. static void tusb_musb_try_idle(struct musb *musb, unsigned long timeout)
  413. {
  414. unsigned long default_timeout = jiffies + msecs_to_jiffies(3);
  415. static unsigned long last_timer;
  416. if (timeout == 0)
  417. timeout = default_timeout;
  418. /* Never idle if active, or when VBUS timeout is not set as host */
  419. if (musb->is_active || ((musb->a_wait_bcon == 0)
  420. && (musb->xceiv->state == OTG_STATE_A_WAIT_BCON))) {
  421. DBG(4, "%s active, deleting timer\n", otg_state_string(musb));
  422. del_timer(&musb_idle_timer);
  423. last_timer = jiffies;
  424. return;
  425. }
  426. if (time_after(last_timer, timeout)) {
  427. if (!timer_pending(&musb_idle_timer))
  428. last_timer = timeout;
  429. else {
  430. DBG(4, "Longer idle timer already pending, ignoring\n");
  431. return;
  432. }
  433. }
  434. last_timer = timeout;
  435. DBG(4, "%s inactive, for idle timer for %lu ms\n",
  436. otg_state_string(musb),
  437. (unsigned long)jiffies_to_msecs(timeout - jiffies));
  438. mod_timer(&musb_idle_timer, timeout);
  439. }
  440. /* ticks of 60 MHz clock */
  441. #define DEVCLOCK 60000000
  442. #define OTG_TIMER_MS(msecs) ((msecs) \
  443. ? (TUSB_DEV_OTG_TIMER_VAL((DEVCLOCK/1000)*(msecs)) \
  444. | TUSB_DEV_OTG_TIMER_ENABLE) \
  445. : 0)
  446. static void tusb_musb_set_vbus(struct musb *musb, int is_on)
  447. {
  448. void __iomem *tbase = musb->ctrl_base;
  449. u32 conf, prcm, timer;
  450. u8 devctl;
  451. /* HDRC controls CPEN, but beware current surges during device
  452. * connect. They can trigger transient overcurrent conditions
  453. * that must be ignored.
  454. */
  455. prcm = musb_readl(tbase, TUSB_PRCM_MNGMT);
  456. conf = musb_readl(tbase, TUSB_DEV_CONF);
  457. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  458. if (is_on) {
  459. if (musb->set_clock)
  460. musb->set_clock(musb->clock, 1);
  461. timer = OTG_TIMER_MS(OTG_TIME_A_WAIT_VRISE);
  462. musb->xceiv->default_a = 1;
  463. musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
  464. devctl |= MUSB_DEVCTL_SESSION;
  465. conf |= TUSB_DEV_CONF_USB_HOST_MODE;
  466. MUSB_HST_MODE(musb);
  467. } else {
  468. u32 otg_stat;
  469. timer = 0;
  470. /* If ID pin is grounded, we want to be a_idle */
  471. otg_stat = musb_readl(tbase, TUSB_DEV_OTG_STAT);
  472. if (!(otg_stat & TUSB_DEV_OTG_STAT_ID_STATUS)) {
  473. switch (musb->xceiv->state) {
  474. case OTG_STATE_A_WAIT_VRISE:
  475. case OTG_STATE_A_WAIT_BCON:
  476. musb->xceiv->state = OTG_STATE_A_WAIT_VFALL;
  477. break;
  478. case OTG_STATE_A_WAIT_VFALL:
  479. musb->xceiv->state = OTG_STATE_A_IDLE;
  480. break;
  481. default:
  482. musb->xceiv->state = OTG_STATE_A_IDLE;
  483. }
  484. musb->is_active = 0;
  485. musb->xceiv->default_a = 1;
  486. MUSB_HST_MODE(musb);
  487. } else {
  488. musb->is_active = 0;
  489. musb->xceiv->default_a = 0;
  490. musb->xceiv->state = OTG_STATE_B_IDLE;
  491. MUSB_DEV_MODE(musb);
  492. }
  493. devctl &= ~MUSB_DEVCTL_SESSION;
  494. conf &= ~TUSB_DEV_CONF_USB_HOST_MODE;
  495. if (musb->set_clock)
  496. musb->set_clock(musb->clock, 0);
  497. }
  498. prcm &= ~(TUSB_PRCM_MNGMT_15_SW_EN | TUSB_PRCM_MNGMT_33_SW_EN);
  499. musb_writel(tbase, TUSB_PRCM_MNGMT, prcm);
  500. musb_writel(tbase, TUSB_DEV_OTG_TIMER, timer);
  501. musb_writel(tbase, TUSB_DEV_CONF, conf);
  502. musb_writeb(musb->mregs, MUSB_DEVCTL, devctl);
  503. DBG(1, "VBUS %s, devctl %02x otg %3x conf %08x prcm %08x\n",
  504. otg_state_string(musb),
  505. musb_readb(musb->mregs, MUSB_DEVCTL),
  506. musb_readl(tbase, TUSB_DEV_OTG_STAT),
  507. conf, prcm);
  508. }
  509. /*
  510. * Sets the mode to OTG, peripheral or host by changing the ID detection.
  511. * Caller must take care of locking.
  512. *
  513. * Note that if a mini-A cable is plugged in the ID line will stay down as
  514. * the weak ID pull-up is not able to pull the ID up.
  515. *
  516. * REVISIT: It would be possible to add support for changing between host
  517. * and peripheral modes in non-OTG configurations by reconfiguring hardware
  518. * and then setting musb->board_mode. For now, only support OTG mode.
  519. */
  520. static int tusb_musb_set_mode(struct musb *musb, u8 musb_mode)
  521. {
  522. void __iomem *tbase = musb->ctrl_base;
  523. u32 otg_stat, phy_otg_ctrl, phy_otg_ena, dev_conf;
  524. if (musb->board_mode != MUSB_OTG) {
  525. ERR("Changing mode currently only supported in OTG mode\n");
  526. return -EINVAL;
  527. }
  528. otg_stat = musb_readl(tbase, TUSB_DEV_OTG_STAT);
  529. phy_otg_ctrl = musb_readl(tbase, TUSB_PHY_OTG_CTRL);
  530. phy_otg_ena = musb_readl(tbase, TUSB_PHY_OTG_CTRL_ENABLE);
  531. dev_conf = musb_readl(tbase, TUSB_DEV_CONF);
  532. switch (musb_mode) {
  533. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  534. case MUSB_HOST: /* Disable PHY ID detect, ground ID */
  535. phy_otg_ctrl &= ~TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
  536. phy_otg_ena |= TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
  537. dev_conf |= TUSB_DEV_CONF_ID_SEL;
  538. dev_conf &= ~TUSB_DEV_CONF_SOFT_ID;
  539. break;
  540. #endif
  541. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  542. case MUSB_PERIPHERAL: /* Disable PHY ID detect, keep ID pull-up on */
  543. phy_otg_ctrl |= TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
  544. phy_otg_ena |= TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
  545. dev_conf |= (TUSB_DEV_CONF_ID_SEL | TUSB_DEV_CONF_SOFT_ID);
  546. break;
  547. #endif
  548. #ifdef CONFIG_USB_MUSB_OTG
  549. case MUSB_OTG: /* Use PHY ID detection */
  550. phy_otg_ctrl |= TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
  551. phy_otg_ena |= TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
  552. dev_conf &= ~(TUSB_DEV_CONF_ID_SEL | TUSB_DEV_CONF_SOFT_ID);
  553. break;
  554. #endif
  555. default:
  556. DBG(2, "Trying to set mode %i\n", musb_mode);
  557. return -EINVAL;
  558. }
  559. musb_writel(tbase, TUSB_PHY_OTG_CTRL,
  560. TUSB_PHY_OTG_CTRL_WRPROTECT | phy_otg_ctrl);
  561. musb_writel(tbase, TUSB_PHY_OTG_CTRL_ENABLE,
  562. TUSB_PHY_OTG_CTRL_WRPROTECT | phy_otg_ena);
  563. musb_writel(tbase, TUSB_DEV_CONF, dev_conf);
  564. otg_stat = musb_readl(tbase, TUSB_DEV_OTG_STAT);
  565. if ((musb_mode == MUSB_PERIPHERAL) &&
  566. !(otg_stat & TUSB_DEV_OTG_STAT_ID_STATUS))
  567. INFO("Cannot be peripheral with mini-A cable "
  568. "otg_stat: %08x\n", otg_stat);
  569. return 0;
  570. }
  571. static inline unsigned long
  572. tusb_otg_ints(struct musb *musb, u32 int_src, void __iomem *tbase)
  573. {
  574. u32 otg_stat = musb_readl(tbase, TUSB_DEV_OTG_STAT);
  575. unsigned long idle_timeout = 0;
  576. /* ID pin */
  577. if ((int_src & TUSB_INT_SRC_ID_STATUS_CHNG)) {
  578. int default_a;
  579. if (is_otg_enabled(musb))
  580. default_a = !(otg_stat & TUSB_DEV_OTG_STAT_ID_STATUS);
  581. else
  582. default_a = is_host_enabled(musb);
  583. DBG(2, "Default-%c\n", default_a ? 'A' : 'B');
  584. musb->xceiv->default_a = default_a;
  585. tusb_musb_set_vbus(musb, default_a);
  586. /* Don't allow idling immediately */
  587. if (default_a)
  588. idle_timeout = jiffies + (HZ * 3);
  589. }
  590. /* VBUS state change */
  591. if (int_src & TUSB_INT_SRC_VBUS_SENSE_CHNG) {
  592. /* B-dev state machine: no vbus ~= disconnect */
  593. if ((is_otg_enabled(musb) && !musb->xceiv->default_a)
  594. || !is_host_enabled(musb)) {
  595. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  596. /* ? musb_root_disconnect(musb); */
  597. musb->port1_status &=
  598. ~(USB_PORT_STAT_CONNECTION
  599. | USB_PORT_STAT_ENABLE
  600. | USB_PORT_STAT_LOW_SPEED
  601. | USB_PORT_STAT_HIGH_SPEED
  602. | USB_PORT_STAT_TEST
  603. );
  604. #endif
  605. if (otg_stat & TUSB_DEV_OTG_STAT_SESS_END) {
  606. DBG(1, "Forcing disconnect (no interrupt)\n");
  607. if (musb->xceiv->state != OTG_STATE_B_IDLE) {
  608. /* INTR_DISCONNECT can hide... */
  609. musb->xceiv->state = OTG_STATE_B_IDLE;
  610. musb->int_usb |= MUSB_INTR_DISCONNECT;
  611. }
  612. musb->is_active = 0;
  613. }
  614. DBG(2, "vbus change, %s, otg %03x\n",
  615. otg_state_string(musb), otg_stat);
  616. idle_timeout = jiffies + (1 * HZ);
  617. schedule_work(&musb->irq_work);
  618. } else /* A-dev state machine */ {
  619. DBG(2, "vbus change, %s, otg %03x\n",
  620. otg_state_string(musb), otg_stat);
  621. switch (musb->xceiv->state) {
  622. case OTG_STATE_A_IDLE:
  623. DBG(2, "Got SRP, turning on VBUS\n");
  624. musb_platform_set_vbus(musb, 1);
  625. /* CONNECT can wake if a_wait_bcon is set */
  626. if (musb->a_wait_bcon != 0)
  627. musb->is_active = 0;
  628. else
  629. musb->is_active = 1;
  630. /*
  631. * OPT FS A TD.4.6 needs few seconds for
  632. * A_WAIT_VRISE
  633. */
  634. idle_timeout = jiffies + (2 * HZ);
  635. break;
  636. case OTG_STATE_A_WAIT_VRISE:
  637. /* ignore; A-session-valid < VBUS_VALID/2,
  638. * we monitor this with the timer
  639. */
  640. break;
  641. case OTG_STATE_A_WAIT_VFALL:
  642. /* REVISIT this irq triggers during short
  643. * spikes caused by enumeration ...
  644. */
  645. if (musb->vbuserr_retry) {
  646. musb->vbuserr_retry--;
  647. tusb_musb_set_vbus(musb, 1);
  648. } else {
  649. musb->vbuserr_retry
  650. = VBUSERR_RETRY_COUNT;
  651. tusb_musb_set_vbus(musb, 0);
  652. }
  653. break;
  654. default:
  655. break;
  656. }
  657. }
  658. }
  659. /* OTG timer expiration */
  660. if (int_src & TUSB_INT_SRC_OTG_TIMEOUT) {
  661. u8 devctl;
  662. DBG(4, "%s timer, %03x\n", otg_state_string(musb), otg_stat);
  663. switch (musb->xceiv->state) {
  664. case OTG_STATE_A_WAIT_VRISE:
  665. /* VBUS has probably been valid for a while now,
  666. * but may well have bounced out of range a bit
  667. */
  668. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  669. if (otg_stat & TUSB_DEV_OTG_STAT_VBUS_VALID) {
  670. if ((devctl & MUSB_DEVCTL_VBUS)
  671. != MUSB_DEVCTL_VBUS) {
  672. DBG(2, "devctl %02x\n", devctl);
  673. break;
  674. }
  675. musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
  676. musb->is_active = 0;
  677. idle_timeout = jiffies
  678. + msecs_to_jiffies(musb->a_wait_bcon);
  679. } else {
  680. /* REVISIT report overcurrent to hub? */
  681. ERR("vbus too slow, devctl %02x\n", devctl);
  682. tusb_musb_set_vbus(musb, 0);
  683. }
  684. break;
  685. case OTG_STATE_A_WAIT_BCON:
  686. if (musb->a_wait_bcon != 0)
  687. idle_timeout = jiffies
  688. + msecs_to_jiffies(musb->a_wait_bcon);
  689. break;
  690. case OTG_STATE_A_SUSPEND:
  691. break;
  692. case OTG_STATE_B_WAIT_ACON:
  693. break;
  694. default:
  695. break;
  696. }
  697. }
  698. schedule_work(&musb->irq_work);
  699. return idle_timeout;
  700. }
  701. static irqreturn_t tusb_musb_interrupt(int irq, void *__hci)
  702. {
  703. struct musb *musb = __hci;
  704. void __iomem *tbase = musb->ctrl_base;
  705. unsigned long flags, idle_timeout = 0;
  706. u32 int_mask, int_src;
  707. spin_lock_irqsave(&musb->lock, flags);
  708. /* Mask all interrupts to allow using both edge and level GPIO irq */
  709. int_mask = musb_readl(tbase, TUSB_INT_MASK);
  710. musb_writel(tbase, TUSB_INT_MASK, ~TUSB_INT_MASK_RESERVED_BITS);
  711. int_src = musb_readl(tbase, TUSB_INT_SRC) & ~TUSB_INT_SRC_RESERVED_BITS;
  712. DBG(3, "TUSB IRQ %08x\n", int_src);
  713. musb->int_usb = (u8) int_src;
  714. /* Acknowledge wake-up source interrupts */
  715. if (int_src & TUSB_INT_SRC_DEV_WAKEUP) {
  716. u32 reg;
  717. u32 i;
  718. if (tusb_get_revision(musb) == TUSB_REV_30)
  719. tusb_wbus_quirk(musb, 0);
  720. /* there are issues re-locking the PLL on wakeup ... */
  721. /* work around issue 8 */
  722. for (i = 0xf7f7f7; i > 0xf7f7f7 - 1000; i--) {
  723. musb_writel(tbase, TUSB_SCRATCH_PAD, 0);
  724. musb_writel(tbase, TUSB_SCRATCH_PAD, i);
  725. reg = musb_readl(tbase, TUSB_SCRATCH_PAD);
  726. if (reg == i)
  727. break;
  728. DBG(6, "TUSB NOR not ready\n");
  729. }
  730. /* work around issue 13 (2nd half) */
  731. tusb_set_clock_source(musb, 1);
  732. reg = musb_readl(tbase, TUSB_PRCM_WAKEUP_SOURCE);
  733. musb_writel(tbase, TUSB_PRCM_WAKEUP_CLEAR, reg);
  734. if (reg & ~TUSB_PRCM_WNORCS) {
  735. musb->is_active = 1;
  736. schedule_work(&musb->irq_work);
  737. }
  738. DBG(3, "wake %sactive %02x\n",
  739. musb->is_active ? "" : "in", reg);
  740. /* REVISIT host side TUSB_PRCM_WHOSTDISCON, TUSB_PRCM_WBUS */
  741. }
  742. if (int_src & TUSB_INT_SRC_USB_IP_CONN)
  743. del_timer(&musb_idle_timer);
  744. /* OTG state change reports (annoyingly) not issued by Mentor core */
  745. if (int_src & (TUSB_INT_SRC_VBUS_SENSE_CHNG
  746. | TUSB_INT_SRC_OTG_TIMEOUT
  747. | TUSB_INT_SRC_ID_STATUS_CHNG))
  748. idle_timeout = tusb_otg_ints(musb, int_src, tbase);
  749. /* TX dma callback must be handled here, RX dma callback is
  750. * handled in tusb_omap_dma_cb.
  751. */
  752. if ((int_src & TUSB_INT_SRC_TXRX_DMA_DONE)) {
  753. u32 dma_src = musb_readl(tbase, TUSB_DMA_INT_SRC);
  754. u32 real_dma_src = musb_readl(tbase, TUSB_DMA_INT_MASK);
  755. DBG(3, "DMA IRQ %08x\n", dma_src);
  756. real_dma_src = ~real_dma_src & dma_src;
  757. if (tusb_dma_omap() && real_dma_src) {
  758. int tx_source = (real_dma_src & 0xffff);
  759. int i;
  760. for (i = 1; i <= 15; i++) {
  761. if (tx_source & (1 << i)) {
  762. DBG(3, "completing ep%i %s\n", i, "tx");
  763. musb_dma_completion(musb, i, 1);
  764. }
  765. }
  766. }
  767. musb_writel(tbase, TUSB_DMA_INT_CLEAR, dma_src);
  768. }
  769. /* EP interrupts. In OCP mode tusb6010 mirrors the MUSB interrupts */
  770. if (int_src & (TUSB_INT_SRC_USB_IP_TX | TUSB_INT_SRC_USB_IP_RX)) {
  771. u32 musb_src = musb_readl(tbase, TUSB_USBIP_INT_SRC);
  772. musb_writel(tbase, TUSB_USBIP_INT_CLEAR, musb_src);
  773. musb->int_rx = (((musb_src >> 16) & 0xffff) << 1);
  774. musb->int_tx = (musb_src & 0xffff);
  775. } else {
  776. musb->int_rx = 0;
  777. musb->int_tx = 0;
  778. }
  779. if (int_src & (TUSB_INT_SRC_USB_IP_TX | TUSB_INT_SRC_USB_IP_RX | 0xff))
  780. musb_interrupt(musb);
  781. /* Acknowledge TUSB interrupts. Clear only non-reserved bits */
  782. musb_writel(tbase, TUSB_INT_SRC_CLEAR,
  783. int_src & ~TUSB_INT_MASK_RESERVED_BITS);
  784. tusb_musb_try_idle(musb, idle_timeout);
  785. musb_writel(tbase, TUSB_INT_MASK, int_mask);
  786. spin_unlock_irqrestore(&musb->lock, flags);
  787. return IRQ_HANDLED;
  788. }
  789. static int dma_off;
  790. /*
  791. * Enables TUSB6010. Caller must take care of locking.
  792. * REVISIT:
  793. * - Check what is unnecessary in MGC_HdrcStart()
  794. */
  795. static void tusb_musb_enable(struct musb *musb)
  796. {
  797. void __iomem *tbase = musb->ctrl_base;
  798. /* Setup TUSB6010 main interrupt mask. Enable all interrupts except SOF.
  799. * REVISIT: Enable and deal with TUSB_INT_SRC_USB_IP_SOF */
  800. musb_writel(tbase, TUSB_INT_MASK, TUSB_INT_SRC_USB_IP_SOF);
  801. /* Setup TUSB interrupt, disable DMA and GPIO interrupts */
  802. musb_writel(tbase, TUSB_USBIP_INT_MASK, 0);
  803. musb_writel(tbase, TUSB_DMA_INT_MASK, 0x7fffffff);
  804. musb_writel(tbase, TUSB_GPIO_INT_MASK, 0x1ff);
  805. /* Clear all subsystem interrups */
  806. musb_writel(tbase, TUSB_USBIP_INT_CLEAR, 0x7fffffff);
  807. musb_writel(tbase, TUSB_DMA_INT_CLEAR, 0x7fffffff);
  808. musb_writel(tbase, TUSB_GPIO_INT_CLEAR, 0x1ff);
  809. /* Acknowledge pending interrupt(s) */
  810. musb_writel(tbase, TUSB_INT_SRC_CLEAR, ~TUSB_INT_MASK_RESERVED_BITS);
  811. /* Only 0 clock cycles for minimum interrupt de-assertion time and
  812. * interrupt polarity active low seems to work reliably here */
  813. musb_writel(tbase, TUSB_INT_CTRL_CONF,
  814. TUSB_INT_CTRL_CONF_INT_RELCYC(0));
  815. set_irq_type(musb->nIrq, IRQ_TYPE_LEVEL_LOW);
  816. /* maybe force into the Default-A OTG state machine */
  817. if (!(musb_readl(tbase, TUSB_DEV_OTG_STAT)
  818. & TUSB_DEV_OTG_STAT_ID_STATUS))
  819. musb_writel(tbase, TUSB_INT_SRC_SET,
  820. TUSB_INT_SRC_ID_STATUS_CHNG);
  821. if (is_dma_capable() && dma_off)
  822. printk(KERN_WARNING "%s %s: dma not reactivated\n",
  823. __FILE__, __func__);
  824. else
  825. dma_off = 1;
  826. }
  827. /*
  828. * Disables TUSB6010. Caller must take care of locking.
  829. */
  830. static void tusb_musb_disable(struct musb *musb)
  831. {
  832. void __iomem *tbase = musb->ctrl_base;
  833. /* FIXME stop DMA, IRQs, timers, ... */
  834. /* disable all IRQs */
  835. musb_writel(tbase, TUSB_INT_MASK, ~TUSB_INT_MASK_RESERVED_BITS);
  836. musb_writel(tbase, TUSB_USBIP_INT_MASK, 0x7fffffff);
  837. musb_writel(tbase, TUSB_DMA_INT_MASK, 0x7fffffff);
  838. musb_writel(tbase, TUSB_GPIO_INT_MASK, 0x1ff);
  839. del_timer(&musb_idle_timer);
  840. if (is_dma_capable() && !dma_off) {
  841. printk(KERN_WARNING "%s %s: dma still active\n",
  842. __FILE__, __func__);
  843. dma_off = 1;
  844. }
  845. }
  846. /*
  847. * Sets up TUSB6010 CPU interface specific signals and registers
  848. * Note: Settings optimized for OMAP24xx
  849. */
  850. static void tusb_setup_cpu_interface(struct musb *musb)
  851. {
  852. void __iomem *tbase = musb->ctrl_base;
  853. /*
  854. * Disable GPIO[5:0] pullups (used as output DMA requests)
  855. * Don't disable GPIO[7:6] as they are needed for wake-up.
  856. */
  857. musb_writel(tbase, TUSB_PULLUP_1_CTRL, 0x0000003F);
  858. /* Disable all pullups on NOR IF, DMAREQ0 and DMAREQ1 */
  859. musb_writel(tbase, TUSB_PULLUP_2_CTRL, 0x01FFFFFF);
  860. /* Turn GPIO[5:0] to DMAREQ[5:0] signals */
  861. musb_writel(tbase, TUSB_GPIO_CONF, TUSB_GPIO_CONF_DMAREQ(0x3f));
  862. /* Burst size 16x16 bits, all six DMA requests enabled, DMA request
  863. * de-assertion time 2 system clocks p 62 */
  864. musb_writel(tbase, TUSB_DMA_REQ_CONF,
  865. TUSB_DMA_REQ_CONF_BURST_SIZE(2) |
  866. TUSB_DMA_REQ_CONF_DMA_REQ_EN(0x3f) |
  867. TUSB_DMA_REQ_CONF_DMA_REQ_ASSER(2));
  868. /* Set 0 wait count for synchronous burst access */
  869. musb_writel(tbase, TUSB_WAIT_COUNT, 1);
  870. }
  871. static int tusb_musb_start(struct musb *musb)
  872. {
  873. void __iomem *tbase = musb->ctrl_base;
  874. int ret = 0;
  875. unsigned long flags;
  876. u32 reg;
  877. if (musb->board_set_power)
  878. ret = musb->board_set_power(1);
  879. if (ret != 0) {
  880. printk(KERN_ERR "tusb: Cannot enable TUSB6010\n");
  881. return ret;
  882. }
  883. spin_lock_irqsave(&musb->lock, flags);
  884. if (musb_readl(tbase, TUSB_PROD_TEST_RESET) !=
  885. TUSB_PROD_TEST_RESET_VAL) {
  886. printk(KERN_ERR "tusb: Unable to detect TUSB6010\n");
  887. goto err;
  888. }
  889. ret = tusb_print_revision(musb);
  890. if (ret < 2) {
  891. printk(KERN_ERR "tusb: Unsupported TUSB6010 revision %i\n",
  892. ret);
  893. goto err;
  894. }
  895. /* The uint bit for "USB non-PDR interrupt enable" has to be 1 when
  896. * NOR FLASH interface is used */
  897. musb_writel(tbase, TUSB_VLYNQ_CTRL, 8);
  898. /* Select PHY free running 60MHz as a system clock */
  899. tusb_set_clock_source(musb, 1);
  900. /* VBus valid timer 1us, disable DFT/Debug and VLYNQ clocks for
  901. * power saving, enable VBus detect and session end comparators,
  902. * enable IDpullup, enable VBus charging */
  903. musb_writel(tbase, TUSB_PRCM_MNGMT,
  904. TUSB_PRCM_MNGMT_VBUS_VALID_TIMER(0xa) |
  905. TUSB_PRCM_MNGMT_VBUS_VALID_FLT_EN |
  906. TUSB_PRCM_MNGMT_OTG_SESS_END_EN |
  907. TUSB_PRCM_MNGMT_OTG_VBUS_DET_EN |
  908. TUSB_PRCM_MNGMT_OTG_ID_PULLUP);
  909. tusb_setup_cpu_interface(musb);
  910. /* simplify: always sense/pullup ID pins, as if in OTG mode */
  911. reg = musb_readl(tbase, TUSB_PHY_OTG_CTRL_ENABLE);
  912. reg |= TUSB_PHY_OTG_CTRL_WRPROTECT | TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
  913. musb_writel(tbase, TUSB_PHY_OTG_CTRL_ENABLE, reg);
  914. reg = musb_readl(tbase, TUSB_PHY_OTG_CTRL);
  915. reg |= TUSB_PHY_OTG_CTRL_WRPROTECT | TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
  916. musb_writel(tbase, TUSB_PHY_OTG_CTRL, reg);
  917. spin_unlock_irqrestore(&musb->lock, flags);
  918. return 0;
  919. err:
  920. spin_unlock_irqrestore(&musb->lock, flags);
  921. if (musb->board_set_power)
  922. musb->board_set_power(0);
  923. return -ENODEV;
  924. }
  925. static int tusb_musb_init(struct musb *musb)
  926. {
  927. struct platform_device *pdev;
  928. struct resource *mem;
  929. void __iomem *sync = NULL;
  930. int ret;
  931. usb_nop_xceiv_register();
  932. musb->xceiv = otg_get_transceiver();
  933. if (!musb->xceiv)
  934. return -ENODEV;
  935. pdev = to_platform_device(musb->controller);
  936. /* dma address for async dma */
  937. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  938. musb->async = mem->start;
  939. /* dma address for sync dma */
  940. mem = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  941. if (!mem) {
  942. pr_debug("no sync dma resource?\n");
  943. ret = -ENODEV;
  944. goto done;
  945. }
  946. musb->sync = mem->start;
  947. sync = ioremap(mem->start, resource_size(mem));
  948. if (!sync) {
  949. pr_debug("ioremap for sync failed\n");
  950. ret = -ENOMEM;
  951. goto done;
  952. }
  953. musb->sync_va = sync;
  954. /* Offsets from base: VLYNQ at 0x000, MUSB regs at 0x400,
  955. * FIFOs at 0x600, TUSB at 0x800
  956. */
  957. musb->mregs += TUSB_BASE_OFFSET;
  958. ret = tusb_musb_start(musb);
  959. if (ret) {
  960. printk(KERN_ERR "Could not start tusb6010 (%d)\n",
  961. ret);
  962. goto done;
  963. }
  964. musb->isr = tusb_musb_interrupt;
  965. if (is_peripheral_enabled(musb)) {
  966. musb->xceiv->set_power = tusb_draw_power;
  967. the_musb = musb;
  968. }
  969. setup_timer(&musb_idle_timer, musb_do_idle, (unsigned long) musb);
  970. done:
  971. if (ret < 0) {
  972. if (sync)
  973. iounmap(sync);
  974. otg_put_transceiver(musb->xceiv);
  975. usb_nop_xceiv_unregister();
  976. }
  977. return ret;
  978. }
  979. static int tusb_musb_exit(struct musb *musb)
  980. {
  981. del_timer_sync(&musb_idle_timer);
  982. the_musb = NULL;
  983. if (musb->board_set_power)
  984. musb->board_set_power(0);
  985. iounmap(musb->sync_va);
  986. otg_put_transceiver(musb->xceiv);
  987. usb_nop_xceiv_unregister();
  988. return 0;
  989. }
  990. const struct musb_platform_ops musb_ops = {
  991. .init = tusb_musb_init,
  992. .exit = tusb_musb_exit,
  993. .enable = tusb_musb_enable,
  994. .disable = tusb_musb_disable,
  995. .set_mode = tusb_musb_set_mode,
  996. .try_idle = tusb_musb_try_idle,
  997. .vbus_status = tusb_musb_vbus_status,
  998. .set_vbus = tusb_musb_set_vbus,
  999. };
  1000. static u64 tusb_dmamask = DMA_BIT_MASK(32);
  1001. static int __init tusb_probe(struct platform_device *pdev)
  1002. {
  1003. struct musb_hdrc_platform_data *pdata = pdev->dev.platform_data;
  1004. struct platform_device *musb;
  1005. int ret = -ENOMEM;
  1006. musb = platform_device_alloc("musb-hdrc", -1);
  1007. if (!musb) {
  1008. dev_err(&pdev->dev, "failed to allocate musb device\n");
  1009. goto err0;
  1010. }
  1011. musb->dev.parent = &pdev->dev;
  1012. musb->dev.dma_mask = &tusb_dmamask;
  1013. musb->dev.coherent_dma_mask = tusb_dmamask;
  1014. platform_set_drvdata(pdev, musb);
  1015. ret = platform_device_add_resources(musb, pdev->resource,
  1016. pdev->num_resources);
  1017. if (ret) {
  1018. dev_err(&pdev->dev, "failed to add resources\n");
  1019. goto err1;
  1020. }
  1021. ret = platform_device_add_data(musb, pdata, sizeof(*pdata));
  1022. if (ret) {
  1023. dev_err(&pdev->dev, "failed to add platform_data\n");
  1024. goto err1;
  1025. }
  1026. ret = platform_device_add(musb);
  1027. if (ret) {
  1028. dev_err(&pdev->dev, "failed to register musb device\n");
  1029. goto err1;
  1030. }
  1031. return 0;
  1032. err1:
  1033. platform_device_put(musb);
  1034. err0:
  1035. return ret;
  1036. }
  1037. static int __exit tusb_remove(struct platform_device *pdev)
  1038. {
  1039. struct platform_device *musb = platform_get_drvdata(pdev);
  1040. platform_device_del(musb);
  1041. platform_device_put(musb);
  1042. return 0;
  1043. }
  1044. static struct platform_driver tusb_driver = {
  1045. .remove = __exit_p(tusb_remove),
  1046. .driver = {
  1047. .name = "musb-tusb",
  1048. },
  1049. };
  1050. MODULE_DESCRIPTION("TUSB6010 MUSB Glue Layer");
  1051. MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
  1052. MODULE_LICENSE("GPL v2");
  1053. static int __init tusb_init(void)
  1054. {
  1055. return platform_driver_probe(&tusb_driver, tusb_probe);
  1056. }
  1057. subsys_initcall(tusb_init);
  1058. static void __exit tusb_exit(void)
  1059. {
  1060. platform_driver_unregister(&tusb_driver);
  1061. }
  1062. module_exit(tusb_exit);