skge.c 87 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330
  1. /*
  2. * New driver for Marvell Yukon chipset and SysKonnect Gigabit
  3. * Ethernet adapters. Based on earlier sk98lin, e100 and
  4. * FreeBSD if_sk drivers.
  5. *
  6. * This driver intentionally does not support all the features
  7. * of the original driver such as link fail-over and link management because
  8. * those should be done at higher levels.
  9. *
  10. * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. */
  26. #include <linux/config.h>
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/moduleparam.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/pci.h>
  34. #include <linux/if_vlan.h>
  35. #include <linux/ip.h>
  36. #include <linux/delay.h>
  37. #include <linux/crc32.h>
  38. #include <linux/dma-mapping.h>
  39. #include <asm/irq.h>
  40. #include "skge.h"
  41. #define DRV_NAME "skge"
  42. #define DRV_VERSION "1.0"
  43. #define PFX DRV_NAME " "
  44. #define DEFAULT_TX_RING_SIZE 128
  45. #define DEFAULT_RX_RING_SIZE 512
  46. #define MAX_TX_RING_SIZE 1024
  47. #define MAX_RX_RING_SIZE 4096
  48. #define RX_COPY_THRESHOLD 128
  49. #define RX_BUF_SIZE 1536
  50. #define PHY_RETRIES 1000
  51. #define ETH_JUMBO_MTU 9000
  52. #define TX_WATCHDOG (5 * HZ)
  53. #define NAPI_WEIGHT 64
  54. #define BLINK_MS 250
  55. MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
  56. MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
  57. MODULE_LICENSE("GPL");
  58. MODULE_VERSION(DRV_VERSION);
  59. static const u32 default_msg
  60. = NETIF_MSG_DRV| NETIF_MSG_PROBE| NETIF_MSG_LINK
  61. | NETIF_MSG_IFUP| NETIF_MSG_IFDOWN;
  62. static int debug = -1; /* defaults above */
  63. module_param(debug, int, 0);
  64. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  65. static const struct pci_device_id skge_id_table[] = {
  66. { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940) },
  67. { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940B) },
  68. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_GE) },
  69. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_YU) },
  70. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_DGE510T), },
  71. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) },
  72. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
  73. { PCI_DEVICE(PCI_VENDOR_ID_CNET, PCI_DEVICE_ID_CNET_GIGACARD) },
  74. { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1064) },
  75. { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015, },
  76. { 0 }
  77. };
  78. MODULE_DEVICE_TABLE(pci, skge_id_table);
  79. static int skge_up(struct net_device *dev);
  80. static int skge_down(struct net_device *dev);
  81. static void skge_tx_clean(struct skge_port *skge);
  82. static void xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
  83. static void gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
  84. static void genesis_get_stats(struct skge_port *skge, u64 *data);
  85. static void yukon_get_stats(struct skge_port *skge, u64 *data);
  86. static void yukon_init(struct skge_hw *hw, int port);
  87. static void yukon_reset(struct skge_hw *hw, int port);
  88. static void genesis_mac_init(struct skge_hw *hw, int port);
  89. static void genesis_reset(struct skge_hw *hw, int port);
  90. static void genesis_link_up(struct skge_port *skge);
  91. /* Avoid conditionals by using array */
  92. static const int txqaddr[] = { Q_XA1, Q_XA2 };
  93. static const int rxqaddr[] = { Q_R1, Q_R2 };
  94. static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
  95. static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
  96. static const u32 portirqmask[] = { IS_PORT_1, IS_PORT_2 };
  97. /* Don't need to look at whole 16K.
  98. * last interesting register is descriptor poll timer.
  99. */
  100. #define SKGE_REGS_LEN (29*128)
  101. static int skge_get_regs_len(struct net_device *dev)
  102. {
  103. return SKGE_REGS_LEN;
  104. }
  105. /*
  106. * Returns copy of control register region
  107. * I/O region is divided into banks and certain regions are unreadable
  108. */
  109. static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  110. void *p)
  111. {
  112. const struct skge_port *skge = netdev_priv(dev);
  113. unsigned long offs;
  114. const void __iomem *io = skge->hw->regs;
  115. static const unsigned long bankmap
  116. = (1<<0) | (1<<2) | (1<<8) | (1<<9)
  117. | (1<<12) | (1<<13) | (1<<14) | (1<<15) | (1<<16)
  118. | (1<<17) | (1<<20) | (1<<21) | (1<<22) | (1<<23)
  119. | (1<<24) | (1<<25) | (1<<26) | (1<<27) | (1<<28);
  120. regs->version = 1;
  121. for (offs = 0; offs < regs->len; offs += 128) {
  122. u32 len = min_t(u32, 128, regs->len - offs);
  123. if (bankmap & (1<<(offs/128)))
  124. memcpy_fromio(p + offs, io + offs, len);
  125. else
  126. memset(p + offs, 0, len);
  127. }
  128. }
  129. /* Wake on Lan only supported on Yukon chps with rev 1 or above */
  130. static int wol_supported(const struct skge_hw *hw)
  131. {
  132. return !((hw->chip_id == CHIP_ID_GENESIS ||
  133. (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)));
  134. }
  135. static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  136. {
  137. struct skge_port *skge = netdev_priv(dev);
  138. wol->supported = wol_supported(skge->hw) ? WAKE_MAGIC : 0;
  139. wol->wolopts = skge->wol ? WAKE_MAGIC : 0;
  140. }
  141. static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  142. {
  143. struct skge_port *skge = netdev_priv(dev);
  144. struct skge_hw *hw = skge->hw;
  145. if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
  146. return -EOPNOTSUPP;
  147. if (wol->wolopts == WAKE_MAGIC && !wol_supported(hw))
  148. return -EOPNOTSUPP;
  149. skge->wol = wol->wolopts == WAKE_MAGIC;
  150. if (skge->wol) {
  151. memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
  152. skge_write16(hw, WOL_CTRL_STAT,
  153. WOL_CTL_ENA_PME_ON_MAGIC_PKT |
  154. WOL_CTL_ENA_MAGIC_PKT_UNIT);
  155. } else
  156. skge_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
  157. return 0;
  158. }
  159. /* Determine supported/adverised modes based on hardware.
  160. * Note: ethtoool ADVERTISED_xxx == SUPPORTED_xxx
  161. */
  162. static u32 skge_supported_modes(const struct skge_hw *hw)
  163. {
  164. u32 supported;
  165. if (hw->copper) {
  166. supported = SUPPORTED_10baseT_Half
  167. | SUPPORTED_10baseT_Full
  168. | SUPPORTED_100baseT_Half
  169. | SUPPORTED_100baseT_Full
  170. | SUPPORTED_1000baseT_Half
  171. | SUPPORTED_1000baseT_Full
  172. | SUPPORTED_Autoneg| SUPPORTED_TP;
  173. if (hw->chip_id == CHIP_ID_GENESIS)
  174. supported &= ~(SUPPORTED_10baseT_Half
  175. | SUPPORTED_10baseT_Full
  176. | SUPPORTED_100baseT_Half
  177. | SUPPORTED_100baseT_Full);
  178. else if (hw->chip_id == CHIP_ID_YUKON)
  179. supported &= ~SUPPORTED_1000baseT_Half;
  180. } else
  181. supported = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
  182. | SUPPORTED_Autoneg;
  183. return supported;
  184. }
  185. static int skge_get_settings(struct net_device *dev,
  186. struct ethtool_cmd *ecmd)
  187. {
  188. struct skge_port *skge = netdev_priv(dev);
  189. struct skge_hw *hw = skge->hw;
  190. ecmd->transceiver = XCVR_INTERNAL;
  191. ecmd->supported = skge_supported_modes(hw);
  192. if (hw->copper) {
  193. ecmd->port = PORT_TP;
  194. ecmd->phy_address = hw->phy_addr;
  195. } else
  196. ecmd->port = PORT_FIBRE;
  197. ecmd->advertising = skge->advertising;
  198. ecmd->autoneg = skge->autoneg;
  199. ecmd->speed = skge->speed;
  200. ecmd->duplex = skge->duplex;
  201. return 0;
  202. }
  203. static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  204. {
  205. struct skge_port *skge = netdev_priv(dev);
  206. const struct skge_hw *hw = skge->hw;
  207. u32 supported = skge_supported_modes(hw);
  208. if (ecmd->autoneg == AUTONEG_ENABLE) {
  209. ecmd->advertising = supported;
  210. skge->duplex = -1;
  211. skge->speed = -1;
  212. } else {
  213. u32 setting;
  214. switch (ecmd->speed) {
  215. case SPEED_1000:
  216. if (ecmd->duplex == DUPLEX_FULL)
  217. setting = SUPPORTED_1000baseT_Full;
  218. else if (ecmd->duplex == DUPLEX_HALF)
  219. setting = SUPPORTED_1000baseT_Half;
  220. else
  221. return -EINVAL;
  222. break;
  223. case SPEED_100:
  224. if (ecmd->duplex == DUPLEX_FULL)
  225. setting = SUPPORTED_100baseT_Full;
  226. else if (ecmd->duplex == DUPLEX_HALF)
  227. setting = SUPPORTED_100baseT_Half;
  228. else
  229. return -EINVAL;
  230. break;
  231. case SPEED_10:
  232. if (ecmd->duplex == DUPLEX_FULL)
  233. setting = SUPPORTED_10baseT_Full;
  234. else if (ecmd->duplex == DUPLEX_HALF)
  235. setting = SUPPORTED_10baseT_Half;
  236. else
  237. return -EINVAL;
  238. break;
  239. default:
  240. return -EINVAL;
  241. }
  242. if ((setting & supported) == 0)
  243. return -EINVAL;
  244. skge->speed = ecmd->speed;
  245. skge->duplex = ecmd->duplex;
  246. }
  247. skge->autoneg = ecmd->autoneg;
  248. skge->advertising = ecmd->advertising;
  249. if (netif_running(dev)) {
  250. skge_down(dev);
  251. skge_up(dev);
  252. }
  253. return (0);
  254. }
  255. static void skge_get_drvinfo(struct net_device *dev,
  256. struct ethtool_drvinfo *info)
  257. {
  258. struct skge_port *skge = netdev_priv(dev);
  259. strcpy(info->driver, DRV_NAME);
  260. strcpy(info->version, DRV_VERSION);
  261. strcpy(info->fw_version, "N/A");
  262. strcpy(info->bus_info, pci_name(skge->hw->pdev));
  263. }
  264. static const struct skge_stat {
  265. char name[ETH_GSTRING_LEN];
  266. u16 xmac_offset;
  267. u16 gma_offset;
  268. } skge_stats[] = {
  269. { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
  270. { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
  271. { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
  272. { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
  273. { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
  274. { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
  275. { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
  276. { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
  277. { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
  278. { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
  279. { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
  280. { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
  281. { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
  282. { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
  283. { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
  284. { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
  285. { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
  286. { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
  287. { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
  288. { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
  289. { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
  290. };
  291. static int skge_get_stats_count(struct net_device *dev)
  292. {
  293. return ARRAY_SIZE(skge_stats);
  294. }
  295. static void skge_get_ethtool_stats(struct net_device *dev,
  296. struct ethtool_stats *stats, u64 *data)
  297. {
  298. struct skge_port *skge = netdev_priv(dev);
  299. if (skge->hw->chip_id == CHIP_ID_GENESIS)
  300. genesis_get_stats(skge, data);
  301. else
  302. yukon_get_stats(skge, data);
  303. }
  304. /* Use hardware MIB variables for critical path statistics and
  305. * transmit feedback not reported at interrupt.
  306. * Other errors are accounted for in interrupt handler.
  307. */
  308. static struct net_device_stats *skge_get_stats(struct net_device *dev)
  309. {
  310. struct skge_port *skge = netdev_priv(dev);
  311. u64 data[ARRAY_SIZE(skge_stats)];
  312. if (skge->hw->chip_id == CHIP_ID_GENESIS)
  313. genesis_get_stats(skge, data);
  314. else
  315. yukon_get_stats(skge, data);
  316. skge->net_stats.tx_bytes = data[0];
  317. skge->net_stats.rx_bytes = data[1];
  318. skge->net_stats.tx_packets = data[2] + data[4] + data[6];
  319. skge->net_stats.rx_packets = data[3] + data[5] + data[7];
  320. skge->net_stats.multicast = data[5] + data[7];
  321. skge->net_stats.collisions = data[10];
  322. skge->net_stats.tx_aborted_errors = data[12];
  323. return &skge->net_stats;
  324. }
  325. static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  326. {
  327. int i;
  328. switch (stringset) {
  329. case ETH_SS_STATS:
  330. for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
  331. memcpy(data + i * ETH_GSTRING_LEN,
  332. skge_stats[i].name, ETH_GSTRING_LEN);
  333. break;
  334. }
  335. }
  336. static void skge_get_ring_param(struct net_device *dev,
  337. struct ethtool_ringparam *p)
  338. {
  339. struct skge_port *skge = netdev_priv(dev);
  340. p->rx_max_pending = MAX_RX_RING_SIZE;
  341. p->tx_max_pending = MAX_TX_RING_SIZE;
  342. p->rx_mini_max_pending = 0;
  343. p->rx_jumbo_max_pending = 0;
  344. p->rx_pending = skge->rx_ring.count;
  345. p->tx_pending = skge->tx_ring.count;
  346. p->rx_mini_pending = 0;
  347. p->rx_jumbo_pending = 0;
  348. }
  349. static int skge_set_ring_param(struct net_device *dev,
  350. struct ethtool_ringparam *p)
  351. {
  352. struct skge_port *skge = netdev_priv(dev);
  353. if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
  354. p->tx_pending == 0 || p->tx_pending > MAX_TX_RING_SIZE)
  355. return -EINVAL;
  356. skge->rx_ring.count = p->rx_pending;
  357. skge->tx_ring.count = p->tx_pending;
  358. if (netif_running(dev)) {
  359. skge_down(dev);
  360. skge_up(dev);
  361. }
  362. return 0;
  363. }
  364. static u32 skge_get_msglevel(struct net_device *netdev)
  365. {
  366. struct skge_port *skge = netdev_priv(netdev);
  367. return skge->msg_enable;
  368. }
  369. static void skge_set_msglevel(struct net_device *netdev, u32 value)
  370. {
  371. struct skge_port *skge = netdev_priv(netdev);
  372. skge->msg_enable = value;
  373. }
  374. static int skge_nway_reset(struct net_device *dev)
  375. {
  376. struct skge_port *skge = netdev_priv(dev);
  377. struct skge_hw *hw = skge->hw;
  378. int port = skge->port;
  379. if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
  380. return -EINVAL;
  381. spin_lock_bh(&hw->phy_lock);
  382. if (hw->chip_id == CHIP_ID_GENESIS) {
  383. genesis_reset(hw, port);
  384. genesis_mac_init(hw, port);
  385. } else {
  386. yukon_reset(hw, port);
  387. yukon_init(hw, port);
  388. }
  389. spin_unlock_bh(&hw->phy_lock);
  390. return 0;
  391. }
  392. static int skge_set_sg(struct net_device *dev, u32 data)
  393. {
  394. struct skge_port *skge = netdev_priv(dev);
  395. struct skge_hw *hw = skge->hw;
  396. if (hw->chip_id == CHIP_ID_GENESIS && data)
  397. return -EOPNOTSUPP;
  398. return ethtool_op_set_sg(dev, data);
  399. }
  400. static int skge_set_tx_csum(struct net_device *dev, u32 data)
  401. {
  402. struct skge_port *skge = netdev_priv(dev);
  403. struct skge_hw *hw = skge->hw;
  404. if (hw->chip_id == CHIP_ID_GENESIS && data)
  405. return -EOPNOTSUPP;
  406. return ethtool_op_set_tx_csum(dev, data);
  407. }
  408. static u32 skge_get_rx_csum(struct net_device *dev)
  409. {
  410. struct skge_port *skge = netdev_priv(dev);
  411. return skge->rx_csum;
  412. }
  413. /* Only Yukon supports checksum offload. */
  414. static int skge_set_rx_csum(struct net_device *dev, u32 data)
  415. {
  416. struct skge_port *skge = netdev_priv(dev);
  417. if (skge->hw->chip_id == CHIP_ID_GENESIS && data)
  418. return -EOPNOTSUPP;
  419. skge->rx_csum = data;
  420. return 0;
  421. }
  422. static void skge_get_pauseparam(struct net_device *dev,
  423. struct ethtool_pauseparam *ecmd)
  424. {
  425. struct skge_port *skge = netdev_priv(dev);
  426. ecmd->tx_pause = (skge->flow_control == FLOW_MODE_LOC_SEND)
  427. || (skge->flow_control == FLOW_MODE_SYMMETRIC);
  428. ecmd->rx_pause = (skge->flow_control == FLOW_MODE_REM_SEND)
  429. || (skge->flow_control == FLOW_MODE_SYMMETRIC);
  430. ecmd->autoneg = skge->autoneg;
  431. }
  432. static int skge_set_pauseparam(struct net_device *dev,
  433. struct ethtool_pauseparam *ecmd)
  434. {
  435. struct skge_port *skge = netdev_priv(dev);
  436. skge->autoneg = ecmd->autoneg;
  437. if (ecmd->rx_pause && ecmd->tx_pause)
  438. skge->flow_control = FLOW_MODE_SYMMETRIC;
  439. else if (ecmd->rx_pause && !ecmd->tx_pause)
  440. skge->flow_control = FLOW_MODE_REM_SEND;
  441. else if (!ecmd->rx_pause && ecmd->tx_pause)
  442. skge->flow_control = FLOW_MODE_LOC_SEND;
  443. else
  444. skge->flow_control = FLOW_MODE_NONE;
  445. if (netif_running(dev)) {
  446. skge_down(dev);
  447. skge_up(dev);
  448. }
  449. return 0;
  450. }
  451. /* Chip internal frequency for clock calculations */
  452. static inline u32 hwkhz(const struct skge_hw *hw)
  453. {
  454. if (hw->chip_id == CHIP_ID_GENESIS)
  455. return 53215; /* or: 53.125 MHz */
  456. else
  457. return 78215; /* or: 78.125 MHz */
  458. }
  459. /* Chip hz to microseconds */
  460. static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
  461. {
  462. return (ticks * 1000) / hwkhz(hw);
  463. }
  464. /* Microseconds to chip hz */
  465. static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
  466. {
  467. return hwkhz(hw) * usec / 1000;
  468. }
  469. static int skge_get_coalesce(struct net_device *dev,
  470. struct ethtool_coalesce *ecmd)
  471. {
  472. struct skge_port *skge = netdev_priv(dev);
  473. struct skge_hw *hw = skge->hw;
  474. int port = skge->port;
  475. ecmd->rx_coalesce_usecs = 0;
  476. ecmd->tx_coalesce_usecs = 0;
  477. if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
  478. u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
  479. u32 msk = skge_read32(hw, B2_IRQM_MSK);
  480. if (msk & rxirqmask[port])
  481. ecmd->rx_coalesce_usecs = delay;
  482. if (msk & txirqmask[port])
  483. ecmd->tx_coalesce_usecs = delay;
  484. }
  485. return 0;
  486. }
  487. /* Note: interrupt timer is per board, but can turn on/off per port */
  488. static int skge_set_coalesce(struct net_device *dev,
  489. struct ethtool_coalesce *ecmd)
  490. {
  491. struct skge_port *skge = netdev_priv(dev);
  492. struct skge_hw *hw = skge->hw;
  493. int port = skge->port;
  494. u32 msk = skge_read32(hw, B2_IRQM_MSK);
  495. u32 delay = 25;
  496. if (ecmd->rx_coalesce_usecs == 0)
  497. msk &= ~rxirqmask[port];
  498. else if (ecmd->rx_coalesce_usecs < 25 ||
  499. ecmd->rx_coalesce_usecs > 33333)
  500. return -EINVAL;
  501. else {
  502. msk |= rxirqmask[port];
  503. delay = ecmd->rx_coalesce_usecs;
  504. }
  505. if (ecmd->tx_coalesce_usecs == 0)
  506. msk &= ~txirqmask[port];
  507. else if (ecmd->tx_coalesce_usecs < 25 ||
  508. ecmd->tx_coalesce_usecs > 33333)
  509. return -EINVAL;
  510. else {
  511. msk |= txirqmask[port];
  512. delay = min(delay, ecmd->rx_coalesce_usecs);
  513. }
  514. skge_write32(hw, B2_IRQM_MSK, msk);
  515. if (msk == 0)
  516. skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
  517. else {
  518. skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
  519. skge_write32(hw, B2_IRQM_CTRL, TIM_START);
  520. }
  521. return 0;
  522. }
  523. enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
  524. static void skge_led(struct skge_port *skge, enum led_mode mode)
  525. {
  526. struct skge_hw *hw = skge->hw;
  527. int port = skge->port;
  528. spin_lock_bh(&hw->phy_lock);
  529. if (hw->chip_id == CHIP_ID_GENESIS) {
  530. switch (mode) {
  531. case LED_MODE_OFF:
  532. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
  533. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  534. skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
  535. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
  536. break;
  537. case LED_MODE_ON:
  538. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
  539. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
  540. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
  541. skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
  542. break;
  543. case LED_MODE_TST:
  544. skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
  545. skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
  546. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
  547. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
  548. break;
  549. }
  550. } else {
  551. switch (mode) {
  552. case LED_MODE_OFF:
  553. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  554. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  555. PHY_M_LED_MO_DUP(MO_LED_OFF) |
  556. PHY_M_LED_MO_10(MO_LED_OFF) |
  557. PHY_M_LED_MO_100(MO_LED_OFF) |
  558. PHY_M_LED_MO_1000(MO_LED_OFF) |
  559. PHY_M_LED_MO_RX(MO_LED_OFF));
  560. break;
  561. case LED_MODE_ON:
  562. gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
  563. PHY_M_LED_PULS_DUR(PULS_170MS) |
  564. PHY_M_LED_BLINK_RT(BLINK_84MS) |
  565. PHY_M_LEDC_TX_CTRL |
  566. PHY_M_LEDC_DP_CTRL);
  567. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  568. PHY_M_LED_MO_RX(MO_LED_OFF) |
  569. (skge->speed == SPEED_100 ?
  570. PHY_M_LED_MO_100(MO_LED_ON) : 0));
  571. break;
  572. case LED_MODE_TST:
  573. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  574. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  575. PHY_M_LED_MO_DUP(MO_LED_ON) |
  576. PHY_M_LED_MO_10(MO_LED_ON) |
  577. PHY_M_LED_MO_100(MO_LED_ON) |
  578. PHY_M_LED_MO_1000(MO_LED_ON) |
  579. PHY_M_LED_MO_RX(MO_LED_ON));
  580. }
  581. }
  582. spin_unlock_bh(&hw->phy_lock);
  583. }
  584. /* blink LED's for finding board */
  585. static int skge_phys_id(struct net_device *dev, u32 data)
  586. {
  587. struct skge_port *skge = netdev_priv(dev);
  588. unsigned long ms;
  589. enum led_mode mode = LED_MODE_TST;
  590. if (!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
  591. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT / HZ) * 1000;
  592. else
  593. ms = data * 1000;
  594. while (ms > 0) {
  595. skge_led(skge, mode);
  596. mode ^= LED_MODE_TST;
  597. if (msleep_interruptible(BLINK_MS))
  598. break;
  599. ms -= BLINK_MS;
  600. }
  601. /* back to regular LED state */
  602. skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
  603. return 0;
  604. }
  605. static struct ethtool_ops skge_ethtool_ops = {
  606. .get_settings = skge_get_settings,
  607. .set_settings = skge_set_settings,
  608. .get_drvinfo = skge_get_drvinfo,
  609. .get_regs_len = skge_get_regs_len,
  610. .get_regs = skge_get_regs,
  611. .get_wol = skge_get_wol,
  612. .set_wol = skge_set_wol,
  613. .get_msglevel = skge_get_msglevel,
  614. .set_msglevel = skge_set_msglevel,
  615. .nway_reset = skge_nway_reset,
  616. .get_link = ethtool_op_get_link,
  617. .get_ringparam = skge_get_ring_param,
  618. .set_ringparam = skge_set_ring_param,
  619. .get_pauseparam = skge_get_pauseparam,
  620. .set_pauseparam = skge_set_pauseparam,
  621. .get_coalesce = skge_get_coalesce,
  622. .set_coalesce = skge_set_coalesce,
  623. .get_sg = ethtool_op_get_sg,
  624. .set_sg = skge_set_sg,
  625. .get_tx_csum = ethtool_op_get_tx_csum,
  626. .set_tx_csum = skge_set_tx_csum,
  627. .get_rx_csum = skge_get_rx_csum,
  628. .set_rx_csum = skge_set_rx_csum,
  629. .get_strings = skge_get_strings,
  630. .phys_id = skge_phys_id,
  631. .get_stats_count = skge_get_stats_count,
  632. .get_ethtool_stats = skge_get_ethtool_stats,
  633. };
  634. /*
  635. * Allocate ring elements and chain them together
  636. * One-to-one association of board descriptors with ring elements
  637. */
  638. static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u64 base)
  639. {
  640. struct skge_tx_desc *d;
  641. struct skge_element *e;
  642. int i;
  643. ring->start = kmalloc(sizeof(*e)*ring->count, GFP_KERNEL);
  644. if (!ring->start)
  645. return -ENOMEM;
  646. for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
  647. e->desc = d;
  648. e->skb = NULL;
  649. if (i == ring->count - 1) {
  650. e->next = ring->start;
  651. d->next_offset = base;
  652. } else {
  653. e->next = e + 1;
  654. d->next_offset = base + (i+1) * sizeof(*d);
  655. }
  656. }
  657. ring->to_use = ring->to_clean = ring->start;
  658. return 0;
  659. }
  660. static struct sk_buff *skge_rx_alloc(struct net_device *dev, unsigned int size)
  661. {
  662. struct sk_buff *skb = dev_alloc_skb(size);
  663. if (likely(skb)) {
  664. skb->dev = dev;
  665. skb_reserve(skb, NET_IP_ALIGN);
  666. }
  667. return skb;
  668. }
  669. /* Allocate and setup a new buffer for receiving */
  670. static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
  671. struct sk_buff *skb, unsigned int bufsize)
  672. {
  673. struct skge_rx_desc *rd = e->desc;
  674. u64 map;
  675. map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
  676. PCI_DMA_FROMDEVICE);
  677. rd->dma_lo = map;
  678. rd->dma_hi = map >> 32;
  679. e->skb = skb;
  680. rd->csum1_start = ETH_HLEN;
  681. rd->csum2_start = ETH_HLEN;
  682. rd->csum1 = 0;
  683. rd->csum2 = 0;
  684. wmb();
  685. rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
  686. pci_unmap_addr_set(e, mapaddr, map);
  687. pci_unmap_len_set(e, maplen, bufsize);
  688. }
  689. /* Resume receiving using existing skb,
  690. * Note: DMA address is not changed by chip.
  691. * MTU not changed while receiver active.
  692. */
  693. static void skge_rx_reuse(struct skge_element *e, unsigned int size)
  694. {
  695. struct skge_rx_desc *rd = e->desc;
  696. rd->csum2 = 0;
  697. rd->csum2_start = ETH_HLEN;
  698. wmb();
  699. rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
  700. }
  701. /* Free all buffers in receive ring, assumes receiver stopped */
  702. static void skge_rx_clean(struct skge_port *skge)
  703. {
  704. struct skge_hw *hw = skge->hw;
  705. struct skge_ring *ring = &skge->rx_ring;
  706. struct skge_element *e;
  707. e = ring->start;
  708. do {
  709. struct skge_rx_desc *rd = e->desc;
  710. rd->control = 0;
  711. if (e->skb) {
  712. pci_unmap_single(hw->pdev,
  713. pci_unmap_addr(e, mapaddr),
  714. pci_unmap_len(e, maplen),
  715. PCI_DMA_FROMDEVICE);
  716. dev_kfree_skb(e->skb);
  717. e->skb = NULL;
  718. }
  719. } while ((e = e->next) != ring->start);
  720. }
  721. /* Allocate buffers for receive ring
  722. * For receive: to_clean is next received frame.
  723. */
  724. static int skge_rx_fill(struct skge_port *skge)
  725. {
  726. struct skge_ring *ring = &skge->rx_ring;
  727. struct skge_element *e;
  728. unsigned int bufsize = skge->rx_buf_size;
  729. e = ring->start;
  730. do {
  731. struct sk_buff *skb = skge_rx_alloc(skge->netdev, bufsize);
  732. if (!skb)
  733. return -ENOMEM;
  734. skge_rx_setup(skge, e, skb, bufsize);
  735. } while ( (e = e->next) != ring->start);
  736. ring->to_clean = ring->start;
  737. return 0;
  738. }
  739. static void skge_link_up(struct skge_port *skge)
  740. {
  741. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
  742. LED_BLK_OFF|LED_SYNC_OFF|LED_ON);
  743. netif_carrier_on(skge->netdev);
  744. if (skge->tx_avail > MAX_SKB_FRAGS + 1)
  745. netif_wake_queue(skge->netdev);
  746. if (netif_msg_link(skge))
  747. printk(KERN_INFO PFX
  748. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  749. skge->netdev->name, skge->speed,
  750. skge->duplex == DUPLEX_FULL ? "full" : "half",
  751. (skge->flow_control == FLOW_MODE_NONE) ? "none" :
  752. (skge->flow_control == FLOW_MODE_LOC_SEND) ? "tx only" :
  753. (skge->flow_control == FLOW_MODE_REM_SEND) ? "rx only" :
  754. (skge->flow_control == FLOW_MODE_SYMMETRIC) ? "tx and rx" :
  755. "unknown");
  756. }
  757. static void skge_link_down(struct skge_port *skge)
  758. {
  759. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
  760. netif_carrier_off(skge->netdev);
  761. netif_stop_queue(skge->netdev);
  762. if (netif_msg_link(skge))
  763. printk(KERN_INFO PFX "%s: Link is down.\n", skge->netdev->name);
  764. }
  765. static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
  766. {
  767. int i;
  768. u16 v;
  769. xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
  770. v = xm_read16(hw, port, XM_PHY_DATA);
  771. /* Need to wait for external PHY */
  772. for (i = 0; i < PHY_RETRIES; i++) {
  773. udelay(1);
  774. if (xm_read16(hw, port, XM_MMU_CMD)
  775. & XM_MMU_PHY_RDY)
  776. goto ready;
  777. }
  778. printk(KERN_WARNING PFX "%s: phy read timed out\n",
  779. hw->dev[port]->name);
  780. return 0;
  781. ready:
  782. v = xm_read16(hw, port, XM_PHY_DATA);
  783. return v;
  784. }
  785. static void xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
  786. {
  787. int i;
  788. xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
  789. for (i = 0; i < PHY_RETRIES; i++) {
  790. if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
  791. goto ready;
  792. udelay(1);
  793. }
  794. printk(KERN_WARNING PFX "%s: phy write failed to come ready\n",
  795. hw->dev[port]->name);
  796. ready:
  797. xm_write16(hw, port, XM_PHY_DATA, val);
  798. for (i = 0; i < PHY_RETRIES; i++) {
  799. udelay(1);
  800. if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
  801. return;
  802. }
  803. printk(KERN_WARNING PFX "%s: phy write timed out\n",
  804. hw->dev[port]->name);
  805. }
  806. static void genesis_init(struct skge_hw *hw)
  807. {
  808. /* set blink source counter */
  809. skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
  810. skge_write8(hw, B2_BSC_CTRL, BSC_START);
  811. /* configure mac arbiter */
  812. skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
  813. /* configure mac arbiter timeout values */
  814. skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
  815. skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
  816. skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
  817. skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
  818. skge_write8(hw, B3_MA_RCINI_RX1, 0);
  819. skge_write8(hw, B3_MA_RCINI_RX2, 0);
  820. skge_write8(hw, B3_MA_RCINI_TX1, 0);
  821. skge_write8(hw, B3_MA_RCINI_TX2, 0);
  822. /* configure packet arbiter timeout */
  823. skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
  824. skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
  825. skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
  826. skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
  827. skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
  828. }
  829. static void genesis_reset(struct skge_hw *hw, int port)
  830. {
  831. const u8 zero[8] = { 0 };
  832. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  833. /* reset the statistics module */
  834. xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
  835. xm_write16(hw, port, XM_IMSK, 0xffff); /* disable XMAC IRQs */
  836. xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
  837. xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
  838. xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
  839. /* disable Broadcom PHY IRQ */
  840. xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
  841. xm_outhash(hw, port, XM_HSM, zero);
  842. }
  843. /* Convert mode to MII values */
  844. static const u16 phy_pause_map[] = {
  845. [FLOW_MODE_NONE] = 0,
  846. [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
  847. [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
  848. [FLOW_MODE_REM_SEND] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
  849. };
  850. /* Check status of Broadcom phy link */
  851. static void bcom_check_link(struct skge_hw *hw, int port)
  852. {
  853. struct net_device *dev = hw->dev[port];
  854. struct skge_port *skge = netdev_priv(dev);
  855. u16 status;
  856. /* read twice because of latch */
  857. (void) xm_phy_read(hw, port, PHY_BCOM_STAT);
  858. status = xm_phy_read(hw, port, PHY_BCOM_STAT);
  859. if ((status & PHY_ST_LSYNC) == 0) {
  860. u16 cmd = xm_read16(hw, port, XM_MMU_CMD);
  861. cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
  862. xm_write16(hw, port, XM_MMU_CMD, cmd);
  863. /* dummy read to ensure writing */
  864. (void) xm_read16(hw, port, XM_MMU_CMD);
  865. if (netif_carrier_ok(dev))
  866. skge_link_down(skge);
  867. } else {
  868. if (skge->autoneg == AUTONEG_ENABLE &&
  869. (status & PHY_ST_AN_OVER)) {
  870. u16 lpa = xm_phy_read(hw, port, PHY_BCOM_AUNE_LP);
  871. u16 aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
  872. if (lpa & PHY_B_AN_RF) {
  873. printk(KERN_NOTICE PFX "%s: remote fault\n",
  874. dev->name);
  875. return;
  876. }
  877. /* Check Duplex mismatch */
  878. switch (aux & PHY_B_AS_AN_RES_MSK) {
  879. case PHY_B_RES_1000FD:
  880. skge->duplex = DUPLEX_FULL;
  881. break;
  882. case PHY_B_RES_1000HD:
  883. skge->duplex = DUPLEX_HALF;
  884. break;
  885. default:
  886. printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
  887. dev->name);
  888. return;
  889. }
  890. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  891. switch (aux & PHY_B_AS_PAUSE_MSK) {
  892. case PHY_B_AS_PAUSE_MSK:
  893. skge->flow_control = FLOW_MODE_SYMMETRIC;
  894. break;
  895. case PHY_B_AS_PRR:
  896. skge->flow_control = FLOW_MODE_REM_SEND;
  897. break;
  898. case PHY_B_AS_PRT:
  899. skge->flow_control = FLOW_MODE_LOC_SEND;
  900. break;
  901. default:
  902. skge->flow_control = FLOW_MODE_NONE;
  903. }
  904. skge->speed = SPEED_1000;
  905. }
  906. if (!netif_carrier_ok(dev))
  907. genesis_link_up(skge);
  908. }
  909. }
  910. /* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
  911. * Phy on for 100 or 10Mbit operation
  912. */
  913. static void bcom_phy_init(struct skge_port *skge, int jumbo)
  914. {
  915. struct skge_hw *hw = skge->hw;
  916. int port = skge->port;
  917. int i;
  918. u16 id1, r, ext, ctl;
  919. /* magic workaround patterns for Broadcom */
  920. static const struct {
  921. u16 reg;
  922. u16 val;
  923. } A1hack[] = {
  924. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
  925. { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
  926. { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
  927. { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
  928. }, C0hack[] = {
  929. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
  930. { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
  931. };
  932. /* read Id from external PHY (all have the same address) */
  933. id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
  934. /* Optimize MDIO transfer by suppressing preamble. */
  935. r = xm_read16(hw, port, XM_MMU_CMD);
  936. r |= XM_MMU_NO_PRE;
  937. xm_write16(hw, port, XM_MMU_CMD,r);
  938. switch (id1) {
  939. case PHY_BCOM_ID1_C0:
  940. /*
  941. * Workaround BCOM Errata for the C0 type.
  942. * Write magic patterns to reserved registers.
  943. */
  944. for (i = 0; i < ARRAY_SIZE(C0hack); i++)
  945. xm_phy_write(hw, port,
  946. C0hack[i].reg, C0hack[i].val);
  947. break;
  948. case PHY_BCOM_ID1_A1:
  949. /*
  950. * Workaround BCOM Errata for the A1 type.
  951. * Write magic patterns to reserved registers.
  952. */
  953. for (i = 0; i < ARRAY_SIZE(A1hack); i++)
  954. xm_phy_write(hw, port,
  955. A1hack[i].reg, A1hack[i].val);
  956. break;
  957. }
  958. /*
  959. * Workaround BCOM Errata (#10523) for all BCom PHYs.
  960. * Disable Power Management after reset.
  961. */
  962. r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
  963. r |= PHY_B_AC_DIS_PM;
  964. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
  965. /* Dummy read */
  966. xm_read16(hw, port, XM_ISRC);
  967. ext = PHY_B_PEC_EN_LTR; /* enable tx led */
  968. ctl = PHY_CT_SP1000; /* always 1000mbit */
  969. if (skge->autoneg == AUTONEG_ENABLE) {
  970. /*
  971. * Workaround BCOM Errata #1 for the C5 type.
  972. * 1000Base-T Link Acquisition Failure in Slave Mode
  973. * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
  974. */
  975. u16 adv = PHY_B_1000C_RD;
  976. if (skge->advertising & ADVERTISED_1000baseT_Half)
  977. adv |= PHY_B_1000C_AHD;
  978. if (skge->advertising & ADVERTISED_1000baseT_Full)
  979. adv |= PHY_B_1000C_AFD;
  980. xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
  981. ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  982. } else {
  983. if (skge->duplex == DUPLEX_FULL)
  984. ctl |= PHY_CT_DUP_MD;
  985. /* Force to slave */
  986. xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
  987. }
  988. /* Set autonegotiation pause parameters */
  989. xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
  990. phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
  991. /* Handle Jumbo frames */
  992. if (jumbo) {
  993. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
  994. PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
  995. ext |= PHY_B_PEC_HIGH_LA;
  996. }
  997. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
  998. xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
  999. /* Use link status change interrrupt */
  1000. xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
  1001. bcom_check_link(hw, port);
  1002. }
  1003. static void genesis_mac_init(struct skge_hw *hw, int port)
  1004. {
  1005. struct net_device *dev = hw->dev[port];
  1006. struct skge_port *skge = netdev_priv(dev);
  1007. int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
  1008. int i;
  1009. u32 r;
  1010. const u8 zero[6] = { 0 };
  1011. /* Clear MIB counters */
  1012. xm_write16(hw, port, XM_STAT_CMD,
  1013. XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  1014. /* Clear two times according to Errata #3 */
  1015. xm_write16(hw, port, XM_STAT_CMD,
  1016. XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  1017. /* Unreset the XMAC. */
  1018. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
  1019. /*
  1020. * Perform additional initialization for external PHYs,
  1021. * namely for the 1000baseTX cards that use the XMAC's
  1022. * GMII mode.
  1023. */
  1024. /* Take external Phy out of reset */
  1025. r = skge_read32(hw, B2_GP_IO);
  1026. if (port == 0)
  1027. r |= GP_DIR_0|GP_IO_0;
  1028. else
  1029. r |= GP_DIR_2|GP_IO_2;
  1030. skge_write32(hw, B2_GP_IO, r);
  1031. skge_read32(hw, B2_GP_IO);
  1032. /* Enable GMII interfac */
  1033. xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
  1034. bcom_phy_init(skge, jumbo);
  1035. /* Set Station Address */
  1036. xm_outaddr(hw, port, XM_SA, dev->dev_addr);
  1037. /* We don't use match addresses so clear */
  1038. for (i = 1; i < 16; i++)
  1039. xm_outaddr(hw, port, XM_EXM(i), zero);
  1040. /* configure Rx High Water Mark (XM_RX_HI_WM) */
  1041. xm_write16(hw, port, XM_RX_HI_WM, 1450);
  1042. /* We don't need the FCS appended to the packet. */
  1043. r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
  1044. if (jumbo)
  1045. r |= XM_RX_BIG_PK_OK;
  1046. if (skge->duplex == DUPLEX_HALF) {
  1047. /*
  1048. * If in manual half duplex mode the other side might be in
  1049. * full duplex mode, so ignore if a carrier extension is not seen
  1050. * on frames received
  1051. */
  1052. r |= XM_RX_DIS_CEXT;
  1053. }
  1054. xm_write16(hw, port, XM_RX_CMD, r);
  1055. /* We want short frames padded to 60 bytes. */
  1056. xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
  1057. /*
  1058. * Bump up the transmit threshold. This helps hold off transmit
  1059. * underruns when we're blasting traffic from both ports at once.
  1060. */
  1061. xm_write16(hw, port, XM_TX_THR, 512);
  1062. /*
  1063. * Enable the reception of all error frames. This is is
  1064. * a necessary evil due to the design of the XMAC. The
  1065. * XMAC's receive FIFO is only 8K in size, however jumbo
  1066. * frames can be up to 9000 bytes in length. When bad
  1067. * frame filtering is enabled, the XMAC's RX FIFO operates
  1068. * in 'store and forward' mode. For this to work, the
  1069. * entire frame has to fit into the FIFO, but that means
  1070. * that jumbo frames larger than 8192 bytes will be
  1071. * truncated. Disabling all bad frame filtering causes
  1072. * the RX FIFO to operate in streaming mode, in which
  1073. * case the XMAC will start transfering frames out of the
  1074. * RX FIFO as soon as the FIFO threshold is reached.
  1075. */
  1076. xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
  1077. /*
  1078. * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
  1079. * - Enable all bits excepting 'Octets Rx OK Low CntOv'
  1080. * and 'Octets Rx OK Hi Cnt Ov'.
  1081. */
  1082. xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
  1083. /*
  1084. * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
  1085. * - Enable all bits excepting 'Octets Tx OK Low CntOv'
  1086. * and 'Octets Tx OK Hi Cnt Ov'.
  1087. */
  1088. xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
  1089. /* Configure MAC arbiter */
  1090. skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
  1091. /* configure timeout values */
  1092. skge_write8(hw, B3_MA_TOINI_RX1, 72);
  1093. skge_write8(hw, B3_MA_TOINI_RX2, 72);
  1094. skge_write8(hw, B3_MA_TOINI_TX1, 72);
  1095. skge_write8(hw, B3_MA_TOINI_TX2, 72);
  1096. skge_write8(hw, B3_MA_RCINI_RX1, 0);
  1097. skge_write8(hw, B3_MA_RCINI_RX2, 0);
  1098. skge_write8(hw, B3_MA_RCINI_TX1, 0);
  1099. skge_write8(hw, B3_MA_RCINI_TX2, 0);
  1100. /* Configure Rx MAC FIFO */
  1101. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
  1102. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
  1103. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
  1104. /* Configure Tx MAC FIFO */
  1105. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
  1106. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
  1107. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
  1108. if (jumbo) {
  1109. /* Enable frame flushing if jumbo frames used */
  1110. skge_write16(hw, SK_REG(port,RX_MFF_CTRL1), MFF_ENA_FLUSH);
  1111. } else {
  1112. /* enable timeout timers if normal frames */
  1113. skge_write16(hw, B3_PA_CTRL,
  1114. (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
  1115. }
  1116. }
  1117. static void genesis_stop(struct skge_port *skge)
  1118. {
  1119. struct skge_hw *hw = skge->hw;
  1120. int port = skge->port;
  1121. u32 reg;
  1122. genesis_reset(hw, port);
  1123. /* Clear Tx packet arbiter timeout IRQ */
  1124. skge_write16(hw, B3_PA_CTRL,
  1125. port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
  1126. /*
  1127. * If the transfer stucks at the MAC the STOP command will not
  1128. * terminate if we don't flush the XMAC's transmit FIFO !
  1129. */
  1130. xm_write32(hw, port, XM_MODE,
  1131. xm_read32(hw, port, XM_MODE)|XM_MD_FTF);
  1132. /* Reset the MAC */
  1133. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
  1134. /* For external PHYs there must be special handling */
  1135. reg = skge_read32(hw, B2_GP_IO);
  1136. if (port == 0) {
  1137. reg |= GP_DIR_0;
  1138. reg &= ~GP_IO_0;
  1139. } else {
  1140. reg |= GP_DIR_2;
  1141. reg &= ~GP_IO_2;
  1142. }
  1143. skge_write32(hw, B2_GP_IO, reg);
  1144. skge_read32(hw, B2_GP_IO);
  1145. xm_write16(hw, port, XM_MMU_CMD,
  1146. xm_read16(hw, port, XM_MMU_CMD)
  1147. & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
  1148. xm_read16(hw, port, XM_MMU_CMD);
  1149. }
  1150. static void genesis_get_stats(struct skge_port *skge, u64 *data)
  1151. {
  1152. struct skge_hw *hw = skge->hw;
  1153. int port = skge->port;
  1154. int i;
  1155. unsigned long timeout = jiffies + HZ;
  1156. xm_write16(hw, port,
  1157. XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
  1158. /* wait for update to complete */
  1159. while (xm_read16(hw, port, XM_STAT_CMD)
  1160. & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
  1161. if (time_after(jiffies, timeout))
  1162. break;
  1163. udelay(10);
  1164. }
  1165. /* special case for 64 bit octet counter */
  1166. data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
  1167. | xm_read32(hw, port, XM_TXO_OK_LO);
  1168. data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
  1169. | xm_read32(hw, port, XM_RXO_OK_LO);
  1170. for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
  1171. data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
  1172. }
  1173. static void genesis_mac_intr(struct skge_hw *hw, int port)
  1174. {
  1175. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1176. u16 status = xm_read16(hw, port, XM_ISRC);
  1177. if (netif_msg_intr(skge))
  1178. printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
  1179. skge->netdev->name, status);
  1180. if (status & XM_IS_TXF_UR) {
  1181. xm_write32(hw, port, XM_MODE, XM_MD_FTF);
  1182. ++skge->net_stats.tx_fifo_errors;
  1183. }
  1184. if (status & XM_IS_RXF_OV) {
  1185. xm_write32(hw, port, XM_MODE, XM_MD_FRF);
  1186. ++skge->net_stats.rx_fifo_errors;
  1187. }
  1188. }
  1189. static void gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
  1190. {
  1191. int i;
  1192. gma_write16(hw, port, GM_SMI_DATA, val);
  1193. gma_write16(hw, port, GM_SMI_CTRL,
  1194. GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
  1195. for (i = 0; i < PHY_RETRIES; i++) {
  1196. udelay(1);
  1197. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  1198. break;
  1199. }
  1200. }
  1201. static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
  1202. {
  1203. int i;
  1204. gma_write16(hw, port, GM_SMI_CTRL,
  1205. GM_SMI_CT_PHY_AD(hw->phy_addr)
  1206. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  1207. for (i = 0; i < PHY_RETRIES; i++) {
  1208. udelay(1);
  1209. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
  1210. goto ready;
  1211. }
  1212. printk(KERN_WARNING PFX "%s: phy read timeout\n",
  1213. hw->dev[port]->name);
  1214. return 0;
  1215. ready:
  1216. return gma_read16(hw, port, GM_SMI_DATA);
  1217. }
  1218. static void genesis_link_up(struct skge_port *skge)
  1219. {
  1220. struct skge_hw *hw = skge->hw;
  1221. int port = skge->port;
  1222. u16 cmd;
  1223. u32 mode, msk;
  1224. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1225. /*
  1226. * enabling pause frame reception is required for 1000BT
  1227. * because the XMAC is not reset if the link is going down
  1228. */
  1229. if (skge->flow_control == FLOW_MODE_NONE ||
  1230. skge->flow_control == FLOW_MODE_LOC_SEND)
  1231. /* Disable Pause Frame Reception */
  1232. cmd |= XM_MMU_IGN_PF;
  1233. else
  1234. /* Enable Pause Frame Reception */
  1235. cmd &= ~XM_MMU_IGN_PF;
  1236. xm_write16(hw, port, XM_MMU_CMD, cmd);
  1237. mode = xm_read32(hw, port, XM_MODE);
  1238. if (skge->flow_control == FLOW_MODE_SYMMETRIC ||
  1239. skge->flow_control == FLOW_MODE_LOC_SEND) {
  1240. /*
  1241. * Configure Pause Frame Generation
  1242. * Use internal and external Pause Frame Generation.
  1243. * Sending pause frames is edge triggered.
  1244. * Send a Pause frame with the maximum pause time if
  1245. * internal oder external FIFO full condition occurs.
  1246. * Send a zero pause time frame to re-start transmission.
  1247. */
  1248. /* XM_PAUSE_DA = '010000C28001' (default) */
  1249. /* XM_MAC_PTIME = 0xffff (maximum) */
  1250. /* remember this value is defined in big endian (!) */
  1251. xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
  1252. mode |= XM_PAUSE_MODE;
  1253. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
  1254. } else {
  1255. /*
  1256. * disable pause frame generation is required for 1000BT
  1257. * because the XMAC is not reset if the link is going down
  1258. */
  1259. /* Disable Pause Mode in Mode Register */
  1260. mode &= ~XM_PAUSE_MODE;
  1261. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
  1262. }
  1263. xm_write32(hw, port, XM_MODE, mode);
  1264. msk = XM_DEF_MSK;
  1265. /* disable GP0 interrupt bit for external Phy */
  1266. msk |= XM_IS_INP_ASS;
  1267. xm_write16(hw, port, XM_IMSK, msk);
  1268. xm_read16(hw, port, XM_ISRC);
  1269. /* get MMU Command Reg. */
  1270. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1271. if (skge->duplex == DUPLEX_FULL)
  1272. cmd |= XM_MMU_GMII_FD;
  1273. /*
  1274. * Workaround BCOM Errata (#10523) for all BCom Phys
  1275. * Enable Power Management after link up
  1276. */
  1277. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
  1278. xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
  1279. & ~PHY_B_AC_DIS_PM);
  1280. xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
  1281. /* enable Rx/Tx */
  1282. xm_write16(hw, port, XM_MMU_CMD,
  1283. cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
  1284. skge_link_up(skge);
  1285. }
  1286. static inline void bcom_phy_intr(struct skge_port *skge)
  1287. {
  1288. struct skge_hw *hw = skge->hw;
  1289. int port = skge->port;
  1290. u16 isrc;
  1291. isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
  1292. if (netif_msg_intr(skge))
  1293. printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x\n",
  1294. skge->netdev->name, isrc);
  1295. if (isrc & PHY_B_IS_PSE)
  1296. printk(KERN_ERR PFX "%s: uncorrectable pair swap error\n",
  1297. hw->dev[port]->name);
  1298. /* Workaround BCom Errata:
  1299. * enable and disable loopback mode if "NO HCD" occurs.
  1300. */
  1301. if (isrc & PHY_B_IS_NO_HDCL) {
  1302. u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
  1303. xm_phy_write(hw, port, PHY_BCOM_CTRL,
  1304. ctrl | PHY_CT_LOOP);
  1305. xm_phy_write(hw, port, PHY_BCOM_CTRL,
  1306. ctrl & ~PHY_CT_LOOP);
  1307. }
  1308. if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
  1309. bcom_check_link(hw, port);
  1310. }
  1311. /* Marvell Phy Initailization */
  1312. static void yukon_init(struct skge_hw *hw, int port)
  1313. {
  1314. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1315. u16 ctrl, ct1000, adv;
  1316. if (skge->autoneg == AUTONEG_ENABLE) {
  1317. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  1318. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  1319. PHY_M_EC_MAC_S_MSK);
  1320. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  1321. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  1322. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  1323. }
  1324. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1325. if (skge->autoneg == AUTONEG_DISABLE)
  1326. ctrl &= ~PHY_CT_ANE;
  1327. ctrl |= PHY_CT_RESET;
  1328. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1329. ctrl = 0;
  1330. ct1000 = 0;
  1331. adv = PHY_AN_CSMA;
  1332. if (skge->autoneg == AUTONEG_ENABLE) {
  1333. if (hw->copper) {
  1334. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1335. ct1000 |= PHY_M_1000C_AFD;
  1336. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1337. ct1000 |= PHY_M_1000C_AHD;
  1338. if (skge->advertising & ADVERTISED_100baseT_Full)
  1339. adv |= PHY_M_AN_100_FD;
  1340. if (skge->advertising & ADVERTISED_100baseT_Half)
  1341. adv |= PHY_M_AN_100_HD;
  1342. if (skge->advertising & ADVERTISED_10baseT_Full)
  1343. adv |= PHY_M_AN_10_FD;
  1344. if (skge->advertising & ADVERTISED_10baseT_Half)
  1345. adv |= PHY_M_AN_10_HD;
  1346. } else /* special defines for FIBER (88E1011S only) */
  1347. adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
  1348. /* Set Flow-control capabilities */
  1349. adv |= phy_pause_map[skge->flow_control];
  1350. /* Restart Auto-negotiation */
  1351. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  1352. } else {
  1353. /* forced speed/duplex settings */
  1354. ct1000 = PHY_M_1000C_MSE;
  1355. if (skge->duplex == DUPLEX_FULL)
  1356. ctrl |= PHY_CT_DUP_MD;
  1357. switch (skge->speed) {
  1358. case SPEED_1000:
  1359. ctrl |= PHY_CT_SP1000;
  1360. break;
  1361. case SPEED_100:
  1362. ctrl |= PHY_CT_SP100;
  1363. break;
  1364. }
  1365. ctrl |= PHY_CT_RESET;
  1366. }
  1367. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  1368. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  1369. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1370. /* Enable phy interrupt on autonegotiation complete (or link up) */
  1371. if (skge->autoneg == AUTONEG_ENABLE)
  1372. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
  1373. else
  1374. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
  1375. }
  1376. static void yukon_reset(struct skge_hw *hw, int port)
  1377. {
  1378. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
  1379. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  1380. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  1381. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  1382. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  1383. gma_write16(hw, port, GM_RX_CTRL,
  1384. gma_read16(hw, port, GM_RX_CTRL)
  1385. | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  1386. }
  1387. static void yukon_mac_init(struct skge_hw *hw, int port)
  1388. {
  1389. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1390. int i;
  1391. u32 reg;
  1392. const u8 *addr = hw->dev[port]->dev_addr;
  1393. /* WA code for COMA mode -- set PHY reset */
  1394. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1395. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  1396. reg = skge_read32(hw, B2_GP_IO);
  1397. reg |= GP_DIR_9 | GP_IO_9;
  1398. skge_write32(hw, B2_GP_IO, reg);
  1399. }
  1400. /* hard reset */
  1401. skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1402. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1403. /* WA code for COMA mode -- clear PHY reset */
  1404. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1405. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  1406. reg = skge_read32(hw, B2_GP_IO);
  1407. reg |= GP_DIR_9;
  1408. reg &= ~GP_IO_9;
  1409. skge_write32(hw, B2_GP_IO, reg);
  1410. }
  1411. /* Set hardware config mode */
  1412. reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
  1413. GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
  1414. reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
  1415. /* Clear GMC reset */
  1416. skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
  1417. skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
  1418. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
  1419. if (skge->autoneg == AUTONEG_DISABLE) {
  1420. reg = GM_GPCR_AU_ALL_DIS;
  1421. gma_write16(hw, port, GM_GP_CTRL,
  1422. gma_read16(hw, port, GM_GP_CTRL) | reg);
  1423. switch (skge->speed) {
  1424. case SPEED_1000:
  1425. reg |= GM_GPCR_SPEED_1000;
  1426. /* fallthru */
  1427. case SPEED_100:
  1428. reg |= GM_GPCR_SPEED_100;
  1429. }
  1430. if (skge->duplex == DUPLEX_FULL)
  1431. reg |= GM_GPCR_DUP_FULL;
  1432. } else
  1433. reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
  1434. switch (skge->flow_control) {
  1435. case FLOW_MODE_NONE:
  1436. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1437. reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1438. break;
  1439. case FLOW_MODE_LOC_SEND:
  1440. /* disable Rx flow-control */
  1441. reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1442. }
  1443. gma_write16(hw, port, GM_GP_CTRL, reg);
  1444. skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  1445. yukon_init(hw, port);
  1446. /* MIB clear */
  1447. reg = gma_read16(hw, port, GM_PHY_ADDR);
  1448. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  1449. for (i = 0; i < GM_MIB_CNT_SIZE; i++)
  1450. gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
  1451. gma_write16(hw, port, GM_PHY_ADDR, reg);
  1452. /* transmit control */
  1453. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  1454. /* receive control reg: unicast + multicast + no FCS */
  1455. gma_write16(hw, port, GM_RX_CTRL,
  1456. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  1457. /* transmit flow control */
  1458. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  1459. /* transmit parameter */
  1460. gma_write16(hw, port, GM_TX_PARAM,
  1461. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  1462. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  1463. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
  1464. /* serial mode register */
  1465. reg = GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1466. if (hw->dev[port]->mtu > 1500)
  1467. reg |= GM_SMOD_JUMBO_ENA;
  1468. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  1469. /* physical address: used for pause frames */
  1470. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  1471. /* virtual address for data */
  1472. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  1473. /* enable interrupt mask for counter overflows */
  1474. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  1475. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  1476. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  1477. /* Initialize Mac Fifo */
  1478. /* Configure Rx MAC FIFO */
  1479. skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
  1480. reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  1481. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1482. hw->chip_rev >= CHIP_REV_YU_LITE_A3)
  1483. reg &= ~GMF_RX_F_FL_ON;
  1484. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  1485. skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
  1486. /*
  1487. * because Pause Packet Truncation in GMAC is not working
  1488. * we have to increase the Flush Threshold to 64 bytes
  1489. * in order to flush pause packets in Rx FIFO on Yukon-1
  1490. */
  1491. skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
  1492. /* Configure Tx MAC FIFO */
  1493. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  1494. skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  1495. }
  1496. static void yukon_stop(struct skge_port *skge)
  1497. {
  1498. struct skge_hw *hw = skge->hw;
  1499. int port = skge->port;
  1500. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  1501. yukon_reset(hw, port);
  1502. gma_write16(hw, port, GM_GP_CTRL,
  1503. gma_read16(hw, port, GM_GP_CTRL)
  1504. & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
  1505. gma_read16(hw, port, GM_GP_CTRL);
  1506. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1507. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  1508. u32 io = skge_read32(hw, B2_GP_IO);
  1509. io |= GP_DIR_9 | GP_IO_9;
  1510. skge_write32(hw, B2_GP_IO, io);
  1511. skge_read32(hw, B2_GP_IO);
  1512. }
  1513. /* set GPHY Control reset */
  1514. skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1515. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1516. }
  1517. static void yukon_get_stats(struct skge_port *skge, u64 *data)
  1518. {
  1519. struct skge_hw *hw = skge->hw;
  1520. int port = skge->port;
  1521. int i;
  1522. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  1523. | gma_read32(hw, port, GM_TXO_OK_LO);
  1524. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  1525. | gma_read32(hw, port, GM_RXO_OK_LO);
  1526. for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
  1527. data[i] = gma_read32(hw, port,
  1528. skge_stats[i].gma_offset);
  1529. }
  1530. static void yukon_mac_intr(struct skge_hw *hw, int port)
  1531. {
  1532. struct net_device *dev = hw->dev[port];
  1533. struct skge_port *skge = netdev_priv(dev);
  1534. u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1535. if (netif_msg_intr(skge))
  1536. printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
  1537. dev->name, status);
  1538. if (status & GM_IS_RX_FF_OR) {
  1539. ++skge->net_stats.rx_fifo_errors;
  1540. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1541. }
  1542. if (status & GM_IS_TX_FF_UR) {
  1543. ++skge->net_stats.tx_fifo_errors;
  1544. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1545. }
  1546. }
  1547. static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
  1548. {
  1549. switch (aux & PHY_M_PS_SPEED_MSK) {
  1550. case PHY_M_PS_SPEED_1000:
  1551. return SPEED_1000;
  1552. case PHY_M_PS_SPEED_100:
  1553. return SPEED_100;
  1554. default:
  1555. return SPEED_10;
  1556. }
  1557. }
  1558. static void yukon_link_up(struct skge_port *skge)
  1559. {
  1560. struct skge_hw *hw = skge->hw;
  1561. int port = skge->port;
  1562. u16 reg;
  1563. /* Enable Transmit FIFO Underrun */
  1564. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  1565. reg = gma_read16(hw, port, GM_GP_CTRL);
  1566. if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
  1567. reg |= GM_GPCR_DUP_FULL;
  1568. /* enable Rx/Tx */
  1569. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1570. gma_write16(hw, port, GM_GP_CTRL, reg);
  1571. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
  1572. skge_link_up(skge);
  1573. }
  1574. static void yukon_link_down(struct skge_port *skge)
  1575. {
  1576. struct skge_hw *hw = skge->hw;
  1577. int port = skge->port;
  1578. u16 ctrl;
  1579. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1580. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1581. ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1582. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1583. if (skge->flow_control == FLOW_MODE_REM_SEND) {
  1584. /* restore Asymmetric Pause bit */
  1585. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
  1586. gm_phy_read(hw, port,
  1587. PHY_MARV_AUNE_ADV)
  1588. | PHY_M_AN_ASP);
  1589. }
  1590. yukon_reset(hw, port);
  1591. skge_link_down(skge);
  1592. yukon_init(hw, port);
  1593. }
  1594. static void yukon_phy_intr(struct skge_port *skge)
  1595. {
  1596. struct skge_hw *hw = skge->hw;
  1597. int port = skge->port;
  1598. const char *reason = NULL;
  1599. u16 istatus, phystat;
  1600. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1601. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1602. if (netif_msg_intr(skge))
  1603. printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1604. skge->netdev->name, istatus, phystat);
  1605. if (istatus & PHY_M_IS_AN_COMPL) {
  1606. if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
  1607. & PHY_M_AN_RF) {
  1608. reason = "remote fault";
  1609. goto failed;
  1610. }
  1611. if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
  1612. reason = "master/slave fault";
  1613. goto failed;
  1614. }
  1615. if (!(phystat & PHY_M_PS_SPDUP_RES)) {
  1616. reason = "speed/duplex";
  1617. goto failed;
  1618. }
  1619. skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
  1620. ? DUPLEX_FULL : DUPLEX_HALF;
  1621. skge->speed = yukon_speed(hw, phystat);
  1622. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  1623. switch (phystat & PHY_M_PS_PAUSE_MSK) {
  1624. case PHY_M_PS_PAUSE_MSK:
  1625. skge->flow_control = FLOW_MODE_SYMMETRIC;
  1626. break;
  1627. case PHY_M_PS_RX_P_EN:
  1628. skge->flow_control = FLOW_MODE_REM_SEND;
  1629. break;
  1630. case PHY_M_PS_TX_P_EN:
  1631. skge->flow_control = FLOW_MODE_LOC_SEND;
  1632. break;
  1633. default:
  1634. skge->flow_control = FLOW_MODE_NONE;
  1635. }
  1636. if (skge->flow_control == FLOW_MODE_NONE ||
  1637. (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
  1638. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1639. else
  1640. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1641. yukon_link_up(skge);
  1642. return;
  1643. }
  1644. if (istatus & PHY_M_IS_LSP_CHANGE)
  1645. skge->speed = yukon_speed(hw, phystat);
  1646. if (istatus & PHY_M_IS_DUP_CHANGE)
  1647. skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1648. if (istatus & PHY_M_IS_LST_CHANGE) {
  1649. if (phystat & PHY_M_PS_LINK_UP)
  1650. yukon_link_up(skge);
  1651. else
  1652. yukon_link_down(skge);
  1653. }
  1654. return;
  1655. failed:
  1656. printk(KERN_ERR PFX "%s: autonegotiation failed (%s)\n",
  1657. skge->netdev->name, reason);
  1658. /* XXX restart autonegotiation? */
  1659. }
  1660. static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
  1661. {
  1662. u32 end;
  1663. start /= 8;
  1664. len /= 8;
  1665. end = start + len - 1;
  1666. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  1667. skge_write32(hw, RB_ADDR(q, RB_START), start);
  1668. skge_write32(hw, RB_ADDR(q, RB_WP), start);
  1669. skge_write32(hw, RB_ADDR(q, RB_RP), start);
  1670. skge_write32(hw, RB_ADDR(q, RB_END), end);
  1671. if (q == Q_R1 || q == Q_R2) {
  1672. /* Set thresholds on receive queue's */
  1673. skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
  1674. start + (2*len)/3);
  1675. skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
  1676. start + (len/3));
  1677. } else {
  1678. /* Enable store & forward on Tx queue's because
  1679. * Tx FIFO is only 4K on Genesis and 1K on Yukon
  1680. */
  1681. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  1682. }
  1683. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  1684. }
  1685. /* Setup Bus Memory Interface */
  1686. static void skge_qset(struct skge_port *skge, u16 q,
  1687. const struct skge_element *e)
  1688. {
  1689. struct skge_hw *hw = skge->hw;
  1690. u32 watermark = 0x600;
  1691. u64 base = skge->dma + (e->desc - skge->mem);
  1692. /* optimization to reduce window on 32bit/33mhz */
  1693. if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
  1694. watermark /= 2;
  1695. skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
  1696. skge_write32(hw, Q_ADDR(q, Q_F), watermark);
  1697. skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
  1698. skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
  1699. }
  1700. static int skge_up(struct net_device *dev)
  1701. {
  1702. struct skge_port *skge = netdev_priv(dev);
  1703. struct skge_hw *hw = skge->hw;
  1704. int port = skge->port;
  1705. u32 chunk, ram_addr;
  1706. size_t rx_size, tx_size;
  1707. int err;
  1708. if (netif_msg_ifup(skge))
  1709. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1710. if (dev->mtu > RX_BUF_SIZE)
  1711. skge->rx_buf_size = dev->mtu + ETH_HLEN + NET_IP_ALIGN;
  1712. else
  1713. skge->rx_buf_size = RX_BUF_SIZE;
  1714. rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
  1715. tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
  1716. skge->mem_size = tx_size + rx_size;
  1717. skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
  1718. if (!skge->mem)
  1719. return -ENOMEM;
  1720. memset(skge->mem, 0, skge->mem_size);
  1721. if ((err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma)))
  1722. goto free_pci_mem;
  1723. err = skge_rx_fill(skge);
  1724. if (err)
  1725. goto free_rx_ring;
  1726. if ((err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
  1727. skge->dma + rx_size)))
  1728. goto free_rx_ring;
  1729. skge->tx_avail = skge->tx_ring.count - 1;
  1730. /* Enable IRQ from port */
  1731. hw->intr_mask |= portirqmask[port];
  1732. skge_write32(hw, B0_IMSK, hw->intr_mask);
  1733. /* Initialze MAC */
  1734. spin_lock_bh(&hw->phy_lock);
  1735. if (hw->chip_id == CHIP_ID_GENESIS)
  1736. genesis_mac_init(hw, port);
  1737. else
  1738. yukon_mac_init(hw, port);
  1739. spin_unlock_bh(&hw->phy_lock);
  1740. /* Configure RAMbuffers */
  1741. chunk = hw->ram_size / ((hw->ports + 1)*2);
  1742. ram_addr = hw->ram_offset + 2 * chunk * port;
  1743. skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
  1744. skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
  1745. BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
  1746. skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
  1747. skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
  1748. /* Start receiver BMU */
  1749. wmb();
  1750. skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
  1751. skge_led(skge, LED_MODE_ON);
  1752. return 0;
  1753. free_rx_ring:
  1754. skge_rx_clean(skge);
  1755. kfree(skge->rx_ring.start);
  1756. free_pci_mem:
  1757. pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
  1758. return err;
  1759. }
  1760. static int skge_down(struct net_device *dev)
  1761. {
  1762. struct skge_port *skge = netdev_priv(dev);
  1763. struct skge_hw *hw = skge->hw;
  1764. int port = skge->port;
  1765. if (netif_msg_ifdown(skge))
  1766. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1767. netif_stop_queue(dev);
  1768. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
  1769. if (hw->chip_id == CHIP_ID_GENESIS)
  1770. genesis_stop(skge);
  1771. else
  1772. yukon_stop(skge);
  1773. hw->intr_mask &= ~portirqmask[skge->port];
  1774. skge_write32(hw, B0_IMSK, hw->intr_mask);
  1775. /* Stop transmitter */
  1776. skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
  1777. skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1778. RB_RST_SET|RB_DIS_OP_MD);
  1779. /* Disable Force Sync bit and Enable Alloc bit */
  1780. skge_write8(hw, SK_REG(port, TXA_CTRL),
  1781. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1782. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1783. skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1784. skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1785. /* Reset PCI FIFO */
  1786. skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
  1787. skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1788. /* Reset the RAM Buffer async Tx queue */
  1789. skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
  1790. /* stop receiver */
  1791. skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
  1792. skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
  1793. RB_RST_SET|RB_DIS_OP_MD);
  1794. skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
  1795. if (hw->chip_id == CHIP_ID_GENESIS) {
  1796. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
  1797. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
  1798. } else {
  1799. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1800. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1801. }
  1802. skge_led(skge, LED_MODE_OFF);
  1803. skge_tx_clean(skge);
  1804. skge_rx_clean(skge);
  1805. kfree(skge->rx_ring.start);
  1806. kfree(skge->tx_ring.start);
  1807. pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
  1808. return 0;
  1809. }
  1810. static int skge_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1811. {
  1812. struct skge_port *skge = netdev_priv(dev);
  1813. struct skge_hw *hw = skge->hw;
  1814. struct skge_ring *ring = &skge->tx_ring;
  1815. struct skge_element *e;
  1816. struct skge_tx_desc *td;
  1817. int i;
  1818. u32 control, len;
  1819. u64 map;
  1820. unsigned long flags;
  1821. skb = skb_padto(skb, ETH_ZLEN);
  1822. if (!skb)
  1823. return NETDEV_TX_OK;
  1824. local_irq_save(flags);
  1825. if (!spin_trylock(&skge->tx_lock)) {
  1826. /* Collision - tell upper layer to requeue */
  1827. local_irq_restore(flags);
  1828. return NETDEV_TX_LOCKED;
  1829. }
  1830. if (unlikely(skge->tx_avail < skb_shinfo(skb)->nr_frags +1)) {
  1831. netif_stop_queue(dev);
  1832. spin_unlock_irqrestore(&skge->tx_lock, flags);
  1833. printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
  1834. dev->name);
  1835. return NETDEV_TX_BUSY;
  1836. }
  1837. e = ring->to_use;
  1838. td = e->desc;
  1839. e->skb = skb;
  1840. len = skb_headlen(skb);
  1841. map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1842. pci_unmap_addr_set(e, mapaddr, map);
  1843. pci_unmap_len_set(e, maplen, len);
  1844. td->dma_lo = map;
  1845. td->dma_hi = map >> 32;
  1846. if (skb->ip_summed == CHECKSUM_HW) {
  1847. const struct iphdr *ip
  1848. = (const struct iphdr *) (skb->data + ETH_HLEN);
  1849. int offset = skb->h.raw - skb->data;
  1850. /* This seems backwards, but it is what the sk98lin
  1851. * does. Looks like hardware is wrong?
  1852. */
  1853. if (ip->protocol == IPPROTO_UDP
  1854. && hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
  1855. control = BMU_TCP_CHECK;
  1856. else
  1857. control = BMU_UDP_CHECK;
  1858. td->csum_offs = 0;
  1859. td->csum_start = offset;
  1860. td->csum_write = offset + skb->csum;
  1861. } else
  1862. control = BMU_CHECK;
  1863. if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
  1864. control |= BMU_EOF| BMU_IRQ_EOF;
  1865. else {
  1866. struct skge_tx_desc *tf = td;
  1867. control |= BMU_STFWD;
  1868. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1869. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1870. map = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1871. frag->size, PCI_DMA_TODEVICE);
  1872. e = e->next;
  1873. e->skb = NULL;
  1874. tf = e->desc;
  1875. tf->dma_lo = map;
  1876. tf->dma_hi = (u64) map >> 32;
  1877. pci_unmap_addr_set(e, mapaddr, map);
  1878. pci_unmap_len_set(e, maplen, frag->size);
  1879. tf->control = BMU_OWN | BMU_SW | control | frag->size;
  1880. }
  1881. tf->control |= BMU_EOF | BMU_IRQ_EOF;
  1882. }
  1883. /* Make sure all the descriptors written */
  1884. wmb();
  1885. td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
  1886. wmb();
  1887. skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
  1888. if (netif_msg_tx_queued(skge))
  1889. printk(KERN_DEBUG "%s: tx queued, slot %td, len %d\n",
  1890. dev->name, e - ring->start, skb->len);
  1891. ring->to_use = e->next;
  1892. skge->tx_avail -= skb_shinfo(skb)->nr_frags + 1;
  1893. if (skge->tx_avail <= MAX_SKB_FRAGS + 1) {
  1894. pr_debug("%s: transmit queue full\n", dev->name);
  1895. netif_stop_queue(dev);
  1896. }
  1897. dev->trans_start = jiffies;
  1898. spin_unlock_irqrestore(&skge->tx_lock, flags);
  1899. return NETDEV_TX_OK;
  1900. }
  1901. static inline void skge_tx_free(struct skge_hw *hw, struct skge_element *e)
  1902. {
  1903. /* This ring element can be skb or fragment */
  1904. if (e->skb) {
  1905. pci_unmap_single(hw->pdev,
  1906. pci_unmap_addr(e, mapaddr),
  1907. pci_unmap_len(e, maplen),
  1908. PCI_DMA_TODEVICE);
  1909. dev_kfree_skb_any(e->skb);
  1910. e->skb = NULL;
  1911. } else {
  1912. pci_unmap_page(hw->pdev,
  1913. pci_unmap_addr(e, mapaddr),
  1914. pci_unmap_len(e, maplen),
  1915. PCI_DMA_TODEVICE);
  1916. }
  1917. }
  1918. static void skge_tx_clean(struct skge_port *skge)
  1919. {
  1920. struct skge_ring *ring = &skge->tx_ring;
  1921. struct skge_element *e;
  1922. unsigned long flags;
  1923. spin_lock_irqsave(&skge->tx_lock, flags);
  1924. for (e = ring->to_clean; e != ring->to_use; e = e->next) {
  1925. ++skge->tx_avail;
  1926. skge_tx_free(skge->hw, e);
  1927. }
  1928. ring->to_clean = e;
  1929. spin_unlock_irqrestore(&skge->tx_lock, flags);
  1930. }
  1931. static void skge_tx_timeout(struct net_device *dev)
  1932. {
  1933. struct skge_port *skge = netdev_priv(dev);
  1934. if (netif_msg_timer(skge))
  1935. printk(KERN_DEBUG PFX "%s: tx timeout\n", dev->name);
  1936. skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
  1937. skge_tx_clean(skge);
  1938. }
  1939. static int skge_change_mtu(struct net_device *dev, int new_mtu)
  1940. {
  1941. int err = 0;
  1942. int running = netif_running(dev);
  1943. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1944. return -EINVAL;
  1945. if (running)
  1946. skge_down(dev);
  1947. dev->mtu = new_mtu;
  1948. if (running)
  1949. skge_up(dev);
  1950. return err;
  1951. }
  1952. static void genesis_set_multicast(struct net_device *dev)
  1953. {
  1954. struct skge_port *skge = netdev_priv(dev);
  1955. struct skge_hw *hw = skge->hw;
  1956. int port = skge->port;
  1957. int i, count = dev->mc_count;
  1958. struct dev_mc_list *list = dev->mc_list;
  1959. u32 mode;
  1960. u8 filter[8];
  1961. mode = xm_read32(hw, port, XM_MODE);
  1962. mode |= XM_MD_ENA_HASH;
  1963. if (dev->flags & IFF_PROMISC)
  1964. mode |= XM_MD_ENA_PROM;
  1965. else
  1966. mode &= ~XM_MD_ENA_PROM;
  1967. if (dev->flags & IFF_ALLMULTI)
  1968. memset(filter, 0xff, sizeof(filter));
  1969. else {
  1970. memset(filter, 0, sizeof(filter));
  1971. for (i = 0; list && i < count; i++, list = list->next) {
  1972. u32 crc, bit;
  1973. crc = ether_crc_le(ETH_ALEN, list->dmi_addr);
  1974. bit = ~crc & 0x3f;
  1975. filter[bit/8] |= 1 << (bit%8);
  1976. }
  1977. }
  1978. xm_write32(hw, port, XM_MODE, mode);
  1979. xm_outhash(hw, port, XM_HSM, filter);
  1980. }
  1981. static void yukon_set_multicast(struct net_device *dev)
  1982. {
  1983. struct skge_port *skge = netdev_priv(dev);
  1984. struct skge_hw *hw = skge->hw;
  1985. int port = skge->port;
  1986. struct dev_mc_list *list = dev->mc_list;
  1987. u16 reg;
  1988. u8 filter[8];
  1989. memset(filter, 0, sizeof(filter));
  1990. reg = gma_read16(hw, port, GM_RX_CTRL);
  1991. reg |= GM_RXCR_UCF_ENA;
  1992. if (dev->flags & IFF_PROMISC) /* promiscious */
  1993. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  1994. else if (dev->flags & IFF_ALLMULTI) /* all multicast */
  1995. memset(filter, 0xff, sizeof(filter));
  1996. else if (dev->mc_count == 0) /* no multicast */
  1997. reg &= ~GM_RXCR_MCF_ENA;
  1998. else {
  1999. int i;
  2000. reg |= GM_RXCR_MCF_ENA;
  2001. for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
  2002. u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
  2003. filter[bit/8] |= 1 << (bit%8);
  2004. }
  2005. }
  2006. gma_write16(hw, port, GM_MC_ADDR_H1,
  2007. (u16)filter[0] | ((u16)filter[1] << 8));
  2008. gma_write16(hw, port, GM_MC_ADDR_H2,
  2009. (u16)filter[2] | ((u16)filter[3] << 8));
  2010. gma_write16(hw, port, GM_MC_ADDR_H3,
  2011. (u16)filter[4] | ((u16)filter[5] << 8));
  2012. gma_write16(hw, port, GM_MC_ADDR_H4,
  2013. (u16)filter[6] | ((u16)filter[7] << 8));
  2014. gma_write16(hw, port, GM_RX_CTRL, reg);
  2015. }
  2016. static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
  2017. {
  2018. if (hw->chip_id == CHIP_ID_GENESIS)
  2019. return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
  2020. else
  2021. return (status & GMR_FS_ANY_ERR) ||
  2022. (status & GMR_FS_RX_OK) == 0;
  2023. }
  2024. static void skge_rx_error(struct skge_port *skge, int slot,
  2025. u32 control, u32 status)
  2026. {
  2027. if (netif_msg_rx_err(skge))
  2028. printk(KERN_DEBUG PFX "%s: rx err, slot %d control 0x%x status 0x%x\n",
  2029. skge->netdev->name, slot, control, status);
  2030. if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
  2031. skge->net_stats.rx_length_errors++;
  2032. else if (skge->hw->chip_id == CHIP_ID_GENESIS) {
  2033. if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
  2034. skge->net_stats.rx_length_errors++;
  2035. if (status & XMR_FS_FRA_ERR)
  2036. skge->net_stats.rx_frame_errors++;
  2037. if (status & XMR_FS_FCS_ERR)
  2038. skge->net_stats.rx_crc_errors++;
  2039. } else {
  2040. if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
  2041. skge->net_stats.rx_length_errors++;
  2042. if (status & GMR_FS_FRAGMENT)
  2043. skge->net_stats.rx_frame_errors++;
  2044. if (status & GMR_FS_CRC_ERR)
  2045. skge->net_stats.rx_crc_errors++;
  2046. }
  2047. }
  2048. /* Get receive buffer from descriptor.
  2049. * Handles copy of small buffers and reallocation failures
  2050. */
  2051. static inline struct sk_buff *skge_rx_get(struct skge_port *skge,
  2052. struct skge_element *e,
  2053. unsigned int len)
  2054. {
  2055. struct sk_buff *nskb, *skb;
  2056. if (len < RX_COPY_THRESHOLD) {
  2057. nskb = skge_rx_alloc(skge->netdev, len + NET_IP_ALIGN);
  2058. if (unlikely(!nskb))
  2059. return NULL;
  2060. pci_dma_sync_single_for_cpu(skge->hw->pdev,
  2061. pci_unmap_addr(e, mapaddr),
  2062. len, PCI_DMA_FROMDEVICE);
  2063. memcpy(nskb->data, e->skb->data, len);
  2064. pci_dma_sync_single_for_device(skge->hw->pdev,
  2065. pci_unmap_addr(e, mapaddr),
  2066. len, PCI_DMA_FROMDEVICE);
  2067. if (skge->rx_csum) {
  2068. struct skge_rx_desc *rd = e->desc;
  2069. nskb->csum = le16_to_cpu(rd->csum2);
  2070. nskb->ip_summed = CHECKSUM_HW;
  2071. }
  2072. skge_rx_reuse(e, skge->rx_buf_size);
  2073. return nskb;
  2074. } else {
  2075. nskb = skge_rx_alloc(skge->netdev, skge->rx_buf_size);
  2076. if (unlikely(!nskb))
  2077. return NULL;
  2078. pci_unmap_single(skge->hw->pdev,
  2079. pci_unmap_addr(e, mapaddr),
  2080. pci_unmap_len(e, maplen),
  2081. PCI_DMA_FROMDEVICE);
  2082. skb = e->skb;
  2083. if (skge->rx_csum) {
  2084. struct skge_rx_desc *rd = e->desc;
  2085. skb->csum = le16_to_cpu(rd->csum2);
  2086. skb->ip_summed = CHECKSUM_HW;
  2087. }
  2088. skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
  2089. return skb;
  2090. }
  2091. }
  2092. static int skge_poll(struct net_device *dev, int *budget)
  2093. {
  2094. struct skge_port *skge = netdev_priv(dev);
  2095. struct skge_hw *hw = skge->hw;
  2096. struct skge_ring *ring = &skge->rx_ring;
  2097. struct skge_element *e;
  2098. unsigned int to_do = min(dev->quota, *budget);
  2099. unsigned int work_done = 0;
  2100. for (e = ring->to_clean; work_done < to_do; e = e->next) {
  2101. struct skge_rx_desc *rd = e->desc;
  2102. struct sk_buff *skb;
  2103. u32 control, len, status;
  2104. rmb();
  2105. control = rd->control;
  2106. if (control & BMU_OWN)
  2107. break;
  2108. len = control & BMU_BBC;
  2109. status = rd->status;
  2110. if (unlikely((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF)
  2111. || bad_phy_status(hw, status))) {
  2112. skge_rx_error(skge, e - ring->start, control, status);
  2113. skge_rx_reuse(e, skge->rx_buf_size);
  2114. continue;
  2115. }
  2116. if (netif_msg_rx_status(skge))
  2117. printk(KERN_DEBUG PFX "%s: rx slot %td status 0x%x len %d\n",
  2118. dev->name, e - ring->start, rd->status, len);
  2119. skb = skge_rx_get(skge, e, len);
  2120. if (likely(skb)) {
  2121. skb_put(skb, len);
  2122. skb->protocol = eth_type_trans(skb, dev);
  2123. dev->last_rx = jiffies;
  2124. netif_receive_skb(skb);
  2125. ++work_done;
  2126. } else
  2127. skge_rx_reuse(e, skge->rx_buf_size);
  2128. }
  2129. ring->to_clean = e;
  2130. /* restart receiver */
  2131. wmb();
  2132. skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR),
  2133. CSR_START | CSR_IRQ_CL_F);
  2134. *budget -= work_done;
  2135. dev->quota -= work_done;
  2136. if (work_done >= to_do)
  2137. return 1; /* not done */
  2138. local_irq_disable();
  2139. __netif_rx_complete(dev);
  2140. hw->intr_mask |= portirqmask[skge->port];
  2141. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2142. local_irq_enable();
  2143. return 0;
  2144. }
  2145. static inline void skge_tx_intr(struct net_device *dev)
  2146. {
  2147. struct skge_port *skge = netdev_priv(dev);
  2148. struct skge_hw *hw = skge->hw;
  2149. struct skge_ring *ring = &skge->tx_ring;
  2150. struct skge_element *e;
  2151. spin_lock(&skge->tx_lock);
  2152. for (e = ring->to_clean; e != ring->to_use; e = e->next) {
  2153. struct skge_tx_desc *td = e->desc;
  2154. u32 control;
  2155. rmb();
  2156. control = td->control;
  2157. if (control & BMU_OWN)
  2158. break;
  2159. if (unlikely(netif_msg_tx_done(skge)))
  2160. printk(KERN_DEBUG PFX "%s: tx done slot %td status 0x%x\n",
  2161. dev->name, e - ring->start, td->status);
  2162. skge_tx_free(hw, e);
  2163. e->skb = NULL;
  2164. ++skge->tx_avail;
  2165. }
  2166. ring->to_clean = e;
  2167. skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
  2168. if (skge->tx_avail > MAX_SKB_FRAGS + 1)
  2169. netif_wake_queue(dev);
  2170. spin_unlock(&skge->tx_lock);
  2171. }
  2172. /* Parity errors seem to happen when Genesis is connected to a switch
  2173. * with no other ports present. Heartbeat error??
  2174. */
  2175. static void skge_mac_parity(struct skge_hw *hw, int port)
  2176. {
  2177. struct net_device *dev = hw->dev[port];
  2178. if (dev) {
  2179. struct skge_port *skge = netdev_priv(dev);
  2180. ++skge->net_stats.tx_heartbeat_errors;
  2181. }
  2182. if (hw->chip_id == CHIP_ID_GENESIS)
  2183. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
  2184. MFF_CLR_PERR);
  2185. else
  2186. /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
  2187. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
  2188. (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
  2189. ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
  2190. }
  2191. static void skge_pci_clear(struct skge_hw *hw)
  2192. {
  2193. u16 status;
  2194. pci_read_config_word(hw->pdev, PCI_STATUS, &status);
  2195. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2196. pci_write_config_word(hw->pdev, PCI_STATUS,
  2197. status | PCI_STATUS_ERROR_BITS);
  2198. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2199. }
  2200. static void skge_mac_intr(struct skge_hw *hw, int port)
  2201. {
  2202. if (hw->chip_id == CHIP_ID_GENESIS)
  2203. genesis_mac_intr(hw, port);
  2204. else
  2205. yukon_mac_intr(hw, port);
  2206. }
  2207. /* Handle device specific framing and timeout interrupts */
  2208. static void skge_error_irq(struct skge_hw *hw)
  2209. {
  2210. u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
  2211. if (hw->chip_id == CHIP_ID_GENESIS) {
  2212. /* clear xmac errors */
  2213. if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
  2214. skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
  2215. if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
  2216. skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
  2217. } else {
  2218. /* Timestamp (unused) overflow */
  2219. if (hwstatus & IS_IRQ_TIST_OV)
  2220. skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2221. }
  2222. if (hwstatus & IS_RAM_RD_PAR) {
  2223. printk(KERN_ERR PFX "Ram read data parity error\n");
  2224. skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
  2225. }
  2226. if (hwstatus & IS_RAM_WR_PAR) {
  2227. printk(KERN_ERR PFX "Ram write data parity error\n");
  2228. skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
  2229. }
  2230. if (hwstatus & IS_M1_PAR_ERR)
  2231. skge_mac_parity(hw, 0);
  2232. if (hwstatus & IS_M2_PAR_ERR)
  2233. skge_mac_parity(hw, 1);
  2234. if (hwstatus & IS_R1_PAR_ERR)
  2235. skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
  2236. if (hwstatus & IS_R2_PAR_ERR)
  2237. skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
  2238. if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
  2239. printk(KERN_ERR PFX "hardware error detected (status 0x%x)\n",
  2240. hwstatus);
  2241. skge_pci_clear(hw);
  2242. /* if error still set then just ignore it */
  2243. hwstatus = skge_read32(hw, B0_HWE_ISRC);
  2244. if (hwstatus & IS_IRQ_STAT) {
  2245. pr_debug("IRQ status %x: still set ignoring hardware errors\n",
  2246. hwstatus);
  2247. hw->intr_mask &= ~IS_HW_ERR;
  2248. }
  2249. }
  2250. }
  2251. /*
  2252. * Interrrupt from PHY are handled in tasklet (soft irq)
  2253. * because accessing phy registers requires spin wait which might
  2254. * cause excess interrupt latency.
  2255. */
  2256. static void skge_extirq(unsigned long data)
  2257. {
  2258. struct skge_hw *hw = (struct skge_hw *) data;
  2259. int port;
  2260. spin_lock(&hw->phy_lock);
  2261. for (port = 0; port < 2; port++) {
  2262. struct net_device *dev = hw->dev[port];
  2263. if (dev && netif_running(dev)) {
  2264. struct skge_port *skge = netdev_priv(dev);
  2265. if (hw->chip_id != CHIP_ID_GENESIS)
  2266. yukon_phy_intr(skge);
  2267. else
  2268. bcom_phy_intr(skge);
  2269. }
  2270. }
  2271. spin_unlock(&hw->phy_lock);
  2272. local_irq_disable();
  2273. hw->intr_mask |= IS_EXT_REG;
  2274. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2275. local_irq_enable();
  2276. }
  2277. static irqreturn_t skge_intr(int irq, void *dev_id, struct pt_regs *regs)
  2278. {
  2279. struct skge_hw *hw = dev_id;
  2280. u32 status = skge_read32(hw, B0_SP_ISRC);
  2281. if (status == 0 || status == ~0) /* hotplug or shared irq */
  2282. return IRQ_NONE;
  2283. status &= hw->intr_mask;
  2284. if (status & IS_R1_F) {
  2285. hw->intr_mask &= ~IS_R1_F;
  2286. netif_rx_schedule(hw->dev[0]);
  2287. }
  2288. if (status & IS_R2_F) {
  2289. hw->intr_mask &= ~IS_R2_F;
  2290. netif_rx_schedule(hw->dev[1]);
  2291. }
  2292. if (status & IS_XA1_F)
  2293. skge_tx_intr(hw->dev[0]);
  2294. if (status & IS_XA2_F)
  2295. skge_tx_intr(hw->dev[1]);
  2296. if (status & IS_PA_TO_RX1) {
  2297. struct skge_port *skge = netdev_priv(hw->dev[0]);
  2298. ++skge->net_stats.rx_over_errors;
  2299. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
  2300. }
  2301. if (status & IS_PA_TO_RX2) {
  2302. struct skge_port *skge = netdev_priv(hw->dev[1]);
  2303. ++skge->net_stats.rx_over_errors;
  2304. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
  2305. }
  2306. if (status & IS_PA_TO_TX1)
  2307. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
  2308. if (status & IS_PA_TO_TX2)
  2309. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
  2310. if (status & IS_MAC1)
  2311. skge_mac_intr(hw, 0);
  2312. if (status & IS_MAC2)
  2313. skge_mac_intr(hw, 1);
  2314. if (status & IS_HW_ERR)
  2315. skge_error_irq(hw);
  2316. if (status & IS_EXT_REG) {
  2317. hw->intr_mask &= ~IS_EXT_REG;
  2318. tasklet_schedule(&hw->ext_tasklet);
  2319. }
  2320. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2321. return IRQ_HANDLED;
  2322. }
  2323. #ifdef CONFIG_NET_POLL_CONTROLLER
  2324. static void skge_netpoll(struct net_device *dev)
  2325. {
  2326. struct skge_port *skge = netdev_priv(dev);
  2327. disable_irq(dev->irq);
  2328. skge_intr(dev->irq, skge->hw, NULL);
  2329. enable_irq(dev->irq);
  2330. }
  2331. #endif
  2332. static int skge_set_mac_address(struct net_device *dev, void *p)
  2333. {
  2334. struct skge_port *skge = netdev_priv(dev);
  2335. struct sockaddr *addr = p;
  2336. int err = 0;
  2337. if (!is_valid_ether_addr(addr->sa_data))
  2338. return -EADDRNOTAVAIL;
  2339. skge_down(dev);
  2340. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2341. memcpy_toio(skge->hw->regs + B2_MAC_1 + skge->port*8,
  2342. dev->dev_addr, ETH_ALEN);
  2343. memcpy_toio(skge->hw->regs + B2_MAC_2 + skge->port*8,
  2344. dev->dev_addr, ETH_ALEN);
  2345. if (dev->flags & IFF_UP)
  2346. err = skge_up(dev);
  2347. return err;
  2348. }
  2349. static const struct {
  2350. u8 id;
  2351. const char *name;
  2352. } skge_chips[] = {
  2353. { CHIP_ID_GENESIS, "Genesis" },
  2354. { CHIP_ID_YUKON, "Yukon" },
  2355. { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
  2356. { CHIP_ID_YUKON_LP, "Yukon-LP"},
  2357. };
  2358. static const char *skge_board_name(const struct skge_hw *hw)
  2359. {
  2360. int i;
  2361. static char buf[16];
  2362. for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
  2363. if (skge_chips[i].id == hw->chip_id)
  2364. return skge_chips[i].name;
  2365. snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
  2366. return buf;
  2367. }
  2368. /*
  2369. * Setup the board data structure, but don't bring up
  2370. * the port(s)
  2371. */
  2372. static int skge_reset(struct skge_hw *hw)
  2373. {
  2374. u16 ctst;
  2375. u8 t8, mac_cfg, pmd_type, phy_type;
  2376. int i;
  2377. ctst = skge_read16(hw, B0_CTST);
  2378. /* do a SW reset */
  2379. skge_write8(hw, B0_CTST, CS_RST_SET);
  2380. skge_write8(hw, B0_CTST, CS_RST_CLR);
  2381. /* clear PCI errors, if any */
  2382. skge_pci_clear(hw);
  2383. skge_write8(hw, B0_CTST, CS_MRST_CLR);
  2384. /* restore CLK_RUN bits (for Yukon-Lite) */
  2385. skge_write16(hw, B0_CTST,
  2386. ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
  2387. hw->chip_id = skge_read8(hw, B2_CHIP_ID);
  2388. phy_type = skge_read8(hw, B2_E_1) & 0xf;
  2389. pmd_type = skge_read8(hw, B2_PMD_TYP);
  2390. hw->copper = (pmd_type == 'T' || pmd_type == '1');
  2391. switch (hw->chip_id) {
  2392. case CHIP_ID_GENESIS:
  2393. switch (phy_type) {
  2394. case SK_PHY_BCOM:
  2395. hw->phy_addr = PHY_ADDR_BCOM;
  2396. break;
  2397. default:
  2398. printk(KERN_ERR PFX "%s: unsupported phy type 0x%x\n",
  2399. pci_name(hw->pdev), phy_type);
  2400. return -EOPNOTSUPP;
  2401. }
  2402. break;
  2403. case CHIP_ID_YUKON:
  2404. case CHIP_ID_YUKON_LITE:
  2405. case CHIP_ID_YUKON_LP:
  2406. if (phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
  2407. hw->copper = 1;
  2408. hw->phy_addr = PHY_ADDR_MARV;
  2409. break;
  2410. default:
  2411. printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
  2412. pci_name(hw->pdev), hw->chip_id);
  2413. return -EOPNOTSUPP;
  2414. }
  2415. mac_cfg = skge_read8(hw, B2_MAC_CFG);
  2416. hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
  2417. hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
  2418. /* read the adapters RAM size */
  2419. t8 = skge_read8(hw, B2_E_0);
  2420. if (hw->chip_id == CHIP_ID_GENESIS) {
  2421. if (t8 == 3) {
  2422. /* special case: 4 x 64k x 36, offset = 0x80000 */
  2423. hw->ram_size = 0x100000;
  2424. hw->ram_offset = 0x80000;
  2425. } else
  2426. hw->ram_size = t8 * 512;
  2427. }
  2428. else if (t8 == 0)
  2429. hw->ram_size = 0x20000;
  2430. else
  2431. hw->ram_size = t8 * 4096;
  2432. hw->intr_mask = IS_HW_ERR | IS_EXT_REG;
  2433. if (hw->chip_id == CHIP_ID_GENESIS)
  2434. genesis_init(hw);
  2435. else {
  2436. /* switch power to VCC (WA for VAUX problem) */
  2437. skge_write8(hw, B0_POWER_CTRL,
  2438. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  2439. /* avoid boards with stuck Hardware error bits */
  2440. if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
  2441. (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
  2442. printk(KERN_WARNING PFX "stuck hardware sensor bit\n");
  2443. hw->intr_mask &= ~IS_HW_ERR;
  2444. }
  2445. for (i = 0; i < hw->ports; i++) {
  2446. skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2447. skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2448. }
  2449. }
  2450. /* turn off hardware timer (unused) */
  2451. skge_write8(hw, B2_TI_CTRL, TIM_STOP);
  2452. skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2453. skge_write8(hw, B0_LED, LED_STAT_ON);
  2454. /* enable the Tx Arbiters */
  2455. for (i = 0; i < hw->ports; i++)
  2456. skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2457. /* Initialize ram interface */
  2458. skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
  2459. skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
  2460. skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
  2461. skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
  2462. skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
  2463. skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
  2464. skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
  2465. skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
  2466. skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
  2467. skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
  2468. skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
  2469. skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
  2470. skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
  2471. skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
  2472. /* Set interrupt moderation for Transmit only
  2473. * Receive interrupts avoided by NAPI
  2474. */
  2475. skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
  2476. skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
  2477. skge_write32(hw, B2_IRQM_CTRL, TIM_START);
  2478. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2479. spin_lock_bh(&hw->phy_lock);
  2480. for (i = 0; i < hw->ports; i++) {
  2481. if (hw->chip_id == CHIP_ID_GENESIS)
  2482. genesis_reset(hw, i);
  2483. else
  2484. yukon_reset(hw, i);
  2485. }
  2486. spin_unlock_bh(&hw->phy_lock);
  2487. return 0;
  2488. }
  2489. /* Initialize network device */
  2490. static struct net_device *skge_devinit(struct skge_hw *hw, int port,
  2491. int highmem)
  2492. {
  2493. struct skge_port *skge;
  2494. struct net_device *dev = alloc_etherdev(sizeof(*skge));
  2495. if (!dev) {
  2496. printk(KERN_ERR "skge etherdev alloc failed");
  2497. return NULL;
  2498. }
  2499. SET_MODULE_OWNER(dev);
  2500. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2501. dev->open = skge_up;
  2502. dev->stop = skge_down;
  2503. dev->hard_start_xmit = skge_xmit_frame;
  2504. dev->get_stats = skge_get_stats;
  2505. if (hw->chip_id == CHIP_ID_GENESIS)
  2506. dev->set_multicast_list = genesis_set_multicast;
  2507. else
  2508. dev->set_multicast_list = yukon_set_multicast;
  2509. dev->set_mac_address = skge_set_mac_address;
  2510. dev->change_mtu = skge_change_mtu;
  2511. SET_ETHTOOL_OPS(dev, &skge_ethtool_ops);
  2512. dev->tx_timeout = skge_tx_timeout;
  2513. dev->watchdog_timeo = TX_WATCHDOG;
  2514. dev->poll = skge_poll;
  2515. dev->weight = NAPI_WEIGHT;
  2516. #ifdef CONFIG_NET_POLL_CONTROLLER
  2517. dev->poll_controller = skge_netpoll;
  2518. #endif
  2519. dev->irq = hw->pdev->irq;
  2520. dev->features = NETIF_F_LLTX;
  2521. if (highmem)
  2522. dev->features |= NETIF_F_HIGHDMA;
  2523. skge = netdev_priv(dev);
  2524. skge->netdev = dev;
  2525. skge->hw = hw;
  2526. skge->msg_enable = netif_msg_init(debug, default_msg);
  2527. skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
  2528. skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
  2529. /* Auto speed and flow control */
  2530. skge->autoneg = AUTONEG_ENABLE;
  2531. skge->flow_control = FLOW_MODE_SYMMETRIC;
  2532. skge->duplex = -1;
  2533. skge->speed = -1;
  2534. skge->advertising = skge_supported_modes(hw);
  2535. hw->dev[port] = dev;
  2536. skge->port = port;
  2537. spin_lock_init(&skge->tx_lock);
  2538. if (hw->chip_id != CHIP_ID_GENESIS) {
  2539. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  2540. skge->rx_csum = 1;
  2541. }
  2542. /* read the mac address */
  2543. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
  2544. /* device is off until link detection */
  2545. netif_carrier_off(dev);
  2546. netif_stop_queue(dev);
  2547. return dev;
  2548. }
  2549. static void __devinit skge_show_addr(struct net_device *dev)
  2550. {
  2551. const struct skge_port *skge = netdev_priv(dev);
  2552. if (netif_msg_probe(skge))
  2553. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2554. dev->name,
  2555. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2556. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2557. }
  2558. static int __devinit skge_probe(struct pci_dev *pdev,
  2559. const struct pci_device_id *ent)
  2560. {
  2561. struct net_device *dev, *dev1;
  2562. struct skge_hw *hw;
  2563. int err, using_dac = 0;
  2564. if ((err = pci_enable_device(pdev))) {
  2565. printk(KERN_ERR PFX "%s cannot enable PCI device\n",
  2566. pci_name(pdev));
  2567. goto err_out;
  2568. }
  2569. if ((err = pci_request_regions(pdev, DRV_NAME))) {
  2570. printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
  2571. pci_name(pdev));
  2572. goto err_out_disable_pdev;
  2573. }
  2574. pci_set_master(pdev);
  2575. if (!(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK)))
  2576. using_dac = 1;
  2577. else if (!(err = pci_set_dma_mask(pdev, DMA_32BIT_MASK))) {
  2578. printk(KERN_ERR PFX "%s no usable DMA configuration\n",
  2579. pci_name(pdev));
  2580. goto err_out_free_regions;
  2581. }
  2582. #ifdef __BIG_ENDIAN
  2583. /* byte swap decriptors in hardware */
  2584. {
  2585. u32 reg;
  2586. pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  2587. reg |= PCI_REV_DESC;
  2588. pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  2589. }
  2590. #endif
  2591. err = -ENOMEM;
  2592. hw = kmalloc(sizeof(*hw), GFP_KERNEL);
  2593. if (!hw) {
  2594. printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
  2595. pci_name(pdev));
  2596. goto err_out_free_regions;
  2597. }
  2598. memset(hw, 0, sizeof(*hw));
  2599. hw->pdev = pdev;
  2600. spin_lock_init(&hw->phy_lock);
  2601. tasklet_init(&hw->ext_tasklet, skge_extirq, (unsigned long) hw);
  2602. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  2603. if (!hw->regs) {
  2604. printk(KERN_ERR PFX "%s: cannot map device registers\n",
  2605. pci_name(pdev));
  2606. goto err_out_free_hw;
  2607. }
  2608. if ((err = request_irq(pdev->irq, skge_intr, SA_SHIRQ, DRV_NAME, hw))) {
  2609. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2610. pci_name(pdev), pdev->irq);
  2611. goto err_out_iounmap;
  2612. }
  2613. pci_set_drvdata(pdev, hw);
  2614. err = skge_reset(hw);
  2615. if (err)
  2616. goto err_out_free_irq;
  2617. printk(KERN_INFO PFX "addr 0x%lx irq %d chip %s rev %d\n",
  2618. pci_resource_start(pdev, 0), pdev->irq,
  2619. skge_board_name(hw), hw->chip_rev);
  2620. if ((dev = skge_devinit(hw, 0, using_dac)) == NULL)
  2621. goto err_out_led_off;
  2622. if ((err = register_netdev(dev))) {
  2623. printk(KERN_ERR PFX "%s: cannot register net device\n",
  2624. pci_name(pdev));
  2625. goto err_out_free_netdev;
  2626. }
  2627. skge_show_addr(dev);
  2628. if (hw->ports > 1 && (dev1 = skge_devinit(hw, 1, using_dac))) {
  2629. if (register_netdev(dev1) == 0)
  2630. skge_show_addr(dev1);
  2631. else {
  2632. /* Failure to register second port need not be fatal */
  2633. printk(KERN_WARNING PFX "register of second port failed\n");
  2634. hw->dev[1] = NULL;
  2635. free_netdev(dev1);
  2636. }
  2637. }
  2638. return 0;
  2639. err_out_free_netdev:
  2640. free_netdev(dev);
  2641. err_out_led_off:
  2642. skge_write16(hw, B0_LED, LED_STAT_OFF);
  2643. err_out_free_irq:
  2644. free_irq(pdev->irq, hw);
  2645. err_out_iounmap:
  2646. iounmap(hw->regs);
  2647. err_out_free_hw:
  2648. kfree(hw);
  2649. err_out_free_regions:
  2650. pci_release_regions(pdev);
  2651. err_out_disable_pdev:
  2652. pci_disable_device(pdev);
  2653. pci_set_drvdata(pdev, NULL);
  2654. err_out:
  2655. return err;
  2656. }
  2657. static void __devexit skge_remove(struct pci_dev *pdev)
  2658. {
  2659. struct skge_hw *hw = pci_get_drvdata(pdev);
  2660. struct net_device *dev0, *dev1;
  2661. if (!hw)
  2662. return;
  2663. if ((dev1 = hw->dev[1]))
  2664. unregister_netdev(dev1);
  2665. dev0 = hw->dev[0];
  2666. unregister_netdev(dev0);
  2667. skge_write32(hw, B0_IMSK, 0);
  2668. skge_write16(hw, B0_LED, LED_STAT_OFF);
  2669. skge_pci_clear(hw);
  2670. skge_write8(hw, B0_CTST, CS_RST_SET);
  2671. tasklet_kill(&hw->ext_tasklet);
  2672. free_irq(pdev->irq, hw);
  2673. pci_release_regions(pdev);
  2674. pci_disable_device(pdev);
  2675. if (dev1)
  2676. free_netdev(dev1);
  2677. free_netdev(dev0);
  2678. iounmap(hw->regs);
  2679. kfree(hw);
  2680. pci_set_drvdata(pdev, NULL);
  2681. }
  2682. #ifdef CONFIG_PM
  2683. static int skge_suspend(struct pci_dev *pdev, pm_message_t state)
  2684. {
  2685. struct skge_hw *hw = pci_get_drvdata(pdev);
  2686. int i, wol = 0;
  2687. for (i = 0; i < 2; i++) {
  2688. struct net_device *dev = hw->dev[i];
  2689. if (dev) {
  2690. struct skge_port *skge = netdev_priv(dev);
  2691. if (netif_running(dev)) {
  2692. netif_carrier_off(dev);
  2693. if (skge->wol)
  2694. netif_stop_queue(dev);
  2695. else
  2696. skge_down(dev);
  2697. }
  2698. netif_device_detach(dev);
  2699. wol |= skge->wol;
  2700. }
  2701. }
  2702. pci_save_state(pdev);
  2703. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  2704. pci_disable_device(pdev);
  2705. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2706. return 0;
  2707. }
  2708. static int skge_resume(struct pci_dev *pdev)
  2709. {
  2710. struct skge_hw *hw = pci_get_drvdata(pdev);
  2711. int i;
  2712. pci_set_power_state(pdev, PCI_D0);
  2713. pci_restore_state(pdev);
  2714. pci_enable_wake(pdev, PCI_D0, 0);
  2715. skge_reset(hw);
  2716. for (i = 0; i < 2; i++) {
  2717. struct net_device *dev = hw->dev[i];
  2718. if (dev) {
  2719. netif_device_attach(dev);
  2720. if (netif_running(dev))
  2721. skge_up(dev);
  2722. }
  2723. }
  2724. return 0;
  2725. }
  2726. #endif
  2727. static struct pci_driver skge_driver = {
  2728. .name = DRV_NAME,
  2729. .id_table = skge_id_table,
  2730. .probe = skge_probe,
  2731. .remove = __devexit_p(skge_remove),
  2732. #ifdef CONFIG_PM
  2733. .suspend = skge_suspend,
  2734. .resume = skge_resume,
  2735. #endif
  2736. };
  2737. static int __init skge_init_module(void)
  2738. {
  2739. return pci_module_init(&skge_driver);
  2740. }
  2741. static void __exit skge_cleanup_module(void)
  2742. {
  2743. pci_unregister_driver(&skge_driver);
  2744. }
  2745. module_init(skge_init_module);
  2746. module_exit(skge_cleanup_module);