dss.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DSS"
  23. #include <linux/kernel.h>
  24. #include <linux/io.h>
  25. #include <linux/export.h>
  26. #include <linux/err.h>
  27. #include <linux/delay.h>
  28. #include <linux/seq_file.h>
  29. #include <linux/clk.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/gfp.h>
  33. #include <video/omapdss.h>
  34. #include <plat/cpu.h>
  35. #include <plat/clock.h>
  36. #include "dss.h"
  37. #include "dss_features.h"
  38. #define DSS_SZ_REGS SZ_512
  39. struct dss_reg {
  40. u16 idx;
  41. };
  42. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  43. #define DSS_REVISION DSS_REG(0x0000)
  44. #define DSS_SYSCONFIG DSS_REG(0x0010)
  45. #define DSS_SYSSTATUS DSS_REG(0x0014)
  46. #define DSS_CONTROL DSS_REG(0x0040)
  47. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  48. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  49. #define DSS_SDI_STATUS DSS_REG(0x005C)
  50. #define REG_GET(idx, start, end) \
  51. FLD_GET(dss_read_reg(idx), start, end)
  52. #define REG_FLD_MOD(idx, val, start, end) \
  53. dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
  54. static int dss_runtime_get(void);
  55. static void dss_runtime_put(void);
  56. struct dss_features {
  57. u8 fck_div_max;
  58. u8 dss_fck_multiplier;
  59. const char *clk_name;
  60. };
  61. static struct {
  62. struct platform_device *pdev;
  63. void __iomem *base;
  64. struct clk *dpll4_m4_ck;
  65. struct clk *dss_clk;
  66. unsigned long cache_req_pck;
  67. unsigned long cache_prate;
  68. struct dss_clock_info cache_dss_cinfo;
  69. struct dispc_clock_info cache_dispc_cinfo;
  70. enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
  71. enum omap_dss_clk_source dispc_clk_source;
  72. enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
  73. bool ctx_valid;
  74. u32 ctx[DSS_SZ_REGS / sizeof(u32)];
  75. const struct dss_features *feat;
  76. } dss;
  77. static const char * const dss_generic_clk_source_names[] = {
  78. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
  79. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
  80. [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
  81. };
  82. static const struct dss_features omap24xx_dss_feats __initconst = {
  83. .fck_div_max = 16,
  84. .dss_fck_multiplier = 2,
  85. .clk_name = NULL,
  86. };
  87. static const struct dss_features omap34xx_dss_feats __initconst = {
  88. .fck_div_max = 16,
  89. .dss_fck_multiplier = 2,
  90. .clk_name = "dpll4_m4_ck",
  91. };
  92. static const struct dss_features omap3630_dss_feats __initconst = {
  93. .fck_div_max = 32,
  94. .dss_fck_multiplier = 1,
  95. .clk_name = "dpll4_m4_ck",
  96. };
  97. static const struct dss_features omap44xx_dss_feats __initconst = {
  98. .fck_div_max = 32,
  99. .dss_fck_multiplier = 1,
  100. .clk_name = "dpll_per_m5x2_ck",
  101. };
  102. static inline void dss_write_reg(const struct dss_reg idx, u32 val)
  103. {
  104. __raw_writel(val, dss.base + idx.idx);
  105. }
  106. static inline u32 dss_read_reg(const struct dss_reg idx)
  107. {
  108. return __raw_readl(dss.base + idx.idx);
  109. }
  110. #define SR(reg) \
  111. dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
  112. #define RR(reg) \
  113. dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
  114. static void dss_save_context(void)
  115. {
  116. DSSDBG("dss_save_context\n");
  117. SR(CONTROL);
  118. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  119. OMAP_DISPLAY_TYPE_SDI) {
  120. SR(SDI_CONTROL);
  121. SR(PLL_CONTROL);
  122. }
  123. dss.ctx_valid = true;
  124. DSSDBG("context saved\n");
  125. }
  126. static void dss_restore_context(void)
  127. {
  128. DSSDBG("dss_restore_context\n");
  129. if (!dss.ctx_valid)
  130. return;
  131. RR(CONTROL);
  132. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  133. OMAP_DISPLAY_TYPE_SDI) {
  134. RR(SDI_CONTROL);
  135. RR(PLL_CONTROL);
  136. }
  137. DSSDBG("context restored\n");
  138. }
  139. #undef SR
  140. #undef RR
  141. void dss_sdi_init(int datapairs)
  142. {
  143. u32 l;
  144. BUG_ON(datapairs > 3 || datapairs < 1);
  145. l = dss_read_reg(DSS_SDI_CONTROL);
  146. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  147. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  148. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  149. dss_write_reg(DSS_SDI_CONTROL, l);
  150. l = dss_read_reg(DSS_PLL_CONTROL);
  151. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  152. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  153. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  154. dss_write_reg(DSS_PLL_CONTROL, l);
  155. }
  156. int dss_sdi_enable(void)
  157. {
  158. unsigned long timeout;
  159. dispc_pck_free_enable(1);
  160. /* Reset SDI PLL */
  161. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  162. udelay(1); /* wait 2x PCLK */
  163. /* Lock SDI PLL */
  164. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  165. /* Waiting for PLL lock request to complete */
  166. timeout = jiffies + msecs_to_jiffies(500);
  167. while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
  168. if (time_after_eq(jiffies, timeout)) {
  169. DSSERR("PLL lock request timed out\n");
  170. goto err1;
  171. }
  172. }
  173. /* Clearing PLL_GO bit */
  174. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
  175. /* Waiting for PLL to lock */
  176. timeout = jiffies + msecs_to_jiffies(500);
  177. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
  178. if (time_after_eq(jiffies, timeout)) {
  179. DSSERR("PLL lock timed out\n");
  180. goto err1;
  181. }
  182. }
  183. dispc_lcd_enable_signal(1);
  184. /* Waiting for SDI reset to complete */
  185. timeout = jiffies + msecs_to_jiffies(500);
  186. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
  187. if (time_after_eq(jiffies, timeout)) {
  188. DSSERR("SDI reset timed out\n");
  189. goto err2;
  190. }
  191. }
  192. return 0;
  193. err2:
  194. dispc_lcd_enable_signal(0);
  195. err1:
  196. /* Reset SDI PLL */
  197. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  198. dispc_pck_free_enable(0);
  199. return -ETIMEDOUT;
  200. }
  201. void dss_sdi_disable(void)
  202. {
  203. dispc_lcd_enable_signal(0);
  204. dispc_pck_free_enable(0);
  205. /* Reset SDI PLL */
  206. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  207. }
  208. const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
  209. {
  210. return dss_generic_clk_source_names[clk_src];
  211. }
  212. void dss_dump_clocks(struct seq_file *s)
  213. {
  214. unsigned long dpll4_ck_rate;
  215. unsigned long dpll4_m4_ck_rate;
  216. const char *fclk_name, *fclk_real_name;
  217. unsigned long fclk_rate;
  218. if (dss_runtime_get())
  219. return;
  220. seq_printf(s, "- DSS -\n");
  221. fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  222. fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  223. fclk_rate = clk_get_rate(dss.dss_clk);
  224. if (dss.dpll4_m4_ck) {
  225. dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  226. dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
  227. seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
  228. seq_printf(s, "%s (%s) = %lu / %lu * %d = %lu\n",
  229. fclk_name, fclk_real_name, dpll4_ck_rate,
  230. dpll4_ck_rate / dpll4_m4_ck_rate,
  231. dss.feat->dss_fck_multiplier, fclk_rate);
  232. } else {
  233. seq_printf(s, "%s (%s) = %lu\n",
  234. fclk_name, fclk_real_name,
  235. fclk_rate);
  236. }
  237. dss_runtime_put();
  238. }
  239. static void dss_dump_regs(struct seq_file *s)
  240. {
  241. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
  242. if (dss_runtime_get())
  243. return;
  244. DUMPREG(DSS_REVISION);
  245. DUMPREG(DSS_SYSCONFIG);
  246. DUMPREG(DSS_SYSSTATUS);
  247. DUMPREG(DSS_CONTROL);
  248. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  249. OMAP_DISPLAY_TYPE_SDI) {
  250. DUMPREG(DSS_SDI_CONTROL);
  251. DUMPREG(DSS_PLL_CONTROL);
  252. DUMPREG(DSS_SDI_STATUS);
  253. }
  254. dss_runtime_put();
  255. #undef DUMPREG
  256. }
  257. void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
  258. {
  259. struct platform_device *dsidev;
  260. int b;
  261. u8 start, end;
  262. switch (clk_src) {
  263. case OMAP_DSS_CLK_SRC_FCK:
  264. b = 0;
  265. break;
  266. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  267. b = 1;
  268. dsidev = dsi_get_dsidev_from_id(0);
  269. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  270. break;
  271. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  272. b = 2;
  273. dsidev = dsi_get_dsidev_from_id(1);
  274. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  275. break;
  276. default:
  277. BUG();
  278. return;
  279. }
  280. dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
  281. REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
  282. dss.dispc_clk_source = clk_src;
  283. }
  284. void dss_select_dsi_clk_source(int dsi_module,
  285. enum omap_dss_clk_source clk_src)
  286. {
  287. struct platform_device *dsidev;
  288. int b, pos;
  289. switch (clk_src) {
  290. case OMAP_DSS_CLK_SRC_FCK:
  291. b = 0;
  292. break;
  293. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
  294. BUG_ON(dsi_module != 0);
  295. b = 1;
  296. dsidev = dsi_get_dsidev_from_id(0);
  297. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  298. break;
  299. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
  300. BUG_ON(dsi_module != 1);
  301. b = 1;
  302. dsidev = dsi_get_dsidev_from_id(1);
  303. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  304. break;
  305. default:
  306. BUG();
  307. return;
  308. }
  309. pos = dsi_module == 0 ? 1 : 10;
  310. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
  311. dss.dsi_clk_source[dsi_module] = clk_src;
  312. }
  313. void dss_select_lcd_clk_source(enum omap_channel channel,
  314. enum omap_dss_clk_source clk_src)
  315. {
  316. struct platform_device *dsidev;
  317. int b, ix, pos;
  318. if (!dss_has_feature(FEAT_LCD_CLK_SRC))
  319. return;
  320. switch (clk_src) {
  321. case OMAP_DSS_CLK_SRC_FCK:
  322. b = 0;
  323. break;
  324. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  325. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
  326. b = 1;
  327. dsidev = dsi_get_dsidev_from_id(0);
  328. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  329. break;
  330. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  331. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 &&
  332. channel != OMAP_DSS_CHANNEL_LCD3);
  333. b = 1;
  334. dsidev = dsi_get_dsidev_from_id(1);
  335. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  336. break;
  337. default:
  338. BUG();
  339. return;
  340. }
  341. pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  342. (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19);
  343. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
  344. ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  345. (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
  346. dss.lcd_clk_source[ix] = clk_src;
  347. }
  348. enum omap_dss_clk_source dss_get_dispc_clk_source(void)
  349. {
  350. return dss.dispc_clk_source;
  351. }
  352. enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
  353. {
  354. return dss.dsi_clk_source[dsi_module];
  355. }
  356. enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
  357. {
  358. if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
  359. int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  360. (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
  361. return dss.lcd_clk_source[ix];
  362. } else {
  363. /* LCD_CLK source is the same as DISPC_FCLK source for
  364. * OMAP2 and OMAP3 */
  365. return dss.dispc_clk_source;
  366. }
  367. }
  368. int dss_set_clock_div(struct dss_clock_info *cinfo)
  369. {
  370. if (dss.dpll4_m4_ck) {
  371. unsigned long prate;
  372. int r;
  373. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  374. DSSDBG("dpll4_m4 = %ld\n", prate);
  375. r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
  376. if (r)
  377. return r;
  378. } else {
  379. if (cinfo->fck_div != 0)
  380. return -EINVAL;
  381. }
  382. DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
  383. return 0;
  384. }
  385. unsigned long dss_get_dpll4_rate(void)
  386. {
  387. if (dss.dpll4_m4_ck)
  388. return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  389. else
  390. return 0;
  391. }
  392. int dss_calc_clock_div(unsigned long req_pck, struct dss_clock_info *dss_cinfo,
  393. struct dispc_clock_info *dispc_cinfo)
  394. {
  395. unsigned long prate;
  396. struct dss_clock_info best_dss;
  397. struct dispc_clock_info best_dispc;
  398. unsigned long fck, max_dss_fck;
  399. u16 fck_div;
  400. int match = 0;
  401. int min_fck_per_pck;
  402. prate = dss_get_dpll4_rate();
  403. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  404. fck = clk_get_rate(dss.dss_clk);
  405. if (req_pck == dss.cache_req_pck && prate == dss.cache_prate &&
  406. dss.cache_dss_cinfo.fck == fck) {
  407. DSSDBG("dispc clock info found from cache.\n");
  408. *dss_cinfo = dss.cache_dss_cinfo;
  409. *dispc_cinfo = dss.cache_dispc_cinfo;
  410. return 0;
  411. }
  412. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  413. if (min_fck_per_pck &&
  414. req_pck * min_fck_per_pck > max_dss_fck) {
  415. DSSERR("Requested pixel clock not possible with the current "
  416. "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
  417. "the constraint off.\n");
  418. min_fck_per_pck = 0;
  419. }
  420. retry:
  421. memset(&best_dss, 0, sizeof(best_dss));
  422. memset(&best_dispc, 0, sizeof(best_dispc));
  423. if (dss.dpll4_m4_ck == NULL) {
  424. struct dispc_clock_info cur_dispc;
  425. /* XXX can we change the clock on omap2? */
  426. fck = clk_get_rate(dss.dss_clk);
  427. fck_div = 1;
  428. dispc_find_clk_divs(req_pck, fck, &cur_dispc);
  429. match = 1;
  430. best_dss.fck = fck;
  431. best_dss.fck_div = fck_div;
  432. best_dispc = cur_dispc;
  433. goto found;
  434. } else {
  435. for (fck_div = dss.feat->fck_div_max; fck_div > 0; --fck_div) {
  436. struct dispc_clock_info cur_dispc;
  437. fck = prate / fck_div * dss.feat->dss_fck_multiplier;
  438. if (fck > max_dss_fck)
  439. continue;
  440. if (min_fck_per_pck &&
  441. fck < req_pck * min_fck_per_pck)
  442. continue;
  443. match = 1;
  444. dispc_find_clk_divs(req_pck, fck, &cur_dispc);
  445. if (abs(cur_dispc.pck - req_pck) <
  446. abs(best_dispc.pck - req_pck)) {
  447. best_dss.fck = fck;
  448. best_dss.fck_div = fck_div;
  449. best_dispc = cur_dispc;
  450. if (cur_dispc.pck == req_pck)
  451. goto found;
  452. }
  453. }
  454. }
  455. found:
  456. if (!match) {
  457. if (min_fck_per_pck) {
  458. DSSERR("Could not find suitable clock settings.\n"
  459. "Turning FCK/PCK constraint off and"
  460. "trying again.\n");
  461. min_fck_per_pck = 0;
  462. goto retry;
  463. }
  464. DSSERR("Could not find suitable clock settings.\n");
  465. return -EINVAL;
  466. }
  467. if (dss_cinfo)
  468. *dss_cinfo = best_dss;
  469. if (dispc_cinfo)
  470. *dispc_cinfo = best_dispc;
  471. dss.cache_req_pck = req_pck;
  472. dss.cache_prate = prate;
  473. dss.cache_dss_cinfo = best_dss;
  474. dss.cache_dispc_cinfo = best_dispc;
  475. return 0;
  476. }
  477. void dss_set_venc_output(enum omap_dss_venc_type type)
  478. {
  479. int l = 0;
  480. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  481. l = 0;
  482. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  483. l = 1;
  484. else
  485. BUG();
  486. /* venc out selection. 0 = comp, 1 = svideo */
  487. REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
  488. }
  489. void dss_set_dac_pwrdn_bgz(bool enable)
  490. {
  491. REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
  492. }
  493. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
  494. {
  495. enum omap_display_type dp;
  496. dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  497. /* Complain about invalid selections */
  498. WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
  499. WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
  500. /* Select only if we have options */
  501. if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
  502. REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
  503. }
  504. enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
  505. {
  506. enum omap_display_type displays;
  507. displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  508. if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
  509. return DSS_VENC_TV_CLK;
  510. if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
  511. return DSS_HDMI_M_PCLK;
  512. return REG_GET(DSS_CONTROL, 15, 15);
  513. }
  514. static int dss_get_clocks(void)
  515. {
  516. struct clk *clk;
  517. int r;
  518. clk = clk_get(&dss.pdev->dev, "fck");
  519. if (IS_ERR(clk)) {
  520. DSSERR("can't get clock fck\n");
  521. r = PTR_ERR(clk);
  522. goto err;
  523. }
  524. dss.dss_clk = clk;
  525. clk = clk_get(NULL, dss.feat->clk_name);
  526. if (IS_ERR(clk)) {
  527. DSSERR("Failed to get %s\n", dss.feat->clk_name);
  528. r = PTR_ERR(clk);
  529. goto err;
  530. }
  531. dss.dpll4_m4_ck = clk;
  532. return 0;
  533. err:
  534. if (dss.dss_clk)
  535. clk_put(dss.dss_clk);
  536. if (dss.dpll4_m4_ck)
  537. clk_put(dss.dpll4_m4_ck);
  538. return r;
  539. }
  540. static void dss_put_clocks(void)
  541. {
  542. if (dss.dpll4_m4_ck)
  543. clk_put(dss.dpll4_m4_ck);
  544. clk_put(dss.dss_clk);
  545. }
  546. static int dss_runtime_get(void)
  547. {
  548. int r;
  549. DSSDBG("dss_runtime_get\n");
  550. r = pm_runtime_get_sync(&dss.pdev->dev);
  551. WARN_ON(r < 0);
  552. return r < 0 ? r : 0;
  553. }
  554. static void dss_runtime_put(void)
  555. {
  556. int r;
  557. DSSDBG("dss_runtime_put\n");
  558. r = pm_runtime_put_sync(&dss.pdev->dev);
  559. WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
  560. }
  561. /* DEBUGFS */
  562. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  563. void dss_debug_dump_clocks(struct seq_file *s)
  564. {
  565. dss_dump_clocks(s);
  566. dispc_dump_clocks(s);
  567. #ifdef CONFIG_OMAP2_DSS_DSI
  568. dsi_dump_clocks(s);
  569. #endif
  570. }
  571. #endif
  572. static int __init dss_init_features(struct device *dev)
  573. {
  574. const struct dss_features *src;
  575. struct dss_features *dst;
  576. dst = devm_kzalloc(dev, sizeof(*dst), GFP_KERNEL);
  577. if (!dst) {
  578. dev_err(dev, "Failed to allocate local DSS Features\n");
  579. return -ENOMEM;
  580. }
  581. if (cpu_is_omap24xx())
  582. src = &omap24xx_dss_feats;
  583. else if (cpu_is_omap34xx())
  584. src = &omap34xx_dss_feats;
  585. else if (cpu_is_omap3630())
  586. src = &omap3630_dss_feats;
  587. else if (cpu_is_omap44xx())
  588. src = &omap44xx_dss_feats;
  589. else
  590. return -ENODEV;
  591. memcpy(dst, src, sizeof(*dst));
  592. dss.feat = dst;
  593. return 0;
  594. }
  595. /* DSS HW IP initialisation */
  596. static int __init omap_dsshw_probe(struct platform_device *pdev)
  597. {
  598. struct resource *dss_mem;
  599. u32 rev;
  600. int r;
  601. dss.pdev = pdev;
  602. r = dss_init_features(&dss.pdev->dev);
  603. if (r)
  604. return r;
  605. dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
  606. if (!dss_mem) {
  607. DSSERR("can't get IORESOURCE_MEM DSS\n");
  608. return -EINVAL;
  609. }
  610. dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
  611. resource_size(dss_mem));
  612. if (!dss.base) {
  613. DSSERR("can't ioremap DSS\n");
  614. return -ENOMEM;
  615. }
  616. r = dss_get_clocks();
  617. if (r)
  618. return r;
  619. pm_runtime_enable(&pdev->dev);
  620. r = dss_runtime_get();
  621. if (r)
  622. goto err_runtime_get;
  623. /* Select DPLL */
  624. REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
  625. #ifdef CONFIG_OMAP2_DSS_VENC
  626. REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  627. REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  628. REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  629. #endif
  630. dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  631. dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  632. dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
  633. dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  634. dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  635. rev = dss_read_reg(DSS_REVISION);
  636. printk(KERN_INFO "OMAP DSS rev %d.%d\n",
  637. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  638. dss_runtime_put();
  639. dss_debugfs_create_file("dss", dss_dump_regs);
  640. return 0;
  641. err_runtime_get:
  642. pm_runtime_disable(&pdev->dev);
  643. dss_put_clocks();
  644. return r;
  645. }
  646. static int __exit omap_dsshw_remove(struct platform_device *pdev)
  647. {
  648. pm_runtime_disable(&pdev->dev);
  649. dss_put_clocks();
  650. return 0;
  651. }
  652. static int dss_runtime_suspend(struct device *dev)
  653. {
  654. dss_save_context();
  655. dss_set_min_bus_tput(dev, 0);
  656. return 0;
  657. }
  658. static int dss_runtime_resume(struct device *dev)
  659. {
  660. int r;
  661. /*
  662. * Set an arbitrarily high tput request to ensure OPP100.
  663. * What we should really do is to make a request to stay in OPP100,
  664. * without any tput requirements, but that is not currently possible
  665. * via the PM layer.
  666. */
  667. r = dss_set_min_bus_tput(dev, 1000000000);
  668. if (r)
  669. return r;
  670. dss_restore_context();
  671. return 0;
  672. }
  673. static const struct dev_pm_ops dss_pm_ops = {
  674. .runtime_suspend = dss_runtime_suspend,
  675. .runtime_resume = dss_runtime_resume,
  676. };
  677. static struct platform_driver omap_dsshw_driver = {
  678. .remove = __exit_p(omap_dsshw_remove),
  679. .driver = {
  680. .name = "omapdss_dss",
  681. .owner = THIS_MODULE,
  682. .pm = &dss_pm_ops,
  683. },
  684. };
  685. int __init dss_init_platform_driver(void)
  686. {
  687. return platform_driver_probe(&omap_dsshw_driver, omap_dsshw_probe);
  688. }
  689. void dss_uninit_platform_driver(void)
  690. {
  691. platform_driver_unregister(&omap_dsshw_driver);
  692. }