tg3.c 400 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2010 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define DRV_MODULE_VERSION "3.108"
  62. #define DRV_MODULE_RELDATE "February 17, 2010"
  63. #define TG3_DEF_MAC_MODE 0
  64. #define TG3_DEF_RX_MODE 0
  65. #define TG3_DEF_TX_MODE 0
  66. #define TG3_DEF_MSG_ENABLE \
  67. (NETIF_MSG_DRV | \
  68. NETIF_MSG_PROBE | \
  69. NETIF_MSG_LINK | \
  70. NETIF_MSG_TIMER | \
  71. NETIF_MSG_IFDOWN | \
  72. NETIF_MSG_IFUP | \
  73. NETIF_MSG_RX_ERR | \
  74. NETIF_MSG_TX_ERR)
  75. /* length of time before we decide the hardware is borked,
  76. * and dev->tx_timeout() should be called to fix the problem
  77. */
  78. #define TG3_TX_TIMEOUT (5 * HZ)
  79. /* hardware minimum and maximum for a single frame's data payload */
  80. #define TG3_MIN_MTU 60
  81. #define TG3_MAX_MTU(tp) \
  82. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  83. /* These numbers seem to be hard coded in the NIC firmware somehow.
  84. * You can't change the ring sizes, but you can change where you place
  85. * them in the NIC onboard memory.
  86. */
  87. #define TG3_RX_RING_SIZE 512
  88. #define TG3_DEF_RX_RING_PENDING 200
  89. #define TG3_RX_JUMBO_RING_SIZE 256
  90. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  91. #define TG3_RSS_INDIR_TBL_SIZE 128
  92. /* Do not place this n-ring entries value into the tp struct itself,
  93. * we really want to expose these constants to GCC so that modulo et
  94. * al. operations are done with shifts and masks instead of with
  95. * hw multiply/modulo instructions. Another solution would be to
  96. * replace things like '% foo' with '& (foo - 1)'.
  97. */
  98. #define TG3_RX_RCB_RING_SIZE(tp) \
  99. (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
  100. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
  101. #define TG3_TX_RING_SIZE 512
  102. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  103. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  104. TG3_RX_RING_SIZE)
  105. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  106. TG3_RX_JUMBO_RING_SIZE)
  107. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  108. TG3_RX_RCB_RING_SIZE(tp))
  109. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  110. TG3_TX_RING_SIZE)
  111. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  112. #define TG3_DMA_BYTE_ENAB 64
  113. #define TG3_RX_STD_DMA_SZ 1536
  114. #define TG3_RX_JMB_DMA_SZ 9046
  115. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  116. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  117. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  118. #define TG3_RX_STD_BUFF_RING_SIZE \
  119. (sizeof(struct ring_info) * TG3_RX_RING_SIZE)
  120. #define TG3_RX_JMB_BUFF_RING_SIZE \
  121. (sizeof(struct ring_info) * TG3_RX_JUMBO_RING_SIZE)
  122. /* minimum number of free TX descriptors required to wake up TX process */
  123. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  124. #define TG3_RAW_IP_ALIGN 2
  125. /* number of ETHTOOL_GSTATS u64's */
  126. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  127. #define TG3_NUM_TEST 6
  128. #define FIRMWARE_TG3 "tigon/tg3.bin"
  129. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  130. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  131. static char version[] __devinitdata =
  132. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  133. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  134. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  135. MODULE_LICENSE("GPL");
  136. MODULE_VERSION(DRV_MODULE_VERSION);
  137. MODULE_FIRMWARE(FIRMWARE_TG3);
  138. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  139. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  140. #define TG3_RSS_MIN_NUM_MSIX_VECS 2
  141. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  142. module_param(tg3_debug, int, 0);
  143. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  144. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5724)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  227. {}
  228. };
  229. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  230. static const struct {
  231. const char string[ETH_GSTRING_LEN];
  232. } ethtool_stats_keys[TG3_NUM_STATS] = {
  233. { "rx_octets" },
  234. { "rx_fragments" },
  235. { "rx_ucast_packets" },
  236. { "rx_mcast_packets" },
  237. { "rx_bcast_packets" },
  238. { "rx_fcs_errors" },
  239. { "rx_align_errors" },
  240. { "rx_xon_pause_rcvd" },
  241. { "rx_xoff_pause_rcvd" },
  242. { "rx_mac_ctrl_rcvd" },
  243. { "rx_xoff_entered" },
  244. { "rx_frame_too_long_errors" },
  245. { "rx_jabbers" },
  246. { "rx_undersize_packets" },
  247. { "rx_in_length_errors" },
  248. { "rx_out_length_errors" },
  249. { "rx_64_or_less_octet_packets" },
  250. { "rx_65_to_127_octet_packets" },
  251. { "rx_128_to_255_octet_packets" },
  252. { "rx_256_to_511_octet_packets" },
  253. { "rx_512_to_1023_octet_packets" },
  254. { "rx_1024_to_1522_octet_packets" },
  255. { "rx_1523_to_2047_octet_packets" },
  256. { "rx_2048_to_4095_octet_packets" },
  257. { "rx_4096_to_8191_octet_packets" },
  258. { "rx_8192_to_9022_octet_packets" },
  259. { "tx_octets" },
  260. { "tx_collisions" },
  261. { "tx_xon_sent" },
  262. { "tx_xoff_sent" },
  263. { "tx_flow_control" },
  264. { "tx_mac_errors" },
  265. { "tx_single_collisions" },
  266. { "tx_mult_collisions" },
  267. { "tx_deferred" },
  268. { "tx_excessive_collisions" },
  269. { "tx_late_collisions" },
  270. { "tx_collide_2times" },
  271. { "tx_collide_3times" },
  272. { "tx_collide_4times" },
  273. { "tx_collide_5times" },
  274. { "tx_collide_6times" },
  275. { "tx_collide_7times" },
  276. { "tx_collide_8times" },
  277. { "tx_collide_9times" },
  278. { "tx_collide_10times" },
  279. { "tx_collide_11times" },
  280. { "tx_collide_12times" },
  281. { "tx_collide_13times" },
  282. { "tx_collide_14times" },
  283. { "tx_collide_15times" },
  284. { "tx_ucast_packets" },
  285. { "tx_mcast_packets" },
  286. { "tx_bcast_packets" },
  287. { "tx_carrier_sense_errors" },
  288. { "tx_discards" },
  289. { "tx_errors" },
  290. { "dma_writeq_full" },
  291. { "dma_write_prioq_full" },
  292. { "rxbds_empty" },
  293. { "rx_discards" },
  294. { "rx_errors" },
  295. { "rx_threshold_hit" },
  296. { "dma_readq_full" },
  297. { "dma_read_prioq_full" },
  298. { "tx_comp_queue_full" },
  299. { "ring_set_send_prod_index" },
  300. { "ring_status_update" },
  301. { "nic_irqs" },
  302. { "nic_avoided_irqs" },
  303. { "nic_tx_threshold_hit" }
  304. };
  305. static const struct {
  306. const char string[ETH_GSTRING_LEN];
  307. } ethtool_test_keys[TG3_NUM_TEST] = {
  308. { "nvram test (online) " },
  309. { "link test (online) " },
  310. { "register test (offline)" },
  311. { "memory test (offline)" },
  312. { "loopback test (offline)" },
  313. { "interrupt test (offline)" },
  314. };
  315. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  316. {
  317. writel(val, tp->regs + off);
  318. }
  319. static u32 tg3_read32(struct tg3 *tp, u32 off)
  320. {
  321. return (readl(tp->regs + off));
  322. }
  323. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  324. {
  325. writel(val, tp->aperegs + off);
  326. }
  327. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  328. {
  329. return (readl(tp->aperegs + off));
  330. }
  331. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  332. {
  333. unsigned long flags;
  334. spin_lock_irqsave(&tp->indirect_lock, flags);
  335. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  336. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  337. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  338. }
  339. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  340. {
  341. writel(val, tp->regs + off);
  342. readl(tp->regs + off);
  343. }
  344. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  345. {
  346. unsigned long flags;
  347. u32 val;
  348. spin_lock_irqsave(&tp->indirect_lock, flags);
  349. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  350. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  351. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  352. return val;
  353. }
  354. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  355. {
  356. unsigned long flags;
  357. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  358. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  359. TG3_64BIT_REG_LOW, val);
  360. return;
  361. }
  362. if (off == TG3_RX_STD_PROD_IDX_REG) {
  363. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  364. TG3_64BIT_REG_LOW, val);
  365. return;
  366. }
  367. spin_lock_irqsave(&tp->indirect_lock, flags);
  368. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  369. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  370. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  371. /* In indirect mode when disabling interrupts, we also need
  372. * to clear the interrupt bit in the GRC local ctrl register.
  373. */
  374. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  375. (val == 0x1)) {
  376. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  377. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  378. }
  379. }
  380. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  381. {
  382. unsigned long flags;
  383. u32 val;
  384. spin_lock_irqsave(&tp->indirect_lock, flags);
  385. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  386. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  387. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  388. return val;
  389. }
  390. /* usec_wait specifies the wait time in usec when writing to certain registers
  391. * where it is unsafe to read back the register without some delay.
  392. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  393. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  394. */
  395. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  396. {
  397. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  398. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  399. /* Non-posted methods */
  400. tp->write32(tp, off, val);
  401. else {
  402. /* Posted method */
  403. tg3_write32(tp, off, val);
  404. if (usec_wait)
  405. udelay(usec_wait);
  406. tp->read32(tp, off);
  407. }
  408. /* Wait again after the read for the posted method to guarantee that
  409. * the wait time is met.
  410. */
  411. if (usec_wait)
  412. udelay(usec_wait);
  413. }
  414. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  415. {
  416. tp->write32_mbox(tp, off, val);
  417. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  418. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  419. tp->read32_mbox(tp, off);
  420. }
  421. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  422. {
  423. void __iomem *mbox = tp->regs + off;
  424. writel(val, mbox);
  425. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  426. writel(val, mbox);
  427. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  428. readl(mbox);
  429. }
  430. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  431. {
  432. return (readl(tp->regs + off + GRCMBOX_BASE));
  433. }
  434. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  435. {
  436. writel(val, tp->regs + off + GRCMBOX_BASE);
  437. }
  438. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  439. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  440. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  441. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  442. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  443. #define tw32(reg,val) tp->write32(tp, reg, val)
  444. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  445. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  446. #define tr32(reg) tp->read32(tp, reg)
  447. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  448. {
  449. unsigned long flags;
  450. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  451. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  452. return;
  453. spin_lock_irqsave(&tp->indirect_lock, flags);
  454. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  455. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  456. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  457. /* Always leave this as zero. */
  458. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  459. } else {
  460. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  461. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  462. /* Always leave this as zero. */
  463. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  464. }
  465. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  466. }
  467. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  468. {
  469. unsigned long flags;
  470. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  471. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  472. *val = 0;
  473. return;
  474. }
  475. spin_lock_irqsave(&tp->indirect_lock, flags);
  476. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  477. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  478. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  479. /* Always leave this as zero. */
  480. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  481. } else {
  482. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  483. *val = tr32(TG3PCI_MEM_WIN_DATA);
  484. /* Always leave this as zero. */
  485. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  486. }
  487. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  488. }
  489. static void tg3_ape_lock_init(struct tg3 *tp)
  490. {
  491. int i;
  492. /* Make sure the driver hasn't any stale locks. */
  493. for (i = 0; i < 8; i++)
  494. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  495. APE_LOCK_GRANT_DRIVER);
  496. }
  497. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  498. {
  499. int i, off;
  500. int ret = 0;
  501. u32 status;
  502. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  503. return 0;
  504. switch (locknum) {
  505. case TG3_APE_LOCK_GRC:
  506. case TG3_APE_LOCK_MEM:
  507. break;
  508. default:
  509. return -EINVAL;
  510. }
  511. off = 4 * locknum;
  512. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  513. /* Wait for up to 1 millisecond to acquire lock. */
  514. for (i = 0; i < 100; i++) {
  515. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  516. if (status == APE_LOCK_GRANT_DRIVER)
  517. break;
  518. udelay(10);
  519. }
  520. if (status != APE_LOCK_GRANT_DRIVER) {
  521. /* Revoke the lock request. */
  522. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  523. APE_LOCK_GRANT_DRIVER);
  524. ret = -EBUSY;
  525. }
  526. return ret;
  527. }
  528. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  529. {
  530. int off;
  531. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  532. return;
  533. switch (locknum) {
  534. case TG3_APE_LOCK_GRC:
  535. case TG3_APE_LOCK_MEM:
  536. break;
  537. default:
  538. return;
  539. }
  540. off = 4 * locknum;
  541. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  542. }
  543. static void tg3_disable_ints(struct tg3 *tp)
  544. {
  545. int i;
  546. tw32(TG3PCI_MISC_HOST_CTRL,
  547. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  548. for (i = 0; i < tp->irq_max; i++)
  549. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  550. }
  551. static void tg3_enable_ints(struct tg3 *tp)
  552. {
  553. int i;
  554. tp->irq_sync = 0;
  555. wmb();
  556. tw32(TG3PCI_MISC_HOST_CTRL,
  557. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  558. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  559. for (i = 0; i < tp->irq_cnt; i++) {
  560. struct tg3_napi *tnapi = &tp->napi[i];
  561. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  562. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  563. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  564. tp->coal_now |= tnapi->coal_now;
  565. }
  566. /* Force an initial interrupt */
  567. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  568. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  569. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  570. else
  571. tw32(HOSTCC_MODE, tp->coal_now);
  572. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  573. }
  574. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  575. {
  576. struct tg3 *tp = tnapi->tp;
  577. struct tg3_hw_status *sblk = tnapi->hw_status;
  578. unsigned int work_exists = 0;
  579. /* check for phy events */
  580. if (!(tp->tg3_flags &
  581. (TG3_FLAG_USE_LINKCHG_REG |
  582. TG3_FLAG_POLL_SERDES))) {
  583. if (sblk->status & SD_STATUS_LINK_CHG)
  584. work_exists = 1;
  585. }
  586. /* check for RX/TX work to do */
  587. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  588. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  589. work_exists = 1;
  590. return work_exists;
  591. }
  592. /* tg3_int_reenable
  593. * similar to tg3_enable_ints, but it accurately determines whether there
  594. * is new work pending and can return without flushing the PIO write
  595. * which reenables interrupts
  596. */
  597. static void tg3_int_reenable(struct tg3_napi *tnapi)
  598. {
  599. struct tg3 *tp = tnapi->tp;
  600. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  601. mmiowb();
  602. /* When doing tagged status, this work check is unnecessary.
  603. * The last_tag we write above tells the chip which piece of
  604. * work we've completed.
  605. */
  606. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  607. tg3_has_work(tnapi))
  608. tw32(HOSTCC_MODE, tp->coalesce_mode |
  609. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  610. }
  611. static void tg3_napi_disable(struct tg3 *tp)
  612. {
  613. int i;
  614. for (i = tp->irq_cnt - 1; i >= 0; i--)
  615. napi_disable(&tp->napi[i].napi);
  616. }
  617. static void tg3_napi_enable(struct tg3 *tp)
  618. {
  619. int i;
  620. for (i = 0; i < tp->irq_cnt; i++)
  621. napi_enable(&tp->napi[i].napi);
  622. }
  623. static inline void tg3_netif_stop(struct tg3 *tp)
  624. {
  625. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  626. tg3_napi_disable(tp);
  627. netif_tx_disable(tp->dev);
  628. }
  629. static inline void tg3_netif_start(struct tg3 *tp)
  630. {
  631. /* NOTE: unconditional netif_tx_wake_all_queues is only
  632. * appropriate so long as all callers are assured to
  633. * have free tx slots (such as after tg3_init_hw)
  634. */
  635. netif_tx_wake_all_queues(tp->dev);
  636. tg3_napi_enable(tp);
  637. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  638. tg3_enable_ints(tp);
  639. }
  640. static void tg3_switch_clocks(struct tg3 *tp)
  641. {
  642. u32 clock_ctrl;
  643. u32 orig_clock_ctrl;
  644. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  645. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  646. return;
  647. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  648. orig_clock_ctrl = clock_ctrl;
  649. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  650. CLOCK_CTRL_CLKRUN_OENABLE |
  651. 0x1f);
  652. tp->pci_clock_ctrl = clock_ctrl;
  653. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  654. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  655. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  656. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  657. }
  658. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  659. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  660. clock_ctrl |
  661. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  662. 40);
  663. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  664. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  665. 40);
  666. }
  667. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  668. }
  669. #define PHY_BUSY_LOOPS 5000
  670. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  671. {
  672. u32 frame_val;
  673. unsigned int loops;
  674. int ret;
  675. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  676. tw32_f(MAC_MI_MODE,
  677. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  678. udelay(80);
  679. }
  680. *val = 0x0;
  681. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  682. MI_COM_PHY_ADDR_MASK);
  683. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  684. MI_COM_REG_ADDR_MASK);
  685. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  686. tw32_f(MAC_MI_COM, frame_val);
  687. loops = PHY_BUSY_LOOPS;
  688. while (loops != 0) {
  689. udelay(10);
  690. frame_val = tr32(MAC_MI_COM);
  691. if ((frame_val & MI_COM_BUSY) == 0) {
  692. udelay(5);
  693. frame_val = tr32(MAC_MI_COM);
  694. break;
  695. }
  696. loops -= 1;
  697. }
  698. ret = -EBUSY;
  699. if (loops != 0) {
  700. *val = frame_val & MI_COM_DATA_MASK;
  701. ret = 0;
  702. }
  703. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  704. tw32_f(MAC_MI_MODE, tp->mi_mode);
  705. udelay(80);
  706. }
  707. return ret;
  708. }
  709. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  710. {
  711. u32 frame_val;
  712. unsigned int loops;
  713. int ret;
  714. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  715. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  716. return 0;
  717. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  718. tw32_f(MAC_MI_MODE,
  719. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  720. udelay(80);
  721. }
  722. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  723. MI_COM_PHY_ADDR_MASK);
  724. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  725. MI_COM_REG_ADDR_MASK);
  726. frame_val |= (val & MI_COM_DATA_MASK);
  727. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  728. tw32_f(MAC_MI_COM, frame_val);
  729. loops = PHY_BUSY_LOOPS;
  730. while (loops != 0) {
  731. udelay(10);
  732. frame_val = tr32(MAC_MI_COM);
  733. if ((frame_val & MI_COM_BUSY) == 0) {
  734. udelay(5);
  735. frame_val = tr32(MAC_MI_COM);
  736. break;
  737. }
  738. loops -= 1;
  739. }
  740. ret = -EBUSY;
  741. if (loops != 0)
  742. ret = 0;
  743. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  744. tw32_f(MAC_MI_MODE, tp->mi_mode);
  745. udelay(80);
  746. }
  747. return ret;
  748. }
  749. static int tg3_bmcr_reset(struct tg3 *tp)
  750. {
  751. u32 phy_control;
  752. int limit, err;
  753. /* OK, reset it, and poll the BMCR_RESET bit until it
  754. * clears or we time out.
  755. */
  756. phy_control = BMCR_RESET;
  757. err = tg3_writephy(tp, MII_BMCR, phy_control);
  758. if (err != 0)
  759. return -EBUSY;
  760. limit = 5000;
  761. while (limit--) {
  762. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  763. if (err != 0)
  764. return -EBUSY;
  765. if ((phy_control & BMCR_RESET) == 0) {
  766. udelay(40);
  767. break;
  768. }
  769. udelay(10);
  770. }
  771. if (limit < 0)
  772. return -EBUSY;
  773. return 0;
  774. }
  775. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  776. {
  777. struct tg3 *tp = bp->priv;
  778. u32 val;
  779. spin_lock_bh(&tp->lock);
  780. if (tg3_readphy(tp, reg, &val))
  781. val = -EIO;
  782. spin_unlock_bh(&tp->lock);
  783. return val;
  784. }
  785. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  786. {
  787. struct tg3 *tp = bp->priv;
  788. u32 ret = 0;
  789. spin_lock_bh(&tp->lock);
  790. if (tg3_writephy(tp, reg, val))
  791. ret = -EIO;
  792. spin_unlock_bh(&tp->lock);
  793. return ret;
  794. }
  795. static int tg3_mdio_reset(struct mii_bus *bp)
  796. {
  797. return 0;
  798. }
  799. static void tg3_mdio_config_5785(struct tg3 *tp)
  800. {
  801. u32 val;
  802. struct phy_device *phydev;
  803. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  804. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  805. case PHY_ID_BCM50610:
  806. case PHY_ID_BCM50610M:
  807. val = MAC_PHYCFG2_50610_LED_MODES;
  808. break;
  809. case PHY_ID_BCMAC131:
  810. val = MAC_PHYCFG2_AC131_LED_MODES;
  811. break;
  812. case PHY_ID_RTL8211C:
  813. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  814. break;
  815. case PHY_ID_RTL8201E:
  816. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  817. break;
  818. default:
  819. return;
  820. }
  821. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  822. tw32(MAC_PHYCFG2, val);
  823. val = tr32(MAC_PHYCFG1);
  824. val &= ~(MAC_PHYCFG1_RGMII_INT |
  825. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  826. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  827. tw32(MAC_PHYCFG1, val);
  828. return;
  829. }
  830. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
  831. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  832. MAC_PHYCFG2_FMODE_MASK_MASK |
  833. MAC_PHYCFG2_GMODE_MASK_MASK |
  834. MAC_PHYCFG2_ACT_MASK_MASK |
  835. MAC_PHYCFG2_QUAL_MASK_MASK |
  836. MAC_PHYCFG2_INBAND_ENABLE;
  837. tw32(MAC_PHYCFG2, val);
  838. val = tr32(MAC_PHYCFG1);
  839. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  840. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  841. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  842. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  843. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  844. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  845. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  846. }
  847. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  848. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  849. tw32(MAC_PHYCFG1, val);
  850. val = tr32(MAC_EXT_RGMII_MODE);
  851. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  852. MAC_RGMII_MODE_RX_QUALITY |
  853. MAC_RGMII_MODE_RX_ACTIVITY |
  854. MAC_RGMII_MODE_RX_ENG_DET |
  855. MAC_RGMII_MODE_TX_ENABLE |
  856. MAC_RGMII_MODE_TX_LOWPWR |
  857. MAC_RGMII_MODE_TX_RESET);
  858. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  859. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  860. val |= MAC_RGMII_MODE_RX_INT_B |
  861. MAC_RGMII_MODE_RX_QUALITY |
  862. MAC_RGMII_MODE_RX_ACTIVITY |
  863. MAC_RGMII_MODE_RX_ENG_DET;
  864. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  865. val |= MAC_RGMII_MODE_TX_ENABLE |
  866. MAC_RGMII_MODE_TX_LOWPWR |
  867. MAC_RGMII_MODE_TX_RESET;
  868. }
  869. tw32(MAC_EXT_RGMII_MODE, val);
  870. }
  871. static void tg3_mdio_start(struct tg3 *tp)
  872. {
  873. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  874. tw32_f(MAC_MI_MODE, tp->mi_mode);
  875. udelay(80);
  876. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  877. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  878. tg3_mdio_config_5785(tp);
  879. }
  880. static int tg3_mdio_init(struct tg3 *tp)
  881. {
  882. int i;
  883. u32 reg;
  884. struct phy_device *phydev;
  885. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  886. u32 funcnum, is_serdes;
  887. funcnum = tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC;
  888. if (funcnum)
  889. tp->phy_addr = 2;
  890. else
  891. tp->phy_addr = 1;
  892. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  893. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  894. else
  895. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  896. TG3_CPMU_PHY_STRAP_IS_SERDES;
  897. if (is_serdes)
  898. tp->phy_addr += 7;
  899. } else
  900. tp->phy_addr = TG3_PHY_MII_ADDR;
  901. tg3_mdio_start(tp);
  902. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  903. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  904. return 0;
  905. tp->mdio_bus = mdiobus_alloc();
  906. if (tp->mdio_bus == NULL)
  907. return -ENOMEM;
  908. tp->mdio_bus->name = "tg3 mdio bus";
  909. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  910. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  911. tp->mdio_bus->priv = tp;
  912. tp->mdio_bus->parent = &tp->pdev->dev;
  913. tp->mdio_bus->read = &tg3_mdio_read;
  914. tp->mdio_bus->write = &tg3_mdio_write;
  915. tp->mdio_bus->reset = &tg3_mdio_reset;
  916. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  917. tp->mdio_bus->irq = &tp->mdio_irq[0];
  918. for (i = 0; i < PHY_MAX_ADDR; i++)
  919. tp->mdio_bus->irq[i] = PHY_POLL;
  920. /* The bus registration will look for all the PHYs on the mdio bus.
  921. * Unfortunately, it does not ensure the PHY is powered up before
  922. * accessing the PHY ID registers. A chip reset is the
  923. * quickest way to bring the device back to an operational state..
  924. */
  925. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  926. tg3_bmcr_reset(tp);
  927. i = mdiobus_register(tp->mdio_bus);
  928. if (i) {
  929. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  930. mdiobus_free(tp->mdio_bus);
  931. return i;
  932. }
  933. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  934. if (!phydev || !phydev->drv) {
  935. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  936. mdiobus_unregister(tp->mdio_bus);
  937. mdiobus_free(tp->mdio_bus);
  938. return -ENODEV;
  939. }
  940. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  941. case PHY_ID_BCM57780:
  942. phydev->interface = PHY_INTERFACE_MODE_GMII;
  943. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  944. break;
  945. case PHY_ID_BCM50610:
  946. case PHY_ID_BCM50610M:
  947. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  948. PHY_BRCM_RX_REFCLK_UNUSED |
  949. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  950. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  951. if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
  952. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  953. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  954. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  955. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  956. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  957. /* fallthru */
  958. case PHY_ID_RTL8211C:
  959. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  960. break;
  961. case PHY_ID_RTL8201E:
  962. case PHY_ID_BCMAC131:
  963. phydev->interface = PHY_INTERFACE_MODE_MII;
  964. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  965. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  966. break;
  967. }
  968. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  969. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  970. tg3_mdio_config_5785(tp);
  971. return 0;
  972. }
  973. static void tg3_mdio_fini(struct tg3 *tp)
  974. {
  975. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  976. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  977. mdiobus_unregister(tp->mdio_bus);
  978. mdiobus_free(tp->mdio_bus);
  979. }
  980. }
  981. /* tp->lock is held. */
  982. static inline void tg3_generate_fw_event(struct tg3 *tp)
  983. {
  984. u32 val;
  985. val = tr32(GRC_RX_CPU_EVENT);
  986. val |= GRC_RX_CPU_DRIVER_EVENT;
  987. tw32_f(GRC_RX_CPU_EVENT, val);
  988. tp->last_event_jiffies = jiffies;
  989. }
  990. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  991. /* tp->lock is held. */
  992. static void tg3_wait_for_event_ack(struct tg3 *tp)
  993. {
  994. int i;
  995. unsigned int delay_cnt;
  996. long time_remain;
  997. /* If enough time has passed, no wait is necessary. */
  998. time_remain = (long)(tp->last_event_jiffies + 1 +
  999. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1000. (long)jiffies;
  1001. if (time_remain < 0)
  1002. return;
  1003. /* Check if we can shorten the wait time. */
  1004. delay_cnt = jiffies_to_usecs(time_remain);
  1005. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1006. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1007. delay_cnt = (delay_cnt >> 3) + 1;
  1008. for (i = 0; i < delay_cnt; i++) {
  1009. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1010. break;
  1011. udelay(8);
  1012. }
  1013. }
  1014. /* tp->lock is held. */
  1015. static void tg3_ump_link_report(struct tg3 *tp)
  1016. {
  1017. u32 reg;
  1018. u32 val;
  1019. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1020. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1021. return;
  1022. tg3_wait_for_event_ack(tp);
  1023. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1024. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1025. val = 0;
  1026. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1027. val = reg << 16;
  1028. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1029. val |= (reg & 0xffff);
  1030. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1031. val = 0;
  1032. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1033. val = reg << 16;
  1034. if (!tg3_readphy(tp, MII_LPA, &reg))
  1035. val |= (reg & 0xffff);
  1036. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1037. val = 0;
  1038. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  1039. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1040. val = reg << 16;
  1041. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1042. val |= (reg & 0xffff);
  1043. }
  1044. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1045. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1046. val = reg << 16;
  1047. else
  1048. val = 0;
  1049. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1050. tg3_generate_fw_event(tp);
  1051. }
  1052. static void tg3_link_report(struct tg3 *tp)
  1053. {
  1054. if (!netif_carrier_ok(tp->dev)) {
  1055. netif_info(tp, link, tp->dev, "Link is down\n");
  1056. tg3_ump_link_report(tp);
  1057. } else if (netif_msg_link(tp)) {
  1058. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1059. (tp->link_config.active_speed == SPEED_1000 ?
  1060. 1000 :
  1061. (tp->link_config.active_speed == SPEED_100 ?
  1062. 100 : 10)),
  1063. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1064. "full" : "half"));
  1065. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1066. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1067. "on" : "off",
  1068. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1069. "on" : "off");
  1070. tg3_ump_link_report(tp);
  1071. }
  1072. }
  1073. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1074. {
  1075. u16 miireg;
  1076. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1077. miireg = ADVERTISE_PAUSE_CAP;
  1078. else if (flow_ctrl & FLOW_CTRL_TX)
  1079. miireg = ADVERTISE_PAUSE_ASYM;
  1080. else if (flow_ctrl & FLOW_CTRL_RX)
  1081. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1082. else
  1083. miireg = 0;
  1084. return miireg;
  1085. }
  1086. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1087. {
  1088. u16 miireg;
  1089. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1090. miireg = ADVERTISE_1000XPAUSE;
  1091. else if (flow_ctrl & FLOW_CTRL_TX)
  1092. miireg = ADVERTISE_1000XPSE_ASYM;
  1093. else if (flow_ctrl & FLOW_CTRL_RX)
  1094. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1095. else
  1096. miireg = 0;
  1097. return miireg;
  1098. }
  1099. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1100. {
  1101. u8 cap = 0;
  1102. if (lcladv & ADVERTISE_1000XPAUSE) {
  1103. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1104. if (rmtadv & LPA_1000XPAUSE)
  1105. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1106. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1107. cap = FLOW_CTRL_RX;
  1108. } else {
  1109. if (rmtadv & LPA_1000XPAUSE)
  1110. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1111. }
  1112. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1113. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1114. cap = FLOW_CTRL_TX;
  1115. }
  1116. return cap;
  1117. }
  1118. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1119. {
  1120. u8 autoneg;
  1121. u8 flowctrl = 0;
  1122. u32 old_rx_mode = tp->rx_mode;
  1123. u32 old_tx_mode = tp->tx_mode;
  1124. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1125. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1126. else
  1127. autoneg = tp->link_config.autoneg;
  1128. if (autoneg == AUTONEG_ENABLE &&
  1129. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1130. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1131. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1132. else
  1133. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1134. } else
  1135. flowctrl = tp->link_config.flowctrl;
  1136. tp->link_config.active_flowctrl = flowctrl;
  1137. if (flowctrl & FLOW_CTRL_RX)
  1138. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1139. else
  1140. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1141. if (old_rx_mode != tp->rx_mode)
  1142. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1143. if (flowctrl & FLOW_CTRL_TX)
  1144. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1145. else
  1146. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1147. if (old_tx_mode != tp->tx_mode)
  1148. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1149. }
  1150. static void tg3_adjust_link(struct net_device *dev)
  1151. {
  1152. u8 oldflowctrl, linkmesg = 0;
  1153. u32 mac_mode, lcl_adv, rmt_adv;
  1154. struct tg3 *tp = netdev_priv(dev);
  1155. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1156. spin_lock_bh(&tp->lock);
  1157. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1158. MAC_MODE_HALF_DUPLEX);
  1159. oldflowctrl = tp->link_config.active_flowctrl;
  1160. if (phydev->link) {
  1161. lcl_adv = 0;
  1162. rmt_adv = 0;
  1163. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1164. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1165. else if (phydev->speed == SPEED_1000 ||
  1166. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1167. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1168. else
  1169. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1170. if (phydev->duplex == DUPLEX_HALF)
  1171. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1172. else {
  1173. lcl_adv = tg3_advert_flowctrl_1000T(
  1174. tp->link_config.flowctrl);
  1175. if (phydev->pause)
  1176. rmt_adv = LPA_PAUSE_CAP;
  1177. if (phydev->asym_pause)
  1178. rmt_adv |= LPA_PAUSE_ASYM;
  1179. }
  1180. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1181. } else
  1182. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1183. if (mac_mode != tp->mac_mode) {
  1184. tp->mac_mode = mac_mode;
  1185. tw32_f(MAC_MODE, tp->mac_mode);
  1186. udelay(40);
  1187. }
  1188. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1189. if (phydev->speed == SPEED_10)
  1190. tw32(MAC_MI_STAT,
  1191. MAC_MI_STAT_10MBPS_MODE |
  1192. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1193. else
  1194. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1195. }
  1196. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1197. tw32(MAC_TX_LENGTHS,
  1198. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1199. (6 << TX_LENGTHS_IPG_SHIFT) |
  1200. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1201. else
  1202. tw32(MAC_TX_LENGTHS,
  1203. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1204. (6 << TX_LENGTHS_IPG_SHIFT) |
  1205. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1206. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1207. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1208. phydev->speed != tp->link_config.active_speed ||
  1209. phydev->duplex != tp->link_config.active_duplex ||
  1210. oldflowctrl != tp->link_config.active_flowctrl)
  1211. linkmesg = 1;
  1212. tp->link_config.active_speed = phydev->speed;
  1213. tp->link_config.active_duplex = phydev->duplex;
  1214. spin_unlock_bh(&tp->lock);
  1215. if (linkmesg)
  1216. tg3_link_report(tp);
  1217. }
  1218. static int tg3_phy_init(struct tg3 *tp)
  1219. {
  1220. struct phy_device *phydev;
  1221. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1222. return 0;
  1223. /* Bring the PHY back to a known state. */
  1224. tg3_bmcr_reset(tp);
  1225. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1226. /* Attach the MAC to the PHY. */
  1227. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1228. phydev->dev_flags, phydev->interface);
  1229. if (IS_ERR(phydev)) {
  1230. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1231. return PTR_ERR(phydev);
  1232. }
  1233. /* Mask with MAC supported features. */
  1234. switch (phydev->interface) {
  1235. case PHY_INTERFACE_MODE_GMII:
  1236. case PHY_INTERFACE_MODE_RGMII:
  1237. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1238. phydev->supported &= (PHY_GBIT_FEATURES |
  1239. SUPPORTED_Pause |
  1240. SUPPORTED_Asym_Pause);
  1241. break;
  1242. }
  1243. /* fallthru */
  1244. case PHY_INTERFACE_MODE_MII:
  1245. phydev->supported &= (PHY_BASIC_FEATURES |
  1246. SUPPORTED_Pause |
  1247. SUPPORTED_Asym_Pause);
  1248. break;
  1249. default:
  1250. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1251. return -EINVAL;
  1252. }
  1253. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1254. phydev->advertising = phydev->supported;
  1255. return 0;
  1256. }
  1257. static void tg3_phy_start(struct tg3 *tp)
  1258. {
  1259. struct phy_device *phydev;
  1260. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1261. return;
  1262. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1263. if (tp->link_config.phy_is_low_power) {
  1264. tp->link_config.phy_is_low_power = 0;
  1265. phydev->speed = tp->link_config.orig_speed;
  1266. phydev->duplex = tp->link_config.orig_duplex;
  1267. phydev->autoneg = tp->link_config.orig_autoneg;
  1268. phydev->advertising = tp->link_config.orig_advertising;
  1269. }
  1270. phy_start(phydev);
  1271. phy_start_aneg(phydev);
  1272. }
  1273. static void tg3_phy_stop(struct tg3 *tp)
  1274. {
  1275. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1276. return;
  1277. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1278. }
  1279. static void tg3_phy_fini(struct tg3 *tp)
  1280. {
  1281. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1282. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1283. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1284. }
  1285. }
  1286. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1287. {
  1288. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1289. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1290. }
  1291. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1292. {
  1293. u32 phytest;
  1294. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1295. u32 phy;
  1296. tg3_writephy(tp, MII_TG3_FET_TEST,
  1297. phytest | MII_TG3_FET_SHADOW_EN);
  1298. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1299. if (enable)
  1300. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1301. else
  1302. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1303. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1304. }
  1305. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1306. }
  1307. }
  1308. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1309. {
  1310. u32 reg;
  1311. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1312. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  1313. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1314. return;
  1315. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1316. tg3_phy_fet_toggle_apd(tp, enable);
  1317. return;
  1318. }
  1319. reg = MII_TG3_MISC_SHDW_WREN |
  1320. MII_TG3_MISC_SHDW_SCR5_SEL |
  1321. MII_TG3_MISC_SHDW_SCR5_LPED |
  1322. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1323. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1324. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1325. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1326. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1327. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1328. reg = MII_TG3_MISC_SHDW_WREN |
  1329. MII_TG3_MISC_SHDW_APD_SEL |
  1330. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1331. if (enable)
  1332. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1333. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1334. }
  1335. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1336. {
  1337. u32 phy;
  1338. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1339. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1340. return;
  1341. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1342. u32 ephy;
  1343. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1344. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1345. tg3_writephy(tp, MII_TG3_FET_TEST,
  1346. ephy | MII_TG3_FET_SHADOW_EN);
  1347. if (!tg3_readphy(tp, reg, &phy)) {
  1348. if (enable)
  1349. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1350. else
  1351. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1352. tg3_writephy(tp, reg, phy);
  1353. }
  1354. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1355. }
  1356. } else {
  1357. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1358. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1359. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1360. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1361. if (enable)
  1362. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1363. else
  1364. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1365. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1366. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1367. }
  1368. }
  1369. }
  1370. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1371. {
  1372. u32 val;
  1373. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1374. return;
  1375. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1376. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1377. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1378. (val | (1 << 15) | (1 << 4)));
  1379. }
  1380. static void tg3_phy_apply_otp(struct tg3 *tp)
  1381. {
  1382. u32 otp, phy;
  1383. if (!tp->phy_otp)
  1384. return;
  1385. otp = tp->phy_otp;
  1386. /* Enable SM_DSP clock and tx 6dB coding. */
  1387. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1388. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1389. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1390. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1391. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1392. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1393. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1394. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1395. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1396. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1397. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1398. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1399. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1400. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1401. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1402. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1403. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1404. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1405. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1406. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1407. /* Turn off SM_DSP clock. */
  1408. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1409. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1410. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1411. }
  1412. static int tg3_wait_macro_done(struct tg3 *tp)
  1413. {
  1414. int limit = 100;
  1415. while (limit--) {
  1416. u32 tmp32;
  1417. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1418. if ((tmp32 & 0x1000) == 0)
  1419. break;
  1420. }
  1421. }
  1422. if (limit < 0)
  1423. return -EBUSY;
  1424. return 0;
  1425. }
  1426. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1427. {
  1428. static const u32 test_pat[4][6] = {
  1429. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1430. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1431. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1432. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1433. };
  1434. int chan;
  1435. for (chan = 0; chan < 4; chan++) {
  1436. int i;
  1437. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1438. (chan * 0x2000) | 0x0200);
  1439. tg3_writephy(tp, 0x16, 0x0002);
  1440. for (i = 0; i < 6; i++)
  1441. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1442. test_pat[chan][i]);
  1443. tg3_writephy(tp, 0x16, 0x0202);
  1444. if (tg3_wait_macro_done(tp)) {
  1445. *resetp = 1;
  1446. return -EBUSY;
  1447. }
  1448. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1449. (chan * 0x2000) | 0x0200);
  1450. tg3_writephy(tp, 0x16, 0x0082);
  1451. if (tg3_wait_macro_done(tp)) {
  1452. *resetp = 1;
  1453. return -EBUSY;
  1454. }
  1455. tg3_writephy(tp, 0x16, 0x0802);
  1456. if (tg3_wait_macro_done(tp)) {
  1457. *resetp = 1;
  1458. return -EBUSY;
  1459. }
  1460. for (i = 0; i < 6; i += 2) {
  1461. u32 low, high;
  1462. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1463. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1464. tg3_wait_macro_done(tp)) {
  1465. *resetp = 1;
  1466. return -EBUSY;
  1467. }
  1468. low &= 0x7fff;
  1469. high &= 0x000f;
  1470. if (low != test_pat[chan][i] ||
  1471. high != test_pat[chan][i+1]) {
  1472. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1473. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1474. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1475. return -EBUSY;
  1476. }
  1477. }
  1478. }
  1479. return 0;
  1480. }
  1481. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1482. {
  1483. int chan;
  1484. for (chan = 0; chan < 4; chan++) {
  1485. int i;
  1486. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1487. (chan * 0x2000) | 0x0200);
  1488. tg3_writephy(tp, 0x16, 0x0002);
  1489. for (i = 0; i < 6; i++)
  1490. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1491. tg3_writephy(tp, 0x16, 0x0202);
  1492. if (tg3_wait_macro_done(tp))
  1493. return -EBUSY;
  1494. }
  1495. return 0;
  1496. }
  1497. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1498. {
  1499. u32 reg32, phy9_orig;
  1500. int retries, do_phy_reset, err;
  1501. retries = 10;
  1502. do_phy_reset = 1;
  1503. do {
  1504. if (do_phy_reset) {
  1505. err = tg3_bmcr_reset(tp);
  1506. if (err)
  1507. return err;
  1508. do_phy_reset = 0;
  1509. }
  1510. /* Disable transmitter and interrupt. */
  1511. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1512. continue;
  1513. reg32 |= 0x3000;
  1514. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1515. /* Set full-duplex, 1000 mbps. */
  1516. tg3_writephy(tp, MII_BMCR,
  1517. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1518. /* Set to master mode. */
  1519. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1520. continue;
  1521. tg3_writephy(tp, MII_TG3_CTRL,
  1522. (MII_TG3_CTRL_AS_MASTER |
  1523. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1524. /* Enable SM_DSP_CLOCK and 6dB. */
  1525. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1526. /* Block the PHY control access. */
  1527. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1528. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1529. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1530. if (!err)
  1531. break;
  1532. } while (--retries);
  1533. err = tg3_phy_reset_chanpat(tp);
  1534. if (err)
  1535. return err;
  1536. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1537. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1538. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1539. tg3_writephy(tp, 0x16, 0x0000);
  1540. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1541. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1542. /* Set Extended packet length bit for jumbo frames */
  1543. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1544. }
  1545. else {
  1546. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1547. }
  1548. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1549. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1550. reg32 &= ~0x3000;
  1551. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1552. } else if (!err)
  1553. err = -EBUSY;
  1554. return err;
  1555. }
  1556. /* This will reset the tigon3 PHY if there is no valid
  1557. * link unless the FORCE argument is non-zero.
  1558. */
  1559. static int tg3_phy_reset(struct tg3 *tp)
  1560. {
  1561. u32 cpmuctrl;
  1562. u32 phy_status;
  1563. int err;
  1564. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1565. u32 val;
  1566. val = tr32(GRC_MISC_CFG);
  1567. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1568. udelay(40);
  1569. }
  1570. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1571. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1572. if (err != 0)
  1573. return -EBUSY;
  1574. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1575. netif_carrier_off(tp->dev);
  1576. tg3_link_report(tp);
  1577. }
  1578. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1579. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1580. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1581. err = tg3_phy_reset_5703_4_5(tp);
  1582. if (err)
  1583. return err;
  1584. goto out;
  1585. }
  1586. cpmuctrl = 0;
  1587. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1588. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1589. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1590. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1591. tw32(TG3_CPMU_CTRL,
  1592. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1593. }
  1594. err = tg3_bmcr_reset(tp);
  1595. if (err)
  1596. return err;
  1597. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1598. u32 phy;
  1599. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1600. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1601. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1602. }
  1603. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1604. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1605. u32 val;
  1606. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1607. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1608. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1609. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1610. udelay(40);
  1611. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1612. }
  1613. }
  1614. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  1615. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES))
  1616. return 0;
  1617. tg3_phy_apply_otp(tp);
  1618. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1619. tg3_phy_toggle_apd(tp, true);
  1620. else
  1621. tg3_phy_toggle_apd(tp, false);
  1622. out:
  1623. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1624. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1625. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1626. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1627. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1628. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1629. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1630. }
  1631. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1632. tg3_writephy(tp, 0x1c, 0x8d68);
  1633. tg3_writephy(tp, 0x1c, 0x8d68);
  1634. }
  1635. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1636. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1637. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1638. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1639. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1640. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1641. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1642. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1643. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1644. }
  1645. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1646. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1647. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1648. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1649. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1650. tg3_writephy(tp, MII_TG3_TEST1,
  1651. MII_TG3_TEST1_TRIM_EN | 0x4);
  1652. } else
  1653. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1654. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1655. }
  1656. /* Set Extended packet length bit (bit 14) on all chips that */
  1657. /* support jumbo frames */
  1658. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1659. /* Cannot do read-modify-write on 5401 */
  1660. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1661. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1662. u32 phy_reg;
  1663. /* Set bit 14 with read-modify-write to preserve other bits */
  1664. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1665. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1666. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1667. }
  1668. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1669. * jumbo frames transmission.
  1670. */
  1671. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1672. u32 phy_reg;
  1673. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1674. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1675. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1676. }
  1677. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1678. /* adjust output voltage */
  1679. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1680. }
  1681. tg3_phy_toggle_automdix(tp, 1);
  1682. tg3_phy_set_wirespeed(tp);
  1683. return 0;
  1684. }
  1685. static void tg3_frob_aux_power(struct tg3 *tp)
  1686. {
  1687. struct tg3 *tp_peer = tp;
  1688. /* The GPIOs do something completely different on 57765. */
  1689. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
  1690. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1691. return;
  1692. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1693. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1694. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1695. struct net_device *dev_peer;
  1696. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1697. /* remove_one() may have been run on the peer. */
  1698. if (!dev_peer)
  1699. tp_peer = tp;
  1700. else
  1701. tp_peer = netdev_priv(dev_peer);
  1702. }
  1703. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1704. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1705. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1706. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1707. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1708. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1709. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1710. (GRC_LCLCTRL_GPIO_OE0 |
  1711. GRC_LCLCTRL_GPIO_OE1 |
  1712. GRC_LCLCTRL_GPIO_OE2 |
  1713. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1714. GRC_LCLCTRL_GPIO_OUTPUT1),
  1715. 100);
  1716. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1717. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1718. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1719. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1720. GRC_LCLCTRL_GPIO_OE1 |
  1721. GRC_LCLCTRL_GPIO_OE2 |
  1722. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1723. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1724. tp->grc_local_ctrl;
  1725. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1726. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1727. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1728. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1729. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1730. } else {
  1731. u32 no_gpio2;
  1732. u32 grc_local_ctrl = 0;
  1733. if (tp_peer != tp &&
  1734. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1735. return;
  1736. /* Workaround to prevent overdrawing Amps. */
  1737. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1738. ASIC_REV_5714) {
  1739. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1740. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1741. grc_local_ctrl, 100);
  1742. }
  1743. /* On 5753 and variants, GPIO2 cannot be used. */
  1744. no_gpio2 = tp->nic_sram_data_cfg &
  1745. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1746. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1747. GRC_LCLCTRL_GPIO_OE1 |
  1748. GRC_LCLCTRL_GPIO_OE2 |
  1749. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1750. GRC_LCLCTRL_GPIO_OUTPUT2;
  1751. if (no_gpio2) {
  1752. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1753. GRC_LCLCTRL_GPIO_OUTPUT2);
  1754. }
  1755. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1756. grc_local_ctrl, 100);
  1757. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1758. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1759. grc_local_ctrl, 100);
  1760. if (!no_gpio2) {
  1761. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1762. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1763. grc_local_ctrl, 100);
  1764. }
  1765. }
  1766. } else {
  1767. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1768. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1769. if (tp_peer != tp &&
  1770. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1771. return;
  1772. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1773. (GRC_LCLCTRL_GPIO_OE1 |
  1774. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1775. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1776. GRC_LCLCTRL_GPIO_OE1, 100);
  1777. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1778. (GRC_LCLCTRL_GPIO_OE1 |
  1779. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1780. }
  1781. }
  1782. }
  1783. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1784. {
  1785. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1786. return 1;
  1787. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1788. if (speed != SPEED_10)
  1789. return 1;
  1790. } else if (speed == SPEED_10)
  1791. return 1;
  1792. return 0;
  1793. }
  1794. static int tg3_setup_phy(struct tg3 *, int);
  1795. #define RESET_KIND_SHUTDOWN 0
  1796. #define RESET_KIND_INIT 1
  1797. #define RESET_KIND_SUSPEND 2
  1798. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1799. static int tg3_halt_cpu(struct tg3 *, u32);
  1800. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1801. {
  1802. u32 val;
  1803. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1804. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1805. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1806. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1807. sg_dig_ctrl |=
  1808. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1809. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1810. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1811. }
  1812. return;
  1813. }
  1814. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1815. tg3_bmcr_reset(tp);
  1816. val = tr32(GRC_MISC_CFG);
  1817. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1818. udelay(40);
  1819. return;
  1820. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1821. u32 phytest;
  1822. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1823. u32 phy;
  1824. tg3_writephy(tp, MII_ADVERTISE, 0);
  1825. tg3_writephy(tp, MII_BMCR,
  1826. BMCR_ANENABLE | BMCR_ANRESTART);
  1827. tg3_writephy(tp, MII_TG3_FET_TEST,
  1828. phytest | MII_TG3_FET_SHADOW_EN);
  1829. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1830. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1831. tg3_writephy(tp,
  1832. MII_TG3_FET_SHDW_AUXMODE4,
  1833. phy);
  1834. }
  1835. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1836. }
  1837. return;
  1838. } else if (do_low_power) {
  1839. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1840. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1841. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1842. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1843. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1844. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1845. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1846. }
  1847. /* The PHY should not be powered down on some chips because
  1848. * of bugs.
  1849. */
  1850. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1851. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1852. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1853. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1854. return;
  1855. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1856. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1857. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1858. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1859. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1860. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1861. }
  1862. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1863. }
  1864. /* tp->lock is held. */
  1865. static int tg3_nvram_lock(struct tg3 *tp)
  1866. {
  1867. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1868. int i;
  1869. if (tp->nvram_lock_cnt == 0) {
  1870. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1871. for (i = 0; i < 8000; i++) {
  1872. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1873. break;
  1874. udelay(20);
  1875. }
  1876. if (i == 8000) {
  1877. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1878. return -ENODEV;
  1879. }
  1880. }
  1881. tp->nvram_lock_cnt++;
  1882. }
  1883. return 0;
  1884. }
  1885. /* tp->lock is held. */
  1886. static void tg3_nvram_unlock(struct tg3 *tp)
  1887. {
  1888. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1889. if (tp->nvram_lock_cnt > 0)
  1890. tp->nvram_lock_cnt--;
  1891. if (tp->nvram_lock_cnt == 0)
  1892. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1893. }
  1894. }
  1895. /* tp->lock is held. */
  1896. static void tg3_enable_nvram_access(struct tg3 *tp)
  1897. {
  1898. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1899. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1900. u32 nvaccess = tr32(NVRAM_ACCESS);
  1901. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1902. }
  1903. }
  1904. /* tp->lock is held. */
  1905. static void tg3_disable_nvram_access(struct tg3 *tp)
  1906. {
  1907. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1908. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1909. u32 nvaccess = tr32(NVRAM_ACCESS);
  1910. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1911. }
  1912. }
  1913. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1914. u32 offset, u32 *val)
  1915. {
  1916. u32 tmp;
  1917. int i;
  1918. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1919. return -EINVAL;
  1920. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1921. EEPROM_ADDR_DEVID_MASK |
  1922. EEPROM_ADDR_READ);
  1923. tw32(GRC_EEPROM_ADDR,
  1924. tmp |
  1925. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1926. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1927. EEPROM_ADDR_ADDR_MASK) |
  1928. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1929. for (i = 0; i < 1000; i++) {
  1930. tmp = tr32(GRC_EEPROM_ADDR);
  1931. if (tmp & EEPROM_ADDR_COMPLETE)
  1932. break;
  1933. msleep(1);
  1934. }
  1935. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1936. return -EBUSY;
  1937. tmp = tr32(GRC_EEPROM_DATA);
  1938. /*
  1939. * The data will always be opposite the native endian
  1940. * format. Perform a blind byteswap to compensate.
  1941. */
  1942. *val = swab32(tmp);
  1943. return 0;
  1944. }
  1945. #define NVRAM_CMD_TIMEOUT 10000
  1946. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1947. {
  1948. int i;
  1949. tw32(NVRAM_CMD, nvram_cmd);
  1950. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1951. udelay(10);
  1952. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1953. udelay(10);
  1954. break;
  1955. }
  1956. }
  1957. if (i == NVRAM_CMD_TIMEOUT)
  1958. return -EBUSY;
  1959. return 0;
  1960. }
  1961. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1962. {
  1963. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1964. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1965. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1966. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1967. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1968. addr = ((addr / tp->nvram_pagesize) <<
  1969. ATMEL_AT45DB0X1B_PAGE_POS) +
  1970. (addr % tp->nvram_pagesize);
  1971. return addr;
  1972. }
  1973. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1974. {
  1975. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1976. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1977. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1978. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1979. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1980. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1981. tp->nvram_pagesize) +
  1982. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1983. return addr;
  1984. }
  1985. /* NOTE: Data read in from NVRAM is byteswapped according to
  1986. * the byteswapping settings for all other register accesses.
  1987. * tg3 devices are BE devices, so on a BE machine, the data
  1988. * returned will be exactly as it is seen in NVRAM. On a LE
  1989. * machine, the 32-bit value will be byteswapped.
  1990. */
  1991. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1992. {
  1993. int ret;
  1994. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1995. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1996. offset = tg3_nvram_phys_addr(tp, offset);
  1997. if (offset > NVRAM_ADDR_MSK)
  1998. return -EINVAL;
  1999. ret = tg3_nvram_lock(tp);
  2000. if (ret)
  2001. return ret;
  2002. tg3_enable_nvram_access(tp);
  2003. tw32(NVRAM_ADDR, offset);
  2004. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2005. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2006. if (ret == 0)
  2007. *val = tr32(NVRAM_RDDATA);
  2008. tg3_disable_nvram_access(tp);
  2009. tg3_nvram_unlock(tp);
  2010. return ret;
  2011. }
  2012. /* Ensures NVRAM data is in bytestream format. */
  2013. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2014. {
  2015. u32 v;
  2016. int res = tg3_nvram_read(tp, offset, &v);
  2017. if (!res)
  2018. *val = cpu_to_be32(v);
  2019. return res;
  2020. }
  2021. /* tp->lock is held. */
  2022. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2023. {
  2024. u32 addr_high, addr_low;
  2025. int i;
  2026. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2027. tp->dev->dev_addr[1]);
  2028. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2029. (tp->dev->dev_addr[3] << 16) |
  2030. (tp->dev->dev_addr[4] << 8) |
  2031. (tp->dev->dev_addr[5] << 0));
  2032. for (i = 0; i < 4; i++) {
  2033. if (i == 1 && skip_mac_1)
  2034. continue;
  2035. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2036. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2037. }
  2038. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2039. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2040. for (i = 0; i < 12; i++) {
  2041. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2042. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2043. }
  2044. }
  2045. addr_high = (tp->dev->dev_addr[0] +
  2046. tp->dev->dev_addr[1] +
  2047. tp->dev->dev_addr[2] +
  2048. tp->dev->dev_addr[3] +
  2049. tp->dev->dev_addr[4] +
  2050. tp->dev->dev_addr[5]) &
  2051. TX_BACKOFF_SEED_MASK;
  2052. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2053. }
  2054. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2055. {
  2056. u32 misc_host_ctrl;
  2057. bool device_should_wake, do_low_power;
  2058. /* Make sure register accesses (indirect or otherwise)
  2059. * will function correctly.
  2060. */
  2061. pci_write_config_dword(tp->pdev,
  2062. TG3PCI_MISC_HOST_CTRL,
  2063. tp->misc_host_ctrl);
  2064. switch (state) {
  2065. case PCI_D0:
  2066. pci_enable_wake(tp->pdev, state, false);
  2067. pci_set_power_state(tp->pdev, PCI_D0);
  2068. /* Switch out of Vaux if it is a NIC */
  2069. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2070. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2071. return 0;
  2072. case PCI_D1:
  2073. case PCI_D2:
  2074. case PCI_D3hot:
  2075. break;
  2076. default:
  2077. netdev_err(tp->dev, "Invalid power state (D%d) requested\n",
  2078. state);
  2079. return -EINVAL;
  2080. }
  2081. /* Restore the CLKREQ setting. */
  2082. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2083. u16 lnkctl;
  2084. pci_read_config_word(tp->pdev,
  2085. tp->pcie_cap + PCI_EXP_LNKCTL,
  2086. &lnkctl);
  2087. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2088. pci_write_config_word(tp->pdev,
  2089. tp->pcie_cap + PCI_EXP_LNKCTL,
  2090. lnkctl);
  2091. }
  2092. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2093. tw32(TG3PCI_MISC_HOST_CTRL,
  2094. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2095. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2096. device_may_wakeup(&tp->pdev->dev) &&
  2097. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2098. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2099. do_low_power = false;
  2100. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2101. !tp->link_config.phy_is_low_power) {
  2102. struct phy_device *phydev;
  2103. u32 phyid, advertising;
  2104. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2105. tp->link_config.phy_is_low_power = 1;
  2106. tp->link_config.orig_speed = phydev->speed;
  2107. tp->link_config.orig_duplex = phydev->duplex;
  2108. tp->link_config.orig_autoneg = phydev->autoneg;
  2109. tp->link_config.orig_advertising = phydev->advertising;
  2110. advertising = ADVERTISED_TP |
  2111. ADVERTISED_Pause |
  2112. ADVERTISED_Autoneg |
  2113. ADVERTISED_10baseT_Half;
  2114. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2115. device_should_wake) {
  2116. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2117. advertising |=
  2118. ADVERTISED_100baseT_Half |
  2119. ADVERTISED_100baseT_Full |
  2120. ADVERTISED_10baseT_Full;
  2121. else
  2122. advertising |= ADVERTISED_10baseT_Full;
  2123. }
  2124. phydev->advertising = advertising;
  2125. phy_start_aneg(phydev);
  2126. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2127. if (phyid != PHY_ID_BCMAC131) {
  2128. phyid &= PHY_BCM_OUI_MASK;
  2129. if (phyid == PHY_BCM_OUI_1 ||
  2130. phyid == PHY_BCM_OUI_2 ||
  2131. phyid == PHY_BCM_OUI_3)
  2132. do_low_power = true;
  2133. }
  2134. }
  2135. } else {
  2136. do_low_power = true;
  2137. if (tp->link_config.phy_is_low_power == 0) {
  2138. tp->link_config.phy_is_low_power = 1;
  2139. tp->link_config.orig_speed = tp->link_config.speed;
  2140. tp->link_config.orig_duplex = tp->link_config.duplex;
  2141. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2142. }
  2143. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2144. tp->link_config.speed = SPEED_10;
  2145. tp->link_config.duplex = DUPLEX_HALF;
  2146. tp->link_config.autoneg = AUTONEG_ENABLE;
  2147. tg3_setup_phy(tp, 0);
  2148. }
  2149. }
  2150. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2151. u32 val;
  2152. val = tr32(GRC_VCPU_EXT_CTRL);
  2153. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2154. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2155. int i;
  2156. u32 val;
  2157. for (i = 0; i < 200; i++) {
  2158. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2159. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2160. break;
  2161. msleep(1);
  2162. }
  2163. }
  2164. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2165. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2166. WOL_DRV_STATE_SHUTDOWN |
  2167. WOL_DRV_WOL |
  2168. WOL_SET_MAGIC_PKT);
  2169. if (device_should_wake) {
  2170. u32 mac_mode;
  2171. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2172. if (do_low_power) {
  2173. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2174. udelay(40);
  2175. }
  2176. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2177. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2178. else
  2179. mac_mode = MAC_MODE_PORT_MODE_MII;
  2180. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2181. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2182. ASIC_REV_5700) {
  2183. u32 speed = (tp->tg3_flags &
  2184. TG3_FLAG_WOL_SPEED_100MB) ?
  2185. SPEED_100 : SPEED_10;
  2186. if (tg3_5700_link_polarity(tp, speed))
  2187. mac_mode |= MAC_MODE_LINK_POLARITY;
  2188. else
  2189. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2190. }
  2191. } else {
  2192. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2193. }
  2194. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2195. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2196. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2197. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2198. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2199. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2200. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2201. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2202. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2203. mac_mode |= tp->mac_mode &
  2204. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2205. if (mac_mode & MAC_MODE_APE_TX_EN)
  2206. mac_mode |= MAC_MODE_TDE_ENABLE;
  2207. }
  2208. tw32_f(MAC_MODE, mac_mode);
  2209. udelay(100);
  2210. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2211. udelay(10);
  2212. }
  2213. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2214. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2215. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2216. u32 base_val;
  2217. base_val = tp->pci_clock_ctrl;
  2218. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2219. CLOCK_CTRL_TXCLK_DISABLE);
  2220. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2221. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2222. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2223. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2224. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2225. /* do nothing */
  2226. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2227. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2228. u32 newbits1, newbits2;
  2229. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2230. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2231. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2232. CLOCK_CTRL_TXCLK_DISABLE |
  2233. CLOCK_CTRL_ALTCLK);
  2234. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2235. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2236. newbits1 = CLOCK_CTRL_625_CORE;
  2237. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2238. } else {
  2239. newbits1 = CLOCK_CTRL_ALTCLK;
  2240. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2241. }
  2242. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2243. 40);
  2244. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2245. 40);
  2246. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2247. u32 newbits3;
  2248. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2249. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2250. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2251. CLOCK_CTRL_TXCLK_DISABLE |
  2252. CLOCK_CTRL_44MHZ_CORE);
  2253. } else {
  2254. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2255. }
  2256. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2257. tp->pci_clock_ctrl | newbits3, 40);
  2258. }
  2259. }
  2260. if (!(device_should_wake) &&
  2261. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2262. tg3_power_down_phy(tp, do_low_power);
  2263. tg3_frob_aux_power(tp);
  2264. /* Workaround for unstable PLL clock */
  2265. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2266. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2267. u32 val = tr32(0x7d00);
  2268. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2269. tw32(0x7d00, val);
  2270. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2271. int err;
  2272. err = tg3_nvram_lock(tp);
  2273. tg3_halt_cpu(tp, RX_CPU_BASE);
  2274. if (!err)
  2275. tg3_nvram_unlock(tp);
  2276. }
  2277. }
  2278. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2279. if (device_should_wake)
  2280. pci_enable_wake(tp->pdev, state, true);
  2281. /* Finally, set the new power state. */
  2282. pci_set_power_state(tp->pdev, state);
  2283. return 0;
  2284. }
  2285. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2286. {
  2287. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2288. case MII_TG3_AUX_STAT_10HALF:
  2289. *speed = SPEED_10;
  2290. *duplex = DUPLEX_HALF;
  2291. break;
  2292. case MII_TG3_AUX_STAT_10FULL:
  2293. *speed = SPEED_10;
  2294. *duplex = DUPLEX_FULL;
  2295. break;
  2296. case MII_TG3_AUX_STAT_100HALF:
  2297. *speed = SPEED_100;
  2298. *duplex = DUPLEX_HALF;
  2299. break;
  2300. case MII_TG3_AUX_STAT_100FULL:
  2301. *speed = SPEED_100;
  2302. *duplex = DUPLEX_FULL;
  2303. break;
  2304. case MII_TG3_AUX_STAT_1000HALF:
  2305. *speed = SPEED_1000;
  2306. *duplex = DUPLEX_HALF;
  2307. break;
  2308. case MII_TG3_AUX_STAT_1000FULL:
  2309. *speed = SPEED_1000;
  2310. *duplex = DUPLEX_FULL;
  2311. break;
  2312. default:
  2313. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2314. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2315. SPEED_10;
  2316. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2317. DUPLEX_HALF;
  2318. break;
  2319. }
  2320. *speed = SPEED_INVALID;
  2321. *duplex = DUPLEX_INVALID;
  2322. break;
  2323. }
  2324. }
  2325. static void tg3_phy_copper_begin(struct tg3 *tp)
  2326. {
  2327. u32 new_adv;
  2328. int i;
  2329. if (tp->link_config.phy_is_low_power) {
  2330. /* Entering low power mode. Disable gigabit and
  2331. * 100baseT advertisements.
  2332. */
  2333. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2334. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2335. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2336. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2337. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2338. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2339. } else if (tp->link_config.speed == SPEED_INVALID) {
  2340. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2341. tp->link_config.advertising &=
  2342. ~(ADVERTISED_1000baseT_Half |
  2343. ADVERTISED_1000baseT_Full);
  2344. new_adv = ADVERTISE_CSMA;
  2345. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2346. new_adv |= ADVERTISE_10HALF;
  2347. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2348. new_adv |= ADVERTISE_10FULL;
  2349. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2350. new_adv |= ADVERTISE_100HALF;
  2351. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2352. new_adv |= ADVERTISE_100FULL;
  2353. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2354. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2355. if (tp->link_config.advertising &
  2356. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2357. new_adv = 0;
  2358. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2359. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2360. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2361. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2362. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2363. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2364. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2365. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2366. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2367. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2368. } else {
  2369. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2370. }
  2371. } else {
  2372. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2373. new_adv |= ADVERTISE_CSMA;
  2374. /* Asking for a specific link mode. */
  2375. if (tp->link_config.speed == SPEED_1000) {
  2376. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2377. if (tp->link_config.duplex == DUPLEX_FULL)
  2378. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2379. else
  2380. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2381. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2382. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2383. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2384. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2385. } else {
  2386. if (tp->link_config.speed == SPEED_100) {
  2387. if (tp->link_config.duplex == DUPLEX_FULL)
  2388. new_adv |= ADVERTISE_100FULL;
  2389. else
  2390. new_adv |= ADVERTISE_100HALF;
  2391. } else {
  2392. if (tp->link_config.duplex == DUPLEX_FULL)
  2393. new_adv |= ADVERTISE_10FULL;
  2394. else
  2395. new_adv |= ADVERTISE_10HALF;
  2396. }
  2397. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2398. new_adv = 0;
  2399. }
  2400. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2401. }
  2402. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2403. tp->link_config.speed != SPEED_INVALID) {
  2404. u32 bmcr, orig_bmcr;
  2405. tp->link_config.active_speed = tp->link_config.speed;
  2406. tp->link_config.active_duplex = tp->link_config.duplex;
  2407. bmcr = 0;
  2408. switch (tp->link_config.speed) {
  2409. default:
  2410. case SPEED_10:
  2411. break;
  2412. case SPEED_100:
  2413. bmcr |= BMCR_SPEED100;
  2414. break;
  2415. case SPEED_1000:
  2416. bmcr |= TG3_BMCR_SPEED1000;
  2417. break;
  2418. }
  2419. if (tp->link_config.duplex == DUPLEX_FULL)
  2420. bmcr |= BMCR_FULLDPLX;
  2421. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2422. (bmcr != orig_bmcr)) {
  2423. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2424. for (i = 0; i < 1500; i++) {
  2425. u32 tmp;
  2426. udelay(10);
  2427. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2428. tg3_readphy(tp, MII_BMSR, &tmp))
  2429. continue;
  2430. if (!(tmp & BMSR_LSTATUS)) {
  2431. udelay(40);
  2432. break;
  2433. }
  2434. }
  2435. tg3_writephy(tp, MII_BMCR, bmcr);
  2436. udelay(40);
  2437. }
  2438. } else {
  2439. tg3_writephy(tp, MII_BMCR,
  2440. BMCR_ANENABLE | BMCR_ANRESTART);
  2441. }
  2442. }
  2443. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2444. {
  2445. int err;
  2446. /* Turn off tap power management. */
  2447. /* Set Extended packet length bit */
  2448. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2449. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2450. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2451. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2452. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2453. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2454. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2455. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2456. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2457. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2458. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2459. udelay(40);
  2460. return err;
  2461. }
  2462. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2463. {
  2464. u32 adv_reg, all_mask = 0;
  2465. if (mask & ADVERTISED_10baseT_Half)
  2466. all_mask |= ADVERTISE_10HALF;
  2467. if (mask & ADVERTISED_10baseT_Full)
  2468. all_mask |= ADVERTISE_10FULL;
  2469. if (mask & ADVERTISED_100baseT_Half)
  2470. all_mask |= ADVERTISE_100HALF;
  2471. if (mask & ADVERTISED_100baseT_Full)
  2472. all_mask |= ADVERTISE_100FULL;
  2473. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2474. return 0;
  2475. if ((adv_reg & all_mask) != all_mask)
  2476. return 0;
  2477. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2478. u32 tg3_ctrl;
  2479. all_mask = 0;
  2480. if (mask & ADVERTISED_1000baseT_Half)
  2481. all_mask |= ADVERTISE_1000HALF;
  2482. if (mask & ADVERTISED_1000baseT_Full)
  2483. all_mask |= ADVERTISE_1000FULL;
  2484. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2485. return 0;
  2486. if ((tg3_ctrl & all_mask) != all_mask)
  2487. return 0;
  2488. }
  2489. return 1;
  2490. }
  2491. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2492. {
  2493. u32 curadv, reqadv;
  2494. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2495. return 1;
  2496. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2497. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2498. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2499. if (curadv != reqadv)
  2500. return 0;
  2501. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2502. tg3_readphy(tp, MII_LPA, rmtadv);
  2503. } else {
  2504. /* Reprogram the advertisement register, even if it
  2505. * does not affect the current link. If the link
  2506. * gets renegotiated in the future, we can save an
  2507. * additional renegotiation cycle by advertising
  2508. * it correctly in the first place.
  2509. */
  2510. if (curadv != reqadv) {
  2511. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2512. ADVERTISE_PAUSE_ASYM);
  2513. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2514. }
  2515. }
  2516. return 1;
  2517. }
  2518. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2519. {
  2520. int current_link_up;
  2521. u32 bmsr, dummy;
  2522. u32 lcl_adv, rmt_adv;
  2523. u16 current_speed;
  2524. u8 current_duplex;
  2525. int i, err;
  2526. tw32(MAC_EVENT, 0);
  2527. tw32_f(MAC_STATUS,
  2528. (MAC_STATUS_SYNC_CHANGED |
  2529. MAC_STATUS_CFG_CHANGED |
  2530. MAC_STATUS_MI_COMPLETION |
  2531. MAC_STATUS_LNKSTATE_CHANGED));
  2532. udelay(40);
  2533. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2534. tw32_f(MAC_MI_MODE,
  2535. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2536. udelay(80);
  2537. }
  2538. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2539. /* Some third-party PHYs need to be reset on link going
  2540. * down.
  2541. */
  2542. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2543. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2544. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2545. netif_carrier_ok(tp->dev)) {
  2546. tg3_readphy(tp, MII_BMSR, &bmsr);
  2547. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2548. !(bmsr & BMSR_LSTATUS))
  2549. force_reset = 1;
  2550. }
  2551. if (force_reset)
  2552. tg3_phy_reset(tp);
  2553. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2554. tg3_readphy(tp, MII_BMSR, &bmsr);
  2555. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2556. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2557. bmsr = 0;
  2558. if (!(bmsr & BMSR_LSTATUS)) {
  2559. err = tg3_init_5401phy_dsp(tp);
  2560. if (err)
  2561. return err;
  2562. tg3_readphy(tp, MII_BMSR, &bmsr);
  2563. for (i = 0; i < 1000; i++) {
  2564. udelay(10);
  2565. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2566. (bmsr & BMSR_LSTATUS)) {
  2567. udelay(40);
  2568. break;
  2569. }
  2570. }
  2571. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2572. TG3_PHY_REV_BCM5401_B0 &&
  2573. !(bmsr & BMSR_LSTATUS) &&
  2574. tp->link_config.active_speed == SPEED_1000) {
  2575. err = tg3_phy_reset(tp);
  2576. if (!err)
  2577. err = tg3_init_5401phy_dsp(tp);
  2578. if (err)
  2579. return err;
  2580. }
  2581. }
  2582. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2583. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2584. /* 5701 {A0,B0} CRC bug workaround */
  2585. tg3_writephy(tp, 0x15, 0x0a75);
  2586. tg3_writephy(tp, 0x1c, 0x8c68);
  2587. tg3_writephy(tp, 0x1c, 0x8d68);
  2588. tg3_writephy(tp, 0x1c, 0x8c68);
  2589. }
  2590. /* Clear pending interrupts... */
  2591. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2592. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2593. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2594. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2595. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2596. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2597. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2598. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2599. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2600. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2601. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2602. else
  2603. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2604. }
  2605. current_link_up = 0;
  2606. current_speed = SPEED_INVALID;
  2607. current_duplex = DUPLEX_INVALID;
  2608. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2609. u32 val;
  2610. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2611. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2612. if (!(val & (1 << 10))) {
  2613. val |= (1 << 10);
  2614. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2615. goto relink;
  2616. }
  2617. }
  2618. bmsr = 0;
  2619. for (i = 0; i < 100; i++) {
  2620. tg3_readphy(tp, MII_BMSR, &bmsr);
  2621. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2622. (bmsr & BMSR_LSTATUS))
  2623. break;
  2624. udelay(40);
  2625. }
  2626. if (bmsr & BMSR_LSTATUS) {
  2627. u32 aux_stat, bmcr;
  2628. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2629. for (i = 0; i < 2000; i++) {
  2630. udelay(10);
  2631. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2632. aux_stat)
  2633. break;
  2634. }
  2635. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2636. &current_speed,
  2637. &current_duplex);
  2638. bmcr = 0;
  2639. for (i = 0; i < 200; i++) {
  2640. tg3_readphy(tp, MII_BMCR, &bmcr);
  2641. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2642. continue;
  2643. if (bmcr && bmcr != 0x7fff)
  2644. break;
  2645. udelay(10);
  2646. }
  2647. lcl_adv = 0;
  2648. rmt_adv = 0;
  2649. tp->link_config.active_speed = current_speed;
  2650. tp->link_config.active_duplex = current_duplex;
  2651. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2652. if ((bmcr & BMCR_ANENABLE) &&
  2653. tg3_copper_is_advertising_all(tp,
  2654. tp->link_config.advertising)) {
  2655. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2656. &rmt_adv))
  2657. current_link_up = 1;
  2658. }
  2659. } else {
  2660. if (!(bmcr & BMCR_ANENABLE) &&
  2661. tp->link_config.speed == current_speed &&
  2662. tp->link_config.duplex == current_duplex &&
  2663. tp->link_config.flowctrl ==
  2664. tp->link_config.active_flowctrl) {
  2665. current_link_up = 1;
  2666. }
  2667. }
  2668. if (current_link_up == 1 &&
  2669. tp->link_config.active_duplex == DUPLEX_FULL)
  2670. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2671. }
  2672. relink:
  2673. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2674. u32 tmp;
  2675. tg3_phy_copper_begin(tp);
  2676. tg3_readphy(tp, MII_BMSR, &tmp);
  2677. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2678. (tmp & BMSR_LSTATUS))
  2679. current_link_up = 1;
  2680. }
  2681. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2682. if (current_link_up == 1) {
  2683. if (tp->link_config.active_speed == SPEED_100 ||
  2684. tp->link_config.active_speed == SPEED_10)
  2685. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2686. else
  2687. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2688. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2689. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2690. else
  2691. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2692. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2693. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2694. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2695. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2696. if (current_link_up == 1 &&
  2697. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2698. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2699. else
  2700. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2701. }
  2702. /* ??? Without this setting Netgear GA302T PHY does not
  2703. * ??? send/receive packets...
  2704. */
  2705. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2706. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2707. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2708. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2709. udelay(80);
  2710. }
  2711. tw32_f(MAC_MODE, tp->mac_mode);
  2712. udelay(40);
  2713. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2714. /* Polled via timer. */
  2715. tw32_f(MAC_EVENT, 0);
  2716. } else {
  2717. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2718. }
  2719. udelay(40);
  2720. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2721. current_link_up == 1 &&
  2722. tp->link_config.active_speed == SPEED_1000 &&
  2723. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2724. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2725. udelay(120);
  2726. tw32_f(MAC_STATUS,
  2727. (MAC_STATUS_SYNC_CHANGED |
  2728. MAC_STATUS_CFG_CHANGED));
  2729. udelay(40);
  2730. tg3_write_mem(tp,
  2731. NIC_SRAM_FIRMWARE_MBOX,
  2732. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2733. }
  2734. /* Prevent send BD corruption. */
  2735. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2736. u16 oldlnkctl, newlnkctl;
  2737. pci_read_config_word(tp->pdev,
  2738. tp->pcie_cap + PCI_EXP_LNKCTL,
  2739. &oldlnkctl);
  2740. if (tp->link_config.active_speed == SPEED_100 ||
  2741. tp->link_config.active_speed == SPEED_10)
  2742. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2743. else
  2744. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2745. if (newlnkctl != oldlnkctl)
  2746. pci_write_config_word(tp->pdev,
  2747. tp->pcie_cap + PCI_EXP_LNKCTL,
  2748. newlnkctl);
  2749. }
  2750. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2751. if (current_link_up)
  2752. netif_carrier_on(tp->dev);
  2753. else
  2754. netif_carrier_off(tp->dev);
  2755. tg3_link_report(tp);
  2756. }
  2757. return 0;
  2758. }
  2759. struct tg3_fiber_aneginfo {
  2760. int state;
  2761. #define ANEG_STATE_UNKNOWN 0
  2762. #define ANEG_STATE_AN_ENABLE 1
  2763. #define ANEG_STATE_RESTART_INIT 2
  2764. #define ANEG_STATE_RESTART 3
  2765. #define ANEG_STATE_DISABLE_LINK_OK 4
  2766. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2767. #define ANEG_STATE_ABILITY_DETECT 6
  2768. #define ANEG_STATE_ACK_DETECT_INIT 7
  2769. #define ANEG_STATE_ACK_DETECT 8
  2770. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2771. #define ANEG_STATE_COMPLETE_ACK 10
  2772. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2773. #define ANEG_STATE_IDLE_DETECT 12
  2774. #define ANEG_STATE_LINK_OK 13
  2775. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2776. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2777. u32 flags;
  2778. #define MR_AN_ENABLE 0x00000001
  2779. #define MR_RESTART_AN 0x00000002
  2780. #define MR_AN_COMPLETE 0x00000004
  2781. #define MR_PAGE_RX 0x00000008
  2782. #define MR_NP_LOADED 0x00000010
  2783. #define MR_TOGGLE_TX 0x00000020
  2784. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2785. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2786. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2787. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2788. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2789. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2790. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2791. #define MR_TOGGLE_RX 0x00002000
  2792. #define MR_NP_RX 0x00004000
  2793. #define MR_LINK_OK 0x80000000
  2794. unsigned long link_time, cur_time;
  2795. u32 ability_match_cfg;
  2796. int ability_match_count;
  2797. char ability_match, idle_match, ack_match;
  2798. u32 txconfig, rxconfig;
  2799. #define ANEG_CFG_NP 0x00000080
  2800. #define ANEG_CFG_ACK 0x00000040
  2801. #define ANEG_CFG_RF2 0x00000020
  2802. #define ANEG_CFG_RF1 0x00000010
  2803. #define ANEG_CFG_PS2 0x00000001
  2804. #define ANEG_CFG_PS1 0x00008000
  2805. #define ANEG_CFG_HD 0x00004000
  2806. #define ANEG_CFG_FD 0x00002000
  2807. #define ANEG_CFG_INVAL 0x00001f06
  2808. };
  2809. #define ANEG_OK 0
  2810. #define ANEG_DONE 1
  2811. #define ANEG_TIMER_ENAB 2
  2812. #define ANEG_FAILED -1
  2813. #define ANEG_STATE_SETTLE_TIME 10000
  2814. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2815. struct tg3_fiber_aneginfo *ap)
  2816. {
  2817. u16 flowctrl;
  2818. unsigned long delta;
  2819. u32 rx_cfg_reg;
  2820. int ret;
  2821. if (ap->state == ANEG_STATE_UNKNOWN) {
  2822. ap->rxconfig = 0;
  2823. ap->link_time = 0;
  2824. ap->cur_time = 0;
  2825. ap->ability_match_cfg = 0;
  2826. ap->ability_match_count = 0;
  2827. ap->ability_match = 0;
  2828. ap->idle_match = 0;
  2829. ap->ack_match = 0;
  2830. }
  2831. ap->cur_time++;
  2832. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2833. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2834. if (rx_cfg_reg != ap->ability_match_cfg) {
  2835. ap->ability_match_cfg = rx_cfg_reg;
  2836. ap->ability_match = 0;
  2837. ap->ability_match_count = 0;
  2838. } else {
  2839. if (++ap->ability_match_count > 1) {
  2840. ap->ability_match = 1;
  2841. ap->ability_match_cfg = rx_cfg_reg;
  2842. }
  2843. }
  2844. if (rx_cfg_reg & ANEG_CFG_ACK)
  2845. ap->ack_match = 1;
  2846. else
  2847. ap->ack_match = 0;
  2848. ap->idle_match = 0;
  2849. } else {
  2850. ap->idle_match = 1;
  2851. ap->ability_match_cfg = 0;
  2852. ap->ability_match_count = 0;
  2853. ap->ability_match = 0;
  2854. ap->ack_match = 0;
  2855. rx_cfg_reg = 0;
  2856. }
  2857. ap->rxconfig = rx_cfg_reg;
  2858. ret = ANEG_OK;
  2859. switch(ap->state) {
  2860. case ANEG_STATE_UNKNOWN:
  2861. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2862. ap->state = ANEG_STATE_AN_ENABLE;
  2863. /* fallthru */
  2864. case ANEG_STATE_AN_ENABLE:
  2865. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2866. if (ap->flags & MR_AN_ENABLE) {
  2867. ap->link_time = 0;
  2868. ap->cur_time = 0;
  2869. ap->ability_match_cfg = 0;
  2870. ap->ability_match_count = 0;
  2871. ap->ability_match = 0;
  2872. ap->idle_match = 0;
  2873. ap->ack_match = 0;
  2874. ap->state = ANEG_STATE_RESTART_INIT;
  2875. } else {
  2876. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2877. }
  2878. break;
  2879. case ANEG_STATE_RESTART_INIT:
  2880. ap->link_time = ap->cur_time;
  2881. ap->flags &= ~(MR_NP_LOADED);
  2882. ap->txconfig = 0;
  2883. tw32(MAC_TX_AUTO_NEG, 0);
  2884. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2885. tw32_f(MAC_MODE, tp->mac_mode);
  2886. udelay(40);
  2887. ret = ANEG_TIMER_ENAB;
  2888. ap->state = ANEG_STATE_RESTART;
  2889. /* fallthru */
  2890. case ANEG_STATE_RESTART:
  2891. delta = ap->cur_time - ap->link_time;
  2892. if (delta > ANEG_STATE_SETTLE_TIME) {
  2893. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2894. } else {
  2895. ret = ANEG_TIMER_ENAB;
  2896. }
  2897. break;
  2898. case ANEG_STATE_DISABLE_LINK_OK:
  2899. ret = ANEG_DONE;
  2900. break;
  2901. case ANEG_STATE_ABILITY_DETECT_INIT:
  2902. ap->flags &= ~(MR_TOGGLE_TX);
  2903. ap->txconfig = ANEG_CFG_FD;
  2904. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2905. if (flowctrl & ADVERTISE_1000XPAUSE)
  2906. ap->txconfig |= ANEG_CFG_PS1;
  2907. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2908. ap->txconfig |= ANEG_CFG_PS2;
  2909. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2910. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2911. tw32_f(MAC_MODE, tp->mac_mode);
  2912. udelay(40);
  2913. ap->state = ANEG_STATE_ABILITY_DETECT;
  2914. break;
  2915. case ANEG_STATE_ABILITY_DETECT:
  2916. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2917. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2918. }
  2919. break;
  2920. case ANEG_STATE_ACK_DETECT_INIT:
  2921. ap->txconfig |= ANEG_CFG_ACK;
  2922. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2923. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2924. tw32_f(MAC_MODE, tp->mac_mode);
  2925. udelay(40);
  2926. ap->state = ANEG_STATE_ACK_DETECT;
  2927. /* fallthru */
  2928. case ANEG_STATE_ACK_DETECT:
  2929. if (ap->ack_match != 0) {
  2930. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2931. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2932. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2933. } else {
  2934. ap->state = ANEG_STATE_AN_ENABLE;
  2935. }
  2936. } else if (ap->ability_match != 0 &&
  2937. ap->rxconfig == 0) {
  2938. ap->state = ANEG_STATE_AN_ENABLE;
  2939. }
  2940. break;
  2941. case ANEG_STATE_COMPLETE_ACK_INIT:
  2942. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2943. ret = ANEG_FAILED;
  2944. break;
  2945. }
  2946. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2947. MR_LP_ADV_HALF_DUPLEX |
  2948. MR_LP_ADV_SYM_PAUSE |
  2949. MR_LP_ADV_ASYM_PAUSE |
  2950. MR_LP_ADV_REMOTE_FAULT1 |
  2951. MR_LP_ADV_REMOTE_FAULT2 |
  2952. MR_LP_ADV_NEXT_PAGE |
  2953. MR_TOGGLE_RX |
  2954. MR_NP_RX);
  2955. if (ap->rxconfig & ANEG_CFG_FD)
  2956. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2957. if (ap->rxconfig & ANEG_CFG_HD)
  2958. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2959. if (ap->rxconfig & ANEG_CFG_PS1)
  2960. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2961. if (ap->rxconfig & ANEG_CFG_PS2)
  2962. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2963. if (ap->rxconfig & ANEG_CFG_RF1)
  2964. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2965. if (ap->rxconfig & ANEG_CFG_RF2)
  2966. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2967. if (ap->rxconfig & ANEG_CFG_NP)
  2968. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2969. ap->link_time = ap->cur_time;
  2970. ap->flags ^= (MR_TOGGLE_TX);
  2971. if (ap->rxconfig & 0x0008)
  2972. ap->flags |= MR_TOGGLE_RX;
  2973. if (ap->rxconfig & ANEG_CFG_NP)
  2974. ap->flags |= MR_NP_RX;
  2975. ap->flags |= MR_PAGE_RX;
  2976. ap->state = ANEG_STATE_COMPLETE_ACK;
  2977. ret = ANEG_TIMER_ENAB;
  2978. break;
  2979. case ANEG_STATE_COMPLETE_ACK:
  2980. if (ap->ability_match != 0 &&
  2981. ap->rxconfig == 0) {
  2982. ap->state = ANEG_STATE_AN_ENABLE;
  2983. break;
  2984. }
  2985. delta = ap->cur_time - ap->link_time;
  2986. if (delta > ANEG_STATE_SETTLE_TIME) {
  2987. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2988. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2989. } else {
  2990. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2991. !(ap->flags & MR_NP_RX)) {
  2992. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2993. } else {
  2994. ret = ANEG_FAILED;
  2995. }
  2996. }
  2997. }
  2998. break;
  2999. case ANEG_STATE_IDLE_DETECT_INIT:
  3000. ap->link_time = ap->cur_time;
  3001. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3002. tw32_f(MAC_MODE, tp->mac_mode);
  3003. udelay(40);
  3004. ap->state = ANEG_STATE_IDLE_DETECT;
  3005. ret = ANEG_TIMER_ENAB;
  3006. break;
  3007. case ANEG_STATE_IDLE_DETECT:
  3008. if (ap->ability_match != 0 &&
  3009. ap->rxconfig == 0) {
  3010. ap->state = ANEG_STATE_AN_ENABLE;
  3011. break;
  3012. }
  3013. delta = ap->cur_time - ap->link_time;
  3014. if (delta > ANEG_STATE_SETTLE_TIME) {
  3015. /* XXX another gem from the Broadcom driver :( */
  3016. ap->state = ANEG_STATE_LINK_OK;
  3017. }
  3018. break;
  3019. case ANEG_STATE_LINK_OK:
  3020. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3021. ret = ANEG_DONE;
  3022. break;
  3023. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3024. /* ??? unimplemented */
  3025. break;
  3026. case ANEG_STATE_NEXT_PAGE_WAIT:
  3027. /* ??? unimplemented */
  3028. break;
  3029. default:
  3030. ret = ANEG_FAILED;
  3031. break;
  3032. }
  3033. return ret;
  3034. }
  3035. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3036. {
  3037. int res = 0;
  3038. struct tg3_fiber_aneginfo aninfo;
  3039. int status = ANEG_FAILED;
  3040. unsigned int tick;
  3041. u32 tmp;
  3042. tw32_f(MAC_TX_AUTO_NEG, 0);
  3043. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3044. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3045. udelay(40);
  3046. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3047. udelay(40);
  3048. memset(&aninfo, 0, sizeof(aninfo));
  3049. aninfo.flags |= MR_AN_ENABLE;
  3050. aninfo.state = ANEG_STATE_UNKNOWN;
  3051. aninfo.cur_time = 0;
  3052. tick = 0;
  3053. while (++tick < 195000) {
  3054. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3055. if (status == ANEG_DONE || status == ANEG_FAILED)
  3056. break;
  3057. udelay(1);
  3058. }
  3059. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3060. tw32_f(MAC_MODE, tp->mac_mode);
  3061. udelay(40);
  3062. *txflags = aninfo.txconfig;
  3063. *rxflags = aninfo.flags;
  3064. if (status == ANEG_DONE &&
  3065. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3066. MR_LP_ADV_FULL_DUPLEX)))
  3067. res = 1;
  3068. return res;
  3069. }
  3070. static void tg3_init_bcm8002(struct tg3 *tp)
  3071. {
  3072. u32 mac_status = tr32(MAC_STATUS);
  3073. int i;
  3074. /* Reset when initting first time or we have a link. */
  3075. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3076. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3077. return;
  3078. /* Set PLL lock range. */
  3079. tg3_writephy(tp, 0x16, 0x8007);
  3080. /* SW reset */
  3081. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3082. /* Wait for reset to complete. */
  3083. /* XXX schedule_timeout() ... */
  3084. for (i = 0; i < 500; i++)
  3085. udelay(10);
  3086. /* Config mode; select PMA/Ch 1 regs. */
  3087. tg3_writephy(tp, 0x10, 0x8411);
  3088. /* Enable auto-lock and comdet, select txclk for tx. */
  3089. tg3_writephy(tp, 0x11, 0x0a10);
  3090. tg3_writephy(tp, 0x18, 0x00a0);
  3091. tg3_writephy(tp, 0x16, 0x41ff);
  3092. /* Assert and deassert POR. */
  3093. tg3_writephy(tp, 0x13, 0x0400);
  3094. udelay(40);
  3095. tg3_writephy(tp, 0x13, 0x0000);
  3096. tg3_writephy(tp, 0x11, 0x0a50);
  3097. udelay(40);
  3098. tg3_writephy(tp, 0x11, 0x0a10);
  3099. /* Wait for signal to stabilize */
  3100. /* XXX schedule_timeout() ... */
  3101. for (i = 0; i < 15000; i++)
  3102. udelay(10);
  3103. /* Deselect the channel register so we can read the PHYID
  3104. * later.
  3105. */
  3106. tg3_writephy(tp, 0x10, 0x8011);
  3107. }
  3108. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3109. {
  3110. u16 flowctrl;
  3111. u32 sg_dig_ctrl, sg_dig_status;
  3112. u32 serdes_cfg, expected_sg_dig_ctrl;
  3113. int workaround, port_a;
  3114. int current_link_up;
  3115. serdes_cfg = 0;
  3116. expected_sg_dig_ctrl = 0;
  3117. workaround = 0;
  3118. port_a = 1;
  3119. current_link_up = 0;
  3120. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3121. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3122. workaround = 1;
  3123. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3124. port_a = 0;
  3125. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3126. /* preserve bits 20-23 for voltage regulator */
  3127. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3128. }
  3129. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3130. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3131. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3132. if (workaround) {
  3133. u32 val = serdes_cfg;
  3134. if (port_a)
  3135. val |= 0xc010000;
  3136. else
  3137. val |= 0x4010000;
  3138. tw32_f(MAC_SERDES_CFG, val);
  3139. }
  3140. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3141. }
  3142. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3143. tg3_setup_flow_control(tp, 0, 0);
  3144. current_link_up = 1;
  3145. }
  3146. goto out;
  3147. }
  3148. /* Want auto-negotiation. */
  3149. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3150. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3151. if (flowctrl & ADVERTISE_1000XPAUSE)
  3152. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3153. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3154. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3155. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3156. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3157. tp->serdes_counter &&
  3158. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3159. MAC_STATUS_RCVD_CFG)) ==
  3160. MAC_STATUS_PCS_SYNCED)) {
  3161. tp->serdes_counter--;
  3162. current_link_up = 1;
  3163. goto out;
  3164. }
  3165. restart_autoneg:
  3166. if (workaround)
  3167. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3168. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3169. udelay(5);
  3170. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3171. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3172. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3173. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3174. MAC_STATUS_SIGNAL_DET)) {
  3175. sg_dig_status = tr32(SG_DIG_STATUS);
  3176. mac_status = tr32(MAC_STATUS);
  3177. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3178. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3179. u32 local_adv = 0, remote_adv = 0;
  3180. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3181. local_adv |= ADVERTISE_1000XPAUSE;
  3182. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3183. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3184. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3185. remote_adv |= LPA_1000XPAUSE;
  3186. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3187. remote_adv |= LPA_1000XPAUSE_ASYM;
  3188. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3189. current_link_up = 1;
  3190. tp->serdes_counter = 0;
  3191. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3192. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3193. if (tp->serdes_counter)
  3194. tp->serdes_counter--;
  3195. else {
  3196. if (workaround) {
  3197. u32 val = serdes_cfg;
  3198. if (port_a)
  3199. val |= 0xc010000;
  3200. else
  3201. val |= 0x4010000;
  3202. tw32_f(MAC_SERDES_CFG, val);
  3203. }
  3204. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3205. udelay(40);
  3206. /* Link parallel detection - link is up */
  3207. /* only if we have PCS_SYNC and not */
  3208. /* receiving config code words */
  3209. mac_status = tr32(MAC_STATUS);
  3210. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3211. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3212. tg3_setup_flow_control(tp, 0, 0);
  3213. current_link_up = 1;
  3214. tp->tg3_flags2 |=
  3215. TG3_FLG2_PARALLEL_DETECT;
  3216. tp->serdes_counter =
  3217. SERDES_PARALLEL_DET_TIMEOUT;
  3218. } else
  3219. goto restart_autoneg;
  3220. }
  3221. }
  3222. } else {
  3223. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3224. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3225. }
  3226. out:
  3227. return current_link_up;
  3228. }
  3229. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3230. {
  3231. int current_link_up = 0;
  3232. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3233. goto out;
  3234. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3235. u32 txflags, rxflags;
  3236. int i;
  3237. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3238. u32 local_adv = 0, remote_adv = 0;
  3239. if (txflags & ANEG_CFG_PS1)
  3240. local_adv |= ADVERTISE_1000XPAUSE;
  3241. if (txflags & ANEG_CFG_PS2)
  3242. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3243. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3244. remote_adv |= LPA_1000XPAUSE;
  3245. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3246. remote_adv |= LPA_1000XPAUSE_ASYM;
  3247. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3248. current_link_up = 1;
  3249. }
  3250. for (i = 0; i < 30; i++) {
  3251. udelay(20);
  3252. tw32_f(MAC_STATUS,
  3253. (MAC_STATUS_SYNC_CHANGED |
  3254. MAC_STATUS_CFG_CHANGED));
  3255. udelay(40);
  3256. if ((tr32(MAC_STATUS) &
  3257. (MAC_STATUS_SYNC_CHANGED |
  3258. MAC_STATUS_CFG_CHANGED)) == 0)
  3259. break;
  3260. }
  3261. mac_status = tr32(MAC_STATUS);
  3262. if (current_link_up == 0 &&
  3263. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3264. !(mac_status & MAC_STATUS_RCVD_CFG))
  3265. current_link_up = 1;
  3266. } else {
  3267. tg3_setup_flow_control(tp, 0, 0);
  3268. /* Forcing 1000FD link up. */
  3269. current_link_up = 1;
  3270. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3271. udelay(40);
  3272. tw32_f(MAC_MODE, tp->mac_mode);
  3273. udelay(40);
  3274. }
  3275. out:
  3276. return current_link_up;
  3277. }
  3278. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3279. {
  3280. u32 orig_pause_cfg;
  3281. u16 orig_active_speed;
  3282. u8 orig_active_duplex;
  3283. u32 mac_status;
  3284. int current_link_up;
  3285. int i;
  3286. orig_pause_cfg = tp->link_config.active_flowctrl;
  3287. orig_active_speed = tp->link_config.active_speed;
  3288. orig_active_duplex = tp->link_config.active_duplex;
  3289. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3290. netif_carrier_ok(tp->dev) &&
  3291. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3292. mac_status = tr32(MAC_STATUS);
  3293. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3294. MAC_STATUS_SIGNAL_DET |
  3295. MAC_STATUS_CFG_CHANGED |
  3296. MAC_STATUS_RCVD_CFG);
  3297. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3298. MAC_STATUS_SIGNAL_DET)) {
  3299. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3300. MAC_STATUS_CFG_CHANGED));
  3301. return 0;
  3302. }
  3303. }
  3304. tw32_f(MAC_TX_AUTO_NEG, 0);
  3305. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3306. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3307. tw32_f(MAC_MODE, tp->mac_mode);
  3308. udelay(40);
  3309. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3310. tg3_init_bcm8002(tp);
  3311. /* Enable link change event even when serdes polling. */
  3312. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3313. udelay(40);
  3314. current_link_up = 0;
  3315. mac_status = tr32(MAC_STATUS);
  3316. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3317. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3318. else
  3319. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3320. tp->napi[0].hw_status->status =
  3321. (SD_STATUS_UPDATED |
  3322. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3323. for (i = 0; i < 100; i++) {
  3324. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3325. MAC_STATUS_CFG_CHANGED));
  3326. udelay(5);
  3327. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3328. MAC_STATUS_CFG_CHANGED |
  3329. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3330. break;
  3331. }
  3332. mac_status = tr32(MAC_STATUS);
  3333. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3334. current_link_up = 0;
  3335. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3336. tp->serdes_counter == 0) {
  3337. tw32_f(MAC_MODE, (tp->mac_mode |
  3338. MAC_MODE_SEND_CONFIGS));
  3339. udelay(1);
  3340. tw32_f(MAC_MODE, tp->mac_mode);
  3341. }
  3342. }
  3343. if (current_link_up == 1) {
  3344. tp->link_config.active_speed = SPEED_1000;
  3345. tp->link_config.active_duplex = DUPLEX_FULL;
  3346. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3347. LED_CTRL_LNKLED_OVERRIDE |
  3348. LED_CTRL_1000MBPS_ON));
  3349. } else {
  3350. tp->link_config.active_speed = SPEED_INVALID;
  3351. tp->link_config.active_duplex = DUPLEX_INVALID;
  3352. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3353. LED_CTRL_LNKLED_OVERRIDE |
  3354. LED_CTRL_TRAFFIC_OVERRIDE));
  3355. }
  3356. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3357. if (current_link_up)
  3358. netif_carrier_on(tp->dev);
  3359. else
  3360. netif_carrier_off(tp->dev);
  3361. tg3_link_report(tp);
  3362. } else {
  3363. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3364. if (orig_pause_cfg != now_pause_cfg ||
  3365. orig_active_speed != tp->link_config.active_speed ||
  3366. orig_active_duplex != tp->link_config.active_duplex)
  3367. tg3_link_report(tp);
  3368. }
  3369. return 0;
  3370. }
  3371. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3372. {
  3373. int current_link_up, err = 0;
  3374. u32 bmsr, bmcr;
  3375. u16 current_speed;
  3376. u8 current_duplex;
  3377. u32 local_adv, remote_adv;
  3378. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3379. tw32_f(MAC_MODE, tp->mac_mode);
  3380. udelay(40);
  3381. tw32(MAC_EVENT, 0);
  3382. tw32_f(MAC_STATUS,
  3383. (MAC_STATUS_SYNC_CHANGED |
  3384. MAC_STATUS_CFG_CHANGED |
  3385. MAC_STATUS_MI_COMPLETION |
  3386. MAC_STATUS_LNKSTATE_CHANGED));
  3387. udelay(40);
  3388. if (force_reset)
  3389. tg3_phy_reset(tp);
  3390. current_link_up = 0;
  3391. current_speed = SPEED_INVALID;
  3392. current_duplex = DUPLEX_INVALID;
  3393. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3394. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3395. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3396. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3397. bmsr |= BMSR_LSTATUS;
  3398. else
  3399. bmsr &= ~BMSR_LSTATUS;
  3400. }
  3401. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3402. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3403. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3404. /* do nothing, just check for link up at the end */
  3405. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3406. u32 adv, new_adv;
  3407. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3408. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3409. ADVERTISE_1000XPAUSE |
  3410. ADVERTISE_1000XPSE_ASYM |
  3411. ADVERTISE_SLCT);
  3412. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3413. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3414. new_adv |= ADVERTISE_1000XHALF;
  3415. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3416. new_adv |= ADVERTISE_1000XFULL;
  3417. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3418. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3419. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3420. tg3_writephy(tp, MII_BMCR, bmcr);
  3421. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3422. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3423. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3424. return err;
  3425. }
  3426. } else {
  3427. u32 new_bmcr;
  3428. bmcr &= ~BMCR_SPEED1000;
  3429. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3430. if (tp->link_config.duplex == DUPLEX_FULL)
  3431. new_bmcr |= BMCR_FULLDPLX;
  3432. if (new_bmcr != bmcr) {
  3433. /* BMCR_SPEED1000 is a reserved bit that needs
  3434. * to be set on write.
  3435. */
  3436. new_bmcr |= BMCR_SPEED1000;
  3437. /* Force a linkdown */
  3438. if (netif_carrier_ok(tp->dev)) {
  3439. u32 adv;
  3440. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3441. adv &= ~(ADVERTISE_1000XFULL |
  3442. ADVERTISE_1000XHALF |
  3443. ADVERTISE_SLCT);
  3444. tg3_writephy(tp, MII_ADVERTISE, adv);
  3445. tg3_writephy(tp, MII_BMCR, bmcr |
  3446. BMCR_ANRESTART |
  3447. BMCR_ANENABLE);
  3448. udelay(10);
  3449. netif_carrier_off(tp->dev);
  3450. }
  3451. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3452. bmcr = new_bmcr;
  3453. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3454. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3455. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3456. ASIC_REV_5714) {
  3457. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3458. bmsr |= BMSR_LSTATUS;
  3459. else
  3460. bmsr &= ~BMSR_LSTATUS;
  3461. }
  3462. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3463. }
  3464. }
  3465. if (bmsr & BMSR_LSTATUS) {
  3466. current_speed = SPEED_1000;
  3467. current_link_up = 1;
  3468. if (bmcr & BMCR_FULLDPLX)
  3469. current_duplex = DUPLEX_FULL;
  3470. else
  3471. current_duplex = DUPLEX_HALF;
  3472. local_adv = 0;
  3473. remote_adv = 0;
  3474. if (bmcr & BMCR_ANENABLE) {
  3475. u32 common;
  3476. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3477. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3478. common = local_adv & remote_adv;
  3479. if (common & (ADVERTISE_1000XHALF |
  3480. ADVERTISE_1000XFULL)) {
  3481. if (common & ADVERTISE_1000XFULL)
  3482. current_duplex = DUPLEX_FULL;
  3483. else
  3484. current_duplex = DUPLEX_HALF;
  3485. }
  3486. else
  3487. current_link_up = 0;
  3488. }
  3489. }
  3490. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3491. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3492. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3493. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3494. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3495. tw32_f(MAC_MODE, tp->mac_mode);
  3496. udelay(40);
  3497. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3498. tp->link_config.active_speed = current_speed;
  3499. tp->link_config.active_duplex = current_duplex;
  3500. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3501. if (current_link_up)
  3502. netif_carrier_on(tp->dev);
  3503. else {
  3504. netif_carrier_off(tp->dev);
  3505. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3506. }
  3507. tg3_link_report(tp);
  3508. }
  3509. return err;
  3510. }
  3511. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3512. {
  3513. if (tp->serdes_counter) {
  3514. /* Give autoneg time to complete. */
  3515. tp->serdes_counter--;
  3516. return;
  3517. }
  3518. if (!netif_carrier_ok(tp->dev) &&
  3519. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3520. u32 bmcr;
  3521. tg3_readphy(tp, MII_BMCR, &bmcr);
  3522. if (bmcr & BMCR_ANENABLE) {
  3523. u32 phy1, phy2;
  3524. /* Select shadow register 0x1f */
  3525. tg3_writephy(tp, 0x1c, 0x7c00);
  3526. tg3_readphy(tp, 0x1c, &phy1);
  3527. /* Select expansion interrupt status register */
  3528. tg3_writephy(tp, 0x17, 0x0f01);
  3529. tg3_readphy(tp, 0x15, &phy2);
  3530. tg3_readphy(tp, 0x15, &phy2);
  3531. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3532. /* We have signal detect and not receiving
  3533. * config code words, link is up by parallel
  3534. * detection.
  3535. */
  3536. bmcr &= ~BMCR_ANENABLE;
  3537. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3538. tg3_writephy(tp, MII_BMCR, bmcr);
  3539. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3540. }
  3541. }
  3542. }
  3543. else if (netif_carrier_ok(tp->dev) &&
  3544. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3545. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3546. u32 phy2;
  3547. /* Select expansion interrupt status register */
  3548. tg3_writephy(tp, 0x17, 0x0f01);
  3549. tg3_readphy(tp, 0x15, &phy2);
  3550. if (phy2 & 0x20) {
  3551. u32 bmcr;
  3552. /* Config code words received, turn on autoneg. */
  3553. tg3_readphy(tp, MII_BMCR, &bmcr);
  3554. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3555. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3556. }
  3557. }
  3558. }
  3559. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3560. {
  3561. int err;
  3562. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3563. err = tg3_setup_fiber_phy(tp, force_reset);
  3564. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3565. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3566. } else {
  3567. err = tg3_setup_copper_phy(tp, force_reset);
  3568. }
  3569. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3570. u32 val, scale;
  3571. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3572. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3573. scale = 65;
  3574. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3575. scale = 6;
  3576. else
  3577. scale = 12;
  3578. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3579. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3580. tw32(GRC_MISC_CFG, val);
  3581. }
  3582. if (tp->link_config.active_speed == SPEED_1000 &&
  3583. tp->link_config.active_duplex == DUPLEX_HALF)
  3584. tw32(MAC_TX_LENGTHS,
  3585. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3586. (6 << TX_LENGTHS_IPG_SHIFT) |
  3587. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3588. else
  3589. tw32(MAC_TX_LENGTHS,
  3590. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3591. (6 << TX_LENGTHS_IPG_SHIFT) |
  3592. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3593. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3594. if (netif_carrier_ok(tp->dev)) {
  3595. tw32(HOSTCC_STAT_COAL_TICKS,
  3596. tp->coal.stats_block_coalesce_usecs);
  3597. } else {
  3598. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3599. }
  3600. }
  3601. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3602. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3603. if (!netif_carrier_ok(tp->dev))
  3604. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3605. tp->pwrmgmt_thresh;
  3606. else
  3607. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3608. tw32(PCIE_PWR_MGMT_THRESH, val);
  3609. }
  3610. return err;
  3611. }
  3612. /* This is called whenever we suspect that the system chipset is re-
  3613. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3614. * is bogus tx completions. We try to recover by setting the
  3615. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3616. * in the workqueue.
  3617. */
  3618. static void tg3_tx_recover(struct tg3 *tp)
  3619. {
  3620. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3621. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3622. netdev_warn(tp->dev,
  3623. "The system may be re-ordering memory-mapped I/O "
  3624. "cycles to the network device, attempting to recover. "
  3625. "Please report the problem to the driver maintainer "
  3626. "and include system chipset information.\n");
  3627. spin_lock(&tp->lock);
  3628. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3629. spin_unlock(&tp->lock);
  3630. }
  3631. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3632. {
  3633. smp_mb();
  3634. return tnapi->tx_pending -
  3635. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3636. }
  3637. /* Tigon3 never reports partial packet sends. So we do not
  3638. * need special logic to handle SKBs that have not had all
  3639. * of their frags sent yet, like SunGEM does.
  3640. */
  3641. static void tg3_tx(struct tg3_napi *tnapi)
  3642. {
  3643. struct tg3 *tp = tnapi->tp;
  3644. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3645. u32 sw_idx = tnapi->tx_cons;
  3646. struct netdev_queue *txq;
  3647. int index = tnapi - tp->napi;
  3648. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3649. index--;
  3650. txq = netdev_get_tx_queue(tp->dev, index);
  3651. while (sw_idx != hw_idx) {
  3652. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3653. struct sk_buff *skb = ri->skb;
  3654. int i, tx_bug = 0;
  3655. if (unlikely(skb == NULL)) {
  3656. tg3_tx_recover(tp);
  3657. return;
  3658. }
  3659. pci_unmap_single(tp->pdev,
  3660. pci_unmap_addr(ri, mapping),
  3661. skb_headlen(skb),
  3662. PCI_DMA_TODEVICE);
  3663. ri->skb = NULL;
  3664. sw_idx = NEXT_TX(sw_idx);
  3665. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3666. ri = &tnapi->tx_buffers[sw_idx];
  3667. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3668. tx_bug = 1;
  3669. pci_unmap_page(tp->pdev,
  3670. pci_unmap_addr(ri, mapping),
  3671. skb_shinfo(skb)->frags[i].size,
  3672. PCI_DMA_TODEVICE);
  3673. sw_idx = NEXT_TX(sw_idx);
  3674. }
  3675. dev_kfree_skb(skb);
  3676. if (unlikely(tx_bug)) {
  3677. tg3_tx_recover(tp);
  3678. return;
  3679. }
  3680. }
  3681. tnapi->tx_cons = sw_idx;
  3682. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3683. * before checking for netif_queue_stopped(). Without the
  3684. * memory barrier, there is a small possibility that tg3_start_xmit()
  3685. * will miss it and cause the queue to be stopped forever.
  3686. */
  3687. smp_mb();
  3688. if (unlikely(netif_tx_queue_stopped(txq) &&
  3689. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3690. __netif_tx_lock(txq, smp_processor_id());
  3691. if (netif_tx_queue_stopped(txq) &&
  3692. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3693. netif_tx_wake_queue(txq);
  3694. __netif_tx_unlock(txq);
  3695. }
  3696. }
  3697. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3698. {
  3699. if (!ri->skb)
  3700. return;
  3701. pci_unmap_single(tp->pdev, pci_unmap_addr(ri, mapping),
  3702. map_sz, PCI_DMA_FROMDEVICE);
  3703. dev_kfree_skb_any(ri->skb);
  3704. ri->skb = NULL;
  3705. }
  3706. /* Returns size of skb allocated or < 0 on error.
  3707. *
  3708. * We only need to fill in the address because the other members
  3709. * of the RX descriptor are invariant, see tg3_init_rings.
  3710. *
  3711. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3712. * posting buffers we only dirty the first cache line of the RX
  3713. * descriptor (containing the address). Whereas for the RX status
  3714. * buffers the cpu only reads the last cacheline of the RX descriptor
  3715. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3716. */
  3717. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3718. u32 opaque_key, u32 dest_idx_unmasked)
  3719. {
  3720. struct tg3_rx_buffer_desc *desc;
  3721. struct ring_info *map, *src_map;
  3722. struct sk_buff *skb;
  3723. dma_addr_t mapping;
  3724. int skb_size, dest_idx;
  3725. src_map = NULL;
  3726. switch (opaque_key) {
  3727. case RXD_OPAQUE_RING_STD:
  3728. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3729. desc = &tpr->rx_std[dest_idx];
  3730. map = &tpr->rx_std_buffers[dest_idx];
  3731. skb_size = tp->rx_pkt_map_sz;
  3732. break;
  3733. case RXD_OPAQUE_RING_JUMBO:
  3734. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3735. desc = &tpr->rx_jmb[dest_idx].std;
  3736. map = &tpr->rx_jmb_buffers[dest_idx];
  3737. skb_size = TG3_RX_JMB_MAP_SZ;
  3738. break;
  3739. default:
  3740. return -EINVAL;
  3741. }
  3742. /* Do not overwrite any of the map or rp information
  3743. * until we are sure we can commit to a new buffer.
  3744. *
  3745. * Callers depend upon this behavior and assume that
  3746. * we leave everything unchanged if we fail.
  3747. */
  3748. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3749. if (skb == NULL)
  3750. return -ENOMEM;
  3751. skb_reserve(skb, tp->rx_offset);
  3752. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3753. PCI_DMA_FROMDEVICE);
  3754. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3755. dev_kfree_skb(skb);
  3756. return -EIO;
  3757. }
  3758. map->skb = skb;
  3759. pci_unmap_addr_set(map, mapping, mapping);
  3760. desc->addr_hi = ((u64)mapping >> 32);
  3761. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3762. return skb_size;
  3763. }
  3764. /* We only need to move over in the address because the other
  3765. * members of the RX descriptor are invariant. See notes above
  3766. * tg3_alloc_rx_skb for full details.
  3767. */
  3768. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3769. struct tg3_rx_prodring_set *dpr,
  3770. u32 opaque_key, int src_idx,
  3771. u32 dest_idx_unmasked)
  3772. {
  3773. struct tg3 *tp = tnapi->tp;
  3774. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3775. struct ring_info *src_map, *dest_map;
  3776. int dest_idx;
  3777. struct tg3_rx_prodring_set *spr = &tp->prodring[0];
  3778. switch (opaque_key) {
  3779. case RXD_OPAQUE_RING_STD:
  3780. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3781. dest_desc = &dpr->rx_std[dest_idx];
  3782. dest_map = &dpr->rx_std_buffers[dest_idx];
  3783. src_desc = &spr->rx_std[src_idx];
  3784. src_map = &spr->rx_std_buffers[src_idx];
  3785. break;
  3786. case RXD_OPAQUE_RING_JUMBO:
  3787. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3788. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3789. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3790. src_desc = &spr->rx_jmb[src_idx].std;
  3791. src_map = &spr->rx_jmb_buffers[src_idx];
  3792. break;
  3793. default:
  3794. return;
  3795. }
  3796. dest_map->skb = src_map->skb;
  3797. pci_unmap_addr_set(dest_map, mapping,
  3798. pci_unmap_addr(src_map, mapping));
  3799. dest_desc->addr_hi = src_desc->addr_hi;
  3800. dest_desc->addr_lo = src_desc->addr_lo;
  3801. /* Ensure that the update to the skb happens after the physical
  3802. * addresses have been transferred to the new BD location.
  3803. */
  3804. smp_wmb();
  3805. src_map->skb = NULL;
  3806. }
  3807. /* The RX ring scheme is composed of multiple rings which post fresh
  3808. * buffers to the chip, and one special ring the chip uses to report
  3809. * status back to the host.
  3810. *
  3811. * The special ring reports the status of received packets to the
  3812. * host. The chip does not write into the original descriptor the
  3813. * RX buffer was obtained from. The chip simply takes the original
  3814. * descriptor as provided by the host, updates the status and length
  3815. * field, then writes this into the next status ring entry.
  3816. *
  3817. * Each ring the host uses to post buffers to the chip is described
  3818. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3819. * it is first placed into the on-chip ram. When the packet's length
  3820. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3821. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3822. * which is within the range of the new packet's length is chosen.
  3823. *
  3824. * The "separate ring for rx status" scheme may sound queer, but it makes
  3825. * sense from a cache coherency perspective. If only the host writes
  3826. * to the buffer post rings, and only the chip writes to the rx status
  3827. * rings, then cache lines never move beyond shared-modified state.
  3828. * If both the host and chip were to write into the same ring, cache line
  3829. * eviction could occur since both entities want it in an exclusive state.
  3830. */
  3831. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3832. {
  3833. struct tg3 *tp = tnapi->tp;
  3834. u32 work_mask, rx_std_posted = 0;
  3835. u32 std_prod_idx, jmb_prod_idx;
  3836. u32 sw_idx = tnapi->rx_rcb_ptr;
  3837. u16 hw_idx;
  3838. int received;
  3839. struct tg3_rx_prodring_set *tpr = tnapi->prodring;
  3840. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3841. /*
  3842. * We need to order the read of hw_idx and the read of
  3843. * the opaque cookie.
  3844. */
  3845. rmb();
  3846. work_mask = 0;
  3847. received = 0;
  3848. std_prod_idx = tpr->rx_std_prod_idx;
  3849. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  3850. while (sw_idx != hw_idx && budget > 0) {
  3851. struct ring_info *ri;
  3852. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3853. unsigned int len;
  3854. struct sk_buff *skb;
  3855. dma_addr_t dma_addr;
  3856. u32 opaque_key, desc_idx, *post_ptr;
  3857. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3858. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3859. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3860. ri = &tp->prodring[0].rx_std_buffers[desc_idx];
  3861. dma_addr = pci_unmap_addr(ri, mapping);
  3862. skb = ri->skb;
  3863. post_ptr = &std_prod_idx;
  3864. rx_std_posted++;
  3865. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3866. ri = &tp->prodring[0].rx_jmb_buffers[desc_idx];
  3867. dma_addr = pci_unmap_addr(ri, mapping);
  3868. skb = ri->skb;
  3869. post_ptr = &jmb_prod_idx;
  3870. } else
  3871. goto next_pkt_nopost;
  3872. work_mask |= opaque_key;
  3873. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3874. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3875. drop_it:
  3876. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3877. desc_idx, *post_ptr);
  3878. drop_it_no_recycle:
  3879. /* Other statistics kept track of by card. */
  3880. tp->net_stats.rx_dropped++;
  3881. goto next_pkt;
  3882. }
  3883. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3884. ETH_FCS_LEN;
  3885. if (len > RX_COPY_THRESHOLD &&
  3886. tp->rx_offset == NET_IP_ALIGN) {
  3887. /* rx_offset will likely not equal NET_IP_ALIGN
  3888. * if this is a 5701 card running in PCI-X mode
  3889. * [see tg3_get_invariants()]
  3890. */
  3891. int skb_size;
  3892. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  3893. *post_ptr);
  3894. if (skb_size < 0)
  3895. goto drop_it;
  3896. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3897. PCI_DMA_FROMDEVICE);
  3898. /* Ensure that the update to the skb happens
  3899. * after the usage of the old DMA mapping.
  3900. */
  3901. smp_wmb();
  3902. ri->skb = NULL;
  3903. skb_put(skb, len);
  3904. } else {
  3905. struct sk_buff *copy_skb;
  3906. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3907. desc_idx, *post_ptr);
  3908. copy_skb = netdev_alloc_skb(tp->dev,
  3909. len + TG3_RAW_IP_ALIGN);
  3910. if (copy_skb == NULL)
  3911. goto drop_it_no_recycle;
  3912. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3913. skb_put(copy_skb, len);
  3914. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3915. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3916. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3917. /* We'll reuse the original ring buffer. */
  3918. skb = copy_skb;
  3919. }
  3920. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3921. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3922. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3923. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3924. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3925. else
  3926. skb->ip_summed = CHECKSUM_NONE;
  3927. skb->protocol = eth_type_trans(skb, tp->dev);
  3928. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3929. skb->protocol != htons(ETH_P_8021Q)) {
  3930. dev_kfree_skb(skb);
  3931. goto next_pkt;
  3932. }
  3933. #if TG3_VLAN_TAG_USED
  3934. if (tp->vlgrp != NULL &&
  3935. desc->type_flags & RXD_FLAG_VLAN) {
  3936. vlan_gro_receive(&tnapi->napi, tp->vlgrp,
  3937. desc->err_vlan & RXD_VLAN_MASK, skb);
  3938. } else
  3939. #endif
  3940. napi_gro_receive(&tnapi->napi, skb);
  3941. received++;
  3942. budget--;
  3943. next_pkt:
  3944. (*post_ptr)++;
  3945. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3946. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3947. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  3948. tpr->rx_std_prod_idx);
  3949. work_mask &= ~RXD_OPAQUE_RING_STD;
  3950. rx_std_posted = 0;
  3951. }
  3952. next_pkt_nopost:
  3953. sw_idx++;
  3954. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3955. /* Refresh hw_idx to see if there is new work */
  3956. if (sw_idx == hw_idx) {
  3957. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3958. rmb();
  3959. }
  3960. }
  3961. /* ACK the status ring. */
  3962. tnapi->rx_rcb_ptr = sw_idx;
  3963. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  3964. /* Refill RX ring(s). */
  3965. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  3966. if (work_mask & RXD_OPAQUE_RING_STD) {
  3967. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3968. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  3969. tpr->rx_std_prod_idx);
  3970. }
  3971. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3972. tpr->rx_jmb_prod_idx = jmb_prod_idx %
  3973. TG3_RX_JUMBO_RING_SIZE;
  3974. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  3975. tpr->rx_jmb_prod_idx);
  3976. }
  3977. mmiowb();
  3978. } else if (work_mask) {
  3979. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  3980. * updated before the producer indices can be updated.
  3981. */
  3982. smp_wmb();
  3983. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3984. tpr->rx_jmb_prod_idx = jmb_prod_idx % TG3_RX_JUMBO_RING_SIZE;
  3985. if (tnapi != &tp->napi[1])
  3986. napi_schedule(&tp->napi[1].napi);
  3987. }
  3988. return received;
  3989. }
  3990. static void tg3_poll_link(struct tg3 *tp)
  3991. {
  3992. /* handle link change and other phy events */
  3993. if (!(tp->tg3_flags &
  3994. (TG3_FLAG_USE_LINKCHG_REG |
  3995. TG3_FLAG_POLL_SERDES))) {
  3996. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  3997. if (sblk->status & SD_STATUS_LINK_CHG) {
  3998. sblk->status = SD_STATUS_UPDATED |
  3999. (sblk->status & ~SD_STATUS_LINK_CHG);
  4000. spin_lock(&tp->lock);
  4001. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  4002. tw32_f(MAC_STATUS,
  4003. (MAC_STATUS_SYNC_CHANGED |
  4004. MAC_STATUS_CFG_CHANGED |
  4005. MAC_STATUS_MI_COMPLETION |
  4006. MAC_STATUS_LNKSTATE_CHANGED));
  4007. udelay(40);
  4008. } else
  4009. tg3_setup_phy(tp, 0);
  4010. spin_unlock(&tp->lock);
  4011. }
  4012. }
  4013. }
  4014. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4015. struct tg3_rx_prodring_set *dpr,
  4016. struct tg3_rx_prodring_set *spr)
  4017. {
  4018. u32 si, di, cpycnt, src_prod_idx;
  4019. int i, err = 0;
  4020. while (1) {
  4021. src_prod_idx = spr->rx_std_prod_idx;
  4022. /* Make sure updates to the rx_std_buffers[] entries and the
  4023. * standard producer index are seen in the correct order.
  4024. */
  4025. smp_rmb();
  4026. if (spr->rx_std_cons_idx == src_prod_idx)
  4027. break;
  4028. if (spr->rx_std_cons_idx < src_prod_idx)
  4029. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4030. else
  4031. cpycnt = TG3_RX_RING_SIZE - spr->rx_std_cons_idx;
  4032. cpycnt = min(cpycnt, TG3_RX_RING_SIZE - dpr->rx_std_prod_idx);
  4033. si = spr->rx_std_cons_idx;
  4034. di = dpr->rx_std_prod_idx;
  4035. for (i = di; i < di + cpycnt; i++) {
  4036. if (dpr->rx_std_buffers[i].skb) {
  4037. cpycnt = i - di;
  4038. err = -ENOSPC;
  4039. break;
  4040. }
  4041. }
  4042. if (!cpycnt)
  4043. break;
  4044. /* Ensure that updates to the rx_std_buffers ring and the
  4045. * shadowed hardware producer ring from tg3_recycle_skb() are
  4046. * ordered correctly WRT the skb check above.
  4047. */
  4048. smp_rmb();
  4049. memcpy(&dpr->rx_std_buffers[di],
  4050. &spr->rx_std_buffers[si],
  4051. cpycnt * sizeof(struct ring_info));
  4052. for (i = 0; i < cpycnt; i++, di++, si++) {
  4053. struct tg3_rx_buffer_desc *sbd, *dbd;
  4054. sbd = &spr->rx_std[si];
  4055. dbd = &dpr->rx_std[di];
  4056. dbd->addr_hi = sbd->addr_hi;
  4057. dbd->addr_lo = sbd->addr_lo;
  4058. }
  4059. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) %
  4060. TG3_RX_RING_SIZE;
  4061. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) %
  4062. TG3_RX_RING_SIZE;
  4063. }
  4064. while (1) {
  4065. src_prod_idx = spr->rx_jmb_prod_idx;
  4066. /* Make sure updates to the rx_jmb_buffers[] entries and
  4067. * the jumbo producer index are seen in the correct order.
  4068. */
  4069. smp_rmb();
  4070. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4071. break;
  4072. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4073. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4074. else
  4075. cpycnt = TG3_RX_JUMBO_RING_SIZE - spr->rx_jmb_cons_idx;
  4076. cpycnt = min(cpycnt,
  4077. TG3_RX_JUMBO_RING_SIZE - dpr->rx_jmb_prod_idx);
  4078. si = spr->rx_jmb_cons_idx;
  4079. di = dpr->rx_jmb_prod_idx;
  4080. for (i = di; i < di + cpycnt; i++) {
  4081. if (dpr->rx_jmb_buffers[i].skb) {
  4082. cpycnt = i - di;
  4083. err = -ENOSPC;
  4084. break;
  4085. }
  4086. }
  4087. if (!cpycnt)
  4088. break;
  4089. /* Ensure that updates to the rx_jmb_buffers ring and the
  4090. * shadowed hardware producer ring from tg3_recycle_skb() are
  4091. * ordered correctly WRT the skb check above.
  4092. */
  4093. smp_rmb();
  4094. memcpy(&dpr->rx_jmb_buffers[di],
  4095. &spr->rx_jmb_buffers[si],
  4096. cpycnt * sizeof(struct ring_info));
  4097. for (i = 0; i < cpycnt; i++, di++, si++) {
  4098. struct tg3_rx_buffer_desc *sbd, *dbd;
  4099. sbd = &spr->rx_jmb[si].std;
  4100. dbd = &dpr->rx_jmb[di].std;
  4101. dbd->addr_hi = sbd->addr_hi;
  4102. dbd->addr_lo = sbd->addr_lo;
  4103. }
  4104. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) %
  4105. TG3_RX_JUMBO_RING_SIZE;
  4106. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) %
  4107. TG3_RX_JUMBO_RING_SIZE;
  4108. }
  4109. return err;
  4110. }
  4111. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4112. {
  4113. struct tg3 *tp = tnapi->tp;
  4114. /* run TX completion thread */
  4115. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4116. tg3_tx(tnapi);
  4117. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4118. return work_done;
  4119. }
  4120. /* run RX thread, within the bounds set by NAPI.
  4121. * All RX "locking" is done by ensuring outside
  4122. * code synchronizes with tg3->napi.poll()
  4123. */
  4124. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4125. work_done += tg3_rx(tnapi, budget - work_done);
  4126. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4127. struct tg3_rx_prodring_set *dpr = &tp->prodring[0];
  4128. int i, err = 0;
  4129. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4130. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4131. for (i = 1; i < tp->irq_cnt; i++)
  4132. err |= tg3_rx_prodring_xfer(tp, dpr,
  4133. tp->napi[i].prodring);
  4134. wmb();
  4135. if (std_prod_idx != dpr->rx_std_prod_idx)
  4136. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4137. dpr->rx_std_prod_idx);
  4138. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4139. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4140. dpr->rx_jmb_prod_idx);
  4141. mmiowb();
  4142. if (err)
  4143. tw32_f(HOSTCC_MODE, tp->coal_now);
  4144. }
  4145. return work_done;
  4146. }
  4147. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4148. {
  4149. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4150. struct tg3 *tp = tnapi->tp;
  4151. int work_done = 0;
  4152. struct tg3_hw_status *sblk = tnapi->hw_status;
  4153. while (1) {
  4154. work_done = tg3_poll_work(tnapi, work_done, budget);
  4155. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4156. goto tx_recovery;
  4157. if (unlikely(work_done >= budget))
  4158. break;
  4159. /* tp->last_tag is used in tg3_restart_ints() below
  4160. * to tell the hw how much work has been processed,
  4161. * so we must read it before checking for more work.
  4162. */
  4163. tnapi->last_tag = sblk->status_tag;
  4164. tnapi->last_irq_tag = tnapi->last_tag;
  4165. rmb();
  4166. /* check for RX/TX work to do */
  4167. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4168. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4169. napi_complete(napi);
  4170. /* Reenable interrupts. */
  4171. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4172. mmiowb();
  4173. break;
  4174. }
  4175. }
  4176. return work_done;
  4177. tx_recovery:
  4178. /* work_done is guaranteed to be less than budget. */
  4179. napi_complete(napi);
  4180. schedule_work(&tp->reset_task);
  4181. return work_done;
  4182. }
  4183. static int tg3_poll(struct napi_struct *napi, int budget)
  4184. {
  4185. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4186. struct tg3 *tp = tnapi->tp;
  4187. int work_done = 0;
  4188. struct tg3_hw_status *sblk = tnapi->hw_status;
  4189. while (1) {
  4190. tg3_poll_link(tp);
  4191. work_done = tg3_poll_work(tnapi, work_done, budget);
  4192. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4193. goto tx_recovery;
  4194. if (unlikely(work_done >= budget))
  4195. break;
  4196. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4197. /* tp->last_tag is used in tg3_int_reenable() below
  4198. * to tell the hw how much work has been processed,
  4199. * so we must read it before checking for more work.
  4200. */
  4201. tnapi->last_tag = sblk->status_tag;
  4202. tnapi->last_irq_tag = tnapi->last_tag;
  4203. rmb();
  4204. } else
  4205. sblk->status &= ~SD_STATUS_UPDATED;
  4206. if (likely(!tg3_has_work(tnapi))) {
  4207. napi_complete(napi);
  4208. tg3_int_reenable(tnapi);
  4209. break;
  4210. }
  4211. }
  4212. return work_done;
  4213. tx_recovery:
  4214. /* work_done is guaranteed to be less than budget. */
  4215. napi_complete(napi);
  4216. schedule_work(&tp->reset_task);
  4217. return work_done;
  4218. }
  4219. static void tg3_irq_quiesce(struct tg3 *tp)
  4220. {
  4221. int i;
  4222. BUG_ON(tp->irq_sync);
  4223. tp->irq_sync = 1;
  4224. smp_mb();
  4225. for (i = 0; i < tp->irq_cnt; i++)
  4226. synchronize_irq(tp->napi[i].irq_vec);
  4227. }
  4228. static inline int tg3_irq_sync(struct tg3 *tp)
  4229. {
  4230. return tp->irq_sync;
  4231. }
  4232. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4233. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4234. * with as well. Most of the time, this is not necessary except when
  4235. * shutting down the device.
  4236. */
  4237. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4238. {
  4239. spin_lock_bh(&tp->lock);
  4240. if (irq_sync)
  4241. tg3_irq_quiesce(tp);
  4242. }
  4243. static inline void tg3_full_unlock(struct tg3 *tp)
  4244. {
  4245. spin_unlock_bh(&tp->lock);
  4246. }
  4247. /* One-shot MSI handler - Chip automatically disables interrupt
  4248. * after sending MSI so driver doesn't have to do it.
  4249. */
  4250. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4251. {
  4252. struct tg3_napi *tnapi = dev_id;
  4253. struct tg3 *tp = tnapi->tp;
  4254. prefetch(tnapi->hw_status);
  4255. if (tnapi->rx_rcb)
  4256. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4257. if (likely(!tg3_irq_sync(tp)))
  4258. napi_schedule(&tnapi->napi);
  4259. return IRQ_HANDLED;
  4260. }
  4261. /* MSI ISR - No need to check for interrupt sharing and no need to
  4262. * flush status block and interrupt mailbox. PCI ordering rules
  4263. * guarantee that MSI will arrive after the status block.
  4264. */
  4265. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4266. {
  4267. struct tg3_napi *tnapi = dev_id;
  4268. struct tg3 *tp = tnapi->tp;
  4269. prefetch(tnapi->hw_status);
  4270. if (tnapi->rx_rcb)
  4271. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4272. /*
  4273. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4274. * chip-internal interrupt pending events.
  4275. * Writing non-zero to intr-mbox-0 additional tells the
  4276. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4277. * event coalescing.
  4278. */
  4279. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4280. if (likely(!tg3_irq_sync(tp)))
  4281. napi_schedule(&tnapi->napi);
  4282. return IRQ_RETVAL(1);
  4283. }
  4284. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4285. {
  4286. struct tg3_napi *tnapi = dev_id;
  4287. struct tg3 *tp = tnapi->tp;
  4288. struct tg3_hw_status *sblk = tnapi->hw_status;
  4289. unsigned int handled = 1;
  4290. /* In INTx mode, it is possible for the interrupt to arrive at
  4291. * the CPU before the status block posted prior to the interrupt.
  4292. * Reading the PCI State register will confirm whether the
  4293. * interrupt is ours and will flush the status block.
  4294. */
  4295. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4296. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4297. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4298. handled = 0;
  4299. goto out;
  4300. }
  4301. }
  4302. /*
  4303. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4304. * chip-internal interrupt pending events.
  4305. * Writing non-zero to intr-mbox-0 additional tells the
  4306. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4307. * event coalescing.
  4308. *
  4309. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4310. * spurious interrupts. The flush impacts performance but
  4311. * excessive spurious interrupts can be worse in some cases.
  4312. */
  4313. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4314. if (tg3_irq_sync(tp))
  4315. goto out;
  4316. sblk->status &= ~SD_STATUS_UPDATED;
  4317. if (likely(tg3_has_work(tnapi))) {
  4318. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4319. napi_schedule(&tnapi->napi);
  4320. } else {
  4321. /* No work, shared interrupt perhaps? re-enable
  4322. * interrupts, and flush that PCI write
  4323. */
  4324. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4325. 0x00000000);
  4326. }
  4327. out:
  4328. return IRQ_RETVAL(handled);
  4329. }
  4330. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4331. {
  4332. struct tg3_napi *tnapi = dev_id;
  4333. struct tg3 *tp = tnapi->tp;
  4334. struct tg3_hw_status *sblk = tnapi->hw_status;
  4335. unsigned int handled = 1;
  4336. /* In INTx mode, it is possible for the interrupt to arrive at
  4337. * the CPU before the status block posted prior to the interrupt.
  4338. * Reading the PCI State register will confirm whether the
  4339. * interrupt is ours and will flush the status block.
  4340. */
  4341. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4342. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4343. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4344. handled = 0;
  4345. goto out;
  4346. }
  4347. }
  4348. /*
  4349. * writing any value to intr-mbox-0 clears PCI INTA# and
  4350. * chip-internal interrupt pending events.
  4351. * writing non-zero to intr-mbox-0 additional tells the
  4352. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4353. * event coalescing.
  4354. *
  4355. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4356. * spurious interrupts. The flush impacts performance but
  4357. * excessive spurious interrupts can be worse in some cases.
  4358. */
  4359. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4360. /*
  4361. * In a shared interrupt configuration, sometimes other devices'
  4362. * interrupts will scream. We record the current status tag here
  4363. * so that the above check can report that the screaming interrupts
  4364. * are unhandled. Eventually they will be silenced.
  4365. */
  4366. tnapi->last_irq_tag = sblk->status_tag;
  4367. if (tg3_irq_sync(tp))
  4368. goto out;
  4369. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4370. napi_schedule(&tnapi->napi);
  4371. out:
  4372. return IRQ_RETVAL(handled);
  4373. }
  4374. /* ISR for interrupt test */
  4375. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4376. {
  4377. struct tg3_napi *tnapi = dev_id;
  4378. struct tg3 *tp = tnapi->tp;
  4379. struct tg3_hw_status *sblk = tnapi->hw_status;
  4380. if ((sblk->status & SD_STATUS_UPDATED) ||
  4381. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4382. tg3_disable_ints(tp);
  4383. return IRQ_RETVAL(1);
  4384. }
  4385. return IRQ_RETVAL(0);
  4386. }
  4387. static int tg3_init_hw(struct tg3 *, int);
  4388. static int tg3_halt(struct tg3 *, int, int);
  4389. /* Restart hardware after configuration changes, self-test, etc.
  4390. * Invoked with tp->lock held.
  4391. */
  4392. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4393. __releases(tp->lock)
  4394. __acquires(tp->lock)
  4395. {
  4396. int err;
  4397. err = tg3_init_hw(tp, reset_phy);
  4398. if (err) {
  4399. netdev_err(tp->dev,
  4400. "Failed to re-initialize device, aborting\n");
  4401. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4402. tg3_full_unlock(tp);
  4403. del_timer_sync(&tp->timer);
  4404. tp->irq_sync = 0;
  4405. tg3_napi_enable(tp);
  4406. dev_close(tp->dev);
  4407. tg3_full_lock(tp, 0);
  4408. }
  4409. return err;
  4410. }
  4411. #ifdef CONFIG_NET_POLL_CONTROLLER
  4412. static void tg3_poll_controller(struct net_device *dev)
  4413. {
  4414. int i;
  4415. struct tg3 *tp = netdev_priv(dev);
  4416. for (i = 0; i < tp->irq_cnt; i++)
  4417. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4418. }
  4419. #endif
  4420. static void tg3_reset_task(struct work_struct *work)
  4421. {
  4422. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4423. int err;
  4424. unsigned int restart_timer;
  4425. tg3_full_lock(tp, 0);
  4426. if (!netif_running(tp->dev)) {
  4427. tg3_full_unlock(tp);
  4428. return;
  4429. }
  4430. tg3_full_unlock(tp);
  4431. tg3_phy_stop(tp);
  4432. tg3_netif_stop(tp);
  4433. tg3_full_lock(tp, 1);
  4434. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4435. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4436. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4437. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4438. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4439. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4440. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4441. }
  4442. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4443. err = tg3_init_hw(tp, 1);
  4444. if (err)
  4445. goto out;
  4446. tg3_netif_start(tp);
  4447. if (restart_timer)
  4448. mod_timer(&tp->timer, jiffies + 1);
  4449. out:
  4450. tg3_full_unlock(tp);
  4451. if (!err)
  4452. tg3_phy_start(tp);
  4453. }
  4454. static void tg3_dump_short_state(struct tg3 *tp)
  4455. {
  4456. netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4457. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4458. netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4459. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4460. }
  4461. static void tg3_tx_timeout(struct net_device *dev)
  4462. {
  4463. struct tg3 *tp = netdev_priv(dev);
  4464. if (netif_msg_tx_err(tp)) {
  4465. netdev_err(dev, "transmit timed out, resetting\n");
  4466. tg3_dump_short_state(tp);
  4467. }
  4468. schedule_work(&tp->reset_task);
  4469. }
  4470. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4471. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4472. {
  4473. u32 base = (u32) mapping & 0xffffffff;
  4474. return ((base > 0xffffdcc0) &&
  4475. (base + len + 8 < base));
  4476. }
  4477. /* Test for DMA addresses > 40-bit */
  4478. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4479. int len)
  4480. {
  4481. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4482. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4483. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4484. return 0;
  4485. #else
  4486. return 0;
  4487. #endif
  4488. }
  4489. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4490. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4491. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4492. struct sk_buff *skb, u32 last_plus_one,
  4493. u32 *start, u32 base_flags, u32 mss)
  4494. {
  4495. struct tg3 *tp = tnapi->tp;
  4496. struct sk_buff *new_skb;
  4497. dma_addr_t new_addr = 0;
  4498. u32 entry = *start;
  4499. int i, ret = 0;
  4500. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4501. new_skb = skb_copy(skb, GFP_ATOMIC);
  4502. else {
  4503. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4504. new_skb = skb_copy_expand(skb,
  4505. skb_headroom(skb) + more_headroom,
  4506. skb_tailroom(skb), GFP_ATOMIC);
  4507. }
  4508. if (!new_skb) {
  4509. ret = -1;
  4510. } else {
  4511. /* New SKB is guaranteed to be linear. */
  4512. entry = *start;
  4513. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4514. PCI_DMA_TODEVICE);
  4515. /* Make sure the mapping succeeded */
  4516. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4517. ret = -1;
  4518. dev_kfree_skb(new_skb);
  4519. new_skb = NULL;
  4520. /* Make sure new skb does not cross any 4G boundaries.
  4521. * Drop the packet if it does.
  4522. */
  4523. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4524. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4525. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4526. PCI_DMA_TODEVICE);
  4527. ret = -1;
  4528. dev_kfree_skb(new_skb);
  4529. new_skb = NULL;
  4530. } else {
  4531. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4532. base_flags, 1 | (mss << 1));
  4533. *start = NEXT_TX(entry);
  4534. }
  4535. }
  4536. /* Now clean up the sw ring entries. */
  4537. i = 0;
  4538. while (entry != last_plus_one) {
  4539. int len;
  4540. if (i == 0)
  4541. len = skb_headlen(skb);
  4542. else
  4543. len = skb_shinfo(skb)->frags[i-1].size;
  4544. pci_unmap_single(tp->pdev,
  4545. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4546. mapping),
  4547. len, PCI_DMA_TODEVICE);
  4548. if (i == 0) {
  4549. tnapi->tx_buffers[entry].skb = new_skb;
  4550. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4551. new_addr);
  4552. } else {
  4553. tnapi->tx_buffers[entry].skb = NULL;
  4554. }
  4555. entry = NEXT_TX(entry);
  4556. i++;
  4557. }
  4558. dev_kfree_skb(skb);
  4559. return ret;
  4560. }
  4561. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4562. dma_addr_t mapping, int len, u32 flags,
  4563. u32 mss_and_is_end)
  4564. {
  4565. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4566. int is_end = (mss_and_is_end & 0x1);
  4567. u32 mss = (mss_and_is_end >> 1);
  4568. u32 vlan_tag = 0;
  4569. if (is_end)
  4570. flags |= TXD_FLAG_END;
  4571. if (flags & TXD_FLAG_VLAN) {
  4572. vlan_tag = flags >> 16;
  4573. flags &= 0xffff;
  4574. }
  4575. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4576. txd->addr_hi = ((u64) mapping >> 32);
  4577. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4578. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4579. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4580. }
  4581. /* hard_start_xmit for devices that don't have any bugs and
  4582. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4583. */
  4584. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4585. struct net_device *dev)
  4586. {
  4587. struct tg3 *tp = netdev_priv(dev);
  4588. u32 len, entry, base_flags, mss;
  4589. dma_addr_t mapping;
  4590. struct tg3_napi *tnapi;
  4591. struct netdev_queue *txq;
  4592. unsigned int i, last;
  4593. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4594. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4595. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4596. tnapi++;
  4597. /* We are running in BH disabled context with netif_tx_lock
  4598. * and TX reclaim runs via tp->napi.poll inside of a software
  4599. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4600. * no IRQ context deadlocks to worry about either. Rejoice!
  4601. */
  4602. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4603. if (!netif_tx_queue_stopped(txq)) {
  4604. netif_tx_stop_queue(txq);
  4605. /* This is a hard error, log it. */
  4606. netdev_err(dev,
  4607. "BUG! Tx Ring full when queue awake!\n");
  4608. }
  4609. return NETDEV_TX_BUSY;
  4610. }
  4611. entry = tnapi->tx_prod;
  4612. base_flags = 0;
  4613. mss = 0;
  4614. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4615. int tcp_opt_len, ip_tcp_len;
  4616. u32 hdrlen;
  4617. if (skb_header_cloned(skb) &&
  4618. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4619. dev_kfree_skb(skb);
  4620. goto out_unlock;
  4621. }
  4622. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4623. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4624. else {
  4625. struct iphdr *iph = ip_hdr(skb);
  4626. tcp_opt_len = tcp_optlen(skb);
  4627. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4628. iph->check = 0;
  4629. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4630. hdrlen = ip_tcp_len + tcp_opt_len;
  4631. }
  4632. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4633. mss |= (hdrlen & 0xc) << 12;
  4634. if (hdrlen & 0x10)
  4635. base_flags |= 0x00000010;
  4636. base_flags |= (hdrlen & 0x3e0) << 5;
  4637. } else
  4638. mss |= hdrlen << 9;
  4639. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4640. TXD_FLAG_CPU_POST_DMA);
  4641. tcp_hdr(skb)->check = 0;
  4642. }
  4643. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4644. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4645. #if TG3_VLAN_TAG_USED
  4646. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4647. base_flags |= (TXD_FLAG_VLAN |
  4648. (vlan_tx_tag_get(skb) << 16));
  4649. #endif
  4650. len = skb_headlen(skb);
  4651. /* Queue skb data, a.k.a. the main skb fragment. */
  4652. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4653. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4654. dev_kfree_skb(skb);
  4655. goto out_unlock;
  4656. }
  4657. tnapi->tx_buffers[entry].skb = skb;
  4658. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4659. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4660. !mss && skb->len > ETH_DATA_LEN)
  4661. base_flags |= TXD_FLAG_JMB_PKT;
  4662. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4663. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4664. entry = NEXT_TX(entry);
  4665. /* Now loop through additional data fragments, and queue them. */
  4666. if (skb_shinfo(skb)->nr_frags > 0) {
  4667. last = skb_shinfo(skb)->nr_frags - 1;
  4668. for (i = 0; i <= last; i++) {
  4669. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4670. len = frag->size;
  4671. mapping = pci_map_page(tp->pdev,
  4672. frag->page,
  4673. frag->page_offset,
  4674. len, PCI_DMA_TODEVICE);
  4675. if (pci_dma_mapping_error(tp->pdev, mapping))
  4676. goto dma_error;
  4677. tnapi->tx_buffers[entry].skb = NULL;
  4678. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4679. mapping);
  4680. tg3_set_txd(tnapi, entry, mapping, len,
  4681. base_flags, (i == last) | (mss << 1));
  4682. entry = NEXT_TX(entry);
  4683. }
  4684. }
  4685. /* Packets are ready, update Tx producer idx local and on card. */
  4686. tw32_tx_mbox(tnapi->prodmbox, entry);
  4687. tnapi->tx_prod = entry;
  4688. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4689. netif_tx_stop_queue(txq);
  4690. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4691. netif_tx_wake_queue(txq);
  4692. }
  4693. out_unlock:
  4694. mmiowb();
  4695. return NETDEV_TX_OK;
  4696. dma_error:
  4697. last = i;
  4698. entry = tnapi->tx_prod;
  4699. tnapi->tx_buffers[entry].skb = NULL;
  4700. pci_unmap_single(tp->pdev,
  4701. pci_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4702. skb_headlen(skb),
  4703. PCI_DMA_TODEVICE);
  4704. for (i = 0; i <= last; i++) {
  4705. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4706. entry = NEXT_TX(entry);
  4707. pci_unmap_page(tp->pdev,
  4708. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4709. mapping),
  4710. frag->size, PCI_DMA_TODEVICE);
  4711. }
  4712. dev_kfree_skb(skb);
  4713. return NETDEV_TX_OK;
  4714. }
  4715. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4716. struct net_device *);
  4717. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4718. * TSO header is greater than 80 bytes.
  4719. */
  4720. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4721. {
  4722. struct sk_buff *segs, *nskb;
  4723. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4724. /* Estimate the number of fragments in the worst case */
  4725. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4726. netif_stop_queue(tp->dev);
  4727. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4728. return NETDEV_TX_BUSY;
  4729. netif_wake_queue(tp->dev);
  4730. }
  4731. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4732. if (IS_ERR(segs))
  4733. goto tg3_tso_bug_end;
  4734. do {
  4735. nskb = segs;
  4736. segs = segs->next;
  4737. nskb->next = NULL;
  4738. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4739. } while (segs);
  4740. tg3_tso_bug_end:
  4741. dev_kfree_skb(skb);
  4742. return NETDEV_TX_OK;
  4743. }
  4744. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4745. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4746. */
  4747. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4748. struct net_device *dev)
  4749. {
  4750. struct tg3 *tp = netdev_priv(dev);
  4751. u32 len, entry, base_flags, mss;
  4752. int would_hit_hwbug;
  4753. dma_addr_t mapping;
  4754. struct tg3_napi *tnapi;
  4755. struct netdev_queue *txq;
  4756. unsigned int i, last;
  4757. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4758. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4759. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4760. tnapi++;
  4761. /* We are running in BH disabled context with netif_tx_lock
  4762. * and TX reclaim runs via tp->napi.poll inside of a software
  4763. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4764. * no IRQ context deadlocks to worry about either. Rejoice!
  4765. */
  4766. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4767. if (!netif_tx_queue_stopped(txq)) {
  4768. netif_tx_stop_queue(txq);
  4769. /* This is a hard error, log it. */
  4770. netdev_err(dev,
  4771. "BUG! Tx Ring full when queue awake!\n");
  4772. }
  4773. return NETDEV_TX_BUSY;
  4774. }
  4775. entry = tnapi->tx_prod;
  4776. base_flags = 0;
  4777. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4778. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4779. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4780. struct iphdr *iph;
  4781. u32 tcp_opt_len, ip_tcp_len, hdr_len;
  4782. if (skb_header_cloned(skb) &&
  4783. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4784. dev_kfree_skb(skb);
  4785. goto out_unlock;
  4786. }
  4787. tcp_opt_len = tcp_optlen(skb);
  4788. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4789. hdr_len = ip_tcp_len + tcp_opt_len;
  4790. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4791. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4792. return (tg3_tso_bug(tp, skb));
  4793. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4794. TXD_FLAG_CPU_POST_DMA);
  4795. iph = ip_hdr(skb);
  4796. iph->check = 0;
  4797. iph->tot_len = htons(mss + hdr_len);
  4798. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4799. tcp_hdr(skb)->check = 0;
  4800. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4801. } else
  4802. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4803. iph->daddr, 0,
  4804. IPPROTO_TCP,
  4805. 0);
  4806. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4807. mss |= (hdr_len & 0xc) << 12;
  4808. if (hdr_len & 0x10)
  4809. base_flags |= 0x00000010;
  4810. base_flags |= (hdr_len & 0x3e0) << 5;
  4811. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4812. mss |= hdr_len << 9;
  4813. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4814. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4815. if (tcp_opt_len || iph->ihl > 5) {
  4816. int tsflags;
  4817. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4818. mss |= (tsflags << 11);
  4819. }
  4820. } else {
  4821. if (tcp_opt_len || iph->ihl > 5) {
  4822. int tsflags;
  4823. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4824. base_flags |= tsflags << 12;
  4825. }
  4826. }
  4827. }
  4828. #if TG3_VLAN_TAG_USED
  4829. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4830. base_flags |= (TXD_FLAG_VLAN |
  4831. (vlan_tx_tag_get(skb) << 16));
  4832. #endif
  4833. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4834. !mss && skb->len > ETH_DATA_LEN)
  4835. base_flags |= TXD_FLAG_JMB_PKT;
  4836. len = skb_headlen(skb);
  4837. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4838. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4839. dev_kfree_skb(skb);
  4840. goto out_unlock;
  4841. }
  4842. tnapi->tx_buffers[entry].skb = skb;
  4843. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4844. would_hit_hwbug = 0;
  4845. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  4846. would_hit_hwbug = 1;
  4847. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4848. tg3_4g_overflow_test(mapping, len))
  4849. would_hit_hwbug = 1;
  4850. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4851. tg3_40bit_overflow_test(tp, mapping, len))
  4852. would_hit_hwbug = 1;
  4853. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4854. would_hit_hwbug = 1;
  4855. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4856. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4857. entry = NEXT_TX(entry);
  4858. /* Now loop through additional data fragments, and queue them. */
  4859. if (skb_shinfo(skb)->nr_frags > 0) {
  4860. last = skb_shinfo(skb)->nr_frags - 1;
  4861. for (i = 0; i <= last; i++) {
  4862. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4863. len = frag->size;
  4864. mapping = pci_map_page(tp->pdev,
  4865. frag->page,
  4866. frag->page_offset,
  4867. len, PCI_DMA_TODEVICE);
  4868. tnapi->tx_buffers[entry].skb = NULL;
  4869. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4870. mapping);
  4871. if (pci_dma_mapping_error(tp->pdev, mapping))
  4872. goto dma_error;
  4873. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  4874. len <= 8)
  4875. would_hit_hwbug = 1;
  4876. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4877. tg3_4g_overflow_test(mapping, len))
  4878. would_hit_hwbug = 1;
  4879. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4880. tg3_40bit_overflow_test(tp, mapping, len))
  4881. would_hit_hwbug = 1;
  4882. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4883. tg3_set_txd(tnapi, entry, mapping, len,
  4884. base_flags, (i == last)|(mss << 1));
  4885. else
  4886. tg3_set_txd(tnapi, entry, mapping, len,
  4887. base_flags, (i == last));
  4888. entry = NEXT_TX(entry);
  4889. }
  4890. }
  4891. if (would_hit_hwbug) {
  4892. u32 last_plus_one = entry;
  4893. u32 start;
  4894. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4895. start &= (TG3_TX_RING_SIZE - 1);
  4896. /* If the workaround fails due to memory/mapping
  4897. * failure, silently drop this packet.
  4898. */
  4899. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  4900. &start, base_flags, mss))
  4901. goto out_unlock;
  4902. entry = start;
  4903. }
  4904. /* Packets are ready, update Tx producer idx local and on card. */
  4905. tw32_tx_mbox(tnapi->prodmbox, entry);
  4906. tnapi->tx_prod = entry;
  4907. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4908. netif_tx_stop_queue(txq);
  4909. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4910. netif_tx_wake_queue(txq);
  4911. }
  4912. out_unlock:
  4913. mmiowb();
  4914. return NETDEV_TX_OK;
  4915. dma_error:
  4916. last = i;
  4917. entry = tnapi->tx_prod;
  4918. tnapi->tx_buffers[entry].skb = NULL;
  4919. pci_unmap_single(tp->pdev,
  4920. pci_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4921. skb_headlen(skb),
  4922. PCI_DMA_TODEVICE);
  4923. for (i = 0; i <= last; i++) {
  4924. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4925. entry = NEXT_TX(entry);
  4926. pci_unmap_page(tp->pdev,
  4927. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4928. mapping),
  4929. frag->size, PCI_DMA_TODEVICE);
  4930. }
  4931. dev_kfree_skb(skb);
  4932. return NETDEV_TX_OK;
  4933. }
  4934. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4935. int new_mtu)
  4936. {
  4937. dev->mtu = new_mtu;
  4938. if (new_mtu > ETH_DATA_LEN) {
  4939. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4940. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4941. ethtool_op_set_tso(dev, 0);
  4942. }
  4943. else
  4944. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4945. } else {
  4946. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4947. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4948. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4949. }
  4950. }
  4951. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4952. {
  4953. struct tg3 *tp = netdev_priv(dev);
  4954. int err;
  4955. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4956. return -EINVAL;
  4957. if (!netif_running(dev)) {
  4958. /* We'll just catch it later when the
  4959. * device is up'd.
  4960. */
  4961. tg3_set_mtu(dev, tp, new_mtu);
  4962. return 0;
  4963. }
  4964. tg3_phy_stop(tp);
  4965. tg3_netif_stop(tp);
  4966. tg3_full_lock(tp, 1);
  4967. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4968. tg3_set_mtu(dev, tp, new_mtu);
  4969. err = tg3_restart_hw(tp, 0);
  4970. if (!err)
  4971. tg3_netif_start(tp);
  4972. tg3_full_unlock(tp);
  4973. if (!err)
  4974. tg3_phy_start(tp);
  4975. return err;
  4976. }
  4977. static void tg3_rx_prodring_free(struct tg3 *tp,
  4978. struct tg3_rx_prodring_set *tpr)
  4979. {
  4980. int i;
  4981. if (tpr != &tp->prodring[0]) {
  4982. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  4983. i = (i + 1) % TG3_RX_RING_SIZE)
  4984. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  4985. tp->rx_pkt_map_sz);
  4986. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4987. for (i = tpr->rx_jmb_cons_idx;
  4988. i != tpr->rx_jmb_prod_idx;
  4989. i = (i + 1) % TG3_RX_JUMBO_RING_SIZE) {
  4990. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  4991. TG3_RX_JMB_MAP_SZ);
  4992. }
  4993. }
  4994. return;
  4995. }
  4996. for (i = 0; i < TG3_RX_RING_SIZE; i++)
  4997. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  4998. tp->rx_pkt_map_sz);
  4999. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5000. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++)
  5001. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5002. TG3_RX_JMB_MAP_SZ);
  5003. }
  5004. }
  5005. /* Initialize tx/rx rings for packet processing.
  5006. *
  5007. * The chip has been shut down and the driver detached from
  5008. * the networking, so no interrupts or new tx packets will
  5009. * end up in the driver. tp->{tx,}lock are held and thus
  5010. * we may not sleep.
  5011. */
  5012. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5013. struct tg3_rx_prodring_set *tpr)
  5014. {
  5015. u32 i, rx_pkt_dma_sz;
  5016. tpr->rx_std_cons_idx = 0;
  5017. tpr->rx_std_prod_idx = 0;
  5018. tpr->rx_jmb_cons_idx = 0;
  5019. tpr->rx_jmb_prod_idx = 0;
  5020. if (tpr != &tp->prodring[0]) {
  5021. memset(&tpr->rx_std_buffers[0], 0, TG3_RX_STD_BUFF_RING_SIZE);
  5022. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE)
  5023. memset(&tpr->rx_jmb_buffers[0], 0,
  5024. TG3_RX_JMB_BUFF_RING_SIZE);
  5025. goto done;
  5026. }
  5027. /* Zero out all descriptors. */
  5028. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  5029. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5030. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  5031. tp->dev->mtu > ETH_DATA_LEN)
  5032. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5033. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5034. /* Initialize invariants of the rings, we only set this
  5035. * stuff once. This works because the card does not
  5036. * write into the rx buffer posting rings.
  5037. */
  5038. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  5039. struct tg3_rx_buffer_desc *rxd;
  5040. rxd = &tpr->rx_std[i];
  5041. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5042. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5043. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5044. (i << RXD_OPAQUE_INDEX_SHIFT));
  5045. }
  5046. /* Now allocate fresh SKBs for each rx ring. */
  5047. for (i = 0; i < tp->rx_pending; i++) {
  5048. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5049. netdev_warn(tp->dev,
  5050. "Using a smaller RX standard ring. Only "
  5051. "%d out of %d buffers were allocated "
  5052. "successfully\n", i, tp->rx_pending);
  5053. if (i == 0)
  5054. goto initfail;
  5055. tp->rx_pending = i;
  5056. break;
  5057. }
  5058. }
  5059. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  5060. goto done;
  5061. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  5062. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
  5063. goto done;
  5064. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  5065. struct tg3_rx_buffer_desc *rxd;
  5066. rxd = &tpr->rx_jmb[i].std;
  5067. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5068. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5069. RXD_FLAG_JUMBO;
  5070. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5071. (i << RXD_OPAQUE_INDEX_SHIFT));
  5072. }
  5073. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5074. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5075. netdev_warn(tp->dev,
  5076. "Using a smaller RX jumbo ring. Only %d "
  5077. "out of %d buffers were allocated "
  5078. "successfully\n", i, tp->rx_jumbo_pending);
  5079. if (i == 0)
  5080. goto initfail;
  5081. tp->rx_jumbo_pending = i;
  5082. break;
  5083. }
  5084. }
  5085. done:
  5086. return 0;
  5087. initfail:
  5088. tg3_rx_prodring_free(tp, tpr);
  5089. return -ENOMEM;
  5090. }
  5091. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5092. struct tg3_rx_prodring_set *tpr)
  5093. {
  5094. kfree(tpr->rx_std_buffers);
  5095. tpr->rx_std_buffers = NULL;
  5096. kfree(tpr->rx_jmb_buffers);
  5097. tpr->rx_jmb_buffers = NULL;
  5098. if (tpr->rx_std) {
  5099. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5100. tpr->rx_std, tpr->rx_std_mapping);
  5101. tpr->rx_std = NULL;
  5102. }
  5103. if (tpr->rx_jmb) {
  5104. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  5105. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5106. tpr->rx_jmb = NULL;
  5107. }
  5108. }
  5109. static int tg3_rx_prodring_init(struct tg3 *tp,
  5110. struct tg3_rx_prodring_set *tpr)
  5111. {
  5112. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE, GFP_KERNEL);
  5113. if (!tpr->rx_std_buffers)
  5114. return -ENOMEM;
  5115. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5116. &tpr->rx_std_mapping);
  5117. if (!tpr->rx_std)
  5118. goto err_out;
  5119. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5120. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE,
  5121. GFP_KERNEL);
  5122. if (!tpr->rx_jmb_buffers)
  5123. goto err_out;
  5124. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  5125. TG3_RX_JUMBO_RING_BYTES,
  5126. &tpr->rx_jmb_mapping);
  5127. if (!tpr->rx_jmb)
  5128. goto err_out;
  5129. }
  5130. return 0;
  5131. err_out:
  5132. tg3_rx_prodring_fini(tp, tpr);
  5133. return -ENOMEM;
  5134. }
  5135. /* Free up pending packets in all rx/tx rings.
  5136. *
  5137. * The chip has been shut down and the driver detached from
  5138. * the networking, so no interrupts or new tx packets will
  5139. * end up in the driver. tp->{tx,}lock is not held and we are not
  5140. * in an interrupt context and thus may sleep.
  5141. */
  5142. static void tg3_free_rings(struct tg3 *tp)
  5143. {
  5144. int i, j;
  5145. for (j = 0; j < tp->irq_cnt; j++) {
  5146. struct tg3_napi *tnapi = &tp->napi[j];
  5147. if (!tnapi->tx_buffers)
  5148. continue;
  5149. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5150. struct ring_info *txp;
  5151. struct sk_buff *skb;
  5152. unsigned int k;
  5153. txp = &tnapi->tx_buffers[i];
  5154. skb = txp->skb;
  5155. if (skb == NULL) {
  5156. i++;
  5157. continue;
  5158. }
  5159. pci_unmap_single(tp->pdev,
  5160. pci_unmap_addr(txp, mapping),
  5161. skb_headlen(skb),
  5162. PCI_DMA_TODEVICE);
  5163. txp->skb = NULL;
  5164. i++;
  5165. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5166. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5167. pci_unmap_page(tp->pdev,
  5168. pci_unmap_addr(txp, mapping),
  5169. skb_shinfo(skb)->frags[k].size,
  5170. PCI_DMA_TODEVICE);
  5171. i++;
  5172. }
  5173. dev_kfree_skb_any(skb);
  5174. }
  5175. tg3_rx_prodring_free(tp, &tp->prodring[j]);
  5176. }
  5177. }
  5178. /* Initialize tx/rx rings for packet processing.
  5179. *
  5180. * The chip has been shut down and the driver detached from
  5181. * the networking, so no interrupts or new tx packets will
  5182. * end up in the driver. tp->{tx,}lock are held and thus
  5183. * we may not sleep.
  5184. */
  5185. static int tg3_init_rings(struct tg3 *tp)
  5186. {
  5187. int i;
  5188. /* Free up all the SKBs. */
  5189. tg3_free_rings(tp);
  5190. for (i = 0; i < tp->irq_cnt; i++) {
  5191. struct tg3_napi *tnapi = &tp->napi[i];
  5192. tnapi->last_tag = 0;
  5193. tnapi->last_irq_tag = 0;
  5194. tnapi->hw_status->status = 0;
  5195. tnapi->hw_status->status_tag = 0;
  5196. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5197. tnapi->tx_prod = 0;
  5198. tnapi->tx_cons = 0;
  5199. if (tnapi->tx_ring)
  5200. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5201. tnapi->rx_rcb_ptr = 0;
  5202. if (tnapi->rx_rcb)
  5203. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5204. if (tg3_rx_prodring_alloc(tp, &tp->prodring[i])) {
  5205. tg3_free_rings(tp);
  5206. return -ENOMEM;
  5207. }
  5208. }
  5209. return 0;
  5210. }
  5211. /*
  5212. * Must not be invoked with interrupt sources disabled and
  5213. * the hardware shutdown down.
  5214. */
  5215. static void tg3_free_consistent(struct tg3 *tp)
  5216. {
  5217. int i;
  5218. for (i = 0; i < tp->irq_cnt; i++) {
  5219. struct tg3_napi *tnapi = &tp->napi[i];
  5220. if (tnapi->tx_ring) {
  5221. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  5222. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5223. tnapi->tx_ring = NULL;
  5224. }
  5225. kfree(tnapi->tx_buffers);
  5226. tnapi->tx_buffers = NULL;
  5227. if (tnapi->rx_rcb) {
  5228. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  5229. tnapi->rx_rcb,
  5230. tnapi->rx_rcb_mapping);
  5231. tnapi->rx_rcb = NULL;
  5232. }
  5233. if (tnapi->hw_status) {
  5234. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  5235. tnapi->hw_status,
  5236. tnapi->status_mapping);
  5237. tnapi->hw_status = NULL;
  5238. }
  5239. }
  5240. if (tp->hw_stats) {
  5241. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  5242. tp->hw_stats, tp->stats_mapping);
  5243. tp->hw_stats = NULL;
  5244. }
  5245. for (i = 0; i < tp->irq_cnt; i++)
  5246. tg3_rx_prodring_fini(tp, &tp->prodring[i]);
  5247. }
  5248. /*
  5249. * Must not be invoked with interrupt sources disabled and
  5250. * the hardware shutdown down. Can sleep.
  5251. */
  5252. static int tg3_alloc_consistent(struct tg3 *tp)
  5253. {
  5254. int i;
  5255. for (i = 0; i < tp->irq_cnt; i++) {
  5256. if (tg3_rx_prodring_init(tp, &tp->prodring[i]))
  5257. goto err_out;
  5258. }
  5259. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  5260. sizeof(struct tg3_hw_stats),
  5261. &tp->stats_mapping);
  5262. if (!tp->hw_stats)
  5263. goto err_out;
  5264. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5265. for (i = 0; i < tp->irq_cnt; i++) {
  5266. struct tg3_napi *tnapi = &tp->napi[i];
  5267. struct tg3_hw_status *sblk;
  5268. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  5269. TG3_HW_STATUS_SIZE,
  5270. &tnapi->status_mapping);
  5271. if (!tnapi->hw_status)
  5272. goto err_out;
  5273. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5274. sblk = tnapi->hw_status;
  5275. /* If multivector TSS is enabled, vector 0 does not handle
  5276. * tx interrupts. Don't allocate any resources for it.
  5277. */
  5278. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5279. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5280. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5281. TG3_TX_RING_SIZE,
  5282. GFP_KERNEL);
  5283. if (!tnapi->tx_buffers)
  5284. goto err_out;
  5285. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  5286. TG3_TX_RING_BYTES,
  5287. &tnapi->tx_desc_mapping);
  5288. if (!tnapi->tx_ring)
  5289. goto err_out;
  5290. }
  5291. /*
  5292. * When RSS is enabled, the status block format changes
  5293. * slightly. The "rx_jumbo_consumer", "reserved",
  5294. * and "rx_mini_consumer" members get mapped to the
  5295. * other three rx return ring producer indexes.
  5296. */
  5297. switch (i) {
  5298. default:
  5299. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5300. break;
  5301. case 2:
  5302. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5303. break;
  5304. case 3:
  5305. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5306. break;
  5307. case 4:
  5308. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5309. break;
  5310. }
  5311. tnapi->prodring = &tp->prodring[i];
  5312. /*
  5313. * If multivector RSS is enabled, vector 0 does not handle
  5314. * rx or tx interrupts. Don't allocate any resources for it.
  5315. */
  5316. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5317. continue;
  5318. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  5319. TG3_RX_RCB_RING_BYTES(tp),
  5320. &tnapi->rx_rcb_mapping);
  5321. if (!tnapi->rx_rcb)
  5322. goto err_out;
  5323. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5324. }
  5325. return 0;
  5326. err_out:
  5327. tg3_free_consistent(tp);
  5328. return -ENOMEM;
  5329. }
  5330. #define MAX_WAIT_CNT 1000
  5331. /* To stop a block, clear the enable bit and poll till it
  5332. * clears. tp->lock is held.
  5333. */
  5334. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5335. {
  5336. unsigned int i;
  5337. u32 val;
  5338. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5339. switch (ofs) {
  5340. case RCVLSC_MODE:
  5341. case DMAC_MODE:
  5342. case MBFREE_MODE:
  5343. case BUFMGR_MODE:
  5344. case MEMARB_MODE:
  5345. /* We can't enable/disable these bits of the
  5346. * 5705/5750, just say success.
  5347. */
  5348. return 0;
  5349. default:
  5350. break;
  5351. }
  5352. }
  5353. val = tr32(ofs);
  5354. val &= ~enable_bit;
  5355. tw32_f(ofs, val);
  5356. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5357. udelay(100);
  5358. val = tr32(ofs);
  5359. if ((val & enable_bit) == 0)
  5360. break;
  5361. }
  5362. if (i == MAX_WAIT_CNT && !silent) {
  5363. dev_err(&tp->pdev->dev,
  5364. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5365. ofs, enable_bit);
  5366. return -ENODEV;
  5367. }
  5368. return 0;
  5369. }
  5370. /* tp->lock is held. */
  5371. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5372. {
  5373. int i, err;
  5374. tg3_disable_ints(tp);
  5375. tp->rx_mode &= ~RX_MODE_ENABLE;
  5376. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5377. udelay(10);
  5378. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5379. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5380. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5381. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5382. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5383. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5384. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5385. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5386. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5387. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5388. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5389. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5390. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5391. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5392. tw32_f(MAC_MODE, tp->mac_mode);
  5393. udelay(40);
  5394. tp->tx_mode &= ~TX_MODE_ENABLE;
  5395. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5396. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5397. udelay(100);
  5398. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5399. break;
  5400. }
  5401. if (i >= MAX_WAIT_CNT) {
  5402. dev_err(&tp->pdev->dev,
  5403. "%s timed out, TX_MODE_ENABLE will not clear "
  5404. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5405. err |= -ENODEV;
  5406. }
  5407. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5408. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5409. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5410. tw32(FTQ_RESET, 0xffffffff);
  5411. tw32(FTQ_RESET, 0x00000000);
  5412. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5413. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5414. for (i = 0; i < tp->irq_cnt; i++) {
  5415. struct tg3_napi *tnapi = &tp->napi[i];
  5416. if (tnapi->hw_status)
  5417. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5418. }
  5419. if (tp->hw_stats)
  5420. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5421. return err;
  5422. }
  5423. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5424. {
  5425. int i;
  5426. u32 apedata;
  5427. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5428. if (apedata != APE_SEG_SIG_MAGIC)
  5429. return;
  5430. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5431. if (!(apedata & APE_FW_STATUS_READY))
  5432. return;
  5433. /* Wait for up to 1 millisecond for APE to service previous event. */
  5434. for (i = 0; i < 10; i++) {
  5435. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5436. return;
  5437. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5438. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5439. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5440. event | APE_EVENT_STATUS_EVENT_PENDING);
  5441. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5442. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5443. break;
  5444. udelay(100);
  5445. }
  5446. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5447. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5448. }
  5449. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5450. {
  5451. u32 event;
  5452. u32 apedata;
  5453. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5454. return;
  5455. switch (kind) {
  5456. case RESET_KIND_INIT:
  5457. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5458. APE_HOST_SEG_SIG_MAGIC);
  5459. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5460. APE_HOST_SEG_LEN_MAGIC);
  5461. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5462. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5463. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5464. APE_HOST_DRIVER_ID_MAGIC);
  5465. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5466. APE_HOST_BEHAV_NO_PHYLOCK);
  5467. event = APE_EVENT_STATUS_STATE_START;
  5468. break;
  5469. case RESET_KIND_SHUTDOWN:
  5470. /* With the interface we are currently using,
  5471. * APE does not track driver state. Wiping
  5472. * out the HOST SEGMENT SIGNATURE forces
  5473. * the APE to assume OS absent status.
  5474. */
  5475. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5476. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5477. break;
  5478. case RESET_KIND_SUSPEND:
  5479. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5480. break;
  5481. default:
  5482. return;
  5483. }
  5484. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5485. tg3_ape_send_event(tp, event);
  5486. }
  5487. /* tp->lock is held. */
  5488. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5489. {
  5490. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5491. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5492. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5493. switch (kind) {
  5494. case RESET_KIND_INIT:
  5495. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5496. DRV_STATE_START);
  5497. break;
  5498. case RESET_KIND_SHUTDOWN:
  5499. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5500. DRV_STATE_UNLOAD);
  5501. break;
  5502. case RESET_KIND_SUSPEND:
  5503. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5504. DRV_STATE_SUSPEND);
  5505. break;
  5506. default:
  5507. break;
  5508. }
  5509. }
  5510. if (kind == RESET_KIND_INIT ||
  5511. kind == RESET_KIND_SUSPEND)
  5512. tg3_ape_driver_state_change(tp, kind);
  5513. }
  5514. /* tp->lock is held. */
  5515. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5516. {
  5517. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5518. switch (kind) {
  5519. case RESET_KIND_INIT:
  5520. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5521. DRV_STATE_START_DONE);
  5522. break;
  5523. case RESET_KIND_SHUTDOWN:
  5524. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5525. DRV_STATE_UNLOAD_DONE);
  5526. break;
  5527. default:
  5528. break;
  5529. }
  5530. }
  5531. if (kind == RESET_KIND_SHUTDOWN)
  5532. tg3_ape_driver_state_change(tp, kind);
  5533. }
  5534. /* tp->lock is held. */
  5535. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5536. {
  5537. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5538. switch (kind) {
  5539. case RESET_KIND_INIT:
  5540. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5541. DRV_STATE_START);
  5542. break;
  5543. case RESET_KIND_SHUTDOWN:
  5544. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5545. DRV_STATE_UNLOAD);
  5546. break;
  5547. case RESET_KIND_SUSPEND:
  5548. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5549. DRV_STATE_SUSPEND);
  5550. break;
  5551. default:
  5552. break;
  5553. }
  5554. }
  5555. }
  5556. static int tg3_poll_fw(struct tg3 *tp)
  5557. {
  5558. int i;
  5559. u32 val;
  5560. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5561. /* Wait up to 20ms for init done. */
  5562. for (i = 0; i < 200; i++) {
  5563. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5564. return 0;
  5565. udelay(100);
  5566. }
  5567. return -ENODEV;
  5568. }
  5569. /* Wait for firmware initialization to complete. */
  5570. for (i = 0; i < 100000; i++) {
  5571. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5572. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5573. break;
  5574. udelay(10);
  5575. }
  5576. /* Chip might not be fitted with firmware. Some Sun onboard
  5577. * parts are configured like that. So don't signal the timeout
  5578. * of the above loop as an error, but do report the lack of
  5579. * running firmware once.
  5580. */
  5581. if (i >= 100000 &&
  5582. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5583. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5584. netdev_info(tp->dev, "No firmware running\n");
  5585. }
  5586. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5587. /* The 57765 A0 needs a little more
  5588. * time to do some important work.
  5589. */
  5590. mdelay(10);
  5591. }
  5592. return 0;
  5593. }
  5594. /* Save PCI command register before chip reset */
  5595. static void tg3_save_pci_state(struct tg3 *tp)
  5596. {
  5597. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5598. }
  5599. /* Restore PCI state after chip reset */
  5600. static void tg3_restore_pci_state(struct tg3 *tp)
  5601. {
  5602. u32 val;
  5603. /* Re-enable indirect register accesses. */
  5604. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5605. tp->misc_host_ctrl);
  5606. /* Set MAX PCI retry to zero. */
  5607. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5608. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5609. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5610. val |= PCISTATE_RETRY_SAME_DMA;
  5611. /* Allow reads and writes to the APE register and memory space. */
  5612. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5613. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5614. PCISTATE_ALLOW_APE_SHMEM_WR;
  5615. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5616. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5617. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5618. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5619. pcie_set_readrq(tp->pdev, 4096);
  5620. else {
  5621. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5622. tp->pci_cacheline_sz);
  5623. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5624. tp->pci_lat_timer);
  5625. }
  5626. }
  5627. /* Make sure PCI-X relaxed ordering bit is clear. */
  5628. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5629. u16 pcix_cmd;
  5630. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5631. &pcix_cmd);
  5632. pcix_cmd &= ~PCI_X_CMD_ERO;
  5633. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5634. pcix_cmd);
  5635. }
  5636. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5637. /* Chip reset on 5780 will reset MSI enable bit,
  5638. * so need to restore it.
  5639. */
  5640. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5641. u16 ctrl;
  5642. pci_read_config_word(tp->pdev,
  5643. tp->msi_cap + PCI_MSI_FLAGS,
  5644. &ctrl);
  5645. pci_write_config_word(tp->pdev,
  5646. tp->msi_cap + PCI_MSI_FLAGS,
  5647. ctrl | PCI_MSI_FLAGS_ENABLE);
  5648. val = tr32(MSGINT_MODE);
  5649. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5650. }
  5651. }
  5652. }
  5653. static void tg3_stop_fw(struct tg3 *);
  5654. /* tp->lock is held. */
  5655. static int tg3_chip_reset(struct tg3 *tp)
  5656. {
  5657. u32 val;
  5658. void (*write_op)(struct tg3 *, u32, u32);
  5659. int i, err;
  5660. tg3_nvram_lock(tp);
  5661. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5662. /* No matching tg3_nvram_unlock() after this because
  5663. * chip reset below will undo the nvram lock.
  5664. */
  5665. tp->nvram_lock_cnt = 0;
  5666. /* GRC_MISC_CFG core clock reset will clear the memory
  5667. * enable bit in PCI register 4 and the MSI enable bit
  5668. * on some chips, so we save relevant registers here.
  5669. */
  5670. tg3_save_pci_state(tp);
  5671. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5672. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5673. tw32(GRC_FASTBOOT_PC, 0);
  5674. /*
  5675. * We must avoid the readl() that normally takes place.
  5676. * It locks machines, causes machine checks, and other
  5677. * fun things. So, temporarily disable the 5701
  5678. * hardware workaround, while we do the reset.
  5679. */
  5680. write_op = tp->write32;
  5681. if (write_op == tg3_write_flush_reg32)
  5682. tp->write32 = tg3_write32;
  5683. /* Prevent the irq handler from reading or writing PCI registers
  5684. * during chip reset when the memory enable bit in the PCI command
  5685. * register may be cleared. The chip does not generate interrupt
  5686. * at this time, but the irq handler may still be called due to irq
  5687. * sharing or irqpoll.
  5688. */
  5689. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5690. for (i = 0; i < tp->irq_cnt; i++) {
  5691. struct tg3_napi *tnapi = &tp->napi[i];
  5692. if (tnapi->hw_status) {
  5693. tnapi->hw_status->status = 0;
  5694. tnapi->hw_status->status_tag = 0;
  5695. }
  5696. tnapi->last_tag = 0;
  5697. tnapi->last_irq_tag = 0;
  5698. }
  5699. smp_mb();
  5700. for (i = 0; i < tp->irq_cnt; i++)
  5701. synchronize_irq(tp->napi[i].irq_vec);
  5702. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5703. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5704. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5705. }
  5706. /* do the reset */
  5707. val = GRC_MISC_CFG_CORECLK_RESET;
  5708. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5709. if (tr32(0x7e2c) == 0x60) {
  5710. tw32(0x7e2c, 0x20);
  5711. }
  5712. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5713. tw32(GRC_MISC_CFG, (1 << 29));
  5714. val |= (1 << 29);
  5715. }
  5716. }
  5717. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5718. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5719. tw32(GRC_VCPU_EXT_CTRL,
  5720. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5721. }
  5722. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5723. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5724. tw32(GRC_MISC_CFG, val);
  5725. /* restore 5701 hardware bug workaround write method */
  5726. tp->write32 = write_op;
  5727. /* Unfortunately, we have to delay before the PCI read back.
  5728. * Some 575X chips even will not respond to a PCI cfg access
  5729. * when the reset command is given to the chip.
  5730. *
  5731. * How do these hardware designers expect things to work
  5732. * properly if the PCI write is posted for a long period
  5733. * of time? It is always necessary to have some method by
  5734. * which a register read back can occur to push the write
  5735. * out which does the reset.
  5736. *
  5737. * For most tg3 variants the trick below was working.
  5738. * Ho hum...
  5739. */
  5740. udelay(120);
  5741. /* Flush PCI posted writes. The normal MMIO registers
  5742. * are inaccessible at this time so this is the only
  5743. * way to make this reliably (actually, this is no longer
  5744. * the case, see above). I tried to use indirect
  5745. * register read/write but this upset some 5701 variants.
  5746. */
  5747. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5748. udelay(120);
  5749. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5750. u16 val16;
  5751. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5752. int i;
  5753. u32 cfg_val;
  5754. /* Wait for link training to complete. */
  5755. for (i = 0; i < 5000; i++)
  5756. udelay(100);
  5757. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5758. pci_write_config_dword(tp->pdev, 0xc4,
  5759. cfg_val | (1 << 15));
  5760. }
  5761. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5762. pci_read_config_word(tp->pdev,
  5763. tp->pcie_cap + PCI_EXP_DEVCTL,
  5764. &val16);
  5765. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5766. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5767. /*
  5768. * Older PCIe devices only support the 128 byte
  5769. * MPS setting. Enforce the restriction.
  5770. */
  5771. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5772. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5773. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5774. pci_write_config_word(tp->pdev,
  5775. tp->pcie_cap + PCI_EXP_DEVCTL,
  5776. val16);
  5777. pcie_set_readrq(tp->pdev, 4096);
  5778. /* Clear error status */
  5779. pci_write_config_word(tp->pdev,
  5780. tp->pcie_cap + PCI_EXP_DEVSTA,
  5781. PCI_EXP_DEVSTA_CED |
  5782. PCI_EXP_DEVSTA_NFED |
  5783. PCI_EXP_DEVSTA_FED |
  5784. PCI_EXP_DEVSTA_URD);
  5785. }
  5786. tg3_restore_pci_state(tp);
  5787. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5788. val = 0;
  5789. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5790. val = tr32(MEMARB_MODE);
  5791. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5792. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5793. tg3_stop_fw(tp);
  5794. tw32(0x5000, 0x400);
  5795. }
  5796. tw32(GRC_MODE, tp->grc_mode);
  5797. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5798. val = tr32(0xc4);
  5799. tw32(0xc4, val | (1 << 15));
  5800. }
  5801. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5802. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5803. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5804. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5805. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5806. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5807. }
  5808. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5809. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5810. tw32_f(MAC_MODE, tp->mac_mode);
  5811. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5812. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5813. tw32_f(MAC_MODE, tp->mac_mode);
  5814. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5815. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5816. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5817. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5818. tw32_f(MAC_MODE, tp->mac_mode);
  5819. } else
  5820. tw32_f(MAC_MODE, 0);
  5821. udelay(40);
  5822. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5823. err = tg3_poll_fw(tp);
  5824. if (err)
  5825. return err;
  5826. tg3_mdio_start(tp);
  5827. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5828. u8 phy_addr;
  5829. phy_addr = tp->phy_addr;
  5830. tp->phy_addr = TG3_PHY_PCIE_ADDR;
  5831. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5832. TG3_PCIEPHY_TXB_BLK << TG3_PCIEPHY_BLOCK_SHIFT);
  5833. val = TG3_PCIEPHY_TX0CTRL1_TXOCM | TG3_PCIEPHY_TX0CTRL1_RDCTL |
  5834. TG3_PCIEPHY_TX0CTRL1_TXCMV | TG3_PCIEPHY_TX0CTRL1_TKSEL |
  5835. TG3_PCIEPHY_TX0CTRL1_NB_EN;
  5836. tg3_writephy(tp, TG3_PCIEPHY_TX0CTRL1, val);
  5837. udelay(10);
  5838. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5839. TG3_PCIEPHY_XGXS_BLK1 << TG3_PCIEPHY_BLOCK_SHIFT);
  5840. val = TG3_PCIEPHY_PWRMGMT4_LOWPWR_EN |
  5841. TG3_PCIEPHY_PWRMGMT4_L1PLLPD_EN;
  5842. tg3_writephy(tp, TG3_PCIEPHY_PWRMGMT4, val);
  5843. udelay(10);
  5844. tp->phy_addr = phy_addr;
  5845. }
  5846. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5847. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  5848. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5849. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  5850. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  5851. val = tr32(0x7c00);
  5852. tw32(0x7c00, val | (1 << 25));
  5853. }
  5854. /* Reprobe ASF enable state. */
  5855. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5856. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5857. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5858. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5859. u32 nic_cfg;
  5860. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5861. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5862. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5863. tp->last_event_jiffies = jiffies;
  5864. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5865. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5866. }
  5867. }
  5868. return 0;
  5869. }
  5870. /* tp->lock is held. */
  5871. static void tg3_stop_fw(struct tg3 *tp)
  5872. {
  5873. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5874. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5875. /* Wait for RX cpu to ACK the previous event. */
  5876. tg3_wait_for_event_ack(tp);
  5877. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5878. tg3_generate_fw_event(tp);
  5879. /* Wait for RX cpu to ACK this event. */
  5880. tg3_wait_for_event_ack(tp);
  5881. }
  5882. }
  5883. /* tp->lock is held. */
  5884. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5885. {
  5886. int err;
  5887. tg3_stop_fw(tp);
  5888. tg3_write_sig_pre_reset(tp, kind);
  5889. tg3_abort_hw(tp, silent);
  5890. err = tg3_chip_reset(tp);
  5891. __tg3_set_mac_addr(tp, 0);
  5892. tg3_write_sig_legacy(tp, kind);
  5893. tg3_write_sig_post_reset(tp, kind);
  5894. if (err)
  5895. return err;
  5896. return 0;
  5897. }
  5898. #define RX_CPU_SCRATCH_BASE 0x30000
  5899. #define RX_CPU_SCRATCH_SIZE 0x04000
  5900. #define TX_CPU_SCRATCH_BASE 0x34000
  5901. #define TX_CPU_SCRATCH_SIZE 0x04000
  5902. /* tp->lock is held. */
  5903. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5904. {
  5905. int i;
  5906. BUG_ON(offset == TX_CPU_BASE &&
  5907. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5908. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5909. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5910. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5911. return 0;
  5912. }
  5913. if (offset == RX_CPU_BASE) {
  5914. for (i = 0; i < 10000; i++) {
  5915. tw32(offset + CPU_STATE, 0xffffffff);
  5916. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5917. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5918. break;
  5919. }
  5920. tw32(offset + CPU_STATE, 0xffffffff);
  5921. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5922. udelay(10);
  5923. } else {
  5924. for (i = 0; i < 10000; i++) {
  5925. tw32(offset + CPU_STATE, 0xffffffff);
  5926. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5927. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5928. break;
  5929. }
  5930. }
  5931. if (i >= 10000) {
  5932. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  5933. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  5934. return -ENODEV;
  5935. }
  5936. /* Clear firmware's nvram arbitration. */
  5937. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5938. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5939. return 0;
  5940. }
  5941. struct fw_info {
  5942. unsigned int fw_base;
  5943. unsigned int fw_len;
  5944. const __be32 *fw_data;
  5945. };
  5946. /* tp->lock is held. */
  5947. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5948. int cpu_scratch_size, struct fw_info *info)
  5949. {
  5950. int err, lock_err, i;
  5951. void (*write_op)(struct tg3 *, u32, u32);
  5952. if (cpu_base == TX_CPU_BASE &&
  5953. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5954. netdev_err(tp->dev,
  5955. "%s: Trying to load TX cpu firmware which is 5705\n",
  5956. __func__);
  5957. return -EINVAL;
  5958. }
  5959. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5960. write_op = tg3_write_mem;
  5961. else
  5962. write_op = tg3_write_indirect_reg32;
  5963. /* It is possible that bootcode is still loading at this point.
  5964. * Get the nvram lock first before halting the cpu.
  5965. */
  5966. lock_err = tg3_nvram_lock(tp);
  5967. err = tg3_halt_cpu(tp, cpu_base);
  5968. if (!lock_err)
  5969. tg3_nvram_unlock(tp);
  5970. if (err)
  5971. goto out;
  5972. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5973. write_op(tp, cpu_scratch_base + i, 0);
  5974. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5975. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5976. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5977. write_op(tp, (cpu_scratch_base +
  5978. (info->fw_base & 0xffff) +
  5979. (i * sizeof(u32))),
  5980. be32_to_cpu(info->fw_data[i]));
  5981. err = 0;
  5982. out:
  5983. return err;
  5984. }
  5985. /* tp->lock is held. */
  5986. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5987. {
  5988. struct fw_info info;
  5989. const __be32 *fw_data;
  5990. int err, i;
  5991. fw_data = (void *)tp->fw->data;
  5992. /* Firmware blob starts with version numbers, followed by
  5993. start address and length. We are setting complete length.
  5994. length = end_address_of_bss - start_address_of_text.
  5995. Remainder is the blob to be loaded contiguously
  5996. from start address. */
  5997. info.fw_base = be32_to_cpu(fw_data[1]);
  5998. info.fw_len = tp->fw->size - 12;
  5999. info.fw_data = &fw_data[3];
  6000. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6001. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6002. &info);
  6003. if (err)
  6004. return err;
  6005. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6006. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6007. &info);
  6008. if (err)
  6009. return err;
  6010. /* Now startup only the RX cpu. */
  6011. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6012. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6013. for (i = 0; i < 5; i++) {
  6014. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6015. break;
  6016. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6017. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6018. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6019. udelay(1000);
  6020. }
  6021. if (i >= 5) {
  6022. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6023. "should be %08x\n", __func__,
  6024. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6025. return -ENODEV;
  6026. }
  6027. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6028. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6029. return 0;
  6030. }
  6031. /* 5705 needs a special version of the TSO firmware. */
  6032. /* tp->lock is held. */
  6033. static int tg3_load_tso_firmware(struct tg3 *tp)
  6034. {
  6035. struct fw_info info;
  6036. const __be32 *fw_data;
  6037. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6038. int err, i;
  6039. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6040. return 0;
  6041. fw_data = (void *)tp->fw->data;
  6042. /* Firmware blob starts with version numbers, followed by
  6043. start address and length. We are setting complete length.
  6044. length = end_address_of_bss - start_address_of_text.
  6045. Remainder is the blob to be loaded contiguously
  6046. from start address. */
  6047. info.fw_base = be32_to_cpu(fw_data[1]);
  6048. cpu_scratch_size = tp->fw_len;
  6049. info.fw_len = tp->fw->size - 12;
  6050. info.fw_data = &fw_data[3];
  6051. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6052. cpu_base = RX_CPU_BASE;
  6053. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6054. } else {
  6055. cpu_base = TX_CPU_BASE;
  6056. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6057. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6058. }
  6059. err = tg3_load_firmware_cpu(tp, cpu_base,
  6060. cpu_scratch_base, cpu_scratch_size,
  6061. &info);
  6062. if (err)
  6063. return err;
  6064. /* Now startup the cpu. */
  6065. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6066. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6067. for (i = 0; i < 5; i++) {
  6068. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6069. break;
  6070. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6071. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6072. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6073. udelay(1000);
  6074. }
  6075. if (i >= 5) {
  6076. netdev_err(tp->dev,
  6077. "%s fails to set CPU PC, is %08x should be %08x\n",
  6078. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6079. return -ENODEV;
  6080. }
  6081. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6082. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6083. return 0;
  6084. }
  6085. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6086. {
  6087. struct tg3 *tp = netdev_priv(dev);
  6088. struct sockaddr *addr = p;
  6089. int err = 0, skip_mac_1 = 0;
  6090. if (!is_valid_ether_addr(addr->sa_data))
  6091. return -EINVAL;
  6092. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6093. if (!netif_running(dev))
  6094. return 0;
  6095. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6096. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6097. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6098. addr0_low = tr32(MAC_ADDR_0_LOW);
  6099. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6100. addr1_low = tr32(MAC_ADDR_1_LOW);
  6101. /* Skip MAC addr 1 if ASF is using it. */
  6102. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6103. !(addr1_high == 0 && addr1_low == 0))
  6104. skip_mac_1 = 1;
  6105. }
  6106. spin_lock_bh(&tp->lock);
  6107. __tg3_set_mac_addr(tp, skip_mac_1);
  6108. spin_unlock_bh(&tp->lock);
  6109. return err;
  6110. }
  6111. /* tp->lock is held. */
  6112. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6113. dma_addr_t mapping, u32 maxlen_flags,
  6114. u32 nic_addr)
  6115. {
  6116. tg3_write_mem(tp,
  6117. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6118. ((u64) mapping >> 32));
  6119. tg3_write_mem(tp,
  6120. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6121. ((u64) mapping & 0xffffffff));
  6122. tg3_write_mem(tp,
  6123. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6124. maxlen_flags);
  6125. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6126. tg3_write_mem(tp,
  6127. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6128. nic_addr);
  6129. }
  6130. static void __tg3_set_rx_mode(struct net_device *);
  6131. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6132. {
  6133. int i;
  6134. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6135. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6136. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6137. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6138. } else {
  6139. tw32(HOSTCC_TXCOL_TICKS, 0);
  6140. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6141. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6142. }
  6143. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  6144. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6145. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6146. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6147. } else {
  6148. tw32(HOSTCC_RXCOL_TICKS, 0);
  6149. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6150. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6151. }
  6152. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6153. u32 val = ec->stats_block_coalesce_usecs;
  6154. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6155. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6156. if (!netif_carrier_ok(tp->dev))
  6157. val = 0;
  6158. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6159. }
  6160. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6161. u32 reg;
  6162. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6163. tw32(reg, ec->rx_coalesce_usecs);
  6164. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6165. tw32(reg, ec->rx_max_coalesced_frames);
  6166. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6167. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6168. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6169. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6170. tw32(reg, ec->tx_coalesce_usecs);
  6171. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6172. tw32(reg, ec->tx_max_coalesced_frames);
  6173. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6174. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6175. }
  6176. }
  6177. for (; i < tp->irq_max - 1; i++) {
  6178. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6179. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6180. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6181. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6182. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6183. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6184. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6185. }
  6186. }
  6187. }
  6188. /* tp->lock is held. */
  6189. static void tg3_rings_reset(struct tg3 *tp)
  6190. {
  6191. int i;
  6192. u32 stblk, txrcb, rxrcb, limit;
  6193. struct tg3_napi *tnapi = &tp->napi[0];
  6194. /* Disable all transmit rings but the first. */
  6195. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6196. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6197. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6198. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6199. else
  6200. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6201. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6202. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6203. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6204. BDINFO_FLAGS_DISABLED);
  6205. /* Disable all receive return rings but the first. */
  6206. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6207. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6208. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6209. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6210. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6211. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6212. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6213. else
  6214. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6215. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6216. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6217. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6218. BDINFO_FLAGS_DISABLED);
  6219. /* Disable interrupts */
  6220. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6221. /* Zero mailbox registers. */
  6222. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6223. for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
  6224. tp->napi[i].tx_prod = 0;
  6225. tp->napi[i].tx_cons = 0;
  6226. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6227. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6228. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6229. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6230. }
  6231. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
  6232. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6233. } else {
  6234. tp->napi[0].tx_prod = 0;
  6235. tp->napi[0].tx_cons = 0;
  6236. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6237. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6238. }
  6239. /* Make sure the NIC-based send BD rings are disabled. */
  6240. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6241. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6242. for (i = 0; i < 16; i++)
  6243. tw32_tx_mbox(mbox + i * 8, 0);
  6244. }
  6245. txrcb = NIC_SRAM_SEND_RCB;
  6246. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6247. /* Clear status block in ram. */
  6248. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6249. /* Set status block DMA address */
  6250. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6251. ((u64) tnapi->status_mapping >> 32));
  6252. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6253. ((u64) tnapi->status_mapping & 0xffffffff));
  6254. if (tnapi->tx_ring) {
  6255. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6256. (TG3_TX_RING_SIZE <<
  6257. BDINFO_FLAGS_MAXLEN_SHIFT),
  6258. NIC_SRAM_TX_BUFFER_DESC);
  6259. txrcb += TG3_BDINFO_SIZE;
  6260. }
  6261. if (tnapi->rx_rcb) {
  6262. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6263. (TG3_RX_RCB_RING_SIZE(tp) <<
  6264. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6265. rxrcb += TG3_BDINFO_SIZE;
  6266. }
  6267. stblk = HOSTCC_STATBLCK_RING1;
  6268. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6269. u64 mapping = (u64)tnapi->status_mapping;
  6270. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6271. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6272. /* Clear status block in ram. */
  6273. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6274. if (tnapi->tx_ring) {
  6275. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6276. (TG3_TX_RING_SIZE <<
  6277. BDINFO_FLAGS_MAXLEN_SHIFT),
  6278. NIC_SRAM_TX_BUFFER_DESC);
  6279. txrcb += TG3_BDINFO_SIZE;
  6280. }
  6281. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6282. (TG3_RX_RCB_RING_SIZE(tp) <<
  6283. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6284. stblk += 8;
  6285. rxrcb += TG3_BDINFO_SIZE;
  6286. }
  6287. }
  6288. /* tp->lock is held. */
  6289. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6290. {
  6291. u32 val, rdmac_mode;
  6292. int i, err, limit;
  6293. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  6294. tg3_disable_ints(tp);
  6295. tg3_stop_fw(tp);
  6296. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6297. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  6298. tg3_abort_hw(tp, 1);
  6299. }
  6300. if (reset_phy)
  6301. tg3_phy_reset(tp);
  6302. err = tg3_chip_reset(tp);
  6303. if (err)
  6304. return err;
  6305. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6306. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6307. val = tr32(TG3_CPMU_CTRL);
  6308. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6309. tw32(TG3_CPMU_CTRL, val);
  6310. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6311. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6312. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6313. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6314. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6315. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6316. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6317. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6318. val = tr32(TG3_CPMU_HST_ACC);
  6319. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6320. val |= CPMU_HST_ACC_MACCLK_6_25;
  6321. tw32(TG3_CPMU_HST_ACC, val);
  6322. }
  6323. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6324. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6325. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6326. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6327. tw32(PCIE_PWR_MGMT_THRESH, val);
  6328. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6329. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6330. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6331. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6332. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6333. }
  6334. if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
  6335. u32 grc_mode = tr32(GRC_MODE);
  6336. /* Access the lower 1K of PL PCIE block registers. */
  6337. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6338. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6339. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6340. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6341. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6342. tw32(GRC_MODE, grc_mode);
  6343. }
  6344. /* This works around an issue with Athlon chipsets on
  6345. * B3 tigon3 silicon. This bit has no effect on any
  6346. * other revision. But do not set this on PCI Express
  6347. * chips and don't even touch the clocks if the CPMU is present.
  6348. */
  6349. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6350. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6351. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6352. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6353. }
  6354. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6355. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6356. val = tr32(TG3PCI_PCISTATE);
  6357. val |= PCISTATE_RETRY_SAME_DMA;
  6358. tw32(TG3PCI_PCISTATE, val);
  6359. }
  6360. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6361. /* Allow reads and writes to the
  6362. * APE register and memory space.
  6363. */
  6364. val = tr32(TG3PCI_PCISTATE);
  6365. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6366. PCISTATE_ALLOW_APE_SHMEM_WR;
  6367. tw32(TG3PCI_PCISTATE, val);
  6368. }
  6369. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6370. /* Enable some hw fixes. */
  6371. val = tr32(TG3PCI_MSI_DATA);
  6372. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6373. tw32(TG3PCI_MSI_DATA, val);
  6374. }
  6375. /* Descriptor ring init may make accesses to the
  6376. * NIC SRAM area to setup the TX descriptors, so we
  6377. * can only do this after the hardware has been
  6378. * successfully reset.
  6379. */
  6380. err = tg3_init_rings(tp);
  6381. if (err)
  6382. return err;
  6383. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6384. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6385. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6386. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6387. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6388. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6389. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6390. /* This value is determined during the probe time DMA
  6391. * engine test, tg3_test_dma.
  6392. */
  6393. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6394. }
  6395. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6396. GRC_MODE_4X_NIC_SEND_RINGS |
  6397. GRC_MODE_NO_TX_PHDR_CSUM |
  6398. GRC_MODE_NO_RX_PHDR_CSUM);
  6399. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6400. /* Pseudo-header checksum is done by hardware logic and not
  6401. * the offload processers, so make the chip do the pseudo-
  6402. * header checksums on receive. For transmit it is more
  6403. * convenient to do the pseudo-header checksum in software
  6404. * as Linux does that on transmit for us in all cases.
  6405. */
  6406. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6407. tw32(GRC_MODE,
  6408. tp->grc_mode |
  6409. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6410. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6411. val = tr32(GRC_MISC_CFG);
  6412. val &= ~0xff;
  6413. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6414. tw32(GRC_MISC_CFG, val);
  6415. /* Initialize MBUF/DESC pool. */
  6416. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6417. /* Do nothing. */
  6418. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6419. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6420. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6421. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6422. else
  6423. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6424. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6425. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6426. }
  6427. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6428. int fw_len;
  6429. fw_len = tp->fw_len;
  6430. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6431. tw32(BUFMGR_MB_POOL_ADDR,
  6432. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6433. tw32(BUFMGR_MB_POOL_SIZE,
  6434. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6435. }
  6436. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6437. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6438. tp->bufmgr_config.mbuf_read_dma_low_water);
  6439. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6440. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6441. tw32(BUFMGR_MB_HIGH_WATER,
  6442. tp->bufmgr_config.mbuf_high_water);
  6443. } else {
  6444. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6445. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6446. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6447. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6448. tw32(BUFMGR_MB_HIGH_WATER,
  6449. tp->bufmgr_config.mbuf_high_water_jumbo);
  6450. }
  6451. tw32(BUFMGR_DMA_LOW_WATER,
  6452. tp->bufmgr_config.dma_low_water);
  6453. tw32(BUFMGR_DMA_HIGH_WATER,
  6454. tp->bufmgr_config.dma_high_water);
  6455. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6456. for (i = 0; i < 2000; i++) {
  6457. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6458. break;
  6459. udelay(10);
  6460. }
  6461. if (i >= 2000) {
  6462. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6463. return -ENODEV;
  6464. }
  6465. /* Setup replenish threshold. */
  6466. val = tp->rx_pending / 8;
  6467. if (val == 0)
  6468. val = 1;
  6469. else if (val > tp->rx_std_max_post)
  6470. val = tp->rx_std_max_post;
  6471. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6472. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6473. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6474. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6475. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6476. }
  6477. tw32(RCVBDI_STD_THRESH, val);
  6478. /* Initialize TG3_BDINFO's at:
  6479. * RCVDBDI_STD_BD: standard eth size rx ring
  6480. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6481. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6482. *
  6483. * like so:
  6484. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6485. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6486. * ring attribute flags
  6487. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6488. *
  6489. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6490. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6491. *
  6492. * The size of each ring is fixed in the firmware, but the location is
  6493. * configurable.
  6494. */
  6495. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6496. ((u64) tpr->rx_std_mapping >> 32));
  6497. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6498. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6499. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6500. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6501. NIC_SRAM_RX_BUFFER_DESC);
  6502. /* Disable the mini ring */
  6503. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6504. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6505. BDINFO_FLAGS_DISABLED);
  6506. /* Program the jumbo buffer descriptor ring control
  6507. * blocks on those devices that have them.
  6508. */
  6509. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6510. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6511. /* Setup replenish threshold. */
  6512. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6513. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6514. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6515. ((u64) tpr->rx_jmb_mapping >> 32));
  6516. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6517. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6518. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6519. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6520. BDINFO_FLAGS_USE_EXT_RECV);
  6521. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6522. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6523. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6524. } else {
  6525. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6526. BDINFO_FLAGS_DISABLED);
  6527. }
  6528. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6529. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6530. val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6531. (RX_STD_MAX_SIZE << 2);
  6532. else
  6533. val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT;
  6534. } else
  6535. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6536. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6537. tpr->rx_std_prod_idx = tp->rx_pending;
  6538. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6539. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6540. tp->rx_jumbo_pending : 0;
  6541. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6542. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6543. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6544. tw32(STD_REPLENISH_LWM, 32);
  6545. tw32(JMB_REPLENISH_LWM, 16);
  6546. }
  6547. tg3_rings_reset(tp);
  6548. /* Initialize MAC address and backoff seed. */
  6549. __tg3_set_mac_addr(tp, 0);
  6550. /* MTU + ethernet header + FCS + optional VLAN tag */
  6551. tw32(MAC_RX_MTU_SIZE,
  6552. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6553. /* The slot time is changed by tg3_setup_phy if we
  6554. * run at gigabit with half duplex.
  6555. */
  6556. tw32(MAC_TX_LENGTHS,
  6557. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6558. (6 << TX_LENGTHS_IPG_SHIFT) |
  6559. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6560. /* Receive rules. */
  6561. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6562. tw32(RCVLPC_CONFIG, 0x0181);
  6563. /* Calculate RDMAC_MODE setting early, we need it to determine
  6564. * the RCVLPC_STATE_ENABLE mask.
  6565. */
  6566. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6567. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6568. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6569. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6570. RDMAC_MODE_LNGREAD_ENAB);
  6571. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6572. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6573. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6574. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6575. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6576. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6577. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6578. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6579. /* If statement applies to 5705 and 5750 PCI devices only */
  6580. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6581. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6582. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6583. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6584. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6585. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6586. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6587. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6588. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6589. }
  6590. }
  6591. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6592. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6593. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6594. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6595. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6596. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6597. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6598. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6599. /* Receive/send statistics. */
  6600. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6601. val = tr32(RCVLPC_STATS_ENABLE);
  6602. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6603. tw32(RCVLPC_STATS_ENABLE, val);
  6604. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6605. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6606. val = tr32(RCVLPC_STATS_ENABLE);
  6607. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6608. tw32(RCVLPC_STATS_ENABLE, val);
  6609. } else {
  6610. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6611. }
  6612. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6613. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6614. tw32(SNDDATAI_STATSCTRL,
  6615. (SNDDATAI_SCTRL_ENABLE |
  6616. SNDDATAI_SCTRL_FASTUPD));
  6617. /* Setup host coalescing engine. */
  6618. tw32(HOSTCC_MODE, 0);
  6619. for (i = 0; i < 2000; i++) {
  6620. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6621. break;
  6622. udelay(10);
  6623. }
  6624. __tg3_set_coalesce(tp, &tp->coal);
  6625. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6626. /* Status/statistics block address. See tg3_timer,
  6627. * the tg3_periodic_fetch_stats call there, and
  6628. * tg3_get_stats to see how this works for 5705/5750 chips.
  6629. */
  6630. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6631. ((u64) tp->stats_mapping >> 32));
  6632. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6633. ((u64) tp->stats_mapping & 0xffffffff));
  6634. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6635. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6636. /* Clear statistics and status block memory areas */
  6637. for (i = NIC_SRAM_STATS_BLK;
  6638. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6639. i += sizeof(u32)) {
  6640. tg3_write_mem(tp, i, 0);
  6641. udelay(40);
  6642. }
  6643. }
  6644. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6645. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6646. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6647. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6648. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6649. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6650. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6651. /* reset to prevent losing 1st rx packet intermittently */
  6652. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6653. udelay(10);
  6654. }
  6655. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6656. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6657. else
  6658. tp->mac_mode = 0;
  6659. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6660. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6661. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6662. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6663. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6664. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6665. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6666. udelay(40);
  6667. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6668. * If TG3_FLG2_IS_NIC is zero, we should read the
  6669. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6670. * whether used as inputs or outputs, are set by boot code after
  6671. * reset.
  6672. */
  6673. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6674. u32 gpio_mask;
  6675. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6676. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6677. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6678. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6679. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6680. GRC_LCLCTRL_GPIO_OUTPUT3;
  6681. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6682. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6683. tp->grc_local_ctrl &= ~gpio_mask;
  6684. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6685. /* GPIO1 must be driven high for eeprom write protect */
  6686. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6687. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6688. GRC_LCLCTRL_GPIO_OUTPUT1);
  6689. }
  6690. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6691. udelay(100);
  6692. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6693. val = tr32(MSGINT_MODE);
  6694. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6695. tw32(MSGINT_MODE, val);
  6696. }
  6697. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6698. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6699. udelay(40);
  6700. }
  6701. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6702. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6703. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6704. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6705. WDMAC_MODE_LNGREAD_ENAB);
  6706. /* If statement applies to 5705 and 5750 PCI devices only */
  6707. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6708. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6709. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6710. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6711. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6712. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6713. /* nothing */
  6714. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6715. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6716. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6717. val |= WDMAC_MODE_RX_ACCEL;
  6718. }
  6719. }
  6720. /* Enable host coalescing bug fix */
  6721. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6722. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6723. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6724. val |= WDMAC_MODE_BURST_ALL_DATA;
  6725. tw32_f(WDMAC_MODE, val);
  6726. udelay(40);
  6727. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6728. u16 pcix_cmd;
  6729. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6730. &pcix_cmd);
  6731. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6732. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6733. pcix_cmd |= PCI_X_CMD_READ_2K;
  6734. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6735. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6736. pcix_cmd |= PCI_X_CMD_READ_2K;
  6737. }
  6738. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6739. pcix_cmd);
  6740. }
  6741. tw32_f(RDMAC_MODE, rdmac_mode);
  6742. udelay(40);
  6743. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6744. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6745. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6746. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6747. tw32(SNDDATAC_MODE,
  6748. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6749. else
  6750. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6751. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6752. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6753. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6754. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6755. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6756. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6757. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6758. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6759. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6760. tw32(SNDBDI_MODE, val);
  6761. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6762. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6763. err = tg3_load_5701_a0_firmware_fix(tp);
  6764. if (err)
  6765. return err;
  6766. }
  6767. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6768. err = tg3_load_tso_firmware(tp);
  6769. if (err)
  6770. return err;
  6771. }
  6772. tp->tx_mode = TX_MODE_ENABLE;
  6773. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6774. udelay(100);
  6775. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  6776. u32 reg = MAC_RSS_INDIR_TBL_0;
  6777. u8 *ent = (u8 *)&val;
  6778. /* Setup the indirection table */
  6779. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6780. int idx = i % sizeof(val);
  6781. ent[idx] = i % (tp->irq_cnt - 1);
  6782. if (idx == sizeof(val) - 1) {
  6783. tw32(reg, val);
  6784. reg += 4;
  6785. }
  6786. }
  6787. /* Setup the "secret" hash key. */
  6788. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  6789. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  6790. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  6791. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  6792. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  6793. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  6794. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  6795. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  6796. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  6797. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  6798. }
  6799. tp->rx_mode = RX_MODE_ENABLE;
  6800. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6801. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6802. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  6803. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  6804. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  6805. RX_MODE_RSS_IPV6_HASH_EN |
  6806. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  6807. RX_MODE_RSS_IPV4_HASH_EN |
  6808. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  6809. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6810. udelay(10);
  6811. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6812. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6813. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6814. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6815. udelay(10);
  6816. }
  6817. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6818. udelay(10);
  6819. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6820. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6821. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6822. /* Set drive transmission level to 1.2V */
  6823. /* only if the signal pre-emphasis bit is not set */
  6824. val = tr32(MAC_SERDES_CFG);
  6825. val &= 0xfffff000;
  6826. val |= 0x880;
  6827. tw32(MAC_SERDES_CFG, val);
  6828. }
  6829. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6830. tw32(MAC_SERDES_CFG, 0x616000);
  6831. }
  6832. /* Prevent chip from dropping frames when flow control
  6833. * is enabled.
  6834. */
  6835. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6836. val = 1;
  6837. else
  6838. val = 2;
  6839. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  6840. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6841. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6842. /* Use hardware link auto-negotiation */
  6843. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6844. }
  6845. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6846. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6847. u32 tmp;
  6848. tmp = tr32(SERDES_RX_CTRL);
  6849. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6850. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6851. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6852. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6853. }
  6854. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6855. if (tp->link_config.phy_is_low_power) {
  6856. tp->link_config.phy_is_low_power = 0;
  6857. tp->link_config.speed = tp->link_config.orig_speed;
  6858. tp->link_config.duplex = tp->link_config.orig_duplex;
  6859. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6860. }
  6861. err = tg3_setup_phy(tp, 0);
  6862. if (err)
  6863. return err;
  6864. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6865. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6866. u32 tmp;
  6867. /* Clear CRC stats. */
  6868. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6869. tg3_writephy(tp, MII_TG3_TEST1,
  6870. tmp | MII_TG3_TEST1_CRC_EN);
  6871. tg3_readphy(tp, 0x14, &tmp);
  6872. }
  6873. }
  6874. }
  6875. __tg3_set_rx_mode(tp->dev);
  6876. /* Initialize receive rules. */
  6877. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6878. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6879. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6880. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6881. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6882. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6883. limit = 8;
  6884. else
  6885. limit = 16;
  6886. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6887. limit -= 4;
  6888. switch (limit) {
  6889. case 16:
  6890. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6891. case 15:
  6892. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6893. case 14:
  6894. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6895. case 13:
  6896. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6897. case 12:
  6898. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6899. case 11:
  6900. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6901. case 10:
  6902. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6903. case 9:
  6904. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6905. case 8:
  6906. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6907. case 7:
  6908. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6909. case 6:
  6910. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6911. case 5:
  6912. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6913. case 4:
  6914. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6915. case 3:
  6916. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6917. case 2:
  6918. case 1:
  6919. default:
  6920. break;
  6921. }
  6922. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6923. /* Write our heartbeat update interval to APE. */
  6924. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6925. APE_HOST_HEARTBEAT_INT_DISABLE);
  6926. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6927. return 0;
  6928. }
  6929. /* Called at device open time to get the chip ready for
  6930. * packet processing. Invoked with tp->lock held.
  6931. */
  6932. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6933. {
  6934. tg3_switch_clocks(tp);
  6935. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6936. return tg3_reset_hw(tp, reset_phy);
  6937. }
  6938. #define TG3_STAT_ADD32(PSTAT, REG) \
  6939. do { u32 __val = tr32(REG); \
  6940. (PSTAT)->low += __val; \
  6941. if ((PSTAT)->low < __val) \
  6942. (PSTAT)->high += 1; \
  6943. } while (0)
  6944. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6945. {
  6946. struct tg3_hw_stats *sp = tp->hw_stats;
  6947. if (!netif_carrier_ok(tp->dev))
  6948. return;
  6949. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6950. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6951. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6952. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6953. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6954. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6955. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6956. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6957. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6958. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6959. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6960. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6961. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6962. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6963. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6964. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6965. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6966. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6967. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6968. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6969. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6970. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6971. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6972. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6973. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6974. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6975. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6976. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6977. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6978. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6979. }
  6980. static void tg3_timer(unsigned long __opaque)
  6981. {
  6982. struct tg3 *tp = (struct tg3 *) __opaque;
  6983. if (tp->irq_sync)
  6984. goto restart_timer;
  6985. spin_lock(&tp->lock);
  6986. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6987. /* All of this garbage is because when using non-tagged
  6988. * IRQ status the mailbox/status_block protocol the chip
  6989. * uses with the cpu is race prone.
  6990. */
  6991. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  6992. tw32(GRC_LOCAL_CTRL,
  6993. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6994. } else {
  6995. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6996. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  6997. }
  6998. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6999. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  7000. spin_unlock(&tp->lock);
  7001. schedule_work(&tp->reset_task);
  7002. return;
  7003. }
  7004. }
  7005. /* This part only runs once per second. */
  7006. if (!--tp->timer_counter) {
  7007. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7008. tg3_periodic_fetch_stats(tp);
  7009. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  7010. u32 mac_stat;
  7011. int phy_event;
  7012. mac_stat = tr32(MAC_STATUS);
  7013. phy_event = 0;
  7014. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  7015. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7016. phy_event = 1;
  7017. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7018. phy_event = 1;
  7019. if (phy_event)
  7020. tg3_setup_phy(tp, 0);
  7021. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  7022. u32 mac_stat = tr32(MAC_STATUS);
  7023. int need_setup = 0;
  7024. if (netif_carrier_ok(tp->dev) &&
  7025. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7026. need_setup = 1;
  7027. }
  7028. if (! netif_carrier_ok(tp->dev) &&
  7029. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7030. MAC_STATUS_SIGNAL_DET))) {
  7031. need_setup = 1;
  7032. }
  7033. if (need_setup) {
  7034. if (!tp->serdes_counter) {
  7035. tw32_f(MAC_MODE,
  7036. (tp->mac_mode &
  7037. ~MAC_MODE_PORT_MODE_MASK));
  7038. udelay(40);
  7039. tw32_f(MAC_MODE, tp->mac_mode);
  7040. udelay(40);
  7041. }
  7042. tg3_setup_phy(tp, 0);
  7043. }
  7044. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  7045. tg3_serdes_parallel_detect(tp);
  7046. tp->timer_counter = tp->timer_multiplier;
  7047. }
  7048. /* Heartbeat is only sent once every 2 seconds.
  7049. *
  7050. * The heartbeat is to tell the ASF firmware that the host
  7051. * driver is still alive. In the event that the OS crashes,
  7052. * ASF needs to reset the hardware to free up the FIFO space
  7053. * that may be filled with rx packets destined for the host.
  7054. * If the FIFO is full, ASF will no longer function properly.
  7055. *
  7056. * Unintended resets have been reported on real time kernels
  7057. * where the timer doesn't run on time. Netpoll will also have
  7058. * same problem.
  7059. *
  7060. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7061. * to check the ring condition when the heartbeat is expiring
  7062. * before doing the reset. This will prevent most unintended
  7063. * resets.
  7064. */
  7065. if (!--tp->asf_counter) {
  7066. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7067. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7068. tg3_wait_for_event_ack(tp);
  7069. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7070. FWCMD_NICDRV_ALIVE3);
  7071. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7072. /* 5 seconds timeout */
  7073. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  7074. tg3_generate_fw_event(tp);
  7075. }
  7076. tp->asf_counter = tp->asf_multiplier;
  7077. }
  7078. spin_unlock(&tp->lock);
  7079. restart_timer:
  7080. tp->timer.expires = jiffies + tp->timer_offset;
  7081. add_timer(&tp->timer);
  7082. }
  7083. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7084. {
  7085. irq_handler_t fn;
  7086. unsigned long flags;
  7087. char *name;
  7088. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7089. if (tp->irq_cnt == 1)
  7090. name = tp->dev->name;
  7091. else {
  7092. name = &tnapi->irq_lbl[0];
  7093. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7094. name[IFNAMSIZ-1] = 0;
  7095. }
  7096. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7097. fn = tg3_msi;
  7098. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7099. fn = tg3_msi_1shot;
  7100. flags = IRQF_SAMPLE_RANDOM;
  7101. } else {
  7102. fn = tg3_interrupt;
  7103. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7104. fn = tg3_interrupt_tagged;
  7105. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  7106. }
  7107. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7108. }
  7109. static int tg3_test_interrupt(struct tg3 *tp)
  7110. {
  7111. struct tg3_napi *tnapi = &tp->napi[0];
  7112. struct net_device *dev = tp->dev;
  7113. int err, i, intr_ok = 0;
  7114. u32 val;
  7115. if (!netif_running(dev))
  7116. return -ENODEV;
  7117. tg3_disable_ints(tp);
  7118. free_irq(tnapi->irq_vec, tnapi);
  7119. /*
  7120. * Turn off MSI one shot mode. Otherwise this test has no
  7121. * observable way to know whether the interrupt was delivered.
  7122. */
  7123. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7124. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  7125. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7126. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7127. tw32(MSGINT_MODE, val);
  7128. }
  7129. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7130. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7131. if (err)
  7132. return err;
  7133. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7134. tg3_enable_ints(tp);
  7135. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7136. tnapi->coal_now);
  7137. for (i = 0; i < 5; i++) {
  7138. u32 int_mbox, misc_host_ctrl;
  7139. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7140. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7141. if ((int_mbox != 0) ||
  7142. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7143. intr_ok = 1;
  7144. break;
  7145. }
  7146. msleep(10);
  7147. }
  7148. tg3_disable_ints(tp);
  7149. free_irq(tnapi->irq_vec, tnapi);
  7150. err = tg3_request_irq(tp, 0);
  7151. if (err)
  7152. return err;
  7153. if (intr_ok) {
  7154. /* Reenable MSI one shot mode. */
  7155. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7156. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  7157. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7158. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7159. tw32(MSGINT_MODE, val);
  7160. }
  7161. return 0;
  7162. }
  7163. return -EIO;
  7164. }
  7165. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7166. * successfully restored
  7167. */
  7168. static int tg3_test_msi(struct tg3 *tp)
  7169. {
  7170. int err;
  7171. u16 pci_cmd;
  7172. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7173. return 0;
  7174. /* Turn off SERR reporting in case MSI terminates with Master
  7175. * Abort.
  7176. */
  7177. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7178. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7179. pci_cmd & ~PCI_COMMAND_SERR);
  7180. err = tg3_test_interrupt(tp);
  7181. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7182. if (!err)
  7183. return 0;
  7184. /* other failures */
  7185. if (err != -EIO)
  7186. return err;
  7187. /* MSI test failed, go back to INTx mode */
  7188. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7189. "to INTx mode. Please report this failure to the PCI "
  7190. "maintainer and include system chipset information\n");
  7191. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7192. pci_disable_msi(tp->pdev);
  7193. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7194. err = tg3_request_irq(tp, 0);
  7195. if (err)
  7196. return err;
  7197. /* Need to reset the chip because the MSI cycle may have terminated
  7198. * with Master Abort.
  7199. */
  7200. tg3_full_lock(tp, 1);
  7201. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7202. err = tg3_init_hw(tp, 1);
  7203. tg3_full_unlock(tp);
  7204. if (err)
  7205. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7206. return err;
  7207. }
  7208. static int tg3_request_firmware(struct tg3 *tp)
  7209. {
  7210. const __be32 *fw_data;
  7211. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7212. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7213. tp->fw_needed);
  7214. return -ENOENT;
  7215. }
  7216. fw_data = (void *)tp->fw->data;
  7217. /* Firmware blob starts with version numbers, followed by
  7218. * start address and _full_ length including BSS sections
  7219. * (which must be longer than the actual data, of course
  7220. */
  7221. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7222. if (tp->fw_len < (tp->fw->size - 12)) {
  7223. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7224. tp->fw_len, tp->fw_needed);
  7225. release_firmware(tp->fw);
  7226. tp->fw = NULL;
  7227. return -EINVAL;
  7228. }
  7229. /* We no longer need firmware; we have it. */
  7230. tp->fw_needed = NULL;
  7231. return 0;
  7232. }
  7233. static bool tg3_enable_msix(struct tg3 *tp)
  7234. {
  7235. int i, rc, cpus = num_online_cpus();
  7236. struct msix_entry msix_ent[tp->irq_max];
  7237. if (cpus == 1)
  7238. /* Just fallback to the simpler MSI mode. */
  7239. return false;
  7240. /*
  7241. * We want as many rx rings enabled as there are cpus.
  7242. * The first MSIX vector only deals with link interrupts, etc,
  7243. * so we add one to the number of vectors we are requesting.
  7244. */
  7245. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7246. for (i = 0; i < tp->irq_max; i++) {
  7247. msix_ent[i].entry = i;
  7248. msix_ent[i].vector = 0;
  7249. }
  7250. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7251. if (rc != 0) {
  7252. if (rc < TG3_RSS_MIN_NUM_MSIX_VECS)
  7253. return false;
  7254. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7255. return false;
  7256. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7257. tp->irq_cnt, rc);
  7258. tp->irq_cnt = rc;
  7259. }
  7260. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7261. for (i = 0; i < tp->irq_max; i++)
  7262. tp->napi[i].irq_vec = msix_ent[i].vector;
  7263. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  7264. tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
  7265. tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
  7266. } else
  7267. tp->dev->real_num_tx_queues = 1;
  7268. return true;
  7269. }
  7270. static void tg3_ints_init(struct tg3 *tp)
  7271. {
  7272. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7273. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7274. /* All MSI supporting chips should support tagged
  7275. * status. Assert that this is the case.
  7276. */
  7277. netdev_warn(tp->dev,
  7278. "MSI without TAGGED_STATUS? Not using MSI\n");
  7279. goto defcfg;
  7280. }
  7281. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7282. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7283. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7284. pci_enable_msi(tp->pdev) == 0)
  7285. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7286. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7287. u32 msi_mode = tr32(MSGINT_MODE);
  7288. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7289. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7290. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7291. }
  7292. defcfg:
  7293. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7294. tp->irq_cnt = 1;
  7295. tp->napi[0].irq_vec = tp->pdev->irq;
  7296. tp->dev->real_num_tx_queues = 1;
  7297. }
  7298. }
  7299. static void tg3_ints_fini(struct tg3 *tp)
  7300. {
  7301. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7302. pci_disable_msix(tp->pdev);
  7303. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7304. pci_disable_msi(tp->pdev);
  7305. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7306. tp->tg3_flags3 &= ~TG3_FLG3_ENABLE_RSS;
  7307. }
  7308. static int tg3_open(struct net_device *dev)
  7309. {
  7310. struct tg3 *tp = netdev_priv(dev);
  7311. int i, err;
  7312. if (tp->fw_needed) {
  7313. err = tg3_request_firmware(tp);
  7314. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7315. if (err)
  7316. return err;
  7317. } else if (err) {
  7318. netdev_warn(tp->dev, "TSO capability disabled\n");
  7319. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7320. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7321. netdev_notice(tp->dev, "TSO capability restored\n");
  7322. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7323. }
  7324. }
  7325. netif_carrier_off(tp->dev);
  7326. err = tg3_set_power_state(tp, PCI_D0);
  7327. if (err)
  7328. return err;
  7329. tg3_full_lock(tp, 0);
  7330. tg3_disable_ints(tp);
  7331. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7332. tg3_full_unlock(tp);
  7333. /*
  7334. * Setup interrupts first so we know how
  7335. * many NAPI resources to allocate
  7336. */
  7337. tg3_ints_init(tp);
  7338. /* The placement of this call is tied
  7339. * to the setup and use of Host TX descriptors.
  7340. */
  7341. err = tg3_alloc_consistent(tp);
  7342. if (err)
  7343. goto err_out1;
  7344. tg3_napi_enable(tp);
  7345. for (i = 0; i < tp->irq_cnt; i++) {
  7346. struct tg3_napi *tnapi = &tp->napi[i];
  7347. err = tg3_request_irq(tp, i);
  7348. if (err) {
  7349. for (i--; i >= 0; i--)
  7350. free_irq(tnapi->irq_vec, tnapi);
  7351. break;
  7352. }
  7353. }
  7354. if (err)
  7355. goto err_out2;
  7356. tg3_full_lock(tp, 0);
  7357. err = tg3_init_hw(tp, 1);
  7358. if (err) {
  7359. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7360. tg3_free_rings(tp);
  7361. } else {
  7362. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7363. tp->timer_offset = HZ;
  7364. else
  7365. tp->timer_offset = HZ / 10;
  7366. BUG_ON(tp->timer_offset > HZ);
  7367. tp->timer_counter = tp->timer_multiplier =
  7368. (HZ / tp->timer_offset);
  7369. tp->asf_counter = tp->asf_multiplier =
  7370. ((HZ / tp->timer_offset) * 2);
  7371. init_timer(&tp->timer);
  7372. tp->timer.expires = jiffies + tp->timer_offset;
  7373. tp->timer.data = (unsigned long) tp;
  7374. tp->timer.function = tg3_timer;
  7375. }
  7376. tg3_full_unlock(tp);
  7377. if (err)
  7378. goto err_out3;
  7379. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7380. err = tg3_test_msi(tp);
  7381. if (err) {
  7382. tg3_full_lock(tp, 0);
  7383. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7384. tg3_free_rings(tp);
  7385. tg3_full_unlock(tp);
  7386. goto err_out2;
  7387. }
  7388. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7389. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  7390. (tp->tg3_flags2 & TG3_FLG2_USING_MSI) &&
  7391. (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)) {
  7392. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7393. tw32(PCIE_TRANSACTION_CFG,
  7394. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7395. }
  7396. }
  7397. tg3_phy_start(tp);
  7398. tg3_full_lock(tp, 0);
  7399. add_timer(&tp->timer);
  7400. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7401. tg3_enable_ints(tp);
  7402. tg3_full_unlock(tp);
  7403. netif_tx_start_all_queues(dev);
  7404. return 0;
  7405. err_out3:
  7406. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7407. struct tg3_napi *tnapi = &tp->napi[i];
  7408. free_irq(tnapi->irq_vec, tnapi);
  7409. }
  7410. err_out2:
  7411. tg3_napi_disable(tp);
  7412. tg3_free_consistent(tp);
  7413. err_out1:
  7414. tg3_ints_fini(tp);
  7415. return err;
  7416. }
  7417. #if 0
  7418. /*static*/ void tg3_dump_state(struct tg3 *tp)
  7419. {
  7420. u32 val32, val32_2, val32_3, val32_4, val32_5;
  7421. u16 val16;
  7422. int i;
  7423. struct tg3_hw_status *sblk = tp->napi[0]->hw_status;
  7424. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  7425. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  7426. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  7427. val16, val32);
  7428. /* MAC block */
  7429. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  7430. tr32(MAC_MODE), tr32(MAC_STATUS));
  7431. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  7432. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  7433. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  7434. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  7435. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  7436. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  7437. /* Send data initiator control block */
  7438. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  7439. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  7440. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  7441. tr32(SNDDATAI_STATSCTRL));
  7442. /* Send data completion control block */
  7443. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  7444. /* Send BD ring selector block */
  7445. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  7446. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  7447. /* Send BD initiator control block */
  7448. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  7449. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  7450. /* Send BD completion control block */
  7451. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  7452. /* Receive list placement control block */
  7453. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  7454. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  7455. printk(" RCVLPC_STATSCTRL[%08x]\n",
  7456. tr32(RCVLPC_STATSCTRL));
  7457. /* Receive data and receive BD initiator control block */
  7458. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  7459. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  7460. /* Receive data completion control block */
  7461. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  7462. tr32(RCVDCC_MODE));
  7463. /* Receive BD initiator control block */
  7464. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  7465. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  7466. /* Receive BD completion control block */
  7467. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  7468. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  7469. /* Receive list selector control block */
  7470. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  7471. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  7472. /* Mbuf cluster free block */
  7473. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  7474. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  7475. /* Host coalescing control block */
  7476. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  7477. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  7478. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  7479. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7480. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7481. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  7482. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7483. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7484. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  7485. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  7486. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  7487. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  7488. /* Memory arbiter control block */
  7489. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  7490. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  7491. /* Buffer manager control block */
  7492. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  7493. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  7494. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  7495. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  7496. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  7497. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  7498. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  7499. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  7500. /* Read DMA control block */
  7501. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  7502. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  7503. /* Write DMA control block */
  7504. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  7505. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  7506. /* DMA completion block */
  7507. printk("DEBUG: DMAC_MODE[%08x]\n",
  7508. tr32(DMAC_MODE));
  7509. /* GRC block */
  7510. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  7511. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  7512. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  7513. tr32(GRC_LOCAL_CTRL));
  7514. /* TG3_BDINFOs */
  7515. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  7516. tr32(RCVDBDI_JUMBO_BD + 0x0),
  7517. tr32(RCVDBDI_JUMBO_BD + 0x4),
  7518. tr32(RCVDBDI_JUMBO_BD + 0x8),
  7519. tr32(RCVDBDI_JUMBO_BD + 0xc));
  7520. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  7521. tr32(RCVDBDI_STD_BD + 0x0),
  7522. tr32(RCVDBDI_STD_BD + 0x4),
  7523. tr32(RCVDBDI_STD_BD + 0x8),
  7524. tr32(RCVDBDI_STD_BD + 0xc));
  7525. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  7526. tr32(RCVDBDI_MINI_BD + 0x0),
  7527. tr32(RCVDBDI_MINI_BD + 0x4),
  7528. tr32(RCVDBDI_MINI_BD + 0x8),
  7529. tr32(RCVDBDI_MINI_BD + 0xc));
  7530. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  7531. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  7532. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  7533. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  7534. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  7535. val32, val32_2, val32_3, val32_4);
  7536. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  7537. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  7538. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  7539. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  7540. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  7541. val32, val32_2, val32_3, val32_4);
  7542. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  7543. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  7544. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  7545. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  7546. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  7547. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  7548. val32, val32_2, val32_3, val32_4, val32_5);
  7549. /* SW status block */
  7550. printk(KERN_DEBUG
  7551. "Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  7552. sblk->status,
  7553. sblk->status_tag,
  7554. sblk->rx_jumbo_consumer,
  7555. sblk->rx_consumer,
  7556. sblk->rx_mini_consumer,
  7557. sblk->idx[0].rx_producer,
  7558. sblk->idx[0].tx_consumer);
  7559. /* SW statistics block */
  7560. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  7561. ((u32 *)tp->hw_stats)[0],
  7562. ((u32 *)tp->hw_stats)[1],
  7563. ((u32 *)tp->hw_stats)[2],
  7564. ((u32 *)tp->hw_stats)[3]);
  7565. /* Mailboxes */
  7566. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  7567. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  7568. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  7569. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  7570. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  7571. /* NIC side send descriptors. */
  7572. for (i = 0; i < 6; i++) {
  7573. unsigned long txd;
  7574. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7575. + (i * sizeof(struct tg3_tx_buffer_desc));
  7576. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7577. i,
  7578. readl(txd + 0x0), readl(txd + 0x4),
  7579. readl(txd + 0x8), readl(txd + 0xc));
  7580. }
  7581. /* NIC side RX descriptors. */
  7582. for (i = 0; i < 6; i++) {
  7583. unsigned long rxd;
  7584. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7585. + (i * sizeof(struct tg3_rx_buffer_desc));
  7586. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7587. i,
  7588. readl(rxd + 0x0), readl(rxd + 0x4),
  7589. readl(rxd + 0x8), readl(rxd + 0xc));
  7590. rxd += (4 * sizeof(u32));
  7591. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7592. i,
  7593. readl(rxd + 0x0), readl(rxd + 0x4),
  7594. readl(rxd + 0x8), readl(rxd + 0xc));
  7595. }
  7596. for (i = 0; i < 6; i++) {
  7597. unsigned long rxd;
  7598. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7599. + (i * sizeof(struct tg3_rx_buffer_desc));
  7600. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7601. i,
  7602. readl(rxd + 0x0), readl(rxd + 0x4),
  7603. readl(rxd + 0x8), readl(rxd + 0xc));
  7604. rxd += (4 * sizeof(u32));
  7605. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7606. i,
  7607. readl(rxd + 0x0), readl(rxd + 0x4),
  7608. readl(rxd + 0x8), readl(rxd + 0xc));
  7609. }
  7610. }
  7611. #endif
  7612. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7613. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7614. static int tg3_close(struct net_device *dev)
  7615. {
  7616. int i;
  7617. struct tg3 *tp = netdev_priv(dev);
  7618. tg3_napi_disable(tp);
  7619. cancel_work_sync(&tp->reset_task);
  7620. netif_tx_stop_all_queues(dev);
  7621. del_timer_sync(&tp->timer);
  7622. tg3_phy_stop(tp);
  7623. tg3_full_lock(tp, 1);
  7624. #if 0
  7625. tg3_dump_state(tp);
  7626. #endif
  7627. tg3_disable_ints(tp);
  7628. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7629. tg3_free_rings(tp);
  7630. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7631. tg3_full_unlock(tp);
  7632. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7633. struct tg3_napi *tnapi = &tp->napi[i];
  7634. free_irq(tnapi->irq_vec, tnapi);
  7635. }
  7636. tg3_ints_fini(tp);
  7637. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7638. sizeof(tp->net_stats_prev));
  7639. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7640. sizeof(tp->estats_prev));
  7641. tg3_free_consistent(tp);
  7642. tg3_set_power_state(tp, PCI_D3hot);
  7643. netif_carrier_off(tp->dev);
  7644. return 0;
  7645. }
  7646. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7647. {
  7648. unsigned long ret;
  7649. #if (BITS_PER_LONG == 32)
  7650. ret = val->low;
  7651. #else
  7652. ret = ((u64)val->high << 32) | ((u64)val->low);
  7653. #endif
  7654. return ret;
  7655. }
  7656. static inline u64 get_estat64(tg3_stat64_t *val)
  7657. {
  7658. return ((u64)val->high << 32) | ((u64)val->low);
  7659. }
  7660. static unsigned long calc_crc_errors(struct tg3 *tp)
  7661. {
  7662. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7663. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7664. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7665. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7666. u32 val;
  7667. spin_lock_bh(&tp->lock);
  7668. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7669. tg3_writephy(tp, MII_TG3_TEST1,
  7670. val | MII_TG3_TEST1_CRC_EN);
  7671. tg3_readphy(tp, 0x14, &val);
  7672. } else
  7673. val = 0;
  7674. spin_unlock_bh(&tp->lock);
  7675. tp->phy_crc_errors += val;
  7676. return tp->phy_crc_errors;
  7677. }
  7678. return get_stat64(&hw_stats->rx_fcs_errors);
  7679. }
  7680. #define ESTAT_ADD(member) \
  7681. estats->member = old_estats->member + \
  7682. get_estat64(&hw_stats->member)
  7683. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7684. {
  7685. struct tg3_ethtool_stats *estats = &tp->estats;
  7686. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7687. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7688. if (!hw_stats)
  7689. return old_estats;
  7690. ESTAT_ADD(rx_octets);
  7691. ESTAT_ADD(rx_fragments);
  7692. ESTAT_ADD(rx_ucast_packets);
  7693. ESTAT_ADD(rx_mcast_packets);
  7694. ESTAT_ADD(rx_bcast_packets);
  7695. ESTAT_ADD(rx_fcs_errors);
  7696. ESTAT_ADD(rx_align_errors);
  7697. ESTAT_ADD(rx_xon_pause_rcvd);
  7698. ESTAT_ADD(rx_xoff_pause_rcvd);
  7699. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7700. ESTAT_ADD(rx_xoff_entered);
  7701. ESTAT_ADD(rx_frame_too_long_errors);
  7702. ESTAT_ADD(rx_jabbers);
  7703. ESTAT_ADD(rx_undersize_packets);
  7704. ESTAT_ADD(rx_in_length_errors);
  7705. ESTAT_ADD(rx_out_length_errors);
  7706. ESTAT_ADD(rx_64_or_less_octet_packets);
  7707. ESTAT_ADD(rx_65_to_127_octet_packets);
  7708. ESTAT_ADD(rx_128_to_255_octet_packets);
  7709. ESTAT_ADD(rx_256_to_511_octet_packets);
  7710. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7711. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7712. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7713. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7714. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7715. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7716. ESTAT_ADD(tx_octets);
  7717. ESTAT_ADD(tx_collisions);
  7718. ESTAT_ADD(tx_xon_sent);
  7719. ESTAT_ADD(tx_xoff_sent);
  7720. ESTAT_ADD(tx_flow_control);
  7721. ESTAT_ADD(tx_mac_errors);
  7722. ESTAT_ADD(tx_single_collisions);
  7723. ESTAT_ADD(tx_mult_collisions);
  7724. ESTAT_ADD(tx_deferred);
  7725. ESTAT_ADD(tx_excessive_collisions);
  7726. ESTAT_ADD(tx_late_collisions);
  7727. ESTAT_ADD(tx_collide_2times);
  7728. ESTAT_ADD(tx_collide_3times);
  7729. ESTAT_ADD(tx_collide_4times);
  7730. ESTAT_ADD(tx_collide_5times);
  7731. ESTAT_ADD(tx_collide_6times);
  7732. ESTAT_ADD(tx_collide_7times);
  7733. ESTAT_ADD(tx_collide_8times);
  7734. ESTAT_ADD(tx_collide_9times);
  7735. ESTAT_ADD(tx_collide_10times);
  7736. ESTAT_ADD(tx_collide_11times);
  7737. ESTAT_ADD(tx_collide_12times);
  7738. ESTAT_ADD(tx_collide_13times);
  7739. ESTAT_ADD(tx_collide_14times);
  7740. ESTAT_ADD(tx_collide_15times);
  7741. ESTAT_ADD(tx_ucast_packets);
  7742. ESTAT_ADD(tx_mcast_packets);
  7743. ESTAT_ADD(tx_bcast_packets);
  7744. ESTAT_ADD(tx_carrier_sense_errors);
  7745. ESTAT_ADD(tx_discards);
  7746. ESTAT_ADD(tx_errors);
  7747. ESTAT_ADD(dma_writeq_full);
  7748. ESTAT_ADD(dma_write_prioq_full);
  7749. ESTAT_ADD(rxbds_empty);
  7750. ESTAT_ADD(rx_discards);
  7751. ESTAT_ADD(rx_errors);
  7752. ESTAT_ADD(rx_threshold_hit);
  7753. ESTAT_ADD(dma_readq_full);
  7754. ESTAT_ADD(dma_read_prioq_full);
  7755. ESTAT_ADD(tx_comp_queue_full);
  7756. ESTAT_ADD(ring_set_send_prod_index);
  7757. ESTAT_ADD(ring_status_update);
  7758. ESTAT_ADD(nic_irqs);
  7759. ESTAT_ADD(nic_avoided_irqs);
  7760. ESTAT_ADD(nic_tx_threshold_hit);
  7761. return estats;
  7762. }
  7763. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7764. {
  7765. struct tg3 *tp = netdev_priv(dev);
  7766. struct net_device_stats *stats = &tp->net_stats;
  7767. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7768. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7769. if (!hw_stats)
  7770. return old_stats;
  7771. stats->rx_packets = old_stats->rx_packets +
  7772. get_stat64(&hw_stats->rx_ucast_packets) +
  7773. get_stat64(&hw_stats->rx_mcast_packets) +
  7774. get_stat64(&hw_stats->rx_bcast_packets);
  7775. stats->tx_packets = old_stats->tx_packets +
  7776. get_stat64(&hw_stats->tx_ucast_packets) +
  7777. get_stat64(&hw_stats->tx_mcast_packets) +
  7778. get_stat64(&hw_stats->tx_bcast_packets);
  7779. stats->rx_bytes = old_stats->rx_bytes +
  7780. get_stat64(&hw_stats->rx_octets);
  7781. stats->tx_bytes = old_stats->tx_bytes +
  7782. get_stat64(&hw_stats->tx_octets);
  7783. stats->rx_errors = old_stats->rx_errors +
  7784. get_stat64(&hw_stats->rx_errors);
  7785. stats->tx_errors = old_stats->tx_errors +
  7786. get_stat64(&hw_stats->tx_errors) +
  7787. get_stat64(&hw_stats->tx_mac_errors) +
  7788. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7789. get_stat64(&hw_stats->tx_discards);
  7790. stats->multicast = old_stats->multicast +
  7791. get_stat64(&hw_stats->rx_mcast_packets);
  7792. stats->collisions = old_stats->collisions +
  7793. get_stat64(&hw_stats->tx_collisions);
  7794. stats->rx_length_errors = old_stats->rx_length_errors +
  7795. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7796. get_stat64(&hw_stats->rx_undersize_packets);
  7797. stats->rx_over_errors = old_stats->rx_over_errors +
  7798. get_stat64(&hw_stats->rxbds_empty);
  7799. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7800. get_stat64(&hw_stats->rx_align_errors);
  7801. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7802. get_stat64(&hw_stats->tx_discards);
  7803. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7804. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7805. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7806. calc_crc_errors(tp);
  7807. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7808. get_stat64(&hw_stats->rx_discards);
  7809. return stats;
  7810. }
  7811. static inline u32 calc_crc(unsigned char *buf, int len)
  7812. {
  7813. u32 reg;
  7814. u32 tmp;
  7815. int j, k;
  7816. reg = 0xffffffff;
  7817. for (j = 0; j < len; j++) {
  7818. reg ^= buf[j];
  7819. for (k = 0; k < 8; k++) {
  7820. tmp = reg & 0x01;
  7821. reg >>= 1;
  7822. if (tmp) {
  7823. reg ^= 0xedb88320;
  7824. }
  7825. }
  7826. }
  7827. return ~reg;
  7828. }
  7829. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7830. {
  7831. /* accept or reject all multicast frames */
  7832. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7833. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7834. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7835. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7836. }
  7837. static void __tg3_set_rx_mode(struct net_device *dev)
  7838. {
  7839. struct tg3 *tp = netdev_priv(dev);
  7840. u32 rx_mode;
  7841. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7842. RX_MODE_KEEP_VLAN_TAG);
  7843. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7844. * flag clear.
  7845. */
  7846. #if TG3_VLAN_TAG_USED
  7847. if (!tp->vlgrp &&
  7848. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7849. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7850. #else
  7851. /* By definition, VLAN is disabled always in this
  7852. * case.
  7853. */
  7854. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7855. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7856. #endif
  7857. if (dev->flags & IFF_PROMISC) {
  7858. /* Promiscuous mode. */
  7859. rx_mode |= RX_MODE_PROMISC;
  7860. } else if (dev->flags & IFF_ALLMULTI) {
  7861. /* Accept all multicast. */
  7862. tg3_set_multi (tp, 1);
  7863. } else if (netdev_mc_empty(dev)) {
  7864. /* Reject all multicast. */
  7865. tg3_set_multi (tp, 0);
  7866. } else {
  7867. /* Accept one or more multicast(s). */
  7868. struct netdev_hw_addr *ha;
  7869. u32 mc_filter[4] = { 0, };
  7870. u32 regidx;
  7871. u32 bit;
  7872. u32 crc;
  7873. netdev_for_each_mc_addr(ha, dev) {
  7874. crc = calc_crc(ha->addr, ETH_ALEN);
  7875. bit = ~crc & 0x7f;
  7876. regidx = (bit & 0x60) >> 5;
  7877. bit &= 0x1f;
  7878. mc_filter[regidx] |= (1 << bit);
  7879. }
  7880. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7881. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7882. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7883. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7884. }
  7885. if (rx_mode != tp->rx_mode) {
  7886. tp->rx_mode = rx_mode;
  7887. tw32_f(MAC_RX_MODE, rx_mode);
  7888. udelay(10);
  7889. }
  7890. }
  7891. static void tg3_set_rx_mode(struct net_device *dev)
  7892. {
  7893. struct tg3 *tp = netdev_priv(dev);
  7894. if (!netif_running(dev))
  7895. return;
  7896. tg3_full_lock(tp, 0);
  7897. __tg3_set_rx_mode(dev);
  7898. tg3_full_unlock(tp);
  7899. }
  7900. #define TG3_REGDUMP_LEN (32 * 1024)
  7901. static int tg3_get_regs_len(struct net_device *dev)
  7902. {
  7903. return TG3_REGDUMP_LEN;
  7904. }
  7905. static void tg3_get_regs(struct net_device *dev,
  7906. struct ethtool_regs *regs, void *_p)
  7907. {
  7908. u32 *p = _p;
  7909. struct tg3 *tp = netdev_priv(dev);
  7910. u8 *orig_p = _p;
  7911. int i;
  7912. regs->version = 0;
  7913. memset(p, 0, TG3_REGDUMP_LEN);
  7914. if (tp->link_config.phy_is_low_power)
  7915. return;
  7916. tg3_full_lock(tp, 0);
  7917. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7918. #define GET_REG32_LOOP(base,len) \
  7919. do { p = (u32 *)(orig_p + (base)); \
  7920. for (i = 0; i < len; i += 4) \
  7921. __GET_REG32((base) + i); \
  7922. } while (0)
  7923. #define GET_REG32_1(reg) \
  7924. do { p = (u32 *)(orig_p + (reg)); \
  7925. __GET_REG32((reg)); \
  7926. } while (0)
  7927. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7928. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7929. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7930. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7931. GET_REG32_1(SNDDATAC_MODE);
  7932. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7933. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7934. GET_REG32_1(SNDBDC_MODE);
  7935. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7936. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7937. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7938. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7939. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7940. GET_REG32_1(RCVDCC_MODE);
  7941. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7942. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7943. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7944. GET_REG32_1(MBFREE_MODE);
  7945. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7946. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7947. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7948. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7949. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7950. GET_REG32_1(RX_CPU_MODE);
  7951. GET_REG32_1(RX_CPU_STATE);
  7952. GET_REG32_1(RX_CPU_PGMCTR);
  7953. GET_REG32_1(RX_CPU_HWBKPT);
  7954. GET_REG32_1(TX_CPU_MODE);
  7955. GET_REG32_1(TX_CPU_STATE);
  7956. GET_REG32_1(TX_CPU_PGMCTR);
  7957. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7958. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7959. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7960. GET_REG32_1(DMAC_MODE);
  7961. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7962. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7963. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7964. #undef __GET_REG32
  7965. #undef GET_REG32_LOOP
  7966. #undef GET_REG32_1
  7967. tg3_full_unlock(tp);
  7968. }
  7969. static int tg3_get_eeprom_len(struct net_device *dev)
  7970. {
  7971. struct tg3 *tp = netdev_priv(dev);
  7972. return tp->nvram_size;
  7973. }
  7974. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7975. {
  7976. struct tg3 *tp = netdev_priv(dev);
  7977. int ret;
  7978. u8 *pd;
  7979. u32 i, offset, len, b_offset, b_count;
  7980. __be32 val;
  7981. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7982. return -EINVAL;
  7983. if (tp->link_config.phy_is_low_power)
  7984. return -EAGAIN;
  7985. offset = eeprom->offset;
  7986. len = eeprom->len;
  7987. eeprom->len = 0;
  7988. eeprom->magic = TG3_EEPROM_MAGIC;
  7989. if (offset & 3) {
  7990. /* adjustments to start on required 4 byte boundary */
  7991. b_offset = offset & 3;
  7992. b_count = 4 - b_offset;
  7993. if (b_count > len) {
  7994. /* i.e. offset=1 len=2 */
  7995. b_count = len;
  7996. }
  7997. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7998. if (ret)
  7999. return ret;
  8000. memcpy(data, ((char*)&val) + b_offset, b_count);
  8001. len -= b_count;
  8002. offset += b_count;
  8003. eeprom->len += b_count;
  8004. }
  8005. /* read bytes upto the last 4 byte boundary */
  8006. pd = &data[eeprom->len];
  8007. for (i = 0; i < (len - (len & 3)); i += 4) {
  8008. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8009. if (ret) {
  8010. eeprom->len += i;
  8011. return ret;
  8012. }
  8013. memcpy(pd + i, &val, 4);
  8014. }
  8015. eeprom->len += i;
  8016. if (len & 3) {
  8017. /* read last bytes not ending on 4 byte boundary */
  8018. pd = &data[eeprom->len];
  8019. b_count = len & 3;
  8020. b_offset = offset + len - b_count;
  8021. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8022. if (ret)
  8023. return ret;
  8024. memcpy(pd, &val, b_count);
  8025. eeprom->len += b_count;
  8026. }
  8027. return 0;
  8028. }
  8029. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8030. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8031. {
  8032. struct tg3 *tp = netdev_priv(dev);
  8033. int ret;
  8034. u32 offset, len, b_offset, odd_len;
  8035. u8 *buf;
  8036. __be32 start, end;
  8037. if (tp->link_config.phy_is_low_power)
  8038. return -EAGAIN;
  8039. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8040. eeprom->magic != TG3_EEPROM_MAGIC)
  8041. return -EINVAL;
  8042. offset = eeprom->offset;
  8043. len = eeprom->len;
  8044. if ((b_offset = (offset & 3))) {
  8045. /* adjustments to start on required 4 byte boundary */
  8046. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8047. if (ret)
  8048. return ret;
  8049. len += b_offset;
  8050. offset &= ~3;
  8051. if (len < 4)
  8052. len = 4;
  8053. }
  8054. odd_len = 0;
  8055. if (len & 3) {
  8056. /* adjustments to end on required 4 byte boundary */
  8057. odd_len = 1;
  8058. len = (len + 3) & ~3;
  8059. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8060. if (ret)
  8061. return ret;
  8062. }
  8063. buf = data;
  8064. if (b_offset || odd_len) {
  8065. buf = kmalloc(len, GFP_KERNEL);
  8066. if (!buf)
  8067. return -ENOMEM;
  8068. if (b_offset)
  8069. memcpy(buf, &start, 4);
  8070. if (odd_len)
  8071. memcpy(buf+len-4, &end, 4);
  8072. memcpy(buf + b_offset, data, eeprom->len);
  8073. }
  8074. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8075. if (buf != data)
  8076. kfree(buf);
  8077. return ret;
  8078. }
  8079. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8080. {
  8081. struct tg3 *tp = netdev_priv(dev);
  8082. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8083. struct phy_device *phydev;
  8084. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8085. return -EAGAIN;
  8086. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8087. return phy_ethtool_gset(phydev, cmd);
  8088. }
  8089. cmd->supported = (SUPPORTED_Autoneg);
  8090. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  8091. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8092. SUPPORTED_1000baseT_Full);
  8093. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  8094. cmd->supported |= (SUPPORTED_100baseT_Half |
  8095. SUPPORTED_100baseT_Full |
  8096. SUPPORTED_10baseT_Half |
  8097. SUPPORTED_10baseT_Full |
  8098. SUPPORTED_TP);
  8099. cmd->port = PORT_TP;
  8100. } else {
  8101. cmd->supported |= SUPPORTED_FIBRE;
  8102. cmd->port = PORT_FIBRE;
  8103. }
  8104. cmd->advertising = tp->link_config.advertising;
  8105. if (netif_running(dev)) {
  8106. cmd->speed = tp->link_config.active_speed;
  8107. cmd->duplex = tp->link_config.active_duplex;
  8108. }
  8109. cmd->phy_address = tp->phy_addr;
  8110. cmd->transceiver = XCVR_INTERNAL;
  8111. cmd->autoneg = tp->link_config.autoneg;
  8112. cmd->maxtxpkt = 0;
  8113. cmd->maxrxpkt = 0;
  8114. return 0;
  8115. }
  8116. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8117. {
  8118. struct tg3 *tp = netdev_priv(dev);
  8119. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8120. struct phy_device *phydev;
  8121. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8122. return -EAGAIN;
  8123. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8124. return phy_ethtool_sset(phydev, cmd);
  8125. }
  8126. if (cmd->autoneg != AUTONEG_ENABLE &&
  8127. cmd->autoneg != AUTONEG_DISABLE)
  8128. return -EINVAL;
  8129. if (cmd->autoneg == AUTONEG_DISABLE &&
  8130. cmd->duplex != DUPLEX_FULL &&
  8131. cmd->duplex != DUPLEX_HALF)
  8132. return -EINVAL;
  8133. if (cmd->autoneg == AUTONEG_ENABLE) {
  8134. u32 mask = ADVERTISED_Autoneg |
  8135. ADVERTISED_Pause |
  8136. ADVERTISED_Asym_Pause;
  8137. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  8138. mask |= ADVERTISED_1000baseT_Half |
  8139. ADVERTISED_1000baseT_Full;
  8140. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  8141. mask |= ADVERTISED_100baseT_Half |
  8142. ADVERTISED_100baseT_Full |
  8143. ADVERTISED_10baseT_Half |
  8144. ADVERTISED_10baseT_Full |
  8145. ADVERTISED_TP;
  8146. else
  8147. mask |= ADVERTISED_FIBRE;
  8148. if (cmd->advertising & ~mask)
  8149. return -EINVAL;
  8150. mask &= (ADVERTISED_1000baseT_Half |
  8151. ADVERTISED_1000baseT_Full |
  8152. ADVERTISED_100baseT_Half |
  8153. ADVERTISED_100baseT_Full |
  8154. ADVERTISED_10baseT_Half |
  8155. ADVERTISED_10baseT_Full);
  8156. cmd->advertising &= mask;
  8157. } else {
  8158. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  8159. if (cmd->speed != SPEED_1000)
  8160. return -EINVAL;
  8161. if (cmd->duplex != DUPLEX_FULL)
  8162. return -EINVAL;
  8163. } else {
  8164. if (cmd->speed != SPEED_100 &&
  8165. cmd->speed != SPEED_10)
  8166. return -EINVAL;
  8167. }
  8168. }
  8169. tg3_full_lock(tp, 0);
  8170. tp->link_config.autoneg = cmd->autoneg;
  8171. if (cmd->autoneg == AUTONEG_ENABLE) {
  8172. tp->link_config.advertising = (cmd->advertising |
  8173. ADVERTISED_Autoneg);
  8174. tp->link_config.speed = SPEED_INVALID;
  8175. tp->link_config.duplex = DUPLEX_INVALID;
  8176. } else {
  8177. tp->link_config.advertising = 0;
  8178. tp->link_config.speed = cmd->speed;
  8179. tp->link_config.duplex = cmd->duplex;
  8180. }
  8181. tp->link_config.orig_speed = tp->link_config.speed;
  8182. tp->link_config.orig_duplex = tp->link_config.duplex;
  8183. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8184. if (netif_running(dev))
  8185. tg3_setup_phy(tp, 1);
  8186. tg3_full_unlock(tp);
  8187. return 0;
  8188. }
  8189. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8190. {
  8191. struct tg3 *tp = netdev_priv(dev);
  8192. strcpy(info->driver, DRV_MODULE_NAME);
  8193. strcpy(info->version, DRV_MODULE_VERSION);
  8194. strcpy(info->fw_version, tp->fw_ver);
  8195. strcpy(info->bus_info, pci_name(tp->pdev));
  8196. }
  8197. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8198. {
  8199. struct tg3 *tp = netdev_priv(dev);
  8200. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8201. device_can_wakeup(&tp->pdev->dev))
  8202. wol->supported = WAKE_MAGIC;
  8203. else
  8204. wol->supported = 0;
  8205. wol->wolopts = 0;
  8206. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8207. device_can_wakeup(&tp->pdev->dev))
  8208. wol->wolopts = WAKE_MAGIC;
  8209. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8210. }
  8211. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8212. {
  8213. struct tg3 *tp = netdev_priv(dev);
  8214. struct device *dp = &tp->pdev->dev;
  8215. if (wol->wolopts & ~WAKE_MAGIC)
  8216. return -EINVAL;
  8217. if ((wol->wolopts & WAKE_MAGIC) &&
  8218. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8219. return -EINVAL;
  8220. spin_lock_bh(&tp->lock);
  8221. if (wol->wolopts & WAKE_MAGIC) {
  8222. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8223. device_set_wakeup_enable(dp, true);
  8224. } else {
  8225. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8226. device_set_wakeup_enable(dp, false);
  8227. }
  8228. spin_unlock_bh(&tp->lock);
  8229. return 0;
  8230. }
  8231. static u32 tg3_get_msglevel(struct net_device *dev)
  8232. {
  8233. struct tg3 *tp = netdev_priv(dev);
  8234. return tp->msg_enable;
  8235. }
  8236. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8237. {
  8238. struct tg3 *tp = netdev_priv(dev);
  8239. tp->msg_enable = value;
  8240. }
  8241. static int tg3_set_tso(struct net_device *dev, u32 value)
  8242. {
  8243. struct tg3 *tp = netdev_priv(dev);
  8244. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  8245. if (value)
  8246. return -EINVAL;
  8247. return 0;
  8248. }
  8249. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  8250. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  8251. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  8252. if (value) {
  8253. dev->features |= NETIF_F_TSO6;
  8254. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  8255. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8256. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  8257. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  8258. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  8259. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8260. dev->features |= NETIF_F_TSO_ECN;
  8261. } else
  8262. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  8263. }
  8264. return ethtool_op_set_tso(dev, value);
  8265. }
  8266. static int tg3_nway_reset(struct net_device *dev)
  8267. {
  8268. struct tg3 *tp = netdev_priv(dev);
  8269. int r;
  8270. if (!netif_running(dev))
  8271. return -EAGAIN;
  8272. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8273. return -EINVAL;
  8274. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8275. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8276. return -EAGAIN;
  8277. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8278. } else {
  8279. u32 bmcr;
  8280. spin_lock_bh(&tp->lock);
  8281. r = -EINVAL;
  8282. tg3_readphy(tp, MII_BMCR, &bmcr);
  8283. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8284. ((bmcr & BMCR_ANENABLE) ||
  8285. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  8286. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8287. BMCR_ANENABLE);
  8288. r = 0;
  8289. }
  8290. spin_unlock_bh(&tp->lock);
  8291. }
  8292. return r;
  8293. }
  8294. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8295. {
  8296. struct tg3 *tp = netdev_priv(dev);
  8297. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  8298. ering->rx_mini_max_pending = 0;
  8299. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8300. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  8301. else
  8302. ering->rx_jumbo_max_pending = 0;
  8303. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8304. ering->rx_pending = tp->rx_pending;
  8305. ering->rx_mini_pending = 0;
  8306. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8307. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8308. else
  8309. ering->rx_jumbo_pending = 0;
  8310. ering->tx_pending = tp->napi[0].tx_pending;
  8311. }
  8312. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8313. {
  8314. struct tg3 *tp = netdev_priv(dev);
  8315. int i, irq_sync = 0, err = 0;
  8316. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  8317. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  8318. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8319. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8320. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8321. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8322. return -EINVAL;
  8323. if (netif_running(dev)) {
  8324. tg3_phy_stop(tp);
  8325. tg3_netif_stop(tp);
  8326. irq_sync = 1;
  8327. }
  8328. tg3_full_lock(tp, irq_sync);
  8329. tp->rx_pending = ering->rx_pending;
  8330. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8331. tp->rx_pending > 63)
  8332. tp->rx_pending = 63;
  8333. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8334. for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
  8335. tp->napi[i].tx_pending = ering->tx_pending;
  8336. if (netif_running(dev)) {
  8337. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8338. err = tg3_restart_hw(tp, 1);
  8339. if (!err)
  8340. tg3_netif_start(tp);
  8341. }
  8342. tg3_full_unlock(tp);
  8343. if (irq_sync && !err)
  8344. tg3_phy_start(tp);
  8345. return err;
  8346. }
  8347. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8348. {
  8349. struct tg3 *tp = netdev_priv(dev);
  8350. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8351. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8352. epause->rx_pause = 1;
  8353. else
  8354. epause->rx_pause = 0;
  8355. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8356. epause->tx_pause = 1;
  8357. else
  8358. epause->tx_pause = 0;
  8359. }
  8360. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8361. {
  8362. struct tg3 *tp = netdev_priv(dev);
  8363. int err = 0;
  8364. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8365. u32 newadv;
  8366. struct phy_device *phydev;
  8367. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8368. if (!(phydev->supported & SUPPORTED_Pause) ||
  8369. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8370. ((epause->rx_pause && !epause->tx_pause) ||
  8371. (!epause->rx_pause && epause->tx_pause))))
  8372. return -EINVAL;
  8373. tp->link_config.flowctrl = 0;
  8374. if (epause->rx_pause) {
  8375. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8376. if (epause->tx_pause) {
  8377. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8378. newadv = ADVERTISED_Pause;
  8379. } else
  8380. newadv = ADVERTISED_Pause |
  8381. ADVERTISED_Asym_Pause;
  8382. } else if (epause->tx_pause) {
  8383. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8384. newadv = ADVERTISED_Asym_Pause;
  8385. } else
  8386. newadv = 0;
  8387. if (epause->autoneg)
  8388. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8389. else
  8390. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8391. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  8392. u32 oldadv = phydev->advertising &
  8393. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8394. if (oldadv != newadv) {
  8395. phydev->advertising &=
  8396. ~(ADVERTISED_Pause |
  8397. ADVERTISED_Asym_Pause);
  8398. phydev->advertising |= newadv;
  8399. if (phydev->autoneg) {
  8400. /*
  8401. * Always renegotiate the link to
  8402. * inform our link partner of our
  8403. * flow control settings, even if the
  8404. * flow control is forced. Let
  8405. * tg3_adjust_link() do the final
  8406. * flow control setup.
  8407. */
  8408. return phy_start_aneg(phydev);
  8409. }
  8410. }
  8411. if (!epause->autoneg)
  8412. tg3_setup_flow_control(tp, 0, 0);
  8413. } else {
  8414. tp->link_config.orig_advertising &=
  8415. ~(ADVERTISED_Pause |
  8416. ADVERTISED_Asym_Pause);
  8417. tp->link_config.orig_advertising |= newadv;
  8418. }
  8419. } else {
  8420. int irq_sync = 0;
  8421. if (netif_running(dev)) {
  8422. tg3_netif_stop(tp);
  8423. irq_sync = 1;
  8424. }
  8425. tg3_full_lock(tp, irq_sync);
  8426. if (epause->autoneg)
  8427. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8428. else
  8429. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8430. if (epause->rx_pause)
  8431. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8432. else
  8433. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8434. if (epause->tx_pause)
  8435. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8436. else
  8437. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8438. if (netif_running(dev)) {
  8439. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8440. err = tg3_restart_hw(tp, 1);
  8441. if (!err)
  8442. tg3_netif_start(tp);
  8443. }
  8444. tg3_full_unlock(tp);
  8445. }
  8446. return err;
  8447. }
  8448. static u32 tg3_get_rx_csum(struct net_device *dev)
  8449. {
  8450. struct tg3 *tp = netdev_priv(dev);
  8451. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8452. }
  8453. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8454. {
  8455. struct tg3 *tp = netdev_priv(dev);
  8456. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8457. if (data != 0)
  8458. return -EINVAL;
  8459. return 0;
  8460. }
  8461. spin_lock_bh(&tp->lock);
  8462. if (data)
  8463. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8464. else
  8465. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8466. spin_unlock_bh(&tp->lock);
  8467. return 0;
  8468. }
  8469. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8470. {
  8471. struct tg3 *tp = netdev_priv(dev);
  8472. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8473. if (data != 0)
  8474. return -EINVAL;
  8475. return 0;
  8476. }
  8477. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8478. ethtool_op_set_tx_ipv6_csum(dev, data);
  8479. else
  8480. ethtool_op_set_tx_csum(dev, data);
  8481. return 0;
  8482. }
  8483. static int tg3_get_sset_count (struct net_device *dev, int sset)
  8484. {
  8485. switch (sset) {
  8486. case ETH_SS_TEST:
  8487. return TG3_NUM_TEST;
  8488. case ETH_SS_STATS:
  8489. return TG3_NUM_STATS;
  8490. default:
  8491. return -EOPNOTSUPP;
  8492. }
  8493. }
  8494. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  8495. {
  8496. switch (stringset) {
  8497. case ETH_SS_STATS:
  8498. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8499. break;
  8500. case ETH_SS_TEST:
  8501. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8502. break;
  8503. default:
  8504. WARN_ON(1); /* we need a WARN() */
  8505. break;
  8506. }
  8507. }
  8508. static int tg3_phys_id(struct net_device *dev, u32 data)
  8509. {
  8510. struct tg3 *tp = netdev_priv(dev);
  8511. int i;
  8512. if (!netif_running(tp->dev))
  8513. return -EAGAIN;
  8514. if (data == 0)
  8515. data = UINT_MAX / 2;
  8516. for (i = 0; i < (data * 2); i++) {
  8517. if ((i % 2) == 0)
  8518. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8519. LED_CTRL_1000MBPS_ON |
  8520. LED_CTRL_100MBPS_ON |
  8521. LED_CTRL_10MBPS_ON |
  8522. LED_CTRL_TRAFFIC_OVERRIDE |
  8523. LED_CTRL_TRAFFIC_BLINK |
  8524. LED_CTRL_TRAFFIC_LED);
  8525. else
  8526. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8527. LED_CTRL_TRAFFIC_OVERRIDE);
  8528. if (msleep_interruptible(500))
  8529. break;
  8530. }
  8531. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8532. return 0;
  8533. }
  8534. static void tg3_get_ethtool_stats (struct net_device *dev,
  8535. struct ethtool_stats *estats, u64 *tmp_stats)
  8536. {
  8537. struct tg3 *tp = netdev_priv(dev);
  8538. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8539. }
  8540. #define NVRAM_TEST_SIZE 0x100
  8541. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8542. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8543. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8544. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8545. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8546. static int tg3_test_nvram(struct tg3 *tp)
  8547. {
  8548. u32 csum, magic;
  8549. __be32 *buf;
  8550. int i, j, k, err = 0, size;
  8551. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8552. return 0;
  8553. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8554. return -EIO;
  8555. if (magic == TG3_EEPROM_MAGIC)
  8556. size = NVRAM_TEST_SIZE;
  8557. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8558. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8559. TG3_EEPROM_SB_FORMAT_1) {
  8560. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8561. case TG3_EEPROM_SB_REVISION_0:
  8562. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8563. break;
  8564. case TG3_EEPROM_SB_REVISION_2:
  8565. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8566. break;
  8567. case TG3_EEPROM_SB_REVISION_3:
  8568. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8569. break;
  8570. default:
  8571. return 0;
  8572. }
  8573. } else
  8574. return 0;
  8575. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8576. size = NVRAM_SELFBOOT_HW_SIZE;
  8577. else
  8578. return -EIO;
  8579. buf = kmalloc(size, GFP_KERNEL);
  8580. if (buf == NULL)
  8581. return -ENOMEM;
  8582. err = -EIO;
  8583. for (i = 0, j = 0; i < size; i += 4, j++) {
  8584. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8585. if (err)
  8586. break;
  8587. }
  8588. if (i < size)
  8589. goto out;
  8590. /* Selfboot format */
  8591. magic = be32_to_cpu(buf[0]);
  8592. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8593. TG3_EEPROM_MAGIC_FW) {
  8594. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8595. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8596. TG3_EEPROM_SB_REVISION_2) {
  8597. /* For rev 2, the csum doesn't include the MBA. */
  8598. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8599. csum8 += buf8[i];
  8600. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8601. csum8 += buf8[i];
  8602. } else {
  8603. for (i = 0; i < size; i++)
  8604. csum8 += buf8[i];
  8605. }
  8606. if (csum8 == 0) {
  8607. err = 0;
  8608. goto out;
  8609. }
  8610. err = -EIO;
  8611. goto out;
  8612. }
  8613. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8614. TG3_EEPROM_MAGIC_HW) {
  8615. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8616. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8617. u8 *buf8 = (u8 *) buf;
  8618. /* Separate the parity bits and the data bytes. */
  8619. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8620. if ((i == 0) || (i == 8)) {
  8621. int l;
  8622. u8 msk;
  8623. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8624. parity[k++] = buf8[i] & msk;
  8625. i++;
  8626. }
  8627. else if (i == 16) {
  8628. int l;
  8629. u8 msk;
  8630. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8631. parity[k++] = buf8[i] & msk;
  8632. i++;
  8633. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8634. parity[k++] = buf8[i] & msk;
  8635. i++;
  8636. }
  8637. data[j++] = buf8[i];
  8638. }
  8639. err = -EIO;
  8640. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8641. u8 hw8 = hweight8(data[i]);
  8642. if ((hw8 & 0x1) && parity[i])
  8643. goto out;
  8644. else if (!(hw8 & 0x1) && !parity[i])
  8645. goto out;
  8646. }
  8647. err = 0;
  8648. goto out;
  8649. }
  8650. /* Bootstrap checksum at offset 0x10 */
  8651. csum = calc_crc((unsigned char *) buf, 0x10);
  8652. if (csum != be32_to_cpu(buf[0x10/4]))
  8653. goto out;
  8654. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8655. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8656. if (csum != be32_to_cpu(buf[0xfc/4]))
  8657. goto out;
  8658. err = 0;
  8659. out:
  8660. kfree(buf);
  8661. return err;
  8662. }
  8663. #define TG3_SERDES_TIMEOUT_SEC 2
  8664. #define TG3_COPPER_TIMEOUT_SEC 6
  8665. static int tg3_test_link(struct tg3 *tp)
  8666. {
  8667. int i, max;
  8668. if (!netif_running(tp->dev))
  8669. return -ENODEV;
  8670. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8671. max = TG3_SERDES_TIMEOUT_SEC;
  8672. else
  8673. max = TG3_COPPER_TIMEOUT_SEC;
  8674. for (i = 0; i < max; i++) {
  8675. if (netif_carrier_ok(tp->dev))
  8676. return 0;
  8677. if (msleep_interruptible(1000))
  8678. break;
  8679. }
  8680. return -EIO;
  8681. }
  8682. /* Only test the commonly used registers */
  8683. static int tg3_test_registers(struct tg3 *tp)
  8684. {
  8685. int i, is_5705, is_5750;
  8686. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8687. static struct {
  8688. u16 offset;
  8689. u16 flags;
  8690. #define TG3_FL_5705 0x1
  8691. #define TG3_FL_NOT_5705 0x2
  8692. #define TG3_FL_NOT_5788 0x4
  8693. #define TG3_FL_NOT_5750 0x8
  8694. u32 read_mask;
  8695. u32 write_mask;
  8696. } reg_tbl[] = {
  8697. /* MAC Control Registers */
  8698. { MAC_MODE, TG3_FL_NOT_5705,
  8699. 0x00000000, 0x00ef6f8c },
  8700. { MAC_MODE, TG3_FL_5705,
  8701. 0x00000000, 0x01ef6b8c },
  8702. { MAC_STATUS, TG3_FL_NOT_5705,
  8703. 0x03800107, 0x00000000 },
  8704. { MAC_STATUS, TG3_FL_5705,
  8705. 0x03800100, 0x00000000 },
  8706. { MAC_ADDR_0_HIGH, 0x0000,
  8707. 0x00000000, 0x0000ffff },
  8708. { MAC_ADDR_0_LOW, 0x0000,
  8709. 0x00000000, 0xffffffff },
  8710. { MAC_RX_MTU_SIZE, 0x0000,
  8711. 0x00000000, 0x0000ffff },
  8712. { MAC_TX_MODE, 0x0000,
  8713. 0x00000000, 0x00000070 },
  8714. { MAC_TX_LENGTHS, 0x0000,
  8715. 0x00000000, 0x00003fff },
  8716. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8717. 0x00000000, 0x000007fc },
  8718. { MAC_RX_MODE, TG3_FL_5705,
  8719. 0x00000000, 0x000007dc },
  8720. { MAC_HASH_REG_0, 0x0000,
  8721. 0x00000000, 0xffffffff },
  8722. { MAC_HASH_REG_1, 0x0000,
  8723. 0x00000000, 0xffffffff },
  8724. { MAC_HASH_REG_2, 0x0000,
  8725. 0x00000000, 0xffffffff },
  8726. { MAC_HASH_REG_3, 0x0000,
  8727. 0x00000000, 0xffffffff },
  8728. /* Receive Data and Receive BD Initiator Control Registers. */
  8729. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8730. 0x00000000, 0xffffffff },
  8731. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8732. 0x00000000, 0xffffffff },
  8733. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8734. 0x00000000, 0x00000003 },
  8735. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8736. 0x00000000, 0xffffffff },
  8737. { RCVDBDI_STD_BD+0, 0x0000,
  8738. 0x00000000, 0xffffffff },
  8739. { RCVDBDI_STD_BD+4, 0x0000,
  8740. 0x00000000, 0xffffffff },
  8741. { RCVDBDI_STD_BD+8, 0x0000,
  8742. 0x00000000, 0xffff0002 },
  8743. { RCVDBDI_STD_BD+0xc, 0x0000,
  8744. 0x00000000, 0xffffffff },
  8745. /* Receive BD Initiator Control Registers. */
  8746. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8747. 0x00000000, 0xffffffff },
  8748. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8749. 0x00000000, 0x000003ff },
  8750. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8751. 0x00000000, 0xffffffff },
  8752. /* Host Coalescing Control Registers. */
  8753. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8754. 0x00000000, 0x00000004 },
  8755. { HOSTCC_MODE, TG3_FL_5705,
  8756. 0x00000000, 0x000000f6 },
  8757. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8758. 0x00000000, 0xffffffff },
  8759. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8760. 0x00000000, 0x000003ff },
  8761. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8762. 0x00000000, 0xffffffff },
  8763. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8764. 0x00000000, 0x000003ff },
  8765. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8766. 0x00000000, 0xffffffff },
  8767. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8768. 0x00000000, 0x000000ff },
  8769. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8770. 0x00000000, 0xffffffff },
  8771. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8772. 0x00000000, 0x000000ff },
  8773. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8774. 0x00000000, 0xffffffff },
  8775. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8776. 0x00000000, 0xffffffff },
  8777. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8778. 0x00000000, 0xffffffff },
  8779. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8780. 0x00000000, 0x000000ff },
  8781. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8782. 0x00000000, 0xffffffff },
  8783. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8784. 0x00000000, 0x000000ff },
  8785. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8786. 0x00000000, 0xffffffff },
  8787. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8788. 0x00000000, 0xffffffff },
  8789. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8790. 0x00000000, 0xffffffff },
  8791. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8792. 0x00000000, 0xffffffff },
  8793. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8794. 0x00000000, 0xffffffff },
  8795. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8796. 0xffffffff, 0x00000000 },
  8797. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8798. 0xffffffff, 0x00000000 },
  8799. /* Buffer Manager Control Registers. */
  8800. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8801. 0x00000000, 0x007fff80 },
  8802. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8803. 0x00000000, 0x007fffff },
  8804. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8805. 0x00000000, 0x0000003f },
  8806. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8807. 0x00000000, 0x000001ff },
  8808. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8809. 0x00000000, 0x000001ff },
  8810. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8811. 0xffffffff, 0x00000000 },
  8812. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8813. 0xffffffff, 0x00000000 },
  8814. /* Mailbox Registers */
  8815. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8816. 0x00000000, 0x000001ff },
  8817. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8818. 0x00000000, 0x000001ff },
  8819. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8820. 0x00000000, 0x000007ff },
  8821. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8822. 0x00000000, 0x000001ff },
  8823. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8824. };
  8825. is_5705 = is_5750 = 0;
  8826. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8827. is_5705 = 1;
  8828. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8829. is_5750 = 1;
  8830. }
  8831. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8832. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8833. continue;
  8834. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8835. continue;
  8836. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8837. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8838. continue;
  8839. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8840. continue;
  8841. offset = (u32) reg_tbl[i].offset;
  8842. read_mask = reg_tbl[i].read_mask;
  8843. write_mask = reg_tbl[i].write_mask;
  8844. /* Save the original register content */
  8845. save_val = tr32(offset);
  8846. /* Determine the read-only value. */
  8847. read_val = save_val & read_mask;
  8848. /* Write zero to the register, then make sure the read-only bits
  8849. * are not changed and the read/write bits are all zeros.
  8850. */
  8851. tw32(offset, 0);
  8852. val = tr32(offset);
  8853. /* Test the read-only and read/write bits. */
  8854. if (((val & read_mask) != read_val) || (val & write_mask))
  8855. goto out;
  8856. /* Write ones to all the bits defined by RdMask and WrMask, then
  8857. * make sure the read-only bits are not changed and the
  8858. * read/write bits are all ones.
  8859. */
  8860. tw32(offset, read_mask | write_mask);
  8861. val = tr32(offset);
  8862. /* Test the read-only bits. */
  8863. if ((val & read_mask) != read_val)
  8864. goto out;
  8865. /* Test the read/write bits. */
  8866. if ((val & write_mask) != write_mask)
  8867. goto out;
  8868. tw32(offset, save_val);
  8869. }
  8870. return 0;
  8871. out:
  8872. if (netif_msg_hw(tp))
  8873. netdev_err(tp->dev,
  8874. "Register test failed at offset %x\n", offset);
  8875. tw32(offset, save_val);
  8876. return -EIO;
  8877. }
  8878. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8879. {
  8880. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8881. int i;
  8882. u32 j;
  8883. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8884. for (j = 0; j < len; j += 4) {
  8885. u32 val;
  8886. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8887. tg3_read_mem(tp, offset + j, &val);
  8888. if (val != test_pattern[i])
  8889. return -EIO;
  8890. }
  8891. }
  8892. return 0;
  8893. }
  8894. static int tg3_test_memory(struct tg3 *tp)
  8895. {
  8896. static struct mem_entry {
  8897. u32 offset;
  8898. u32 len;
  8899. } mem_tbl_570x[] = {
  8900. { 0x00000000, 0x00b50},
  8901. { 0x00002000, 0x1c000},
  8902. { 0xffffffff, 0x00000}
  8903. }, mem_tbl_5705[] = {
  8904. { 0x00000100, 0x0000c},
  8905. { 0x00000200, 0x00008},
  8906. { 0x00004000, 0x00800},
  8907. { 0x00006000, 0x01000},
  8908. { 0x00008000, 0x02000},
  8909. { 0x00010000, 0x0e000},
  8910. { 0xffffffff, 0x00000}
  8911. }, mem_tbl_5755[] = {
  8912. { 0x00000200, 0x00008},
  8913. { 0x00004000, 0x00800},
  8914. { 0x00006000, 0x00800},
  8915. { 0x00008000, 0x02000},
  8916. { 0x00010000, 0x0c000},
  8917. { 0xffffffff, 0x00000}
  8918. }, mem_tbl_5906[] = {
  8919. { 0x00000200, 0x00008},
  8920. { 0x00004000, 0x00400},
  8921. { 0x00006000, 0x00400},
  8922. { 0x00008000, 0x01000},
  8923. { 0x00010000, 0x01000},
  8924. { 0xffffffff, 0x00000}
  8925. }, mem_tbl_5717[] = {
  8926. { 0x00000200, 0x00008},
  8927. { 0x00010000, 0x0a000},
  8928. { 0x00020000, 0x13c00},
  8929. { 0xffffffff, 0x00000}
  8930. }, mem_tbl_57765[] = {
  8931. { 0x00000200, 0x00008},
  8932. { 0x00004000, 0x00800},
  8933. { 0x00006000, 0x09800},
  8934. { 0x00010000, 0x0a000},
  8935. { 0xffffffff, 0x00000}
  8936. };
  8937. struct mem_entry *mem_tbl;
  8938. int err = 0;
  8939. int i;
  8940. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  8941. mem_tbl = mem_tbl_5717;
  8942. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  8943. mem_tbl = mem_tbl_57765;
  8944. else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8945. mem_tbl = mem_tbl_5755;
  8946. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8947. mem_tbl = mem_tbl_5906;
  8948. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8949. mem_tbl = mem_tbl_5705;
  8950. else
  8951. mem_tbl = mem_tbl_570x;
  8952. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8953. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8954. mem_tbl[i].len)) != 0)
  8955. break;
  8956. }
  8957. return err;
  8958. }
  8959. #define TG3_MAC_LOOPBACK 0
  8960. #define TG3_PHY_LOOPBACK 1
  8961. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8962. {
  8963. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8964. u32 desc_idx, coal_now;
  8965. struct sk_buff *skb, *rx_skb;
  8966. u8 *tx_data;
  8967. dma_addr_t map;
  8968. int num_pkts, tx_len, rx_len, i, err;
  8969. struct tg3_rx_buffer_desc *desc;
  8970. struct tg3_napi *tnapi, *rnapi;
  8971. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8972. tnapi = &tp->napi[0];
  8973. rnapi = &tp->napi[0];
  8974. if (tp->irq_cnt > 1) {
  8975. rnapi = &tp->napi[1];
  8976. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  8977. tnapi = &tp->napi[1];
  8978. }
  8979. coal_now = tnapi->coal_now | rnapi->coal_now;
  8980. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8981. /* HW errata - mac loopback fails in some cases on 5780.
  8982. * Normal traffic and PHY loopback are not affected by
  8983. * errata.
  8984. */
  8985. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8986. return 0;
  8987. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8988. MAC_MODE_PORT_INT_LPBACK;
  8989. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8990. mac_mode |= MAC_MODE_LINK_POLARITY;
  8991. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8992. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8993. else
  8994. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8995. tw32(MAC_MODE, mac_mode);
  8996. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8997. u32 val;
  8998. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8999. tg3_phy_fet_toggle_apd(tp, false);
  9000. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  9001. } else
  9002. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  9003. tg3_phy_toggle_automdix(tp, 0);
  9004. tg3_writephy(tp, MII_BMCR, val);
  9005. udelay(40);
  9006. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  9007. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  9008. tg3_writephy(tp, MII_TG3_FET_PTEST,
  9009. MII_TG3_FET_PTEST_FRC_TX_LINK |
  9010. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  9011. /* The write needs to be flushed for the AC131 */
  9012. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9013. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  9014. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9015. } else
  9016. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9017. /* reset to prevent losing 1st rx packet intermittently */
  9018. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  9019. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  9020. udelay(10);
  9021. tw32_f(MAC_RX_MODE, tp->rx_mode);
  9022. }
  9023. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  9024. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  9025. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  9026. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  9027. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  9028. mac_mode |= MAC_MODE_LINK_POLARITY;
  9029. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  9030. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  9031. }
  9032. tw32(MAC_MODE, mac_mode);
  9033. }
  9034. else
  9035. return -EINVAL;
  9036. err = -EIO;
  9037. tx_len = 1514;
  9038. skb = netdev_alloc_skb(tp->dev, tx_len);
  9039. if (!skb)
  9040. return -ENOMEM;
  9041. tx_data = skb_put(skb, tx_len);
  9042. memcpy(tx_data, tp->dev->dev_addr, 6);
  9043. memset(tx_data + 6, 0x0, 8);
  9044. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  9045. for (i = 14; i < tx_len; i++)
  9046. tx_data[i] = (u8) (i & 0xff);
  9047. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9048. if (pci_dma_mapping_error(tp->pdev, map)) {
  9049. dev_kfree_skb(skb);
  9050. return -EIO;
  9051. }
  9052. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9053. rnapi->coal_now);
  9054. udelay(10);
  9055. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9056. num_pkts = 0;
  9057. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  9058. tnapi->tx_prod++;
  9059. num_pkts++;
  9060. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9061. tr32_mailbox(tnapi->prodmbox);
  9062. udelay(10);
  9063. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9064. for (i = 0; i < 35; i++) {
  9065. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9066. coal_now);
  9067. udelay(10);
  9068. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9069. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9070. if ((tx_idx == tnapi->tx_prod) &&
  9071. (rx_idx == (rx_start_idx + num_pkts)))
  9072. break;
  9073. }
  9074. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  9075. dev_kfree_skb(skb);
  9076. if (tx_idx != tnapi->tx_prod)
  9077. goto out;
  9078. if (rx_idx != rx_start_idx + num_pkts)
  9079. goto out;
  9080. desc = &rnapi->rx_rcb[rx_start_idx];
  9081. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9082. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9083. if (opaque_key != RXD_OPAQUE_RING_STD)
  9084. goto out;
  9085. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9086. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9087. goto out;
  9088. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  9089. if (rx_len != tx_len)
  9090. goto out;
  9091. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9092. map = pci_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  9093. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  9094. for (i = 14; i < tx_len; i++) {
  9095. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  9096. goto out;
  9097. }
  9098. err = 0;
  9099. /* tg3_free_rings will unmap and free the rx_skb */
  9100. out:
  9101. return err;
  9102. }
  9103. #define TG3_MAC_LOOPBACK_FAILED 1
  9104. #define TG3_PHY_LOOPBACK_FAILED 2
  9105. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  9106. TG3_PHY_LOOPBACK_FAILED)
  9107. static int tg3_test_loopback(struct tg3 *tp)
  9108. {
  9109. int err = 0;
  9110. u32 cpmuctrl = 0;
  9111. if (!netif_running(tp->dev))
  9112. return TG3_LOOPBACK_FAILED;
  9113. err = tg3_reset_hw(tp, 1);
  9114. if (err)
  9115. return TG3_LOOPBACK_FAILED;
  9116. /* Turn off gphy autopowerdown. */
  9117. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  9118. tg3_phy_toggle_apd(tp, false);
  9119. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9120. int i;
  9121. u32 status;
  9122. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9123. /* Wait for up to 40 microseconds to acquire lock. */
  9124. for (i = 0; i < 4; i++) {
  9125. status = tr32(TG3_CPMU_MUTEX_GNT);
  9126. if (status == CPMU_MUTEX_GNT_DRIVER)
  9127. break;
  9128. udelay(10);
  9129. }
  9130. if (status != CPMU_MUTEX_GNT_DRIVER)
  9131. return TG3_LOOPBACK_FAILED;
  9132. /* Turn off link-based power management. */
  9133. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9134. tw32(TG3_CPMU_CTRL,
  9135. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9136. CPMU_CTRL_LINK_AWARE_MODE));
  9137. }
  9138. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  9139. err |= TG3_MAC_LOOPBACK_FAILED;
  9140. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9141. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9142. /* Release the mutex */
  9143. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9144. }
  9145. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  9146. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  9147. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  9148. err |= TG3_PHY_LOOPBACK_FAILED;
  9149. }
  9150. /* Re-enable gphy autopowerdown. */
  9151. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  9152. tg3_phy_toggle_apd(tp, true);
  9153. return err;
  9154. }
  9155. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9156. u64 *data)
  9157. {
  9158. struct tg3 *tp = netdev_priv(dev);
  9159. if (tp->link_config.phy_is_low_power)
  9160. tg3_set_power_state(tp, PCI_D0);
  9161. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9162. if (tg3_test_nvram(tp) != 0) {
  9163. etest->flags |= ETH_TEST_FL_FAILED;
  9164. data[0] = 1;
  9165. }
  9166. if (tg3_test_link(tp) != 0) {
  9167. etest->flags |= ETH_TEST_FL_FAILED;
  9168. data[1] = 1;
  9169. }
  9170. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9171. int err, err2 = 0, irq_sync = 0;
  9172. if (netif_running(dev)) {
  9173. tg3_phy_stop(tp);
  9174. tg3_netif_stop(tp);
  9175. irq_sync = 1;
  9176. }
  9177. tg3_full_lock(tp, irq_sync);
  9178. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9179. err = tg3_nvram_lock(tp);
  9180. tg3_halt_cpu(tp, RX_CPU_BASE);
  9181. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9182. tg3_halt_cpu(tp, TX_CPU_BASE);
  9183. if (!err)
  9184. tg3_nvram_unlock(tp);
  9185. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  9186. tg3_phy_reset(tp);
  9187. if (tg3_test_registers(tp) != 0) {
  9188. etest->flags |= ETH_TEST_FL_FAILED;
  9189. data[2] = 1;
  9190. }
  9191. if (tg3_test_memory(tp) != 0) {
  9192. etest->flags |= ETH_TEST_FL_FAILED;
  9193. data[3] = 1;
  9194. }
  9195. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9196. etest->flags |= ETH_TEST_FL_FAILED;
  9197. tg3_full_unlock(tp);
  9198. if (tg3_test_interrupt(tp) != 0) {
  9199. etest->flags |= ETH_TEST_FL_FAILED;
  9200. data[5] = 1;
  9201. }
  9202. tg3_full_lock(tp, 0);
  9203. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9204. if (netif_running(dev)) {
  9205. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9206. err2 = tg3_restart_hw(tp, 1);
  9207. if (!err2)
  9208. tg3_netif_start(tp);
  9209. }
  9210. tg3_full_unlock(tp);
  9211. if (irq_sync && !err2)
  9212. tg3_phy_start(tp);
  9213. }
  9214. if (tp->link_config.phy_is_low_power)
  9215. tg3_set_power_state(tp, PCI_D3hot);
  9216. }
  9217. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9218. {
  9219. struct mii_ioctl_data *data = if_mii(ifr);
  9220. struct tg3 *tp = netdev_priv(dev);
  9221. int err;
  9222. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9223. struct phy_device *phydev;
  9224. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  9225. return -EAGAIN;
  9226. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9227. return phy_mii_ioctl(phydev, data, cmd);
  9228. }
  9229. switch(cmd) {
  9230. case SIOCGMIIPHY:
  9231. data->phy_id = tp->phy_addr;
  9232. /* fallthru */
  9233. case SIOCGMIIREG: {
  9234. u32 mii_regval;
  9235. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9236. break; /* We have no PHY */
  9237. if (tp->link_config.phy_is_low_power)
  9238. return -EAGAIN;
  9239. spin_lock_bh(&tp->lock);
  9240. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9241. spin_unlock_bh(&tp->lock);
  9242. data->val_out = mii_regval;
  9243. return err;
  9244. }
  9245. case SIOCSMIIREG:
  9246. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9247. break; /* We have no PHY */
  9248. if (tp->link_config.phy_is_low_power)
  9249. return -EAGAIN;
  9250. spin_lock_bh(&tp->lock);
  9251. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9252. spin_unlock_bh(&tp->lock);
  9253. return err;
  9254. default:
  9255. /* do nothing */
  9256. break;
  9257. }
  9258. return -EOPNOTSUPP;
  9259. }
  9260. #if TG3_VLAN_TAG_USED
  9261. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  9262. {
  9263. struct tg3 *tp = netdev_priv(dev);
  9264. if (!netif_running(dev)) {
  9265. tp->vlgrp = grp;
  9266. return;
  9267. }
  9268. tg3_netif_stop(tp);
  9269. tg3_full_lock(tp, 0);
  9270. tp->vlgrp = grp;
  9271. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  9272. __tg3_set_rx_mode(dev);
  9273. tg3_netif_start(tp);
  9274. tg3_full_unlock(tp);
  9275. }
  9276. #endif
  9277. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9278. {
  9279. struct tg3 *tp = netdev_priv(dev);
  9280. memcpy(ec, &tp->coal, sizeof(*ec));
  9281. return 0;
  9282. }
  9283. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9284. {
  9285. struct tg3 *tp = netdev_priv(dev);
  9286. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9287. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9288. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9289. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9290. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9291. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9292. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9293. }
  9294. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9295. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9296. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9297. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9298. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9299. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9300. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9301. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9302. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9303. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9304. return -EINVAL;
  9305. /* No rx interrupts will be generated if both are zero */
  9306. if ((ec->rx_coalesce_usecs == 0) &&
  9307. (ec->rx_max_coalesced_frames == 0))
  9308. return -EINVAL;
  9309. /* No tx interrupts will be generated if both are zero */
  9310. if ((ec->tx_coalesce_usecs == 0) &&
  9311. (ec->tx_max_coalesced_frames == 0))
  9312. return -EINVAL;
  9313. /* Only copy relevant parameters, ignore all others. */
  9314. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9315. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9316. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9317. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9318. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9319. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9320. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9321. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9322. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9323. if (netif_running(dev)) {
  9324. tg3_full_lock(tp, 0);
  9325. __tg3_set_coalesce(tp, &tp->coal);
  9326. tg3_full_unlock(tp);
  9327. }
  9328. return 0;
  9329. }
  9330. static const struct ethtool_ops tg3_ethtool_ops = {
  9331. .get_settings = tg3_get_settings,
  9332. .set_settings = tg3_set_settings,
  9333. .get_drvinfo = tg3_get_drvinfo,
  9334. .get_regs_len = tg3_get_regs_len,
  9335. .get_regs = tg3_get_regs,
  9336. .get_wol = tg3_get_wol,
  9337. .set_wol = tg3_set_wol,
  9338. .get_msglevel = tg3_get_msglevel,
  9339. .set_msglevel = tg3_set_msglevel,
  9340. .nway_reset = tg3_nway_reset,
  9341. .get_link = ethtool_op_get_link,
  9342. .get_eeprom_len = tg3_get_eeprom_len,
  9343. .get_eeprom = tg3_get_eeprom,
  9344. .set_eeprom = tg3_set_eeprom,
  9345. .get_ringparam = tg3_get_ringparam,
  9346. .set_ringparam = tg3_set_ringparam,
  9347. .get_pauseparam = tg3_get_pauseparam,
  9348. .set_pauseparam = tg3_set_pauseparam,
  9349. .get_rx_csum = tg3_get_rx_csum,
  9350. .set_rx_csum = tg3_set_rx_csum,
  9351. .set_tx_csum = tg3_set_tx_csum,
  9352. .set_sg = ethtool_op_set_sg,
  9353. .set_tso = tg3_set_tso,
  9354. .self_test = tg3_self_test,
  9355. .get_strings = tg3_get_strings,
  9356. .phys_id = tg3_phys_id,
  9357. .get_ethtool_stats = tg3_get_ethtool_stats,
  9358. .get_coalesce = tg3_get_coalesce,
  9359. .set_coalesce = tg3_set_coalesce,
  9360. .get_sset_count = tg3_get_sset_count,
  9361. };
  9362. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9363. {
  9364. u32 cursize, val, magic;
  9365. tp->nvram_size = EEPROM_CHIP_SIZE;
  9366. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9367. return;
  9368. if ((magic != TG3_EEPROM_MAGIC) &&
  9369. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9370. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9371. return;
  9372. /*
  9373. * Size the chip by reading offsets at increasing powers of two.
  9374. * When we encounter our validation signature, we know the addressing
  9375. * has wrapped around, and thus have our chip size.
  9376. */
  9377. cursize = 0x10;
  9378. while (cursize < tp->nvram_size) {
  9379. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9380. return;
  9381. if (val == magic)
  9382. break;
  9383. cursize <<= 1;
  9384. }
  9385. tp->nvram_size = cursize;
  9386. }
  9387. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9388. {
  9389. u32 val;
  9390. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9391. tg3_nvram_read(tp, 0, &val) != 0)
  9392. return;
  9393. /* Selfboot format */
  9394. if (val != TG3_EEPROM_MAGIC) {
  9395. tg3_get_eeprom_size(tp);
  9396. return;
  9397. }
  9398. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9399. if (val != 0) {
  9400. /* This is confusing. We want to operate on the
  9401. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9402. * call will read from NVRAM and byteswap the data
  9403. * according to the byteswapping settings for all
  9404. * other register accesses. This ensures the data we
  9405. * want will always reside in the lower 16-bits.
  9406. * However, the data in NVRAM is in LE format, which
  9407. * means the data from the NVRAM read will always be
  9408. * opposite the endianness of the CPU. The 16-bit
  9409. * byteswap then brings the data to CPU endianness.
  9410. */
  9411. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9412. return;
  9413. }
  9414. }
  9415. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9416. }
  9417. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9418. {
  9419. u32 nvcfg1;
  9420. nvcfg1 = tr32(NVRAM_CFG1);
  9421. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9422. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9423. } else {
  9424. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9425. tw32(NVRAM_CFG1, nvcfg1);
  9426. }
  9427. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9428. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9429. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9430. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9431. tp->nvram_jedecnum = JEDEC_ATMEL;
  9432. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9433. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9434. break;
  9435. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9436. tp->nvram_jedecnum = JEDEC_ATMEL;
  9437. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9438. break;
  9439. case FLASH_VENDOR_ATMEL_EEPROM:
  9440. tp->nvram_jedecnum = JEDEC_ATMEL;
  9441. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9442. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9443. break;
  9444. case FLASH_VENDOR_ST:
  9445. tp->nvram_jedecnum = JEDEC_ST;
  9446. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9447. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9448. break;
  9449. case FLASH_VENDOR_SAIFUN:
  9450. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9451. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9452. break;
  9453. case FLASH_VENDOR_SST_SMALL:
  9454. case FLASH_VENDOR_SST_LARGE:
  9455. tp->nvram_jedecnum = JEDEC_SST;
  9456. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9457. break;
  9458. }
  9459. } else {
  9460. tp->nvram_jedecnum = JEDEC_ATMEL;
  9461. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9462. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9463. }
  9464. }
  9465. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9466. {
  9467. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9468. case FLASH_5752PAGE_SIZE_256:
  9469. tp->nvram_pagesize = 256;
  9470. break;
  9471. case FLASH_5752PAGE_SIZE_512:
  9472. tp->nvram_pagesize = 512;
  9473. break;
  9474. case FLASH_5752PAGE_SIZE_1K:
  9475. tp->nvram_pagesize = 1024;
  9476. break;
  9477. case FLASH_5752PAGE_SIZE_2K:
  9478. tp->nvram_pagesize = 2048;
  9479. break;
  9480. case FLASH_5752PAGE_SIZE_4K:
  9481. tp->nvram_pagesize = 4096;
  9482. break;
  9483. case FLASH_5752PAGE_SIZE_264:
  9484. tp->nvram_pagesize = 264;
  9485. break;
  9486. case FLASH_5752PAGE_SIZE_528:
  9487. tp->nvram_pagesize = 528;
  9488. break;
  9489. }
  9490. }
  9491. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9492. {
  9493. u32 nvcfg1;
  9494. nvcfg1 = tr32(NVRAM_CFG1);
  9495. /* NVRAM protection for TPM */
  9496. if (nvcfg1 & (1 << 27))
  9497. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9498. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9499. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9500. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9501. tp->nvram_jedecnum = JEDEC_ATMEL;
  9502. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9503. break;
  9504. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9505. tp->nvram_jedecnum = JEDEC_ATMEL;
  9506. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9507. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9508. break;
  9509. case FLASH_5752VENDOR_ST_M45PE10:
  9510. case FLASH_5752VENDOR_ST_M45PE20:
  9511. case FLASH_5752VENDOR_ST_M45PE40:
  9512. tp->nvram_jedecnum = JEDEC_ST;
  9513. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9514. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9515. break;
  9516. }
  9517. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9518. tg3_nvram_get_pagesize(tp, nvcfg1);
  9519. } else {
  9520. /* For eeprom, set pagesize to maximum eeprom size */
  9521. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9522. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9523. tw32(NVRAM_CFG1, nvcfg1);
  9524. }
  9525. }
  9526. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9527. {
  9528. u32 nvcfg1, protect = 0;
  9529. nvcfg1 = tr32(NVRAM_CFG1);
  9530. /* NVRAM protection for TPM */
  9531. if (nvcfg1 & (1 << 27)) {
  9532. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9533. protect = 1;
  9534. }
  9535. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9536. switch (nvcfg1) {
  9537. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9538. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9539. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9540. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9541. tp->nvram_jedecnum = JEDEC_ATMEL;
  9542. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9543. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9544. tp->nvram_pagesize = 264;
  9545. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9546. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9547. tp->nvram_size = (protect ? 0x3e200 :
  9548. TG3_NVRAM_SIZE_512KB);
  9549. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9550. tp->nvram_size = (protect ? 0x1f200 :
  9551. TG3_NVRAM_SIZE_256KB);
  9552. else
  9553. tp->nvram_size = (protect ? 0x1f200 :
  9554. TG3_NVRAM_SIZE_128KB);
  9555. break;
  9556. case FLASH_5752VENDOR_ST_M45PE10:
  9557. case FLASH_5752VENDOR_ST_M45PE20:
  9558. case FLASH_5752VENDOR_ST_M45PE40:
  9559. tp->nvram_jedecnum = JEDEC_ST;
  9560. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9561. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9562. tp->nvram_pagesize = 256;
  9563. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9564. tp->nvram_size = (protect ?
  9565. TG3_NVRAM_SIZE_64KB :
  9566. TG3_NVRAM_SIZE_128KB);
  9567. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9568. tp->nvram_size = (protect ?
  9569. TG3_NVRAM_SIZE_64KB :
  9570. TG3_NVRAM_SIZE_256KB);
  9571. else
  9572. tp->nvram_size = (protect ?
  9573. TG3_NVRAM_SIZE_128KB :
  9574. TG3_NVRAM_SIZE_512KB);
  9575. break;
  9576. }
  9577. }
  9578. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9579. {
  9580. u32 nvcfg1;
  9581. nvcfg1 = tr32(NVRAM_CFG1);
  9582. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9583. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9584. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9585. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9586. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9587. tp->nvram_jedecnum = JEDEC_ATMEL;
  9588. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9589. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9590. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9591. tw32(NVRAM_CFG1, nvcfg1);
  9592. break;
  9593. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9594. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9595. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9596. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9597. tp->nvram_jedecnum = JEDEC_ATMEL;
  9598. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9599. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9600. tp->nvram_pagesize = 264;
  9601. break;
  9602. case FLASH_5752VENDOR_ST_M45PE10:
  9603. case FLASH_5752VENDOR_ST_M45PE20:
  9604. case FLASH_5752VENDOR_ST_M45PE40:
  9605. tp->nvram_jedecnum = JEDEC_ST;
  9606. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9607. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9608. tp->nvram_pagesize = 256;
  9609. break;
  9610. }
  9611. }
  9612. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9613. {
  9614. u32 nvcfg1, protect = 0;
  9615. nvcfg1 = tr32(NVRAM_CFG1);
  9616. /* NVRAM protection for TPM */
  9617. if (nvcfg1 & (1 << 27)) {
  9618. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9619. protect = 1;
  9620. }
  9621. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9622. switch (nvcfg1) {
  9623. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9624. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9625. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9626. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9627. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9628. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9629. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9630. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9631. tp->nvram_jedecnum = JEDEC_ATMEL;
  9632. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9633. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9634. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9635. tp->nvram_pagesize = 256;
  9636. break;
  9637. case FLASH_5761VENDOR_ST_A_M45PE20:
  9638. case FLASH_5761VENDOR_ST_A_M45PE40:
  9639. case FLASH_5761VENDOR_ST_A_M45PE80:
  9640. case FLASH_5761VENDOR_ST_A_M45PE16:
  9641. case FLASH_5761VENDOR_ST_M_M45PE20:
  9642. case FLASH_5761VENDOR_ST_M_M45PE40:
  9643. case FLASH_5761VENDOR_ST_M_M45PE80:
  9644. case FLASH_5761VENDOR_ST_M_M45PE16:
  9645. tp->nvram_jedecnum = JEDEC_ST;
  9646. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9647. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9648. tp->nvram_pagesize = 256;
  9649. break;
  9650. }
  9651. if (protect) {
  9652. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9653. } else {
  9654. switch (nvcfg1) {
  9655. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9656. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9657. case FLASH_5761VENDOR_ST_A_M45PE16:
  9658. case FLASH_5761VENDOR_ST_M_M45PE16:
  9659. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9660. break;
  9661. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9662. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9663. case FLASH_5761VENDOR_ST_A_M45PE80:
  9664. case FLASH_5761VENDOR_ST_M_M45PE80:
  9665. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9666. break;
  9667. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9668. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9669. case FLASH_5761VENDOR_ST_A_M45PE40:
  9670. case FLASH_5761VENDOR_ST_M_M45PE40:
  9671. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9672. break;
  9673. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9674. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9675. case FLASH_5761VENDOR_ST_A_M45PE20:
  9676. case FLASH_5761VENDOR_ST_M_M45PE20:
  9677. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9678. break;
  9679. }
  9680. }
  9681. }
  9682. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9683. {
  9684. tp->nvram_jedecnum = JEDEC_ATMEL;
  9685. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9686. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9687. }
  9688. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9689. {
  9690. u32 nvcfg1;
  9691. nvcfg1 = tr32(NVRAM_CFG1);
  9692. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9693. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9694. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9695. tp->nvram_jedecnum = JEDEC_ATMEL;
  9696. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9697. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9698. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9699. tw32(NVRAM_CFG1, nvcfg1);
  9700. return;
  9701. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9702. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9703. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9704. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9705. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9706. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9707. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9708. tp->nvram_jedecnum = JEDEC_ATMEL;
  9709. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9710. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9711. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9712. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9713. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9714. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9715. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9716. break;
  9717. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9718. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9719. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9720. break;
  9721. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9722. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9723. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9724. break;
  9725. }
  9726. break;
  9727. case FLASH_5752VENDOR_ST_M45PE10:
  9728. case FLASH_5752VENDOR_ST_M45PE20:
  9729. case FLASH_5752VENDOR_ST_M45PE40:
  9730. tp->nvram_jedecnum = JEDEC_ST;
  9731. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9732. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9733. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9734. case FLASH_5752VENDOR_ST_M45PE10:
  9735. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9736. break;
  9737. case FLASH_5752VENDOR_ST_M45PE20:
  9738. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9739. break;
  9740. case FLASH_5752VENDOR_ST_M45PE40:
  9741. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9742. break;
  9743. }
  9744. break;
  9745. default:
  9746. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9747. return;
  9748. }
  9749. tg3_nvram_get_pagesize(tp, nvcfg1);
  9750. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9751. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9752. }
  9753. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9754. {
  9755. u32 nvcfg1;
  9756. nvcfg1 = tr32(NVRAM_CFG1);
  9757. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9758. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9759. case FLASH_5717VENDOR_MICRO_EEPROM:
  9760. tp->nvram_jedecnum = JEDEC_ATMEL;
  9761. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9762. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9763. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9764. tw32(NVRAM_CFG1, nvcfg1);
  9765. return;
  9766. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9767. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9768. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9769. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9770. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9771. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9772. case FLASH_5717VENDOR_ATMEL_45USPT:
  9773. tp->nvram_jedecnum = JEDEC_ATMEL;
  9774. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9775. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9776. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9777. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9778. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9779. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9780. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9781. break;
  9782. default:
  9783. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9784. break;
  9785. }
  9786. break;
  9787. case FLASH_5717VENDOR_ST_M_M25PE10:
  9788. case FLASH_5717VENDOR_ST_A_M25PE10:
  9789. case FLASH_5717VENDOR_ST_M_M45PE10:
  9790. case FLASH_5717VENDOR_ST_A_M45PE10:
  9791. case FLASH_5717VENDOR_ST_M_M25PE20:
  9792. case FLASH_5717VENDOR_ST_A_M25PE20:
  9793. case FLASH_5717VENDOR_ST_M_M45PE20:
  9794. case FLASH_5717VENDOR_ST_A_M45PE20:
  9795. case FLASH_5717VENDOR_ST_25USPT:
  9796. case FLASH_5717VENDOR_ST_45USPT:
  9797. tp->nvram_jedecnum = JEDEC_ST;
  9798. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9799. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9800. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9801. case FLASH_5717VENDOR_ST_M_M25PE20:
  9802. case FLASH_5717VENDOR_ST_A_M25PE20:
  9803. case FLASH_5717VENDOR_ST_M_M45PE20:
  9804. case FLASH_5717VENDOR_ST_A_M45PE20:
  9805. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9806. break;
  9807. default:
  9808. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9809. break;
  9810. }
  9811. break;
  9812. default:
  9813. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9814. return;
  9815. }
  9816. tg3_nvram_get_pagesize(tp, nvcfg1);
  9817. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9818. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9819. }
  9820. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9821. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9822. {
  9823. tw32_f(GRC_EEPROM_ADDR,
  9824. (EEPROM_ADDR_FSM_RESET |
  9825. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9826. EEPROM_ADDR_CLKPERD_SHIFT)));
  9827. msleep(1);
  9828. /* Enable seeprom accesses. */
  9829. tw32_f(GRC_LOCAL_CTRL,
  9830. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9831. udelay(100);
  9832. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9833. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9834. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9835. if (tg3_nvram_lock(tp)) {
  9836. netdev_warn(tp->dev,
  9837. "Cannot get nvram lock, %s failed\n",
  9838. __func__);
  9839. return;
  9840. }
  9841. tg3_enable_nvram_access(tp);
  9842. tp->nvram_size = 0;
  9843. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9844. tg3_get_5752_nvram_info(tp);
  9845. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9846. tg3_get_5755_nvram_info(tp);
  9847. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9848. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9849. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9850. tg3_get_5787_nvram_info(tp);
  9851. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9852. tg3_get_5761_nvram_info(tp);
  9853. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9854. tg3_get_5906_nvram_info(tp);
  9855. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  9856. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9857. tg3_get_57780_nvram_info(tp);
  9858. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  9859. tg3_get_5717_nvram_info(tp);
  9860. else
  9861. tg3_get_nvram_info(tp);
  9862. if (tp->nvram_size == 0)
  9863. tg3_get_nvram_size(tp);
  9864. tg3_disable_nvram_access(tp);
  9865. tg3_nvram_unlock(tp);
  9866. } else {
  9867. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9868. tg3_get_eeprom_size(tp);
  9869. }
  9870. }
  9871. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9872. u32 offset, u32 len, u8 *buf)
  9873. {
  9874. int i, j, rc = 0;
  9875. u32 val;
  9876. for (i = 0; i < len; i += 4) {
  9877. u32 addr;
  9878. __be32 data;
  9879. addr = offset + i;
  9880. memcpy(&data, buf + i, 4);
  9881. /*
  9882. * The SEEPROM interface expects the data to always be opposite
  9883. * the native endian format. We accomplish this by reversing
  9884. * all the operations that would have been performed on the
  9885. * data from a call to tg3_nvram_read_be32().
  9886. */
  9887. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9888. val = tr32(GRC_EEPROM_ADDR);
  9889. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9890. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9891. EEPROM_ADDR_READ);
  9892. tw32(GRC_EEPROM_ADDR, val |
  9893. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9894. (addr & EEPROM_ADDR_ADDR_MASK) |
  9895. EEPROM_ADDR_START |
  9896. EEPROM_ADDR_WRITE);
  9897. for (j = 0; j < 1000; j++) {
  9898. val = tr32(GRC_EEPROM_ADDR);
  9899. if (val & EEPROM_ADDR_COMPLETE)
  9900. break;
  9901. msleep(1);
  9902. }
  9903. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9904. rc = -EBUSY;
  9905. break;
  9906. }
  9907. }
  9908. return rc;
  9909. }
  9910. /* offset and length are dword aligned */
  9911. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9912. u8 *buf)
  9913. {
  9914. int ret = 0;
  9915. u32 pagesize = tp->nvram_pagesize;
  9916. u32 pagemask = pagesize - 1;
  9917. u32 nvram_cmd;
  9918. u8 *tmp;
  9919. tmp = kmalloc(pagesize, GFP_KERNEL);
  9920. if (tmp == NULL)
  9921. return -ENOMEM;
  9922. while (len) {
  9923. int j;
  9924. u32 phy_addr, page_off, size;
  9925. phy_addr = offset & ~pagemask;
  9926. for (j = 0; j < pagesize; j += 4) {
  9927. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9928. (__be32 *) (tmp + j));
  9929. if (ret)
  9930. break;
  9931. }
  9932. if (ret)
  9933. break;
  9934. page_off = offset & pagemask;
  9935. size = pagesize;
  9936. if (len < size)
  9937. size = len;
  9938. len -= size;
  9939. memcpy(tmp + page_off, buf, size);
  9940. offset = offset + (pagesize - page_off);
  9941. tg3_enable_nvram_access(tp);
  9942. /*
  9943. * Before we can erase the flash page, we need
  9944. * to issue a special "write enable" command.
  9945. */
  9946. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9947. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9948. break;
  9949. /* Erase the target page */
  9950. tw32(NVRAM_ADDR, phy_addr);
  9951. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9952. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9953. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9954. break;
  9955. /* Issue another write enable to start the write. */
  9956. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9957. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9958. break;
  9959. for (j = 0; j < pagesize; j += 4) {
  9960. __be32 data;
  9961. data = *((__be32 *) (tmp + j));
  9962. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9963. tw32(NVRAM_ADDR, phy_addr + j);
  9964. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9965. NVRAM_CMD_WR;
  9966. if (j == 0)
  9967. nvram_cmd |= NVRAM_CMD_FIRST;
  9968. else if (j == (pagesize - 4))
  9969. nvram_cmd |= NVRAM_CMD_LAST;
  9970. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9971. break;
  9972. }
  9973. if (ret)
  9974. break;
  9975. }
  9976. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9977. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9978. kfree(tmp);
  9979. return ret;
  9980. }
  9981. /* offset and length are dword aligned */
  9982. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9983. u8 *buf)
  9984. {
  9985. int i, ret = 0;
  9986. for (i = 0; i < len; i += 4, offset += 4) {
  9987. u32 page_off, phy_addr, nvram_cmd;
  9988. __be32 data;
  9989. memcpy(&data, buf + i, 4);
  9990. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9991. page_off = offset % tp->nvram_pagesize;
  9992. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9993. tw32(NVRAM_ADDR, phy_addr);
  9994. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9995. if ((page_off == 0) || (i == 0))
  9996. nvram_cmd |= NVRAM_CMD_FIRST;
  9997. if (page_off == (tp->nvram_pagesize - 4))
  9998. nvram_cmd |= NVRAM_CMD_LAST;
  9999. if (i == (len - 4))
  10000. nvram_cmd |= NVRAM_CMD_LAST;
  10001. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10002. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  10003. (tp->nvram_jedecnum == JEDEC_ST) &&
  10004. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10005. if ((ret = tg3_nvram_exec_cmd(tp,
  10006. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10007. NVRAM_CMD_DONE)))
  10008. break;
  10009. }
  10010. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10011. /* We always do complete word writes to eeprom. */
  10012. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10013. }
  10014. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10015. break;
  10016. }
  10017. return ret;
  10018. }
  10019. /* offset and length are dword aligned */
  10020. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10021. {
  10022. int ret;
  10023. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10024. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10025. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10026. udelay(40);
  10027. }
  10028. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  10029. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10030. }
  10031. else {
  10032. u32 grc_mode;
  10033. ret = tg3_nvram_lock(tp);
  10034. if (ret)
  10035. return ret;
  10036. tg3_enable_nvram_access(tp);
  10037. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  10038. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  10039. tw32(NVRAM_WRITE1, 0x406);
  10040. grc_mode = tr32(GRC_MODE);
  10041. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10042. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  10043. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10044. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10045. buf);
  10046. }
  10047. else {
  10048. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10049. buf);
  10050. }
  10051. grc_mode = tr32(GRC_MODE);
  10052. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10053. tg3_disable_nvram_access(tp);
  10054. tg3_nvram_unlock(tp);
  10055. }
  10056. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10057. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10058. udelay(40);
  10059. }
  10060. return ret;
  10061. }
  10062. struct subsys_tbl_ent {
  10063. u16 subsys_vendor, subsys_devid;
  10064. u32 phy_id;
  10065. };
  10066. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10067. /* Broadcom boards. */
  10068. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10069. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10070. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10071. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10072. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10073. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10074. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10075. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10076. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10077. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10078. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10079. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10080. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10081. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10082. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10083. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10084. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10085. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10086. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10087. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10088. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10089. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10090. /* 3com boards. */
  10091. { TG3PCI_SUBVENDOR_ID_3COM,
  10092. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10093. { TG3PCI_SUBVENDOR_ID_3COM,
  10094. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10095. { TG3PCI_SUBVENDOR_ID_3COM,
  10096. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10097. { TG3PCI_SUBVENDOR_ID_3COM,
  10098. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10099. { TG3PCI_SUBVENDOR_ID_3COM,
  10100. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10101. /* DELL boards. */
  10102. { TG3PCI_SUBVENDOR_ID_DELL,
  10103. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10104. { TG3PCI_SUBVENDOR_ID_DELL,
  10105. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10106. { TG3PCI_SUBVENDOR_ID_DELL,
  10107. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10108. { TG3PCI_SUBVENDOR_ID_DELL,
  10109. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10110. /* Compaq boards. */
  10111. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10112. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10113. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10114. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10115. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10116. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10117. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10118. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10119. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10120. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10121. /* IBM boards. */
  10122. { TG3PCI_SUBVENDOR_ID_IBM,
  10123. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10124. };
  10125. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10126. {
  10127. int i;
  10128. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10129. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10130. tp->pdev->subsystem_vendor) &&
  10131. (subsys_id_to_phy_id[i].subsys_devid ==
  10132. tp->pdev->subsystem_device))
  10133. return &subsys_id_to_phy_id[i];
  10134. }
  10135. return NULL;
  10136. }
  10137. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10138. {
  10139. u32 val;
  10140. u16 pmcsr;
  10141. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10142. * so need make sure we're in D0.
  10143. */
  10144. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10145. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10146. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10147. msleep(1);
  10148. /* Make sure register accesses (indirect or otherwise)
  10149. * will function correctly.
  10150. */
  10151. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10152. tp->misc_host_ctrl);
  10153. /* The memory arbiter has to be enabled in order for SRAM accesses
  10154. * to succeed. Normally on powerup the tg3 chip firmware will make
  10155. * sure it is enabled, but other entities such as system netboot
  10156. * code might disable it.
  10157. */
  10158. val = tr32(MEMARB_MODE);
  10159. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10160. tp->phy_id = TG3_PHY_ID_INVALID;
  10161. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10162. /* Assume an onboard device and WOL capable by default. */
  10163. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10164. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10165. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10166. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10167. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10168. }
  10169. val = tr32(VCPU_CFGSHDW);
  10170. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10171. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10172. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10173. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10174. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10175. goto done;
  10176. }
  10177. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10178. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10179. u32 nic_cfg, led_cfg;
  10180. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10181. int eeprom_phy_serdes = 0;
  10182. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10183. tp->nic_sram_data_cfg = nic_cfg;
  10184. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10185. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10186. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10187. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10188. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10189. (ver > 0) && (ver < 0x100))
  10190. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10191. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10192. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10193. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10194. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10195. eeprom_phy_serdes = 1;
  10196. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10197. if (nic_phy_id != 0) {
  10198. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10199. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10200. eeprom_phy_id = (id1 >> 16) << 10;
  10201. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10202. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10203. } else
  10204. eeprom_phy_id = 0;
  10205. tp->phy_id = eeprom_phy_id;
  10206. if (eeprom_phy_serdes) {
  10207. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10208. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10209. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  10210. else
  10211. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10212. }
  10213. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10214. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10215. SHASTA_EXT_LED_MODE_MASK);
  10216. else
  10217. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10218. switch (led_cfg) {
  10219. default:
  10220. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10221. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10222. break;
  10223. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10224. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10225. break;
  10226. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10227. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10228. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10229. * read on some older 5700/5701 bootcode.
  10230. */
  10231. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10232. ASIC_REV_5700 ||
  10233. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10234. ASIC_REV_5701)
  10235. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10236. break;
  10237. case SHASTA_EXT_LED_SHARED:
  10238. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10239. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10240. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10241. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10242. LED_CTRL_MODE_PHY_2);
  10243. break;
  10244. case SHASTA_EXT_LED_MAC:
  10245. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10246. break;
  10247. case SHASTA_EXT_LED_COMBO:
  10248. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10249. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10250. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10251. LED_CTRL_MODE_PHY_2);
  10252. break;
  10253. }
  10254. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10255. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10256. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10257. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10258. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10259. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10260. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10261. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10262. if ((tp->pdev->subsystem_vendor ==
  10263. PCI_VENDOR_ID_ARIMA) &&
  10264. (tp->pdev->subsystem_device == 0x205a ||
  10265. tp->pdev->subsystem_device == 0x2063))
  10266. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10267. } else {
  10268. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10269. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10270. }
  10271. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10272. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10273. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10274. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10275. }
  10276. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10277. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10278. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10279. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  10280. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10281. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10282. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10283. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10284. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10285. if (cfg2 & (1 << 17))
  10286. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  10287. /* serdes signal pre-emphasis in register 0x590 set by */
  10288. /* bootcode if bit 18 is set */
  10289. if (cfg2 & (1 << 18))
  10290. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  10291. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10292. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10293. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10294. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  10295. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10296. u32 cfg3;
  10297. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10298. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10299. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10300. }
  10301. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10302. tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
  10303. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10304. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10305. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10306. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10307. }
  10308. done:
  10309. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  10310. device_set_wakeup_enable(&tp->pdev->dev,
  10311. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10312. }
  10313. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10314. {
  10315. int i;
  10316. u32 val;
  10317. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10318. tw32(OTP_CTRL, cmd);
  10319. /* Wait for up to 1 ms for command to execute. */
  10320. for (i = 0; i < 100; i++) {
  10321. val = tr32(OTP_STATUS);
  10322. if (val & OTP_STATUS_CMD_DONE)
  10323. break;
  10324. udelay(10);
  10325. }
  10326. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10327. }
  10328. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10329. * configuration is a 32-bit value that straddles the alignment boundary.
  10330. * We do two 32-bit reads and then shift and merge the results.
  10331. */
  10332. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10333. {
  10334. u32 bhalf_otp, thalf_otp;
  10335. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10336. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10337. return 0;
  10338. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10339. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10340. return 0;
  10341. thalf_otp = tr32(OTP_READ_DATA);
  10342. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10343. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10344. return 0;
  10345. bhalf_otp = tr32(OTP_READ_DATA);
  10346. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10347. }
  10348. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10349. {
  10350. u32 hw_phy_id_1, hw_phy_id_2;
  10351. u32 hw_phy_id, hw_phy_id_masked;
  10352. int err;
  10353. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10354. return tg3_phy_init(tp);
  10355. /* Reading the PHY ID register can conflict with ASF
  10356. * firmware access to the PHY hardware.
  10357. */
  10358. err = 0;
  10359. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10360. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10361. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10362. } else {
  10363. /* Now read the physical PHY_ID from the chip and verify
  10364. * that it is sane. If it doesn't look good, we fall back
  10365. * to either the hard-coded table based PHY_ID and failing
  10366. * that the value found in the eeprom area.
  10367. */
  10368. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10369. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10370. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10371. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10372. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10373. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10374. }
  10375. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10376. tp->phy_id = hw_phy_id;
  10377. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10378. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10379. else
  10380. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  10381. } else {
  10382. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10383. /* Do nothing, phy ID already set up in
  10384. * tg3_get_eeprom_hw_cfg().
  10385. */
  10386. } else {
  10387. struct subsys_tbl_ent *p;
  10388. /* No eeprom signature? Try the hardcoded
  10389. * subsys device table.
  10390. */
  10391. p = tg3_lookup_by_subsys(tp);
  10392. if (!p)
  10393. return -ENODEV;
  10394. tp->phy_id = p->phy_id;
  10395. if (!tp->phy_id ||
  10396. tp->phy_id == TG3_PHY_ID_BCM8002)
  10397. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10398. }
  10399. }
  10400. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  10401. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10402. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10403. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10404. tg3_readphy(tp, MII_BMSR, &bmsr);
  10405. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10406. (bmsr & BMSR_LSTATUS))
  10407. goto skip_phy_reset;
  10408. err = tg3_phy_reset(tp);
  10409. if (err)
  10410. return err;
  10411. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10412. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10413. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10414. tg3_ctrl = 0;
  10415. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  10416. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10417. MII_TG3_CTRL_ADV_1000_FULL);
  10418. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10419. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10420. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10421. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10422. }
  10423. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10424. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10425. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10426. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10427. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10428. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10429. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10430. tg3_writephy(tp, MII_BMCR,
  10431. BMCR_ANENABLE | BMCR_ANRESTART);
  10432. }
  10433. tg3_phy_set_wirespeed(tp);
  10434. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10435. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10436. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10437. }
  10438. skip_phy_reset:
  10439. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10440. err = tg3_init_5401phy_dsp(tp);
  10441. if (err)
  10442. return err;
  10443. err = tg3_init_5401phy_dsp(tp);
  10444. }
  10445. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  10446. tp->link_config.advertising =
  10447. (ADVERTISED_1000baseT_Half |
  10448. ADVERTISED_1000baseT_Full |
  10449. ADVERTISED_Autoneg |
  10450. ADVERTISED_FIBRE);
  10451. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  10452. tp->link_config.advertising &=
  10453. ~(ADVERTISED_1000baseT_Half |
  10454. ADVERTISED_1000baseT_Full);
  10455. return err;
  10456. }
  10457. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10458. {
  10459. u8 vpd_data[TG3_NVM_VPD_LEN];
  10460. unsigned int block_end, rosize, len;
  10461. int j, i = 0;
  10462. u32 magic;
  10463. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10464. tg3_nvram_read(tp, 0x0, &magic))
  10465. goto out_not_found;
  10466. if (magic == TG3_EEPROM_MAGIC) {
  10467. for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
  10468. u32 tmp;
  10469. /* The data is in little-endian format in NVRAM.
  10470. * Use the big-endian read routines to preserve
  10471. * the byte order as it exists in NVRAM.
  10472. */
  10473. if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
  10474. goto out_not_found;
  10475. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10476. }
  10477. } else {
  10478. ssize_t cnt;
  10479. unsigned int pos = 0;
  10480. for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
  10481. cnt = pci_read_vpd(tp->pdev, pos,
  10482. TG3_NVM_VPD_LEN - pos,
  10483. &vpd_data[pos]);
  10484. if (cnt == -ETIMEDOUT || -EINTR)
  10485. cnt = 0;
  10486. else if (cnt < 0)
  10487. goto out_not_found;
  10488. }
  10489. if (pos != TG3_NVM_VPD_LEN)
  10490. goto out_not_found;
  10491. }
  10492. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10493. PCI_VPD_LRDT_RO_DATA);
  10494. if (i < 0)
  10495. goto out_not_found;
  10496. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10497. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10498. i += PCI_VPD_LRDT_TAG_SIZE;
  10499. if (block_end > TG3_NVM_VPD_LEN)
  10500. goto out_not_found;
  10501. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10502. PCI_VPD_RO_KEYWORD_MFR_ID);
  10503. if (j > 0) {
  10504. len = pci_vpd_info_field_size(&vpd_data[j]);
  10505. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10506. if (j + len > block_end || len != 4 ||
  10507. memcmp(&vpd_data[j], "1028", 4))
  10508. goto partno;
  10509. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10510. PCI_VPD_RO_KEYWORD_VENDOR0);
  10511. if (j < 0)
  10512. goto partno;
  10513. len = pci_vpd_info_field_size(&vpd_data[j]);
  10514. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10515. if (j + len > block_end)
  10516. goto partno;
  10517. memcpy(tp->fw_ver, &vpd_data[j], len);
  10518. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10519. }
  10520. partno:
  10521. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10522. PCI_VPD_RO_KEYWORD_PARTNO);
  10523. if (i < 0)
  10524. goto out_not_found;
  10525. len = pci_vpd_info_field_size(&vpd_data[i]);
  10526. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10527. if (len > TG3_BPN_SIZE ||
  10528. (len + i) > TG3_NVM_VPD_LEN)
  10529. goto out_not_found;
  10530. memcpy(tp->board_part_number, &vpd_data[i], len);
  10531. return;
  10532. out_not_found:
  10533. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10534. strcpy(tp->board_part_number, "BCM95906");
  10535. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10536. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10537. strcpy(tp->board_part_number, "BCM57780");
  10538. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10539. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10540. strcpy(tp->board_part_number, "BCM57760");
  10541. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10542. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10543. strcpy(tp->board_part_number, "BCM57790");
  10544. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10545. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10546. strcpy(tp->board_part_number, "BCM57788");
  10547. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10548. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10549. strcpy(tp->board_part_number, "BCM57761");
  10550. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10551. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10552. strcpy(tp->board_part_number, "BCM57765");
  10553. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10554. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10555. strcpy(tp->board_part_number, "BCM57781");
  10556. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10557. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10558. strcpy(tp->board_part_number, "BCM57785");
  10559. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10560. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10561. strcpy(tp->board_part_number, "BCM57791");
  10562. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10563. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10564. strcpy(tp->board_part_number, "BCM57795");
  10565. else
  10566. strcpy(tp->board_part_number, "none");
  10567. }
  10568. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10569. {
  10570. u32 val;
  10571. if (tg3_nvram_read(tp, offset, &val) ||
  10572. (val & 0xfc000000) != 0x0c000000 ||
  10573. tg3_nvram_read(tp, offset + 4, &val) ||
  10574. val != 0)
  10575. return 0;
  10576. return 1;
  10577. }
  10578. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10579. {
  10580. u32 val, offset, start, ver_offset;
  10581. int i, dst_off;
  10582. bool newver = false;
  10583. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10584. tg3_nvram_read(tp, 0x4, &start))
  10585. return;
  10586. offset = tg3_nvram_logical_addr(tp, offset);
  10587. if (tg3_nvram_read(tp, offset, &val))
  10588. return;
  10589. if ((val & 0xfc000000) == 0x0c000000) {
  10590. if (tg3_nvram_read(tp, offset + 4, &val))
  10591. return;
  10592. if (val == 0)
  10593. newver = true;
  10594. }
  10595. dst_off = strlen(tp->fw_ver);
  10596. if (newver) {
  10597. if (TG3_VER_SIZE - dst_off < 16 ||
  10598. tg3_nvram_read(tp, offset + 8, &ver_offset))
  10599. return;
  10600. offset = offset + ver_offset - start;
  10601. for (i = 0; i < 16; i += 4) {
  10602. __be32 v;
  10603. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10604. return;
  10605. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  10606. }
  10607. } else {
  10608. u32 major, minor;
  10609. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10610. return;
  10611. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10612. TG3_NVM_BCVER_MAJSFT;
  10613. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10614. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  10615. "v%d.%02d", major, minor);
  10616. }
  10617. }
  10618. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10619. {
  10620. u32 val, major, minor;
  10621. /* Use native endian representation */
  10622. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10623. return;
  10624. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10625. TG3_NVM_HWSB_CFG1_MAJSFT;
  10626. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10627. TG3_NVM_HWSB_CFG1_MINSFT;
  10628. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10629. }
  10630. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10631. {
  10632. u32 offset, major, minor, build;
  10633. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  10634. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10635. return;
  10636. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10637. case TG3_EEPROM_SB_REVISION_0:
  10638. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10639. break;
  10640. case TG3_EEPROM_SB_REVISION_2:
  10641. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10642. break;
  10643. case TG3_EEPROM_SB_REVISION_3:
  10644. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10645. break;
  10646. case TG3_EEPROM_SB_REVISION_4:
  10647. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  10648. break;
  10649. case TG3_EEPROM_SB_REVISION_5:
  10650. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  10651. break;
  10652. default:
  10653. return;
  10654. }
  10655. if (tg3_nvram_read(tp, offset, &val))
  10656. return;
  10657. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10658. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10659. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10660. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10661. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10662. if (minor > 99 || build > 26)
  10663. return;
  10664. offset = strlen(tp->fw_ver);
  10665. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  10666. " v%d.%02d", major, minor);
  10667. if (build > 0) {
  10668. offset = strlen(tp->fw_ver);
  10669. if (offset < TG3_VER_SIZE - 1)
  10670. tp->fw_ver[offset] = 'a' + build - 1;
  10671. }
  10672. }
  10673. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10674. {
  10675. u32 val, offset, start;
  10676. int i, vlen;
  10677. for (offset = TG3_NVM_DIR_START;
  10678. offset < TG3_NVM_DIR_END;
  10679. offset += TG3_NVM_DIRENT_SIZE) {
  10680. if (tg3_nvram_read(tp, offset, &val))
  10681. return;
  10682. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10683. break;
  10684. }
  10685. if (offset == TG3_NVM_DIR_END)
  10686. return;
  10687. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10688. start = 0x08000000;
  10689. else if (tg3_nvram_read(tp, offset - 4, &start))
  10690. return;
  10691. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10692. !tg3_fw_img_is_valid(tp, offset) ||
  10693. tg3_nvram_read(tp, offset + 8, &val))
  10694. return;
  10695. offset += val - start;
  10696. vlen = strlen(tp->fw_ver);
  10697. tp->fw_ver[vlen++] = ',';
  10698. tp->fw_ver[vlen++] = ' ';
  10699. for (i = 0; i < 4; i++) {
  10700. __be32 v;
  10701. if (tg3_nvram_read_be32(tp, offset, &v))
  10702. return;
  10703. offset += sizeof(v);
  10704. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10705. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10706. break;
  10707. }
  10708. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10709. vlen += sizeof(v);
  10710. }
  10711. }
  10712. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10713. {
  10714. int vlen;
  10715. u32 apedata;
  10716. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10717. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10718. return;
  10719. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10720. if (apedata != APE_SEG_SIG_MAGIC)
  10721. return;
  10722. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10723. if (!(apedata & APE_FW_STATUS_READY))
  10724. return;
  10725. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10726. vlen = strlen(tp->fw_ver);
  10727. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  10728. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10729. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10730. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10731. (apedata & APE_FW_VERSION_BLDMSK));
  10732. }
  10733. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10734. {
  10735. u32 val;
  10736. bool vpd_vers = false;
  10737. if (tp->fw_ver[0] != 0)
  10738. vpd_vers = true;
  10739. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10740. strcat(tp->fw_ver, "sb");
  10741. return;
  10742. }
  10743. if (tg3_nvram_read(tp, 0, &val))
  10744. return;
  10745. if (val == TG3_EEPROM_MAGIC)
  10746. tg3_read_bc_ver(tp);
  10747. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10748. tg3_read_sb_ver(tp, val);
  10749. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10750. tg3_read_hwsb_ver(tp);
  10751. else
  10752. return;
  10753. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10754. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
  10755. goto done;
  10756. tg3_read_mgmtfw_ver(tp);
  10757. done:
  10758. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10759. }
  10760. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10761. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10762. {
  10763. static struct pci_device_id write_reorder_chipsets[] = {
  10764. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10765. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10766. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10767. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10768. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10769. PCI_DEVICE_ID_VIA_8385_0) },
  10770. { },
  10771. };
  10772. u32 misc_ctrl_reg;
  10773. u32 pci_state_reg, grc_misc_cfg;
  10774. u32 val;
  10775. u16 pci_cmd;
  10776. int err;
  10777. /* Force memory write invalidate off. If we leave it on,
  10778. * then on 5700_BX chips we have to enable a workaround.
  10779. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10780. * to match the cacheline size. The Broadcom driver have this
  10781. * workaround but turns MWI off all the times so never uses
  10782. * it. This seems to suggest that the workaround is insufficient.
  10783. */
  10784. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10785. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10786. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10787. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10788. * has the register indirect write enable bit set before
  10789. * we try to access any of the MMIO registers. It is also
  10790. * critical that the PCI-X hw workaround situation is decided
  10791. * before that as well.
  10792. */
  10793. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10794. &misc_ctrl_reg);
  10795. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10796. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10797. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10798. u32 prod_id_asic_rev;
  10799. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  10800. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10801. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5724)
  10802. pci_read_config_dword(tp->pdev,
  10803. TG3PCI_GEN2_PRODID_ASICREV,
  10804. &prod_id_asic_rev);
  10805. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  10806. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  10807. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  10808. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  10809. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  10810. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10811. pci_read_config_dword(tp->pdev,
  10812. TG3PCI_GEN15_PRODID_ASICREV,
  10813. &prod_id_asic_rev);
  10814. else
  10815. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10816. &prod_id_asic_rev);
  10817. tp->pci_chip_rev_id = prod_id_asic_rev;
  10818. }
  10819. /* Wrong chip ID in 5752 A0. This code can be removed later
  10820. * as A0 is not in production.
  10821. */
  10822. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10823. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10824. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10825. * we need to disable memory and use config. cycles
  10826. * only to access all registers. The 5702/03 chips
  10827. * can mistakenly decode the special cycles from the
  10828. * ICH chipsets as memory write cycles, causing corruption
  10829. * of register and memory space. Only certain ICH bridges
  10830. * will drive special cycles with non-zero data during the
  10831. * address phase which can fall within the 5703's address
  10832. * range. This is not an ICH bug as the PCI spec allows
  10833. * non-zero address during special cycles. However, only
  10834. * these ICH bridges are known to drive non-zero addresses
  10835. * during special cycles.
  10836. *
  10837. * Since special cycles do not cross PCI bridges, we only
  10838. * enable this workaround if the 5703 is on the secondary
  10839. * bus of these ICH bridges.
  10840. */
  10841. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10842. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10843. static struct tg3_dev_id {
  10844. u32 vendor;
  10845. u32 device;
  10846. u32 rev;
  10847. } ich_chipsets[] = {
  10848. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10849. PCI_ANY_ID },
  10850. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10851. PCI_ANY_ID },
  10852. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10853. 0xa },
  10854. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10855. PCI_ANY_ID },
  10856. { },
  10857. };
  10858. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10859. struct pci_dev *bridge = NULL;
  10860. while (pci_id->vendor != 0) {
  10861. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10862. bridge);
  10863. if (!bridge) {
  10864. pci_id++;
  10865. continue;
  10866. }
  10867. if (pci_id->rev != PCI_ANY_ID) {
  10868. if (bridge->revision > pci_id->rev)
  10869. continue;
  10870. }
  10871. if (bridge->subordinate &&
  10872. (bridge->subordinate->number ==
  10873. tp->pdev->bus->number)) {
  10874. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10875. pci_dev_put(bridge);
  10876. break;
  10877. }
  10878. }
  10879. }
  10880. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10881. static struct tg3_dev_id {
  10882. u32 vendor;
  10883. u32 device;
  10884. } bridge_chipsets[] = {
  10885. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10886. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10887. { },
  10888. };
  10889. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10890. struct pci_dev *bridge = NULL;
  10891. while (pci_id->vendor != 0) {
  10892. bridge = pci_get_device(pci_id->vendor,
  10893. pci_id->device,
  10894. bridge);
  10895. if (!bridge) {
  10896. pci_id++;
  10897. continue;
  10898. }
  10899. if (bridge->subordinate &&
  10900. (bridge->subordinate->number <=
  10901. tp->pdev->bus->number) &&
  10902. (bridge->subordinate->subordinate >=
  10903. tp->pdev->bus->number)) {
  10904. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10905. pci_dev_put(bridge);
  10906. break;
  10907. }
  10908. }
  10909. }
  10910. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10911. * DMA addresses > 40-bit. This bridge may have other additional
  10912. * 57xx devices behind it in some 4-port NIC designs for example.
  10913. * Any tg3 device found behind the bridge will also need the 40-bit
  10914. * DMA workaround.
  10915. */
  10916. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10917. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10918. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10919. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10920. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10921. }
  10922. else {
  10923. struct pci_dev *bridge = NULL;
  10924. do {
  10925. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10926. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10927. bridge);
  10928. if (bridge && bridge->subordinate &&
  10929. (bridge->subordinate->number <=
  10930. tp->pdev->bus->number) &&
  10931. (bridge->subordinate->subordinate >=
  10932. tp->pdev->bus->number)) {
  10933. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10934. pci_dev_put(bridge);
  10935. break;
  10936. }
  10937. } while (bridge);
  10938. }
  10939. /* Initialize misc host control in PCI block. */
  10940. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10941. MISC_HOST_CTRL_CHIPREV);
  10942. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10943. tp->misc_host_ctrl);
  10944. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  10945. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  10946. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10947. tp->pdev_peer = tg3_find_peer(tp);
  10948. /* Intentionally exclude ASIC_REV_5906 */
  10949. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10950. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10951. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10952. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10953. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10954. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10955. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10956. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10957. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10958. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10959. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10960. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10961. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10962. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10963. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10964. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10965. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10966. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10967. /* 5700 B0 chips do not support checksumming correctly due
  10968. * to hardware bugs.
  10969. */
  10970. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10971. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10972. else {
  10973. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10974. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10975. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10976. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10977. }
  10978. /* Determine TSO capabilities */
  10979. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10980. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10981. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  10982. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10983. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10984. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10985. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10986. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10987. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  10988. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10989. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10990. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10991. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10992. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  10993. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  10994. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  10995. tp->fw_needed = FIRMWARE_TG3TSO5;
  10996. else
  10997. tp->fw_needed = FIRMWARE_TG3TSO;
  10998. }
  10999. tp->irq_max = 1;
  11000. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  11001. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  11002. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11003. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11004. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11005. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11006. tp->pdev_peer == tp->pdev))
  11007. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  11008. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11009. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11010. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  11011. }
  11012. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11013. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11014. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  11015. tp->irq_max = TG3_IRQ_MAX_VECS;
  11016. }
  11017. }
  11018. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11019. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11020. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  11021. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  11022. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  11023. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  11024. }
  11025. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11026. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11027. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  11028. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11029. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  11030. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  11031. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  11032. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11033. &pci_state_reg);
  11034. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  11035. if (tp->pcie_cap != 0) {
  11036. u16 lnkctl;
  11037. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11038. pcie_set_readrq(tp->pdev, 4096);
  11039. pci_read_config_word(tp->pdev,
  11040. tp->pcie_cap + PCI_EXP_LNKCTL,
  11041. &lnkctl);
  11042. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11043. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11044. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  11045. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11046. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11047. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11048. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11049. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  11050. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11051. tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
  11052. }
  11053. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11054. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11055. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11056. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11057. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11058. if (!tp->pcix_cap) {
  11059. dev_err(&tp->pdev->dev,
  11060. "Cannot find PCI-X capability, aborting\n");
  11061. return -EIO;
  11062. }
  11063. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11064. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  11065. }
  11066. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11067. * reordering to the mailbox registers done by the host
  11068. * controller can cause major troubles. We read back from
  11069. * every mailbox register write to force the writes to be
  11070. * posted to the chip in order.
  11071. */
  11072. if (pci_dev_present(write_reorder_chipsets) &&
  11073. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11074. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  11075. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11076. &tp->pci_cacheline_sz);
  11077. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11078. &tp->pci_lat_timer);
  11079. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11080. tp->pci_lat_timer < 64) {
  11081. tp->pci_lat_timer = 64;
  11082. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11083. tp->pci_lat_timer);
  11084. }
  11085. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11086. /* 5700 BX chips need to have their TX producer index
  11087. * mailboxes written twice to workaround a bug.
  11088. */
  11089. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  11090. /* If we are in PCI-X mode, enable register write workaround.
  11091. *
  11092. * The workaround is to use indirect register accesses
  11093. * for all chip writes not to mailbox registers.
  11094. */
  11095. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11096. u32 pm_reg;
  11097. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11098. /* The chip can have it's power management PCI config
  11099. * space registers clobbered due to this bug.
  11100. * So explicitly force the chip into D0 here.
  11101. */
  11102. pci_read_config_dword(tp->pdev,
  11103. tp->pm_cap + PCI_PM_CTRL,
  11104. &pm_reg);
  11105. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11106. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11107. pci_write_config_dword(tp->pdev,
  11108. tp->pm_cap + PCI_PM_CTRL,
  11109. pm_reg);
  11110. /* Also, force SERR#/PERR# in PCI command. */
  11111. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11112. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11113. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11114. }
  11115. }
  11116. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11117. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  11118. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11119. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  11120. /* Chip-specific fixup from Broadcom driver */
  11121. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11122. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11123. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11124. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11125. }
  11126. /* Default fast path register access methods */
  11127. tp->read32 = tg3_read32;
  11128. tp->write32 = tg3_write32;
  11129. tp->read32_mbox = tg3_read32;
  11130. tp->write32_mbox = tg3_write32;
  11131. tp->write32_tx_mbox = tg3_write32;
  11132. tp->write32_rx_mbox = tg3_write32;
  11133. /* Various workaround register access methods */
  11134. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  11135. tp->write32 = tg3_write_indirect_reg32;
  11136. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11137. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  11138. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11139. /*
  11140. * Back to back register writes can cause problems on these
  11141. * chips, the workaround is to read back all reg writes
  11142. * except those to mailbox regs.
  11143. *
  11144. * See tg3_write_indirect_reg32().
  11145. */
  11146. tp->write32 = tg3_write_flush_reg32;
  11147. }
  11148. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  11149. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  11150. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11151. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  11152. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11153. }
  11154. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  11155. tp->read32 = tg3_read_indirect_reg32;
  11156. tp->write32 = tg3_write_indirect_reg32;
  11157. tp->read32_mbox = tg3_read_indirect_mbox;
  11158. tp->write32_mbox = tg3_write_indirect_mbox;
  11159. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11160. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11161. iounmap(tp->regs);
  11162. tp->regs = NULL;
  11163. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11164. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11165. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11166. }
  11167. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11168. tp->read32_mbox = tg3_read32_mbox_5906;
  11169. tp->write32_mbox = tg3_write32_mbox_5906;
  11170. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11171. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11172. }
  11173. if (tp->write32 == tg3_write_indirect_reg32 ||
  11174. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11175. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11176. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11177. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  11178. /* Get eeprom hw config before calling tg3_set_power_state().
  11179. * In particular, the TG3_FLG2_IS_NIC flag must be
  11180. * determined before calling tg3_set_power_state() so that
  11181. * we know whether or not to switch out of Vaux power.
  11182. * When the flag is set, it means that GPIO1 is used for eeprom
  11183. * write protect and also implies that it is a LOM where GPIOs
  11184. * are not used to switch power.
  11185. */
  11186. tg3_get_eeprom_hw_cfg(tp);
  11187. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11188. /* Allow reads and writes to the
  11189. * APE register and memory space.
  11190. */
  11191. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11192. PCISTATE_ALLOW_APE_SHMEM_WR;
  11193. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11194. pci_state_reg);
  11195. }
  11196. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11197. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11198. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11199. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11200. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11201. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11202. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11203. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  11204. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11205. * It is also used as eeprom write protect on LOMs.
  11206. */
  11207. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11208. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11209. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11210. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11211. GRC_LCLCTRL_GPIO_OUTPUT1);
  11212. /* Unused GPIO3 must be driven as output on 5752 because there
  11213. * are no pull-up resistors on unused GPIO pins.
  11214. */
  11215. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11216. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11217. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11218. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11219. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11220. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11221. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11222. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11223. /* Turn off the debug UART. */
  11224. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11225. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11226. /* Keep VMain power. */
  11227. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11228. GRC_LCLCTRL_GPIO_OUTPUT0;
  11229. }
  11230. /* Force the chip into D0. */
  11231. err = tg3_set_power_state(tp, PCI_D0);
  11232. if (err) {
  11233. dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
  11234. return err;
  11235. }
  11236. /* Derive initial jumbo mode from MTU assigned in
  11237. * ether_setup() via the alloc_etherdev() call
  11238. */
  11239. if (tp->dev->mtu > ETH_DATA_LEN &&
  11240. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11241. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11242. /* Determine WakeOnLan speed to use. */
  11243. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11244. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11245. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11246. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11247. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11248. } else {
  11249. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11250. }
  11251. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11252. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  11253. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11254. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11255. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11256. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11257. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11258. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  11259. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  11260. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  11261. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11262. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11263. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  11264. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11265. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  11266. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11267. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  11268. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11269. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11270. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  11271. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  11272. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11273. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11274. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11275. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11276. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11277. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11278. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  11279. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11280. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  11281. } else
  11282. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  11283. }
  11284. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11285. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11286. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11287. if (tp->phy_otp == 0)
  11288. tp->phy_otp = TG3_OTP_DEFAULT;
  11289. }
  11290. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11291. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11292. else
  11293. tp->mi_mode = MAC_MI_MODE_BASE;
  11294. tp->coalesce_mode = 0;
  11295. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11296. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11297. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11298. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11299. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11300. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11301. err = tg3_mdio_init(tp);
  11302. if (err)
  11303. return err;
  11304. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  11305. (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0 ||
  11306. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  11307. return -ENOTSUPP;
  11308. /* Initialize data/descriptor byte/word swapping. */
  11309. val = tr32(GRC_MODE);
  11310. val &= GRC_MODE_HOST_STACKUP;
  11311. tw32(GRC_MODE, val | tp->grc_mode);
  11312. tg3_switch_clocks(tp);
  11313. /* Clear this out for sanity. */
  11314. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11315. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11316. &pci_state_reg);
  11317. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11318. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11319. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11320. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11321. chiprevid == CHIPREV_ID_5701_B0 ||
  11322. chiprevid == CHIPREV_ID_5701_B2 ||
  11323. chiprevid == CHIPREV_ID_5701_B5) {
  11324. void __iomem *sram_base;
  11325. /* Write some dummy words into the SRAM status block
  11326. * area, see if it reads back correctly. If the return
  11327. * value is bad, force enable the PCIX workaround.
  11328. */
  11329. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11330. writel(0x00000000, sram_base);
  11331. writel(0x00000000, sram_base + 4);
  11332. writel(0xffffffff, sram_base + 4);
  11333. if (readl(sram_base) != 0x00000000)
  11334. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11335. }
  11336. }
  11337. udelay(50);
  11338. tg3_nvram_init(tp);
  11339. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11340. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11341. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11342. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11343. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11344. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11345. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11346. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11347. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11348. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11349. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11350. HOSTCC_MODE_CLRTICK_TXBD);
  11351. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11352. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11353. tp->misc_host_ctrl);
  11354. }
  11355. /* Preserve the APE MAC_MODE bits */
  11356. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11357. tp->mac_mode = tr32(MAC_MODE) |
  11358. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11359. else
  11360. tp->mac_mode = TG3_DEF_MAC_MODE;
  11361. /* these are limited to 10/100 only */
  11362. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11363. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11364. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11365. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11366. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11367. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11368. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11369. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11370. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11371. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11372. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11373. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11374. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11375. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11376. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  11377. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  11378. err = tg3_phy_probe(tp);
  11379. if (err) {
  11380. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11381. /* ... but do not return immediately ... */
  11382. tg3_mdio_fini(tp);
  11383. }
  11384. tg3_read_vpd(tp);
  11385. tg3_read_fw_ver(tp);
  11386. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  11387. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11388. } else {
  11389. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11390. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  11391. else
  11392. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11393. }
  11394. /* 5700 {AX,BX} chips have a broken status block link
  11395. * change bit implementation, so we must use the
  11396. * status register in those cases.
  11397. */
  11398. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11399. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11400. else
  11401. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11402. /* The led_ctrl is set during tg3_phy_probe, here we might
  11403. * have to force the link status polling mechanism based
  11404. * upon subsystem IDs.
  11405. */
  11406. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11407. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11408. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  11409. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  11410. TG3_FLAG_USE_LINKCHG_REG);
  11411. }
  11412. /* For all SERDES we poll the MAC status register. */
  11413. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  11414. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11415. else
  11416. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11417. tp->rx_offset = NET_IP_ALIGN;
  11418. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11419. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  11420. tp->rx_offset = 0;
  11421. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  11422. /* Increment the rx prod index on the rx std ring by at most
  11423. * 8 for these chips to workaround hw errata.
  11424. */
  11425. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11426. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11427. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11428. tp->rx_std_max_post = 8;
  11429. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11430. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11431. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11432. return err;
  11433. }
  11434. #ifdef CONFIG_SPARC
  11435. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11436. {
  11437. struct net_device *dev = tp->dev;
  11438. struct pci_dev *pdev = tp->pdev;
  11439. struct device_node *dp = pci_device_to_OF_node(pdev);
  11440. const unsigned char *addr;
  11441. int len;
  11442. addr = of_get_property(dp, "local-mac-address", &len);
  11443. if (addr && len == 6) {
  11444. memcpy(dev->dev_addr, addr, 6);
  11445. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11446. return 0;
  11447. }
  11448. return -ENODEV;
  11449. }
  11450. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11451. {
  11452. struct net_device *dev = tp->dev;
  11453. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11454. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11455. return 0;
  11456. }
  11457. #endif
  11458. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11459. {
  11460. struct net_device *dev = tp->dev;
  11461. u32 hi, lo, mac_offset;
  11462. int addr_ok = 0;
  11463. #ifdef CONFIG_SPARC
  11464. if (!tg3_get_macaddr_sparc(tp))
  11465. return 0;
  11466. #endif
  11467. mac_offset = 0x7c;
  11468. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11469. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11470. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11471. mac_offset = 0xcc;
  11472. if (tg3_nvram_lock(tp))
  11473. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11474. else
  11475. tg3_nvram_unlock(tp);
  11476. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11477. if (tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC)
  11478. mac_offset = 0xcc;
  11479. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11480. mac_offset = 0x10;
  11481. /* First try to get it from MAC address mailbox. */
  11482. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11483. if ((hi >> 16) == 0x484b) {
  11484. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11485. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11486. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11487. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11488. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11489. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11490. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11491. /* Some old bootcode may report a 0 MAC address in SRAM */
  11492. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11493. }
  11494. if (!addr_ok) {
  11495. /* Next, try NVRAM. */
  11496. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11497. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11498. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11499. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11500. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11501. }
  11502. /* Finally just fetch it out of the MAC control regs. */
  11503. else {
  11504. hi = tr32(MAC_ADDR_0_HIGH);
  11505. lo = tr32(MAC_ADDR_0_LOW);
  11506. dev->dev_addr[5] = lo & 0xff;
  11507. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11508. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11509. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11510. dev->dev_addr[1] = hi & 0xff;
  11511. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11512. }
  11513. }
  11514. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11515. #ifdef CONFIG_SPARC
  11516. if (!tg3_get_default_macaddr_sparc(tp))
  11517. return 0;
  11518. #endif
  11519. return -EINVAL;
  11520. }
  11521. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11522. return 0;
  11523. }
  11524. #define BOUNDARY_SINGLE_CACHELINE 1
  11525. #define BOUNDARY_MULTI_CACHELINE 2
  11526. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11527. {
  11528. int cacheline_size;
  11529. u8 byte;
  11530. int goal;
  11531. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11532. if (byte == 0)
  11533. cacheline_size = 1024;
  11534. else
  11535. cacheline_size = (int) byte * 4;
  11536. /* On 5703 and later chips, the boundary bits have no
  11537. * effect.
  11538. */
  11539. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11540. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11541. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11542. goto out;
  11543. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11544. goal = BOUNDARY_MULTI_CACHELINE;
  11545. #else
  11546. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11547. goal = BOUNDARY_SINGLE_CACHELINE;
  11548. #else
  11549. goal = 0;
  11550. #endif
  11551. #endif
  11552. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11553. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11554. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11555. goto out;
  11556. }
  11557. if (!goal)
  11558. goto out;
  11559. /* PCI controllers on most RISC systems tend to disconnect
  11560. * when a device tries to burst across a cache-line boundary.
  11561. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11562. *
  11563. * Unfortunately, for PCI-E there are only limited
  11564. * write-side controls for this, and thus for reads
  11565. * we will still get the disconnects. We'll also waste
  11566. * these PCI cycles for both read and write for chips
  11567. * other than 5700 and 5701 which do not implement the
  11568. * boundary bits.
  11569. */
  11570. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11571. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11572. switch (cacheline_size) {
  11573. case 16:
  11574. case 32:
  11575. case 64:
  11576. case 128:
  11577. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11578. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11579. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11580. } else {
  11581. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11582. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11583. }
  11584. break;
  11585. case 256:
  11586. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11587. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11588. break;
  11589. default:
  11590. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11591. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11592. break;
  11593. }
  11594. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11595. switch (cacheline_size) {
  11596. case 16:
  11597. case 32:
  11598. case 64:
  11599. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11600. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11601. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11602. break;
  11603. }
  11604. /* fallthrough */
  11605. case 128:
  11606. default:
  11607. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11608. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11609. break;
  11610. }
  11611. } else {
  11612. switch (cacheline_size) {
  11613. case 16:
  11614. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11615. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11616. DMA_RWCTRL_WRITE_BNDRY_16);
  11617. break;
  11618. }
  11619. /* fallthrough */
  11620. case 32:
  11621. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11622. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11623. DMA_RWCTRL_WRITE_BNDRY_32);
  11624. break;
  11625. }
  11626. /* fallthrough */
  11627. case 64:
  11628. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11629. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11630. DMA_RWCTRL_WRITE_BNDRY_64);
  11631. break;
  11632. }
  11633. /* fallthrough */
  11634. case 128:
  11635. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11636. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11637. DMA_RWCTRL_WRITE_BNDRY_128);
  11638. break;
  11639. }
  11640. /* fallthrough */
  11641. case 256:
  11642. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11643. DMA_RWCTRL_WRITE_BNDRY_256);
  11644. break;
  11645. case 512:
  11646. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11647. DMA_RWCTRL_WRITE_BNDRY_512);
  11648. break;
  11649. case 1024:
  11650. default:
  11651. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11652. DMA_RWCTRL_WRITE_BNDRY_1024);
  11653. break;
  11654. }
  11655. }
  11656. out:
  11657. return val;
  11658. }
  11659. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11660. {
  11661. struct tg3_internal_buffer_desc test_desc;
  11662. u32 sram_dma_descs;
  11663. int i, ret;
  11664. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11665. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11666. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11667. tw32(RDMAC_STATUS, 0);
  11668. tw32(WDMAC_STATUS, 0);
  11669. tw32(BUFMGR_MODE, 0);
  11670. tw32(FTQ_RESET, 0);
  11671. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11672. test_desc.addr_lo = buf_dma & 0xffffffff;
  11673. test_desc.nic_mbuf = 0x00002100;
  11674. test_desc.len = size;
  11675. /*
  11676. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11677. * the *second* time the tg3 driver was getting loaded after an
  11678. * initial scan.
  11679. *
  11680. * Broadcom tells me:
  11681. * ...the DMA engine is connected to the GRC block and a DMA
  11682. * reset may affect the GRC block in some unpredictable way...
  11683. * The behavior of resets to individual blocks has not been tested.
  11684. *
  11685. * Broadcom noted the GRC reset will also reset all sub-components.
  11686. */
  11687. if (to_device) {
  11688. test_desc.cqid_sqid = (13 << 8) | 2;
  11689. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11690. udelay(40);
  11691. } else {
  11692. test_desc.cqid_sqid = (16 << 8) | 7;
  11693. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11694. udelay(40);
  11695. }
  11696. test_desc.flags = 0x00000005;
  11697. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11698. u32 val;
  11699. val = *(((u32 *)&test_desc) + i);
  11700. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11701. sram_dma_descs + (i * sizeof(u32)));
  11702. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11703. }
  11704. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11705. if (to_device) {
  11706. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11707. } else {
  11708. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11709. }
  11710. ret = -ENODEV;
  11711. for (i = 0; i < 40; i++) {
  11712. u32 val;
  11713. if (to_device)
  11714. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11715. else
  11716. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11717. if ((val & 0xffff) == sram_dma_descs) {
  11718. ret = 0;
  11719. break;
  11720. }
  11721. udelay(100);
  11722. }
  11723. return ret;
  11724. }
  11725. #define TEST_BUFFER_SIZE 0x2000
  11726. static int __devinit tg3_test_dma(struct tg3 *tp)
  11727. {
  11728. dma_addr_t buf_dma;
  11729. u32 *buf, saved_dma_rwctrl;
  11730. int ret = 0;
  11731. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11732. if (!buf) {
  11733. ret = -ENOMEM;
  11734. goto out_nofree;
  11735. }
  11736. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11737. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11738. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11739. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11740. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11741. goto out;
  11742. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11743. /* DMA read watermark not used on PCIE */
  11744. tp->dma_rwctrl |= 0x00180000;
  11745. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11746. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11747. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11748. tp->dma_rwctrl |= 0x003f0000;
  11749. else
  11750. tp->dma_rwctrl |= 0x003f000f;
  11751. } else {
  11752. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11753. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11754. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11755. u32 read_water = 0x7;
  11756. /* If the 5704 is behind the EPB bridge, we can
  11757. * do the less restrictive ONE_DMA workaround for
  11758. * better performance.
  11759. */
  11760. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11761. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11762. tp->dma_rwctrl |= 0x8000;
  11763. else if (ccval == 0x6 || ccval == 0x7)
  11764. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11765. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11766. read_water = 4;
  11767. /* Set bit 23 to enable PCIX hw bug fix */
  11768. tp->dma_rwctrl |=
  11769. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11770. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11771. (1 << 23);
  11772. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11773. /* 5780 always in PCIX mode */
  11774. tp->dma_rwctrl |= 0x00144000;
  11775. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11776. /* 5714 always in PCIX mode */
  11777. tp->dma_rwctrl |= 0x00148000;
  11778. } else {
  11779. tp->dma_rwctrl |= 0x001b000f;
  11780. }
  11781. }
  11782. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11783. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11784. tp->dma_rwctrl &= 0xfffffff0;
  11785. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11786. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11787. /* Remove this if it causes problems for some boards. */
  11788. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11789. /* On 5700/5701 chips, we need to set this bit.
  11790. * Otherwise the chip will issue cacheline transactions
  11791. * to streamable DMA memory with not all the byte
  11792. * enables turned on. This is an error on several
  11793. * RISC PCI controllers, in particular sparc64.
  11794. *
  11795. * On 5703/5704 chips, this bit has been reassigned
  11796. * a different meaning. In particular, it is used
  11797. * on those chips to enable a PCI-X workaround.
  11798. */
  11799. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11800. }
  11801. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11802. #if 0
  11803. /* Unneeded, already done by tg3_get_invariants. */
  11804. tg3_switch_clocks(tp);
  11805. #endif
  11806. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11807. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11808. goto out;
  11809. /* It is best to perform DMA test with maximum write burst size
  11810. * to expose the 5700/5701 write DMA bug.
  11811. */
  11812. saved_dma_rwctrl = tp->dma_rwctrl;
  11813. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11814. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11815. while (1) {
  11816. u32 *p = buf, i;
  11817. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11818. p[i] = i;
  11819. /* Send the buffer to the chip. */
  11820. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11821. if (ret) {
  11822. dev_err(&tp->pdev->dev,
  11823. "%s: Buffer write failed. err = %d\n",
  11824. __func__, ret);
  11825. break;
  11826. }
  11827. #if 0
  11828. /* validate data reached card RAM correctly. */
  11829. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11830. u32 val;
  11831. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11832. if (le32_to_cpu(val) != p[i]) {
  11833. dev_err(&tp->pdev->dev,
  11834. "%s: Buffer corrupted on device! "
  11835. "(%d != %d)\n", __func__, val, i);
  11836. /* ret = -ENODEV here? */
  11837. }
  11838. p[i] = 0;
  11839. }
  11840. #endif
  11841. /* Now read it back. */
  11842. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11843. if (ret) {
  11844. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  11845. "err = %d\n", __func__, ret);
  11846. break;
  11847. }
  11848. /* Verify it. */
  11849. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11850. if (p[i] == i)
  11851. continue;
  11852. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11853. DMA_RWCTRL_WRITE_BNDRY_16) {
  11854. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11855. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11856. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11857. break;
  11858. } else {
  11859. dev_err(&tp->pdev->dev,
  11860. "%s: Buffer corrupted on read back! "
  11861. "(%d != %d)\n", __func__, p[i], i);
  11862. ret = -ENODEV;
  11863. goto out;
  11864. }
  11865. }
  11866. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11867. /* Success. */
  11868. ret = 0;
  11869. break;
  11870. }
  11871. }
  11872. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11873. DMA_RWCTRL_WRITE_BNDRY_16) {
  11874. static struct pci_device_id dma_wait_state_chipsets[] = {
  11875. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11876. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11877. { },
  11878. };
  11879. /* DMA test passed without adjusting DMA boundary,
  11880. * now look for chipsets that are known to expose the
  11881. * DMA bug without failing the test.
  11882. */
  11883. if (pci_dev_present(dma_wait_state_chipsets)) {
  11884. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11885. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11886. }
  11887. else
  11888. /* Safe to use the calculated DMA boundary. */
  11889. tp->dma_rwctrl = saved_dma_rwctrl;
  11890. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11891. }
  11892. out:
  11893. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11894. out_nofree:
  11895. return ret;
  11896. }
  11897. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11898. {
  11899. tp->link_config.advertising =
  11900. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11901. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11902. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11903. ADVERTISED_Autoneg | ADVERTISED_MII);
  11904. tp->link_config.speed = SPEED_INVALID;
  11905. tp->link_config.duplex = DUPLEX_INVALID;
  11906. tp->link_config.autoneg = AUTONEG_ENABLE;
  11907. tp->link_config.active_speed = SPEED_INVALID;
  11908. tp->link_config.active_duplex = DUPLEX_INVALID;
  11909. tp->link_config.phy_is_low_power = 0;
  11910. tp->link_config.orig_speed = SPEED_INVALID;
  11911. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11912. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11913. }
  11914. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11915. {
  11916. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11917. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11918. tp->bufmgr_config.mbuf_read_dma_low_water =
  11919. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11920. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11921. DEFAULT_MB_MACRX_LOW_WATER_57765;
  11922. tp->bufmgr_config.mbuf_high_water =
  11923. DEFAULT_MB_HIGH_WATER_57765;
  11924. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11925. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11926. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11927. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  11928. tp->bufmgr_config.mbuf_high_water_jumbo =
  11929. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  11930. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11931. tp->bufmgr_config.mbuf_read_dma_low_water =
  11932. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11933. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11934. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11935. tp->bufmgr_config.mbuf_high_water =
  11936. DEFAULT_MB_HIGH_WATER_5705;
  11937. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11938. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11939. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11940. tp->bufmgr_config.mbuf_high_water =
  11941. DEFAULT_MB_HIGH_WATER_5906;
  11942. }
  11943. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11944. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11945. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11946. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11947. tp->bufmgr_config.mbuf_high_water_jumbo =
  11948. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11949. } else {
  11950. tp->bufmgr_config.mbuf_read_dma_low_water =
  11951. DEFAULT_MB_RDMA_LOW_WATER;
  11952. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11953. DEFAULT_MB_MACRX_LOW_WATER;
  11954. tp->bufmgr_config.mbuf_high_water =
  11955. DEFAULT_MB_HIGH_WATER;
  11956. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11957. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11958. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11959. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11960. tp->bufmgr_config.mbuf_high_water_jumbo =
  11961. DEFAULT_MB_HIGH_WATER_JUMBO;
  11962. }
  11963. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11964. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11965. }
  11966. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11967. {
  11968. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  11969. case TG3_PHY_ID_BCM5400: return "5400";
  11970. case TG3_PHY_ID_BCM5401: return "5401";
  11971. case TG3_PHY_ID_BCM5411: return "5411";
  11972. case TG3_PHY_ID_BCM5701: return "5701";
  11973. case TG3_PHY_ID_BCM5703: return "5703";
  11974. case TG3_PHY_ID_BCM5704: return "5704";
  11975. case TG3_PHY_ID_BCM5705: return "5705";
  11976. case TG3_PHY_ID_BCM5750: return "5750";
  11977. case TG3_PHY_ID_BCM5752: return "5752";
  11978. case TG3_PHY_ID_BCM5714: return "5714";
  11979. case TG3_PHY_ID_BCM5780: return "5780";
  11980. case TG3_PHY_ID_BCM5755: return "5755";
  11981. case TG3_PHY_ID_BCM5787: return "5787";
  11982. case TG3_PHY_ID_BCM5784: return "5784";
  11983. case TG3_PHY_ID_BCM5756: return "5722/5756";
  11984. case TG3_PHY_ID_BCM5906: return "5906";
  11985. case TG3_PHY_ID_BCM5761: return "5761";
  11986. case TG3_PHY_ID_BCM5718C: return "5718C";
  11987. case TG3_PHY_ID_BCM5718S: return "5718S";
  11988. case TG3_PHY_ID_BCM57765: return "57765";
  11989. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  11990. case 0: return "serdes";
  11991. default: return "unknown";
  11992. }
  11993. }
  11994. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11995. {
  11996. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11997. strcpy(str, "PCI Express");
  11998. return str;
  11999. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  12000. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12001. strcpy(str, "PCIX:");
  12002. if ((clock_ctrl == 7) ||
  12003. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12004. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12005. strcat(str, "133MHz");
  12006. else if (clock_ctrl == 0)
  12007. strcat(str, "33MHz");
  12008. else if (clock_ctrl == 2)
  12009. strcat(str, "50MHz");
  12010. else if (clock_ctrl == 4)
  12011. strcat(str, "66MHz");
  12012. else if (clock_ctrl == 6)
  12013. strcat(str, "100MHz");
  12014. } else {
  12015. strcpy(str, "PCI:");
  12016. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  12017. strcat(str, "66MHz");
  12018. else
  12019. strcat(str, "33MHz");
  12020. }
  12021. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  12022. strcat(str, ":32-bit");
  12023. else
  12024. strcat(str, ":64-bit");
  12025. return str;
  12026. }
  12027. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12028. {
  12029. struct pci_dev *peer;
  12030. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12031. for (func = 0; func < 8; func++) {
  12032. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12033. if (peer && peer != tp->pdev)
  12034. break;
  12035. pci_dev_put(peer);
  12036. }
  12037. /* 5704 can be configured in single-port mode, set peer to
  12038. * tp->pdev in that case.
  12039. */
  12040. if (!peer) {
  12041. peer = tp->pdev;
  12042. return peer;
  12043. }
  12044. /*
  12045. * We don't need to keep the refcount elevated; there's no way
  12046. * to remove one half of this device without removing the other
  12047. */
  12048. pci_dev_put(peer);
  12049. return peer;
  12050. }
  12051. static void __devinit tg3_init_coal(struct tg3 *tp)
  12052. {
  12053. struct ethtool_coalesce *ec = &tp->coal;
  12054. memset(ec, 0, sizeof(*ec));
  12055. ec->cmd = ETHTOOL_GCOALESCE;
  12056. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12057. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12058. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12059. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12060. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12061. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12062. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12063. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12064. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12065. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12066. HOSTCC_MODE_CLRTICK_TXBD)) {
  12067. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12068. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12069. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12070. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12071. }
  12072. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12073. ec->rx_coalesce_usecs_irq = 0;
  12074. ec->tx_coalesce_usecs_irq = 0;
  12075. ec->stats_block_coalesce_usecs = 0;
  12076. }
  12077. }
  12078. static const struct net_device_ops tg3_netdev_ops = {
  12079. .ndo_open = tg3_open,
  12080. .ndo_stop = tg3_close,
  12081. .ndo_start_xmit = tg3_start_xmit,
  12082. .ndo_get_stats = tg3_get_stats,
  12083. .ndo_validate_addr = eth_validate_addr,
  12084. .ndo_set_multicast_list = tg3_set_rx_mode,
  12085. .ndo_set_mac_address = tg3_set_mac_addr,
  12086. .ndo_do_ioctl = tg3_ioctl,
  12087. .ndo_tx_timeout = tg3_tx_timeout,
  12088. .ndo_change_mtu = tg3_change_mtu,
  12089. #if TG3_VLAN_TAG_USED
  12090. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  12091. #endif
  12092. #ifdef CONFIG_NET_POLL_CONTROLLER
  12093. .ndo_poll_controller = tg3_poll_controller,
  12094. #endif
  12095. };
  12096. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  12097. .ndo_open = tg3_open,
  12098. .ndo_stop = tg3_close,
  12099. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  12100. .ndo_get_stats = tg3_get_stats,
  12101. .ndo_validate_addr = eth_validate_addr,
  12102. .ndo_set_multicast_list = tg3_set_rx_mode,
  12103. .ndo_set_mac_address = tg3_set_mac_addr,
  12104. .ndo_do_ioctl = tg3_ioctl,
  12105. .ndo_tx_timeout = tg3_tx_timeout,
  12106. .ndo_change_mtu = tg3_change_mtu,
  12107. #if TG3_VLAN_TAG_USED
  12108. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  12109. #endif
  12110. #ifdef CONFIG_NET_POLL_CONTROLLER
  12111. .ndo_poll_controller = tg3_poll_controller,
  12112. #endif
  12113. };
  12114. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12115. const struct pci_device_id *ent)
  12116. {
  12117. struct net_device *dev;
  12118. struct tg3 *tp;
  12119. int i, err, pm_cap;
  12120. u32 sndmbx, rcvmbx, intmbx;
  12121. char str[40];
  12122. u64 dma_mask, persist_dma_mask;
  12123. printk_once(KERN_INFO "%s\n", version);
  12124. err = pci_enable_device(pdev);
  12125. if (err) {
  12126. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12127. return err;
  12128. }
  12129. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12130. if (err) {
  12131. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12132. goto err_out_disable_pdev;
  12133. }
  12134. pci_set_master(pdev);
  12135. /* Find power-management capability. */
  12136. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12137. if (pm_cap == 0) {
  12138. dev_err(&pdev->dev,
  12139. "Cannot find Power Management capability, aborting\n");
  12140. err = -EIO;
  12141. goto err_out_free_res;
  12142. }
  12143. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12144. if (!dev) {
  12145. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12146. err = -ENOMEM;
  12147. goto err_out_free_res;
  12148. }
  12149. SET_NETDEV_DEV(dev, &pdev->dev);
  12150. #if TG3_VLAN_TAG_USED
  12151. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12152. #endif
  12153. tp = netdev_priv(dev);
  12154. tp->pdev = pdev;
  12155. tp->dev = dev;
  12156. tp->pm_cap = pm_cap;
  12157. tp->rx_mode = TG3_DEF_RX_MODE;
  12158. tp->tx_mode = TG3_DEF_TX_MODE;
  12159. if (tg3_debug > 0)
  12160. tp->msg_enable = tg3_debug;
  12161. else
  12162. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12163. /* The word/byte swap controls here control register access byte
  12164. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12165. * setting below.
  12166. */
  12167. tp->misc_host_ctrl =
  12168. MISC_HOST_CTRL_MASK_PCI_INT |
  12169. MISC_HOST_CTRL_WORD_SWAP |
  12170. MISC_HOST_CTRL_INDIR_ACCESS |
  12171. MISC_HOST_CTRL_PCISTATE_RW;
  12172. /* The NONFRM (non-frame) byte/word swap controls take effect
  12173. * on descriptor entries, anything which isn't packet data.
  12174. *
  12175. * The StrongARM chips on the board (one for tx, one for rx)
  12176. * are running in big-endian mode.
  12177. */
  12178. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12179. GRC_MODE_WSWAP_NONFRM_DATA);
  12180. #ifdef __BIG_ENDIAN
  12181. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12182. #endif
  12183. spin_lock_init(&tp->lock);
  12184. spin_lock_init(&tp->indirect_lock);
  12185. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12186. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12187. if (!tp->regs) {
  12188. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12189. err = -ENOMEM;
  12190. goto err_out_free_dev;
  12191. }
  12192. tg3_init_link_config(tp);
  12193. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12194. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12195. dev->ethtool_ops = &tg3_ethtool_ops;
  12196. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12197. dev->irq = pdev->irq;
  12198. err = tg3_get_invariants(tp);
  12199. if (err) {
  12200. dev_err(&pdev->dev,
  12201. "Problem fetching invariants of chip, aborting\n");
  12202. goto err_out_iounmap;
  12203. }
  12204. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12205. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  12206. dev->netdev_ops = &tg3_netdev_ops;
  12207. else
  12208. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12209. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12210. * device behind the EPB cannot support DMA addresses > 40-bit.
  12211. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12212. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12213. * do DMA address check in tg3_start_xmit().
  12214. */
  12215. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12216. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12217. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12218. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12219. #ifdef CONFIG_HIGHMEM
  12220. dma_mask = DMA_BIT_MASK(64);
  12221. #endif
  12222. } else
  12223. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12224. /* Configure DMA attributes. */
  12225. if (dma_mask > DMA_BIT_MASK(32)) {
  12226. err = pci_set_dma_mask(pdev, dma_mask);
  12227. if (!err) {
  12228. dev->features |= NETIF_F_HIGHDMA;
  12229. err = pci_set_consistent_dma_mask(pdev,
  12230. persist_dma_mask);
  12231. if (err < 0) {
  12232. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12233. "DMA for consistent allocations\n");
  12234. goto err_out_iounmap;
  12235. }
  12236. }
  12237. }
  12238. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12239. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12240. if (err) {
  12241. dev_err(&pdev->dev,
  12242. "No usable DMA configuration, aborting\n");
  12243. goto err_out_iounmap;
  12244. }
  12245. }
  12246. tg3_init_bufmgr_config(tp);
  12247. /* Selectively allow TSO based on operating conditions */
  12248. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12249. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12250. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12251. else {
  12252. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12253. tp->fw_needed = NULL;
  12254. }
  12255. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12256. tp->fw_needed = FIRMWARE_TG3;
  12257. /* TSO is on by default on chips that support hardware TSO.
  12258. * Firmware TSO on older chips gives lower performance, so it
  12259. * is off by default, but can be enabled using ethtool.
  12260. */
  12261. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12262. (dev->features & NETIF_F_IP_CSUM))
  12263. dev->features |= NETIF_F_TSO;
  12264. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12265. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12266. if (dev->features & NETIF_F_IPV6_CSUM)
  12267. dev->features |= NETIF_F_TSO6;
  12268. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12269. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12270. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12271. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12272. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12273. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12274. dev->features |= NETIF_F_TSO_ECN;
  12275. }
  12276. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12277. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12278. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12279. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12280. tp->rx_pending = 63;
  12281. }
  12282. err = tg3_get_device_address(tp);
  12283. if (err) {
  12284. dev_err(&pdev->dev,
  12285. "Could not obtain valid ethernet address, aborting\n");
  12286. goto err_out_iounmap;
  12287. }
  12288. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12289. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12290. if (!tp->aperegs) {
  12291. dev_err(&pdev->dev,
  12292. "Cannot map APE registers, aborting\n");
  12293. err = -ENOMEM;
  12294. goto err_out_iounmap;
  12295. }
  12296. tg3_ape_lock_init(tp);
  12297. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12298. tg3_read_dash_ver(tp);
  12299. }
  12300. /*
  12301. * Reset chip in case UNDI or EFI driver did not shutdown
  12302. * DMA self test will enable WDMAC and we'll see (spurious)
  12303. * pending DMA on the PCI bus at that point.
  12304. */
  12305. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12306. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12307. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12308. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12309. }
  12310. err = tg3_test_dma(tp);
  12311. if (err) {
  12312. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12313. goto err_out_apeunmap;
  12314. }
  12315. /* flow control autonegotiation is default behavior */
  12316. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  12317. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12318. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12319. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12320. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12321. for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
  12322. struct tg3_napi *tnapi = &tp->napi[i];
  12323. tnapi->tp = tp;
  12324. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12325. tnapi->int_mbox = intmbx;
  12326. if (i < 4)
  12327. intmbx += 0x8;
  12328. else
  12329. intmbx += 0x4;
  12330. tnapi->consmbox = rcvmbx;
  12331. tnapi->prodmbox = sndmbx;
  12332. if (i) {
  12333. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12334. netif_napi_add(dev, &tnapi->napi, tg3_poll_msix, 64);
  12335. } else {
  12336. tnapi->coal_now = HOSTCC_MODE_NOW;
  12337. netif_napi_add(dev, &tnapi->napi, tg3_poll, 64);
  12338. }
  12339. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12340. break;
  12341. /*
  12342. * If we support MSIX, we'll be using RSS. If we're using
  12343. * RSS, the first vector only handles link interrupts and the
  12344. * remaining vectors handle rx and tx interrupts. Reuse the
  12345. * mailbox values for the next iteration. The values we setup
  12346. * above are still useful for the single vectored mode.
  12347. */
  12348. if (!i)
  12349. continue;
  12350. rcvmbx += 0x8;
  12351. if (sndmbx & 0x4)
  12352. sndmbx -= 0x4;
  12353. else
  12354. sndmbx += 0xc;
  12355. }
  12356. tg3_init_coal(tp);
  12357. pci_set_drvdata(pdev, dev);
  12358. err = register_netdev(dev);
  12359. if (err) {
  12360. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12361. goto err_out_apeunmap;
  12362. }
  12363. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12364. tp->board_part_number,
  12365. tp->pci_chip_rev_id,
  12366. tg3_bus_string(tp, str),
  12367. dev->dev_addr);
  12368. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  12369. struct phy_device *phydev;
  12370. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12371. netdev_info(dev,
  12372. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12373. phydev->drv->name, dev_name(&phydev->dev));
  12374. } else
  12375. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12376. "(WireSpeed[%d])\n", tg3_phy_string(tp),
  12377. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  12378. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  12379. "10/100/1000Base-T")),
  12380. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  12381. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12382. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  12383. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12384. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  12385. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12386. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12387. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12388. tp->dma_rwctrl,
  12389. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12390. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12391. return 0;
  12392. err_out_apeunmap:
  12393. if (tp->aperegs) {
  12394. iounmap(tp->aperegs);
  12395. tp->aperegs = NULL;
  12396. }
  12397. err_out_iounmap:
  12398. if (tp->regs) {
  12399. iounmap(tp->regs);
  12400. tp->regs = NULL;
  12401. }
  12402. err_out_free_dev:
  12403. free_netdev(dev);
  12404. err_out_free_res:
  12405. pci_release_regions(pdev);
  12406. err_out_disable_pdev:
  12407. pci_disable_device(pdev);
  12408. pci_set_drvdata(pdev, NULL);
  12409. return err;
  12410. }
  12411. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12412. {
  12413. struct net_device *dev = pci_get_drvdata(pdev);
  12414. if (dev) {
  12415. struct tg3 *tp = netdev_priv(dev);
  12416. if (tp->fw)
  12417. release_firmware(tp->fw);
  12418. flush_scheduled_work();
  12419. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12420. tg3_phy_fini(tp);
  12421. tg3_mdio_fini(tp);
  12422. }
  12423. unregister_netdev(dev);
  12424. if (tp->aperegs) {
  12425. iounmap(tp->aperegs);
  12426. tp->aperegs = NULL;
  12427. }
  12428. if (tp->regs) {
  12429. iounmap(tp->regs);
  12430. tp->regs = NULL;
  12431. }
  12432. free_netdev(dev);
  12433. pci_release_regions(pdev);
  12434. pci_disable_device(pdev);
  12435. pci_set_drvdata(pdev, NULL);
  12436. }
  12437. }
  12438. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  12439. {
  12440. struct net_device *dev = pci_get_drvdata(pdev);
  12441. struct tg3 *tp = netdev_priv(dev);
  12442. pci_power_t target_state;
  12443. int err;
  12444. /* PCI register 4 needs to be saved whether netif_running() or not.
  12445. * MSI address and data need to be saved if using MSI and
  12446. * netif_running().
  12447. */
  12448. pci_save_state(pdev);
  12449. if (!netif_running(dev))
  12450. return 0;
  12451. flush_scheduled_work();
  12452. tg3_phy_stop(tp);
  12453. tg3_netif_stop(tp);
  12454. del_timer_sync(&tp->timer);
  12455. tg3_full_lock(tp, 1);
  12456. tg3_disable_ints(tp);
  12457. tg3_full_unlock(tp);
  12458. netif_device_detach(dev);
  12459. tg3_full_lock(tp, 0);
  12460. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12461. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12462. tg3_full_unlock(tp);
  12463. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  12464. err = tg3_set_power_state(tp, target_state);
  12465. if (err) {
  12466. int err2;
  12467. tg3_full_lock(tp, 0);
  12468. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12469. err2 = tg3_restart_hw(tp, 1);
  12470. if (err2)
  12471. goto out;
  12472. tp->timer.expires = jiffies + tp->timer_offset;
  12473. add_timer(&tp->timer);
  12474. netif_device_attach(dev);
  12475. tg3_netif_start(tp);
  12476. out:
  12477. tg3_full_unlock(tp);
  12478. if (!err2)
  12479. tg3_phy_start(tp);
  12480. }
  12481. return err;
  12482. }
  12483. static int tg3_resume(struct pci_dev *pdev)
  12484. {
  12485. struct net_device *dev = pci_get_drvdata(pdev);
  12486. struct tg3 *tp = netdev_priv(dev);
  12487. int err;
  12488. pci_restore_state(tp->pdev);
  12489. if (!netif_running(dev))
  12490. return 0;
  12491. err = tg3_set_power_state(tp, PCI_D0);
  12492. if (err)
  12493. return err;
  12494. netif_device_attach(dev);
  12495. tg3_full_lock(tp, 0);
  12496. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12497. err = tg3_restart_hw(tp, 1);
  12498. if (err)
  12499. goto out;
  12500. tp->timer.expires = jiffies + tp->timer_offset;
  12501. add_timer(&tp->timer);
  12502. tg3_netif_start(tp);
  12503. out:
  12504. tg3_full_unlock(tp);
  12505. if (!err)
  12506. tg3_phy_start(tp);
  12507. return err;
  12508. }
  12509. static struct pci_driver tg3_driver = {
  12510. .name = DRV_MODULE_NAME,
  12511. .id_table = tg3_pci_tbl,
  12512. .probe = tg3_init_one,
  12513. .remove = __devexit_p(tg3_remove_one),
  12514. .suspend = tg3_suspend,
  12515. .resume = tg3_resume
  12516. };
  12517. static int __init tg3_init(void)
  12518. {
  12519. return pci_register_driver(&tg3_driver);
  12520. }
  12521. static void __exit tg3_cleanup(void)
  12522. {
  12523. pci_unregister_driver(&tg3_driver);
  12524. }
  12525. module_init(tg3_init);
  12526. module_exit(tg3_cleanup);