mxcmmc.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887
  1. /*
  2. * linux/drivers/mmc/host/mxcmmc.c - Freescale i.MX MMCI driver
  3. *
  4. * This is a driver for the SDHC controller found in Freescale MX2/MX3
  5. * SoCs. It is basically the same hardware as found on MX1 (imxmmc.c).
  6. * Unlike the hardware found on MX1, this hardware just works and does
  7. * not need all the quirks found in imxmmc.c, hence the seperate driver.
  8. *
  9. * Copyright (C) 2008 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
  10. * Copyright (C) 2006 Pavel Pisa, PiKRON <ppisa@pikron.com>
  11. *
  12. * derived from pxamci.c by Russell King
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. *
  18. */
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/ioport.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/irq.h>
  25. #include <linux/blkdev.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/mmc/host.h>
  28. #include <linux/mmc/card.h>
  29. #include <linux/delay.h>
  30. #include <linux/clk.h>
  31. #include <linux/io.h>
  32. #include <linux/gpio.h>
  33. #include <asm/dma.h>
  34. #include <asm/irq.h>
  35. #include <asm/sizes.h>
  36. #include <mach/mmc.h>
  37. #ifdef CONFIG_ARCH_MX2
  38. #include <mach/dma-mx1-mx2.h>
  39. #define HAS_DMA
  40. #endif
  41. #define DRIVER_NAME "mxc-mmc"
  42. #define MMC_REG_STR_STP_CLK 0x00
  43. #define MMC_REG_STATUS 0x04
  44. #define MMC_REG_CLK_RATE 0x08
  45. #define MMC_REG_CMD_DAT_CONT 0x0C
  46. #define MMC_REG_RES_TO 0x10
  47. #define MMC_REG_READ_TO 0x14
  48. #define MMC_REG_BLK_LEN 0x18
  49. #define MMC_REG_NOB 0x1C
  50. #define MMC_REG_REV_NO 0x20
  51. #define MMC_REG_INT_CNTR 0x24
  52. #define MMC_REG_CMD 0x28
  53. #define MMC_REG_ARG 0x2C
  54. #define MMC_REG_RES_FIFO 0x34
  55. #define MMC_REG_BUFFER_ACCESS 0x38
  56. #define STR_STP_CLK_RESET (1 << 3)
  57. #define STR_STP_CLK_START_CLK (1 << 1)
  58. #define STR_STP_CLK_STOP_CLK (1 << 0)
  59. #define STATUS_CARD_INSERTION (1 << 31)
  60. #define STATUS_CARD_REMOVAL (1 << 30)
  61. #define STATUS_YBUF_EMPTY (1 << 29)
  62. #define STATUS_XBUF_EMPTY (1 << 28)
  63. #define STATUS_YBUF_FULL (1 << 27)
  64. #define STATUS_XBUF_FULL (1 << 26)
  65. #define STATUS_BUF_UND_RUN (1 << 25)
  66. #define STATUS_BUF_OVFL (1 << 24)
  67. #define STATUS_SDIO_INT_ACTIVE (1 << 14)
  68. #define STATUS_END_CMD_RESP (1 << 13)
  69. #define STATUS_WRITE_OP_DONE (1 << 12)
  70. #define STATUS_DATA_TRANS_DONE (1 << 11)
  71. #define STATUS_READ_OP_DONE (1 << 11)
  72. #define STATUS_WR_CRC_ERROR_CODE_MASK (3 << 10)
  73. #define STATUS_CARD_BUS_CLK_RUN (1 << 8)
  74. #define STATUS_BUF_READ_RDY (1 << 7)
  75. #define STATUS_BUF_WRITE_RDY (1 << 6)
  76. #define STATUS_RESP_CRC_ERR (1 << 5)
  77. #define STATUS_CRC_READ_ERR (1 << 3)
  78. #define STATUS_CRC_WRITE_ERR (1 << 2)
  79. #define STATUS_TIME_OUT_RESP (1 << 1)
  80. #define STATUS_TIME_OUT_READ (1 << 0)
  81. #define STATUS_ERR_MASK 0x2f
  82. #define CMD_DAT_CONT_CMD_RESP_LONG_OFF (1 << 12)
  83. #define CMD_DAT_CONT_STOP_READWAIT (1 << 11)
  84. #define CMD_DAT_CONT_START_READWAIT (1 << 10)
  85. #define CMD_DAT_CONT_BUS_WIDTH_4 (2 << 8)
  86. #define CMD_DAT_CONT_INIT (1 << 7)
  87. #define CMD_DAT_CONT_WRITE (1 << 4)
  88. #define CMD_DAT_CONT_DATA_ENABLE (1 << 3)
  89. #define CMD_DAT_CONT_RESPONSE_48BIT_CRC (1 << 0)
  90. #define CMD_DAT_CONT_RESPONSE_136BIT (2 << 0)
  91. #define CMD_DAT_CONT_RESPONSE_48BIT (3 << 0)
  92. #define INT_SDIO_INT_WKP_EN (1 << 18)
  93. #define INT_CARD_INSERTION_WKP_EN (1 << 17)
  94. #define INT_CARD_REMOVAL_WKP_EN (1 << 16)
  95. #define INT_CARD_INSERTION_EN (1 << 15)
  96. #define INT_CARD_REMOVAL_EN (1 << 14)
  97. #define INT_SDIO_IRQ_EN (1 << 13)
  98. #define INT_DAT0_EN (1 << 12)
  99. #define INT_BUF_READ_EN (1 << 4)
  100. #define INT_BUF_WRITE_EN (1 << 3)
  101. #define INT_END_CMD_RES_EN (1 << 2)
  102. #define INT_WRITE_OP_DONE_EN (1 << 1)
  103. #define INT_READ_OP_EN (1 << 0)
  104. struct mxcmci_host {
  105. struct mmc_host *mmc;
  106. struct resource *res;
  107. void __iomem *base;
  108. int irq;
  109. int detect_irq;
  110. int dma;
  111. int do_dma;
  112. unsigned int power_mode;
  113. struct imxmmc_platform_data *pdata;
  114. struct mmc_request *req;
  115. struct mmc_command *cmd;
  116. struct mmc_data *data;
  117. unsigned int dma_nents;
  118. unsigned int datasize;
  119. unsigned int dma_dir;
  120. u16 rev_no;
  121. unsigned int cmdat;
  122. struct clk *clk;
  123. int clock;
  124. struct work_struct datawork;
  125. };
  126. static void mxcmci_set_clk_rate(struct mxcmci_host *host, unsigned int clk_ios);
  127. static inline int mxcmci_use_dma(struct mxcmci_host *host)
  128. {
  129. return host->do_dma;
  130. }
  131. static void mxcmci_softreset(struct mxcmci_host *host)
  132. {
  133. int i;
  134. /* reset sequence */
  135. writew(STR_STP_CLK_RESET, host->base + MMC_REG_STR_STP_CLK);
  136. writew(STR_STP_CLK_RESET | STR_STP_CLK_START_CLK,
  137. host->base + MMC_REG_STR_STP_CLK);
  138. for (i = 0; i < 8; i++)
  139. writew(STR_STP_CLK_START_CLK, host->base + MMC_REG_STR_STP_CLK);
  140. writew(0xff, host->base + MMC_REG_RES_TO);
  141. }
  142. static void mxcmci_setup_data(struct mxcmci_host *host, struct mmc_data *data)
  143. {
  144. unsigned int nob = data->blocks;
  145. unsigned int blksz = data->blksz;
  146. unsigned int datasize = nob * blksz;
  147. #ifdef HAS_DMA
  148. struct scatterlist *sg;
  149. int i;
  150. #endif
  151. if (data->flags & MMC_DATA_STREAM)
  152. nob = 0xffff;
  153. host->data = data;
  154. data->bytes_xfered = 0;
  155. writew(nob, host->base + MMC_REG_NOB);
  156. writew(blksz, host->base + MMC_REG_BLK_LEN);
  157. host->datasize = datasize;
  158. #ifdef HAS_DMA
  159. for_each_sg(data->sg, sg, data->sg_len, i) {
  160. if (sg->offset & 3 || sg->length & 3) {
  161. host->do_dma = 0;
  162. return;
  163. }
  164. }
  165. if (data->flags & MMC_DATA_READ) {
  166. host->dma_dir = DMA_FROM_DEVICE;
  167. host->dma_nents = dma_map_sg(mmc_dev(host->mmc), data->sg,
  168. data->sg_len, host->dma_dir);
  169. imx_dma_setup_sg(host->dma, data->sg, host->dma_nents, datasize,
  170. host->res->start + MMC_REG_BUFFER_ACCESS,
  171. DMA_MODE_READ);
  172. } else {
  173. host->dma_dir = DMA_TO_DEVICE;
  174. host->dma_nents = dma_map_sg(mmc_dev(host->mmc), data->sg,
  175. data->sg_len, host->dma_dir);
  176. imx_dma_setup_sg(host->dma, data->sg, host->dma_nents, datasize,
  177. host->res->start + MMC_REG_BUFFER_ACCESS,
  178. DMA_MODE_WRITE);
  179. }
  180. wmb();
  181. imx_dma_enable(host->dma);
  182. #endif /* HAS_DMA */
  183. }
  184. static int mxcmci_start_cmd(struct mxcmci_host *host, struct mmc_command *cmd,
  185. unsigned int cmdat)
  186. {
  187. WARN_ON(host->cmd != NULL);
  188. host->cmd = cmd;
  189. switch (mmc_resp_type(cmd)) {
  190. case MMC_RSP_R1: /* short CRC, OPCODE */
  191. case MMC_RSP_R1B:/* short CRC, OPCODE, BUSY */
  192. cmdat |= CMD_DAT_CONT_RESPONSE_48BIT_CRC;
  193. break;
  194. case MMC_RSP_R2: /* long 136 bit + CRC */
  195. cmdat |= CMD_DAT_CONT_RESPONSE_136BIT;
  196. break;
  197. case MMC_RSP_R3: /* short */
  198. cmdat |= CMD_DAT_CONT_RESPONSE_48BIT;
  199. break;
  200. case MMC_RSP_NONE:
  201. break;
  202. default:
  203. dev_err(mmc_dev(host->mmc), "unhandled response type 0x%x\n",
  204. mmc_resp_type(cmd));
  205. cmd->error = -EINVAL;
  206. return -EINVAL;
  207. }
  208. if (mxcmci_use_dma(host))
  209. writel(INT_READ_OP_EN | INT_WRITE_OP_DONE_EN |
  210. INT_END_CMD_RES_EN,
  211. host->base + MMC_REG_INT_CNTR);
  212. else
  213. writel(INT_END_CMD_RES_EN, host->base + MMC_REG_INT_CNTR);
  214. writew(cmd->opcode, host->base + MMC_REG_CMD);
  215. writel(cmd->arg, host->base + MMC_REG_ARG);
  216. writew(cmdat, host->base + MMC_REG_CMD_DAT_CONT);
  217. return 0;
  218. }
  219. static void mxcmci_finish_request(struct mxcmci_host *host,
  220. struct mmc_request *req)
  221. {
  222. writel(0, host->base + MMC_REG_INT_CNTR);
  223. host->req = NULL;
  224. host->cmd = NULL;
  225. host->data = NULL;
  226. mmc_request_done(host->mmc, req);
  227. }
  228. static int mxcmci_finish_data(struct mxcmci_host *host, unsigned int stat)
  229. {
  230. struct mmc_data *data = host->data;
  231. int data_error;
  232. #ifdef HAS_DMA
  233. if (mxcmci_use_dma(host)) {
  234. imx_dma_disable(host->dma);
  235. dma_unmap_sg(mmc_dev(host->mmc), data->sg, host->dma_nents,
  236. host->dma_dir);
  237. }
  238. #endif
  239. if (stat & STATUS_ERR_MASK) {
  240. dev_dbg(mmc_dev(host->mmc), "request failed. status: 0x%08x\n",
  241. stat);
  242. if (stat & STATUS_CRC_READ_ERR) {
  243. data->error = -EILSEQ;
  244. } else if (stat & STATUS_CRC_WRITE_ERR) {
  245. u32 err_code = (stat >> 9) & 0x3;
  246. if (err_code == 2) /* No CRC response */
  247. data->error = -ETIMEDOUT;
  248. else
  249. data->error = -EILSEQ;
  250. } else if (stat & STATUS_TIME_OUT_READ) {
  251. data->error = -ETIMEDOUT;
  252. } else {
  253. data->error = -EIO;
  254. }
  255. } else {
  256. data->bytes_xfered = host->datasize;
  257. }
  258. data_error = data->error;
  259. host->data = NULL;
  260. return data_error;
  261. }
  262. static void mxcmci_read_response(struct mxcmci_host *host, unsigned int stat)
  263. {
  264. struct mmc_command *cmd = host->cmd;
  265. int i;
  266. u32 a, b, c;
  267. if (!cmd)
  268. return;
  269. if (stat & STATUS_TIME_OUT_RESP) {
  270. dev_dbg(mmc_dev(host->mmc), "CMD TIMEOUT\n");
  271. cmd->error = -ETIMEDOUT;
  272. } else if (stat & STATUS_RESP_CRC_ERR && cmd->flags & MMC_RSP_CRC) {
  273. dev_dbg(mmc_dev(host->mmc), "cmd crc error\n");
  274. cmd->error = -EILSEQ;
  275. }
  276. if (cmd->flags & MMC_RSP_PRESENT) {
  277. if (cmd->flags & MMC_RSP_136) {
  278. for (i = 0; i < 4; i++) {
  279. a = readw(host->base + MMC_REG_RES_FIFO);
  280. b = readw(host->base + MMC_REG_RES_FIFO);
  281. cmd->resp[i] = a << 16 | b;
  282. }
  283. } else {
  284. a = readw(host->base + MMC_REG_RES_FIFO);
  285. b = readw(host->base + MMC_REG_RES_FIFO);
  286. c = readw(host->base + MMC_REG_RES_FIFO);
  287. cmd->resp[0] = a << 24 | b << 8 | c >> 8;
  288. }
  289. }
  290. }
  291. static int mxcmci_poll_status(struct mxcmci_host *host, u32 mask)
  292. {
  293. u32 stat;
  294. unsigned long timeout = jiffies + HZ;
  295. do {
  296. stat = readl(host->base + MMC_REG_STATUS);
  297. if (stat & STATUS_ERR_MASK)
  298. return stat;
  299. if (time_after(jiffies, timeout)) {
  300. mxcmci_softreset(host);
  301. mxcmci_set_clk_rate(host, host->clock);
  302. return STATUS_TIME_OUT_READ;
  303. }
  304. if (stat & mask)
  305. return 0;
  306. cpu_relax();
  307. } while (1);
  308. }
  309. static int mxcmci_pull(struct mxcmci_host *host, void *_buf, int bytes)
  310. {
  311. unsigned int stat;
  312. u32 *buf = _buf;
  313. while (bytes > 3) {
  314. stat = mxcmci_poll_status(host,
  315. STATUS_BUF_READ_RDY | STATUS_READ_OP_DONE);
  316. if (stat)
  317. return stat;
  318. *buf++ = readl(host->base + MMC_REG_BUFFER_ACCESS);
  319. bytes -= 4;
  320. }
  321. if (bytes) {
  322. u8 *b = (u8 *)buf;
  323. u32 tmp;
  324. stat = mxcmci_poll_status(host,
  325. STATUS_BUF_READ_RDY | STATUS_READ_OP_DONE);
  326. if (stat)
  327. return stat;
  328. tmp = readl(host->base + MMC_REG_BUFFER_ACCESS);
  329. memcpy(b, &tmp, bytes);
  330. }
  331. return 0;
  332. }
  333. static int mxcmci_push(struct mxcmci_host *host, void *_buf, int bytes)
  334. {
  335. unsigned int stat;
  336. u32 *buf = _buf;
  337. while (bytes > 3) {
  338. stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
  339. if (stat)
  340. return stat;
  341. writel(*buf++, host->base + MMC_REG_BUFFER_ACCESS);
  342. bytes -= 4;
  343. }
  344. if (bytes) {
  345. u8 *b = (u8 *)buf;
  346. u32 tmp;
  347. stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
  348. if (stat)
  349. return stat;
  350. memcpy(&tmp, b, bytes);
  351. writel(tmp, host->base + MMC_REG_BUFFER_ACCESS);
  352. }
  353. stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
  354. if (stat)
  355. return stat;
  356. return 0;
  357. }
  358. static int mxcmci_transfer_data(struct mxcmci_host *host)
  359. {
  360. struct mmc_data *data = host->req->data;
  361. struct scatterlist *sg;
  362. int stat, i;
  363. host->datasize = 0;
  364. host->data = data;
  365. host->datasize = 0;
  366. if (data->flags & MMC_DATA_READ) {
  367. for_each_sg(data->sg, sg, data->sg_len, i) {
  368. stat = mxcmci_pull(host, sg_virt(sg), sg->length);
  369. if (stat)
  370. return stat;
  371. host->datasize += sg->length;
  372. }
  373. } else {
  374. for_each_sg(data->sg, sg, data->sg_len, i) {
  375. stat = mxcmci_push(host, sg_virt(sg), sg->length);
  376. if (stat)
  377. return stat;
  378. host->datasize += sg->length;
  379. }
  380. stat = mxcmci_poll_status(host, STATUS_WRITE_OP_DONE);
  381. if (stat)
  382. return stat;
  383. }
  384. return 0;
  385. }
  386. static void mxcmci_datawork(struct work_struct *work)
  387. {
  388. struct mxcmci_host *host = container_of(work, struct mxcmci_host,
  389. datawork);
  390. int datastat = mxcmci_transfer_data(host);
  391. mxcmci_finish_data(host, datastat);
  392. if (host->req->stop) {
  393. if (mxcmci_start_cmd(host, host->req->stop, 0)) {
  394. mxcmci_finish_request(host, host->req);
  395. return;
  396. }
  397. } else {
  398. mxcmci_finish_request(host, host->req);
  399. }
  400. }
  401. #ifdef HAS_DMA
  402. static void mxcmci_data_done(struct mxcmci_host *host, unsigned int stat)
  403. {
  404. struct mmc_data *data = host->data;
  405. int data_error;
  406. if (!data)
  407. return;
  408. data_error = mxcmci_finish_data(host, stat);
  409. mxcmci_read_response(host, stat);
  410. host->cmd = NULL;
  411. if (host->req->stop) {
  412. if (mxcmci_start_cmd(host, host->req->stop, 0)) {
  413. mxcmci_finish_request(host, host->req);
  414. return;
  415. }
  416. } else {
  417. mxcmci_finish_request(host, host->req);
  418. }
  419. }
  420. #endif /* HAS_DMA */
  421. static void mxcmci_cmd_done(struct mxcmci_host *host, unsigned int stat)
  422. {
  423. mxcmci_read_response(host, stat);
  424. host->cmd = NULL;
  425. if (!host->data && host->req) {
  426. mxcmci_finish_request(host, host->req);
  427. return;
  428. }
  429. /* For the DMA case the DMA engine handles the data transfer
  430. * automatically. For non DMA we have to to it ourselves.
  431. * Don't do it in interrupt context though.
  432. */
  433. if (!mxcmci_use_dma(host) && host->data)
  434. schedule_work(&host->datawork);
  435. }
  436. static irqreturn_t mxcmci_irq(int irq, void *devid)
  437. {
  438. struct mxcmci_host *host = devid;
  439. u32 stat;
  440. stat = readl(host->base + MMC_REG_STATUS);
  441. writel(stat, host->base + MMC_REG_STATUS);
  442. dev_dbg(mmc_dev(host->mmc), "%s: 0x%08x\n", __func__, stat);
  443. if (stat & STATUS_END_CMD_RESP)
  444. mxcmci_cmd_done(host, stat);
  445. #ifdef HAS_DMA
  446. if (mxcmci_use_dma(host) &&
  447. (stat & (STATUS_DATA_TRANS_DONE | STATUS_WRITE_OP_DONE)))
  448. mxcmci_data_done(host, stat);
  449. #endif
  450. return IRQ_HANDLED;
  451. }
  452. static void mxcmci_request(struct mmc_host *mmc, struct mmc_request *req)
  453. {
  454. struct mxcmci_host *host = mmc_priv(mmc);
  455. unsigned int cmdat = host->cmdat;
  456. WARN_ON(host->req != NULL);
  457. host->req = req;
  458. host->cmdat &= ~CMD_DAT_CONT_INIT;
  459. #ifdef HAS_DMA
  460. host->do_dma = 1;
  461. #endif
  462. if (req->data) {
  463. mxcmci_setup_data(host, req->data);
  464. cmdat |= CMD_DAT_CONT_DATA_ENABLE;
  465. if (req->data->flags & MMC_DATA_WRITE)
  466. cmdat |= CMD_DAT_CONT_WRITE;
  467. }
  468. if (mxcmci_start_cmd(host, req->cmd, cmdat))
  469. mxcmci_finish_request(host, req);
  470. }
  471. static void mxcmci_set_clk_rate(struct mxcmci_host *host, unsigned int clk_ios)
  472. {
  473. unsigned int divider;
  474. int prescaler = 0;
  475. unsigned int clk_in = clk_get_rate(host->clk);
  476. while (prescaler <= 0x800) {
  477. for (divider = 1; divider <= 0xF; divider++) {
  478. int x;
  479. x = (clk_in / (divider + 1));
  480. if (prescaler)
  481. x /= (prescaler * 2);
  482. if (x <= clk_ios)
  483. break;
  484. }
  485. if (divider < 0x10)
  486. break;
  487. if (prescaler == 0)
  488. prescaler = 1;
  489. else
  490. prescaler <<= 1;
  491. }
  492. writew((prescaler << 4) | divider, host->base + MMC_REG_CLK_RATE);
  493. dev_dbg(mmc_dev(host->mmc), "scaler: %d divider: %d in: %d out: %d\n",
  494. prescaler, divider, clk_in, clk_ios);
  495. }
  496. static void mxcmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  497. {
  498. struct mxcmci_host *host = mmc_priv(mmc);
  499. #ifdef HAS_DMA
  500. unsigned int blen;
  501. /*
  502. * use burstlen of 64 in 4 bit mode (--> reg value 0)
  503. * use burstlen of 16 in 1 bit mode (--> reg value 16)
  504. */
  505. if (ios->bus_width == MMC_BUS_WIDTH_4)
  506. blen = 0;
  507. else
  508. blen = 16;
  509. imx_dma_config_burstlen(host->dma, blen);
  510. #endif
  511. if (ios->bus_width == MMC_BUS_WIDTH_4)
  512. host->cmdat |= CMD_DAT_CONT_BUS_WIDTH_4;
  513. else
  514. host->cmdat &= ~CMD_DAT_CONT_BUS_WIDTH_4;
  515. if (host->power_mode != ios->power_mode) {
  516. if (host->pdata && host->pdata->setpower)
  517. host->pdata->setpower(mmc_dev(mmc), ios->vdd);
  518. host->power_mode = ios->power_mode;
  519. if (ios->power_mode == MMC_POWER_ON)
  520. host->cmdat |= CMD_DAT_CONT_INIT;
  521. }
  522. if (ios->clock) {
  523. mxcmci_set_clk_rate(host, ios->clock);
  524. writew(STR_STP_CLK_START_CLK, host->base + MMC_REG_STR_STP_CLK);
  525. } else {
  526. writew(STR_STP_CLK_STOP_CLK, host->base + MMC_REG_STR_STP_CLK);
  527. }
  528. host->clock = ios->clock;
  529. }
  530. static irqreturn_t mxcmci_detect_irq(int irq, void *data)
  531. {
  532. struct mmc_host *mmc = data;
  533. dev_dbg(mmc_dev(mmc), "%s\n", __func__);
  534. mmc_detect_change(mmc, msecs_to_jiffies(250));
  535. return IRQ_HANDLED;
  536. }
  537. static int mxcmci_get_ro(struct mmc_host *mmc)
  538. {
  539. struct mxcmci_host *host = mmc_priv(mmc);
  540. if (host->pdata && host->pdata->get_ro)
  541. return !!host->pdata->get_ro(mmc_dev(mmc));
  542. /*
  543. * Board doesn't support read only detection; let the mmc core
  544. * decide what to do.
  545. */
  546. return -ENOSYS;
  547. }
  548. static const struct mmc_host_ops mxcmci_ops = {
  549. .request = mxcmci_request,
  550. .set_ios = mxcmci_set_ios,
  551. .get_ro = mxcmci_get_ro,
  552. };
  553. static int mxcmci_probe(struct platform_device *pdev)
  554. {
  555. struct mmc_host *mmc;
  556. struct mxcmci_host *host = NULL;
  557. struct resource *r;
  558. int ret = 0, irq;
  559. printk(KERN_INFO "i.MX SDHC driver\n");
  560. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  561. irq = platform_get_irq(pdev, 0);
  562. if (!r || irq < 0)
  563. return -EINVAL;
  564. r = request_mem_region(r->start, resource_size(r), pdev->name);
  565. if (!r)
  566. return -EBUSY;
  567. mmc = mmc_alloc_host(sizeof(struct mxcmci_host), &pdev->dev);
  568. if (!mmc) {
  569. ret = -ENOMEM;
  570. goto out_release_mem;
  571. }
  572. mmc->ops = &mxcmci_ops;
  573. mmc->caps = MMC_CAP_4_BIT_DATA;
  574. /* MMC core transfer sizes tunable parameters */
  575. mmc->max_hw_segs = 64;
  576. mmc->max_phys_segs = 64;
  577. mmc->max_blk_size = 2048;
  578. mmc->max_blk_count = 65535;
  579. mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
  580. mmc->max_seg_size = mmc->max_seg_size;
  581. host = mmc_priv(mmc);
  582. host->base = ioremap(r->start, resource_size(r));
  583. if (!host->base) {
  584. ret = -ENOMEM;
  585. goto out_free;
  586. }
  587. host->mmc = mmc;
  588. host->pdata = pdev->dev.platform_data;
  589. if (host->pdata && host->pdata->ocr_avail)
  590. mmc->ocr_avail = host->pdata->ocr_avail;
  591. else
  592. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
  593. host->res = r;
  594. host->irq = irq;
  595. host->clk = clk_get(&pdev->dev, NULL);
  596. if (IS_ERR(host->clk)) {
  597. ret = PTR_ERR(host->clk);
  598. goto out_iounmap;
  599. }
  600. clk_enable(host->clk);
  601. mxcmci_softreset(host);
  602. host->rev_no = readw(host->base + MMC_REG_REV_NO);
  603. if (host->rev_no != 0x400) {
  604. ret = -ENODEV;
  605. dev_err(mmc_dev(host->mmc), "wrong rev.no. 0x%08x. aborting.\n",
  606. host->rev_no);
  607. goto out_clk_put;
  608. }
  609. mmc->f_min = clk_get_rate(host->clk) >> 16;
  610. if (mmc->f_min < 400000)
  611. mmc->f_min = 400000;
  612. mmc->f_max = clk_get_rate(host->clk) >> 1;
  613. /* recommended in data sheet */
  614. writew(0x2db4, host->base + MMC_REG_READ_TO);
  615. writel(0, host->base + MMC_REG_INT_CNTR);
  616. #ifdef HAS_DMA
  617. host->dma = imx_dma_request_by_prio(DRIVER_NAME, DMA_PRIO_LOW);
  618. if (host->dma < 0) {
  619. dev_err(mmc_dev(host->mmc), "imx_dma_request_by_prio failed\n");
  620. ret = -EBUSY;
  621. goto out_clk_put;
  622. }
  623. r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  624. if (!r) {
  625. ret = -EINVAL;
  626. goto out_free_dma;
  627. }
  628. ret = imx_dma_config_channel(host->dma,
  629. IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_FIFO,
  630. IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR,
  631. r->start, 0);
  632. if (ret) {
  633. dev_err(mmc_dev(host->mmc), "failed to config DMA channel\n");
  634. goto out_free_dma;
  635. }
  636. #endif
  637. INIT_WORK(&host->datawork, mxcmci_datawork);
  638. ret = request_irq(host->irq, mxcmci_irq, 0, DRIVER_NAME, host);
  639. if (ret)
  640. goto out_free_dma;
  641. platform_set_drvdata(pdev, mmc);
  642. if (host->pdata && host->pdata->init) {
  643. ret = host->pdata->init(&pdev->dev, mxcmci_detect_irq,
  644. host->mmc);
  645. if (ret)
  646. goto out_free_irq;
  647. }
  648. mmc_add_host(mmc);
  649. return 0;
  650. out_free_irq:
  651. free_irq(host->irq, host);
  652. out_free_dma:
  653. #ifdef HAS_DMA
  654. imx_dma_free(host->dma);
  655. #endif
  656. out_clk_put:
  657. clk_disable(host->clk);
  658. clk_put(host->clk);
  659. out_iounmap:
  660. iounmap(host->base);
  661. out_free:
  662. mmc_free_host(mmc);
  663. out_release_mem:
  664. release_mem_region(host->res->start, resource_size(host->res));
  665. return ret;
  666. }
  667. static int mxcmci_remove(struct platform_device *pdev)
  668. {
  669. struct mmc_host *mmc = platform_get_drvdata(pdev);
  670. struct mxcmci_host *host = mmc_priv(mmc);
  671. platform_set_drvdata(pdev, NULL);
  672. mmc_remove_host(mmc);
  673. if (host->pdata && host->pdata->exit)
  674. host->pdata->exit(&pdev->dev, mmc);
  675. free_irq(host->irq, host);
  676. iounmap(host->base);
  677. #ifdef HAS_DMA
  678. imx_dma_free(host->dma);
  679. #endif
  680. clk_disable(host->clk);
  681. clk_put(host->clk);
  682. release_mem_region(host->res->start, resource_size(host->res));
  683. release_resource(host->res);
  684. mmc_free_host(mmc);
  685. return 0;
  686. }
  687. #ifdef CONFIG_PM
  688. static int mxcmci_suspend(struct platform_device *dev, pm_message_t state)
  689. {
  690. struct mmc_host *mmc = platform_get_drvdata(dev);
  691. int ret = 0;
  692. if (mmc)
  693. ret = mmc_suspend_host(mmc, state);
  694. return ret;
  695. }
  696. static int mxcmci_resume(struct platform_device *dev)
  697. {
  698. struct mmc_host *mmc = platform_get_drvdata(dev);
  699. struct mxcmci_host *host;
  700. int ret = 0;
  701. if (mmc) {
  702. host = mmc_priv(mmc);
  703. ret = mmc_resume_host(mmc);
  704. }
  705. return ret;
  706. }
  707. #else
  708. #define mxcmci_suspend NULL
  709. #define mxcmci_resume NULL
  710. #endif /* CONFIG_PM */
  711. static struct platform_driver mxcmci_driver = {
  712. .probe = mxcmci_probe,
  713. .remove = mxcmci_remove,
  714. .suspend = mxcmci_suspend,
  715. .resume = mxcmci_resume,
  716. .driver = {
  717. .name = DRIVER_NAME,
  718. .owner = THIS_MODULE,
  719. }
  720. };
  721. static int __init mxcmci_init(void)
  722. {
  723. return platform_driver_register(&mxcmci_driver);
  724. }
  725. static void __exit mxcmci_exit(void)
  726. {
  727. platform_driver_unregister(&mxcmci_driver);
  728. }
  729. module_init(mxcmci_init);
  730. module_exit(mxcmci_exit);
  731. MODULE_DESCRIPTION("i.MX Multimedia Card Interface Driver");
  732. MODULE_AUTHOR("Sascha Hauer, Pengutronix");
  733. MODULE_LICENSE("GPL");
  734. MODULE_ALIAS("platform:imx-mmc");