fpu.S 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235
  1. /*
  2. * FPU support code, moved here from head.S so that it can be used
  3. * by chips which use other head-whatever.S files.
  4. *
  5. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  6. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  7. * Copyright (C) 1996 Paul Mackerras.
  8. * Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License
  12. * as published by the Free Software Foundation; either version
  13. * 2 of the License, or (at your option) any later version.
  14. *
  15. */
  16. #include <asm/reg.h>
  17. #include <asm/page.h>
  18. #include <asm/mmu.h>
  19. #include <asm/pgtable.h>
  20. #include <asm/cputable.h>
  21. #include <asm/cache.h>
  22. #include <asm/thread_info.h>
  23. #include <asm/ppc_asm.h>
  24. #include <asm/asm-offsets.h>
  25. #include <asm/ptrace.h>
  26. #ifdef CONFIG_VSX
  27. #define __REST_32FPVSRS(n,c,base) \
  28. BEGIN_FTR_SECTION \
  29. b 2f; \
  30. END_FTR_SECTION_IFSET(CPU_FTR_VSX); \
  31. REST_32FPRS(n,base); \
  32. b 3f; \
  33. 2: REST_32VSRS(n,c,base); \
  34. 3:
  35. #define __SAVE_32FPVSRS(n,c,base) \
  36. BEGIN_FTR_SECTION \
  37. b 2f; \
  38. END_FTR_SECTION_IFSET(CPU_FTR_VSX); \
  39. SAVE_32FPRS(n,base); \
  40. b 3f; \
  41. 2: SAVE_32VSRS(n,c,base); \
  42. 3:
  43. #else
  44. #define __REST_32FPVSRS(n,b,base) REST_32FPRS(n, base)
  45. #define __SAVE_32FPVSRS(n,b,base) SAVE_32FPRS(n, base)
  46. #endif
  47. #define REST_32FPVSRS(n,c,base) __REST_32FPVSRS(n,__REG_##c,__REG_##base)
  48. #define SAVE_32FPVSRS(n,c,base) __SAVE_32FPVSRS(n,__REG_##c,__REG_##base)
  49. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  50. /* void do_load_up_transact_fpu(struct thread_struct *thread)
  51. *
  52. * This is similar to load_up_fpu but for the transactional version of the FP
  53. * register set. It doesn't mess with the task MSR or valid flags.
  54. * Furthermore, we don't do lazy FP with TM currently.
  55. */
  56. _GLOBAL(do_load_up_transact_fpu)
  57. mfmsr r6
  58. ori r5,r6,MSR_FP
  59. #ifdef CONFIG_VSX
  60. BEGIN_FTR_SECTION
  61. oris r5,r5,MSR_VSX@h
  62. END_FTR_SECTION_IFSET(CPU_FTR_VSX)
  63. #endif
  64. SYNC
  65. MTMSRD(r5)
  66. addi r7,r3,THREAD_TRANSACT_FPSTATE
  67. lfd fr0,FPSTATE_FPSCR(r7)
  68. MTFSF_L(fr0)
  69. REST_32FPVSRS(0, R4, R7)
  70. /* FP/VSX off again */
  71. MTMSRD(r6)
  72. SYNC
  73. blr
  74. #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
  75. /*
  76. * Load state from memory into FP registers including FPSCR.
  77. * Assumes the caller has enabled FP in the MSR.
  78. */
  79. _GLOBAL(load_fp_state)
  80. lfd fr0,FPSTATE_FPSCR(r3)
  81. MTFSF_L(fr0)
  82. REST_32FPVSRS(0, R4, R3)
  83. blr
  84. /*
  85. * Store FP state into memory, including FPSCR
  86. * Assumes the caller has enabled FP in the MSR.
  87. */
  88. _GLOBAL(store_fp_state)
  89. SAVE_32FPVSRS(0, R4, R3)
  90. mffs fr0
  91. stfd fr0,FPSTATE_FPSCR(r3)
  92. blr
  93. /*
  94. * This task wants to use the FPU now.
  95. * On UP, disable FP for the task which had the FPU previously,
  96. * and save its floating-point registers in its thread_struct.
  97. * Load up this task's FP registers from its thread_struct,
  98. * enable the FPU for the current task and return to the task.
  99. */
  100. _GLOBAL(load_up_fpu)
  101. mfmsr r5
  102. ori r5,r5,MSR_FP
  103. #ifdef CONFIG_VSX
  104. BEGIN_FTR_SECTION
  105. oris r5,r5,MSR_VSX@h
  106. END_FTR_SECTION_IFSET(CPU_FTR_VSX)
  107. #endif
  108. SYNC
  109. MTMSRD(r5) /* enable use of fpu now */
  110. isync
  111. /*
  112. * For SMP, we don't do lazy FPU switching because it just gets too
  113. * horrendously complex, especially when a task switches from one CPU
  114. * to another. Instead we call giveup_fpu in switch_to.
  115. */
  116. #ifndef CONFIG_SMP
  117. LOAD_REG_ADDRBASE(r3, last_task_used_math)
  118. toreal(r3)
  119. PPC_LL r4,ADDROFF(last_task_used_math)(r3)
  120. PPC_LCMPI 0,r4,0
  121. beq 1f
  122. toreal(r4)
  123. addi r4,r4,THREAD /* want last_task_used_math->thread */
  124. addi r8,r4,THREAD_FPSTATE
  125. SAVE_32FPVSRS(0, R5, R8)
  126. mffs fr0
  127. stfd fr0,FPSTATE_FPSCR(r8)
  128. PPC_LL r5,PT_REGS(r4)
  129. toreal(r5)
  130. PPC_LL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
  131. li r10,MSR_FP|MSR_FE0|MSR_FE1
  132. andc r4,r4,r10 /* disable FP for previous task */
  133. PPC_STL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
  134. 1:
  135. #endif /* CONFIG_SMP */
  136. /* enable use of FP after return */
  137. #ifdef CONFIG_PPC32
  138. mfspr r5,SPRN_SPRG_THREAD /* current task's THREAD (phys) */
  139. lwz r4,THREAD_FPEXC_MODE(r5)
  140. ori r9,r9,MSR_FP /* enable FP for current */
  141. or r9,r9,r4
  142. #else
  143. ld r4,PACACURRENT(r13)
  144. addi r5,r4,THREAD /* Get THREAD */
  145. lwz r4,THREAD_FPEXC_MODE(r5)
  146. ori r12,r12,MSR_FP
  147. or r12,r12,r4
  148. std r12,_MSR(r1)
  149. #endif
  150. addi r7,r5,THREAD_FPSTATE
  151. lfd fr0,FPSTATE_FPSCR(r7)
  152. MTFSF_L(fr0)
  153. REST_32FPVSRS(0, R4, R7)
  154. #ifndef CONFIG_SMP
  155. subi r4,r5,THREAD
  156. fromreal(r4)
  157. PPC_STL r4,ADDROFF(last_task_used_math)(r3)
  158. #endif /* CONFIG_SMP */
  159. /* restore registers and return */
  160. /* we haven't used ctr or xer or lr */
  161. blr
  162. /*
  163. * giveup_fpu(tsk)
  164. * Disable FP for the task given as the argument,
  165. * and save the floating-point registers in its thread_struct.
  166. * Enables the FPU for use in the kernel on return.
  167. */
  168. _GLOBAL(giveup_fpu)
  169. mfmsr r5
  170. ori r5,r5,MSR_FP
  171. #ifdef CONFIG_VSX
  172. BEGIN_FTR_SECTION
  173. oris r5,r5,MSR_VSX@h
  174. END_FTR_SECTION_IFSET(CPU_FTR_VSX)
  175. #endif
  176. SYNC_601
  177. ISYNC_601
  178. MTMSRD(r5) /* enable use of fpu now */
  179. SYNC_601
  180. isync
  181. PPC_LCMPI 0,r3,0
  182. beqlr- /* if no previous owner, done */
  183. addi r3,r3,THREAD /* want THREAD of task */
  184. PPC_LL r6,THREAD_FPSAVEAREA(r3)
  185. PPC_LL r5,PT_REGS(r3)
  186. PPC_LCMPI 0,r6,0
  187. bne 2f
  188. addi r6,r3,THREAD_FPSTATE
  189. 2: PPC_LCMPI 0,r5,0
  190. SAVE_32FPVSRS(0, R4, R6)
  191. mffs fr0
  192. stfd fr0,FPSTATE_FPSCR(r6)
  193. beq 1f
  194. PPC_LL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
  195. li r3,MSR_FP|MSR_FE0|MSR_FE1
  196. #ifdef CONFIG_VSX
  197. BEGIN_FTR_SECTION
  198. oris r3,r3,MSR_VSX@h
  199. END_FTR_SECTION_IFSET(CPU_FTR_VSX)
  200. #endif
  201. andc r4,r4,r3 /* disable FP for previous task */
  202. PPC_STL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
  203. 1:
  204. #ifndef CONFIG_SMP
  205. li r5,0
  206. LOAD_REG_ADDRBASE(r4,last_task_used_math)
  207. PPC_STL r5,ADDROFF(last_task_used_math)(r4)
  208. #endif /* CONFIG_SMP */
  209. blr
  210. /*
  211. * These are used in the alignment trap handler when emulating
  212. * single-precision loads and stores.
  213. */
  214. _GLOBAL(cvt_fd)
  215. lfs 0,0(r3)
  216. stfd 0,0(r4)
  217. blr
  218. _GLOBAL(cvt_df)
  219. lfd 0,0(r3)
  220. stfs 0,0(r4)
  221. blr