netxen_nic.h 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166
  1. /*
  2. * Copyright (C) 2003 - 2006 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen,
  26. * 3965 Freedom Circle, Fourth floor,
  27. * Santa Clara, CA 95054
  28. */
  29. #ifndef _NETXEN_NIC_H_
  30. #define _NETXEN_NIC_H_
  31. #include <linux/module.h>
  32. #include <linux/kernel.h>
  33. #include <linux/types.h>
  34. #include <linux/compiler.h>
  35. #include <linux/slab.h>
  36. #include <linux/delay.h>
  37. #include <linux/init.h>
  38. #include <linux/ioport.h>
  39. #include <linux/pci.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/etherdevice.h>
  42. #include <linux/ip.h>
  43. #include <linux/in.h>
  44. #include <linux/tcp.h>
  45. #include <linux/skbuff.h>
  46. #include <linux/version.h>
  47. #include <linux/ethtool.h>
  48. #include <linux/mii.h>
  49. #include <linux/interrupt.h>
  50. #include <linux/timer.h>
  51. #include <linux/mm.h>
  52. #include <linux/mman.h>
  53. #include <asm/system.h>
  54. #include <asm/io.h>
  55. #include <asm/byteorder.h>
  56. #include <asm/uaccess.h>
  57. #include <asm/pgtable.h>
  58. #include "netxen_nic_hw.h"
  59. #define NETXEN_NIC_BUILD_NO "2"
  60. #define _NETXEN_NIC_LINUX_MAJOR 3
  61. #define _NETXEN_NIC_LINUX_MINOR 3
  62. #define _NETXEN_NIC_LINUX_SUBVERSION 3
  63. #define NETXEN_NIC_LINUX_VERSIONID "3.3.3" "-" NETXEN_NIC_BUILD_NO
  64. #define RCV_DESC_RINGSIZE \
  65. (sizeof(struct rcv_desc) * adapter->max_rx_desc_count)
  66. #define STATUS_DESC_RINGSIZE \
  67. (sizeof(struct status_desc)* adapter->max_rx_desc_count)
  68. #define LRO_DESC_RINGSIZE \
  69. (sizeof(rcvDesc_t) * adapter->max_lro_rx_desc_count)
  70. #define TX_RINGSIZE \
  71. (sizeof(struct netxen_cmd_buffer) * adapter->max_tx_desc_count)
  72. #define RCV_BUFFSIZE \
  73. (sizeof(struct netxen_rx_buffer) * rcv_desc->max_rx_desc_count)
  74. #define find_diff_among(a,b,range) ((a)<(b)?((b)-(a)):((b)+(range)-(a)))
  75. #define NETXEN_NETDEV_STATUS 0x1
  76. #define NETXEN_RCV_PRODUCER_OFFSET 0
  77. #define NETXEN_RCV_PEG_DB_ID 2
  78. #define NETXEN_HOST_DUMMY_DMA_SIZE 1024
  79. #define ADDR_IN_WINDOW1(off) \
  80. ((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0
  81. /*
  82. * In netxen_nic_down(), we must wait for any pending callback requests into
  83. * netxen_watchdog_task() to complete; eg otherwise the watchdog_timer could be
  84. * reenabled right after it is deleted in netxen_nic_down(). FLUSH_SCHEDULED_WORK()
  85. * does this synchronization.
  86. *
  87. * Normally, schedule_work()/flush_scheduled_work() could have worked, but
  88. * netxen_nic_close() is invoked with kernel rtnl lock held. netif_carrier_off()
  89. * call in netxen_nic_close() triggers a schedule_work(&linkwatch_work), and a
  90. * subsequent call to flush_scheduled_work() in netxen_nic_down() would cause
  91. * linkwatch_event() to be executed which also attempts to acquire the rtnl
  92. * lock thus causing a deadlock.
  93. */
  94. #define SCHEDULE_WORK(tp) queue_work(netxen_workq, tp)
  95. #define FLUSH_SCHEDULED_WORK() flush_workqueue(netxen_workq)
  96. extern struct workqueue_struct *netxen_workq;
  97. /*
  98. * normalize a 64MB crb address to 32MB PCI window
  99. * To use NETXEN_CRB_NORMALIZE, window _must_ be set to 1
  100. */
  101. #define NETXEN_CRB_NORMAL(reg) \
  102. ((reg) - NETXEN_CRB_PCIX_HOST2 + NETXEN_CRB_PCIX_HOST)
  103. #define NETXEN_CRB_NORMALIZE(adapter, reg) \
  104. pci_base_offset(adapter, NETXEN_CRB_NORMAL(reg))
  105. #define DB_NORMALIZE(adapter, off) \
  106. (adapter->ahw.db_base + (off))
  107. #define NX_P2_C0 0x24
  108. #define NX_P2_C1 0x25
  109. #define FIRST_PAGE_GROUP_START 0
  110. #define FIRST_PAGE_GROUP_END 0x100000
  111. #define SECOND_PAGE_GROUP_START 0x4000000
  112. #define SECOND_PAGE_GROUP_END 0x66BC000
  113. #define THIRD_PAGE_GROUP_START 0x70E4000
  114. #define THIRD_PAGE_GROUP_END 0x8000000
  115. #define FIRST_PAGE_GROUP_SIZE FIRST_PAGE_GROUP_END - FIRST_PAGE_GROUP_START
  116. #define SECOND_PAGE_GROUP_SIZE SECOND_PAGE_GROUP_END - SECOND_PAGE_GROUP_START
  117. #define THIRD_PAGE_GROUP_SIZE THIRD_PAGE_GROUP_END - THIRD_PAGE_GROUP_START
  118. #define MAX_RX_BUFFER_LENGTH 1760
  119. #define MAX_RX_JUMBO_BUFFER_LENGTH 8062
  120. #define MAX_RX_LRO_BUFFER_LENGTH ((48*1024)-512)
  121. #define RX_DMA_MAP_LEN (MAX_RX_BUFFER_LENGTH - 2)
  122. #define RX_JUMBO_DMA_MAP_LEN \
  123. (MAX_RX_JUMBO_BUFFER_LENGTH - 2)
  124. #define RX_LRO_DMA_MAP_LEN (MAX_RX_LRO_BUFFER_LENGTH - 2)
  125. #define NETXEN_ROM_ROUNDUP 0x80000000ULL
  126. /*
  127. * Maximum number of ring contexts
  128. */
  129. #define MAX_RING_CTX 1
  130. /* Opcodes to be used with the commands */
  131. enum {
  132. TX_ETHER_PKT = 0x01,
  133. /* The following opcodes are for IP checksum */
  134. TX_TCP_PKT,
  135. TX_UDP_PKT,
  136. TX_IP_PKT,
  137. TX_TCP_LSO,
  138. TX_IPSEC,
  139. TX_IPSEC_CMD
  140. };
  141. /* The following opcodes are for internal consumption. */
  142. #define NETXEN_CONTROL_OP 0x10
  143. #define PEGNET_REQUEST 0x11
  144. #define MAX_NUM_CARDS 4
  145. #define MAX_BUFFERS_PER_CMD 32
  146. /*
  147. * Following are the states of the Phantom. Phantom will set them and
  148. * Host will read to check if the fields are correct.
  149. */
  150. #define PHAN_INITIALIZE_START 0xff00
  151. #define PHAN_INITIALIZE_FAILED 0xffff
  152. #define PHAN_INITIALIZE_COMPLETE 0xff01
  153. /* Host writes the following to notify that it has done the init-handshake */
  154. #define PHAN_INITIALIZE_ACK 0xf00f
  155. #define NUM_RCV_DESC_RINGS 3 /* No of Rcv Descriptor contexts */
  156. /* descriptor types */
  157. #define RCV_DESC_NORMAL 0x01
  158. #define RCV_DESC_JUMBO 0x02
  159. #define RCV_DESC_LRO 0x04
  160. #define RCV_DESC_NORMAL_CTXID 0
  161. #define RCV_DESC_JUMBO_CTXID 1
  162. #define RCV_DESC_LRO_CTXID 2
  163. #define RCV_DESC_TYPE(ID) \
  164. ((ID == RCV_DESC_JUMBO_CTXID) \
  165. ? RCV_DESC_JUMBO \
  166. : ((ID == RCV_DESC_LRO_CTXID) \
  167. ? RCV_DESC_LRO : \
  168. (RCV_DESC_NORMAL)))
  169. #define MAX_CMD_DESCRIPTORS 1024
  170. #define MAX_RCV_DESCRIPTORS 16384
  171. #define MAX_JUMBO_RCV_DESCRIPTORS 1024
  172. #define MAX_LRO_RCV_DESCRIPTORS 64
  173. #define MAX_RCVSTATUS_DESCRIPTORS MAX_RCV_DESCRIPTORS
  174. #define MAX_JUMBO_RCV_DESC MAX_JUMBO_RCV_DESCRIPTORS
  175. #define MAX_RCV_DESC MAX_RCV_DESCRIPTORS
  176. #define MAX_RCVSTATUS_DESC MAX_RCV_DESCRIPTORS
  177. #define MAX_EPG_DESCRIPTORS (MAX_CMD_DESCRIPTORS * 8)
  178. #define NUM_RCV_DESC (MAX_RCV_DESC + MAX_JUMBO_RCV_DESCRIPTORS + \
  179. MAX_LRO_RCV_DESCRIPTORS)
  180. #define MIN_TX_COUNT 4096
  181. #define MIN_RX_COUNT 4096
  182. #define NETXEN_CTX_SIGNATURE 0xdee0
  183. #define NETXEN_RCV_PRODUCER(ringid) (ringid)
  184. #define MAX_FRAME_SIZE 0x10000 /* 64K MAX size for LSO */
  185. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  186. #define PHAN_PEG_RCV_START_INITIALIZE 0xff00
  187. #define get_next_index(index, length) \
  188. (((index) + 1) & ((length) - 1))
  189. #define get_index_range(index,length,count) \
  190. (((index) + (count)) & ((length) - 1))
  191. #define MPORT_SINGLE_FUNCTION_MODE 0x1111
  192. extern unsigned long long netxen_dma_mask;
  193. /*
  194. * NetXen host-peg signal message structure
  195. *
  196. * Bit 0-1 : peg_id => 0x2 for tx and 01 for rx
  197. * Bit 2 : priv_id => must be 1
  198. * Bit 3-17 : count => for doorbell
  199. * Bit 18-27 : ctx_id => Context id
  200. * Bit 28-31 : opcode
  201. */
  202. typedef u32 netxen_ctx_msg;
  203. #define _netxen_set_bits(config_word, start, bits, val) {\
  204. unsigned long long mask = (((1ULL << (bits)) - 1) << (start)); \
  205. unsigned long long value = (val); \
  206. (config_word) &= ~mask; \
  207. (config_word) |= (((value) << (start)) & mask); \
  208. }
  209. #define netxen_set_msg_peg_id(config_word, val) \
  210. _netxen_set_bits(config_word, 0, 2, val)
  211. #define netxen_set_msg_privid(config_word) \
  212. set_bit(2, (unsigned long*)&config_word)
  213. #define netxen_set_msg_count(config_word, val) \
  214. _netxen_set_bits(config_word, 3, 15, val)
  215. #define netxen_set_msg_ctxid(config_word, val) \
  216. _netxen_set_bits(config_word, 18, 10, val)
  217. #define netxen_set_msg_opcode(config_word, val) \
  218. _netxen_set_bits(config_word, 28, 4, val)
  219. struct netxen_rcv_context {
  220. u32 rcv_ring_addr_lo;
  221. u32 rcv_ring_addr_hi;
  222. u32 rcv_ring_size;
  223. u32 rsrvd;
  224. };
  225. struct netxen_ring_ctx {
  226. /* one command ring */
  227. u64 cmd_consumer_offset;
  228. u32 cmd_ring_addr_lo;
  229. u32 cmd_ring_addr_hi;
  230. u32 cmd_ring_size;
  231. u32 rsrvd;
  232. /* three receive rings */
  233. struct netxen_rcv_context rcv_ctx[3];
  234. /* one status ring */
  235. u32 sts_ring_addr_lo;
  236. u32 sts_ring_addr_hi;
  237. u32 sts_ring_size;
  238. u32 ctx_id;
  239. } __attribute__ ((aligned(64)));
  240. /*
  241. * Following data structures describe the descriptors that will be used.
  242. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  243. * we are doing LSO (above the 1500 size packet) only.
  244. */
  245. /*
  246. * The size of reference handle been changed to 16 bits to pass the MSS fields
  247. * for the LSO packet
  248. */
  249. #define FLAGS_CHECKSUM_ENABLED 0x01
  250. #define FLAGS_LSO_ENABLED 0x02
  251. #define FLAGS_IPSEC_SA_ADD 0x04
  252. #define FLAGS_IPSEC_SA_DELETE 0x08
  253. #define FLAGS_VLAN_TAGGED 0x10
  254. #define netxen_set_cmd_desc_port(cmd_desc, var) \
  255. ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
  256. #define netxen_set_cmd_desc_flags(cmd_desc, val) \
  257. _netxen_set_bits((cmd_desc)->flags_opcode, 0, 7, val)
  258. #define netxen_set_cmd_desc_opcode(cmd_desc, val) \
  259. _netxen_set_bits((cmd_desc)->flags_opcode, 7, 6, val)
  260. #define netxen_set_cmd_desc_num_of_buff(cmd_desc, val) \
  261. _netxen_set_bits((cmd_desc)->num_of_buffers_total_length, 0, 8, val);
  262. #define netxen_set_cmd_desc_totallength(cmd_desc, val) \
  263. _netxen_set_bits((cmd_desc)->num_of_buffers_total_length, 8, 24, val);
  264. #define netxen_get_cmd_desc_opcode(cmd_desc) \
  265. (((cmd_desc)->flags_opcode >> 7) & 0x003F)
  266. #define netxen_get_cmd_desc_totallength(cmd_desc) \
  267. (((cmd_desc)->num_of_buffers_total_length >> 8) & 0x0FFFFFF)
  268. struct cmd_desc_type0 {
  269. u8 tcp_hdr_offset; /* For LSO only */
  270. u8 ip_hdr_offset; /* For LSO only */
  271. /* Bit pattern: 0-6 flags, 7-12 opcode, 13-15 unused */
  272. u16 flags_opcode;
  273. /* Bit pattern: 0-7 total number of segments,
  274. 8-31 Total size of the packet */
  275. u32 num_of_buffers_total_length;
  276. union {
  277. struct {
  278. u32 addr_low_part2;
  279. u32 addr_high_part2;
  280. };
  281. u64 addr_buffer2;
  282. };
  283. u16 reference_handle; /* changed to u16 to add mss */
  284. u16 mss; /* passed by NDIS_PACKET for LSO */
  285. /* Bit pattern 0-3 port, 0-3 ctx id */
  286. u8 port_ctxid;
  287. u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  288. u16 conn_id; /* IPSec offoad only */
  289. union {
  290. struct {
  291. u32 addr_low_part3;
  292. u32 addr_high_part3;
  293. };
  294. u64 addr_buffer3;
  295. };
  296. union {
  297. struct {
  298. u32 addr_low_part1;
  299. u32 addr_high_part1;
  300. };
  301. u64 addr_buffer1;
  302. };
  303. u16 buffer1_length;
  304. u16 buffer2_length;
  305. u16 buffer3_length;
  306. u16 buffer4_length;
  307. union {
  308. struct {
  309. u32 addr_low_part4;
  310. u32 addr_high_part4;
  311. };
  312. u64 addr_buffer4;
  313. };
  314. u64 unused;
  315. } __attribute__ ((aligned(64)));
  316. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  317. struct rcv_desc {
  318. u16 reference_handle;
  319. u16 reserved;
  320. u32 buffer_length; /* allocated buffer length (usually 2K) */
  321. u64 addr_buffer;
  322. };
  323. /* opcode field in status_desc */
  324. #define RCV_NIC_PKT (0xA)
  325. #define STATUS_NIC_PKT ((RCV_NIC_PKT) << 12)
  326. /* for status field in status_desc */
  327. #define STATUS_NEED_CKSUM (1)
  328. #define STATUS_CKSUM_OK (2)
  329. /* owner bits of status_desc */
  330. #define STATUS_OWNER_HOST (0x1)
  331. #define STATUS_OWNER_PHANTOM (0x2)
  332. #define NETXEN_PROT_IP (1)
  333. #define NETXEN_PROT_UNKNOWN (0)
  334. /* Note: sizeof(status_desc) should always be a mutliple of 2 */
  335. #define netxen_get_sts_desc_lro_cnt(status_desc) \
  336. ((status_desc)->lro & 0x7F)
  337. #define netxen_get_sts_desc_lro_last_frag(status_desc) \
  338. (((status_desc)->lro & 0x80) >> 7)
  339. #define netxen_get_sts_port(status_desc) \
  340. ((status_desc)->status_desc_data & 0x0F)
  341. #define netxen_get_sts_status(status_desc) \
  342. (((status_desc)->status_desc_data >> 4) & 0x0F)
  343. #define netxen_get_sts_type(status_desc) \
  344. (((status_desc)->status_desc_data >> 8) & 0x0F)
  345. #define netxen_get_sts_totallength(status_desc) \
  346. (((status_desc)->status_desc_data >> 12) & 0xFFFF)
  347. #define netxen_get_sts_refhandle(status_desc) \
  348. (((status_desc)->status_desc_data >> 28) & 0xFFFF)
  349. #define netxen_get_sts_prot(status_desc) \
  350. (((status_desc)->status_desc_data >> 44) & 0x0F)
  351. #define netxen_get_sts_owner(status_desc) \
  352. (((status_desc)->status_desc_data >> 56) & 0x03)
  353. #define netxen_get_sts_opcode(status_desc) \
  354. (((status_desc)->status_desc_data >> 58) & 0x03F)
  355. #define netxen_clear_sts_owner(status_desc) \
  356. ((status_desc)->status_desc_data &= \
  357. ~(((unsigned long long)3) << 56 ))
  358. #define netxen_set_sts_owner(status_desc, val) \
  359. ((status_desc)->status_desc_data |= \
  360. (((unsigned long long)((val) & 0x3)) << 56 ))
  361. struct status_desc {
  362. /* Bit pattern: 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
  363. 28-43 reference_handle, 44-47 protocol, 48-52 unused
  364. 53-55 desc_cnt, 56-57 owner, 58-63 opcode
  365. */
  366. u64 status_desc_data;
  367. u32 hash_value;
  368. u8 hash_type;
  369. u8 msg_type;
  370. u8 unused;
  371. /* Bit pattern: 0-6 lro_count indicates frag sequence,
  372. 7 last_frag indicates last frag */
  373. u8 lro;
  374. } __attribute__ ((aligned(8)));
  375. enum {
  376. NETXEN_RCV_PEG_0 = 0,
  377. NETXEN_RCV_PEG_1
  378. };
  379. /* The version of the main data structure */
  380. #define NETXEN_BDINFO_VERSION 1
  381. /* Magic number to let user know flash is programmed */
  382. #define NETXEN_BDINFO_MAGIC 0x12345678
  383. /* Max number of Gig ports on a Phantom board */
  384. #define NETXEN_MAX_PORTS 4
  385. typedef enum {
  386. NETXEN_BRDTYPE_P1_BD = 0x0000,
  387. NETXEN_BRDTYPE_P1_SB = 0x0001,
  388. NETXEN_BRDTYPE_P1_SMAX = 0x0002,
  389. NETXEN_BRDTYPE_P1_SOCK = 0x0003,
  390. NETXEN_BRDTYPE_P2_SOCK_31 = 0x0008,
  391. NETXEN_BRDTYPE_P2_SOCK_35 = 0x0009,
  392. NETXEN_BRDTYPE_P2_SB35_4G = 0x000a,
  393. NETXEN_BRDTYPE_P2_SB31_10G = 0x000b,
  394. NETXEN_BRDTYPE_P2_SB31_2G = 0x000c,
  395. NETXEN_BRDTYPE_P2_SB31_10G_IMEZ = 0x000d,
  396. NETXEN_BRDTYPE_P2_SB31_10G_HMEZ = 0x000e,
  397. NETXEN_BRDTYPE_P2_SB31_10G_CX4 = 0x000f
  398. } netxen_brdtype_t;
  399. typedef enum {
  400. NETXEN_BRDMFG_INVENTEC = 1
  401. } netxen_brdmfg;
  402. typedef enum {
  403. MEM_ORG_128Mbx4 = 0x0, /* DDR1 only */
  404. MEM_ORG_128Mbx8 = 0x1, /* DDR1 only */
  405. MEM_ORG_128Mbx16 = 0x2, /* DDR1 only */
  406. MEM_ORG_256Mbx4 = 0x3,
  407. MEM_ORG_256Mbx8 = 0x4,
  408. MEM_ORG_256Mbx16 = 0x5,
  409. MEM_ORG_512Mbx4 = 0x6,
  410. MEM_ORG_512Mbx8 = 0x7,
  411. MEM_ORG_512Mbx16 = 0x8,
  412. MEM_ORG_1Gbx4 = 0x9,
  413. MEM_ORG_1Gbx8 = 0xa,
  414. MEM_ORG_1Gbx16 = 0xb,
  415. MEM_ORG_2Gbx4 = 0xc,
  416. MEM_ORG_2Gbx8 = 0xd,
  417. MEM_ORG_2Gbx16 = 0xe,
  418. MEM_ORG_128Mbx32 = 0x10002, /* GDDR only */
  419. MEM_ORG_256Mbx32 = 0x10005 /* GDDR only */
  420. } netxen_mn_mem_org_t;
  421. typedef enum {
  422. MEM_ORG_512Kx36 = 0x0,
  423. MEM_ORG_1Mx36 = 0x1,
  424. MEM_ORG_2Mx36 = 0x2
  425. } netxen_sn_mem_org_t;
  426. typedef enum {
  427. MEM_DEPTH_4MB = 0x1,
  428. MEM_DEPTH_8MB = 0x2,
  429. MEM_DEPTH_16MB = 0x3,
  430. MEM_DEPTH_32MB = 0x4,
  431. MEM_DEPTH_64MB = 0x5,
  432. MEM_DEPTH_128MB = 0x6,
  433. MEM_DEPTH_256MB = 0x7,
  434. MEM_DEPTH_512MB = 0x8,
  435. MEM_DEPTH_1GB = 0x9,
  436. MEM_DEPTH_2GB = 0xa,
  437. MEM_DEPTH_4GB = 0xb,
  438. MEM_DEPTH_8GB = 0xc,
  439. MEM_DEPTH_16GB = 0xd,
  440. MEM_DEPTH_32GB = 0xe
  441. } netxen_mem_depth_t;
  442. struct netxen_board_info {
  443. u32 header_version;
  444. u32 board_mfg;
  445. u32 board_type;
  446. u32 board_num;
  447. u32 chip_id;
  448. u32 chip_minor;
  449. u32 chip_major;
  450. u32 chip_pkg;
  451. u32 chip_lot;
  452. u32 port_mask; /* available niu ports */
  453. u32 peg_mask; /* available pegs */
  454. u32 icache_ok; /* can we run with icache? */
  455. u32 dcache_ok; /* can we run with dcache? */
  456. u32 casper_ok;
  457. u32 mac_addr_lo_0;
  458. u32 mac_addr_lo_1;
  459. u32 mac_addr_lo_2;
  460. u32 mac_addr_lo_3;
  461. /* MN-related config */
  462. u32 mn_sync_mode; /* enable/ sync shift cclk/ sync shift mclk */
  463. u32 mn_sync_shift_cclk;
  464. u32 mn_sync_shift_mclk;
  465. u32 mn_wb_en;
  466. u32 mn_crystal_freq; /* in MHz */
  467. u32 mn_speed; /* in MHz */
  468. u32 mn_org;
  469. u32 mn_depth;
  470. u32 mn_ranks_0; /* ranks per slot */
  471. u32 mn_ranks_1; /* ranks per slot */
  472. u32 mn_rd_latency_0;
  473. u32 mn_rd_latency_1;
  474. u32 mn_rd_latency_2;
  475. u32 mn_rd_latency_3;
  476. u32 mn_rd_latency_4;
  477. u32 mn_rd_latency_5;
  478. u32 mn_rd_latency_6;
  479. u32 mn_rd_latency_7;
  480. u32 mn_rd_latency_8;
  481. u32 mn_dll_val[18];
  482. u32 mn_mode_reg; /* MIU DDR Mode Register */
  483. u32 mn_ext_mode_reg; /* MIU DDR Extended Mode Register */
  484. u32 mn_timing_0; /* MIU Memory Control Timing Rgister */
  485. u32 mn_timing_1; /* MIU Extended Memory Ctrl Timing Register */
  486. u32 mn_timing_2; /* MIU Extended Memory Ctrl Timing2 Register */
  487. /* SN-related config */
  488. u32 sn_sync_mode; /* enable/ sync shift cclk / sync shift mclk */
  489. u32 sn_pt_mode; /* pass through mode */
  490. u32 sn_ecc_en;
  491. u32 sn_wb_en;
  492. u32 sn_crystal_freq;
  493. u32 sn_speed;
  494. u32 sn_org;
  495. u32 sn_depth;
  496. u32 sn_dll_tap;
  497. u32 sn_rd_latency;
  498. u32 mac_addr_hi_0;
  499. u32 mac_addr_hi_1;
  500. u32 mac_addr_hi_2;
  501. u32 mac_addr_hi_3;
  502. u32 magic; /* indicates flash has been initialized */
  503. u32 mn_rdimm;
  504. u32 mn_dll_override;
  505. };
  506. #define FLASH_NUM_PORTS (4)
  507. struct netxen_flash_mac_addr {
  508. u32 flash_addr[32];
  509. };
  510. struct netxen_user_old_info {
  511. u8 flash_md5[16];
  512. u8 crbinit_md5[16];
  513. u8 brdcfg_md5[16];
  514. /* bootloader */
  515. u32 bootld_version;
  516. u32 bootld_size;
  517. u8 bootld_md5[16];
  518. /* image */
  519. u32 image_version;
  520. u32 image_size;
  521. u8 image_md5[16];
  522. /* primary image status */
  523. u32 primary_status;
  524. u32 secondary_present;
  525. /* MAC address , 4 ports */
  526. struct netxen_flash_mac_addr mac_addr[FLASH_NUM_PORTS];
  527. };
  528. #define FLASH_NUM_MAC_PER_PORT 32
  529. struct netxen_user_info {
  530. u8 flash_md5[16 * 64];
  531. /* bootloader */
  532. u32 bootld_version;
  533. u32 bootld_size;
  534. /* image */
  535. u32 image_version;
  536. u32 image_size;
  537. /* primary image status */
  538. u32 primary_status;
  539. u32 secondary_present;
  540. /* MAC address , 4 ports, 32 address per port */
  541. u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
  542. u32 sub_sys_id;
  543. u8 serial_num[32];
  544. /* Any user defined data */
  545. };
  546. /*
  547. * Flash Layout - new format.
  548. */
  549. struct netxen_new_user_info {
  550. u8 flash_md5[16 * 64];
  551. /* bootloader */
  552. u32 bootld_version;
  553. u32 bootld_size;
  554. /* image */
  555. u32 image_version;
  556. u32 image_size;
  557. /* primary image status */
  558. u32 primary_status;
  559. u32 secondary_present;
  560. /* MAC address , 4 ports, 32 address per port */
  561. u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
  562. u32 sub_sys_id;
  563. u8 serial_num[32];
  564. /* Any user defined data */
  565. };
  566. #define SECONDARY_IMAGE_PRESENT 0xb3b4b5b6
  567. #define SECONDARY_IMAGE_ABSENT 0xffffffff
  568. #define PRIMARY_IMAGE_GOOD 0x5a5a5a5a
  569. #define PRIMARY_IMAGE_BAD 0xffffffff
  570. /* Flash memory map */
  571. typedef enum {
  572. CRBINIT_START = 0, /* Crbinit section */
  573. BRDCFG_START = 0x4000, /* board config */
  574. INITCODE_START = 0x6000, /* pegtune code */
  575. BOOTLD_START = 0x10000, /* bootld */
  576. IMAGE_START = 0x43000, /* compressed image */
  577. SECONDARY_START = 0x200000, /* backup images */
  578. PXE_START = 0x3E0000, /* user defined region */
  579. USER_START = 0x3E8000, /* User defined region for new boards */
  580. FIXED_START = 0x3F0000 /* backup of crbinit */
  581. } netxen_flash_map_t;
  582. #define USER_START_OLD PXE_START /* for backward compatibility */
  583. #define FLASH_START (CRBINIT_START)
  584. #define INIT_SECTOR (0)
  585. #define PRIMARY_START (BOOTLD_START)
  586. #define FLASH_CRBINIT_SIZE (0x4000)
  587. #define FLASH_BRDCFG_SIZE (sizeof(struct netxen_board_info))
  588. #define FLASH_USER_SIZE (sizeof(struct netxen_user_info)/sizeof(u32))
  589. #define FLASH_SECONDARY_SIZE (USER_START-SECONDARY_START)
  590. #define NUM_PRIMARY_SECTORS (0x20)
  591. #define NUM_CONFIG_SECTORS (1)
  592. #define PFX "NetXen: "
  593. extern char netxen_nic_driver_name[];
  594. /* Note: Make sure to not call this before adapter->port is valid */
  595. #if !defined(NETXEN_DEBUG)
  596. #define DPRINTK(klevel, fmt, args...) do { \
  597. } while (0)
  598. #else
  599. #define DPRINTK(klevel, fmt, args...) do { \
  600. printk(KERN_##klevel PFX "%s: %s: " fmt, __FUNCTION__,\
  601. (adapter != NULL && \
  602. adapter->port[0] != NULL && \
  603. adapter->port[0]->netdev != NULL) ? \
  604. adapter->port[0]->netdev->name : NULL, \
  605. ## args); } while(0)
  606. #endif
  607. /* Number of status descriptors to handle per interrupt */
  608. #define MAX_STATUS_HANDLE (128)
  609. /*
  610. * netxen_skb_frag{} is to contain mapping info for each SG list. This
  611. * has to be freed when DMA is complete. This is part of netxen_tx_buffer{}.
  612. */
  613. struct netxen_skb_frag {
  614. u64 dma;
  615. u32 length;
  616. };
  617. /* Following defines are for the state of the buffers */
  618. #define NETXEN_BUFFER_FREE 0
  619. #define NETXEN_BUFFER_BUSY 1
  620. /*
  621. * There will be one netxen_buffer per skb packet. These will be
  622. * used to save the dma info for pci_unmap_page()
  623. */
  624. struct netxen_cmd_buffer {
  625. struct sk_buff *skb;
  626. struct netxen_skb_frag frag_array[MAX_BUFFERS_PER_CMD + 1];
  627. u32 total_length;
  628. u32 mss;
  629. u16 port;
  630. u8 cmd;
  631. u8 frag_count;
  632. unsigned long time_stamp;
  633. u32 state;
  634. };
  635. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  636. struct netxen_rx_buffer {
  637. struct sk_buff *skb;
  638. u64 dma;
  639. u16 ref_handle;
  640. u16 state;
  641. u32 lro_expected_frags;
  642. u32 lro_current_frags;
  643. u32 lro_length;
  644. };
  645. /* Board types */
  646. #define NETXEN_NIC_GBE 0x01
  647. #define NETXEN_NIC_XGBE 0x02
  648. /*
  649. * One hardware_context{} per adapter
  650. * contains interrupt info as well shared hardware info.
  651. */
  652. struct netxen_hardware_context {
  653. struct pci_dev *pdev;
  654. void __iomem *pci_base0;
  655. void __iomem *pci_base1;
  656. void __iomem *pci_base2;
  657. void __iomem *db_base;
  658. unsigned long db_len;
  659. u8 revision_id;
  660. u16 board_type;
  661. u16 max_ports;
  662. struct netxen_board_info boardcfg;
  663. u32 xg_linkup;
  664. u32 qg_linksup;
  665. /* Address of cmd ring in Phantom */
  666. struct cmd_desc_type0 *cmd_desc_head;
  667. struct pci_dev *cmd_desc_pdev;
  668. dma_addr_t cmd_desc_phys_addr;
  669. struct netxen_adapter *adapter;
  670. };
  671. #define RCV_RING_LRO RCV_DESC_LRO
  672. #define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */
  673. #define ETHERNET_FCS_SIZE 4
  674. struct netxen_adapter_stats {
  675. u64 ints;
  676. u64 hostints;
  677. u64 otherints;
  678. u64 process_rcv;
  679. u64 process_xmit;
  680. u64 noxmitdone;
  681. u64 xmitcsummed;
  682. u64 post_called;
  683. u64 posted;
  684. u64 lastposted;
  685. u64 goodskbposts;
  686. };
  687. /*
  688. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  689. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  690. */
  691. struct netxen_rcv_desc_ctx {
  692. u32 flags;
  693. u32 producer;
  694. u32 rcv_pending; /* Num of bufs posted in phantom */
  695. u32 rcv_free; /* Num of bufs in free list */
  696. dma_addr_t phys_addr;
  697. struct pci_dev *phys_pdev;
  698. struct rcv_desc *desc_head; /* address of rx ring in Phantom */
  699. u32 max_rx_desc_count;
  700. u32 dma_size;
  701. u32 skb_size;
  702. struct netxen_rx_buffer *rx_buf_arr; /* rx buffers for receive */
  703. int begin_alloc;
  704. };
  705. /*
  706. * Receive context. There is one such structure per instance of the
  707. * receive processing. Any state information that is relevant to
  708. * the receive, and is must be in this structure. The global data may be
  709. * present elsewhere.
  710. */
  711. struct netxen_recv_context {
  712. struct netxen_rcv_desc_ctx rcv_desc[NUM_RCV_DESC_RINGS];
  713. u32 status_rx_producer;
  714. u32 status_rx_consumer;
  715. dma_addr_t rcv_status_desc_phys_addr;
  716. struct pci_dev *rcv_status_desc_pdev;
  717. struct status_desc *rcv_status_desc_head;
  718. };
  719. #define NETXEN_NIC_MSI_ENABLED 0x02
  720. #define NETXEN_DMA_MASK 0xfffffffe
  721. #define NETXEN_DB_MAPSIZE_BYTES 0x1000
  722. struct netxen_dummy_dma {
  723. void *addr;
  724. dma_addr_t phys_addr;
  725. };
  726. struct netxen_adapter {
  727. struct netxen_hardware_context ahw;
  728. int port_count; /* Number of configured ports */
  729. int active_ports; /* Number of open ports */
  730. struct netxen_port *port[NETXEN_MAX_PORTS]; /* ptr to each port */
  731. spinlock_t tx_lock;
  732. spinlock_t lock;
  733. struct work_struct watchdog_task;
  734. struct timer_list watchdog_timer;
  735. u32 curr_window;
  736. u32 cmd_producer;
  737. u32 *cmd_consumer;
  738. u32 last_cmd_consumer;
  739. u32 max_tx_desc_count;
  740. u32 max_rx_desc_count;
  741. u32 max_jumbo_rx_desc_count;
  742. u32 max_lro_rx_desc_count;
  743. /* Num of instances active on cmd buffer ring */
  744. u32 proc_cmd_buf_counter;
  745. u32 num_threads, total_threads; /*Use to keep track of xmit threads */
  746. u32 flags;
  747. u32 irq;
  748. int driver_mismatch;
  749. u32 temp;
  750. struct netxen_adapter_stats stats;
  751. struct netxen_cmd_buffer *cmd_buf_arr; /* Command buffers for xmit */
  752. /*
  753. * Receive instances. These can be either one per port,
  754. * or one per peg, etc.
  755. */
  756. struct netxen_recv_context recv_ctx[MAX_RCV_CTX];
  757. int is_up;
  758. struct netxen_dummy_dma dummy_dma;
  759. /* Context interface shared between card and host */
  760. struct netxen_ring_ctx *ctx_desc;
  761. struct pci_dev *ctx_desc_pdev;
  762. dma_addr_t ctx_desc_phys_addr;
  763. int (*enable_phy_interrupts) (struct netxen_adapter *, int);
  764. int (*disable_phy_interrupts) (struct netxen_adapter *, int);
  765. void (*handle_phy_intr) (struct netxen_adapter *);
  766. int (*macaddr_set) (struct netxen_port *, netxen_ethernet_macaddr_t);
  767. int (*set_mtu) (struct netxen_port *, int);
  768. int (*set_promisc) (struct netxen_adapter *, int,
  769. netxen_niu_prom_mode_t);
  770. int (*unset_promisc) (struct netxen_adapter *, int,
  771. netxen_niu_prom_mode_t);
  772. int (*phy_read) (struct netxen_adapter *, long phy, long reg, u32 *);
  773. int (*phy_write) (struct netxen_adapter *, long phy, long reg, u32 val);
  774. int (*init_port) (struct netxen_adapter *, int);
  775. void (*init_niu) (struct netxen_adapter *);
  776. int (*stop_port) (struct netxen_adapter *, int);
  777. }; /* netxen_adapter structure */
  778. /* Max number of xmit producer threads that can run simultaneously */
  779. #define MAX_XMIT_PRODUCERS 16
  780. struct netxen_port_stats {
  781. u64 rcvdbadskb;
  782. u64 xmitcalled;
  783. u64 xmitedframes;
  784. u64 xmitfinished;
  785. u64 badskblen;
  786. u64 nocmddescriptor;
  787. u64 polled;
  788. u64 uphappy;
  789. u64 updropped;
  790. u64 uplcong;
  791. u64 uphcong;
  792. u64 upmcong;
  793. u64 updunno;
  794. u64 skbfreed;
  795. u64 txdropped;
  796. u64 txnullskb;
  797. u64 csummed;
  798. u64 no_rcv;
  799. u64 rxbytes;
  800. u64 txbytes;
  801. };
  802. struct netxen_port {
  803. struct netxen_adapter *adapter;
  804. u16 portnum; /* GBE port number */
  805. u16 link_speed;
  806. u16 link_duplex;
  807. u16 link_autoneg;
  808. int flags;
  809. struct net_device *netdev;
  810. struct pci_dev *pdev;
  811. struct net_device_stats net_stats;
  812. struct netxen_port_stats stats;
  813. struct work_struct tx_timeout_task;
  814. };
  815. #define PCI_OFFSET_FIRST_RANGE(adapter, off) \
  816. ((adapter)->ahw.pci_base0 + (off))
  817. #define PCI_OFFSET_SECOND_RANGE(adapter, off) \
  818. ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
  819. #define PCI_OFFSET_THIRD_RANGE(adapter, off) \
  820. ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
  821. static inline void __iomem *pci_base_offset(struct netxen_adapter *adapter,
  822. unsigned long off)
  823. {
  824. if ((off < FIRST_PAGE_GROUP_END) && (off >= FIRST_PAGE_GROUP_START)) {
  825. return (adapter->ahw.pci_base0 + off);
  826. } else if ((off < SECOND_PAGE_GROUP_END) &&
  827. (off >= SECOND_PAGE_GROUP_START)) {
  828. return (adapter->ahw.pci_base1 + off - SECOND_PAGE_GROUP_START);
  829. } else if ((off < THIRD_PAGE_GROUP_END) &&
  830. (off >= THIRD_PAGE_GROUP_START)) {
  831. return (adapter->ahw.pci_base2 + off - THIRD_PAGE_GROUP_START);
  832. }
  833. return NULL;
  834. }
  835. static inline void __iomem *pci_base(struct netxen_adapter *adapter,
  836. unsigned long off)
  837. {
  838. if ((off < FIRST_PAGE_GROUP_END) && (off >= FIRST_PAGE_GROUP_START)) {
  839. return adapter->ahw.pci_base0;
  840. } else if ((off < SECOND_PAGE_GROUP_END) &&
  841. (off >= SECOND_PAGE_GROUP_START)) {
  842. return adapter->ahw.pci_base1;
  843. } else if ((off < THIRD_PAGE_GROUP_END) &&
  844. (off >= THIRD_PAGE_GROUP_START)) {
  845. return adapter->ahw.pci_base2;
  846. }
  847. return NULL;
  848. }
  849. int netxen_niu_xgbe_enable_phy_interrupts(struct netxen_adapter *adapter,
  850. int port);
  851. int netxen_niu_gbe_enable_phy_interrupts(struct netxen_adapter *adapter,
  852. int port);
  853. int netxen_niu_xgbe_disable_phy_interrupts(struct netxen_adapter *adapter,
  854. int port);
  855. int netxen_niu_gbe_disable_phy_interrupts(struct netxen_adapter *adapter,
  856. int port);
  857. int netxen_niu_xgbe_clear_phy_interrupts(struct netxen_adapter *adapter,
  858. int port);
  859. int netxen_niu_gbe_clear_phy_interrupts(struct netxen_adapter *adapter,
  860. int port);
  861. void netxen_nic_xgbe_handle_phy_intr(struct netxen_adapter *adapter);
  862. void netxen_nic_gbe_handle_phy_intr(struct netxen_adapter *adapter);
  863. void netxen_niu_gbe_set_mii_mode(struct netxen_adapter *adapter, int port,
  864. long enable);
  865. void netxen_niu_gbe_set_gmii_mode(struct netxen_adapter *adapter, int port,
  866. long enable);
  867. int netxen_niu_gbe_phy_read(struct netxen_adapter *adapter, long phy, long reg,
  868. __le32 * readval);
  869. int netxen_niu_gbe_phy_write(struct netxen_adapter *adapter, long phy,
  870. long reg, __le32 val);
  871. /* Functions available from netxen_nic_hw.c */
  872. int netxen_nic_set_mtu_xgb(struct netxen_port *port, int new_mtu);
  873. int netxen_nic_set_mtu_gb(struct netxen_port *port, int new_mtu);
  874. void netxen_nic_init_niu_gb(struct netxen_adapter *adapter);
  875. void netxen_nic_pci_change_crbwindow(struct netxen_adapter *adapter, u32 wndw);
  876. void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val);
  877. int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off);
  878. void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value);
  879. void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 * value);
  880. int netxen_nic_get_board_info(struct netxen_adapter *adapter);
  881. int netxen_nic_hw_read_wx(struct netxen_adapter *adapter, u64 off, void *data,
  882. int len);
  883. int netxen_nic_hw_write_wx(struct netxen_adapter *adapter, u64 off, void *data,
  884. int len);
  885. void netxen_crb_writelit_adapter(struct netxen_adapter *adapter,
  886. unsigned long off, int data);
  887. /* Functions from netxen_nic_init.c */
  888. void netxen_free_adapter_offload(struct netxen_adapter *adapter);
  889. int netxen_initialize_adapter_offload(struct netxen_adapter *adapter);
  890. void netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val);
  891. void netxen_load_firmware(struct netxen_adapter *adapter);
  892. int netxen_pinit_from_rom(struct netxen_adapter *adapter, int verbose);
  893. int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp);
  894. int netxen_rom_fast_write(struct netxen_adapter *adapter, int addr, int data);
  895. int netxen_rom_se(struct netxen_adapter *adapter, int addr);
  896. int netxen_do_rom_se(struct netxen_adapter *adapter, int addr);
  897. /* Functions from netxen_nic_isr.c */
  898. void netxen_nic_isr_other(struct netxen_adapter *adapter);
  899. void netxen_indicate_link_status(struct netxen_adapter *adapter, u32 port,
  900. u32 link);
  901. void netxen_handle_port_int(struct netxen_adapter *adapter, u32 port,
  902. u32 enable);
  903. void netxen_nic_stop_all_ports(struct netxen_adapter *adapter);
  904. void netxen_initialize_adapter_sw(struct netxen_adapter *adapter);
  905. void netxen_initialize_adapter_hw(struct netxen_adapter *adapter);
  906. void *netxen_alloc(struct pci_dev *pdev, size_t sz, dma_addr_t * ptr,
  907. struct pci_dev **used_dev);
  908. void netxen_initialize_adapter_ops(struct netxen_adapter *adapter);
  909. int netxen_init_firmware(struct netxen_adapter *adapter);
  910. void netxen_free_hw_resources(struct netxen_adapter *adapter);
  911. void netxen_tso_check(struct netxen_adapter *adapter,
  912. struct cmd_desc_type0 *desc, struct sk_buff *skb);
  913. int netxen_nic_hw_resources(struct netxen_adapter *adapter);
  914. void netxen_nic_clear_stats(struct netxen_adapter *adapter);
  915. int netxen_nic_rx_has_work(struct netxen_adapter *adapter);
  916. int netxen_nic_tx_has_work(struct netxen_adapter *adapter);
  917. void netxen_watchdog_task(struct work_struct *work);
  918. void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ctx,
  919. u32 ringid);
  920. void netxen_post_rx_buffers_nodb(struct netxen_adapter *adapter, u32 ctx,
  921. u32 ringid);
  922. int netxen_process_cmd_ring(unsigned long data);
  923. u32 netxen_process_rcv_ring(struct netxen_adapter *adapter, int ctx, int max);
  924. void netxen_nic_set_multi(struct net_device *netdev);
  925. int netxen_nic_change_mtu(struct net_device *netdev, int new_mtu);
  926. int netxen_nic_set_mac(struct net_device *netdev, void *p);
  927. struct net_device_stats *netxen_nic_get_stats(struct net_device *netdev);
  928. static inline void netxen_nic_disable_int(struct netxen_adapter *adapter)
  929. {
  930. /*
  931. * ISR_INT_MASK: Can be read from window 0 or 1.
  932. */
  933. writel(0x7ff, PCI_OFFSET_SECOND_RANGE(adapter, ISR_INT_MASK));
  934. }
  935. static inline void netxen_nic_enable_int(struct netxen_adapter *adapter)
  936. {
  937. u32 mask;
  938. switch (adapter->ahw.board_type) {
  939. case NETXEN_NIC_GBE:
  940. mask = 0x77b;
  941. break;
  942. case NETXEN_NIC_XGBE:
  943. mask = 0x77f;
  944. break;
  945. default:
  946. mask = 0x7ff;
  947. break;
  948. }
  949. writel(mask, PCI_OFFSET_SECOND_RANGE(adapter, ISR_INT_MASK));
  950. if (!(adapter->flags & NETXEN_NIC_MSI_ENABLED)) {
  951. mask = 0xbff;
  952. writel(mask, PCI_OFFSET_SECOND_RANGE(adapter,
  953. ISR_INT_TARGET_MASK));
  954. }
  955. }
  956. /*
  957. * NetXen Board information
  958. */
  959. #define NETXEN_MAX_SHORT_NAME 16
  960. struct netxen_brdinfo {
  961. netxen_brdtype_t brdtype; /* type of board */
  962. long ports; /* max no of physical ports */
  963. char short_name[NETXEN_MAX_SHORT_NAME];
  964. };
  965. static const struct netxen_brdinfo netxen_boards[] = {
  966. {NETXEN_BRDTYPE_P2_SB31_10G_CX4, 1, "XGb CX4"},
  967. {NETXEN_BRDTYPE_P2_SB31_10G_HMEZ, 1, "XGb HMEZ"},
  968. {NETXEN_BRDTYPE_P2_SB31_10G_IMEZ, 2, "XGb IMEZ"},
  969. {NETXEN_BRDTYPE_P2_SB31_10G, 1, "XGb XFP"},
  970. {NETXEN_BRDTYPE_P2_SB35_4G, 4, "Quad Gb"},
  971. {NETXEN_BRDTYPE_P2_SB31_2G, 2, "Dual Gb"},
  972. };
  973. #define NUM_SUPPORTED_BOARDS (sizeof(netxen_boards)/sizeof(struct netxen_brdinfo))
  974. static inline void get_brd_port_by_type(u32 type, int *ports)
  975. {
  976. int i, found = 0;
  977. for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
  978. if (netxen_boards[i].brdtype == type) {
  979. *ports = netxen_boards[i].ports;
  980. found = 1;
  981. break;
  982. }
  983. }
  984. if (!found)
  985. *ports = 0;
  986. }
  987. static inline void get_brd_name_by_type(u32 type, char *name)
  988. {
  989. int i, found = 0;
  990. for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
  991. if (netxen_boards[i].brdtype == type) {
  992. strcpy(name, netxen_boards[i].short_name);
  993. found = 1;
  994. break;
  995. }
  996. }
  997. if (!found)
  998. name = "Unknown";
  999. }
  1000. int netxen_is_flash_supported(struct netxen_adapter *adapter);
  1001. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, u64 mac[]);
  1002. extern void netxen_change_ringparam(struct netxen_adapter *adapter);
  1003. extern int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr,
  1004. int *valp);
  1005. extern struct ethtool_ops netxen_nic_ethtool_ops;
  1006. #endif /* __NETXEN_NIC_H_ */