pch_uart.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522
  1. /*
  2. *Copyright (C) 2010 OKI SEMICONDUCTOR CO., LTD.
  3. *
  4. *This program is free software; you can redistribute it and/or modify
  5. *it under the terms of the GNU General Public License as published by
  6. *the Free Software Foundation; version 2 of the License.
  7. *
  8. *This program is distributed in the hope that it will be useful,
  9. *but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. *MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. *GNU General Public License for more details.
  12. *
  13. *You should have received a copy of the GNU General Public License
  14. *along with this program; if not, write to the Free Software
  15. *Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. #include <linux/serial_reg.h>
  18. #include <linux/pci.h>
  19. #include <linux/module.h>
  20. #include <linux/pci.h>
  21. #include <linux/serial_core.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/io.h>
  24. #include <linux/dmaengine.h>
  25. #include <linux/pch_dma.h>
  26. enum {
  27. PCH_UART_HANDLED_RX_INT_SHIFT,
  28. PCH_UART_HANDLED_TX_INT_SHIFT,
  29. PCH_UART_HANDLED_RX_ERR_INT_SHIFT,
  30. PCH_UART_HANDLED_RX_TRG_INT_SHIFT,
  31. PCH_UART_HANDLED_MS_INT_SHIFT,
  32. };
  33. enum {
  34. PCH_UART_8LINE,
  35. PCH_UART_2LINE,
  36. };
  37. #define PCH_UART_DRIVER_DEVICE "ttyPCH"
  38. /* Set the max number of UART port
  39. * Intel EG20T PCH: 4 port
  40. * OKI SEMICONDUCTOR ML7213 IOH: 3 port
  41. */
  42. #define PCH_UART_NR 4
  43. #define PCH_UART_HANDLED_RX_INT (1<<((PCH_UART_HANDLED_RX_INT_SHIFT)<<1))
  44. #define PCH_UART_HANDLED_TX_INT (1<<((PCH_UART_HANDLED_TX_INT_SHIFT)<<1))
  45. #define PCH_UART_HANDLED_RX_ERR_INT (1<<((\
  46. PCH_UART_HANDLED_RX_ERR_INT_SHIFT)<<1))
  47. #define PCH_UART_HANDLED_RX_TRG_INT (1<<((\
  48. PCH_UART_HANDLED_RX_TRG_INT_SHIFT)<<1))
  49. #define PCH_UART_HANDLED_MS_INT (1<<((PCH_UART_HANDLED_MS_INT_SHIFT)<<1))
  50. #define PCH_UART_RBR 0x00
  51. #define PCH_UART_THR 0x00
  52. #define PCH_UART_IER_MASK (PCH_UART_IER_ERBFI|PCH_UART_IER_ETBEI|\
  53. PCH_UART_IER_ELSI|PCH_UART_IER_EDSSI)
  54. #define PCH_UART_IER_ERBFI 0x00000001
  55. #define PCH_UART_IER_ETBEI 0x00000002
  56. #define PCH_UART_IER_ELSI 0x00000004
  57. #define PCH_UART_IER_EDSSI 0x00000008
  58. #define PCH_UART_IIR_IP 0x00000001
  59. #define PCH_UART_IIR_IID 0x00000006
  60. #define PCH_UART_IIR_MSI 0x00000000
  61. #define PCH_UART_IIR_TRI 0x00000002
  62. #define PCH_UART_IIR_RRI 0x00000004
  63. #define PCH_UART_IIR_REI 0x00000006
  64. #define PCH_UART_IIR_TOI 0x00000008
  65. #define PCH_UART_IIR_FIFO256 0x00000020
  66. #define PCH_UART_IIR_FIFO64 PCH_UART_IIR_FIFO256
  67. #define PCH_UART_IIR_FE 0x000000C0
  68. #define PCH_UART_FCR_FIFOE 0x00000001
  69. #define PCH_UART_FCR_RFR 0x00000002
  70. #define PCH_UART_FCR_TFR 0x00000004
  71. #define PCH_UART_FCR_DMS 0x00000008
  72. #define PCH_UART_FCR_FIFO256 0x00000020
  73. #define PCH_UART_FCR_RFTL 0x000000C0
  74. #define PCH_UART_FCR_RFTL1 0x00000000
  75. #define PCH_UART_FCR_RFTL64 0x00000040
  76. #define PCH_UART_FCR_RFTL128 0x00000080
  77. #define PCH_UART_FCR_RFTL224 0x000000C0
  78. #define PCH_UART_FCR_RFTL16 PCH_UART_FCR_RFTL64
  79. #define PCH_UART_FCR_RFTL32 PCH_UART_FCR_RFTL128
  80. #define PCH_UART_FCR_RFTL56 PCH_UART_FCR_RFTL224
  81. #define PCH_UART_FCR_RFTL4 PCH_UART_FCR_RFTL64
  82. #define PCH_UART_FCR_RFTL8 PCH_UART_FCR_RFTL128
  83. #define PCH_UART_FCR_RFTL14 PCH_UART_FCR_RFTL224
  84. #define PCH_UART_FCR_RFTL_SHIFT 6
  85. #define PCH_UART_LCR_WLS 0x00000003
  86. #define PCH_UART_LCR_STB 0x00000004
  87. #define PCH_UART_LCR_PEN 0x00000008
  88. #define PCH_UART_LCR_EPS 0x00000010
  89. #define PCH_UART_LCR_SP 0x00000020
  90. #define PCH_UART_LCR_SB 0x00000040
  91. #define PCH_UART_LCR_DLAB 0x00000080
  92. #define PCH_UART_LCR_NP 0x00000000
  93. #define PCH_UART_LCR_OP PCH_UART_LCR_PEN
  94. #define PCH_UART_LCR_EP (PCH_UART_LCR_PEN | PCH_UART_LCR_EPS)
  95. #define PCH_UART_LCR_1P (PCH_UART_LCR_PEN | PCH_UART_LCR_SP)
  96. #define PCH_UART_LCR_0P (PCH_UART_LCR_PEN | PCH_UART_LCR_EPS |\
  97. PCH_UART_LCR_SP)
  98. #define PCH_UART_LCR_5BIT 0x00000000
  99. #define PCH_UART_LCR_6BIT 0x00000001
  100. #define PCH_UART_LCR_7BIT 0x00000002
  101. #define PCH_UART_LCR_8BIT 0x00000003
  102. #define PCH_UART_MCR_DTR 0x00000001
  103. #define PCH_UART_MCR_RTS 0x00000002
  104. #define PCH_UART_MCR_OUT 0x0000000C
  105. #define PCH_UART_MCR_LOOP 0x00000010
  106. #define PCH_UART_MCR_AFE 0x00000020
  107. #define PCH_UART_LSR_DR 0x00000001
  108. #define PCH_UART_LSR_ERR (1<<7)
  109. #define PCH_UART_MSR_DCTS 0x00000001
  110. #define PCH_UART_MSR_DDSR 0x00000002
  111. #define PCH_UART_MSR_TERI 0x00000004
  112. #define PCH_UART_MSR_DDCD 0x00000008
  113. #define PCH_UART_MSR_CTS 0x00000010
  114. #define PCH_UART_MSR_DSR 0x00000020
  115. #define PCH_UART_MSR_RI 0x00000040
  116. #define PCH_UART_MSR_DCD 0x00000080
  117. #define PCH_UART_MSR_DELTA (PCH_UART_MSR_DCTS | PCH_UART_MSR_DDSR |\
  118. PCH_UART_MSR_TERI | PCH_UART_MSR_DDCD)
  119. #define PCH_UART_DLL 0x00
  120. #define PCH_UART_DLM 0x01
  121. #define DIV_ROUND(a, b) (((a) + ((b)/2)) / (b))
  122. #define PCH_UART_IID_RLS (PCH_UART_IIR_REI)
  123. #define PCH_UART_IID_RDR (PCH_UART_IIR_RRI)
  124. #define PCH_UART_IID_RDR_TO (PCH_UART_IIR_RRI | PCH_UART_IIR_TOI)
  125. #define PCH_UART_IID_THRE (PCH_UART_IIR_TRI)
  126. #define PCH_UART_IID_MS (PCH_UART_IIR_MSI)
  127. #define PCH_UART_HAL_PARITY_NONE (PCH_UART_LCR_NP)
  128. #define PCH_UART_HAL_PARITY_ODD (PCH_UART_LCR_OP)
  129. #define PCH_UART_HAL_PARITY_EVEN (PCH_UART_LCR_EP)
  130. #define PCH_UART_HAL_PARITY_FIX1 (PCH_UART_LCR_1P)
  131. #define PCH_UART_HAL_PARITY_FIX0 (PCH_UART_LCR_0P)
  132. #define PCH_UART_HAL_5BIT (PCH_UART_LCR_5BIT)
  133. #define PCH_UART_HAL_6BIT (PCH_UART_LCR_6BIT)
  134. #define PCH_UART_HAL_7BIT (PCH_UART_LCR_7BIT)
  135. #define PCH_UART_HAL_8BIT (PCH_UART_LCR_8BIT)
  136. #define PCH_UART_HAL_STB1 0
  137. #define PCH_UART_HAL_STB2 (PCH_UART_LCR_STB)
  138. #define PCH_UART_HAL_CLR_TX_FIFO (PCH_UART_FCR_TFR)
  139. #define PCH_UART_HAL_CLR_RX_FIFO (PCH_UART_FCR_RFR)
  140. #define PCH_UART_HAL_CLR_ALL_FIFO (PCH_UART_HAL_CLR_TX_FIFO | \
  141. PCH_UART_HAL_CLR_RX_FIFO)
  142. #define PCH_UART_HAL_DMA_MODE0 0
  143. #define PCH_UART_HAL_FIFO_DIS 0
  144. #define PCH_UART_HAL_FIFO16 (PCH_UART_FCR_FIFOE)
  145. #define PCH_UART_HAL_FIFO256 (PCH_UART_FCR_FIFOE | \
  146. PCH_UART_FCR_FIFO256)
  147. #define PCH_UART_HAL_FIFO64 (PCH_UART_HAL_FIFO256)
  148. #define PCH_UART_HAL_TRIGGER1 (PCH_UART_FCR_RFTL1)
  149. #define PCH_UART_HAL_TRIGGER64 (PCH_UART_FCR_RFTL64)
  150. #define PCH_UART_HAL_TRIGGER128 (PCH_UART_FCR_RFTL128)
  151. #define PCH_UART_HAL_TRIGGER224 (PCH_UART_FCR_RFTL224)
  152. #define PCH_UART_HAL_TRIGGER16 (PCH_UART_FCR_RFTL16)
  153. #define PCH_UART_HAL_TRIGGER32 (PCH_UART_FCR_RFTL32)
  154. #define PCH_UART_HAL_TRIGGER56 (PCH_UART_FCR_RFTL56)
  155. #define PCH_UART_HAL_TRIGGER4 (PCH_UART_FCR_RFTL4)
  156. #define PCH_UART_HAL_TRIGGER8 (PCH_UART_FCR_RFTL8)
  157. #define PCH_UART_HAL_TRIGGER14 (PCH_UART_FCR_RFTL14)
  158. #define PCH_UART_HAL_TRIGGER_L (PCH_UART_FCR_RFTL64)
  159. #define PCH_UART_HAL_TRIGGER_M (PCH_UART_FCR_RFTL128)
  160. #define PCH_UART_HAL_TRIGGER_H (PCH_UART_FCR_RFTL224)
  161. #define PCH_UART_HAL_RX_INT (PCH_UART_IER_ERBFI)
  162. #define PCH_UART_HAL_TX_INT (PCH_UART_IER_ETBEI)
  163. #define PCH_UART_HAL_RX_ERR_INT (PCH_UART_IER_ELSI)
  164. #define PCH_UART_HAL_MS_INT (PCH_UART_IER_EDSSI)
  165. #define PCH_UART_HAL_ALL_INT (PCH_UART_IER_MASK)
  166. #define PCH_UART_HAL_DTR (PCH_UART_MCR_DTR)
  167. #define PCH_UART_HAL_RTS (PCH_UART_MCR_RTS)
  168. #define PCH_UART_HAL_OUT (PCH_UART_MCR_OUT)
  169. #define PCH_UART_HAL_LOOP (PCH_UART_MCR_LOOP)
  170. #define PCH_UART_HAL_AFE (PCH_UART_MCR_AFE)
  171. #define PCI_VENDOR_ID_ROHM 0x10DB
  172. struct pch_uart_buffer {
  173. unsigned char *buf;
  174. int size;
  175. };
  176. struct eg20t_port {
  177. struct uart_port port;
  178. int port_type;
  179. void __iomem *membase;
  180. resource_size_t mapbase;
  181. unsigned int iobase;
  182. struct pci_dev *pdev;
  183. int fifo_size;
  184. int base_baud;
  185. int start_tx;
  186. int start_rx;
  187. int tx_empty;
  188. int int_dis_flag;
  189. int trigger;
  190. int trigger_level;
  191. struct pch_uart_buffer rxbuf;
  192. unsigned int dmsr;
  193. unsigned int fcr;
  194. unsigned int use_dma;
  195. unsigned int use_dma_flag;
  196. struct dma_async_tx_descriptor *desc_tx;
  197. struct dma_async_tx_descriptor *desc_rx;
  198. struct pch_dma_slave param_tx;
  199. struct pch_dma_slave param_rx;
  200. struct dma_chan *chan_tx;
  201. struct dma_chan *chan_rx;
  202. struct scatterlist *sg_tx_p;
  203. int nent;
  204. struct scatterlist sg_rx;
  205. int tx_dma_use;
  206. void *rx_buf_virt;
  207. dma_addr_t rx_buf_dma;
  208. };
  209. static unsigned int default_baud = 9600;
  210. static const int trigger_level_256[4] = { 1, 64, 128, 224 };
  211. static const int trigger_level_64[4] = { 1, 16, 32, 56 };
  212. static const int trigger_level_16[4] = { 1, 4, 8, 14 };
  213. static const int trigger_level_1[4] = { 1, 1, 1, 1 };
  214. static void pch_uart_hal_request(struct pci_dev *pdev, int fifosize,
  215. int base_baud)
  216. {
  217. struct eg20t_port *priv = pci_get_drvdata(pdev);
  218. priv->trigger_level = 1;
  219. priv->fcr = 0;
  220. }
  221. static unsigned int get_msr(struct eg20t_port *priv, void __iomem *base)
  222. {
  223. unsigned int msr = ioread8(base + UART_MSR);
  224. priv->dmsr |= msr & PCH_UART_MSR_DELTA;
  225. return msr;
  226. }
  227. static void pch_uart_hal_enable_interrupt(struct eg20t_port *priv,
  228. unsigned int flag)
  229. {
  230. u8 ier = ioread8(priv->membase + UART_IER);
  231. ier |= flag & PCH_UART_IER_MASK;
  232. iowrite8(ier, priv->membase + UART_IER);
  233. }
  234. static void pch_uart_hal_disable_interrupt(struct eg20t_port *priv,
  235. unsigned int flag)
  236. {
  237. u8 ier = ioread8(priv->membase + UART_IER);
  238. ier &= ~(flag & PCH_UART_IER_MASK);
  239. iowrite8(ier, priv->membase + UART_IER);
  240. }
  241. static int pch_uart_hal_set_line(struct eg20t_port *priv, int baud,
  242. unsigned int parity, unsigned int bits,
  243. unsigned int stb)
  244. {
  245. unsigned int dll, dlm, lcr;
  246. int div;
  247. div = DIV_ROUND(priv->base_baud / 16, baud);
  248. if (div < 0 || USHRT_MAX <= div) {
  249. pr_err("Invalid Baud(div=0x%x)\n", div);
  250. return -EINVAL;
  251. }
  252. dll = (unsigned int)div & 0x00FFU;
  253. dlm = ((unsigned int)div >> 8) & 0x00FFU;
  254. if (parity & ~(PCH_UART_LCR_PEN | PCH_UART_LCR_EPS | PCH_UART_LCR_SP)) {
  255. pr_err("Invalid parity(0x%x)\n", parity);
  256. return -EINVAL;
  257. }
  258. if (bits & ~PCH_UART_LCR_WLS) {
  259. pr_err("Invalid bits(0x%x)\n", bits);
  260. return -EINVAL;
  261. }
  262. if (stb & ~PCH_UART_LCR_STB) {
  263. pr_err("Invalid STB(0x%x)\n", stb);
  264. return -EINVAL;
  265. }
  266. lcr = parity;
  267. lcr |= bits;
  268. lcr |= stb;
  269. pr_debug("%s:baud = %d, div = %04x, lcr = %02x (%lu)\n",
  270. __func__, baud, div, lcr, jiffies);
  271. iowrite8(PCH_UART_LCR_DLAB, priv->membase + UART_LCR);
  272. iowrite8(dll, priv->membase + PCH_UART_DLL);
  273. iowrite8(dlm, priv->membase + PCH_UART_DLM);
  274. iowrite8(lcr, priv->membase + UART_LCR);
  275. return 0;
  276. }
  277. static int pch_uart_hal_fifo_reset(struct eg20t_port *priv,
  278. unsigned int flag)
  279. {
  280. if (flag & ~(PCH_UART_FCR_TFR | PCH_UART_FCR_RFR)) {
  281. pr_err("%s:Invalid flag(0x%x)\n", __func__, flag);
  282. return -EINVAL;
  283. }
  284. iowrite8(PCH_UART_FCR_FIFOE | priv->fcr, priv->membase + UART_FCR);
  285. iowrite8(PCH_UART_FCR_FIFOE | priv->fcr | flag,
  286. priv->membase + UART_FCR);
  287. iowrite8(priv->fcr, priv->membase + UART_FCR);
  288. return 0;
  289. }
  290. static int pch_uart_hal_set_fifo(struct eg20t_port *priv,
  291. unsigned int dmamode,
  292. unsigned int fifo_size, unsigned int trigger)
  293. {
  294. u8 fcr;
  295. if (dmamode & ~PCH_UART_FCR_DMS) {
  296. pr_err("%s:Invalid DMA Mode(0x%x)\n", __func__, dmamode);
  297. return -EINVAL;
  298. }
  299. if (fifo_size & ~(PCH_UART_FCR_FIFOE | PCH_UART_FCR_FIFO256)) {
  300. pr_err("%s:Invalid FIFO SIZE(0x%x)\n", __func__, fifo_size);
  301. return -EINVAL;
  302. }
  303. if (trigger & ~PCH_UART_FCR_RFTL) {
  304. pr_err("%s:Invalid TRIGGER(0x%x)\n", __func__, trigger);
  305. return -EINVAL;
  306. }
  307. switch (priv->fifo_size) {
  308. case 256:
  309. priv->trigger_level =
  310. trigger_level_256[trigger >> PCH_UART_FCR_RFTL_SHIFT];
  311. break;
  312. case 64:
  313. priv->trigger_level =
  314. trigger_level_64[trigger >> PCH_UART_FCR_RFTL_SHIFT];
  315. break;
  316. case 16:
  317. priv->trigger_level =
  318. trigger_level_16[trigger >> PCH_UART_FCR_RFTL_SHIFT];
  319. break;
  320. default:
  321. priv->trigger_level =
  322. trigger_level_1[trigger >> PCH_UART_FCR_RFTL_SHIFT];
  323. break;
  324. }
  325. fcr =
  326. dmamode | fifo_size | trigger | PCH_UART_FCR_RFR | PCH_UART_FCR_TFR;
  327. iowrite8(PCH_UART_FCR_FIFOE, priv->membase + UART_FCR);
  328. iowrite8(PCH_UART_FCR_FIFOE | PCH_UART_FCR_RFR | PCH_UART_FCR_TFR,
  329. priv->membase + UART_FCR);
  330. iowrite8(fcr, priv->membase + UART_FCR);
  331. priv->fcr = fcr;
  332. return 0;
  333. }
  334. static u8 pch_uart_hal_get_modem(struct eg20t_port *priv)
  335. {
  336. priv->dmsr = 0;
  337. return get_msr(priv, priv->membase);
  338. }
  339. static void pch_uart_hal_write(struct eg20t_port *priv,
  340. const unsigned char *buf, int tx_size)
  341. {
  342. int i;
  343. unsigned int thr;
  344. for (i = 0; i < tx_size;) {
  345. thr = buf[i++];
  346. iowrite8(thr, priv->membase + PCH_UART_THR);
  347. }
  348. }
  349. static int pch_uart_hal_read(struct eg20t_port *priv, unsigned char *buf,
  350. int rx_size)
  351. {
  352. int i;
  353. u8 rbr, lsr;
  354. lsr = ioread8(priv->membase + UART_LSR);
  355. for (i = 0, lsr = ioread8(priv->membase + UART_LSR);
  356. i < rx_size && lsr & UART_LSR_DR;
  357. lsr = ioread8(priv->membase + UART_LSR)) {
  358. rbr = ioread8(priv->membase + PCH_UART_RBR);
  359. buf[i++] = rbr;
  360. }
  361. return i;
  362. }
  363. static unsigned int pch_uart_hal_get_iid(struct eg20t_port *priv)
  364. {
  365. unsigned int iir;
  366. int ret;
  367. iir = ioread8(priv->membase + UART_IIR);
  368. ret = (iir & (PCH_UART_IIR_IID | PCH_UART_IIR_TOI | PCH_UART_IIR_IP));
  369. return ret;
  370. }
  371. static u8 pch_uart_hal_get_line_status(struct eg20t_port *priv)
  372. {
  373. return ioread8(priv->membase + UART_LSR);
  374. }
  375. static void pch_uart_hal_set_break(struct eg20t_port *priv, int on)
  376. {
  377. unsigned int lcr;
  378. lcr = ioread8(priv->membase + UART_LCR);
  379. if (on)
  380. lcr |= PCH_UART_LCR_SB;
  381. else
  382. lcr &= ~PCH_UART_LCR_SB;
  383. iowrite8(lcr, priv->membase + UART_LCR);
  384. }
  385. static int push_rx(struct eg20t_port *priv, const unsigned char *buf,
  386. int size)
  387. {
  388. struct uart_port *port;
  389. struct tty_struct *tty;
  390. port = &priv->port;
  391. tty = tty_port_tty_get(&port->state->port);
  392. if (!tty) {
  393. pr_debug("%s:tty is busy now", __func__);
  394. return -EBUSY;
  395. }
  396. tty_insert_flip_string(tty, buf, size);
  397. tty_flip_buffer_push(tty);
  398. tty_kref_put(tty);
  399. return 0;
  400. }
  401. static int pop_tx_x(struct eg20t_port *priv, unsigned char *buf)
  402. {
  403. int ret;
  404. struct uart_port *port = &priv->port;
  405. if (port->x_char) {
  406. pr_debug("%s:X character send %02x (%lu)\n", __func__,
  407. port->x_char, jiffies);
  408. buf[0] = port->x_char;
  409. port->x_char = 0;
  410. ret = 1;
  411. } else {
  412. ret = 0;
  413. }
  414. return ret;
  415. }
  416. static int dma_push_rx(struct eg20t_port *priv, int size)
  417. {
  418. struct tty_struct *tty;
  419. int room;
  420. struct uart_port *port = &priv->port;
  421. port = &priv->port;
  422. tty = tty_port_tty_get(&port->state->port);
  423. if (!tty) {
  424. pr_debug("%s:tty is busy now", __func__);
  425. return 0;
  426. }
  427. room = tty_buffer_request_room(tty, size);
  428. if (room < size)
  429. dev_warn(port->dev, "Rx overrun: dropping %u bytes\n",
  430. size - room);
  431. if (!room)
  432. return room;
  433. tty_insert_flip_string(tty, sg_virt(&priv->sg_rx), size);
  434. port->icount.rx += room;
  435. tty_kref_put(tty);
  436. return room;
  437. }
  438. static void pch_free_dma(struct uart_port *port)
  439. {
  440. struct eg20t_port *priv;
  441. priv = container_of(port, struct eg20t_port, port);
  442. if (priv->chan_tx) {
  443. dma_release_channel(priv->chan_tx);
  444. priv->chan_tx = NULL;
  445. }
  446. if (priv->chan_rx) {
  447. dma_release_channel(priv->chan_rx);
  448. priv->chan_rx = NULL;
  449. }
  450. if (sg_dma_address(&priv->sg_rx))
  451. dma_free_coherent(port->dev, port->fifosize,
  452. sg_virt(&priv->sg_rx),
  453. sg_dma_address(&priv->sg_rx));
  454. return;
  455. }
  456. static bool filter(struct dma_chan *chan, void *slave)
  457. {
  458. struct pch_dma_slave *param = slave;
  459. if ((chan->chan_id == param->chan_id) && (param->dma_dev ==
  460. chan->device->dev)) {
  461. chan->private = param;
  462. return true;
  463. } else {
  464. return false;
  465. }
  466. }
  467. static void pch_request_dma(struct uart_port *port)
  468. {
  469. dma_cap_mask_t mask;
  470. struct dma_chan *chan;
  471. struct pci_dev *dma_dev;
  472. struct pch_dma_slave *param;
  473. struct eg20t_port *priv =
  474. container_of(port, struct eg20t_port, port);
  475. dma_cap_zero(mask);
  476. dma_cap_set(DMA_SLAVE, mask);
  477. dma_dev = pci_get_bus_and_slot(2, PCI_DEVFN(0xa, 0)); /* Get DMA's dev
  478. information */
  479. /* Set Tx DMA */
  480. param = &priv->param_tx;
  481. param->dma_dev = &dma_dev->dev;
  482. param->chan_id = priv->port.line;
  483. param->tx_reg = port->mapbase + UART_TX;
  484. chan = dma_request_channel(mask, filter, param);
  485. if (!chan) {
  486. pr_err("%s:dma_request_channel FAILS(Tx)\n", __func__);
  487. return;
  488. }
  489. priv->chan_tx = chan;
  490. /* Set Rx DMA */
  491. param = &priv->param_rx;
  492. param->dma_dev = &dma_dev->dev;
  493. param->chan_id = priv->port.line + 1; /* Rx = Tx + 1 */
  494. param->rx_reg = port->mapbase + UART_RX;
  495. chan = dma_request_channel(mask, filter, param);
  496. if (!chan) {
  497. pr_err("%s:dma_request_channel FAILS(Rx)\n", __func__);
  498. dma_release_channel(priv->chan_tx);
  499. return;
  500. }
  501. /* Get Consistent memory for DMA */
  502. priv->rx_buf_virt = dma_alloc_coherent(port->dev, port->fifosize,
  503. &priv->rx_buf_dma, GFP_KERNEL);
  504. priv->chan_rx = chan;
  505. }
  506. static void pch_dma_rx_complete(void *arg)
  507. {
  508. struct eg20t_port *priv = arg;
  509. struct uart_port *port = &priv->port;
  510. struct tty_struct *tty = tty_port_tty_get(&port->state->port);
  511. int count;
  512. if (!tty) {
  513. pr_debug("%s:tty is busy now", __func__);
  514. return;
  515. }
  516. dma_sync_sg_for_cpu(port->dev, &priv->sg_rx, 1, DMA_FROM_DEVICE);
  517. count = dma_push_rx(priv, priv->trigger_level);
  518. if (count)
  519. tty_flip_buffer_push(tty);
  520. tty_kref_put(tty);
  521. async_tx_ack(priv->desc_rx);
  522. pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_RX_INT);
  523. }
  524. static void pch_dma_tx_complete(void *arg)
  525. {
  526. struct eg20t_port *priv = arg;
  527. struct uart_port *port = &priv->port;
  528. struct circ_buf *xmit = &port->state->xmit;
  529. struct scatterlist *sg = priv->sg_tx_p;
  530. int i;
  531. for (i = 0; i < priv->nent; i++, sg++) {
  532. xmit->tail += sg_dma_len(sg);
  533. port->icount.tx += sg_dma_len(sg);
  534. }
  535. xmit->tail &= UART_XMIT_SIZE - 1;
  536. async_tx_ack(priv->desc_tx);
  537. dma_unmap_sg(port->dev, sg, priv->nent, DMA_TO_DEVICE);
  538. priv->tx_dma_use = 0;
  539. priv->nent = 0;
  540. kfree(priv->sg_tx_p);
  541. if (uart_circ_chars_pending(xmit))
  542. pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_TX_INT);
  543. }
  544. static int pop_tx(struct eg20t_port *priv, int size)
  545. {
  546. int count = 0;
  547. struct uart_port *port = &priv->port;
  548. struct circ_buf *xmit = &port->state->xmit;
  549. if (uart_tx_stopped(port) || uart_circ_empty(xmit) || count >= size)
  550. goto pop_tx_end;
  551. do {
  552. int cnt_to_end =
  553. CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
  554. int sz = min(size - count, cnt_to_end);
  555. pch_uart_hal_write(priv, &xmit->buf[xmit->tail], sz);
  556. xmit->tail = (xmit->tail + sz) & (UART_XMIT_SIZE - 1);
  557. count += sz;
  558. } while (!uart_circ_empty(xmit) && count < size);
  559. pop_tx_end:
  560. pr_debug("%d characters. Remained %d characters. (%lu)\n",
  561. count, size - count, jiffies);
  562. return count;
  563. }
  564. static int handle_rx_to(struct eg20t_port *priv)
  565. {
  566. struct pch_uart_buffer *buf;
  567. int rx_size;
  568. int ret;
  569. if (!priv->start_rx) {
  570. pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_RX_INT);
  571. return 0;
  572. }
  573. buf = &priv->rxbuf;
  574. do {
  575. rx_size = pch_uart_hal_read(priv, buf->buf, buf->size);
  576. ret = push_rx(priv, buf->buf, rx_size);
  577. if (ret)
  578. return 0;
  579. } while (rx_size == buf->size);
  580. return PCH_UART_HANDLED_RX_INT;
  581. }
  582. static int handle_rx(struct eg20t_port *priv)
  583. {
  584. return handle_rx_to(priv);
  585. }
  586. static int dma_handle_rx(struct eg20t_port *priv)
  587. {
  588. struct uart_port *port = &priv->port;
  589. struct dma_async_tx_descriptor *desc;
  590. struct scatterlist *sg;
  591. priv = container_of(port, struct eg20t_port, port);
  592. sg = &priv->sg_rx;
  593. sg_init_table(&priv->sg_rx, 1); /* Initialize SG table */
  594. sg_dma_len(sg) = priv->trigger_level;
  595. sg_set_page(&priv->sg_rx, virt_to_page(priv->rx_buf_virt),
  596. sg_dma_len(sg), (unsigned long)priv->rx_buf_virt &
  597. ~PAGE_MASK);
  598. sg_dma_address(sg) = priv->rx_buf_dma;
  599. desc = priv->chan_rx->device->device_prep_slave_sg(priv->chan_rx,
  600. sg, 1, DMA_FROM_DEVICE,
  601. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  602. if (!desc)
  603. return 0;
  604. priv->desc_rx = desc;
  605. desc->callback = pch_dma_rx_complete;
  606. desc->callback_param = priv;
  607. desc->tx_submit(desc);
  608. dma_async_issue_pending(priv->chan_rx);
  609. return PCH_UART_HANDLED_RX_INT;
  610. }
  611. static unsigned int handle_tx(struct eg20t_port *priv)
  612. {
  613. struct uart_port *port = &priv->port;
  614. struct circ_buf *xmit = &port->state->xmit;
  615. int fifo_size;
  616. int tx_size;
  617. int size;
  618. int tx_empty;
  619. if (!priv->start_tx) {
  620. pr_info("%s:Tx isn't started. (%lu)\n", __func__, jiffies);
  621. pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
  622. priv->tx_empty = 1;
  623. return 0;
  624. }
  625. fifo_size = max(priv->fifo_size, 1);
  626. tx_empty = 1;
  627. if (pop_tx_x(priv, xmit->buf)) {
  628. pch_uart_hal_write(priv, xmit->buf, 1);
  629. port->icount.tx++;
  630. tx_empty = 0;
  631. fifo_size--;
  632. }
  633. size = min(xmit->head - xmit->tail, fifo_size);
  634. if (size < 0)
  635. size = fifo_size;
  636. tx_size = pop_tx(priv, size);
  637. if (tx_size > 0) {
  638. port->icount.tx += tx_size;
  639. tx_empty = 0;
  640. }
  641. priv->tx_empty = tx_empty;
  642. if (tx_empty) {
  643. pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
  644. uart_write_wakeup(port);
  645. }
  646. return PCH_UART_HANDLED_TX_INT;
  647. }
  648. static unsigned int dma_handle_tx(struct eg20t_port *priv)
  649. {
  650. struct uart_port *port = &priv->port;
  651. struct circ_buf *xmit = &port->state->xmit;
  652. struct scatterlist *sg;
  653. int nent;
  654. int fifo_size;
  655. int tx_empty;
  656. struct dma_async_tx_descriptor *desc;
  657. int num;
  658. int i;
  659. int bytes;
  660. int size;
  661. int rem;
  662. if (!priv->start_tx) {
  663. pr_info("%s:Tx isn't started. (%lu)\n", __func__, jiffies);
  664. pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
  665. priv->tx_empty = 1;
  666. return 0;
  667. }
  668. fifo_size = max(priv->fifo_size, 1);
  669. tx_empty = 1;
  670. if (pop_tx_x(priv, xmit->buf)) {
  671. pch_uart_hal_write(priv, xmit->buf, 1);
  672. port->icount.tx++;
  673. tx_empty = 0;
  674. fifo_size--;
  675. }
  676. bytes = min((int)CIRC_CNT(xmit->head, xmit->tail,
  677. UART_XMIT_SIZE), CIRC_CNT_TO_END(xmit->head,
  678. xmit->tail, UART_XMIT_SIZE));
  679. if (!bytes) {
  680. pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
  681. uart_write_wakeup(port);
  682. return 0;
  683. }
  684. if (bytes > fifo_size) {
  685. num = bytes / fifo_size + 1;
  686. size = fifo_size;
  687. rem = bytes % fifo_size;
  688. } else {
  689. num = 1;
  690. size = bytes;
  691. rem = bytes;
  692. }
  693. priv->tx_dma_use = 1;
  694. priv->sg_tx_p = kzalloc(sizeof(struct scatterlist)*num, GFP_ATOMIC);
  695. sg_init_table(priv->sg_tx_p, num); /* Initialize SG table */
  696. sg = priv->sg_tx_p;
  697. for (i = 0; i < num; i++, sg++) {
  698. if (i == (num - 1))
  699. sg_set_page(sg, virt_to_page(xmit->buf),
  700. rem, fifo_size * i);
  701. else
  702. sg_set_page(sg, virt_to_page(xmit->buf),
  703. size, fifo_size * i);
  704. }
  705. sg = priv->sg_tx_p;
  706. nent = dma_map_sg(port->dev, sg, num, DMA_TO_DEVICE);
  707. if (!nent) {
  708. pr_err("%s:dma_map_sg Failed\n", __func__);
  709. return 0;
  710. }
  711. priv->nent = nent;
  712. for (i = 0; i < nent; i++, sg++) {
  713. sg->offset = (xmit->tail & (UART_XMIT_SIZE - 1)) +
  714. fifo_size * i;
  715. sg_dma_address(sg) = (sg_dma_address(sg) &
  716. ~(UART_XMIT_SIZE - 1)) + sg->offset;
  717. if (i == (nent - 1))
  718. sg_dma_len(sg) = rem;
  719. else
  720. sg_dma_len(sg) = size;
  721. }
  722. desc = priv->chan_tx->device->device_prep_slave_sg(priv->chan_tx,
  723. priv->sg_tx_p, nent, DMA_TO_DEVICE,
  724. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  725. if (!desc) {
  726. pr_err("%s:device_prep_slave_sg Failed\n", __func__);
  727. return 0;
  728. }
  729. dma_sync_sg_for_device(port->dev, priv->sg_tx_p, nent, DMA_TO_DEVICE);
  730. priv->desc_tx = desc;
  731. desc->callback = pch_dma_tx_complete;
  732. desc->callback_param = priv;
  733. desc->tx_submit(desc);
  734. dma_async_issue_pending(priv->chan_tx);
  735. return PCH_UART_HANDLED_TX_INT;
  736. }
  737. static void pch_uart_err_ir(struct eg20t_port *priv, unsigned int lsr)
  738. {
  739. u8 fcr = ioread8(priv->membase + UART_FCR);
  740. /* Reset FIFO */
  741. fcr |= UART_FCR_CLEAR_RCVR;
  742. iowrite8(fcr, priv->membase + UART_FCR);
  743. if (lsr & PCH_UART_LSR_ERR)
  744. dev_err(&priv->pdev->dev, "Error data in FIFO\n");
  745. if (lsr & UART_LSR_FE)
  746. dev_err(&priv->pdev->dev, "Framing Error\n");
  747. if (lsr & UART_LSR_PE)
  748. dev_err(&priv->pdev->dev, "Parity Error\n");
  749. if (lsr & UART_LSR_OE)
  750. dev_err(&priv->pdev->dev, "Overrun Error\n");
  751. }
  752. static irqreturn_t pch_uart_interrupt(int irq, void *dev_id)
  753. {
  754. struct eg20t_port *priv = dev_id;
  755. unsigned int handled;
  756. u8 lsr;
  757. int ret = 0;
  758. unsigned int iid;
  759. unsigned long flags;
  760. spin_lock_irqsave(&priv->port.lock, flags);
  761. handled = 0;
  762. while ((iid = pch_uart_hal_get_iid(priv)) > 1) {
  763. switch (iid) {
  764. case PCH_UART_IID_RLS: /* Receiver Line Status */
  765. lsr = pch_uart_hal_get_line_status(priv);
  766. if (lsr & (PCH_UART_LSR_ERR | UART_LSR_FE |
  767. UART_LSR_PE | UART_LSR_OE)) {
  768. pch_uart_err_ir(priv, lsr);
  769. ret = PCH_UART_HANDLED_RX_ERR_INT;
  770. }
  771. break;
  772. case PCH_UART_IID_RDR: /* Received Data Ready */
  773. if (priv->use_dma) {
  774. pch_uart_hal_disable_interrupt(priv,
  775. PCH_UART_HAL_RX_INT);
  776. ret = dma_handle_rx(priv);
  777. if (!ret)
  778. pch_uart_hal_enable_interrupt(priv,
  779. PCH_UART_HAL_RX_INT);
  780. } else {
  781. ret = handle_rx(priv);
  782. }
  783. break;
  784. case PCH_UART_IID_RDR_TO: /* Received Data Ready
  785. (FIFO Timeout) */
  786. ret = handle_rx_to(priv);
  787. break;
  788. case PCH_UART_IID_THRE: /* Transmitter Holding Register
  789. Empty */
  790. if (priv->use_dma)
  791. ret = dma_handle_tx(priv);
  792. else
  793. ret = handle_tx(priv);
  794. break;
  795. case PCH_UART_IID_MS: /* Modem Status */
  796. ret = PCH_UART_HANDLED_MS_INT;
  797. break;
  798. default: /* Never junp to this label */
  799. pr_err("%s:iid=%d (%lu)\n", __func__, iid, jiffies);
  800. ret = -1;
  801. break;
  802. }
  803. handled |= (unsigned int)ret;
  804. }
  805. if (handled == 0 && iid <= 1) {
  806. if (priv->int_dis_flag)
  807. priv->int_dis_flag = 0;
  808. }
  809. spin_unlock_irqrestore(&priv->port.lock, flags);
  810. return IRQ_RETVAL(handled);
  811. }
  812. /* This function tests whether the transmitter fifo and shifter for the port
  813. described by 'port' is empty. */
  814. static unsigned int pch_uart_tx_empty(struct uart_port *port)
  815. {
  816. struct eg20t_port *priv;
  817. int ret;
  818. priv = container_of(port, struct eg20t_port, port);
  819. if (priv->tx_empty)
  820. ret = TIOCSER_TEMT;
  821. else
  822. ret = 0;
  823. return ret;
  824. }
  825. /* Returns the current state of modem control inputs. */
  826. static unsigned int pch_uart_get_mctrl(struct uart_port *port)
  827. {
  828. struct eg20t_port *priv;
  829. u8 modem;
  830. unsigned int ret = 0;
  831. priv = container_of(port, struct eg20t_port, port);
  832. modem = pch_uart_hal_get_modem(priv);
  833. if (modem & UART_MSR_DCD)
  834. ret |= TIOCM_CAR;
  835. if (modem & UART_MSR_RI)
  836. ret |= TIOCM_RNG;
  837. if (modem & UART_MSR_DSR)
  838. ret |= TIOCM_DSR;
  839. if (modem & UART_MSR_CTS)
  840. ret |= TIOCM_CTS;
  841. return ret;
  842. }
  843. static void pch_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
  844. {
  845. u32 mcr = 0;
  846. unsigned int dat;
  847. struct eg20t_port *priv = container_of(port, struct eg20t_port, port);
  848. if (mctrl & TIOCM_DTR)
  849. mcr |= UART_MCR_DTR;
  850. if (mctrl & TIOCM_RTS)
  851. mcr |= UART_MCR_RTS;
  852. if (mctrl & TIOCM_LOOP)
  853. mcr |= UART_MCR_LOOP;
  854. if (mctrl) {
  855. dat = pch_uart_get_mctrl(port);
  856. dat |= mcr;
  857. iowrite8(dat, priv->membase + UART_MCR);
  858. }
  859. }
  860. static void pch_uart_stop_tx(struct uart_port *port)
  861. {
  862. struct eg20t_port *priv;
  863. priv = container_of(port, struct eg20t_port, port);
  864. priv->start_tx = 0;
  865. priv->tx_dma_use = 0;
  866. }
  867. static void pch_uart_start_tx(struct uart_port *port)
  868. {
  869. struct eg20t_port *priv;
  870. priv = container_of(port, struct eg20t_port, port);
  871. if (priv->use_dma)
  872. if (priv->tx_dma_use)
  873. return;
  874. priv->start_tx = 1;
  875. pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_TX_INT);
  876. }
  877. static void pch_uart_stop_rx(struct uart_port *port)
  878. {
  879. struct eg20t_port *priv;
  880. priv = container_of(port, struct eg20t_port, port);
  881. priv->start_rx = 0;
  882. pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_RX_INT);
  883. priv->int_dis_flag = 1;
  884. }
  885. /* Enable the modem status interrupts. */
  886. static void pch_uart_enable_ms(struct uart_port *port)
  887. {
  888. struct eg20t_port *priv;
  889. priv = container_of(port, struct eg20t_port, port);
  890. pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_MS_INT);
  891. }
  892. /* Control the transmission of a break signal. */
  893. static void pch_uart_break_ctl(struct uart_port *port, int ctl)
  894. {
  895. struct eg20t_port *priv;
  896. unsigned long flags;
  897. priv = container_of(port, struct eg20t_port, port);
  898. spin_lock_irqsave(&port->lock, flags);
  899. pch_uart_hal_set_break(priv, ctl);
  900. spin_unlock_irqrestore(&port->lock, flags);
  901. }
  902. /* Grab any interrupt resources and initialise any low level driver state. */
  903. static int pch_uart_startup(struct uart_port *port)
  904. {
  905. struct eg20t_port *priv;
  906. int ret;
  907. int fifo_size;
  908. int trigger_level;
  909. priv = container_of(port, struct eg20t_port, port);
  910. priv->tx_empty = 1;
  911. port->uartclk = priv->base_baud;
  912. pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT);
  913. ret = pch_uart_hal_set_line(priv, default_baud,
  914. PCH_UART_HAL_PARITY_NONE, PCH_UART_HAL_8BIT,
  915. PCH_UART_HAL_STB1);
  916. if (ret)
  917. return ret;
  918. switch (priv->fifo_size) {
  919. case 256:
  920. fifo_size = PCH_UART_HAL_FIFO256;
  921. break;
  922. case 64:
  923. fifo_size = PCH_UART_HAL_FIFO64;
  924. break;
  925. case 16:
  926. fifo_size = PCH_UART_HAL_FIFO16;
  927. case 1:
  928. default:
  929. fifo_size = PCH_UART_HAL_FIFO_DIS;
  930. break;
  931. }
  932. switch (priv->trigger) {
  933. case PCH_UART_HAL_TRIGGER1:
  934. trigger_level = 1;
  935. break;
  936. case PCH_UART_HAL_TRIGGER_L:
  937. trigger_level = priv->fifo_size / 4;
  938. break;
  939. case PCH_UART_HAL_TRIGGER_M:
  940. trigger_level = priv->fifo_size / 2;
  941. break;
  942. case PCH_UART_HAL_TRIGGER_H:
  943. default:
  944. trigger_level = priv->fifo_size - (priv->fifo_size / 8);
  945. break;
  946. }
  947. priv->trigger_level = trigger_level;
  948. ret = pch_uart_hal_set_fifo(priv, PCH_UART_HAL_DMA_MODE0,
  949. fifo_size, priv->trigger);
  950. if (ret < 0)
  951. return ret;
  952. ret = request_irq(priv->port.irq, pch_uart_interrupt, IRQF_SHARED,
  953. KBUILD_MODNAME, priv);
  954. if (ret < 0)
  955. return ret;
  956. if (priv->use_dma)
  957. pch_request_dma(port);
  958. priv->start_rx = 1;
  959. pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_RX_INT);
  960. uart_update_timeout(port, CS8, default_baud);
  961. return 0;
  962. }
  963. static void pch_uart_shutdown(struct uart_port *port)
  964. {
  965. struct eg20t_port *priv;
  966. int ret;
  967. priv = container_of(port, struct eg20t_port, port);
  968. pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT);
  969. pch_uart_hal_fifo_reset(priv, PCH_UART_HAL_CLR_ALL_FIFO);
  970. ret = pch_uart_hal_set_fifo(priv, PCH_UART_HAL_DMA_MODE0,
  971. PCH_UART_HAL_FIFO_DIS, PCH_UART_HAL_TRIGGER1);
  972. if (ret)
  973. pr_err("pch_uart_hal_set_fifo Failed(ret=%d)\n", ret);
  974. if (priv->use_dma_flag)
  975. pch_free_dma(port);
  976. free_irq(priv->port.irq, priv);
  977. }
  978. /* Change the port parameters, including word length, parity, stop
  979. *bits. Update read_status_mask and ignore_status_mask to indicate
  980. *the types of events we are interested in receiving. */
  981. static void pch_uart_set_termios(struct uart_port *port,
  982. struct ktermios *termios, struct ktermios *old)
  983. {
  984. int baud;
  985. int rtn;
  986. unsigned int parity, bits, stb;
  987. struct eg20t_port *priv;
  988. unsigned long flags;
  989. priv = container_of(port, struct eg20t_port, port);
  990. switch (termios->c_cflag & CSIZE) {
  991. case CS5:
  992. bits = PCH_UART_HAL_5BIT;
  993. break;
  994. case CS6:
  995. bits = PCH_UART_HAL_6BIT;
  996. break;
  997. case CS7:
  998. bits = PCH_UART_HAL_7BIT;
  999. break;
  1000. default: /* CS8 */
  1001. bits = PCH_UART_HAL_8BIT;
  1002. break;
  1003. }
  1004. if (termios->c_cflag & CSTOPB)
  1005. stb = PCH_UART_HAL_STB2;
  1006. else
  1007. stb = PCH_UART_HAL_STB1;
  1008. if (termios->c_cflag & PARENB) {
  1009. if (!(termios->c_cflag & PARODD))
  1010. parity = PCH_UART_HAL_PARITY_ODD;
  1011. else
  1012. parity = PCH_UART_HAL_PARITY_EVEN;
  1013. } else {
  1014. parity = PCH_UART_HAL_PARITY_NONE;
  1015. }
  1016. termios->c_cflag &= ~CMSPAR; /* Mark/Space parity is not supported */
  1017. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 16);
  1018. spin_lock_irqsave(&port->lock, flags);
  1019. uart_update_timeout(port, termios->c_cflag, baud);
  1020. rtn = pch_uart_hal_set_line(priv, baud, parity, bits, stb);
  1021. if (rtn)
  1022. goto out;
  1023. /* Don't rewrite B0 */
  1024. if (tty_termios_baud_rate(termios))
  1025. tty_termios_encode_baud_rate(termios, baud, baud);
  1026. out:
  1027. spin_unlock_irqrestore(&port->lock, flags);
  1028. }
  1029. static const char *pch_uart_type(struct uart_port *port)
  1030. {
  1031. return KBUILD_MODNAME;
  1032. }
  1033. static void pch_uart_release_port(struct uart_port *port)
  1034. {
  1035. struct eg20t_port *priv;
  1036. priv = container_of(port, struct eg20t_port, port);
  1037. pci_iounmap(priv->pdev, priv->membase);
  1038. pci_release_regions(priv->pdev);
  1039. }
  1040. static int pch_uart_request_port(struct uart_port *port)
  1041. {
  1042. struct eg20t_port *priv;
  1043. int ret;
  1044. void __iomem *membase;
  1045. priv = container_of(port, struct eg20t_port, port);
  1046. ret = pci_request_regions(priv->pdev, KBUILD_MODNAME);
  1047. if (ret < 0)
  1048. return -EBUSY;
  1049. membase = pci_iomap(priv->pdev, 1, 0);
  1050. if (!membase) {
  1051. pci_release_regions(priv->pdev);
  1052. return -EBUSY;
  1053. }
  1054. priv->membase = port->membase = membase;
  1055. return 0;
  1056. }
  1057. static void pch_uart_config_port(struct uart_port *port, int type)
  1058. {
  1059. struct eg20t_port *priv;
  1060. priv = container_of(port, struct eg20t_port, port);
  1061. if (type & UART_CONFIG_TYPE) {
  1062. port->type = priv->port_type;
  1063. pch_uart_request_port(port);
  1064. }
  1065. }
  1066. static int pch_uart_verify_port(struct uart_port *port,
  1067. struct serial_struct *serinfo)
  1068. {
  1069. struct eg20t_port *priv;
  1070. priv = container_of(port, struct eg20t_port, port);
  1071. if (serinfo->flags & UPF_LOW_LATENCY) {
  1072. pr_info("PCH UART : Use PIO Mode (without DMA)\n");
  1073. priv->use_dma = 0;
  1074. serinfo->flags &= ~UPF_LOW_LATENCY;
  1075. } else {
  1076. #ifndef CONFIG_PCH_DMA
  1077. pr_err("%s : PCH DMA is not Loaded.\n", __func__);
  1078. return -EOPNOTSUPP;
  1079. #endif
  1080. priv->use_dma = 1;
  1081. priv->use_dma_flag = 1;
  1082. pr_info("PCH UART : Use DMA Mode\n");
  1083. }
  1084. return 0;
  1085. }
  1086. static struct uart_ops pch_uart_ops = {
  1087. .tx_empty = pch_uart_tx_empty,
  1088. .set_mctrl = pch_uart_set_mctrl,
  1089. .get_mctrl = pch_uart_get_mctrl,
  1090. .stop_tx = pch_uart_stop_tx,
  1091. .start_tx = pch_uart_start_tx,
  1092. .stop_rx = pch_uart_stop_rx,
  1093. .enable_ms = pch_uart_enable_ms,
  1094. .break_ctl = pch_uart_break_ctl,
  1095. .startup = pch_uart_startup,
  1096. .shutdown = pch_uart_shutdown,
  1097. .set_termios = pch_uart_set_termios,
  1098. /* .pm = pch_uart_pm, Not supported yet */
  1099. /* .set_wake = pch_uart_set_wake, Not supported yet */
  1100. .type = pch_uart_type,
  1101. .release_port = pch_uart_release_port,
  1102. .request_port = pch_uart_request_port,
  1103. .config_port = pch_uart_config_port,
  1104. .verify_port = pch_uart_verify_port
  1105. };
  1106. static struct uart_driver pch_uart_driver = {
  1107. .owner = THIS_MODULE,
  1108. .driver_name = KBUILD_MODNAME,
  1109. .dev_name = PCH_UART_DRIVER_DEVICE,
  1110. .major = 0,
  1111. .minor = 0,
  1112. .nr = PCH_UART_NR,
  1113. };
  1114. static struct eg20t_port *pch_uart_init_port(struct pci_dev *pdev,
  1115. const struct pci_device_id *id)
  1116. {
  1117. struct eg20t_port *priv;
  1118. int ret;
  1119. unsigned int iobase;
  1120. unsigned int mapbase;
  1121. unsigned char *rxbuf;
  1122. int fifosize, base_baud;
  1123. static int num;
  1124. int port_type = id->driver_data;
  1125. priv = kzalloc(sizeof(struct eg20t_port), GFP_KERNEL);
  1126. if (priv == NULL)
  1127. goto init_port_alloc_err;
  1128. rxbuf = (unsigned char *)__get_free_page(GFP_KERNEL);
  1129. if (!rxbuf)
  1130. goto init_port_free_txbuf;
  1131. switch (port_type) {
  1132. case PORT_UNKNOWN:
  1133. fifosize = 256; /* EG20T/ML7213: UART0 */
  1134. base_baud = 1843200; /* 1.8432MHz */
  1135. break;
  1136. case PORT_8250:
  1137. fifosize = 64; /* EG20T:UART1~3 ML7213: UART1~2*/
  1138. base_baud = 1843200; /* 1.8432MHz */
  1139. break;
  1140. default:
  1141. dev_err(&pdev->dev, "Invalid Port Type(=%d)\n", port_type);
  1142. goto init_port_hal_free;
  1143. }
  1144. iobase = pci_resource_start(pdev, 0);
  1145. mapbase = pci_resource_start(pdev, 1);
  1146. priv->mapbase = mapbase;
  1147. priv->iobase = iobase;
  1148. priv->pdev = pdev;
  1149. priv->tx_empty = 1;
  1150. priv->rxbuf.buf = rxbuf;
  1151. priv->rxbuf.size = PAGE_SIZE;
  1152. priv->fifo_size = fifosize;
  1153. priv->base_baud = base_baud;
  1154. priv->port_type = PORT_MAX_8250 + port_type + 1;
  1155. priv->port.dev = &pdev->dev;
  1156. priv->port.iobase = iobase;
  1157. priv->port.membase = NULL;
  1158. priv->port.mapbase = mapbase;
  1159. priv->port.irq = pdev->irq;
  1160. priv->port.iotype = UPIO_PORT;
  1161. priv->port.ops = &pch_uart_ops;
  1162. priv->port.flags = UPF_BOOT_AUTOCONF;
  1163. priv->port.fifosize = fifosize;
  1164. priv->port.line = num++;
  1165. priv->trigger = PCH_UART_HAL_TRIGGER_M;
  1166. spin_lock_init(&priv->port.lock);
  1167. pci_set_drvdata(pdev, priv);
  1168. pch_uart_hal_request(pdev, fifosize, base_baud);
  1169. ret = uart_add_one_port(&pch_uart_driver, &priv->port);
  1170. if (ret < 0)
  1171. goto init_port_hal_free;
  1172. return priv;
  1173. init_port_hal_free:
  1174. free_page((unsigned long)rxbuf);
  1175. init_port_free_txbuf:
  1176. kfree(priv);
  1177. init_port_alloc_err:
  1178. return NULL;
  1179. }
  1180. static void pch_uart_exit_port(struct eg20t_port *priv)
  1181. {
  1182. uart_remove_one_port(&pch_uart_driver, &priv->port);
  1183. pci_set_drvdata(priv->pdev, NULL);
  1184. free_page((unsigned long)priv->rxbuf.buf);
  1185. }
  1186. static void pch_uart_pci_remove(struct pci_dev *pdev)
  1187. {
  1188. struct eg20t_port *priv;
  1189. priv = (struct eg20t_port *)pci_get_drvdata(pdev);
  1190. pch_uart_exit_port(priv);
  1191. pci_disable_device(pdev);
  1192. kfree(priv);
  1193. return;
  1194. }
  1195. #ifdef CONFIG_PM
  1196. static int pch_uart_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  1197. {
  1198. struct eg20t_port *priv = pci_get_drvdata(pdev);
  1199. uart_suspend_port(&pch_uart_driver, &priv->port);
  1200. pci_save_state(pdev);
  1201. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1202. return 0;
  1203. }
  1204. static int pch_uart_pci_resume(struct pci_dev *pdev)
  1205. {
  1206. struct eg20t_port *priv = pci_get_drvdata(pdev);
  1207. int ret;
  1208. pci_set_power_state(pdev, PCI_D0);
  1209. pci_restore_state(pdev);
  1210. ret = pci_enable_device(pdev);
  1211. if (ret) {
  1212. dev_err(&pdev->dev,
  1213. "%s-pci_enable_device failed(ret=%d) ", __func__, ret);
  1214. return ret;
  1215. }
  1216. uart_resume_port(&pch_uart_driver, &priv->port);
  1217. return 0;
  1218. }
  1219. #else
  1220. #define pch_uart_pci_suspend NULL
  1221. #define pch_uart_pci_resume NULL
  1222. #endif
  1223. static DEFINE_PCI_DEVICE_TABLE(pch_uart_pci_id) = {
  1224. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8811),
  1225. .driver_data = PCH_UART_8LINE},
  1226. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8812),
  1227. .driver_data = PCH_UART_2LINE},
  1228. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8813),
  1229. .driver_data = PCH_UART_2LINE},
  1230. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8814),
  1231. .driver_data = PCH_UART_2LINE},
  1232. {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8027),
  1233. .driver_data = PCH_UART_8LINE},
  1234. {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8028),
  1235. .driver_data = PCH_UART_2LINE},
  1236. {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8029),
  1237. .driver_data = PCH_UART_2LINE},
  1238. {0,},
  1239. };
  1240. static int __devinit pch_uart_pci_probe(struct pci_dev *pdev,
  1241. const struct pci_device_id *id)
  1242. {
  1243. int ret;
  1244. struct eg20t_port *priv;
  1245. ret = pci_enable_device(pdev);
  1246. if (ret < 0)
  1247. goto probe_error;
  1248. priv = pch_uart_init_port(pdev, id);
  1249. if (!priv) {
  1250. ret = -EBUSY;
  1251. goto probe_disable_device;
  1252. }
  1253. pci_set_drvdata(pdev, priv);
  1254. return ret;
  1255. probe_disable_device:
  1256. pci_disable_device(pdev);
  1257. probe_error:
  1258. return ret;
  1259. }
  1260. static struct pci_driver pch_uart_pci_driver = {
  1261. .name = "pch_uart",
  1262. .id_table = pch_uart_pci_id,
  1263. .probe = pch_uart_pci_probe,
  1264. .remove = __devexit_p(pch_uart_pci_remove),
  1265. .suspend = pch_uart_pci_suspend,
  1266. .resume = pch_uart_pci_resume,
  1267. };
  1268. static int __init pch_uart_module_init(void)
  1269. {
  1270. int ret;
  1271. /* register as UART driver */
  1272. ret = uart_register_driver(&pch_uart_driver);
  1273. if (ret < 0)
  1274. return ret;
  1275. /* register as PCI driver */
  1276. ret = pci_register_driver(&pch_uart_pci_driver);
  1277. if (ret < 0)
  1278. uart_unregister_driver(&pch_uart_driver);
  1279. return ret;
  1280. }
  1281. module_init(pch_uart_module_init);
  1282. static void __exit pch_uart_module_exit(void)
  1283. {
  1284. pci_unregister_driver(&pch_uart_pci_driver);
  1285. uart_unregister_driver(&pch_uart_driver);
  1286. }
  1287. module_exit(pch_uart_module_exit);
  1288. MODULE_LICENSE("GPL v2");
  1289. MODULE_DESCRIPTION("Intel EG20T PCH UART PCI Driver");
  1290. module_param(default_baud, uint, S_IRUGO);