qla_mbx.c 106 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2011 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include <linux/delay.h>
  9. #include <linux/gfp.h>
  10. /*
  11. * qla2x00_mailbox_command
  12. * Issue mailbox command and waits for completion.
  13. *
  14. * Input:
  15. * ha = adapter block pointer.
  16. * mcp = driver internal mbx struct pointer.
  17. *
  18. * Output:
  19. * mb[MAX_MAILBOX_REGISTER_COUNT] = returned mailbox data.
  20. *
  21. * Returns:
  22. * 0 : QLA_SUCCESS = cmd performed success
  23. * 1 : QLA_FUNCTION_FAILED (error encountered)
  24. * 6 : QLA_FUNCTION_TIMEOUT (timeout condition encountered)
  25. *
  26. * Context:
  27. * Kernel context.
  28. */
  29. static int
  30. qla2x00_mailbox_command(scsi_qla_host_t *vha, mbx_cmd_t *mcp)
  31. {
  32. int rval;
  33. unsigned long flags = 0;
  34. device_reg_t __iomem *reg;
  35. uint8_t abort_active;
  36. uint8_t io_lock_on;
  37. uint16_t command = 0;
  38. uint16_t *iptr;
  39. uint16_t __iomem *optr;
  40. uint32_t cnt;
  41. uint32_t mboxes;
  42. unsigned long wait_time;
  43. struct qla_hw_data *ha = vha->hw;
  44. scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
  45. ql_dbg(ql_dbg_mbx, base_vha, 0x1000, "Entered %s.\n", __func__);
  46. if (ha->pdev->error_state > pci_channel_io_frozen) {
  47. ql_log(ql_log_warn, base_vha, 0x1001,
  48. "error_state is greater than pci_channel_io_frozen, "
  49. "exiting.\n");
  50. return QLA_FUNCTION_TIMEOUT;
  51. }
  52. if (vha->device_flags & DFLG_DEV_FAILED) {
  53. ql_log(ql_log_warn, base_vha, 0x1002,
  54. "Device in failed state, exiting.\n");
  55. return QLA_FUNCTION_TIMEOUT;
  56. }
  57. reg = ha->iobase;
  58. io_lock_on = base_vha->flags.init_done;
  59. rval = QLA_SUCCESS;
  60. abort_active = test_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
  61. if (ha->flags.pci_channel_io_perm_failure) {
  62. ql_log(ql_log_warn, base_vha, 0x1003,
  63. "Perm failure on EEH timeout MBX, exiting.\n");
  64. return QLA_FUNCTION_TIMEOUT;
  65. }
  66. if (ha->flags.isp82xx_fw_hung) {
  67. /* Setting Link-Down error */
  68. mcp->mb[0] = MBS_LINK_DOWN_ERROR;
  69. ql_log(ql_log_warn, base_vha, 0x1004,
  70. "FW hung = %d.\n", ha->flags.isp82xx_fw_hung);
  71. return QLA_FUNCTION_TIMEOUT;
  72. }
  73. /*
  74. * Wait for active mailbox commands to finish by waiting at most tov
  75. * seconds. This is to serialize actual issuing of mailbox cmds during
  76. * non ISP abort time.
  77. */
  78. if (!wait_for_completion_timeout(&ha->mbx_cmd_comp, mcp->tov * HZ)) {
  79. /* Timeout occurred. Return error. */
  80. ql_log(ql_log_warn, base_vha, 0x1005,
  81. "Cmd access timeout, Exiting.\n");
  82. return QLA_FUNCTION_TIMEOUT;
  83. }
  84. ha->flags.mbox_busy = 1;
  85. /* Save mailbox command for debug */
  86. ha->mcp = mcp;
  87. ql_dbg(ql_dbg_mbx, base_vha, 0x1006,
  88. "Prepare to issue mbox cmd=0x%x.\n", mcp->mb[0]);
  89. spin_lock_irqsave(&ha->hardware_lock, flags);
  90. /* Load mailbox registers. */
  91. if (IS_QLA82XX(ha))
  92. optr = (uint16_t __iomem *)&reg->isp82.mailbox_in[0];
  93. else if (IS_FWI2_CAPABLE(ha) && !IS_QLA82XX(ha))
  94. optr = (uint16_t __iomem *)&reg->isp24.mailbox0;
  95. else
  96. optr = (uint16_t __iomem *)MAILBOX_REG(ha, &reg->isp, 0);
  97. iptr = mcp->mb;
  98. command = mcp->mb[0];
  99. mboxes = mcp->out_mb;
  100. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  101. if (IS_QLA2200(ha) && cnt == 8)
  102. optr =
  103. (uint16_t __iomem *)MAILBOX_REG(ha, &reg->isp, 8);
  104. if (mboxes & BIT_0)
  105. WRT_REG_WORD(optr, *iptr);
  106. mboxes >>= 1;
  107. optr++;
  108. iptr++;
  109. }
  110. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x1111,
  111. "Loaded MBX registers (displayed in bytes) =.\n");
  112. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x1112,
  113. (uint8_t *)mcp->mb, 16);
  114. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x1113,
  115. ".\n");
  116. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x1114,
  117. ((uint8_t *)mcp->mb + 0x10), 16);
  118. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x1115,
  119. ".\n");
  120. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x1116,
  121. ((uint8_t *)mcp->mb + 0x20), 8);
  122. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x1117,
  123. "I/O Address = %p.\n", optr);
  124. ql_dump_regs(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x100e);
  125. /* Issue set host interrupt command to send cmd out. */
  126. ha->flags.mbox_int = 0;
  127. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  128. /* Unlock mbx registers and wait for interrupt */
  129. ql_dbg(ql_dbg_mbx, base_vha, 0x100f,
  130. "Going to unlock irq & waiting for interrupts. "
  131. "jiffies=%lx.\n", jiffies);
  132. /* Wait for mbx cmd completion until timeout */
  133. if ((!abort_active && io_lock_on) || IS_NOPOLLING_TYPE(ha)) {
  134. set_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
  135. if (IS_QLA82XX(ha)) {
  136. if (RD_REG_DWORD(&reg->isp82.hint) &
  137. HINT_MBX_INT_PENDING) {
  138. spin_unlock_irqrestore(&ha->hardware_lock,
  139. flags);
  140. ql_dbg(ql_dbg_mbx, base_vha, 0x1010,
  141. "Pending mailbox timeout, exiting.\n");
  142. rval = QLA_FUNCTION_TIMEOUT;
  143. goto premature_exit;
  144. }
  145. WRT_REG_DWORD(&reg->isp82.hint, HINT_MBX_INT_PENDING);
  146. } else if (IS_FWI2_CAPABLE(ha))
  147. WRT_REG_DWORD(&reg->isp24.hccr, HCCRX_SET_HOST_INT);
  148. else
  149. WRT_REG_WORD(&reg->isp.hccr, HCCR_SET_HOST_INT);
  150. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  151. wait_for_completion_timeout(&ha->mbx_intr_comp, mcp->tov * HZ);
  152. clear_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
  153. } else {
  154. ql_dbg(ql_dbg_mbx, base_vha, 0x1011,
  155. "Cmd=%x Polling Mode.\n", command);
  156. if (IS_QLA82XX(ha)) {
  157. if (RD_REG_DWORD(&reg->isp82.hint) &
  158. HINT_MBX_INT_PENDING) {
  159. spin_unlock_irqrestore(&ha->hardware_lock,
  160. flags);
  161. ql_dbg(ql_dbg_mbx, base_vha, 0x1012,
  162. "Pending mailbox timeout, exiting.\n");
  163. rval = QLA_FUNCTION_TIMEOUT;
  164. goto premature_exit;
  165. }
  166. WRT_REG_DWORD(&reg->isp82.hint, HINT_MBX_INT_PENDING);
  167. } else if (IS_FWI2_CAPABLE(ha))
  168. WRT_REG_DWORD(&reg->isp24.hccr, HCCRX_SET_HOST_INT);
  169. else
  170. WRT_REG_WORD(&reg->isp.hccr, HCCR_SET_HOST_INT);
  171. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  172. wait_time = jiffies + mcp->tov * HZ; /* wait at most tov secs */
  173. while (!ha->flags.mbox_int) {
  174. if (time_after(jiffies, wait_time))
  175. break;
  176. /* Check for pending interrupts. */
  177. qla2x00_poll(ha->rsp_q_map[0]);
  178. if (!ha->flags.mbox_int &&
  179. !(IS_QLA2200(ha) &&
  180. command == MBC_LOAD_RISC_RAM_EXTENDED))
  181. msleep(10);
  182. } /* while */
  183. ql_dbg(ql_dbg_mbx, base_vha, 0x1013,
  184. "Waited %d sec.\n",
  185. (uint)((jiffies - (wait_time - (mcp->tov * HZ)))/HZ));
  186. }
  187. /* Check whether we timed out */
  188. if (ha->flags.mbox_int) {
  189. uint16_t *iptr2;
  190. ql_dbg(ql_dbg_mbx, base_vha, 0x1014,
  191. "Cmd=%x completed.\n", command);
  192. /* Got interrupt. Clear the flag. */
  193. ha->flags.mbox_int = 0;
  194. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  195. if (ha->flags.isp82xx_fw_hung) {
  196. ha->flags.mbox_busy = 0;
  197. /* Setting Link-Down error */
  198. mcp->mb[0] = MBS_LINK_DOWN_ERROR;
  199. ha->mcp = NULL;
  200. rval = QLA_FUNCTION_FAILED;
  201. ql_log(ql_log_warn, base_vha, 0x1015,
  202. "FW hung = %d.\n", ha->flags.isp82xx_fw_hung);
  203. goto premature_exit;
  204. }
  205. if (ha->mailbox_out[0] != MBS_COMMAND_COMPLETE)
  206. rval = QLA_FUNCTION_FAILED;
  207. /* Load return mailbox registers. */
  208. iptr2 = mcp->mb;
  209. iptr = (uint16_t *)&ha->mailbox_out[0];
  210. mboxes = mcp->in_mb;
  211. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  212. if (mboxes & BIT_0)
  213. *iptr2 = *iptr;
  214. mboxes >>= 1;
  215. iptr2++;
  216. iptr++;
  217. }
  218. } else {
  219. uint16_t mb0;
  220. uint32_t ictrl;
  221. if (IS_FWI2_CAPABLE(ha)) {
  222. mb0 = RD_REG_WORD(&reg->isp24.mailbox0);
  223. ictrl = RD_REG_DWORD(&reg->isp24.ictrl);
  224. } else {
  225. mb0 = RD_MAILBOX_REG(ha, &reg->isp, 0);
  226. ictrl = RD_REG_WORD(&reg->isp.ictrl);
  227. }
  228. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x1119,
  229. "MBX Command timeout for cmd %x.\n", command);
  230. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x111a,
  231. "iocontrol=%x jiffies=%lx.\n", ictrl, jiffies);
  232. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x111b,
  233. "mb[0] = 0x%x.\n", mb0);
  234. ql_dump_regs(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x1019);
  235. rval = QLA_FUNCTION_TIMEOUT;
  236. }
  237. ha->flags.mbox_busy = 0;
  238. /* Clean up */
  239. ha->mcp = NULL;
  240. if ((abort_active || !io_lock_on) && !IS_NOPOLLING_TYPE(ha)) {
  241. ql_dbg(ql_dbg_mbx, base_vha, 0x101a,
  242. "Checking for additional resp interrupt.\n");
  243. /* polling mode for non isp_abort commands. */
  244. qla2x00_poll(ha->rsp_q_map[0]);
  245. }
  246. if (rval == QLA_FUNCTION_TIMEOUT &&
  247. mcp->mb[0] != MBC_GEN_SYSTEM_ERROR) {
  248. if (!io_lock_on || (mcp->flags & IOCTL_CMD) ||
  249. ha->flags.eeh_busy) {
  250. /* not in dpc. schedule it for dpc to take over. */
  251. ql_dbg(ql_dbg_mbx, base_vha, 0x101b,
  252. "Timeout, schedule isp_abort_needed.\n");
  253. if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
  254. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
  255. !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  256. ql_log(ql_log_info, base_vha, 0x101c,
  257. "Mailbox cmd timeout occured. "
  258. "Scheduling ISP abort eeh_busy=0x%x.\n",
  259. ha->flags.eeh_busy);
  260. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  261. qla2xxx_wake_dpc(vha);
  262. }
  263. } else if (!abort_active) {
  264. /* call abort directly since we are in the DPC thread */
  265. ql_dbg(ql_dbg_mbx, base_vha, 0x101d,
  266. "Timeout, calling abort_isp.\n");
  267. if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
  268. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
  269. !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  270. ql_log(ql_log_info, base_vha, 0x101e,
  271. "Mailbox cmd timeout occured. "
  272. "Scheduling ISP abort.\n");
  273. set_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
  274. clear_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  275. if (ha->isp_ops->abort_isp(vha)) {
  276. /* Failed. retry later. */
  277. set_bit(ISP_ABORT_NEEDED,
  278. &vha->dpc_flags);
  279. }
  280. clear_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
  281. ql_dbg(ql_dbg_mbx, base_vha, 0x101f,
  282. "Finished abort_isp.\n");
  283. }
  284. }
  285. }
  286. premature_exit:
  287. /* Allow next mbx cmd to come in. */
  288. complete(&ha->mbx_cmd_comp);
  289. if (rval) {
  290. ql_dbg(ql_dbg_mbx, base_vha, 0x1020,
  291. "**** Failed mbx[0]=%x, mb[1]=%x, mb[2]=%x, cmd=%x ****.\n",
  292. mcp->mb[0], mcp->mb[1], mcp->mb[2], command);
  293. } else {
  294. ql_dbg(ql_dbg_mbx, base_vha, 0x1021, "Done %s.\n", __func__);
  295. }
  296. return rval;
  297. }
  298. int
  299. qla2x00_load_ram(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t risc_addr,
  300. uint32_t risc_code_size)
  301. {
  302. int rval;
  303. struct qla_hw_data *ha = vha->hw;
  304. mbx_cmd_t mc;
  305. mbx_cmd_t *mcp = &mc;
  306. ql_dbg(ql_dbg_mbx, vha, 0x1022, "Entered %s.\n", __func__);
  307. if (MSW(risc_addr) || IS_FWI2_CAPABLE(ha)) {
  308. mcp->mb[0] = MBC_LOAD_RISC_RAM_EXTENDED;
  309. mcp->mb[8] = MSW(risc_addr);
  310. mcp->out_mb = MBX_8|MBX_0;
  311. } else {
  312. mcp->mb[0] = MBC_LOAD_RISC_RAM;
  313. mcp->out_mb = MBX_0;
  314. }
  315. mcp->mb[1] = LSW(risc_addr);
  316. mcp->mb[2] = MSW(req_dma);
  317. mcp->mb[3] = LSW(req_dma);
  318. mcp->mb[6] = MSW(MSD(req_dma));
  319. mcp->mb[7] = LSW(MSD(req_dma));
  320. mcp->out_mb |= MBX_7|MBX_6|MBX_3|MBX_2|MBX_1;
  321. if (IS_FWI2_CAPABLE(ha)) {
  322. mcp->mb[4] = MSW(risc_code_size);
  323. mcp->mb[5] = LSW(risc_code_size);
  324. mcp->out_mb |= MBX_5|MBX_4;
  325. } else {
  326. mcp->mb[4] = LSW(risc_code_size);
  327. mcp->out_mb |= MBX_4;
  328. }
  329. mcp->in_mb = MBX_0;
  330. mcp->tov = MBX_TOV_SECONDS;
  331. mcp->flags = 0;
  332. rval = qla2x00_mailbox_command(vha, mcp);
  333. if (rval != QLA_SUCCESS) {
  334. ql_dbg(ql_dbg_mbx, vha, 0x1023,
  335. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  336. } else {
  337. ql_dbg(ql_dbg_mbx, vha, 0x1024, "Done %s.\n", __func__);
  338. }
  339. return rval;
  340. }
  341. #define EXTENDED_BB_CREDITS BIT_0
  342. /*
  343. * qla2x00_execute_fw
  344. * Start adapter firmware.
  345. *
  346. * Input:
  347. * ha = adapter block pointer.
  348. * TARGET_QUEUE_LOCK must be released.
  349. * ADAPTER_STATE_LOCK must be released.
  350. *
  351. * Returns:
  352. * qla2x00 local function return status code.
  353. *
  354. * Context:
  355. * Kernel context.
  356. */
  357. int
  358. qla2x00_execute_fw(scsi_qla_host_t *vha, uint32_t risc_addr)
  359. {
  360. int rval;
  361. struct qla_hw_data *ha = vha->hw;
  362. mbx_cmd_t mc;
  363. mbx_cmd_t *mcp = &mc;
  364. ql_dbg(ql_dbg_mbx, vha, 0x1025, "Entered %s.\n", __func__);
  365. mcp->mb[0] = MBC_EXECUTE_FIRMWARE;
  366. mcp->out_mb = MBX_0;
  367. mcp->in_mb = MBX_0;
  368. if (IS_FWI2_CAPABLE(ha)) {
  369. mcp->mb[1] = MSW(risc_addr);
  370. mcp->mb[2] = LSW(risc_addr);
  371. mcp->mb[3] = 0;
  372. if (IS_QLA81XX(ha)) {
  373. struct nvram_81xx *nv = ha->nvram;
  374. mcp->mb[4] = (nv->enhanced_features &
  375. EXTENDED_BB_CREDITS);
  376. } else
  377. mcp->mb[4] = 0;
  378. mcp->out_mb |= MBX_4|MBX_3|MBX_2|MBX_1;
  379. mcp->in_mb |= MBX_1;
  380. } else {
  381. mcp->mb[1] = LSW(risc_addr);
  382. mcp->out_mb |= MBX_1;
  383. if (IS_QLA2322(ha) || IS_QLA6322(ha)) {
  384. mcp->mb[2] = 0;
  385. mcp->out_mb |= MBX_2;
  386. }
  387. }
  388. mcp->tov = MBX_TOV_SECONDS;
  389. mcp->flags = 0;
  390. rval = qla2x00_mailbox_command(vha, mcp);
  391. if (rval != QLA_SUCCESS) {
  392. ql_dbg(ql_dbg_mbx, vha, 0x1026,
  393. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  394. } else {
  395. if (IS_FWI2_CAPABLE(ha)) {
  396. ql_dbg(ql_dbg_mbx, vha, 0x1027,
  397. "Done exchanges=%x.\n", mcp->mb[1]);
  398. } else {
  399. ql_dbg(ql_dbg_mbx, vha, 0x1028, "Done %s.\n", __func__);
  400. }
  401. }
  402. return rval;
  403. }
  404. /*
  405. * qla2x00_get_fw_version
  406. * Get firmware version.
  407. *
  408. * Input:
  409. * ha: adapter state pointer.
  410. * major: pointer for major number.
  411. * minor: pointer for minor number.
  412. * subminor: pointer for subminor number.
  413. *
  414. * Returns:
  415. * qla2x00 local function return status code.
  416. *
  417. * Context:
  418. * Kernel context.
  419. */
  420. int
  421. qla2x00_get_fw_version(scsi_qla_host_t *vha, uint16_t *major, uint16_t *minor,
  422. uint16_t *subminor, uint16_t *attributes, uint32_t *memory, uint8_t *mpi,
  423. uint32_t *mpi_caps, uint8_t *phy)
  424. {
  425. int rval;
  426. mbx_cmd_t mc;
  427. mbx_cmd_t *mcp = &mc;
  428. ql_dbg(ql_dbg_mbx, vha, 0x1029, "Entered %s.\n", __func__);
  429. mcp->mb[0] = MBC_GET_FIRMWARE_VERSION;
  430. mcp->out_mb = MBX_0;
  431. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  432. if (IS_QLA81XX(vha->hw))
  433. mcp->in_mb |= MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8;
  434. mcp->flags = 0;
  435. mcp->tov = MBX_TOV_SECONDS;
  436. rval = qla2x00_mailbox_command(vha, mcp);
  437. if (rval != QLA_SUCCESS)
  438. goto failed;
  439. /* Return mailbox data. */
  440. *major = mcp->mb[1];
  441. *minor = mcp->mb[2];
  442. *subminor = mcp->mb[3];
  443. *attributes = mcp->mb[6];
  444. if (IS_QLA2100(vha->hw) || IS_QLA2200(vha->hw))
  445. *memory = 0x1FFFF; /* Defaults to 128KB. */
  446. else
  447. *memory = (mcp->mb[5] << 16) | mcp->mb[4];
  448. if (IS_QLA81XX(vha->hw)) {
  449. mpi[0] = mcp->mb[10] & 0xff;
  450. mpi[1] = mcp->mb[11] >> 8;
  451. mpi[2] = mcp->mb[11] & 0xff;
  452. *mpi_caps = (mcp->mb[12] << 16) | mcp->mb[13];
  453. phy[0] = mcp->mb[8] & 0xff;
  454. phy[1] = mcp->mb[9] >> 8;
  455. phy[2] = mcp->mb[9] & 0xff;
  456. }
  457. failed:
  458. if (rval != QLA_SUCCESS) {
  459. /*EMPTY*/
  460. ql_dbg(ql_dbg_mbx, vha, 0x102a, "Failed=%x.\n", rval);
  461. } else {
  462. /*EMPTY*/
  463. ql_dbg(ql_dbg_mbx, vha, 0x102b, "Done %s.\n", __func__);
  464. }
  465. return rval;
  466. }
  467. /*
  468. * qla2x00_get_fw_options
  469. * Set firmware options.
  470. *
  471. * Input:
  472. * ha = adapter block pointer.
  473. * fwopt = pointer for firmware options.
  474. *
  475. * Returns:
  476. * qla2x00 local function return status code.
  477. *
  478. * Context:
  479. * Kernel context.
  480. */
  481. int
  482. qla2x00_get_fw_options(scsi_qla_host_t *vha, uint16_t *fwopts)
  483. {
  484. int rval;
  485. mbx_cmd_t mc;
  486. mbx_cmd_t *mcp = &mc;
  487. ql_dbg(ql_dbg_mbx, vha, 0x102c, "Entered %s.\n", __func__);
  488. mcp->mb[0] = MBC_GET_FIRMWARE_OPTION;
  489. mcp->out_mb = MBX_0;
  490. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  491. mcp->tov = MBX_TOV_SECONDS;
  492. mcp->flags = 0;
  493. rval = qla2x00_mailbox_command(vha, mcp);
  494. if (rval != QLA_SUCCESS) {
  495. /*EMPTY*/
  496. ql_dbg(ql_dbg_mbx, vha, 0x102d, "Failed=%x.\n", rval);
  497. } else {
  498. fwopts[0] = mcp->mb[0];
  499. fwopts[1] = mcp->mb[1];
  500. fwopts[2] = mcp->mb[2];
  501. fwopts[3] = mcp->mb[3];
  502. ql_dbg(ql_dbg_mbx, vha, 0x102e, "Done %s.\n", __func__);
  503. }
  504. return rval;
  505. }
  506. /*
  507. * qla2x00_set_fw_options
  508. * Set firmware options.
  509. *
  510. * Input:
  511. * ha = adapter block pointer.
  512. * fwopt = pointer for firmware options.
  513. *
  514. * Returns:
  515. * qla2x00 local function return status code.
  516. *
  517. * Context:
  518. * Kernel context.
  519. */
  520. int
  521. qla2x00_set_fw_options(scsi_qla_host_t *vha, uint16_t *fwopts)
  522. {
  523. int rval;
  524. mbx_cmd_t mc;
  525. mbx_cmd_t *mcp = &mc;
  526. ql_dbg(ql_dbg_mbx, vha, 0x102f, "Entered %s.\n", __func__);
  527. mcp->mb[0] = MBC_SET_FIRMWARE_OPTION;
  528. mcp->mb[1] = fwopts[1];
  529. mcp->mb[2] = fwopts[2];
  530. mcp->mb[3] = fwopts[3];
  531. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  532. mcp->in_mb = MBX_0;
  533. if (IS_FWI2_CAPABLE(vha->hw)) {
  534. mcp->in_mb |= MBX_1;
  535. } else {
  536. mcp->mb[10] = fwopts[10];
  537. mcp->mb[11] = fwopts[11];
  538. mcp->mb[12] = 0; /* Undocumented, but used */
  539. mcp->out_mb |= MBX_12|MBX_11|MBX_10;
  540. }
  541. mcp->tov = MBX_TOV_SECONDS;
  542. mcp->flags = 0;
  543. rval = qla2x00_mailbox_command(vha, mcp);
  544. fwopts[0] = mcp->mb[0];
  545. if (rval != QLA_SUCCESS) {
  546. /*EMPTY*/
  547. ql_dbg(ql_dbg_mbx, vha, 0x1030,
  548. "Failed=%x (%x/%x).\n", rval, mcp->mb[0], mcp->mb[1]);
  549. } else {
  550. /*EMPTY*/
  551. ql_dbg(ql_dbg_mbx, vha, 0x1031, "Done %s.\n", __func__);
  552. }
  553. return rval;
  554. }
  555. /*
  556. * qla2x00_mbx_reg_test
  557. * Mailbox register wrap test.
  558. *
  559. * Input:
  560. * ha = adapter block pointer.
  561. * TARGET_QUEUE_LOCK must be released.
  562. * ADAPTER_STATE_LOCK must be released.
  563. *
  564. * Returns:
  565. * qla2x00 local function return status code.
  566. *
  567. * Context:
  568. * Kernel context.
  569. */
  570. int
  571. qla2x00_mbx_reg_test(scsi_qla_host_t *vha)
  572. {
  573. int rval;
  574. mbx_cmd_t mc;
  575. mbx_cmd_t *mcp = &mc;
  576. ql_dbg(ql_dbg_mbx, vha, 0x1032, "Entered %s.\n", __func__);
  577. mcp->mb[0] = MBC_MAILBOX_REGISTER_TEST;
  578. mcp->mb[1] = 0xAAAA;
  579. mcp->mb[2] = 0x5555;
  580. mcp->mb[3] = 0xAA55;
  581. mcp->mb[4] = 0x55AA;
  582. mcp->mb[5] = 0xA5A5;
  583. mcp->mb[6] = 0x5A5A;
  584. mcp->mb[7] = 0x2525;
  585. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  586. mcp->in_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  587. mcp->tov = MBX_TOV_SECONDS;
  588. mcp->flags = 0;
  589. rval = qla2x00_mailbox_command(vha, mcp);
  590. if (rval == QLA_SUCCESS) {
  591. if (mcp->mb[1] != 0xAAAA || mcp->mb[2] != 0x5555 ||
  592. mcp->mb[3] != 0xAA55 || mcp->mb[4] != 0x55AA)
  593. rval = QLA_FUNCTION_FAILED;
  594. if (mcp->mb[5] != 0xA5A5 || mcp->mb[6] != 0x5A5A ||
  595. mcp->mb[7] != 0x2525)
  596. rval = QLA_FUNCTION_FAILED;
  597. }
  598. if (rval != QLA_SUCCESS) {
  599. /*EMPTY*/
  600. ql_dbg(ql_dbg_mbx, vha, 0x1033, "Failed=%x.\n", rval);
  601. } else {
  602. /*EMPTY*/
  603. ql_dbg(ql_dbg_mbx, vha, 0x1034, "Done %s.\n", __func__);
  604. }
  605. return rval;
  606. }
  607. /*
  608. * qla2x00_verify_checksum
  609. * Verify firmware checksum.
  610. *
  611. * Input:
  612. * ha = adapter block pointer.
  613. * TARGET_QUEUE_LOCK must be released.
  614. * ADAPTER_STATE_LOCK must be released.
  615. *
  616. * Returns:
  617. * qla2x00 local function return status code.
  618. *
  619. * Context:
  620. * Kernel context.
  621. */
  622. int
  623. qla2x00_verify_checksum(scsi_qla_host_t *vha, uint32_t risc_addr)
  624. {
  625. int rval;
  626. mbx_cmd_t mc;
  627. mbx_cmd_t *mcp = &mc;
  628. ql_dbg(ql_dbg_mbx, vha, 0x1035, "Entered %s.\n", __func__);
  629. mcp->mb[0] = MBC_VERIFY_CHECKSUM;
  630. mcp->out_mb = MBX_0;
  631. mcp->in_mb = MBX_0;
  632. if (IS_FWI2_CAPABLE(vha->hw)) {
  633. mcp->mb[1] = MSW(risc_addr);
  634. mcp->mb[2] = LSW(risc_addr);
  635. mcp->out_mb |= MBX_2|MBX_1;
  636. mcp->in_mb |= MBX_2|MBX_1;
  637. } else {
  638. mcp->mb[1] = LSW(risc_addr);
  639. mcp->out_mb |= MBX_1;
  640. mcp->in_mb |= MBX_1;
  641. }
  642. mcp->tov = MBX_TOV_SECONDS;
  643. mcp->flags = 0;
  644. rval = qla2x00_mailbox_command(vha, mcp);
  645. if (rval != QLA_SUCCESS) {
  646. ql_dbg(ql_dbg_mbx, vha, 0x1036,
  647. "Failed=%x chm sum=%x.\n", rval, IS_FWI2_CAPABLE(vha->hw) ?
  648. (mcp->mb[2] << 16) | mcp->mb[1] : mcp->mb[1]);
  649. } else {
  650. ql_dbg(ql_dbg_mbx, vha, 0x1037, "Done %s.\n", __func__);
  651. }
  652. return rval;
  653. }
  654. /*
  655. * qla2x00_issue_iocb
  656. * Issue IOCB using mailbox command
  657. *
  658. * Input:
  659. * ha = adapter state pointer.
  660. * buffer = buffer pointer.
  661. * phys_addr = physical address of buffer.
  662. * size = size of buffer.
  663. * TARGET_QUEUE_LOCK must be released.
  664. * ADAPTER_STATE_LOCK must be released.
  665. *
  666. * Returns:
  667. * qla2x00 local function return status code.
  668. *
  669. * Context:
  670. * Kernel context.
  671. */
  672. int
  673. qla2x00_issue_iocb_timeout(scsi_qla_host_t *vha, void *buffer,
  674. dma_addr_t phys_addr, size_t size, uint32_t tov)
  675. {
  676. int rval;
  677. mbx_cmd_t mc;
  678. mbx_cmd_t *mcp = &mc;
  679. ql_dbg(ql_dbg_mbx, vha, 0x1038, "Entered %s.\n", __func__);
  680. mcp->mb[0] = MBC_IOCB_COMMAND_A64;
  681. mcp->mb[1] = 0;
  682. mcp->mb[2] = MSW(phys_addr);
  683. mcp->mb[3] = LSW(phys_addr);
  684. mcp->mb[6] = MSW(MSD(phys_addr));
  685. mcp->mb[7] = LSW(MSD(phys_addr));
  686. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  687. mcp->in_mb = MBX_2|MBX_0;
  688. mcp->tov = tov;
  689. mcp->flags = 0;
  690. rval = qla2x00_mailbox_command(vha, mcp);
  691. if (rval != QLA_SUCCESS) {
  692. /*EMPTY*/
  693. ql_dbg(ql_dbg_mbx, vha, 0x1039, "Failed=%x.\n", rval);
  694. } else {
  695. sts_entry_t *sts_entry = (sts_entry_t *) buffer;
  696. /* Mask reserved bits. */
  697. sts_entry->entry_status &=
  698. IS_FWI2_CAPABLE(vha->hw) ? RF_MASK_24XX : RF_MASK;
  699. ql_dbg(ql_dbg_mbx, vha, 0x103a, "Done %s.\n", __func__);
  700. }
  701. return rval;
  702. }
  703. int
  704. qla2x00_issue_iocb(scsi_qla_host_t *vha, void *buffer, dma_addr_t phys_addr,
  705. size_t size)
  706. {
  707. return qla2x00_issue_iocb_timeout(vha, buffer, phys_addr, size,
  708. MBX_TOV_SECONDS);
  709. }
  710. /*
  711. * qla2x00_abort_command
  712. * Abort command aborts a specified IOCB.
  713. *
  714. * Input:
  715. * ha = adapter block pointer.
  716. * sp = SB structure pointer.
  717. *
  718. * Returns:
  719. * qla2x00 local function return status code.
  720. *
  721. * Context:
  722. * Kernel context.
  723. */
  724. int
  725. qla2x00_abort_command(srb_t *sp)
  726. {
  727. unsigned long flags = 0;
  728. int rval;
  729. uint32_t handle = 0;
  730. mbx_cmd_t mc;
  731. mbx_cmd_t *mcp = &mc;
  732. fc_port_t *fcport = sp->fcport;
  733. scsi_qla_host_t *vha = fcport->vha;
  734. struct qla_hw_data *ha = vha->hw;
  735. struct req_que *req = vha->req;
  736. ql_dbg(ql_dbg_mbx, vha, 0x103b, "Entered %s.\n", __func__);
  737. spin_lock_irqsave(&ha->hardware_lock, flags);
  738. for (handle = 1; handle < MAX_OUTSTANDING_COMMANDS; handle++) {
  739. if (req->outstanding_cmds[handle] == sp)
  740. break;
  741. }
  742. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  743. if (handle == MAX_OUTSTANDING_COMMANDS) {
  744. /* command not found */
  745. return QLA_FUNCTION_FAILED;
  746. }
  747. mcp->mb[0] = MBC_ABORT_COMMAND;
  748. if (HAS_EXTENDED_IDS(ha))
  749. mcp->mb[1] = fcport->loop_id;
  750. else
  751. mcp->mb[1] = fcport->loop_id << 8;
  752. mcp->mb[2] = (uint16_t)handle;
  753. mcp->mb[3] = (uint16_t)(handle >> 16);
  754. mcp->mb[6] = (uint16_t)sp->cmd->device->lun;
  755. mcp->out_mb = MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  756. mcp->in_mb = MBX_0;
  757. mcp->tov = MBX_TOV_SECONDS;
  758. mcp->flags = 0;
  759. rval = qla2x00_mailbox_command(vha, mcp);
  760. if (rval != QLA_SUCCESS) {
  761. ql_dbg(ql_dbg_mbx, vha, 0x103c, "Failed=%x.\n", rval);
  762. } else {
  763. ql_dbg(ql_dbg_mbx, vha, 0x103d, "Done %s.\n", __func__);
  764. }
  765. return rval;
  766. }
  767. int
  768. qla2x00_abort_target(struct fc_port *fcport, unsigned int l, int tag)
  769. {
  770. int rval, rval2;
  771. mbx_cmd_t mc;
  772. mbx_cmd_t *mcp = &mc;
  773. scsi_qla_host_t *vha;
  774. struct req_que *req;
  775. struct rsp_que *rsp;
  776. l = l;
  777. vha = fcport->vha;
  778. ql_dbg(ql_dbg_mbx, vha, 0x103e, "Entered %s.\n", __func__);
  779. req = vha->hw->req_q_map[0];
  780. rsp = req->rsp;
  781. mcp->mb[0] = MBC_ABORT_TARGET;
  782. mcp->out_mb = MBX_9|MBX_2|MBX_1|MBX_0;
  783. if (HAS_EXTENDED_IDS(vha->hw)) {
  784. mcp->mb[1] = fcport->loop_id;
  785. mcp->mb[10] = 0;
  786. mcp->out_mb |= MBX_10;
  787. } else {
  788. mcp->mb[1] = fcport->loop_id << 8;
  789. }
  790. mcp->mb[2] = vha->hw->loop_reset_delay;
  791. mcp->mb[9] = vha->vp_idx;
  792. mcp->in_mb = MBX_0;
  793. mcp->tov = MBX_TOV_SECONDS;
  794. mcp->flags = 0;
  795. rval = qla2x00_mailbox_command(vha, mcp);
  796. if (rval != QLA_SUCCESS) {
  797. ql_dbg(ql_dbg_mbx, vha, 0x103f, "Failed=%x.\n", rval);
  798. }
  799. /* Issue marker IOCB. */
  800. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, 0,
  801. MK_SYNC_ID);
  802. if (rval2 != QLA_SUCCESS) {
  803. ql_dbg(ql_dbg_mbx, vha, 0x1040,
  804. "Failed to issue marker IOCB (%x).\n", rval2);
  805. } else {
  806. ql_dbg(ql_dbg_mbx, vha, 0x1041, "Done %s.\n", __func__);
  807. }
  808. return rval;
  809. }
  810. int
  811. qla2x00_lun_reset(struct fc_port *fcport, unsigned int l, int tag)
  812. {
  813. int rval, rval2;
  814. mbx_cmd_t mc;
  815. mbx_cmd_t *mcp = &mc;
  816. scsi_qla_host_t *vha;
  817. struct req_que *req;
  818. struct rsp_que *rsp;
  819. vha = fcport->vha;
  820. ql_dbg(ql_dbg_mbx, vha, 0x1042, "Entered %s.\n", __func__);
  821. req = vha->hw->req_q_map[0];
  822. rsp = req->rsp;
  823. mcp->mb[0] = MBC_LUN_RESET;
  824. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  825. if (HAS_EXTENDED_IDS(vha->hw))
  826. mcp->mb[1] = fcport->loop_id;
  827. else
  828. mcp->mb[1] = fcport->loop_id << 8;
  829. mcp->mb[2] = l;
  830. mcp->mb[3] = 0;
  831. mcp->mb[9] = vha->vp_idx;
  832. mcp->in_mb = MBX_0;
  833. mcp->tov = MBX_TOV_SECONDS;
  834. mcp->flags = 0;
  835. rval = qla2x00_mailbox_command(vha, mcp);
  836. if (rval != QLA_SUCCESS) {
  837. ql_dbg(ql_dbg_mbx, vha, 0x1043, "Failed=%x.\n", rval);
  838. }
  839. /* Issue marker IOCB. */
  840. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, l,
  841. MK_SYNC_ID_LUN);
  842. if (rval2 != QLA_SUCCESS) {
  843. ql_dbg(ql_dbg_mbx, vha, 0x1044,
  844. "Failed to issue marker IOCB (%x).\n", rval2);
  845. } else {
  846. ql_dbg(ql_dbg_mbx, vha, 0x1045, "Done %s.\n", __func__);
  847. }
  848. return rval;
  849. }
  850. /*
  851. * qla2x00_get_adapter_id
  852. * Get adapter ID and topology.
  853. *
  854. * Input:
  855. * ha = adapter block pointer.
  856. * id = pointer for loop ID.
  857. * al_pa = pointer for AL_PA.
  858. * area = pointer for area.
  859. * domain = pointer for domain.
  860. * top = pointer for topology.
  861. * TARGET_QUEUE_LOCK must be released.
  862. * ADAPTER_STATE_LOCK must be released.
  863. *
  864. * Returns:
  865. * qla2x00 local function return status code.
  866. *
  867. * Context:
  868. * Kernel context.
  869. */
  870. int
  871. qla2x00_get_adapter_id(scsi_qla_host_t *vha, uint16_t *id, uint8_t *al_pa,
  872. uint8_t *area, uint8_t *domain, uint16_t *top, uint16_t *sw_cap)
  873. {
  874. int rval;
  875. mbx_cmd_t mc;
  876. mbx_cmd_t *mcp = &mc;
  877. ql_dbg(ql_dbg_mbx, vha, 0x1046, "Entered %s.\n", __func__);
  878. mcp->mb[0] = MBC_GET_ADAPTER_LOOP_ID;
  879. mcp->mb[9] = vha->vp_idx;
  880. mcp->out_mb = MBX_9|MBX_0;
  881. mcp->in_mb = MBX_9|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  882. if (IS_QLA8XXX_TYPE(vha->hw))
  883. mcp->in_mb |= MBX_13|MBX_12|MBX_11|MBX_10;
  884. mcp->tov = MBX_TOV_SECONDS;
  885. mcp->flags = 0;
  886. rval = qla2x00_mailbox_command(vha, mcp);
  887. if (mcp->mb[0] == MBS_COMMAND_ERROR)
  888. rval = QLA_COMMAND_ERROR;
  889. else if (mcp->mb[0] == MBS_INVALID_COMMAND)
  890. rval = QLA_INVALID_COMMAND;
  891. /* Return data. */
  892. *id = mcp->mb[1];
  893. *al_pa = LSB(mcp->mb[2]);
  894. *area = MSB(mcp->mb[2]);
  895. *domain = LSB(mcp->mb[3]);
  896. *top = mcp->mb[6];
  897. *sw_cap = mcp->mb[7];
  898. if (rval != QLA_SUCCESS) {
  899. /*EMPTY*/
  900. ql_dbg(ql_dbg_mbx, vha, 0x1047, "Failed=%x.\n", rval);
  901. } else {
  902. ql_dbg(ql_dbg_mbx, vha, 0x1048, "Done %s.\n", __func__);
  903. if (IS_QLA8XXX_TYPE(vha->hw)) {
  904. vha->fcoe_vlan_id = mcp->mb[9] & 0xfff;
  905. vha->fcoe_fcf_idx = mcp->mb[10];
  906. vha->fcoe_vn_port_mac[5] = mcp->mb[11] >> 8;
  907. vha->fcoe_vn_port_mac[4] = mcp->mb[11] & 0xff;
  908. vha->fcoe_vn_port_mac[3] = mcp->mb[12] >> 8;
  909. vha->fcoe_vn_port_mac[2] = mcp->mb[12] & 0xff;
  910. vha->fcoe_vn_port_mac[1] = mcp->mb[13] >> 8;
  911. vha->fcoe_vn_port_mac[0] = mcp->mb[13] & 0xff;
  912. }
  913. }
  914. return rval;
  915. }
  916. /*
  917. * qla2x00_get_retry_cnt
  918. * Get current firmware login retry count and delay.
  919. *
  920. * Input:
  921. * ha = adapter block pointer.
  922. * retry_cnt = pointer to login retry count.
  923. * tov = pointer to login timeout value.
  924. *
  925. * Returns:
  926. * qla2x00 local function return status code.
  927. *
  928. * Context:
  929. * Kernel context.
  930. */
  931. int
  932. qla2x00_get_retry_cnt(scsi_qla_host_t *vha, uint8_t *retry_cnt, uint8_t *tov,
  933. uint16_t *r_a_tov)
  934. {
  935. int rval;
  936. uint16_t ratov;
  937. mbx_cmd_t mc;
  938. mbx_cmd_t *mcp = &mc;
  939. ql_dbg(ql_dbg_mbx, vha, 0x1049, "Entered %s.\n", __func__);
  940. mcp->mb[0] = MBC_GET_RETRY_COUNT;
  941. mcp->out_mb = MBX_0;
  942. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  943. mcp->tov = MBX_TOV_SECONDS;
  944. mcp->flags = 0;
  945. rval = qla2x00_mailbox_command(vha, mcp);
  946. if (rval != QLA_SUCCESS) {
  947. /*EMPTY*/
  948. ql_dbg(ql_dbg_mbx, vha, 0x104a,
  949. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  950. } else {
  951. /* Convert returned data and check our values. */
  952. *r_a_tov = mcp->mb[3] / 2;
  953. ratov = (mcp->mb[3]/2) / 10; /* mb[3] value is in 100ms */
  954. if (mcp->mb[1] * ratov > (*retry_cnt) * (*tov)) {
  955. /* Update to the larger values */
  956. *retry_cnt = (uint8_t)mcp->mb[1];
  957. *tov = ratov;
  958. }
  959. ql_dbg(ql_dbg_mbx, vha, 0x104b,
  960. "Done %s mb3=%d ratov=%d.\n", __func__, mcp->mb[3], ratov);
  961. }
  962. return rval;
  963. }
  964. /*
  965. * qla2x00_init_firmware
  966. * Initialize adapter firmware.
  967. *
  968. * Input:
  969. * ha = adapter block pointer.
  970. * dptr = Initialization control block pointer.
  971. * size = size of initialization control block.
  972. * TARGET_QUEUE_LOCK must be released.
  973. * ADAPTER_STATE_LOCK must be released.
  974. *
  975. * Returns:
  976. * qla2x00 local function return status code.
  977. *
  978. * Context:
  979. * Kernel context.
  980. */
  981. int
  982. qla2x00_init_firmware(scsi_qla_host_t *vha, uint16_t size)
  983. {
  984. int rval;
  985. mbx_cmd_t mc;
  986. mbx_cmd_t *mcp = &mc;
  987. struct qla_hw_data *ha = vha->hw;
  988. ql_dbg(ql_dbg_mbx, vha, 0x104c, "Entered %s.\n", __func__);
  989. if (IS_QLA82XX(ha) && ql2xdbwr)
  990. qla82xx_wr_32(ha, ha->nxdb_wr_ptr,
  991. (0x04 | (ha->portnum << 5) | (0 << 8) | (0 << 16)));
  992. if (ha->flags.npiv_supported)
  993. mcp->mb[0] = MBC_MID_INITIALIZE_FIRMWARE;
  994. else
  995. mcp->mb[0] = MBC_INITIALIZE_FIRMWARE;
  996. mcp->mb[1] = 0;
  997. mcp->mb[2] = MSW(ha->init_cb_dma);
  998. mcp->mb[3] = LSW(ha->init_cb_dma);
  999. mcp->mb[6] = MSW(MSD(ha->init_cb_dma));
  1000. mcp->mb[7] = LSW(MSD(ha->init_cb_dma));
  1001. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1002. if (IS_QLA81XX(ha) && ha->ex_init_cb->ex_version) {
  1003. mcp->mb[1] = BIT_0;
  1004. mcp->mb[10] = MSW(ha->ex_init_cb_dma);
  1005. mcp->mb[11] = LSW(ha->ex_init_cb_dma);
  1006. mcp->mb[12] = MSW(MSD(ha->ex_init_cb_dma));
  1007. mcp->mb[13] = LSW(MSD(ha->ex_init_cb_dma));
  1008. mcp->mb[14] = sizeof(*ha->ex_init_cb);
  1009. mcp->out_mb |= MBX_14|MBX_13|MBX_12|MBX_11|MBX_10;
  1010. }
  1011. mcp->in_mb = MBX_0;
  1012. mcp->buf_size = size;
  1013. mcp->flags = MBX_DMA_OUT;
  1014. mcp->tov = MBX_TOV_SECONDS;
  1015. rval = qla2x00_mailbox_command(vha, mcp);
  1016. if (rval != QLA_SUCCESS) {
  1017. /*EMPTY*/
  1018. ql_dbg(ql_dbg_mbx, vha, 0x104d,
  1019. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  1020. } else {
  1021. /*EMPTY*/
  1022. ql_dbg(ql_dbg_mbx, vha, 0x104e, "Done %s.\n", __func__);
  1023. }
  1024. return rval;
  1025. }
  1026. /*
  1027. * qla2x00_get_port_database
  1028. * Issue normal/enhanced get port database mailbox command
  1029. * and copy device name as necessary.
  1030. *
  1031. * Input:
  1032. * ha = adapter state pointer.
  1033. * dev = structure pointer.
  1034. * opt = enhanced cmd option byte.
  1035. *
  1036. * Returns:
  1037. * qla2x00 local function return status code.
  1038. *
  1039. * Context:
  1040. * Kernel context.
  1041. */
  1042. int
  1043. qla2x00_get_port_database(scsi_qla_host_t *vha, fc_port_t *fcport, uint8_t opt)
  1044. {
  1045. int rval;
  1046. mbx_cmd_t mc;
  1047. mbx_cmd_t *mcp = &mc;
  1048. port_database_t *pd;
  1049. struct port_database_24xx *pd24;
  1050. dma_addr_t pd_dma;
  1051. struct qla_hw_data *ha = vha->hw;
  1052. ql_dbg(ql_dbg_mbx, vha, 0x104f, "Entered %s.\n", __func__);
  1053. pd24 = NULL;
  1054. pd = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &pd_dma);
  1055. if (pd == NULL) {
  1056. ql_log(ql_log_warn, vha, 0x1050,
  1057. "Failed to allocate port database structure.\n");
  1058. return QLA_MEMORY_ALLOC_FAILED;
  1059. }
  1060. memset(pd, 0, max(PORT_DATABASE_SIZE, PORT_DATABASE_24XX_SIZE));
  1061. mcp->mb[0] = MBC_GET_PORT_DATABASE;
  1062. if (opt != 0 && !IS_FWI2_CAPABLE(ha))
  1063. mcp->mb[0] = MBC_ENHANCED_GET_PORT_DATABASE;
  1064. mcp->mb[2] = MSW(pd_dma);
  1065. mcp->mb[3] = LSW(pd_dma);
  1066. mcp->mb[6] = MSW(MSD(pd_dma));
  1067. mcp->mb[7] = LSW(MSD(pd_dma));
  1068. mcp->mb[9] = vha->vp_idx;
  1069. mcp->out_mb = MBX_9|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  1070. mcp->in_mb = MBX_0;
  1071. if (IS_FWI2_CAPABLE(ha)) {
  1072. mcp->mb[1] = fcport->loop_id;
  1073. mcp->mb[10] = opt;
  1074. mcp->out_mb |= MBX_10|MBX_1;
  1075. mcp->in_mb |= MBX_1;
  1076. } else if (HAS_EXTENDED_IDS(ha)) {
  1077. mcp->mb[1] = fcport->loop_id;
  1078. mcp->mb[10] = opt;
  1079. mcp->out_mb |= MBX_10|MBX_1;
  1080. } else {
  1081. mcp->mb[1] = fcport->loop_id << 8 | opt;
  1082. mcp->out_mb |= MBX_1;
  1083. }
  1084. mcp->buf_size = IS_FWI2_CAPABLE(ha) ?
  1085. PORT_DATABASE_24XX_SIZE : PORT_DATABASE_SIZE;
  1086. mcp->flags = MBX_DMA_IN;
  1087. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1088. rval = qla2x00_mailbox_command(vha, mcp);
  1089. if (rval != QLA_SUCCESS)
  1090. goto gpd_error_out;
  1091. if (IS_FWI2_CAPABLE(ha)) {
  1092. pd24 = (struct port_database_24xx *) pd;
  1093. /* Check for logged in state. */
  1094. if (pd24->current_login_state != PDS_PRLI_COMPLETE &&
  1095. pd24->last_login_state != PDS_PRLI_COMPLETE) {
  1096. ql_dbg(ql_dbg_mbx, vha, 0x1051,
  1097. "Unable to verify login-state (%x/%x) for "
  1098. "loop_id %x.\n", pd24->current_login_state,
  1099. pd24->last_login_state, fcport->loop_id);
  1100. rval = QLA_FUNCTION_FAILED;
  1101. goto gpd_error_out;
  1102. }
  1103. /* Names are little-endian. */
  1104. memcpy(fcport->node_name, pd24->node_name, WWN_SIZE);
  1105. memcpy(fcport->port_name, pd24->port_name, WWN_SIZE);
  1106. /* Get port_id of device. */
  1107. fcport->d_id.b.domain = pd24->port_id[0];
  1108. fcport->d_id.b.area = pd24->port_id[1];
  1109. fcport->d_id.b.al_pa = pd24->port_id[2];
  1110. fcport->d_id.b.rsvd_1 = 0;
  1111. /* If not target must be initiator or unknown type. */
  1112. if ((pd24->prli_svc_param_word_3[0] & BIT_4) == 0)
  1113. fcport->port_type = FCT_INITIATOR;
  1114. else
  1115. fcport->port_type = FCT_TARGET;
  1116. } else {
  1117. /* Check for logged in state. */
  1118. if (pd->master_state != PD_STATE_PORT_LOGGED_IN &&
  1119. pd->slave_state != PD_STATE_PORT_LOGGED_IN) {
  1120. ql_dbg(ql_dbg_mbx, vha, 0x100a,
  1121. "Unable to verify login-state (%x/%x) - "
  1122. "portid=%02x%02x%02x.\n", pd->master_state,
  1123. pd->slave_state, fcport->d_id.b.domain,
  1124. fcport->d_id.b.area, fcport->d_id.b.al_pa);
  1125. rval = QLA_FUNCTION_FAILED;
  1126. goto gpd_error_out;
  1127. }
  1128. /* Names are little-endian. */
  1129. memcpy(fcport->node_name, pd->node_name, WWN_SIZE);
  1130. memcpy(fcport->port_name, pd->port_name, WWN_SIZE);
  1131. /* Get port_id of device. */
  1132. fcport->d_id.b.domain = pd->port_id[0];
  1133. fcport->d_id.b.area = pd->port_id[3];
  1134. fcport->d_id.b.al_pa = pd->port_id[2];
  1135. fcport->d_id.b.rsvd_1 = 0;
  1136. /* If not target must be initiator or unknown type. */
  1137. if ((pd->prli_svc_param_word_3[0] & BIT_4) == 0)
  1138. fcport->port_type = FCT_INITIATOR;
  1139. else
  1140. fcport->port_type = FCT_TARGET;
  1141. /* Passback COS information. */
  1142. fcport->supported_classes = (pd->options & BIT_4) ?
  1143. FC_COS_CLASS2: FC_COS_CLASS3;
  1144. }
  1145. gpd_error_out:
  1146. dma_pool_free(ha->s_dma_pool, pd, pd_dma);
  1147. if (rval != QLA_SUCCESS) {
  1148. ql_dbg(ql_dbg_mbx, vha, 0x1052,
  1149. "Failed=%x mb[0]=%x mb[1]=%x.\n", rval,
  1150. mcp->mb[0], mcp->mb[1]);
  1151. } else {
  1152. ql_dbg(ql_dbg_mbx, vha, 0x1053, "Done %s.\n", __func__);
  1153. }
  1154. return rval;
  1155. }
  1156. /*
  1157. * qla2x00_get_firmware_state
  1158. * Get adapter firmware state.
  1159. *
  1160. * Input:
  1161. * ha = adapter block pointer.
  1162. * dptr = pointer for firmware state.
  1163. * TARGET_QUEUE_LOCK must be released.
  1164. * ADAPTER_STATE_LOCK must be released.
  1165. *
  1166. * Returns:
  1167. * qla2x00 local function return status code.
  1168. *
  1169. * Context:
  1170. * Kernel context.
  1171. */
  1172. int
  1173. qla2x00_get_firmware_state(scsi_qla_host_t *vha, uint16_t *states)
  1174. {
  1175. int rval;
  1176. mbx_cmd_t mc;
  1177. mbx_cmd_t *mcp = &mc;
  1178. ql_dbg(ql_dbg_mbx, vha, 0x1054, "Entered %s.\n", __func__);
  1179. mcp->mb[0] = MBC_GET_FIRMWARE_STATE;
  1180. mcp->out_mb = MBX_0;
  1181. if (IS_FWI2_CAPABLE(vha->hw))
  1182. mcp->in_mb = MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  1183. else
  1184. mcp->in_mb = MBX_1|MBX_0;
  1185. mcp->tov = MBX_TOV_SECONDS;
  1186. mcp->flags = 0;
  1187. rval = qla2x00_mailbox_command(vha, mcp);
  1188. /* Return firmware states. */
  1189. states[0] = mcp->mb[1];
  1190. if (IS_FWI2_CAPABLE(vha->hw)) {
  1191. states[1] = mcp->mb[2];
  1192. states[2] = mcp->mb[3];
  1193. states[3] = mcp->mb[4];
  1194. states[4] = mcp->mb[5];
  1195. }
  1196. if (rval != QLA_SUCCESS) {
  1197. /*EMPTY*/
  1198. ql_dbg(ql_dbg_mbx, vha, 0x1055, "Failed=%x.\n", rval);
  1199. } else {
  1200. /*EMPTY*/
  1201. ql_dbg(ql_dbg_mbx, vha, 0x1056, "Done %s.\n", __func__);
  1202. }
  1203. return rval;
  1204. }
  1205. /*
  1206. * qla2x00_get_port_name
  1207. * Issue get port name mailbox command.
  1208. * Returned name is in big endian format.
  1209. *
  1210. * Input:
  1211. * ha = adapter block pointer.
  1212. * loop_id = loop ID of device.
  1213. * name = pointer for name.
  1214. * TARGET_QUEUE_LOCK must be released.
  1215. * ADAPTER_STATE_LOCK must be released.
  1216. *
  1217. * Returns:
  1218. * qla2x00 local function return status code.
  1219. *
  1220. * Context:
  1221. * Kernel context.
  1222. */
  1223. int
  1224. qla2x00_get_port_name(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t *name,
  1225. uint8_t opt)
  1226. {
  1227. int rval;
  1228. mbx_cmd_t mc;
  1229. mbx_cmd_t *mcp = &mc;
  1230. ql_dbg(ql_dbg_mbx, vha, 0x1057, "Entered %s.\n", __func__);
  1231. mcp->mb[0] = MBC_GET_PORT_NAME;
  1232. mcp->mb[9] = vha->vp_idx;
  1233. mcp->out_mb = MBX_9|MBX_1|MBX_0;
  1234. if (HAS_EXTENDED_IDS(vha->hw)) {
  1235. mcp->mb[1] = loop_id;
  1236. mcp->mb[10] = opt;
  1237. mcp->out_mb |= MBX_10;
  1238. } else {
  1239. mcp->mb[1] = loop_id << 8 | opt;
  1240. }
  1241. mcp->in_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1242. mcp->tov = MBX_TOV_SECONDS;
  1243. mcp->flags = 0;
  1244. rval = qla2x00_mailbox_command(vha, mcp);
  1245. if (rval != QLA_SUCCESS) {
  1246. /*EMPTY*/
  1247. ql_dbg(ql_dbg_mbx, vha, 0x1058, "Failed=%x.\n", rval);
  1248. } else {
  1249. if (name != NULL) {
  1250. /* This function returns name in big endian. */
  1251. name[0] = MSB(mcp->mb[2]);
  1252. name[1] = LSB(mcp->mb[2]);
  1253. name[2] = MSB(mcp->mb[3]);
  1254. name[3] = LSB(mcp->mb[3]);
  1255. name[4] = MSB(mcp->mb[6]);
  1256. name[5] = LSB(mcp->mb[6]);
  1257. name[6] = MSB(mcp->mb[7]);
  1258. name[7] = LSB(mcp->mb[7]);
  1259. }
  1260. ql_dbg(ql_dbg_mbx, vha, 0x1059, "Done %s.\n", __func__);
  1261. }
  1262. return rval;
  1263. }
  1264. /*
  1265. * qla2x00_lip_reset
  1266. * Issue LIP reset mailbox command.
  1267. *
  1268. * Input:
  1269. * ha = adapter block pointer.
  1270. * TARGET_QUEUE_LOCK must be released.
  1271. * ADAPTER_STATE_LOCK must be released.
  1272. *
  1273. * Returns:
  1274. * qla2x00 local function return status code.
  1275. *
  1276. * Context:
  1277. * Kernel context.
  1278. */
  1279. int
  1280. qla2x00_lip_reset(scsi_qla_host_t *vha)
  1281. {
  1282. int rval;
  1283. mbx_cmd_t mc;
  1284. mbx_cmd_t *mcp = &mc;
  1285. ql_dbg(ql_dbg_mbx, vha, 0x105a, "Entered %s.\n", __func__);
  1286. if (IS_QLA8XXX_TYPE(vha->hw)) {
  1287. /* Logout across all FCFs. */
  1288. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1289. mcp->mb[1] = BIT_1;
  1290. mcp->mb[2] = 0;
  1291. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  1292. } else if (IS_FWI2_CAPABLE(vha->hw)) {
  1293. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1294. mcp->mb[1] = BIT_6;
  1295. mcp->mb[2] = 0;
  1296. mcp->mb[3] = vha->hw->loop_reset_delay;
  1297. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1298. } else {
  1299. mcp->mb[0] = MBC_LIP_RESET;
  1300. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1301. if (HAS_EXTENDED_IDS(vha->hw)) {
  1302. mcp->mb[1] = 0x00ff;
  1303. mcp->mb[10] = 0;
  1304. mcp->out_mb |= MBX_10;
  1305. } else {
  1306. mcp->mb[1] = 0xff00;
  1307. }
  1308. mcp->mb[2] = vha->hw->loop_reset_delay;
  1309. mcp->mb[3] = 0;
  1310. }
  1311. mcp->in_mb = MBX_0;
  1312. mcp->tov = MBX_TOV_SECONDS;
  1313. mcp->flags = 0;
  1314. rval = qla2x00_mailbox_command(vha, mcp);
  1315. if (rval != QLA_SUCCESS) {
  1316. /*EMPTY*/
  1317. ql_dbg(ql_dbg_mbx, vha, 0x105b, "Failed=%x.\n", rval);
  1318. } else {
  1319. /*EMPTY*/
  1320. ql_dbg(ql_dbg_mbx, vha, 0x105c, "Done %s.\n", __func__);
  1321. }
  1322. return rval;
  1323. }
  1324. /*
  1325. * qla2x00_send_sns
  1326. * Send SNS command.
  1327. *
  1328. * Input:
  1329. * ha = adapter block pointer.
  1330. * sns = pointer for command.
  1331. * cmd_size = command size.
  1332. * buf_size = response/command size.
  1333. * TARGET_QUEUE_LOCK must be released.
  1334. * ADAPTER_STATE_LOCK must be released.
  1335. *
  1336. * Returns:
  1337. * qla2x00 local function return status code.
  1338. *
  1339. * Context:
  1340. * Kernel context.
  1341. */
  1342. int
  1343. qla2x00_send_sns(scsi_qla_host_t *vha, dma_addr_t sns_phys_address,
  1344. uint16_t cmd_size, size_t buf_size)
  1345. {
  1346. int rval;
  1347. mbx_cmd_t mc;
  1348. mbx_cmd_t *mcp = &mc;
  1349. ql_dbg(ql_dbg_mbx, vha, 0x105d, "Entered %s.\n", __func__);
  1350. ql_dbg(ql_dbg_mbx, vha, 0x105e,
  1351. "Retry cnt=%d ratov=%d total tov=%d.\n",
  1352. vha->hw->retry_count, vha->hw->login_timeout, mcp->tov);
  1353. mcp->mb[0] = MBC_SEND_SNS_COMMAND;
  1354. mcp->mb[1] = cmd_size;
  1355. mcp->mb[2] = MSW(sns_phys_address);
  1356. mcp->mb[3] = LSW(sns_phys_address);
  1357. mcp->mb[6] = MSW(MSD(sns_phys_address));
  1358. mcp->mb[7] = LSW(MSD(sns_phys_address));
  1359. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1360. mcp->in_mb = MBX_0|MBX_1;
  1361. mcp->buf_size = buf_size;
  1362. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN;
  1363. mcp->tov = (vha->hw->login_timeout * 2) + (vha->hw->login_timeout / 2);
  1364. rval = qla2x00_mailbox_command(vha, mcp);
  1365. if (rval != QLA_SUCCESS) {
  1366. /*EMPTY*/
  1367. ql_dbg(ql_dbg_mbx, vha, 0x105f,
  1368. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  1369. rval, mcp->mb[0], mcp->mb[1]);
  1370. } else {
  1371. /*EMPTY*/
  1372. ql_dbg(ql_dbg_mbx, vha, 0x1060, "Done %s.\n", __func__);
  1373. }
  1374. return rval;
  1375. }
  1376. int
  1377. qla24xx_login_fabric(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1378. uint8_t area, uint8_t al_pa, uint16_t *mb, uint8_t opt)
  1379. {
  1380. int rval;
  1381. struct logio_entry_24xx *lg;
  1382. dma_addr_t lg_dma;
  1383. uint32_t iop[2];
  1384. struct qla_hw_data *ha = vha->hw;
  1385. struct req_que *req;
  1386. struct rsp_que *rsp;
  1387. ql_dbg(ql_dbg_mbx, vha, 0x1061, "Entered %s.\n", __func__);
  1388. if (ha->flags.cpu_affinity_enabled)
  1389. req = ha->req_q_map[0];
  1390. else
  1391. req = vha->req;
  1392. rsp = req->rsp;
  1393. lg = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &lg_dma);
  1394. if (lg == NULL) {
  1395. ql_log(ql_log_warn, vha, 0x1062,
  1396. "Failed to allocate login IOCB.\n");
  1397. return QLA_MEMORY_ALLOC_FAILED;
  1398. }
  1399. memset(lg, 0, sizeof(struct logio_entry_24xx));
  1400. lg->entry_type = LOGINOUT_PORT_IOCB_TYPE;
  1401. lg->entry_count = 1;
  1402. lg->handle = MAKE_HANDLE(req->id, lg->handle);
  1403. lg->nport_handle = cpu_to_le16(loop_id);
  1404. lg->control_flags = __constant_cpu_to_le16(LCF_COMMAND_PLOGI);
  1405. if (opt & BIT_0)
  1406. lg->control_flags |= __constant_cpu_to_le16(LCF_COND_PLOGI);
  1407. if (opt & BIT_1)
  1408. lg->control_flags |= __constant_cpu_to_le16(LCF_SKIP_PRLI);
  1409. lg->port_id[0] = al_pa;
  1410. lg->port_id[1] = area;
  1411. lg->port_id[2] = domain;
  1412. lg->vp_index = vha->vp_idx;
  1413. rval = qla2x00_issue_iocb(vha, lg, lg_dma, 0);
  1414. if (rval != QLA_SUCCESS) {
  1415. ql_dbg(ql_dbg_mbx, vha, 0x1063,
  1416. "Failed to issue login IOCB (%x).\n", rval);
  1417. } else if (lg->entry_status != 0) {
  1418. ql_dbg(ql_dbg_mbx, vha, 0x1064,
  1419. "Failed to complete IOCB -- error status (%x).\n",
  1420. lg->entry_status);
  1421. rval = QLA_FUNCTION_FAILED;
  1422. } else if (lg->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  1423. iop[0] = le32_to_cpu(lg->io_parameter[0]);
  1424. iop[1] = le32_to_cpu(lg->io_parameter[1]);
  1425. ql_dbg(ql_dbg_mbx, vha, 0x1065,
  1426. "Failed to complete IOCB -- completion status (%x) "
  1427. "ioparam=%x/%x.\n", le16_to_cpu(lg->comp_status),
  1428. iop[0], iop[1]);
  1429. switch (iop[0]) {
  1430. case LSC_SCODE_PORTID_USED:
  1431. mb[0] = MBS_PORT_ID_USED;
  1432. mb[1] = LSW(iop[1]);
  1433. break;
  1434. case LSC_SCODE_NPORT_USED:
  1435. mb[0] = MBS_LOOP_ID_USED;
  1436. break;
  1437. case LSC_SCODE_NOLINK:
  1438. case LSC_SCODE_NOIOCB:
  1439. case LSC_SCODE_NOXCB:
  1440. case LSC_SCODE_CMD_FAILED:
  1441. case LSC_SCODE_NOFABRIC:
  1442. case LSC_SCODE_FW_NOT_READY:
  1443. case LSC_SCODE_NOT_LOGGED_IN:
  1444. case LSC_SCODE_NOPCB:
  1445. case LSC_SCODE_ELS_REJECT:
  1446. case LSC_SCODE_CMD_PARAM_ERR:
  1447. case LSC_SCODE_NONPORT:
  1448. case LSC_SCODE_LOGGED_IN:
  1449. case LSC_SCODE_NOFLOGI_ACC:
  1450. default:
  1451. mb[0] = MBS_COMMAND_ERROR;
  1452. break;
  1453. }
  1454. } else {
  1455. ql_dbg(ql_dbg_mbx, vha, 0x1066, "Done %s.\n", __func__);
  1456. iop[0] = le32_to_cpu(lg->io_parameter[0]);
  1457. mb[0] = MBS_COMMAND_COMPLETE;
  1458. mb[1] = 0;
  1459. if (iop[0] & BIT_4) {
  1460. if (iop[0] & BIT_8)
  1461. mb[1] |= BIT_1;
  1462. } else
  1463. mb[1] = BIT_0;
  1464. /* Passback COS information. */
  1465. mb[10] = 0;
  1466. if (lg->io_parameter[7] || lg->io_parameter[8])
  1467. mb[10] |= BIT_0; /* Class 2. */
  1468. if (lg->io_parameter[9] || lg->io_parameter[10])
  1469. mb[10] |= BIT_1; /* Class 3. */
  1470. }
  1471. dma_pool_free(ha->s_dma_pool, lg, lg_dma);
  1472. return rval;
  1473. }
  1474. /*
  1475. * qla2x00_login_fabric
  1476. * Issue login fabric port mailbox command.
  1477. *
  1478. * Input:
  1479. * ha = adapter block pointer.
  1480. * loop_id = device loop ID.
  1481. * domain = device domain.
  1482. * area = device area.
  1483. * al_pa = device AL_PA.
  1484. * status = pointer for return status.
  1485. * opt = command options.
  1486. * TARGET_QUEUE_LOCK must be released.
  1487. * ADAPTER_STATE_LOCK must be released.
  1488. *
  1489. * Returns:
  1490. * qla2x00 local function return status code.
  1491. *
  1492. * Context:
  1493. * Kernel context.
  1494. */
  1495. int
  1496. qla2x00_login_fabric(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1497. uint8_t area, uint8_t al_pa, uint16_t *mb, uint8_t opt)
  1498. {
  1499. int rval;
  1500. mbx_cmd_t mc;
  1501. mbx_cmd_t *mcp = &mc;
  1502. struct qla_hw_data *ha = vha->hw;
  1503. ql_dbg(ql_dbg_mbx, vha, 0x1067, "Entered %s.\n", __func__);
  1504. mcp->mb[0] = MBC_LOGIN_FABRIC_PORT;
  1505. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1506. if (HAS_EXTENDED_IDS(ha)) {
  1507. mcp->mb[1] = loop_id;
  1508. mcp->mb[10] = opt;
  1509. mcp->out_mb |= MBX_10;
  1510. } else {
  1511. mcp->mb[1] = (loop_id << 8) | opt;
  1512. }
  1513. mcp->mb[2] = domain;
  1514. mcp->mb[3] = area << 8 | al_pa;
  1515. mcp->in_mb = MBX_7|MBX_6|MBX_2|MBX_1|MBX_0;
  1516. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1517. mcp->flags = 0;
  1518. rval = qla2x00_mailbox_command(vha, mcp);
  1519. /* Return mailbox statuses. */
  1520. if (mb != NULL) {
  1521. mb[0] = mcp->mb[0];
  1522. mb[1] = mcp->mb[1];
  1523. mb[2] = mcp->mb[2];
  1524. mb[6] = mcp->mb[6];
  1525. mb[7] = mcp->mb[7];
  1526. /* COS retrieved from Get-Port-Database mailbox command. */
  1527. mb[10] = 0;
  1528. }
  1529. if (rval != QLA_SUCCESS) {
  1530. /* RLU tmp code: need to change main mailbox_command function to
  1531. * return ok even when the mailbox completion value is not
  1532. * SUCCESS. The caller needs to be responsible to interpret
  1533. * the return values of this mailbox command if we're not
  1534. * to change too much of the existing code.
  1535. */
  1536. if (mcp->mb[0] == 0x4001 || mcp->mb[0] == 0x4002 ||
  1537. mcp->mb[0] == 0x4003 || mcp->mb[0] == 0x4005 ||
  1538. mcp->mb[0] == 0x4006)
  1539. rval = QLA_SUCCESS;
  1540. /*EMPTY*/
  1541. ql_dbg(ql_dbg_mbx, vha, 0x1068,
  1542. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  1543. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  1544. } else {
  1545. /*EMPTY*/
  1546. ql_dbg(ql_dbg_mbx, vha, 0x1069, "Done %s.\n", __func__);
  1547. }
  1548. return rval;
  1549. }
  1550. /*
  1551. * qla2x00_login_local_device
  1552. * Issue login loop port mailbox command.
  1553. *
  1554. * Input:
  1555. * ha = adapter block pointer.
  1556. * loop_id = device loop ID.
  1557. * opt = command options.
  1558. *
  1559. * Returns:
  1560. * Return status code.
  1561. *
  1562. * Context:
  1563. * Kernel context.
  1564. *
  1565. */
  1566. int
  1567. qla2x00_login_local_device(scsi_qla_host_t *vha, fc_port_t *fcport,
  1568. uint16_t *mb_ret, uint8_t opt)
  1569. {
  1570. int rval;
  1571. mbx_cmd_t mc;
  1572. mbx_cmd_t *mcp = &mc;
  1573. struct qla_hw_data *ha = vha->hw;
  1574. ql_dbg(ql_dbg_mbx, vha, 0x106a, "Entered %s.\n", __func__);
  1575. if (IS_FWI2_CAPABLE(ha))
  1576. return qla24xx_login_fabric(vha, fcport->loop_id,
  1577. fcport->d_id.b.domain, fcport->d_id.b.area,
  1578. fcport->d_id.b.al_pa, mb_ret, opt);
  1579. mcp->mb[0] = MBC_LOGIN_LOOP_PORT;
  1580. if (HAS_EXTENDED_IDS(ha))
  1581. mcp->mb[1] = fcport->loop_id;
  1582. else
  1583. mcp->mb[1] = fcport->loop_id << 8;
  1584. mcp->mb[2] = opt;
  1585. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  1586. mcp->in_mb = MBX_7|MBX_6|MBX_1|MBX_0;
  1587. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1588. mcp->flags = 0;
  1589. rval = qla2x00_mailbox_command(vha, mcp);
  1590. /* Return mailbox statuses. */
  1591. if (mb_ret != NULL) {
  1592. mb_ret[0] = mcp->mb[0];
  1593. mb_ret[1] = mcp->mb[1];
  1594. mb_ret[6] = mcp->mb[6];
  1595. mb_ret[7] = mcp->mb[7];
  1596. }
  1597. if (rval != QLA_SUCCESS) {
  1598. /* AV tmp code: need to change main mailbox_command function to
  1599. * return ok even when the mailbox completion value is not
  1600. * SUCCESS. The caller needs to be responsible to interpret
  1601. * the return values of this mailbox command if we're not
  1602. * to change too much of the existing code.
  1603. */
  1604. if (mcp->mb[0] == 0x4005 || mcp->mb[0] == 0x4006)
  1605. rval = QLA_SUCCESS;
  1606. ql_dbg(ql_dbg_mbx, vha, 0x106b,
  1607. "Failed=%x mb[0]=%x mb[1]=%x mb[6]=%x mb[7]=%x.\n",
  1608. rval, mcp->mb[0], mcp->mb[1], mcp->mb[6], mcp->mb[7]);
  1609. } else {
  1610. /*EMPTY*/
  1611. ql_dbg(ql_dbg_mbx, vha, 0x106c, "Done %s.\n", __func__);
  1612. }
  1613. return (rval);
  1614. }
  1615. int
  1616. qla24xx_fabric_logout(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1617. uint8_t area, uint8_t al_pa)
  1618. {
  1619. int rval;
  1620. struct logio_entry_24xx *lg;
  1621. dma_addr_t lg_dma;
  1622. struct qla_hw_data *ha = vha->hw;
  1623. struct req_que *req;
  1624. struct rsp_que *rsp;
  1625. ql_dbg(ql_dbg_mbx, vha, 0x106d, "Entered %s.\n", __func__);
  1626. lg = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &lg_dma);
  1627. if (lg == NULL) {
  1628. ql_log(ql_log_warn, vha, 0x106e,
  1629. "Failed to allocate logout IOCB.\n");
  1630. return QLA_MEMORY_ALLOC_FAILED;
  1631. }
  1632. memset(lg, 0, sizeof(struct logio_entry_24xx));
  1633. if (ql2xmaxqueues > 1)
  1634. req = ha->req_q_map[0];
  1635. else
  1636. req = vha->req;
  1637. rsp = req->rsp;
  1638. lg->entry_type = LOGINOUT_PORT_IOCB_TYPE;
  1639. lg->entry_count = 1;
  1640. lg->handle = MAKE_HANDLE(req->id, lg->handle);
  1641. lg->nport_handle = cpu_to_le16(loop_id);
  1642. lg->control_flags =
  1643. __constant_cpu_to_le16(LCF_COMMAND_LOGO|LCF_IMPL_LOGO|
  1644. LCF_FREE_NPORT);
  1645. lg->port_id[0] = al_pa;
  1646. lg->port_id[1] = area;
  1647. lg->port_id[2] = domain;
  1648. lg->vp_index = vha->vp_idx;
  1649. rval = qla2x00_issue_iocb(vha, lg, lg_dma, 0);
  1650. if (rval != QLA_SUCCESS) {
  1651. ql_dbg(ql_dbg_mbx, vha, 0x106f,
  1652. "Failed to issue logout IOCB (%x).\n", rval);
  1653. } else if (lg->entry_status != 0) {
  1654. ql_dbg(ql_dbg_mbx, vha, 0x1070,
  1655. "Failed to complete IOCB -- error status (%x).\n",
  1656. lg->entry_status);
  1657. rval = QLA_FUNCTION_FAILED;
  1658. } else if (lg->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  1659. ql_dbg(ql_dbg_mbx, vha, 0x1071,
  1660. "Failed to complete IOCB -- completion status (%x) "
  1661. "ioparam=%x/%x.\n", le16_to_cpu(lg->comp_status),
  1662. le32_to_cpu(lg->io_parameter[0]),
  1663. le32_to_cpu(lg->io_parameter[1]));
  1664. } else {
  1665. /*EMPTY*/
  1666. ql_dbg(ql_dbg_mbx, vha, 0x1072, "Done %s.\n", __func__);
  1667. }
  1668. dma_pool_free(ha->s_dma_pool, lg, lg_dma);
  1669. return rval;
  1670. }
  1671. /*
  1672. * qla2x00_fabric_logout
  1673. * Issue logout fabric port mailbox command.
  1674. *
  1675. * Input:
  1676. * ha = adapter block pointer.
  1677. * loop_id = device loop ID.
  1678. * TARGET_QUEUE_LOCK must be released.
  1679. * ADAPTER_STATE_LOCK must be released.
  1680. *
  1681. * Returns:
  1682. * qla2x00 local function return status code.
  1683. *
  1684. * Context:
  1685. * Kernel context.
  1686. */
  1687. int
  1688. qla2x00_fabric_logout(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1689. uint8_t area, uint8_t al_pa)
  1690. {
  1691. int rval;
  1692. mbx_cmd_t mc;
  1693. mbx_cmd_t *mcp = &mc;
  1694. ql_dbg(ql_dbg_mbx, vha, 0x1073, "Entered %s.\n", __func__);
  1695. mcp->mb[0] = MBC_LOGOUT_FABRIC_PORT;
  1696. mcp->out_mb = MBX_1|MBX_0;
  1697. if (HAS_EXTENDED_IDS(vha->hw)) {
  1698. mcp->mb[1] = loop_id;
  1699. mcp->mb[10] = 0;
  1700. mcp->out_mb |= MBX_10;
  1701. } else {
  1702. mcp->mb[1] = loop_id << 8;
  1703. }
  1704. mcp->in_mb = MBX_1|MBX_0;
  1705. mcp->tov = MBX_TOV_SECONDS;
  1706. mcp->flags = 0;
  1707. rval = qla2x00_mailbox_command(vha, mcp);
  1708. if (rval != QLA_SUCCESS) {
  1709. /*EMPTY*/
  1710. ql_dbg(ql_dbg_mbx, vha, 0x1074,
  1711. "Failed=%x mb[1]=%x.\n", rval, mcp->mb[1]);
  1712. } else {
  1713. /*EMPTY*/
  1714. ql_dbg(ql_dbg_mbx, vha, 0x1075, "Done %s.\n", __func__);
  1715. }
  1716. return rval;
  1717. }
  1718. /*
  1719. * qla2x00_full_login_lip
  1720. * Issue full login LIP mailbox command.
  1721. *
  1722. * Input:
  1723. * ha = adapter block pointer.
  1724. * TARGET_QUEUE_LOCK must be released.
  1725. * ADAPTER_STATE_LOCK must be released.
  1726. *
  1727. * Returns:
  1728. * qla2x00 local function return status code.
  1729. *
  1730. * Context:
  1731. * Kernel context.
  1732. */
  1733. int
  1734. qla2x00_full_login_lip(scsi_qla_host_t *vha)
  1735. {
  1736. int rval;
  1737. mbx_cmd_t mc;
  1738. mbx_cmd_t *mcp = &mc;
  1739. ql_dbg(ql_dbg_mbx, vha, 0x1076, "Entered %s.\n", __func__);
  1740. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1741. mcp->mb[1] = IS_FWI2_CAPABLE(vha->hw) ? BIT_3 : 0;
  1742. mcp->mb[2] = 0;
  1743. mcp->mb[3] = 0;
  1744. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1745. mcp->in_mb = MBX_0;
  1746. mcp->tov = MBX_TOV_SECONDS;
  1747. mcp->flags = 0;
  1748. rval = qla2x00_mailbox_command(vha, mcp);
  1749. if (rval != QLA_SUCCESS) {
  1750. /*EMPTY*/
  1751. ql_dbg(ql_dbg_mbx, vha, 0x1077, "Failed=%x.\n", rval);
  1752. } else {
  1753. /*EMPTY*/
  1754. ql_dbg(ql_dbg_mbx, vha, 0x1078, "Done %s.\n", __func__);
  1755. }
  1756. return rval;
  1757. }
  1758. /*
  1759. * qla2x00_get_id_list
  1760. *
  1761. * Input:
  1762. * ha = adapter block pointer.
  1763. *
  1764. * Returns:
  1765. * qla2x00 local function return status code.
  1766. *
  1767. * Context:
  1768. * Kernel context.
  1769. */
  1770. int
  1771. qla2x00_get_id_list(scsi_qla_host_t *vha, void *id_list, dma_addr_t id_list_dma,
  1772. uint16_t *entries)
  1773. {
  1774. int rval;
  1775. mbx_cmd_t mc;
  1776. mbx_cmd_t *mcp = &mc;
  1777. ql_dbg(ql_dbg_mbx, vha, 0x1079, "Entered %s.\n", __func__);
  1778. if (id_list == NULL)
  1779. return QLA_FUNCTION_FAILED;
  1780. mcp->mb[0] = MBC_GET_ID_LIST;
  1781. mcp->out_mb = MBX_0;
  1782. if (IS_FWI2_CAPABLE(vha->hw)) {
  1783. mcp->mb[2] = MSW(id_list_dma);
  1784. mcp->mb[3] = LSW(id_list_dma);
  1785. mcp->mb[6] = MSW(MSD(id_list_dma));
  1786. mcp->mb[7] = LSW(MSD(id_list_dma));
  1787. mcp->mb[8] = 0;
  1788. mcp->mb[9] = vha->vp_idx;
  1789. mcp->out_mb |= MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2;
  1790. } else {
  1791. mcp->mb[1] = MSW(id_list_dma);
  1792. mcp->mb[2] = LSW(id_list_dma);
  1793. mcp->mb[3] = MSW(MSD(id_list_dma));
  1794. mcp->mb[6] = LSW(MSD(id_list_dma));
  1795. mcp->out_mb |= MBX_6|MBX_3|MBX_2|MBX_1;
  1796. }
  1797. mcp->in_mb = MBX_1|MBX_0;
  1798. mcp->tov = MBX_TOV_SECONDS;
  1799. mcp->flags = 0;
  1800. rval = qla2x00_mailbox_command(vha, mcp);
  1801. if (rval != QLA_SUCCESS) {
  1802. /*EMPTY*/
  1803. ql_dbg(ql_dbg_mbx, vha, 0x107a, "Failed=%x.\n", rval);
  1804. } else {
  1805. *entries = mcp->mb[1];
  1806. ql_dbg(ql_dbg_mbx, vha, 0x107b, "Done %s.\n", __func__);
  1807. }
  1808. return rval;
  1809. }
  1810. /*
  1811. * qla2x00_get_resource_cnts
  1812. * Get current firmware resource counts.
  1813. *
  1814. * Input:
  1815. * ha = adapter block pointer.
  1816. *
  1817. * Returns:
  1818. * qla2x00 local function return status code.
  1819. *
  1820. * Context:
  1821. * Kernel context.
  1822. */
  1823. int
  1824. qla2x00_get_resource_cnts(scsi_qla_host_t *vha, uint16_t *cur_xchg_cnt,
  1825. uint16_t *orig_xchg_cnt, uint16_t *cur_iocb_cnt,
  1826. uint16_t *orig_iocb_cnt, uint16_t *max_npiv_vports, uint16_t *max_fcfs)
  1827. {
  1828. int rval;
  1829. mbx_cmd_t mc;
  1830. mbx_cmd_t *mcp = &mc;
  1831. ql_dbg(ql_dbg_mbx, vha, 0x107c, "Entered %s.\n", __func__);
  1832. mcp->mb[0] = MBC_GET_RESOURCE_COUNTS;
  1833. mcp->out_mb = MBX_0;
  1834. mcp->in_mb = MBX_11|MBX_10|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1835. if (IS_QLA81XX(vha->hw))
  1836. mcp->in_mb |= MBX_12;
  1837. mcp->tov = MBX_TOV_SECONDS;
  1838. mcp->flags = 0;
  1839. rval = qla2x00_mailbox_command(vha, mcp);
  1840. if (rval != QLA_SUCCESS) {
  1841. /*EMPTY*/
  1842. ql_dbg(ql_dbg_mbx, vha, 0x107d,
  1843. "Failed mb[0]=%x.\n", mcp->mb[0]);
  1844. } else {
  1845. ql_dbg(ql_dbg_mbx, vha, 0x107e,
  1846. "Done %s mb1=%x mb2=%x mb3=%x mb6=%x mb7=%x mb10=%x "
  1847. "mb11=%x mb12=%x.\n", __func__, mcp->mb[1], mcp->mb[2],
  1848. mcp->mb[3], mcp->mb[6], mcp->mb[7], mcp->mb[10],
  1849. mcp->mb[11], mcp->mb[12]);
  1850. if (cur_xchg_cnt)
  1851. *cur_xchg_cnt = mcp->mb[3];
  1852. if (orig_xchg_cnt)
  1853. *orig_xchg_cnt = mcp->mb[6];
  1854. if (cur_iocb_cnt)
  1855. *cur_iocb_cnt = mcp->mb[7];
  1856. if (orig_iocb_cnt)
  1857. *orig_iocb_cnt = mcp->mb[10];
  1858. if (vha->hw->flags.npiv_supported && max_npiv_vports)
  1859. *max_npiv_vports = mcp->mb[11];
  1860. if (IS_QLA81XX(vha->hw) && max_fcfs)
  1861. *max_fcfs = mcp->mb[12];
  1862. }
  1863. return (rval);
  1864. }
  1865. /*
  1866. * qla2x00_get_fcal_position_map
  1867. * Get FCAL (LILP) position map using mailbox command
  1868. *
  1869. * Input:
  1870. * ha = adapter state pointer.
  1871. * pos_map = buffer pointer (can be NULL).
  1872. *
  1873. * Returns:
  1874. * qla2x00 local function return status code.
  1875. *
  1876. * Context:
  1877. * Kernel context.
  1878. */
  1879. int
  1880. qla2x00_get_fcal_position_map(scsi_qla_host_t *vha, char *pos_map)
  1881. {
  1882. int rval;
  1883. mbx_cmd_t mc;
  1884. mbx_cmd_t *mcp = &mc;
  1885. char *pmap;
  1886. dma_addr_t pmap_dma;
  1887. struct qla_hw_data *ha = vha->hw;
  1888. ql_dbg(ql_dbg_mbx, vha, 0x107f, "Entered %s.\n", __func__);
  1889. pmap = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &pmap_dma);
  1890. if (pmap == NULL) {
  1891. ql_log(ql_log_warn, vha, 0x1080,
  1892. "Memory alloc failed.\n");
  1893. return QLA_MEMORY_ALLOC_FAILED;
  1894. }
  1895. memset(pmap, 0, FCAL_MAP_SIZE);
  1896. mcp->mb[0] = MBC_GET_FC_AL_POSITION_MAP;
  1897. mcp->mb[2] = MSW(pmap_dma);
  1898. mcp->mb[3] = LSW(pmap_dma);
  1899. mcp->mb[6] = MSW(MSD(pmap_dma));
  1900. mcp->mb[7] = LSW(MSD(pmap_dma));
  1901. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  1902. mcp->in_mb = MBX_1|MBX_0;
  1903. mcp->buf_size = FCAL_MAP_SIZE;
  1904. mcp->flags = MBX_DMA_IN;
  1905. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1906. rval = qla2x00_mailbox_command(vha, mcp);
  1907. if (rval == QLA_SUCCESS) {
  1908. ql_dbg(ql_dbg_mbx, vha, 0x1081,
  1909. "mb0/mb1=%x/%X FC/AL position map size (%x).\n",
  1910. mcp->mb[0], mcp->mb[1], (unsigned)pmap[0]);
  1911. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111d,
  1912. pmap, pmap[0] + 1);
  1913. if (pos_map)
  1914. memcpy(pos_map, pmap, FCAL_MAP_SIZE);
  1915. }
  1916. dma_pool_free(ha->s_dma_pool, pmap, pmap_dma);
  1917. if (rval != QLA_SUCCESS) {
  1918. ql_dbg(ql_dbg_mbx, vha, 0x1082, "Failed=%x.\n", rval);
  1919. } else {
  1920. ql_dbg(ql_dbg_mbx, vha, 0x1083, "Done %s.\n", __func__);
  1921. }
  1922. return rval;
  1923. }
  1924. /*
  1925. * qla2x00_get_link_status
  1926. *
  1927. * Input:
  1928. * ha = adapter block pointer.
  1929. * loop_id = device loop ID.
  1930. * ret_buf = pointer to link status return buffer.
  1931. *
  1932. * Returns:
  1933. * 0 = success.
  1934. * BIT_0 = mem alloc error.
  1935. * BIT_1 = mailbox error.
  1936. */
  1937. int
  1938. qla2x00_get_link_status(scsi_qla_host_t *vha, uint16_t loop_id,
  1939. struct link_statistics *stats, dma_addr_t stats_dma)
  1940. {
  1941. int rval;
  1942. mbx_cmd_t mc;
  1943. mbx_cmd_t *mcp = &mc;
  1944. uint32_t *siter, *diter, dwords;
  1945. struct qla_hw_data *ha = vha->hw;
  1946. ql_dbg(ql_dbg_mbx, vha, 0x1084, "Entered %s.\n", __func__);
  1947. mcp->mb[0] = MBC_GET_LINK_STATUS;
  1948. mcp->mb[2] = MSW(stats_dma);
  1949. mcp->mb[3] = LSW(stats_dma);
  1950. mcp->mb[6] = MSW(MSD(stats_dma));
  1951. mcp->mb[7] = LSW(MSD(stats_dma));
  1952. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  1953. mcp->in_mb = MBX_0;
  1954. if (IS_FWI2_CAPABLE(ha)) {
  1955. mcp->mb[1] = loop_id;
  1956. mcp->mb[4] = 0;
  1957. mcp->mb[10] = 0;
  1958. mcp->out_mb |= MBX_10|MBX_4|MBX_1;
  1959. mcp->in_mb |= MBX_1;
  1960. } else if (HAS_EXTENDED_IDS(ha)) {
  1961. mcp->mb[1] = loop_id;
  1962. mcp->mb[10] = 0;
  1963. mcp->out_mb |= MBX_10|MBX_1;
  1964. } else {
  1965. mcp->mb[1] = loop_id << 8;
  1966. mcp->out_mb |= MBX_1;
  1967. }
  1968. mcp->tov = MBX_TOV_SECONDS;
  1969. mcp->flags = IOCTL_CMD;
  1970. rval = qla2x00_mailbox_command(vha, mcp);
  1971. if (rval == QLA_SUCCESS) {
  1972. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  1973. ql_dbg(ql_dbg_mbx, vha, 0x1085,
  1974. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  1975. rval = QLA_FUNCTION_FAILED;
  1976. } else {
  1977. /* Copy over data -- firmware data is LE. */
  1978. ql_dbg(ql_dbg_mbx, vha, 0x1086, "Done %s.\n", __func__);
  1979. dwords = offsetof(struct link_statistics, unused1) / 4;
  1980. siter = diter = &stats->link_fail_cnt;
  1981. while (dwords--)
  1982. *diter++ = le32_to_cpu(*siter++);
  1983. }
  1984. } else {
  1985. /* Failed. */
  1986. ql_dbg(ql_dbg_mbx, vha, 0x1087, "Failed=%x.\n", rval);
  1987. }
  1988. return rval;
  1989. }
  1990. int
  1991. qla24xx_get_isp_stats(scsi_qla_host_t *vha, struct link_statistics *stats,
  1992. dma_addr_t stats_dma)
  1993. {
  1994. int rval;
  1995. mbx_cmd_t mc;
  1996. mbx_cmd_t *mcp = &mc;
  1997. uint32_t *siter, *diter, dwords;
  1998. ql_dbg(ql_dbg_mbx, vha, 0x1088, "Entered %s.\n", __func__);
  1999. mcp->mb[0] = MBC_GET_LINK_PRIV_STATS;
  2000. mcp->mb[2] = MSW(stats_dma);
  2001. mcp->mb[3] = LSW(stats_dma);
  2002. mcp->mb[6] = MSW(MSD(stats_dma));
  2003. mcp->mb[7] = LSW(MSD(stats_dma));
  2004. mcp->mb[8] = sizeof(struct link_statistics) / 4;
  2005. mcp->mb[9] = vha->vp_idx;
  2006. mcp->mb[10] = 0;
  2007. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  2008. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  2009. mcp->tov = MBX_TOV_SECONDS;
  2010. mcp->flags = IOCTL_CMD;
  2011. rval = qla2x00_mailbox_command(vha, mcp);
  2012. if (rval == QLA_SUCCESS) {
  2013. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  2014. ql_dbg(ql_dbg_mbx, vha, 0x1089,
  2015. "Failed mb[0]=%x.\n", mcp->mb[0]);
  2016. rval = QLA_FUNCTION_FAILED;
  2017. } else {
  2018. ql_dbg(ql_dbg_mbx, vha, 0x108a, "Done %s.\n", __func__);
  2019. /* Copy over data -- firmware data is LE. */
  2020. dwords = sizeof(struct link_statistics) / 4;
  2021. siter = diter = &stats->link_fail_cnt;
  2022. while (dwords--)
  2023. *diter++ = le32_to_cpu(*siter++);
  2024. }
  2025. } else {
  2026. /* Failed. */
  2027. ql_dbg(ql_dbg_mbx, vha, 0x108b, "Failed=%x.\n", rval);
  2028. }
  2029. return rval;
  2030. }
  2031. int
  2032. qla24xx_abort_command(srb_t *sp)
  2033. {
  2034. int rval;
  2035. unsigned long flags = 0;
  2036. struct abort_entry_24xx *abt;
  2037. dma_addr_t abt_dma;
  2038. uint32_t handle;
  2039. fc_port_t *fcport = sp->fcport;
  2040. struct scsi_qla_host *vha = fcport->vha;
  2041. struct qla_hw_data *ha = vha->hw;
  2042. struct req_que *req = vha->req;
  2043. ql_dbg(ql_dbg_mbx, vha, 0x108c, "Entered %s.\n", __func__);
  2044. spin_lock_irqsave(&ha->hardware_lock, flags);
  2045. for (handle = 1; handle < MAX_OUTSTANDING_COMMANDS; handle++) {
  2046. if (req->outstanding_cmds[handle] == sp)
  2047. break;
  2048. }
  2049. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2050. if (handle == MAX_OUTSTANDING_COMMANDS) {
  2051. /* Command not found. */
  2052. return QLA_FUNCTION_FAILED;
  2053. }
  2054. abt = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &abt_dma);
  2055. if (abt == NULL) {
  2056. ql_log(ql_log_warn, vha, 0x108d,
  2057. "Failed to allocate abort IOCB.\n");
  2058. return QLA_MEMORY_ALLOC_FAILED;
  2059. }
  2060. memset(abt, 0, sizeof(struct abort_entry_24xx));
  2061. abt->entry_type = ABORT_IOCB_TYPE;
  2062. abt->entry_count = 1;
  2063. abt->handle = MAKE_HANDLE(req->id, abt->handle);
  2064. abt->nport_handle = cpu_to_le16(fcport->loop_id);
  2065. abt->handle_to_abort = MAKE_HANDLE(req->id, handle);
  2066. abt->port_id[0] = fcport->d_id.b.al_pa;
  2067. abt->port_id[1] = fcport->d_id.b.area;
  2068. abt->port_id[2] = fcport->d_id.b.domain;
  2069. abt->vp_index = fcport->vp_idx;
  2070. abt->req_que_no = cpu_to_le16(req->id);
  2071. rval = qla2x00_issue_iocb(vha, abt, abt_dma, 0);
  2072. if (rval != QLA_SUCCESS) {
  2073. ql_dbg(ql_dbg_mbx, vha, 0x108e,
  2074. "Failed to issue IOCB (%x).\n", rval);
  2075. } else if (abt->entry_status != 0) {
  2076. ql_dbg(ql_dbg_mbx, vha, 0x108f,
  2077. "Failed to complete IOCB -- error status (%x).\n",
  2078. abt->entry_status);
  2079. rval = QLA_FUNCTION_FAILED;
  2080. } else if (abt->nport_handle != __constant_cpu_to_le16(0)) {
  2081. ql_dbg(ql_dbg_mbx, vha, 0x1090,
  2082. "Failed to complete IOCB -- completion status (%x).\n",
  2083. le16_to_cpu(abt->nport_handle));
  2084. rval = QLA_FUNCTION_FAILED;
  2085. } else {
  2086. ql_dbg(ql_dbg_mbx, vha, 0x1091, "Done %s.\n", __func__);
  2087. }
  2088. dma_pool_free(ha->s_dma_pool, abt, abt_dma);
  2089. return rval;
  2090. }
  2091. struct tsk_mgmt_cmd {
  2092. union {
  2093. struct tsk_mgmt_entry tsk;
  2094. struct sts_entry_24xx sts;
  2095. } p;
  2096. };
  2097. static int
  2098. __qla24xx_issue_tmf(char *name, uint32_t type, struct fc_port *fcport,
  2099. unsigned int l, int tag)
  2100. {
  2101. int rval, rval2;
  2102. struct tsk_mgmt_cmd *tsk;
  2103. struct sts_entry_24xx *sts;
  2104. dma_addr_t tsk_dma;
  2105. scsi_qla_host_t *vha;
  2106. struct qla_hw_data *ha;
  2107. struct req_que *req;
  2108. struct rsp_que *rsp;
  2109. vha = fcport->vha;
  2110. ha = vha->hw;
  2111. req = vha->req;
  2112. ql_dbg(ql_dbg_mbx, vha, 0x1092, "Entered %s.\n", __func__);
  2113. if (ha->flags.cpu_affinity_enabled)
  2114. rsp = ha->rsp_q_map[tag + 1];
  2115. else
  2116. rsp = req->rsp;
  2117. tsk = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &tsk_dma);
  2118. if (tsk == NULL) {
  2119. ql_log(ql_log_warn, vha, 0x1093,
  2120. "Failed to allocate task management IOCB.\n");
  2121. return QLA_MEMORY_ALLOC_FAILED;
  2122. }
  2123. memset(tsk, 0, sizeof(struct tsk_mgmt_cmd));
  2124. tsk->p.tsk.entry_type = TSK_MGMT_IOCB_TYPE;
  2125. tsk->p.tsk.entry_count = 1;
  2126. tsk->p.tsk.handle = MAKE_HANDLE(req->id, tsk->p.tsk.handle);
  2127. tsk->p.tsk.nport_handle = cpu_to_le16(fcport->loop_id);
  2128. tsk->p.tsk.timeout = cpu_to_le16(ha->r_a_tov / 10 * 2);
  2129. tsk->p.tsk.control_flags = cpu_to_le32(type);
  2130. tsk->p.tsk.port_id[0] = fcport->d_id.b.al_pa;
  2131. tsk->p.tsk.port_id[1] = fcport->d_id.b.area;
  2132. tsk->p.tsk.port_id[2] = fcport->d_id.b.domain;
  2133. tsk->p.tsk.vp_index = fcport->vp_idx;
  2134. if (type == TCF_LUN_RESET) {
  2135. int_to_scsilun(l, &tsk->p.tsk.lun);
  2136. host_to_fcp_swap((uint8_t *)&tsk->p.tsk.lun,
  2137. sizeof(tsk->p.tsk.lun));
  2138. }
  2139. sts = &tsk->p.sts;
  2140. rval = qla2x00_issue_iocb(vha, tsk, tsk_dma, 0);
  2141. if (rval != QLA_SUCCESS) {
  2142. ql_dbg(ql_dbg_mbx, vha, 0x1094,
  2143. "Failed to issue %s reset IOCB (%x).\n", name, rval);
  2144. } else if (sts->entry_status != 0) {
  2145. ql_dbg(ql_dbg_mbx, vha, 0x1095,
  2146. "Failed to complete IOCB -- error status (%x).\n",
  2147. sts->entry_status);
  2148. rval = QLA_FUNCTION_FAILED;
  2149. } else if (sts->comp_status !=
  2150. __constant_cpu_to_le16(CS_COMPLETE)) {
  2151. ql_dbg(ql_dbg_mbx, vha, 0x1096,
  2152. "Failed to complete IOCB -- completion status (%x).\n",
  2153. le16_to_cpu(sts->comp_status));
  2154. rval = QLA_FUNCTION_FAILED;
  2155. } else if (le16_to_cpu(sts->scsi_status) &
  2156. SS_RESPONSE_INFO_LEN_VALID) {
  2157. if (le32_to_cpu(sts->rsp_data_len) < 4) {
  2158. ql_dbg(ql_dbg_mbx, vha, 0x1097,
  2159. "Ignoring inconsistent data length -- not enough "
  2160. "response info (%d).\n",
  2161. le32_to_cpu(sts->rsp_data_len));
  2162. } else if (sts->data[3]) {
  2163. ql_dbg(ql_dbg_mbx, vha, 0x1098,
  2164. "Failed to complete IOCB -- response (%x).\n",
  2165. sts->data[3]);
  2166. rval = QLA_FUNCTION_FAILED;
  2167. }
  2168. }
  2169. /* Issue marker IOCB. */
  2170. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, l,
  2171. type == TCF_LUN_RESET ? MK_SYNC_ID_LUN: MK_SYNC_ID);
  2172. if (rval2 != QLA_SUCCESS) {
  2173. ql_dbg(ql_dbg_mbx, vha, 0x1099,
  2174. "Failed to issue marker IOCB (%x).\n", rval2);
  2175. } else {
  2176. ql_dbg(ql_dbg_mbx, vha, 0x109a, "Done %s.\n", __func__);
  2177. }
  2178. dma_pool_free(ha->s_dma_pool, tsk, tsk_dma);
  2179. return rval;
  2180. }
  2181. int
  2182. qla24xx_abort_target(struct fc_port *fcport, unsigned int l, int tag)
  2183. {
  2184. struct qla_hw_data *ha = fcport->vha->hw;
  2185. if ((ql2xasynctmfenable) && IS_FWI2_CAPABLE(ha))
  2186. return qla2x00_async_tm_cmd(fcport, TCF_TARGET_RESET, l, tag);
  2187. return __qla24xx_issue_tmf("Target", TCF_TARGET_RESET, fcport, l, tag);
  2188. }
  2189. int
  2190. qla24xx_lun_reset(struct fc_port *fcport, unsigned int l, int tag)
  2191. {
  2192. struct qla_hw_data *ha = fcport->vha->hw;
  2193. if ((ql2xasynctmfenable) && IS_FWI2_CAPABLE(ha))
  2194. return qla2x00_async_tm_cmd(fcport, TCF_LUN_RESET, l, tag);
  2195. return __qla24xx_issue_tmf("Lun", TCF_LUN_RESET, fcport, l, tag);
  2196. }
  2197. int
  2198. qla2x00_system_error(scsi_qla_host_t *vha)
  2199. {
  2200. int rval;
  2201. mbx_cmd_t mc;
  2202. mbx_cmd_t *mcp = &mc;
  2203. struct qla_hw_data *ha = vha->hw;
  2204. if (!IS_QLA23XX(ha) && !IS_FWI2_CAPABLE(ha))
  2205. return QLA_FUNCTION_FAILED;
  2206. ql_dbg(ql_dbg_mbx, vha, 0x109b, "Entered %s.\n", __func__);
  2207. mcp->mb[0] = MBC_GEN_SYSTEM_ERROR;
  2208. mcp->out_mb = MBX_0;
  2209. mcp->in_mb = MBX_0;
  2210. mcp->tov = 5;
  2211. mcp->flags = 0;
  2212. rval = qla2x00_mailbox_command(vha, mcp);
  2213. if (rval != QLA_SUCCESS) {
  2214. ql_dbg(ql_dbg_mbx, vha, 0x109c, "Failed=%x.\n", rval);
  2215. } else {
  2216. ql_dbg(ql_dbg_mbx, vha, 0x109d, "Done %s.\n", __func__);
  2217. }
  2218. return rval;
  2219. }
  2220. /**
  2221. * qla2x00_set_serdes_params() -
  2222. * @ha: HA context
  2223. *
  2224. * Returns
  2225. */
  2226. int
  2227. qla2x00_set_serdes_params(scsi_qla_host_t *vha, uint16_t sw_em_1g,
  2228. uint16_t sw_em_2g, uint16_t sw_em_4g)
  2229. {
  2230. int rval;
  2231. mbx_cmd_t mc;
  2232. mbx_cmd_t *mcp = &mc;
  2233. ql_dbg(ql_dbg_mbx, vha, 0x109e, "Entered %s.\n", __func__);
  2234. mcp->mb[0] = MBC_SERDES_PARAMS;
  2235. mcp->mb[1] = BIT_0;
  2236. mcp->mb[2] = sw_em_1g | BIT_15;
  2237. mcp->mb[3] = sw_em_2g | BIT_15;
  2238. mcp->mb[4] = sw_em_4g | BIT_15;
  2239. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2240. mcp->in_mb = MBX_0;
  2241. mcp->tov = MBX_TOV_SECONDS;
  2242. mcp->flags = 0;
  2243. rval = qla2x00_mailbox_command(vha, mcp);
  2244. if (rval != QLA_SUCCESS) {
  2245. /*EMPTY*/
  2246. ql_dbg(ql_dbg_mbx, vha, 0x109f,
  2247. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2248. } else {
  2249. /*EMPTY*/
  2250. ql_dbg(ql_dbg_mbx, vha, 0x10a0, "Done %s.\n", __func__);
  2251. }
  2252. return rval;
  2253. }
  2254. int
  2255. qla2x00_stop_firmware(scsi_qla_host_t *vha)
  2256. {
  2257. int rval;
  2258. mbx_cmd_t mc;
  2259. mbx_cmd_t *mcp = &mc;
  2260. if (!IS_FWI2_CAPABLE(vha->hw))
  2261. return QLA_FUNCTION_FAILED;
  2262. ql_dbg(ql_dbg_mbx, vha, 0x10a1, "Entered %s.\n", __func__);
  2263. mcp->mb[0] = MBC_STOP_FIRMWARE;
  2264. mcp->out_mb = MBX_0;
  2265. mcp->in_mb = MBX_0;
  2266. mcp->tov = 5;
  2267. mcp->flags = 0;
  2268. rval = qla2x00_mailbox_command(vha, mcp);
  2269. if (rval != QLA_SUCCESS) {
  2270. ql_dbg(ql_dbg_mbx, vha, 0x10a2, "Failed=%x.\n", rval);
  2271. if (mcp->mb[0] == MBS_INVALID_COMMAND)
  2272. rval = QLA_INVALID_COMMAND;
  2273. } else {
  2274. ql_dbg(ql_dbg_mbx, vha, 0x10a3, "Done %s.\n", __func__);
  2275. }
  2276. return rval;
  2277. }
  2278. int
  2279. qla2x00_enable_eft_trace(scsi_qla_host_t *vha, dma_addr_t eft_dma,
  2280. uint16_t buffers)
  2281. {
  2282. int rval;
  2283. mbx_cmd_t mc;
  2284. mbx_cmd_t *mcp = &mc;
  2285. ql_dbg(ql_dbg_mbx, vha, 0x10a4, "Entered %s.\n", __func__);
  2286. if (!IS_FWI2_CAPABLE(vha->hw))
  2287. return QLA_FUNCTION_FAILED;
  2288. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2289. return QLA_FUNCTION_FAILED;
  2290. mcp->mb[0] = MBC_TRACE_CONTROL;
  2291. mcp->mb[1] = TC_EFT_ENABLE;
  2292. mcp->mb[2] = LSW(eft_dma);
  2293. mcp->mb[3] = MSW(eft_dma);
  2294. mcp->mb[4] = LSW(MSD(eft_dma));
  2295. mcp->mb[5] = MSW(MSD(eft_dma));
  2296. mcp->mb[6] = buffers;
  2297. mcp->mb[7] = TC_AEN_DISABLE;
  2298. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2299. mcp->in_mb = MBX_1|MBX_0;
  2300. mcp->tov = MBX_TOV_SECONDS;
  2301. mcp->flags = 0;
  2302. rval = qla2x00_mailbox_command(vha, mcp);
  2303. if (rval != QLA_SUCCESS) {
  2304. ql_dbg(ql_dbg_mbx, vha, 0x10a5,
  2305. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2306. rval, mcp->mb[0], mcp->mb[1]);
  2307. } else {
  2308. ql_dbg(ql_dbg_mbx, vha, 0x10a6, "Done %s.\n", __func__);
  2309. }
  2310. return rval;
  2311. }
  2312. int
  2313. qla2x00_disable_eft_trace(scsi_qla_host_t *vha)
  2314. {
  2315. int rval;
  2316. mbx_cmd_t mc;
  2317. mbx_cmd_t *mcp = &mc;
  2318. ql_dbg(ql_dbg_mbx, vha, 0x10a7, "Entered %s.\n", __func__);
  2319. if (!IS_FWI2_CAPABLE(vha->hw))
  2320. return QLA_FUNCTION_FAILED;
  2321. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2322. return QLA_FUNCTION_FAILED;
  2323. mcp->mb[0] = MBC_TRACE_CONTROL;
  2324. mcp->mb[1] = TC_EFT_DISABLE;
  2325. mcp->out_mb = MBX_1|MBX_0;
  2326. mcp->in_mb = MBX_1|MBX_0;
  2327. mcp->tov = MBX_TOV_SECONDS;
  2328. mcp->flags = 0;
  2329. rval = qla2x00_mailbox_command(vha, mcp);
  2330. if (rval != QLA_SUCCESS) {
  2331. ql_dbg(ql_dbg_mbx, vha, 0x10a8,
  2332. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2333. rval, mcp->mb[0], mcp->mb[1]);
  2334. } else {
  2335. ql_dbg(ql_dbg_mbx, vha, 0x10a9, "Done %s.\n", __func__);
  2336. }
  2337. return rval;
  2338. }
  2339. int
  2340. qla2x00_enable_fce_trace(scsi_qla_host_t *vha, dma_addr_t fce_dma,
  2341. uint16_t buffers, uint16_t *mb, uint32_t *dwords)
  2342. {
  2343. int rval;
  2344. mbx_cmd_t mc;
  2345. mbx_cmd_t *mcp = &mc;
  2346. ql_dbg(ql_dbg_mbx, vha, 0x10aa, "Entered %s.\n", __func__);
  2347. if (!IS_QLA25XX(vha->hw) && !IS_QLA81XX(vha->hw))
  2348. return QLA_FUNCTION_FAILED;
  2349. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2350. return QLA_FUNCTION_FAILED;
  2351. mcp->mb[0] = MBC_TRACE_CONTROL;
  2352. mcp->mb[1] = TC_FCE_ENABLE;
  2353. mcp->mb[2] = LSW(fce_dma);
  2354. mcp->mb[3] = MSW(fce_dma);
  2355. mcp->mb[4] = LSW(MSD(fce_dma));
  2356. mcp->mb[5] = MSW(MSD(fce_dma));
  2357. mcp->mb[6] = buffers;
  2358. mcp->mb[7] = TC_AEN_DISABLE;
  2359. mcp->mb[8] = 0;
  2360. mcp->mb[9] = TC_FCE_DEFAULT_RX_SIZE;
  2361. mcp->mb[10] = TC_FCE_DEFAULT_TX_SIZE;
  2362. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|
  2363. MBX_1|MBX_0;
  2364. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2365. mcp->tov = MBX_TOV_SECONDS;
  2366. mcp->flags = 0;
  2367. rval = qla2x00_mailbox_command(vha, mcp);
  2368. if (rval != QLA_SUCCESS) {
  2369. ql_dbg(ql_dbg_mbx, vha, 0x10ab,
  2370. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2371. rval, mcp->mb[0], mcp->mb[1]);
  2372. } else {
  2373. ql_dbg(ql_dbg_mbx, vha, 0x10ac, "Done %s.\n", __func__);
  2374. if (mb)
  2375. memcpy(mb, mcp->mb, 8 * sizeof(*mb));
  2376. if (dwords)
  2377. *dwords = buffers;
  2378. }
  2379. return rval;
  2380. }
  2381. int
  2382. qla2x00_disable_fce_trace(scsi_qla_host_t *vha, uint64_t *wr, uint64_t *rd)
  2383. {
  2384. int rval;
  2385. mbx_cmd_t mc;
  2386. mbx_cmd_t *mcp = &mc;
  2387. ql_dbg(ql_dbg_mbx, vha, 0x10ad, "Entered %s.\n", __func__);
  2388. if (!IS_FWI2_CAPABLE(vha->hw))
  2389. return QLA_FUNCTION_FAILED;
  2390. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2391. return QLA_FUNCTION_FAILED;
  2392. mcp->mb[0] = MBC_TRACE_CONTROL;
  2393. mcp->mb[1] = TC_FCE_DISABLE;
  2394. mcp->mb[2] = TC_FCE_DISABLE_TRACE;
  2395. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  2396. mcp->in_mb = MBX_9|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|
  2397. MBX_1|MBX_0;
  2398. mcp->tov = MBX_TOV_SECONDS;
  2399. mcp->flags = 0;
  2400. rval = qla2x00_mailbox_command(vha, mcp);
  2401. if (rval != QLA_SUCCESS) {
  2402. ql_dbg(ql_dbg_mbx, vha, 0x10ae,
  2403. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2404. rval, mcp->mb[0], mcp->mb[1]);
  2405. } else {
  2406. ql_dbg(ql_dbg_mbx, vha, 0x10af, "Done %s.\n", __func__);
  2407. if (wr)
  2408. *wr = (uint64_t) mcp->mb[5] << 48 |
  2409. (uint64_t) mcp->mb[4] << 32 |
  2410. (uint64_t) mcp->mb[3] << 16 |
  2411. (uint64_t) mcp->mb[2];
  2412. if (rd)
  2413. *rd = (uint64_t) mcp->mb[9] << 48 |
  2414. (uint64_t) mcp->mb[8] << 32 |
  2415. (uint64_t) mcp->mb[7] << 16 |
  2416. (uint64_t) mcp->mb[6];
  2417. }
  2418. return rval;
  2419. }
  2420. int
  2421. qla2x00_get_idma_speed(scsi_qla_host_t *vha, uint16_t loop_id,
  2422. uint16_t *port_speed, uint16_t *mb)
  2423. {
  2424. int rval;
  2425. mbx_cmd_t mc;
  2426. mbx_cmd_t *mcp = &mc;
  2427. ql_dbg(ql_dbg_mbx, vha, 0x10b0, "Entered %s.\n", __func__);
  2428. if (!IS_IIDMA_CAPABLE(vha->hw))
  2429. return QLA_FUNCTION_FAILED;
  2430. mcp->mb[0] = MBC_PORT_PARAMS;
  2431. mcp->mb[1] = loop_id;
  2432. mcp->mb[2] = mcp->mb[3] = 0;
  2433. mcp->mb[9] = vha->vp_idx;
  2434. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  2435. mcp->in_mb = MBX_3|MBX_1|MBX_0;
  2436. mcp->tov = MBX_TOV_SECONDS;
  2437. mcp->flags = 0;
  2438. rval = qla2x00_mailbox_command(vha, mcp);
  2439. /* Return mailbox statuses. */
  2440. if (mb != NULL) {
  2441. mb[0] = mcp->mb[0];
  2442. mb[1] = mcp->mb[1];
  2443. mb[3] = mcp->mb[3];
  2444. }
  2445. if (rval != QLA_SUCCESS) {
  2446. ql_dbg(ql_dbg_mbx, vha, 0x10b1, "Failed=%x.\n", rval);
  2447. } else {
  2448. ql_dbg(ql_dbg_mbx, vha, 0x10b2, "Done %s.\n", __func__);
  2449. if (port_speed)
  2450. *port_speed = mcp->mb[3];
  2451. }
  2452. return rval;
  2453. }
  2454. int
  2455. qla2x00_set_idma_speed(scsi_qla_host_t *vha, uint16_t loop_id,
  2456. uint16_t port_speed, uint16_t *mb)
  2457. {
  2458. int rval;
  2459. mbx_cmd_t mc;
  2460. mbx_cmd_t *mcp = &mc;
  2461. ql_dbg(ql_dbg_mbx, vha, 0x10b3, "Entered %s.\n", __func__);
  2462. if (!IS_IIDMA_CAPABLE(vha->hw))
  2463. return QLA_FUNCTION_FAILED;
  2464. mcp->mb[0] = MBC_PORT_PARAMS;
  2465. mcp->mb[1] = loop_id;
  2466. mcp->mb[2] = BIT_0;
  2467. if (IS_QLA8XXX_TYPE(vha->hw))
  2468. mcp->mb[3] = port_speed & (BIT_5|BIT_4|BIT_3|BIT_2|BIT_1|BIT_0);
  2469. else
  2470. mcp->mb[3] = port_speed & (BIT_2|BIT_1|BIT_0);
  2471. mcp->mb[9] = vha->vp_idx;
  2472. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  2473. mcp->in_mb = MBX_3|MBX_1|MBX_0;
  2474. mcp->tov = MBX_TOV_SECONDS;
  2475. mcp->flags = 0;
  2476. rval = qla2x00_mailbox_command(vha, mcp);
  2477. /* Return mailbox statuses. */
  2478. if (mb != NULL) {
  2479. mb[0] = mcp->mb[0];
  2480. mb[1] = mcp->mb[1];
  2481. mb[3] = mcp->mb[3];
  2482. }
  2483. if (rval != QLA_SUCCESS) {
  2484. ql_dbg(ql_dbg_mbx, vha, 0x10b4, "Failed=%x.\n", rval);
  2485. } else {
  2486. ql_dbg(ql_dbg_mbx, vha, 0x10b5, "Done %s.\n", __func__);
  2487. }
  2488. return rval;
  2489. }
  2490. void
  2491. qla24xx_report_id_acquisition(scsi_qla_host_t *vha,
  2492. struct vp_rpt_id_entry_24xx *rptid_entry)
  2493. {
  2494. uint8_t vp_idx;
  2495. uint16_t stat = le16_to_cpu(rptid_entry->vp_idx);
  2496. struct qla_hw_data *ha = vha->hw;
  2497. scsi_qla_host_t *vp;
  2498. unsigned long flags;
  2499. ql_dbg(ql_dbg_mbx, vha, 0x10b6, "Entered %s.\n", __func__);
  2500. if (rptid_entry->entry_status != 0)
  2501. return;
  2502. if (rptid_entry->format == 0) {
  2503. ql_dbg(ql_dbg_mbx, vha, 0x10b7,
  2504. "Format 0 : Number of VPs setup %d, number of "
  2505. "VPs acquired %d.\n",
  2506. MSB(le16_to_cpu(rptid_entry->vp_count)),
  2507. LSB(le16_to_cpu(rptid_entry->vp_count)));
  2508. ql_dbg(ql_dbg_mbx, vha, 0x10b8,
  2509. "Primary port id %02x%02x%02x.\n",
  2510. rptid_entry->port_id[2], rptid_entry->port_id[1],
  2511. rptid_entry->port_id[0]);
  2512. } else if (rptid_entry->format == 1) {
  2513. vp_idx = LSB(stat);
  2514. ql_dbg(ql_dbg_mbx, vha, 0x10b9,
  2515. "Format 1: VP[%d] enabled - status %d - with "
  2516. "port id %02x%02x%02x.\n", vp_idx, MSB(stat),
  2517. rptid_entry->port_id[2], rptid_entry->port_id[1],
  2518. rptid_entry->port_id[0]);
  2519. vp = vha;
  2520. if (vp_idx == 0 && (MSB(stat) != 1))
  2521. goto reg_needed;
  2522. if (MSB(stat) == 1) {
  2523. ql_dbg(ql_dbg_mbx, vha, 0x10ba,
  2524. "Could not acquire ID for VP[%d].\n", vp_idx);
  2525. return;
  2526. }
  2527. spin_lock_irqsave(&ha->vport_slock, flags);
  2528. list_for_each_entry(vp, &ha->vp_list, list)
  2529. if (vp_idx == vp->vp_idx)
  2530. break;
  2531. spin_unlock_irqrestore(&ha->vport_slock, flags);
  2532. if (!vp)
  2533. return;
  2534. vp->d_id.b.domain = rptid_entry->port_id[2];
  2535. vp->d_id.b.area = rptid_entry->port_id[1];
  2536. vp->d_id.b.al_pa = rptid_entry->port_id[0];
  2537. /*
  2538. * Cannot configure here as we are still sitting on the
  2539. * response queue. Handle it in dpc context.
  2540. */
  2541. set_bit(VP_IDX_ACQUIRED, &vp->vp_flags);
  2542. reg_needed:
  2543. set_bit(REGISTER_FC4_NEEDED, &vp->dpc_flags);
  2544. set_bit(REGISTER_FDMI_NEEDED, &vp->dpc_flags);
  2545. set_bit(VP_DPC_NEEDED, &vha->dpc_flags);
  2546. qla2xxx_wake_dpc(vha);
  2547. }
  2548. }
  2549. /*
  2550. * qla24xx_modify_vp_config
  2551. * Change VP configuration for vha
  2552. *
  2553. * Input:
  2554. * vha = adapter block pointer.
  2555. *
  2556. * Returns:
  2557. * qla2xxx local function return status code.
  2558. *
  2559. * Context:
  2560. * Kernel context.
  2561. */
  2562. int
  2563. qla24xx_modify_vp_config(scsi_qla_host_t *vha)
  2564. {
  2565. int rval;
  2566. struct vp_config_entry_24xx *vpmod;
  2567. dma_addr_t vpmod_dma;
  2568. struct qla_hw_data *ha = vha->hw;
  2569. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  2570. /* This can be called by the parent */
  2571. ql_dbg(ql_dbg_mbx, vha, 0x10bb, "Entered %s.\n", __func__);
  2572. vpmod = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &vpmod_dma);
  2573. if (!vpmod) {
  2574. ql_log(ql_log_warn, vha, 0x10bc,
  2575. "Failed to allocate modify VP IOCB.\n");
  2576. return QLA_MEMORY_ALLOC_FAILED;
  2577. }
  2578. memset(vpmod, 0, sizeof(struct vp_config_entry_24xx));
  2579. vpmod->entry_type = VP_CONFIG_IOCB_TYPE;
  2580. vpmod->entry_count = 1;
  2581. vpmod->command = VCT_COMMAND_MOD_ENABLE_VPS;
  2582. vpmod->vp_count = 1;
  2583. vpmod->vp_index1 = vha->vp_idx;
  2584. vpmod->options_idx1 = BIT_3|BIT_4|BIT_5;
  2585. memcpy(vpmod->node_name_idx1, vha->node_name, WWN_SIZE);
  2586. memcpy(vpmod->port_name_idx1, vha->port_name, WWN_SIZE);
  2587. vpmod->entry_count = 1;
  2588. rval = qla2x00_issue_iocb(base_vha, vpmod, vpmod_dma, 0);
  2589. if (rval != QLA_SUCCESS) {
  2590. ql_dbg(ql_dbg_mbx, vha, 0x10bd,
  2591. "Failed to issue VP config IOCB (%x).\n", rval);
  2592. } else if (vpmod->comp_status != 0) {
  2593. ql_dbg(ql_dbg_mbx, vha, 0x10be,
  2594. "Failed to complete IOCB -- error status (%x).\n",
  2595. vpmod->comp_status);
  2596. rval = QLA_FUNCTION_FAILED;
  2597. } else if (vpmod->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  2598. ql_dbg(ql_dbg_mbx, vha, 0x10bf,
  2599. "Failed to complete IOCB -- completion status (%x).\n",
  2600. le16_to_cpu(vpmod->comp_status));
  2601. rval = QLA_FUNCTION_FAILED;
  2602. } else {
  2603. /* EMPTY */
  2604. ql_dbg(ql_dbg_mbx, vha, 0x10c0, "Done %s.\n", __func__);
  2605. fc_vport_set_state(vha->fc_vport, FC_VPORT_INITIALIZING);
  2606. }
  2607. dma_pool_free(ha->s_dma_pool, vpmod, vpmod_dma);
  2608. return rval;
  2609. }
  2610. /*
  2611. * qla24xx_control_vp
  2612. * Enable a virtual port for given host
  2613. *
  2614. * Input:
  2615. * ha = adapter block pointer.
  2616. * vhba = virtual adapter (unused)
  2617. * index = index number for enabled VP
  2618. *
  2619. * Returns:
  2620. * qla2xxx local function return status code.
  2621. *
  2622. * Context:
  2623. * Kernel context.
  2624. */
  2625. int
  2626. qla24xx_control_vp(scsi_qla_host_t *vha, int cmd)
  2627. {
  2628. int rval;
  2629. int map, pos;
  2630. struct vp_ctrl_entry_24xx *vce;
  2631. dma_addr_t vce_dma;
  2632. struct qla_hw_data *ha = vha->hw;
  2633. int vp_index = vha->vp_idx;
  2634. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  2635. ql_dbg(ql_dbg_mbx, vha, 0x10c1,
  2636. "Entered %s enabling index %d.\n", __func__, vp_index);
  2637. if (vp_index == 0 || vp_index >= ha->max_npiv_vports)
  2638. return QLA_PARAMETER_ERROR;
  2639. vce = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &vce_dma);
  2640. if (!vce) {
  2641. ql_log(ql_log_warn, vha, 0x10c2,
  2642. "Failed to allocate VP control IOCB.\n");
  2643. return QLA_MEMORY_ALLOC_FAILED;
  2644. }
  2645. memset(vce, 0, sizeof(struct vp_ctrl_entry_24xx));
  2646. vce->entry_type = VP_CTRL_IOCB_TYPE;
  2647. vce->entry_count = 1;
  2648. vce->command = cpu_to_le16(cmd);
  2649. vce->vp_count = __constant_cpu_to_le16(1);
  2650. /* index map in firmware starts with 1; decrement index
  2651. * this is ok as we never use index 0
  2652. */
  2653. map = (vp_index - 1) / 8;
  2654. pos = (vp_index - 1) & 7;
  2655. mutex_lock(&ha->vport_lock);
  2656. vce->vp_idx_map[map] |= 1 << pos;
  2657. mutex_unlock(&ha->vport_lock);
  2658. rval = qla2x00_issue_iocb(base_vha, vce, vce_dma, 0);
  2659. if (rval != QLA_SUCCESS) {
  2660. ql_dbg(ql_dbg_mbx, vha, 0x10c3,
  2661. "Failed to issue VP control IOCB (%x).\n", rval);
  2662. } else if (vce->entry_status != 0) {
  2663. ql_dbg(ql_dbg_mbx, vha, 0x10c4,
  2664. "Failed to complete IOCB -- error status (%x).\n",
  2665. vce->entry_status);
  2666. rval = QLA_FUNCTION_FAILED;
  2667. } else if (vce->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  2668. ql_dbg(ql_dbg_mbx, vha, 0x10c5,
  2669. "Failed to complet IOCB -- completion status (%x).\n",
  2670. le16_to_cpu(vce->comp_status));
  2671. rval = QLA_FUNCTION_FAILED;
  2672. } else {
  2673. ql_dbg(ql_dbg_mbx, vha, 0x10c6, "Done %s.\n", __func__);
  2674. }
  2675. dma_pool_free(ha->s_dma_pool, vce, vce_dma);
  2676. return rval;
  2677. }
  2678. /*
  2679. * qla2x00_send_change_request
  2680. * Receive or disable RSCN request from fabric controller
  2681. *
  2682. * Input:
  2683. * ha = adapter block pointer
  2684. * format = registration format:
  2685. * 0 - Reserved
  2686. * 1 - Fabric detected registration
  2687. * 2 - N_port detected registration
  2688. * 3 - Full registration
  2689. * FF - clear registration
  2690. * vp_idx = Virtual port index
  2691. *
  2692. * Returns:
  2693. * qla2x00 local function return status code.
  2694. *
  2695. * Context:
  2696. * Kernel Context
  2697. */
  2698. int
  2699. qla2x00_send_change_request(scsi_qla_host_t *vha, uint16_t format,
  2700. uint16_t vp_idx)
  2701. {
  2702. int rval;
  2703. mbx_cmd_t mc;
  2704. mbx_cmd_t *mcp = &mc;
  2705. ql_dbg(ql_dbg_mbx, vha, 0x10c7, "Entered %s.\n", __func__);
  2706. /*
  2707. * This command is implicitly executed by firmware during login for the
  2708. * physical hosts
  2709. */
  2710. if (vp_idx == 0)
  2711. return QLA_FUNCTION_FAILED;
  2712. mcp->mb[0] = MBC_SEND_CHANGE_REQUEST;
  2713. mcp->mb[1] = format;
  2714. mcp->mb[9] = vp_idx;
  2715. mcp->out_mb = MBX_9|MBX_1|MBX_0;
  2716. mcp->in_mb = MBX_0|MBX_1;
  2717. mcp->tov = MBX_TOV_SECONDS;
  2718. mcp->flags = 0;
  2719. rval = qla2x00_mailbox_command(vha, mcp);
  2720. if (rval == QLA_SUCCESS) {
  2721. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  2722. rval = BIT_1;
  2723. }
  2724. } else
  2725. rval = BIT_1;
  2726. return rval;
  2727. }
  2728. int
  2729. qla2x00_dump_ram(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t addr,
  2730. uint32_t size)
  2731. {
  2732. int rval;
  2733. mbx_cmd_t mc;
  2734. mbx_cmd_t *mcp = &mc;
  2735. ql_dbg(ql_dbg_mbx, vha, 0x1009, "Entered %s.\n", __func__);
  2736. if (MSW(addr) || IS_FWI2_CAPABLE(vha->hw)) {
  2737. mcp->mb[0] = MBC_DUMP_RISC_RAM_EXTENDED;
  2738. mcp->mb[8] = MSW(addr);
  2739. mcp->out_mb = MBX_8|MBX_0;
  2740. } else {
  2741. mcp->mb[0] = MBC_DUMP_RISC_RAM;
  2742. mcp->out_mb = MBX_0;
  2743. }
  2744. mcp->mb[1] = LSW(addr);
  2745. mcp->mb[2] = MSW(req_dma);
  2746. mcp->mb[3] = LSW(req_dma);
  2747. mcp->mb[6] = MSW(MSD(req_dma));
  2748. mcp->mb[7] = LSW(MSD(req_dma));
  2749. mcp->out_mb |= MBX_7|MBX_6|MBX_3|MBX_2|MBX_1;
  2750. if (IS_FWI2_CAPABLE(vha->hw)) {
  2751. mcp->mb[4] = MSW(size);
  2752. mcp->mb[5] = LSW(size);
  2753. mcp->out_mb |= MBX_5|MBX_4;
  2754. } else {
  2755. mcp->mb[4] = LSW(size);
  2756. mcp->out_mb |= MBX_4;
  2757. }
  2758. mcp->in_mb = MBX_0;
  2759. mcp->tov = MBX_TOV_SECONDS;
  2760. mcp->flags = 0;
  2761. rval = qla2x00_mailbox_command(vha, mcp);
  2762. if (rval != QLA_SUCCESS) {
  2763. ql_dbg(ql_dbg_mbx, vha, 0x1008,
  2764. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2765. } else {
  2766. ql_dbg(ql_dbg_mbx, vha, 0x1007, "Done %s.\n", __func__);
  2767. }
  2768. return rval;
  2769. }
  2770. /* 84XX Support **************************************************************/
  2771. struct cs84xx_mgmt_cmd {
  2772. union {
  2773. struct verify_chip_entry_84xx req;
  2774. struct verify_chip_rsp_84xx rsp;
  2775. } p;
  2776. };
  2777. int
  2778. qla84xx_verify_chip(struct scsi_qla_host *vha, uint16_t *status)
  2779. {
  2780. int rval, retry;
  2781. struct cs84xx_mgmt_cmd *mn;
  2782. dma_addr_t mn_dma;
  2783. uint16_t options;
  2784. unsigned long flags;
  2785. struct qla_hw_data *ha = vha->hw;
  2786. ql_dbg(ql_dbg_mbx, vha, 0x10c8, "Entered %s.\n", __func__);
  2787. mn = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &mn_dma);
  2788. if (mn == NULL) {
  2789. return QLA_MEMORY_ALLOC_FAILED;
  2790. }
  2791. /* Force Update? */
  2792. options = ha->cs84xx->fw_update ? VCO_FORCE_UPDATE : 0;
  2793. /* Diagnostic firmware? */
  2794. /* options |= MENLO_DIAG_FW; */
  2795. /* We update the firmware with only one data sequence. */
  2796. options |= VCO_END_OF_DATA;
  2797. do {
  2798. retry = 0;
  2799. memset(mn, 0, sizeof(*mn));
  2800. mn->p.req.entry_type = VERIFY_CHIP_IOCB_TYPE;
  2801. mn->p.req.entry_count = 1;
  2802. mn->p.req.options = cpu_to_le16(options);
  2803. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111c,
  2804. "Dump of Verify Request.\n");
  2805. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111e,
  2806. (uint8_t *)mn, sizeof(*mn));
  2807. rval = qla2x00_issue_iocb_timeout(vha, mn, mn_dma, 0, 120);
  2808. if (rval != QLA_SUCCESS) {
  2809. ql_dbg(ql_dbg_mbx, vha, 0x10cb,
  2810. "Failed to issue verify IOCB (%x).\n", rval);
  2811. goto verify_done;
  2812. }
  2813. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1110,
  2814. "Dump of Verify Response.\n");
  2815. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1118,
  2816. (uint8_t *)mn, sizeof(*mn));
  2817. status[0] = le16_to_cpu(mn->p.rsp.comp_status);
  2818. status[1] = status[0] == CS_VCS_CHIP_FAILURE ?
  2819. le16_to_cpu(mn->p.rsp.failure_code) : 0;
  2820. ql_dbg(ql_dbg_mbx, vha, 0x10ce,
  2821. "cs=%x fc=%x.\n", status[0], status[1]);
  2822. if (status[0] != CS_COMPLETE) {
  2823. rval = QLA_FUNCTION_FAILED;
  2824. if (!(options & VCO_DONT_UPDATE_FW)) {
  2825. ql_dbg(ql_dbg_mbx, vha, 0x10cf,
  2826. "Firmware update failed. Retrying "
  2827. "without update firmware.\n");
  2828. options |= VCO_DONT_UPDATE_FW;
  2829. options &= ~VCO_FORCE_UPDATE;
  2830. retry = 1;
  2831. }
  2832. } else {
  2833. ql_dbg(ql_dbg_mbx, vha, 0x10d0,
  2834. "Firmware updated to %x.\n",
  2835. le32_to_cpu(mn->p.rsp.fw_ver));
  2836. /* NOTE: we only update OP firmware. */
  2837. spin_lock_irqsave(&ha->cs84xx->access_lock, flags);
  2838. ha->cs84xx->op_fw_version =
  2839. le32_to_cpu(mn->p.rsp.fw_ver);
  2840. spin_unlock_irqrestore(&ha->cs84xx->access_lock,
  2841. flags);
  2842. }
  2843. } while (retry);
  2844. verify_done:
  2845. dma_pool_free(ha->s_dma_pool, mn, mn_dma);
  2846. if (rval != QLA_SUCCESS) {
  2847. ql_dbg(ql_dbg_mbx, vha, 0x10d1, "Failed=%x.\n", rval);
  2848. } else {
  2849. ql_dbg(ql_dbg_mbx, vha, 0x10d2, "Done %s.\n", __func__);
  2850. }
  2851. return rval;
  2852. }
  2853. int
  2854. qla25xx_init_req_que(struct scsi_qla_host *vha, struct req_que *req)
  2855. {
  2856. int rval;
  2857. unsigned long flags;
  2858. mbx_cmd_t mc;
  2859. mbx_cmd_t *mcp = &mc;
  2860. struct device_reg_25xxmq __iomem *reg;
  2861. struct qla_hw_data *ha = vha->hw;
  2862. ql_dbg(ql_dbg_mbx, vha, 0x10d3, "Entered %s.\n", __func__);
  2863. mcp->mb[0] = MBC_INITIALIZE_MULTIQ;
  2864. mcp->mb[1] = req->options;
  2865. mcp->mb[2] = MSW(LSD(req->dma));
  2866. mcp->mb[3] = LSW(LSD(req->dma));
  2867. mcp->mb[6] = MSW(MSD(req->dma));
  2868. mcp->mb[7] = LSW(MSD(req->dma));
  2869. mcp->mb[5] = req->length;
  2870. if (req->rsp)
  2871. mcp->mb[10] = req->rsp->id;
  2872. mcp->mb[12] = req->qos;
  2873. mcp->mb[11] = req->vp_idx;
  2874. mcp->mb[13] = req->rid;
  2875. reg = (struct device_reg_25xxmq *)((void *)(ha->mqiobase) +
  2876. QLA_QUE_PAGE * req->id);
  2877. mcp->mb[4] = req->id;
  2878. /* que in ptr index */
  2879. mcp->mb[8] = 0;
  2880. /* que out ptr index */
  2881. mcp->mb[9] = 0;
  2882. mcp->out_mb = MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|MBX_7|
  2883. MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2884. mcp->in_mb = MBX_0;
  2885. mcp->flags = MBX_DMA_OUT;
  2886. mcp->tov = 60;
  2887. spin_lock_irqsave(&ha->hardware_lock, flags);
  2888. if (!(req->options & BIT_0)) {
  2889. WRT_REG_DWORD(&reg->req_q_in, 0);
  2890. WRT_REG_DWORD(&reg->req_q_out, 0);
  2891. }
  2892. req->req_q_in = &reg->req_q_in;
  2893. req->req_q_out = &reg->req_q_out;
  2894. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2895. rval = qla2x00_mailbox_command(vha, mcp);
  2896. if (rval != QLA_SUCCESS) {
  2897. ql_dbg(ql_dbg_mbx, vha, 0x10d4,
  2898. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2899. } else {
  2900. ql_dbg(ql_dbg_mbx, vha, 0x10d5, "Done %s.\n", __func__);
  2901. }
  2902. return rval;
  2903. }
  2904. int
  2905. qla25xx_init_rsp_que(struct scsi_qla_host *vha, struct rsp_que *rsp)
  2906. {
  2907. int rval;
  2908. unsigned long flags;
  2909. mbx_cmd_t mc;
  2910. mbx_cmd_t *mcp = &mc;
  2911. struct device_reg_25xxmq __iomem *reg;
  2912. struct qla_hw_data *ha = vha->hw;
  2913. ql_dbg(ql_dbg_mbx, vha, 0x10d6, "Entered %s.\n", __func__);
  2914. mcp->mb[0] = MBC_INITIALIZE_MULTIQ;
  2915. mcp->mb[1] = rsp->options;
  2916. mcp->mb[2] = MSW(LSD(rsp->dma));
  2917. mcp->mb[3] = LSW(LSD(rsp->dma));
  2918. mcp->mb[6] = MSW(MSD(rsp->dma));
  2919. mcp->mb[7] = LSW(MSD(rsp->dma));
  2920. mcp->mb[5] = rsp->length;
  2921. mcp->mb[14] = rsp->msix->entry;
  2922. mcp->mb[13] = rsp->rid;
  2923. reg = (struct device_reg_25xxmq *)((void *)(ha->mqiobase) +
  2924. QLA_QUE_PAGE * rsp->id);
  2925. mcp->mb[4] = rsp->id;
  2926. /* que in ptr index */
  2927. mcp->mb[8] = 0;
  2928. /* que out ptr index */
  2929. mcp->mb[9] = 0;
  2930. mcp->out_mb = MBX_14|MBX_13|MBX_9|MBX_8|MBX_7
  2931. |MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2932. mcp->in_mb = MBX_0;
  2933. mcp->flags = MBX_DMA_OUT;
  2934. mcp->tov = 60;
  2935. spin_lock_irqsave(&ha->hardware_lock, flags);
  2936. if (!(rsp->options & BIT_0)) {
  2937. WRT_REG_DWORD(&reg->rsp_q_out, 0);
  2938. WRT_REG_DWORD(&reg->rsp_q_in, 0);
  2939. }
  2940. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2941. rval = qla2x00_mailbox_command(vha, mcp);
  2942. if (rval != QLA_SUCCESS) {
  2943. ql_dbg(ql_dbg_mbx, vha, 0x10d7,
  2944. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2945. } else {
  2946. ql_dbg(ql_dbg_mbx, vha, 0x10d8, "Done %s.\n", __func__);
  2947. }
  2948. return rval;
  2949. }
  2950. int
  2951. qla81xx_idc_ack(scsi_qla_host_t *vha, uint16_t *mb)
  2952. {
  2953. int rval;
  2954. mbx_cmd_t mc;
  2955. mbx_cmd_t *mcp = &mc;
  2956. ql_dbg(ql_dbg_mbx, vha, 0x10d9, "Entered %s.\n", __func__);
  2957. mcp->mb[0] = MBC_IDC_ACK;
  2958. memcpy(&mcp->mb[1], mb, QLA_IDC_ACK_REGS * sizeof(uint16_t));
  2959. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2960. mcp->in_mb = MBX_0;
  2961. mcp->tov = MBX_TOV_SECONDS;
  2962. mcp->flags = 0;
  2963. rval = qla2x00_mailbox_command(vha, mcp);
  2964. if (rval != QLA_SUCCESS) {
  2965. ql_dbg(ql_dbg_mbx, vha, 0x10da,
  2966. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2967. } else {
  2968. ql_dbg(ql_dbg_mbx, vha, 0x10db, "Done %s.\n", __func__);
  2969. }
  2970. return rval;
  2971. }
  2972. int
  2973. qla81xx_fac_get_sector_size(scsi_qla_host_t *vha, uint32_t *sector_size)
  2974. {
  2975. int rval;
  2976. mbx_cmd_t mc;
  2977. mbx_cmd_t *mcp = &mc;
  2978. ql_dbg(ql_dbg_mbx, vha, 0x10dc, "Entered %s.\n", __func__);
  2979. if (!IS_QLA81XX(vha->hw))
  2980. return QLA_FUNCTION_FAILED;
  2981. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  2982. mcp->mb[1] = FAC_OPT_CMD_GET_SECTOR_SIZE;
  2983. mcp->out_mb = MBX_1|MBX_0;
  2984. mcp->in_mb = MBX_1|MBX_0;
  2985. mcp->tov = MBX_TOV_SECONDS;
  2986. mcp->flags = 0;
  2987. rval = qla2x00_mailbox_command(vha, mcp);
  2988. if (rval != QLA_SUCCESS) {
  2989. ql_dbg(ql_dbg_mbx, vha, 0x10dd,
  2990. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2991. rval, mcp->mb[0], mcp->mb[1]);
  2992. } else {
  2993. ql_dbg(ql_dbg_mbx, vha, 0x10de, "Done %s.\n", __func__);
  2994. *sector_size = mcp->mb[1];
  2995. }
  2996. return rval;
  2997. }
  2998. int
  2999. qla81xx_fac_do_write_enable(scsi_qla_host_t *vha, int enable)
  3000. {
  3001. int rval;
  3002. mbx_cmd_t mc;
  3003. mbx_cmd_t *mcp = &mc;
  3004. if (!IS_QLA81XX(vha->hw))
  3005. return QLA_FUNCTION_FAILED;
  3006. ql_dbg(ql_dbg_mbx, vha, 0x10df, "Entered %s.\n", __func__);
  3007. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3008. mcp->mb[1] = enable ? FAC_OPT_CMD_WRITE_ENABLE :
  3009. FAC_OPT_CMD_WRITE_PROTECT;
  3010. mcp->out_mb = MBX_1|MBX_0;
  3011. mcp->in_mb = MBX_1|MBX_0;
  3012. mcp->tov = MBX_TOV_SECONDS;
  3013. mcp->flags = 0;
  3014. rval = qla2x00_mailbox_command(vha, mcp);
  3015. if (rval != QLA_SUCCESS) {
  3016. ql_dbg(ql_dbg_mbx, vha, 0x10e0,
  3017. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3018. rval, mcp->mb[0], mcp->mb[1]);
  3019. } else {
  3020. ql_dbg(ql_dbg_mbx, vha, 0x10e1, "Done %s.\n", __func__);
  3021. }
  3022. return rval;
  3023. }
  3024. int
  3025. qla81xx_fac_erase_sector(scsi_qla_host_t *vha, uint32_t start, uint32_t finish)
  3026. {
  3027. int rval;
  3028. mbx_cmd_t mc;
  3029. mbx_cmd_t *mcp = &mc;
  3030. if (!IS_QLA81XX(vha->hw))
  3031. return QLA_FUNCTION_FAILED;
  3032. ql_dbg(ql_dbg_mbx, vha, 0x10e2, "Entered %s.\n", __func__);
  3033. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3034. mcp->mb[1] = FAC_OPT_CMD_ERASE_SECTOR;
  3035. mcp->mb[2] = LSW(start);
  3036. mcp->mb[3] = MSW(start);
  3037. mcp->mb[4] = LSW(finish);
  3038. mcp->mb[5] = MSW(finish);
  3039. mcp->out_mb = MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3040. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3041. mcp->tov = MBX_TOV_SECONDS;
  3042. mcp->flags = 0;
  3043. rval = qla2x00_mailbox_command(vha, mcp);
  3044. if (rval != QLA_SUCCESS) {
  3045. ql_dbg(ql_dbg_mbx, vha, 0x10e3,
  3046. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3047. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3048. } else {
  3049. ql_dbg(ql_dbg_mbx, vha, 0x10e4, "Done %s.\n", __func__);
  3050. }
  3051. return rval;
  3052. }
  3053. int
  3054. qla81xx_restart_mpi_firmware(scsi_qla_host_t *vha)
  3055. {
  3056. int rval = 0;
  3057. mbx_cmd_t mc;
  3058. mbx_cmd_t *mcp = &mc;
  3059. ql_dbg(ql_dbg_mbx, vha, 0x10e5, "Entered %s.\n", __func__);
  3060. mcp->mb[0] = MBC_RESTART_MPI_FW;
  3061. mcp->out_mb = MBX_0;
  3062. mcp->in_mb = MBX_0|MBX_1;
  3063. mcp->tov = MBX_TOV_SECONDS;
  3064. mcp->flags = 0;
  3065. rval = qla2x00_mailbox_command(vha, mcp);
  3066. if (rval != QLA_SUCCESS) {
  3067. ql_dbg(ql_dbg_mbx, vha, 0x10e6,
  3068. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3069. rval, mcp->mb[0], mcp->mb[1]);
  3070. } else {
  3071. ql_dbg(ql_dbg_mbx, vha, 0x10e7, "Done %s.\n", __func__);
  3072. }
  3073. return rval;
  3074. }
  3075. int
  3076. qla2x00_read_sfp(scsi_qla_host_t *vha, dma_addr_t sfp_dma, uint8_t *sfp,
  3077. uint16_t dev, uint16_t off, uint16_t len, uint16_t opt)
  3078. {
  3079. int rval;
  3080. mbx_cmd_t mc;
  3081. mbx_cmd_t *mcp = &mc;
  3082. struct qla_hw_data *ha = vha->hw;
  3083. ql_dbg(ql_dbg_mbx, vha, 0x10e8, "Entered %s.\n", __func__);
  3084. if (!IS_FWI2_CAPABLE(ha))
  3085. return QLA_FUNCTION_FAILED;
  3086. if (len == 1)
  3087. opt |= BIT_0;
  3088. mcp->mb[0] = MBC_READ_SFP;
  3089. mcp->mb[1] = dev;
  3090. mcp->mb[2] = MSW(sfp_dma);
  3091. mcp->mb[3] = LSW(sfp_dma);
  3092. mcp->mb[6] = MSW(MSD(sfp_dma));
  3093. mcp->mb[7] = LSW(MSD(sfp_dma));
  3094. mcp->mb[8] = len;
  3095. mcp->mb[9] = off;
  3096. mcp->mb[10] = opt;
  3097. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3098. mcp->in_mb = MBX_1|MBX_0;
  3099. mcp->tov = MBX_TOV_SECONDS;
  3100. mcp->flags = 0;
  3101. rval = qla2x00_mailbox_command(vha, mcp);
  3102. if (opt & BIT_0)
  3103. *sfp = mcp->mb[1];
  3104. if (rval != QLA_SUCCESS) {
  3105. ql_dbg(ql_dbg_mbx, vha, 0x10e9,
  3106. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3107. } else {
  3108. ql_dbg(ql_dbg_mbx, vha, 0x10ea, "Done %s.\n", __func__);
  3109. }
  3110. return rval;
  3111. }
  3112. int
  3113. qla2x00_write_sfp(scsi_qla_host_t *vha, dma_addr_t sfp_dma, uint8_t *sfp,
  3114. uint16_t dev, uint16_t off, uint16_t len, uint16_t opt)
  3115. {
  3116. int rval;
  3117. mbx_cmd_t mc;
  3118. mbx_cmd_t *mcp = &mc;
  3119. struct qla_hw_data *ha = vha->hw;
  3120. ql_dbg(ql_dbg_mbx, vha, 0x10eb, "Entered %s.\n", __func__);
  3121. if (!IS_FWI2_CAPABLE(ha))
  3122. return QLA_FUNCTION_FAILED;
  3123. if (len == 1)
  3124. opt |= BIT_0;
  3125. if (opt & BIT_0)
  3126. len = *sfp;
  3127. mcp->mb[0] = MBC_WRITE_SFP;
  3128. mcp->mb[1] = dev;
  3129. mcp->mb[2] = MSW(sfp_dma);
  3130. mcp->mb[3] = LSW(sfp_dma);
  3131. mcp->mb[6] = MSW(MSD(sfp_dma));
  3132. mcp->mb[7] = LSW(MSD(sfp_dma));
  3133. mcp->mb[8] = len;
  3134. mcp->mb[9] = off;
  3135. mcp->mb[10] = opt;
  3136. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3137. mcp->in_mb = MBX_1|MBX_0;
  3138. mcp->tov = MBX_TOV_SECONDS;
  3139. mcp->flags = 0;
  3140. rval = qla2x00_mailbox_command(vha, mcp);
  3141. if (rval != QLA_SUCCESS) {
  3142. ql_dbg(ql_dbg_mbx, vha, 0x10ec,
  3143. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3144. } else {
  3145. ql_dbg(ql_dbg_mbx, vha, 0x10ed, "Done %s.\n", __func__);
  3146. }
  3147. return rval;
  3148. }
  3149. int
  3150. qla2x00_get_xgmac_stats(scsi_qla_host_t *vha, dma_addr_t stats_dma,
  3151. uint16_t size_in_bytes, uint16_t *actual_size)
  3152. {
  3153. int rval;
  3154. mbx_cmd_t mc;
  3155. mbx_cmd_t *mcp = &mc;
  3156. ql_dbg(ql_dbg_mbx, vha, 0x10ee, "Entered %s.\n", __func__);
  3157. if (!IS_QLA8XXX_TYPE(vha->hw))
  3158. return QLA_FUNCTION_FAILED;
  3159. mcp->mb[0] = MBC_GET_XGMAC_STATS;
  3160. mcp->mb[2] = MSW(stats_dma);
  3161. mcp->mb[3] = LSW(stats_dma);
  3162. mcp->mb[6] = MSW(MSD(stats_dma));
  3163. mcp->mb[7] = LSW(MSD(stats_dma));
  3164. mcp->mb[8] = size_in_bytes >> 2;
  3165. mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  3166. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3167. mcp->tov = MBX_TOV_SECONDS;
  3168. mcp->flags = 0;
  3169. rval = qla2x00_mailbox_command(vha, mcp);
  3170. if (rval != QLA_SUCCESS) {
  3171. ql_dbg(ql_dbg_mbx, vha, 0x10ef,
  3172. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3173. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3174. } else {
  3175. ql_dbg(ql_dbg_mbx, vha, 0x10f0, "Done %s.\n", __func__);
  3176. *actual_size = mcp->mb[2] << 2;
  3177. }
  3178. return rval;
  3179. }
  3180. int
  3181. qla2x00_get_dcbx_params(scsi_qla_host_t *vha, dma_addr_t tlv_dma,
  3182. uint16_t size)
  3183. {
  3184. int rval;
  3185. mbx_cmd_t mc;
  3186. mbx_cmd_t *mcp = &mc;
  3187. ql_dbg(ql_dbg_mbx, vha, 0x10f1, "Entered %s.\n", __func__);
  3188. if (!IS_QLA8XXX_TYPE(vha->hw))
  3189. return QLA_FUNCTION_FAILED;
  3190. mcp->mb[0] = MBC_GET_DCBX_PARAMS;
  3191. mcp->mb[1] = 0;
  3192. mcp->mb[2] = MSW(tlv_dma);
  3193. mcp->mb[3] = LSW(tlv_dma);
  3194. mcp->mb[6] = MSW(MSD(tlv_dma));
  3195. mcp->mb[7] = LSW(MSD(tlv_dma));
  3196. mcp->mb[8] = size;
  3197. mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3198. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3199. mcp->tov = MBX_TOV_SECONDS;
  3200. mcp->flags = 0;
  3201. rval = qla2x00_mailbox_command(vha, mcp);
  3202. if (rval != QLA_SUCCESS) {
  3203. ql_dbg(ql_dbg_mbx, vha, 0x10f2,
  3204. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3205. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3206. } else {
  3207. ql_dbg(ql_dbg_mbx, vha, 0x10f3, "Done %s.\n", __func__);
  3208. }
  3209. return rval;
  3210. }
  3211. int
  3212. qla2x00_read_ram_word(scsi_qla_host_t *vha, uint32_t risc_addr, uint32_t *data)
  3213. {
  3214. int rval;
  3215. mbx_cmd_t mc;
  3216. mbx_cmd_t *mcp = &mc;
  3217. ql_dbg(ql_dbg_mbx, vha, 0x10f4, "Entered %s.\n", __func__);
  3218. if (!IS_FWI2_CAPABLE(vha->hw))
  3219. return QLA_FUNCTION_FAILED;
  3220. mcp->mb[0] = MBC_READ_RAM_EXTENDED;
  3221. mcp->mb[1] = LSW(risc_addr);
  3222. mcp->mb[8] = MSW(risc_addr);
  3223. mcp->out_mb = MBX_8|MBX_1|MBX_0;
  3224. mcp->in_mb = MBX_3|MBX_2|MBX_0;
  3225. mcp->tov = 30;
  3226. mcp->flags = 0;
  3227. rval = qla2x00_mailbox_command(vha, mcp);
  3228. if (rval != QLA_SUCCESS) {
  3229. ql_dbg(ql_dbg_mbx, vha, 0x10f5,
  3230. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3231. } else {
  3232. ql_dbg(ql_dbg_mbx, vha, 0x10f6, "Done %s.\n", __func__);
  3233. *data = mcp->mb[3] << 16 | mcp->mb[2];
  3234. }
  3235. return rval;
  3236. }
  3237. int
  3238. qla2x00_loopback_test(scsi_qla_host_t *vha, struct msg_echo_lb *mreq,
  3239. uint16_t *mresp)
  3240. {
  3241. int rval;
  3242. mbx_cmd_t mc;
  3243. mbx_cmd_t *mcp = &mc;
  3244. uint32_t iter_cnt = 0x1;
  3245. ql_dbg(ql_dbg_mbx, vha, 0x10f7, "Entered %s.\n", __func__);
  3246. memset(mcp->mb, 0 , sizeof(mcp->mb));
  3247. mcp->mb[0] = MBC_DIAGNOSTIC_LOOP_BACK;
  3248. mcp->mb[1] = mreq->options | BIT_6; // BIT_6 specifies 64 bit addressing
  3249. /* transfer count */
  3250. mcp->mb[10] = LSW(mreq->transfer_size);
  3251. mcp->mb[11] = MSW(mreq->transfer_size);
  3252. /* send data address */
  3253. mcp->mb[14] = LSW(mreq->send_dma);
  3254. mcp->mb[15] = MSW(mreq->send_dma);
  3255. mcp->mb[20] = LSW(MSD(mreq->send_dma));
  3256. mcp->mb[21] = MSW(MSD(mreq->send_dma));
  3257. /* receive data address */
  3258. mcp->mb[16] = LSW(mreq->rcv_dma);
  3259. mcp->mb[17] = MSW(mreq->rcv_dma);
  3260. mcp->mb[6] = LSW(MSD(mreq->rcv_dma));
  3261. mcp->mb[7] = MSW(MSD(mreq->rcv_dma));
  3262. /* Iteration count */
  3263. mcp->mb[18] = LSW(iter_cnt);
  3264. mcp->mb[19] = MSW(iter_cnt);
  3265. mcp->out_mb = MBX_21|MBX_20|MBX_19|MBX_18|MBX_17|MBX_16|MBX_15|
  3266. MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_7|MBX_6|MBX_1|MBX_0;
  3267. if (IS_QLA8XXX_TYPE(vha->hw))
  3268. mcp->out_mb |= MBX_2;
  3269. mcp->in_mb = MBX_19|MBX_18|MBX_3|MBX_2|MBX_1|MBX_0;
  3270. mcp->buf_size = mreq->transfer_size;
  3271. mcp->tov = MBX_TOV_SECONDS;
  3272. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3273. rval = qla2x00_mailbox_command(vha, mcp);
  3274. if (rval != QLA_SUCCESS) {
  3275. ql_dbg(ql_dbg_mbx, vha, 0x10f8,
  3276. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x mb[3]=%x mb[18]=%x "
  3277. "mb[19]=%x.\n", rval, mcp->mb[0], mcp->mb[1], mcp->mb[2],
  3278. mcp->mb[3], mcp->mb[18], mcp->mb[19]);
  3279. } else {
  3280. ql_dbg(ql_dbg_mbx, vha, 0x10f9, "Done %s.\n", __func__);
  3281. }
  3282. /* Copy mailbox information */
  3283. memcpy( mresp, mcp->mb, 64);
  3284. return rval;
  3285. }
  3286. int
  3287. qla2x00_echo_test(scsi_qla_host_t *vha, struct msg_echo_lb *mreq,
  3288. uint16_t *mresp)
  3289. {
  3290. int rval;
  3291. mbx_cmd_t mc;
  3292. mbx_cmd_t *mcp = &mc;
  3293. struct qla_hw_data *ha = vha->hw;
  3294. ql_dbg(ql_dbg_mbx, vha, 0x10fa, "Entered %s.\n", __func__);
  3295. memset(mcp->mb, 0 , sizeof(mcp->mb));
  3296. mcp->mb[0] = MBC_DIAGNOSTIC_ECHO;
  3297. mcp->mb[1] = mreq->options | BIT_6; /* BIT_6 specifies 64bit address */
  3298. if (IS_QLA8XXX_TYPE(ha)) {
  3299. mcp->mb[1] |= BIT_15;
  3300. mcp->mb[2] = vha->fcoe_fcf_idx;
  3301. }
  3302. mcp->mb[16] = LSW(mreq->rcv_dma);
  3303. mcp->mb[17] = MSW(mreq->rcv_dma);
  3304. mcp->mb[6] = LSW(MSD(mreq->rcv_dma));
  3305. mcp->mb[7] = MSW(MSD(mreq->rcv_dma));
  3306. mcp->mb[10] = LSW(mreq->transfer_size);
  3307. mcp->mb[14] = LSW(mreq->send_dma);
  3308. mcp->mb[15] = MSW(mreq->send_dma);
  3309. mcp->mb[20] = LSW(MSD(mreq->send_dma));
  3310. mcp->mb[21] = MSW(MSD(mreq->send_dma));
  3311. mcp->out_mb = MBX_21|MBX_20|MBX_17|MBX_16|MBX_15|
  3312. MBX_14|MBX_10|MBX_7|MBX_6|MBX_1|MBX_0;
  3313. if (IS_QLA8XXX_TYPE(ha))
  3314. mcp->out_mb |= MBX_2;
  3315. mcp->in_mb = MBX_0;
  3316. if (IS_QLA24XX_TYPE(ha) || IS_QLA25XX(ha) || IS_QLA8XXX_TYPE(ha))
  3317. mcp->in_mb |= MBX_1;
  3318. if (IS_QLA8XXX_TYPE(ha))
  3319. mcp->in_mb |= MBX_3;
  3320. mcp->tov = MBX_TOV_SECONDS;
  3321. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3322. mcp->buf_size = mreq->transfer_size;
  3323. rval = qla2x00_mailbox_command(vha, mcp);
  3324. if (rval != QLA_SUCCESS) {
  3325. ql_dbg(ql_dbg_mbx, vha, 0x10fb,
  3326. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3327. rval, mcp->mb[0], mcp->mb[1]);
  3328. } else {
  3329. ql_dbg(ql_dbg_mbx, vha, 0x10fc, "Done %s.\n", __func__);
  3330. }
  3331. /* Copy mailbox information */
  3332. memcpy(mresp, mcp->mb, 64);
  3333. return rval;
  3334. }
  3335. int
  3336. qla84xx_reset_chip(scsi_qla_host_t *vha, uint16_t enable_diagnostic)
  3337. {
  3338. int rval;
  3339. mbx_cmd_t mc;
  3340. mbx_cmd_t *mcp = &mc;
  3341. ql_dbg(ql_dbg_mbx, vha, 0x10fd,
  3342. "Entered %s enable_diag=%d.\n", __func__, enable_diagnostic);
  3343. mcp->mb[0] = MBC_ISP84XX_RESET;
  3344. mcp->mb[1] = enable_diagnostic;
  3345. mcp->out_mb = MBX_1|MBX_0;
  3346. mcp->in_mb = MBX_1|MBX_0;
  3347. mcp->tov = MBX_TOV_SECONDS;
  3348. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3349. rval = qla2x00_mailbox_command(vha, mcp);
  3350. if (rval != QLA_SUCCESS)
  3351. ql_dbg(ql_dbg_mbx, vha, 0x10fe, "Failed=%x.\n", rval);
  3352. else
  3353. ql_dbg(ql_dbg_mbx, vha, 0x10ff, "Done %s.\n", __func__);
  3354. return rval;
  3355. }
  3356. int
  3357. qla2x00_write_ram_word(scsi_qla_host_t *vha, uint32_t risc_addr, uint32_t data)
  3358. {
  3359. int rval;
  3360. mbx_cmd_t mc;
  3361. mbx_cmd_t *mcp = &mc;
  3362. ql_dbg(ql_dbg_mbx, vha, 0x1100, "Entered %s.\n", __func__);
  3363. if (!IS_FWI2_CAPABLE(vha->hw))
  3364. return QLA_FUNCTION_FAILED;
  3365. mcp->mb[0] = MBC_WRITE_RAM_WORD_EXTENDED;
  3366. mcp->mb[1] = LSW(risc_addr);
  3367. mcp->mb[2] = LSW(data);
  3368. mcp->mb[3] = MSW(data);
  3369. mcp->mb[8] = MSW(risc_addr);
  3370. mcp->out_mb = MBX_8|MBX_3|MBX_2|MBX_1|MBX_0;
  3371. mcp->in_mb = MBX_0;
  3372. mcp->tov = 30;
  3373. mcp->flags = 0;
  3374. rval = qla2x00_mailbox_command(vha, mcp);
  3375. if (rval != QLA_SUCCESS) {
  3376. ql_dbg(ql_dbg_mbx, vha, 0x1101,
  3377. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3378. } else {
  3379. ql_dbg(ql_dbg_mbx, vha, 0x1102, "Done %s.\n", __func__);
  3380. }
  3381. return rval;
  3382. }
  3383. int
  3384. qla81xx_write_mpi_register(scsi_qla_host_t *vha, uint16_t *mb)
  3385. {
  3386. int rval;
  3387. uint32_t stat, timer;
  3388. uint16_t mb0 = 0;
  3389. struct qla_hw_data *ha = vha->hw;
  3390. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  3391. rval = QLA_SUCCESS;
  3392. ql_dbg(ql_dbg_mbx, vha, 0x1103, "Entered %s.\n", __func__);
  3393. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  3394. /* Write the MBC data to the registers */
  3395. WRT_REG_WORD(&reg->mailbox0, MBC_WRITE_MPI_REGISTER);
  3396. WRT_REG_WORD(&reg->mailbox1, mb[0]);
  3397. WRT_REG_WORD(&reg->mailbox2, mb[1]);
  3398. WRT_REG_WORD(&reg->mailbox3, mb[2]);
  3399. WRT_REG_WORD(&reg->mailbox4, mb[3]);
  3400. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  3401. /* Poll for MBC interrupt */
  3402. for (timer = 6000000; timer; timer--) {
  3403. /* Check for pending interrupts. */
  3404. stat = RD_REG_DWORD(&reg->host_status);
  3405. if (stat & HSRX_RISC_INT) {
  3406. stat &= 0xff;
  3407. if (stat == 0x1 || stat == 0x2 ||
  3408. stat == 0x10 || stat == 0x11) {
  3409. set_bit(MBX_INTERRUPT,
  3410. &ha->mbx_cmd_flags);
  3411. mb0 = RD_REG_WORD(&reg->mailbox0);
  3412. WRT_REG_DWORD(&reg->hccr,
  3413. HCCRX_CLR_RISC_INT);
  3414. RD_REG_DWORD(&reg->hccr);
  3415. break;
  3416. }
  3417. }
  3418. udelay(5);
  3419. }
  3420. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags))
  3421. rval = mb0 & MBS_MASK;
  3422. else
  3423. rval = QLA_FUNCTION_FAILED;
  3424. if (rval != QLA_SUCCESS) {
  3425. ql_dbg(ql_dbg_mbx, vha, 0x1104,
  3426. "Failed=%x mb[0]=%x.\n", rval, mb[0]);
  3427. } else {
  3428. ql_dbg(ql_dbg_mbx, vha, 0x1105, "Done %s.\n", __func__);
  3429. }
  3430. return rval;
  3431. }
  3432. int
  3433. qla2x00_get_data_rate(scsi_qla_host_t *vha)
  3434. {
  3435. int rval;
  3436. mbx_cmd_t mc;
  3437. mbx_cmd_t *mcp = &mc;
  3438. struct qla_hw_data *ha = vha->hw;
  3439. ql_dbg(ql_dbg_mbx, vha, 0x1106, "Entered %s.\n", __func__);
  3440. if (!IS_FWI2_CAPABLE(ha))
  3441. return QLA_FUNCTION_FAILED;
  3442. mcp->mb[0] = MBC_DATA_RATE;
  3443. mcp->mb[1] = 0;
  3444. mcp->out_mb = MBX_1|MBX_0;
  3445. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3446. mcp->tov = MBX_TOV_SECONDS;
  3447. mcp->flags = 0;
  3448. rval = qla2x00_mailbox_command(vha, mcp);
  3449. if (rval != QLA_SUCCESS) {
  3450. ql_dbg(ql_dbg_mbx, vha, 0x1107,
  3451. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3452. } else {
  3453. ql_dbg(ql_dbg_mbx, vha, 0x1108, "Done %s.\n", __func__);
  3454. if (mcp->mb[1] != 0x7)
  3455. ha->link_data_rate = mcp->mb[1];
  3456. }
  3457. return rval;
  3458. }
  3459. int
  3460. qla81xx_get_port_config(scsi_qla_host_t *vha, uint16_t *mb)
  3461. {
  3462. int rval;
  3463. mbx_cmd_t mc;
  3464. mbx_cmd_t *mcp = &mc;
  3465. struct qla_hw_data *ha = vha->hw;
  3466. ql_dbg(ql_dbg_mbx, vha, 0x1109, "Entered %s.\n", __func__);
  3467. if (!IS_QLA81XX(ha))
  3468. return QLA_FUNCTION_FAILED;
  3469. mcp->mb[0] = MBC_GET_PORT_CONFIG;
  3470. mcp->out_mb = MBX_0;
  3471. mcp->in_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3472. mcp->tov = MBX_TOV_SECONDS;
  3473. mcp->flags = 0;
  3474. rval = qla2x00_mailbox_command(vha, mcp);
  3475. if (rval != QLA_SUCCESS) {
  3476. ql_dbg(ql_dbg_mbx, vha, 0x110a,
  3477. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3478. } else {
  3479. /* Copy all bits to preserve original value */
  3480. memcpy(mb, &mcp->mb[1], sizeof(uint16_t) * 4);
  3481. ql_dbg(ql_dbg_mbx, vha, 0x110b, "Done %s.\n", __func__);
  3482. }
  3483. return rval;
  3484. }
  3485. int
  3486. qla81xx_set_port_config(scsi_qla_host_t *vha, uint16_t *mb)
  3487. {
  3488. int rval;
  3489. mbx_cmd_t mc;
  3490. mbx_cmd_t *mcp = &mc;
  3491. ql_dbg(ql_dbg_mbx, vha, 0x110c, "Entered %s.\n", __func__);
  3492. mcp->mb[0] = MBC_SET_PORT_CONFIG;
  3493. /* Copy all bits to preserve original setting */
  3494. memcpy(&mcp->mb[1], mb, sizeof(uint16_t) * 4);
  3495. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3496. mcp->in_mb = MBX_0;
  3497. mcp->tov = MBX_TOV_SECONDS;
  3498. mcp->flags = 0;
  3499. rval = qla2x00_mailbox_command(vha, mcp);
  3500. if (rval != QLA_SUCCESS) {
  3501. ql_dbg(ql_dbg_mbx, vha, 0x110d,
  3502. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3503. } else
  3504. ql_dbg(ql_dbg_mbx, vha, 0x110e, "Done %s.\n", __func__);
  3505. return rval;
  3506. }
  3507. int
  3508. qla24xx_set_fcp_prio(scsi_qla_host_t *vha, uint16_t loop_id, uint16_t priority,
  3509. uint16_t *mb)
  3510. {
  3511. int rval;
  3512. mbx_cmd_t mc;
  3513. mbx_cmd_t *mcp = &mc;
  3514. struct qla_hw_data *ha = vha->hw;
  3515. ql_dbg(ql_dbg_mbx, vha, 0x110f, "Entered %s.\n", __func__);
  3516. if (!IS_QLA24XX_TYPE(ha) && !IS_QLA25XX(ha))
  3517. return QLA_FUNCTION_FAILED;
  3518. mcp->mb[0] = MBC_PORT_PARAMS;
  3519. mcp->mb[1] = loop_id;
  3520. if (ha->flags.fcp_prio_enabled)
  3521. mcp->mb[2] = BIT_1;
  3522. else
  3523. mcp->mb[2] = BIT_2;
  3524. mcp->mb[4] = priority & 0xf;
  3525. mcp->mb[9] = vha->vp_idx;
  3526. mcp->out_mb = MBX_9|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3527. mcp->in_mb = MBX_4|MBX_3|MBX_1|MBX_0;
  3528. mcp->tov = 30;
  3529. mcp->flags = 0;
  3530. rval = qla2x00_mailbox_command(vha, mcp);
  3531. if (mb != NULL) {
  3532. mb[0] = mcp->mb[0];
  3533. mb[1] = mcp->mb[1];
  3534. mb[3] = mcp->mb[3];
  3535. mb[4] = mcp->mb[4];
  3536. }
  3537. if (rval != QLA_SUCCESS) {
  3538. ql_dbg(ql_dbg_mbx, vha, 0x10cd, "Failed=%x.\n", rval);
  3539. } else {
  3540. ql_dbg(ql_dbg_mbx, vha, 0x10cc, "Done %s.\n", __func__);
  3541. }
  3542. return rval;
  3543. }
  3544. int
  3545. qla2x00_get_thermal_temp(scsi_qla_host_t *vha, uint16_t *temp, uint16_t *frac)
  3546. {
  3547. int rval;
  3548. uint8_t byte;
  3549. struct qla_hw_data *ha = vha->hw;
  3550. ql_dbg(ql_dbg_mbx, vha, 0x10ca, "Entered %s.\n", __func__);
  3551. /* Integer part */
  3552. rval = qla2x00_read_sfp(vha, 0, &byte, 0x98, 0x01, 1, BIT_13|BIT_0);
  3553. if (rval != QLA_SUCCESS) {
  3554. ql_dbg(ql_dbg_mbx, vha, 0x10c9, "Failed=%x.\n", rval);
  3555. ha->flags.thermal_supported = 0;
  3556. goto fail;
  3557. }
  3558. *temp = byte;
  3559. /* Fraction part */
  3560. rval = qla2x00_read_sfp(vha, 0, &byte, 0x98, 0x10, 1, BIT_13|BIT_0);
  3561. if (rval != QLA_SUCCESS) {
  3562. ql_dbg(ql_dbg_mbx, vha, 0x1019, "Failed=%x.\n", rval);
  3563. ha->flags.thermal_supported = 0;
  3564. goto fail;
  3565. }
  3566. *frac = (byte >> 6) * 25;
  3567. ql_dbg(ql_dbg_mbx, vha, 0x1018, "Done %s.\n", __func__);
  3568. fail:
  3569. return rval;
  3570. }
  3571. int
  3572. qla82xx_mbx_intr_enable(scsi_qla_host_t *vha)
  3573. {
  3574. int rval;
  3575. struct qla_hw_data *ha = vha->hw;
  3576. mbx_cmd_t mc;
  3577. mbx_cmd_t *mcp = &mc;
  3578. ql_dbg(ql_dbg_mbx, vha, 0x1017, "Entered %s.\n", __func__);
  3579. if (!IS_FWI2_CAPABLE(ha))
  3580. return QLA_FUNCTION_FAILED;
  3581. memset(mcp, 0, sizeof(mbx_cmd_t));
  3582. mcp->mb[0] = MBC_TOGGLE_INTERRUPT;
  3583. mcp->mb[1] = 1;
  3584. mcp->out_mb = MBX_1|MBX_0;
  3585. mcp->in_mb = MBX_0;
  3586. mcp->tov = 30;
  3587. mcp->flags = 0;
  3588. rval = qla2x00_mailbox_command(vha, mcp);
  3589. if (rval != QLA_SUCCESS) {
  3590. ql_dbg(ql_dbg_mbx, vha, 0x1016,
  3591. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3592. } else {
  3593. ql_dbg(ql_dbg_mbx, vha, 0x100e, "Done %s.\n", __func__);
  3594. }
  3595. return rval;
  3596. }
  3597. int
  3598. qla82xx_mbx_intr_disable(scsi_qla_host_t *vha)
  3599. {
  3600. int rval;
  3601. struct qla_hw_data *ha = vha->hw;
  3602. mbx_cmd_t mc;
  3603. mbx_cmd_t *mcp = &mc;
  3604. ql_dbg(ql_dbg_mbx, vha, 0x100d, "Entered %s.\n", __func__);
  3605. if (!IS_QLA82XX(ha))
  3606. return QLA_FUNCTION_FAILED;
  3607. memset(mcp, 0, sizeof(mbx_cmd_t));
  3608. mcp->mb[0] = MBC_TOGGLE_INTERRUPT;
  3609. mcp->mb[1] = 0;
  3610. mcp->out_mb = MBX_1|MBX_0;
  3611. mcp->in_mb = MBX_0;
  3612. mcp->tov = 30;
  3613. mcp->flags = 0;
  3614. rval = qla2x00_mailbox_command(vha, mcp);
  3615. if (rval != QLA_SUCCESS) {
  3616. ql_dbg(ql_dbg_mbx, vha, 0x100c,
  3617. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3618. } else {
  3619. ql_dbg(ql_dbg_mbx, vha, 0x100b, "Done %s.\n", __func__);
  3620. }
  3621. return rval;
  3622. }
  3623. int
  3624. qla82xx_md_get_template_size(scsi_qla_host_t *vha)
  3625. {
  3626. struct qla_hw_data *ha = vha->hw;
  3627. mbx_cmd_t mc;
  3628. mbx_cmd_t *mcp = &mc;
  3629. int rval = QLA_FUNCTION_FAILED;
  3630. ql_dbg(ql_dbg_mbx, vha, 0x111f, "Entered %s.\n", __func__);
  3631. memset(mcp->mb, 0 , sizeof(mcp->mb));
  3632. mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  3633. mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  3634. mcp->mb[2] = LSW(RQST_TMPLT_SIZE);
  3635. mcp->mb[3] = MSW(RQST_TMPLT_SIZE);
  3636. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  3637. mcp->in_mb = MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|
  3638. MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3639. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3640. mcp->tov = MBX_TOV_SECONDS;
  3641. rval = qla2x00_mailbox_command(vha, mcp);
  3642. /* Always copy back return mailbox values. */
  3643. if (rval != QLA_SUCCESS) {
  3644. ql_dbg(ql_dbg_mbx, vha, 0x1120,
  3645. "mailbox command FAILED=0x%x, subcode=%x.\n",
  3646. (mcp->mb[1] << 16) | mcp->mb[0],
  3647. (mcp->mb[3] << 16) | mcp->mb[2]);
  3648. } else {
  3649. ql_dbg(ql_dbg_mbx, vha, 0x1121, "Done %s.\n", __func__);
  3650. ha->md_template_size = ((mcp->mb[3] << 16) | mcp->mb[2]);
  3651. if (!ha->md_template_size) {
  3652. ql_dbg(ql_dbg_mbx, vha, 0x1122,
  3653. "Null template size obtained.\n");
  3654. rval = QLA_FUNCTION_FAILED;
  3655. }
  3656. }
  3657. return rval;
  3658. }
  3659. int
  3660. qla82xx_md_get_template(scsi_qla_host_t *vha)
  3661. {
  3662. struct qla_hw_data *ha = vha->hw;
  3663. mbx_cmd_t mc;
  3664. mbx_cmd_t *mcp = &mc;
  3665. int rval = QLA_FUNCTION_FAILED;
  3666. ql_dbg(ql_dbg_mbx, vha, 0x1123, "Entered %s.\n", __func__);
  3667. ha->md_tmplt_hdr = dma_alloc_coherent(&ha->pdev->dev,
  3668. ha->md_template_size, &ha->md_tmplt_hdr_dma, GFP_KERNEL);
  3669. if (!ha->md_tmplt_hdr) {
  3670. ql_log(ql_log_warn, vha, 0x1124,
  3671. "Unable to allocate memory for Minidump template.\n");
  3672. return rval;
  3673. }
  3674. memset(mcp->mb, 0 , sizeof(mcp->mb));
  3675. mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  3676. mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  3677. mcp->mb[2] = LSW(RQST_TMPLT);
  3678. mcp->mb[3] = MSW(RQST_TMPLT);
  3679. mcp->mb[4] = LSW(LSD(ha->md_tmplt_hdr_dma));
  3680. mcp->mb[5] = MSW(LSD(ha->md_tmplt_hdr_dma));
  3681. mcp->mb[6] = LSW(MSD(ha->md_tmplt_hdr_dma));
  3682. mcp->mb[7] = MSW(MSD(ha->md_tmplt_hdr_dma));
  3683. mcp->mb[8] = LSW(ha->md_template_size);
  3684. mcp->mb[9] = MSW(ha->md_template_size);
  3685. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3686. mcp->tov = MBX_TOV_SECONDS;
  3687. mcp->out_mb = MBX_11|MBX_10|MBX_9|MBX_8|
  3688. MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3689. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  3690. rval = qla2x00_mailbox_command(vha, mcp);
  3691. if (rval != QLA_SUCCESS) {
  3692. ql_dbg(ql_dbg_mbx, vha, 0x1125,
  3693. "mailbox command FAILED=0x%x, subcode=%x.\n",
  3694. ((mcp->mb[1] << 16) | mcp->mb[0]),
  3695. ((mcp->mb[3] << 16) | mcp->mb[2]));
  3696. } else
  3697. ql_dbg(ql_dbg_mbx, vha, 0x1126, "Done %s.\n", __func__);
  3698. return rval;
  3699. }
  3700. int
  3701. qla82xx_mbx_beacon_ctl(scsi_qla_host_t *vha, int enable)
  3702. {
  3703. int rval;
  3704. struct qla_hw_data *ha = vha->hw;
  3705. mbx_cmd_t mc;
  3706. mbx_cmd_t *mcp = &mc;
  3707. if (!IS_QLA82XX(ha))
  3708. return QLA_FUNCTION_FAILED;
  3709. ql_dbg(ql_dbg_mbx, vha, 0x1127,
  3710. "Entered %s.\n", __func__);
  3711. memset(mcp, 0, sizeof(mbx_cmd_t));
  3712. mcp->mb[0] = MBC_SET_LED_CONFIG;
  3713. if (enable)
  3714. mcp->mb[7] = 0xE;
  3715. else
  3716. mcp->mb[7] = 0xD;
  3717. mcp->out_mb = MBX_7|MBX_0;
  3718. mcp->in_mb = MBX_0;
  3719. mcp->tov = 30;
  3720. mcp->flags = 0;
  3721. rval = qla2x00_mailbox_command(vha, mcp);
  3722. if (rval != QLA_SUCCESS) {
  3723. ql_dbg(ql_dbg_mbx, vha, 0x1128,
  3724. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3725. } else {
  3726. ql_dbg(ql_dbg_mbx, vha, 0x1129,
  3727. "Done %s.\n", __func__);
  3728. }
  3729. return rval;
  3730. }