msm_serial.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983
  1. /*
  2. * Driver for msm7k serial device and console
  3. *
  4. * Copyright (C) 2007 Google, Inc.
  5. * Author: Robert Love <rlove@google.com>
  6. * Copyright (c) 2011, Code Aurora Forum. All rights reserved.
  7. *
  8. * This software is licensed under the terms of the GNU General Public
  9. * License version 2, as published by the Free Software Foundation, and
  10. * may be copied, distributed, and modified under those terms.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #if defined(CONFIG_SERIAL_MSM_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  18. # define SUPPORT_SYSRQ
  19. #endif
  20. #include <linux/atomic.h>
  21. #include <linux/hrtimer.h>
  22. #include <linux/module.h>
  23. #include <linux/io.h>
  24. #include <linux/ioport.h>
  25. #include <linux/irq.h>
  26. #include <linux/init.h>
  27. #include <linux/console.h>
  28. #include <linux/tty.h>
  29. #include <linux/tty_flip.h>
  30. #include <linux/serial_core.h>
  31. #include <linux/serial.h>
  32. #include <linux/clk.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/delay.h>
  35. #include <linux/of.h>
  36. #include <linux/of_device.h>
  37. #include "msm_serial.h"
  38. struct msm_port {
  39. struct uart_port uart;
  40. char name[16];
  41. struct clk *clk;
  42. struct clk *pclk;
  43. unsigned int imr;
  44. void __iomem *gsbi_base;
  45. int is_uartdm;
  46. unsigned int old_snap_state;
  47. };
  48. static inline void wait_for_xmitr(struct uart_port *port)
  49. {
  50. while (!(msm_read(port, UART_SR) & UART_SR_TX_EMPTY)) {
  51. if (msm_read(port, UART_ISR) & UART_ISR_TX_READY)
  52. break;
  53. udelay(1);
  54. }
  55. msm_write(port, UART_CR_CMD_RESET_TX_READY, UART_CR);
  56. }
  57. static void msm_stop_tx(struct uart_port *port)
  58. {
  59. struct msm_port *msm_port = UART_TO_MSM(port);
  60. msm_port->imr &= ~UART_IMR_TXLEV;
  61. msm_write(port, msm_port->imr, UART_IMR);
  62. }
  63. static void msm_start_tx(struct uart_port *port)
  64. {
  65. struct msm_port *msm_port = UART_TO_MSM(port);
  66. msm_port->imr |= UART_IMR_TXLEV;
  67. msm_write(port, msm_port->imr, UART_IMR);
  68. }
  69. static void msm_stop_rx(struct uart_port *port)
  70. {
  71. struct msm_port *msm_port = UART_TO_MSM(port);
  72. msm_port->imr &= ~(UART_IMR_RXLEV | UART_IMR_RXSTALE);
  73. msm_write(port, msm_port->imr, UART_IMR);
  74. }
  75. static void msm_enable_ms(struct uart_port *port)
  76. {
  77. struct msm_port *msm_port = UART_TO_MSM(port);
  78. msm_port->imr |= UART_IMR_DELTA_CTS;
  79. msm_write(port, msm_port->imr, UART_IMR);
  80. }
  81. static void handle_rx_dm(struct uart_port *port, unsigned int misr)
  82. {
  83. struct tty_port *tport = &port->state->port;
  84. unsigned int sr;
  85. int count = 0;
  86. struct msm_port *msm_port = UART_TO_MSM(port);
  87. if ((msm_read(port, UART_SR) & UART_SR_OVERRUN)) {
  88. port->icount.overrun++;
  89. tty_insert_flip_char(tport, 0, TTY_OVERRUN);
  90. msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
  91. }
  92. if (misr & UART_IMR_RXSTALE) {
  93. count = msm_read(port, UARTDM_RX_TOTAL_SNAP) -
  94. msm_port->old_snap_state;
  95. msm_port->old_snap_state = 0;
  96. } else {
  97. count = 4 * (msm_read(port, UART_RFWR));
  98. msm_port->old_snap_state += count;
  99. }
  100. /* TODO: Precise error reporting */
  101. port->icount.rx += count;
  102. while (count > 0) {
  103. unsigned int c;
  104. sr = msm_read(port, UART_SR);
  105. if ((sr & UART_SR_RX_READY) == 0) {
  106. msm_port->old_snap_state -= count;
  107. break;
  108. }
  109. c = msm_read(port, UARTDM_RF);
  110. if (sr & UART_SR_RX_BREAK) {
  111. port->icount.brk++;
  112. if (uart_handle_break(port))
  113. continue;
  114. } else if (sr & UART_SR_PAR_FRAME_ERR)
  115. port->icount.frame++;
  116. /* TODO: handle sysrq */
  117. tty_insert_flip_string(tport, (char *)&c,
  118. (count > 4) ? 4 : count);
  119. count -= 4;
  120. }
  121. tty_flip_buffer_push(tport);
  122. if (misr & (UART_IMR_RXSTALE))
  123. msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
  124. msm_write(port, 0xFFFFFF, UARTDM_DMRX);
  125. msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
  126. }
  127. static void handle_rx(struct uart_port *port)
  128. {
  129. struct tty_port *tport = &port->state->port;
  130. unsigned int sr;
  131. /*
  132. * Handle overrun. My understanding of the hardware is that overrun
  133. * is not tied to the RX buffer, so we handle the case out of band.
  134. */
  135. if ((msm_read(port, UART_SR) & UART_SR_OVERRUN)) {
  136. port->icount.overrun++;
  137. tty_insert_flip_char(tport, 0, TTY_OVERRUN);
  138. msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
  139. }
  140. /* and now the main RX loop */
  141. while ((sr = msm_read(port, UART_SR)) & UART_SR_RX_READY) {
  142. unsigned int c;
  143. char flag = TTY_NORMAL;
  144. c = msm_read(port, UART_RF);
  145. if (sr & UART_SR_RX_BREAK) {
  146. port->icount.brk++;
  147. if (uart_handle_break(port))
  148. continue;
  149. } else if (sr & UART_SR_PAR_FRAME_ERR) {
  150. port->icount.frame++;
  151. } else {
  152. port->icount.rx++;
  153. }
  154. /* Mask conditions we're ignorning. */
  155. sr &= port->read_status_mask;
  156. if (sr & UART_SR_RX_BREAK) {
  157. flag = TTY_BREAK;
  158. } else if (sr & UART_SR_PAR_FRAME_ERR) {
  159. flag = TTY_FRAME;
  160. }
  161. if (!uart_handle_sysrq_char(port, c))
  162. tty_insert_flip_char(tport, c, flag);
  163. }
  164. tty_flip_buffer_push(tport);
  165. }
  166. static void reset_dm_count(struct uart_port *port, int count)
  167. {
  168. wait_for_xmitr(port);
  169. msm_write(port, count, UARTDM_NCF_TX);
  170. msm_read(port, UARTDM_NCF_TX);
  171. }
  172. static void handle_tx(struct uart_port *port)
  173. {
  174. struct circ_buf *xmit = &port->state->xmit;
  175. struct msm_port *msm_port = UART_TO_MSM(port);
  176. unsigned int tx_count, num_chars;
  177. unsigned int tf_pointer = 0;
  178. tx_count = uart_circ_chars_pending(xmit);
  179. tx_count = min3(tx_count, (unsigned int)UART_XMIT_SIZE - xmit->tail,
  180. port->fifosize);
  181. if (port->x_char) {
  182. if (msm_port->is_uartdm)
  183. reset_dm_count(port, tx_count + 1);
  184. msm_write(port, port->x_char,
  185. msm_port->is_uartdm ? UARTDM_TF : UART_TF);
  186. port->icount.tx++;
  187. port->x_char = 0;
  188. } else if (tx_count && msm_port->is_uartdm) {
  189. reset_dm_count(port, tx_count);
  190. }
  191. while (tf_pointer < tx_count) {
  192. int i;
  193. char buf[4] = { 0 };
  194. unsigned int *bf = (unsigned int *)&buf;
  195. if (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
  196. break;
  197. if (msm_port->is_uartdm)
  198. num_chars = min(tx_count - tf_pointer, sizeof(buf));
  199. else
  200. num_chars = 1;
  201. for (i = 0; i < num_chars; i++) {
  202. buf[i] = xmit->buf[xmit->tail + i];
  203. port->icount.tx++;
  204. }
  205. msm_write(port, *bf, msm_port->is_uartdm ? UARTDM_TF : UART_TF);
  206. xmit->tail = (xmit->tail + num_chars) & (UART_XMIT_SIZE - 1);
  207. tf_pointer += num_chars;
  208. }
  209. /* disable tx interrupts if nothing more to send */
  210. if (uart_circ_empty(xmit))
  211. msm_stop_tx(port);
  212. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  213. uart_write_wakeup(port);
  214. }
  215. static void handle_delta_cts(struct uart_port *port)
  216. {
  217. msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
  218. port->icount.cts++;
  219. wake_up_interruptible(&port->state->port.delta_msr_wait);
  220. }
  221. static irqreturn_t msm_irq(int irq, void *dev_id)
  222. {
  223. struct uart_port *port = dev_id;
  224. struct msm_port *msm_port = UART_TO_MSM(port);
  225. unsigned int misr;
  226. spin_lock(&port->lock);
  227. misr = msm_read(port, UART_MISR);
  228. msm_write(port, 0, UART_IMR); /* disable interrupt */
  229. if (misr & (UART_IMR_RXLEV | UART_IMR_RXSTALE)) {
  230. if (msm_port->is_uartdm)
  231. handle_rx_dm(port, misr);
  232. else
  233. handle_rx(port);
  234. }
  235. if (misr & UART_IMR_TXLEV)
  236. handle_tx(port);
  237. if (misr & UART_IMR_DELTA_CTS)
  238. handle_delta_cts(port);
  239. msm_write(port, msm_port->imr, UART_IMR); /* restore interrupt */
  240. spin_unlock(&port->lock);
  241. return IRQ_HANDLED;
  242. }
  243. static unsigned int msm_tx_empty(struct uart_port *port)
  244. {
  245. return (msm_read(port, UART_SR) & UART_SR_TX_EMPTY) ? TIOCSER_TEMT : 0;
  246. }
  247. static unsigned int msm_get_mctrl(struct uart_port *port)
  248. {
  249. return TIOCM_CAR | TIOCM_CTS | TIOCM_DSR | TIOCM_RTS;
  250. }
  251. static void msm_reset(struct uart_port *port)
  252. {
  253. /* reset everything */
  254. msm_write(port, UART_CR_CMD_RESET_RX, UART_CR);
  255. msm_write(port, UART_CR_CMD_RESET_TX, UART_CR);
  256. msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
  257. msm_write(port, UART_CR_CMD_RESET_BREAK_INT, UART_CR);
  258. msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
  259. msm_write(port, UART_CR_CMD_SET_RFR, UART_CR);
  260. }
  261. static void msm_set_mctrl(struct uart_port *port, unsigned int mctrl)
  262. {
  263. unsigned int mr;
  264. mr = msm_read(port, UART_MR1);
  265. if (!(mctrl & TIOCM_RTS)) {
  266. mr &= ~UART_MR1_RX_RDY_CTL;
  267. msm_write(port, mr, UART_MR1);
  268. msm_write(port, UART_CR_CMD_RESET_RFR, UART_CR);
  269. } else {
  270. mr |= UART_MR1_RX_RDY_CTL;
  271. msm_write(port, mr, UART_MR1);
  272. }
  273. }
  274. static void msm_break_ctl(struct uart_port *port, int break_ctl)
  275. {
  276. if (break_ctl)
  277. msm_write(port, UART_CR_CMD_START_BREAK, UART_CR);
  278. else
  279. msm_write(port, UART_CR_CMD_STOP_BREAK, UART_CR);
  280. }
  281. struct msm_baud_map {
  282. u16 divisor;
  283. u8 code;
  284. u8 rxstale;
  285. };
  286. static const struct msm_baud_map *
  287. msm_find_best_baud(struct uart_port *port, unsigned int baud)
  288. {
  289. unsigned int i, divisor;
  290. const struct msm_baud_map *entry;
  291. static const struct msm_baud_map table[] = {
  292. { 1536, 0x00, 1 },
  293. { 768, 0x11, 1 },
  294. { 384, 0x22, 1 },
  295. { 192, 0x33, 1 },
  296. { 96, 0x44, 1 },
  297. { 48, 0x55, 1 },
  298. { 32, 0x66, 1 },
  299. { 24, 0x77, 1 },
  300. { 16, 0x88, 1 },
  301. { 12, 0x99, 6 },
  302. { 8, 0xaa, 6 },
  303. { 6, 0xbb, 6 },
  304. { 4, 0xcc, 6 },
  305. { 3, 0xdd, 8 },
  306. { 2, 0xee, 16 },
  307. { 1, 0xff, 31 },
  308. };
  309. divisor = uart_get_divisor(port, baud);
  310. for (i = 0, entry = table; i < ARRAY_SIZE(table); i++, entry++)
  311. if (entry->divisor <= divisor)
  312. break;
  313. return entry; /* Default to smallest divider */
  314. }
  315. static int msm_set_baud_rate(struct uart_port *port, unsigned int baud)
  316. {
  317. unsigned int rxstale, watermark;
  318. struct msm_port *msm_port = UART_TO_MSM(port);
  319. const struct msm_baud_map *entry;
  320. entry = msm_find_best_baud(port, baud);
  321. if (msm_port->is_uartdm)
  322. msm_write(port, UART_CR_CMD_RESET_RX, UART_CR);
  323. msm_write(port, entry->code, UART_CSR);
  324. /* RX stale watermark */
  325. rxstale = entry->rxstale;
  326. watermark = UART_IPR_STALE_LSB & rxstale;
  327. watermark |= UART_IPR_RXSTALE_LAST;
  328. watermark |= UART_IPR_STALE_TIMEOUT_MSB & (rxstale << 2);
  329. msm_write(port, watermark, UART_IPR);
  330. /* set RX watermark */
  331. watermark = (port->fifosize * 3) / 4;
  332. msm_write(port, watermark, UART_RFWR);
  333. /* set TX watermark */
  334. msm_write(port, 10, UART_TFWR);
  335. if (msm_port->is_uartdm) {
  336. msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
  337. msm_write(port, 0xFFFFFF, UARTDM_DMRX);
  338. msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
  339. }
  340. return baud;
  341. }
  342. static void msm_init_clock(struct uart_port *port)
  343. {
  344. struct msm_port *msm_port = UART_TO_MSM(port);
  345. clk_prepare_enable(msm_port->clk);
  346. if (!IS_ERR(msm_port->pclk))
  347. clk_prepare_enable(msm_port->pclk);
  348. msm_serial_set_mnd_regs(port);
  349. }
  350. static int msm_startup(struct uart_port *port)
  351. {
  352. struct msm_port *msm_port = UART_TO_MSM(port);
  353. unsigned int data, rfr_level;
  354. int ret;
  355. snprintf(msm_port->name, sizeof(msm_port->name),
  356. "msm_serial%d", port->line);
  357. ret = request_irq(port->irq, msm_irq, IRQF_TRIGGER_HIGH,
  358. msm_port->name, port);
  359. if (unlikely(ret))
  360. return ret;
  361. msm_init_clock(port);
  362. if (likely(port->fifosize > 12))
  363. rfr_level = port->fifosize - 12;
  364. else
  365. rfr_level = port->fifosize;
  366. /* set automatic RFR level */
  367. data = msm_read(port, UART_MR1);
  368. data &= ~UART_MR1_AUTO_RFR_LEVEL1;
  369. data &= ~UART_MR1_AUTO_RFR_LEVEL0;
  370. data |= UART_MR1_AUTO_RFR_LEVEL1 & (rfr_level << 2);
  371. data |= UART_MR1_AUTO_RFR_LEVEL0 & rfr_level;
  372. msm_write(port, data, UART_MR1);
  373. /* make sure that RXSTALE count is non-zero */
  374. data = msm_read(port, UART_IPR);
  375. if (unlikely(!data)) {
  376. data |= UART_IPR_RXSTALE_LAST;
  377. data |= UART_IPR_STALE_LSB;
  378. msm_write(port, data, UART_IPR);
  379. }
  380. data = 0;
  381. if (!port->cons || (port->cons && !(port->cons->flags & CON_ENABLED))) {
  382. msm_write(port, UART_CR_CMD_PROTECTION_EN, UART_CR);
  383. msm_reset(port);
  384. data = UART_CR_TX_ENABLE;
  385. }
  386. data |= UART_CR_RX_ENABLE;
  387. msm_write(port, data, UART_CR); /* enable TX & RX */
  388. /* Make sure IPR is not 0 to start with*/
  389. if (msm_port->is_uartdm)
  390. msm_write(port, UART_IPR_STALE_LSB, UART_IPR);
  391. /* turn on RX and CTS interrupts */
  392. msm_port->imr = UART_IMR_RXLEV | UART_IMR_RXSTALE |
  393. UART_IMR_CURRENT_CTS;
  394. if (msm_port->is_uartdm) {
  395. msm_write(port, 0xFFFFFF, UARTDM_DMRX);
  396. msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
  397. msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
  398. }
  399. msm_write(port, msm_port->imr, UART_IMR);
  400. return 0;
  401. }
  402. static void msm_shutdown(struct uart_port *port)
  403. {
  404. struct msm_port *msm_port = UART_TO_MSM(port);
  405. msm_port->imr = 0;
  406. msm_write(port, 0, UART_IMR); /* disable interrupts */
  407. clk_disable_unprepare(msm_port->clk);
  408. free_irq(port->irq, port);
  409. }
  410. static void msm_set_termios(struct uart_port *port, struct ktermios *termios,
  411. struct ktermios *old)
  412. {
  413. unsigned long flags;
  414. unsigned int baud, mr;
  415. spin_lock_irqsave(&port->lock, flags);
  416. /* calculate and set baud rate */
  417. baud = uart_get_baud_rate(port, termios, old, 300, 115200);
  418. baud = msm_set_baud_rate(port, baud);
  419. if (tty_termios_baud_rate(termios))
  420. tty_termios_encode_baud_rate(termios, baud, baud);
  421. /* calculate parity */
  422. mr = msm_read(port, UART_MR2);
  423. mr &= ~UART_MR2_PARITY_MODE;
  424. if (termios->c_cflag & PARENB) {
  425. if (termios->c_cflag & PARODD)
  426. mr |= UART_MR2_PARITY_MODE_ODD;
  427. else if (termios->c_cflag & CMSPAR)
  428. mr |= UART_MR2_PARITY_MODE_SPACE;
  429. else
  430. mr |= UART_MR2_PARITY_MODE_EVEN;
  431. }
  432. /* calculate bits per char */
  433. mr &= ~UART_MR2_BITS_PER_CHAR;
  434. switch (termios->c_cflag & CSIZE) {
  435. case CS5:
  436. mr |= UART_MR2_BITS_PER_CHAR_5;
  437. break;
  438. case CS6:
  439. mr |= UART_MR2_BITS_PER_CHAR_6;
  440. break;
  441. case CS7:
  442. mr |= UART_MR2_BITS_PER_CHAR_7;
  443. break;
  444. case CS8:
  445. default:
  446. mr |= UART_MR2_BITS_PER_CHAR_8;
  447. break;
  448. }
  449. /* calculate stop bits */
  450. mr &= ~(UART_MR2_STOP_BIT_LEN_ONE | UART_MR2_STOP_BIT_LEN_TWO);
  451. if (termios->c_cflag & CSTOPB)
  452. mr |= UART_MR2_STOP_BIT_LEN_TWO;
  453. else
  454. mr |= UART_MR2_STOP_BIT_LEN_ONE;
  455. /* set parity, bits per char, and stop bit */
  456. msm_write(port, mr, UART_MR2);
  457. /* calculate and set hardware flow control */
  458. mr = msm_read(port, UART_MR1);
  459. mr &= ~(UART_MR1_CTS_CTL | UART_MR1_RX_RDY_CTL);
  460. if (termios->c_cflag & CRTSCTS) {
  461. mr |= UART_MR1_CTS_CTL;
  462. mr |= UART_MR1_RX_RDY_CTL;
  463. }
  464. msm_write(port, mr, UART_MR1);
  465. /* Configure status bits to ignore based on termio flags. */
  466. port->read_status_mask = 0;
  467. if (termios->c_iflag & INPCK)
  468. port->read_status_mask |= UART_SR_PAR_FRAME_ERR;
  469. if (termios->c_iflag & (BRKINT | PARMRK))
  470. port->read_status_mask |= UART_SR_RX_BREAK;
  471. uart_update_timeout(port, termios->c_cflag, baud);
  472. spin_unlock_irqrestore(&port->lock, flags);
  473. }
  474. static const char *msm_type(struct uart_port *port)
  475. {
  476. return "MSM";
  477. }
  478. static void msm_release_port(struct uart_port *port)
  479. {
  480. struct platform_device *pdev = to_platform_device(port->dev);
  481. struct msm_port *msm_port = UART_TO_MSM(port);
  482. struct resource *uart_resource;
  483. struct resource *gsbi_resource;
  484. resource_size_t size;
  485. uart_resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  486. if (unlikely(!uart_resource))
  487. return;
  488. size = resource_size(uart_resource);
  489. release_mem_region(port->mapbase, size);
  490. iounmap(port->membase);
  491. port->membase = NULL;
  492. if (msm_port->gsbi_base) {
  493. writel_relaxed(GSBI_PROTOCOL_IDLE,
  494. msm_port->gsbi_base + GSBI_CONTROL);
  495. gsbi_resource = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  496. if (unlikely(!gsbi_resource))
  497. return;
  498. size = resource_size(gsbi_resource);
  499. release_mem_region(gsbi_resource->start, size);
  500. iounmap(msm_port->gsbi_base);
  501. msm_port->gsbi_base = NULL;
  502. }
  503. }
  504. static int msm_request_port(struct uart_port *port)
  505. {
  506. struct msm_port *msm_port = UART_TO_MSM(port);
  507. struct platform_device *pdev = to_platform_device(port->dev);
  508. struct resource *uart_resource;
  509. struct resource *gsbi_resource;
  510. resource_size_t size;
  511. int ret;
  512. uart_resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  513. if (unlikely(!uart_resource))
  514. return -ENXIO;
  515. size = resource_size(uart_resource);
  516. if (!request_mem_region(port->mapbase, size, "msm_serial"))
  517. return -EBUSY;
  518. port->membase = ioremap(port->mapbase, size);
  519. if (!port->membase) {
  520. ret = -EBUSY;
  521. goto fail_release_port;
  522. }
  523. gsbi_resource = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  524. /* Is this a GSBI-based port? */
  525. if (gsbi_resource) {
  526. size = resource_size(gsbi_resource);
  527. if (!request_mem_region(gsbi_resource->start, size,
  528. "msm_serial")) {
  529. ret = -EBUSY;
  530. goto fail_release_port_membase;
  531. }
  532. msm_port->gsbi_base = ioremap(gsbi_resource->start, size);
  533. if (!msm_port->gsbi_base) {
  534. ret = -EBUSY;
  535. goto fail_release_gsbi;
  536. }
  537. }
  538. return 0;
  539. fail_release_gsbi:
  540. release_mem_region(gsbi_resource->start, size);
  541. fail_release_port_membase:
  542. iounmap(port->membase);
  543. fail_release_port:
  544. release_mem_region(port->mapbase, size);
  545. return ret;
  546. }
  547. static void msm_config_port(struct uart_port *port, int flags)
  548. {
  549. struct msm_port *msm_port = UART_TO_MSM(port);
  550. int ret;
  551. if (flags & UART_CONFIG_TYPE) {
  552. port->type = PORT_MSM;
  553. ret = msm_request_port(port);
  554. if (ret)
  555. return;
  556. }
  557. if (msm_port->is_uartdm)
  558. writel_relaxed(GSBI_PROTOCOL_UART,
  559. msm_port->gsbi_base + GSBI_CONTROL);
  560. }
  561. static int msm_verify_port(struct uart_port *port, struct serial_struct *ser)
  562. {
  563. if (unlikely(ser->type != PORT_UNKNOWN && ser->type != PORT_MSM))
  564. return -EINVAL;
  565. if (unlikely(port->irq != ser->irq))
  566. return -EINVAL;
  567. return 0;
  568. }
  569. static void msm_power(struct uart_port *port, unsigned int state,
  570. unsigned int oldstate)
  571. {
  572. struct msm_port *msm_port = UART_TO_MSM(port);
  573. switch (state) {
  574. case 0:
  575. clk_prepare_enable(msm_port->clk);
  576. if (!IS_ERR(msm_port->pclk))
  577. clk_prepare_enable(msm_port->pclk);
  578. break;
  579. case 3:
  580. clk_disable_unprepare(msm_port->clk);
  581. if (!IS_ERR(msm_port->pclk))
  582. clk_disable_unprepare(msm_port->pclk);
  583. break;
  584. default:
  585. printk(KERN_ERR "msm_serial: Unknown PM state %d\n", state);
  586. }
  587. }
  588. static struct uart_ops msm_uart_pops = {
  589. .tx_empty = msm_tx_empty,
  590. .set_mctrl = msm_set_mctrl,
  591. .get_mctrl = msm_get_mctrl,
  592. .stop_tx = msm_stop_tx,
  593. .start_tx = msm_start_tx,
  594. .stop_rx = msm_stop_rx,
  595. .enable_ms = msm_enable_ms,
  596. .break_ctl = msm_break_ctl,
  597. .startup = msm_startup,
  598. .shutdown = msm_shutdown,
  599. .set_termios = msm_set_termios,
  600. .type = msm_type,
  601. .release_port = msm_release_port,
  602. .request_port = msm_request_port,
  603. .config_port = msm_config_port,
  604. .verify_port = msm_verify_port,
  605. .pm = msm_power,
  606. };
  607. static struct msm_port msm_uart_ports[] = {
  608. {
  609. .uart = {
  610. .iotype = UPIO_MEM,
  611. .ops = &msm_uart_pops,
  612. .flags = UPF_BOOT_AUTOCONF,
  613. .fifosize = 64,
  614. .line = 0,
  615. },
  616. },
  617. {
  618. .uart = {
  619. .iotype = UPIO_MEM,
  620. .ops = &msm_uart_pops,
  621. .flags = UPF_BOOT_AUTOCONF,
  622. .fifosize = 64,
  623. .line = 1,
  624. },
  625. },
  626. {
  627. .uart = {
  628. .iotype = UPIO_MEM,
  629. .ops = &msm_uart_pops,
  630. .flags = UPF_BOOT_AUTOCONF,
  631. .fifosize = 64,
  632. .line = 2,
  633. },
  634. },
  635. };
  636. #define UART_NR ARRAY_SIZE(msm_uart_ports)
  637. static inline struct uart_port *get_port_from_line(unsigned int line)
  638. {
  639. return &msm_uart_ports[line].uart;
  640. }
  641. #ifdef CONFIG_SERIAL_MSM_CONSOLE
  642. static void msm_console_putchar(struct uart_port *port, int c)
  643. {
  644. struct msm_port *msm_port = UART_TO_MSM(port);
  645. if (msm_port->is_uartdm)
  646. reset_dm_count(port, 1);
  647. while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
  648. ;
  649. msm_write(port, c, msm_port->is_uartdm ? UARTDM_TF : UART_TF);
  650. }
  651. static void msm_console_write(struct console *co, const char *s,
  652. unsigned int count)
  653. {
  654. struct uart_port *port;
  655. struct msm_port *msm_port;
  656. BUG_ON(co->index < 0 || co->index >= UART_NR);
  657. port = get_port_from_line(co->index);
  658. msm_port = UART_TO_MSM(port);
  659. spin_lock(&port->lock);
  660. uart_console_write(port, s, count, msm_console_putchar);
  661. spin_unlock(&port->lock);
  662. }
  663. static int __init msm_console_setup(struct console *co, char *options)
  664. {
  665. struct uart_port *port;
  666. struct msm_port *msm_port;
  667. int baud, flow, bits, parity;
  668. if (unlikely(co->index >= UART_NR || co->index < 0))
  669. return -ENXIO;
  670. port = get_port_from_line(co->index);
  671. msm_port = UART_TO_MSM(port);
  672. if (unlikely(!port->membase))
  673. return -ENXIO;
  674. msm_init_clock(port);
  675. if (options)
  676. uart_parse_options(options, &baud, &parity, &bits, &flow);
  677. bits = 8;
  678. parity = 'n';
  679. flow = 'n';
  680. msm_write(port, UART_MR2_BITS_PER_CHAR_8 | UART_MR2_STOP_BIT_LEN_ONE,
  681. UART_MR2); /* 8N1 */
  682. if (baud < 300 || baud > 115200)
  683. baud = 115200;
  684. msm_set_baud_rate(port, baud);
  685. msm_reset(port);
  686. if (msm_port->is_uartdm) {
  687. msm_write(port, UART_CR_CMD_PROTECTION_EN, UART_CR);
  688. msm_write(port, UART_CR_TX_ENABLE, UART_CR);
  689. }
  690. printk(KERN_INFO "msm_serial: console setup on port #%d\n", port->line);
  691. return uart_set_options(port, co, baud, parity, bits, flow);
  692. }
  693. static struct uart_driver msm_uart_driver;
  694. static struct console msm_console = {
  695. .name = "ttyMSM",
  696. .write = msm_console_write,
  697. .device = uart_console_device,
  698. .setup = msm_console_setup,
  699. .flags = CON_PRINTBUFFER,
  700. .index = -1,
  701. .data = &msm_uart_driver,
  702. };
  703. #define MSM_CONSOLE (&msm_console)
  704. #else
  705. #define MSM_CONSOLE NULL
  706. #endif
  707. static struct uart_driver msm_uart_driver = {
  708. .owner = THIS_MODULE,
  709. .driver_name = "msm_serial",
  710. .dev_name = "ttyMSM",
  711. .nr = UART_NR,
  712. .cons = MSM_CONSOLE,
  713. };
  714. static atomic_t msm_uart_next_id = ATOMIC_INIT(0);
  715. static int __init msm_serial_probe(struct platform_device *pdev)
  716. {
  717. struct msm_port *msm_port;
  718. struct resource *resource;
  719. struct uart_port *port;
  720. int irq;
  721. if (pdev->id == -1)
  722. pdev->id = atomic_inc_return(&msm_uart_next_id) - 1;
  723. if (unlikely(pdev->id < 0 || pdev->id >= UART_NR))
  724. return -ENXIO;
  725. printk(KERN_INFO "msm_serial: detected port #%d\n", pdev->id);
  726. port = get_port_from_line(pdev->id);
  727. port->dev = &pdev->dev;
  728. msm_port = UART_TO_MSM(port);
  729. if (platform_get_resource(pdev, IORESOURCE_MEM, 1))
  730. msm_port->is_uartdm = 1;
  731. else
  732. msm_port->is_uartdm = 0;
  733. if (msm_port->is_uartdm) {
  734. msm_port->clk = devm_clk_get(&pdev->dev, "gsbi_uart_clk");
  735. msm_port->pclk = devm_clk_get(&pdev->dev, "gsbi_pclk");
  736. } else {
  737. msm_port->clk = devm_clk_get(&pdev->dev, "uart_clk");
  738. msm_port->pclk = ERR_PTR(-ENOENT);
  739. }
  740. if (IS_ERR(msm_port->clk))
  741. return PTR_ERR(msm_port->clk);
  742. if (msm_port->is_uartdm) {
  743. if (IS_ERR(msm_port->pclk))
  744. return PTR_ERR(msm_port->pclk);
  745. clk_set_rate(msm_port->clk, 1843200);
  746. }
  747. port->uartclk = clk_get_rate(msm_port->clk);
  748. printk(KERN_INFO "uartclk = %d\n", port->uartclk);
  749. resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  750. if (unlikely(!resource))
  751. return -ENXIO;
  752. port->mapbase = resource->start;
  753. irq = platform_get_irq(pdev, 0);
  754. if (unlikely(irq < 0))
  755. return -ENXIO;
  756. port->irq = irq;
  757. platform_set_drvdata(pdev, port);
  758. return uart_add_one_port(&msm_uart_driver, port);
  759. }
  760. static int msm_serial_remove(struct platform_device *pdev)
  761. {
  762. struct uart_port *port = platform_get_drvdata(pdev);
  763. uart_remove_one_port(&msm_uart_driver, port);
  764. return 0;
  765. }
  766. static struct of_device_id msm_match_table[] = {
  767. { .compatible = "qcom,msm-uart" },
  768. {}
  769. };
  770. static struct platform_driver msm_platform_driver = {
  771. .remove = msm_serial_remove,
  772. .driver = {
  773. .name = "msm_serial",
  774. .owner = THIS_MODULE,
  775. .of_match_table = msm_match_table,
  776. },
  777. };
  778. static int __init msm_serial_init(void)
  779. {
  780. int ret;
  781. ret = uart_register_driver(&msm_uart_driver);
  782. if (unlikely(ret))
  783. return ret;
  784. ret = platform_driver_probe(&msm_platform_driver, msm_serial_probe);
  785. if (unlikely(ret))
  786. uart_unregister_driver(&msm_uart_driver);
  787. printk(KERN_INFO "msm_serial: driver initialized\n");
  788. return ret;
  789. }
  790. static void __exit msm_serial_exit(void)
  791. {
  792. #ifdef CONFIG_SERIAL_MSM_CONSOLE
  793. unregister_console(&msm_console);
  794. #endif
  795. platform_driver_unregister(&msm_platform_driver);
  796. uart_unregister_driver(&msm_uart_driver);
  797. }
  798. module_init(msm_serial_init);
  799. module_exit(msm_serial_exit);
  800. MODULE_AUTHOR("Robert Love <rlove@google.com>");
  801. MODULE_DESCRIPTION("Driver for msm7x serial device");
  802. MODULE_LICENSE("GPL");