nouveau_drv.h 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 15
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. struct ttm_object_file *tfile;
  43. };
  44. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  45. #include "nouveau_drm.h"
  46. #include "nouveau_reg.h"
  47. #include "nouveau_bios.h"
  48. struct nouveau_grctx;
  49. #define MAX_NUM_DCB_ENTRIES 16
  50. #define NOUVEAU_MAX_CHANNEL_NR 128
  51. #define NV50_VM_MAX_VRAM (2*1024*1024*1024ULL)
  52. #define NV50_VM_BLOCK (512*1024*1024ULL)
  53. #define NV50_VM_VRAM_NR (NV50_VM_MAX_VRAM / NV50_VM_BLOCK)
  54. struct nouveau_bo {
  55. struct ttm_buffer_object bo;
  56. struct ttm_placement placement;
  57. u32 placements[3];
  58. struct ttm_bo_kmap_obj kmap;
  59. struct list_head head;
  60. /* protected by ttm_bo_reserve() */
  61. struct drm_file *reserved_by;
  62. struct list_head entry;
  63. int pbbo_index;
  64. struct nouveau_channel *channel;
  65. bool mappable;
  66. bool no_vm;
  67. uint32_t tile_mode;
  68. uint32_t tile_flags;
  69. struct drm_gem_object *gem;
  70. struct drm_file *cpu_filp;
  71. int pin_refcnt;
  72. };
  73. static inline struct nouveau_bo *
  74. nouveau_bo(struct ttm_buffer_object *bo)
  75. {
  76. return container_of(bo, struct nouveau_bo, bo);
  77. }
  78. static inline struct nouveau_bo *
  79. nouveau_gem_object(struct drm_gem_object *gem)
  80. {
  81. return gem ? gem->driver_private : NULL;
  82. }
  83. /* TODO: submit equivalent to TTM generic API upstream? */
  84. static inline void __iomem *
  85. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  86. {
  87. bool is_iomem;
  88. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  89. &nvbo->kmap, &is_iomem);
  90. WARN_ON_ONCE(ioptr && !is_iomem);
  91. return ioptr;
  92. }
  93. struct mem_block {
  94. struct mem_block *next;
  95. struct mem_block *prev;
  96. uint64_t start;
  97. uint64_t size;
  98. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  99. };
  100. enum nouveau_flags {
  101. NV_NFORCE = 0x10000000,
  102. NV_NFORCE2 = 0x20000000
  103. };
  104. #define NVOBJ_ENGINE_SW 0
  105. #define NVOBJ_ENGINE_GR 1
  106. #define NVOBJ_ENGINE_DISPLAY 2
  107. #define NVOBJ_ENGINE_INT 0xdeadbeef
  108. #define NVOBJ_FLAG_ALLOW_NO_REFS (1 << 0)
  109. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  110. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  111. #define NVOBJ_FLAG_FAKE (1 << 3)
  112. struct nouveau_gpuobj {
  113. struct list_head list;
  114. struct nouveau_channel *im_channel;
  115. struct mem_block *im_pramin;
  116. struct nouveau_bo *im_backing;
  117. uint32_t im_backing_start;
  118. uint32_t *im_backing_suspend;
  119. int im_bound;
  120. uint32_t flags;
  121. int refcount;
  122. uint32_t engine;
  123. uint32_t class;
  124. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  125. void *priv;
  126. };
  127. struct nouveau_gpuobj_ref {
  128. struct list_head list;
  129. struct nouveau_gpuobj *gpuobj;
  130. uint32_t instance;
  131. struct nouveau_channel *channel;
  132. int handle;
  133. };
  134. struct nouveau_channel {
  135. struct drm_device *dev;
  136. int id;
  137. /* owner of this fifo */
  138. struct drm_file *file_priv;
  139. /* mapping of the fifo itself */
  140. struct drm_local_map *map;
  141. /* mapping of the regs controling the fifo */
  142. void __iomem *user;
  143. uint32_t user_get;
  144. uint32_t user_put;
  145. /* Fencing */
  146. struct {
  147. /* lock protects the pending list only */
  148. spinlock_t lock;
  149. struct list_head pending;
  150. uint32_t sequence;
  151. uint32_t sequence_ack;
  152. uint32_t last_sequence_irq;
  153. } fence;
  154. /* DMA push buffer */
  155. struct nouveau_gpuobj_ref *pushbuf;
  156. struct nouveau_bo *pushbuf_bo;
  157. uint32_t pushbuf_base;
  158. /* Notifier memory */
  159. struct nouveau_bo *notifier_bo;
  160. struct mem_block *notifier_heap;
  161. /* PFIFO context */
  162. struct nouveau_gpuobj_ref *ramfc;
  163. struct nouveau_gpuobj_ref *cache;
  164. /* PGRAPH context */
  165. /* XXX may be merge 2 pointers as private data ??? */
  166. struct nouveau_gpuobj_ref *ramin_grctx;
  167. void *pgraph_ctx;
  168. /* NV50 VM */
  169. struct nouveau_gpuobj *vm_pd;
  170. struct nouveau_gpuobj_ref *vm_gart_pt;
  171. struct nouveau_gpuobj_ref *vm_vram_pt[NV50_VM_VRAM_NR];
  172. /* Objects */
  173. struct nouveau_gpuobj_ref *ramin; /* Private instmem */
  174. struct mem_block *ramin_heap; /* Private PRAMIN heap */
  175. struct nouveau_gpuobj_ref *ramht; /* Hash table */
  176. struct list_head ramht_refs; /* Objects referenced by RAMHT */
  177. /* GPU object info for stuff used in-kernel (mm_enabled) */
  178. uint32_t m2mf_ntfy;
  179. uint32_t vram_handle;
  180. uint32_t gart_handle;
  181. bool accel_done;
  182. /* Push buffer state (only for drm's channel on !mm_enabled) */
  183. struct {
  184. int max;
  185. int free;
  186. int cur;
  187. int put;
  188. /* access via pushbuf_bo */
  189. } dma;
  190. uint32_t sw_subchannel[8];
  191. struct {
  192. struct nouveau_gpuobj *vblsem;
  193. uint32_t vblsem_offset;
  194. uint32_t vblsem_rval;
  195. struct list_head vbl_wait;
  196. } nvsw;
  197. struct {
  198. bool active;
  199. char name[32];
  200. struct drm_info_list info;
  201. } debugfs;
  202. };
  203. struct nouveau_instmem_engine {
  204. void *priv;
  205. int (*init)(struct drm_device *dev);
  206. void (*takedown)(struct drm_device *dev);
  207. int (*suspend)(struct drm_device *dev);
  208. void (*resume)(struct drm_device *dev);
  209. int (*populate)(struct drm_device *, struct nouveau_gpuobj *,
  210. uint32_t *size);
  211. void (*clear)(struct drm_device *, struct nouveau_gpuobj *);
  212. int (*bind)(struct drm_device *, struct nouveau_gpuobj *);
  213. int (*unbind)(struct drm_device *, struct nouveau_gpuobj *);
  214. void (*prepare_access)(struct drm_device *, bool write);
  215. void (*finish_access)(struct drm_device *);
  216. };
  217. struct nouveau_mc_engine {
  218. int (*init)(struct drm_device *dev);
  219. void (*takedown)(struct drm_device *dev);
  220. };
  221. struct nouveau_timer_engine {
  222. int (*init)(struct drm_device *dev);
  223. void (*takedown)(struct drm_device *dev);
  224. uint64_t (*read)(struct drm_device *dev);
  225. };
  226. struct nouveau_fb_engine {
  227. int (*init)(struct drm_device *dev);
  228. void (*takedown)(struct drm_device *dev);
  229. };
  230. struct nouveau_fifo_engine {
  231. void *priv;
  232. int channels;
  233. int (*init)(struct drm_device *);
  234. void (*takedown)(struct drm_device *);
  235. void (*disable)(struct drm_device *);
  236. void (*enable)(struct drm_device *);
  237. bool (*reassign)(struct drm_device *, bool enable);
  238. int (*channel_id)(struct drm_device *);
  239. int (*create_context)(struct nouveau_channel *);
  240. void (*destroy_context)(struct nouveau_channel *);
  241. int (*load_context)(struct nouveau_channel *);
  242. int (*unload_context)(struct drm_device *);
  243. };
  244. struct nouveau_pgraph_object_method {
  245. int id;
  246. int (*exec)(struct nouveau_channel *chan, int grclass, int mthd,
  247. uint32_t data);
  248. };
  249. struct nouveau_pgraph_object_class {
  250. int id;
  251. bool software;
  252. struct nouveau_pgraph_object_method *methods;
  253. };
  254. struct nouveau_pgraph_engine {
  255. struct nouveau_pgraph_object_class *grclass;
  256. bool accel_blocked;
  257. void *ctxprog;
  258. void *ctxvals;
  259. int grctx_size;
  260. int (*init)(struct drm_device *);
  261. void (*takedown)(struct drm_device *);
  262. void (*fifo_access)(struct drm_device *, bool);
  263. struct nouveau_channel *(*channel)(struct drm_device *);
  264. int (*create_context)(struct nouveau_channel *);
  265. void (*destroy_context)(struct nouveau_channel *);
  266. int (*load_context)(struct nouveau_channel *);
  267. int (*unload_context)(struct drm_device *);
  268. };
  269. struct nouveau_engine {
  270. struct nouveau_instmem_engine instmem;
  271. struct nouveau_mc_engine mc;
  272. struct nouveau_timer_engine timer;
  273. struct nouveau_fb_engine fb;
  274. struct nouveau_pgraph_engine graph;
  275. struct nouveau_fifo_engine fifo;
  276. };
  277. struct nouveau_pll_vals {
  278. union {
  279. struct {
  280. #ifdef __BIG_ENDIAN
  281. uint8_t N1, M1, N2, M2;
  282. #else
  283. uint8_t M1, N1, M2, N2;
  284. #endif
  285. };
  286. struct {
  287. uint16_t NM1, NM2;
  288. } __attribute__((packed));
  289. };
  290. int log2P;
  291. int refclk;
  292. };
  293. enum nv04_fp_display_regs {
  294. FP_DISPLAY_END,
  295. FP_TOTAL,
  296. FP_CRTC,
  297. FP_SYNC_START,
  298. FP_SYNC_END,
  299. FP_VALID_START,
  300. FP_VALID_END
  301. };
  302. struct nv04_crtc_reg {
  303. unsigned char MiscOutReg; /* */
  304. uint8_t CRTC[0x9f];
  305. uint8_t CR58[0x10];
  306. uint8_t Sequencer[5];
  307. uint8_t Graphics[9];
  308. uint8_t Attribute[21];
  309. unsigned char DAC[768]; /* Internal Colorlookuptable */
  310. /* PCRTC regs */
  311. uint32_t fb_start;
  312. uint32_t crtc_cfg;
  313. uint32_t cursor_cfg;
  314. uint32_t gpio_ext;
  315. uint32_t crtc_830;
  316. uint32_t crtc_834;
  317. uint32_t crtc_850;
  318. uint32_t crtc_eng_ctrl;
  319. /* PRAMDAC regs */
  320. uint32_t nv10_cursync;
  321. struct nouveau_pll_vals pllvals;
  322. uint32_t ramdac_gen_ctrl;
  323. uint32_t ramdac_630;
  324. uint32_t ramdac_634;
  325. uint32_t tv_setup;
  326. uint32_t tv_vtotal;
  327. uint32_t tv_vskew;
  328. uint32_t tv_vsync_delay;
  329. uint32_t tv_htotal;
  330. uint32_t tv_hskew;
  331. uint32_t tv_hsync_delay;
  332. uint32_t tv_hsync_delay2;
  333. uint32_t fp_horiz_regs[7];
  334. uint32_t fp_vert_regs[7];
  335. uint32_t dither;
  336. uint32_t fp_control;
  337. uint32_t dither_regs[6];
  338. uint32_t fp_debug_0;
  339. uint32_t fp_debug_1;
  340. uint32_t fp_debug_2;
  341. uint32_t fp_margin_color;
  342. uint32_t ramdac_8c0;
  343. uint32_t ramdac_a20;
  344. uint32_t ramdac_a24;
  345. uint32_t ramdac_a34;
  346. uint32_t ctv_regs[38];
  347. };
  348. struct nv04_output_reg {
  349. uint32_t output;
  350. int head;
  351. };
  352. struct nv04_mode_state {
  353. uint32_t bpp;
  354. uint32_t width;
  355. uint32_t height;
  356. uint32_t interlace;
  357. uint32_t repaint0;
  358. uint32_t repaint1;
  359. uint32_t screen;
  360. uint32_t scale;
  361. uint32_t dither;
  362. uint32_t extra;
  363. uint32_t fifo;
  364. uint32_t pixel;
  365. uint32_t horiz;
  366. int arbitration0;
  367. int arbitration1;
  368. uint32_t pll;
  369. uint32_t pllB;
  370. uint32_t vpll;
  371. uint32_t vpll2;
  372. uint32_t vpllB;
  373. uint32_t vpll2B;
  374. uint32_t pllsel;
  375. uint32_t sel_clk;
  376. uint32_t general;
  377. uint32_t crtcOwner;
  378. uint32_t head;
  379. uint32_t head2;
  380. uint32_t cursorConfig;
  381. uint32_t cursor0;
  382. uint32_t cursor1;
  383. uint32_t cursor2;
  384. uint32_t timingH;
  385. uint32_t timingV;
  386. uint32_t displayV;
  387. uint32_t crtcSync;
  388. struct nv04_crtc_reg crtc_reg[2];
  389. };
  390. enum nouveau_card_type {
  391. NV_04 = 0x00,
  392. NV_10 = 0x10,
  393. NV_20 = 0x20,
  394. NV_30 = 0x30,
  395. NV_40 = 0x40,
  396. NV_50 = 0x50,
  397. };
  398. struct drm_nouveau_private {
  399. struct drm_device *dev;
  400. enum {
  401. NOUVEAU_CARD_INIT_DOWN,
  402. NOUVEAU_CARD_INIT_DONE,
  403. NOUVEAU_CARD_INIT_FAILED
  404. } init_state;
  405. /* the card type, takes NV_* as values */
  406. enum nouveau_card_type card_type;
  407. /* exact chipset, derived from NV_PMC_BOOT_0 */
  408. int chipset;
  409. int flags;
  410. void __iomem *mmio;
  411. void __iomem *ramin;
  412. uint32_t ramin_size;
  413. struct workqueue_struct *wq;
  414. struct work_struct irq_work;
  415. struct list_head vbl_waiting;
  416. struct {
  417. struct ttm_global_reference mem_global_ref;
  418. struct ttm_bo_global_ref bo_global_ref;
  419. struct ttm_bo_device bdev;
  420. spinlock_t bo_list_lock;
  421. struct list_head bo_list;
  422. atomic_t validate_sequence;
  423. } ttm;
  424. struct fb_info *fbdev_info;
  425. int fifo_alloc_count;
  426. struct nouveau_channel *fifos[NOUVEAU_MAX_CHANNEL_NR];
  427. struct nouveau_engine engine;
  428. struct nouveau_channel *channel;
  429. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  430. struct nouveau_gpuobj *ramht;
  431. uint32_t ramin_rsvd_vram;
  432. uint32_t ramht_offset;
  433. uint32_t ramht_size;
  434. uint32_t ramht_bits;
  435. uint32_t ramfc_offset;
  436. uint32_t ramfc_size;
  437. uint32_t ramro_offset;
  438. uint32_t ramro_size;
  439. /* base physical adresses */
  440. uint64_t fb_phys;
  441. uint64_t fb_available_size;
  442. uint64_t fb_mappable_pages;
  443. uint64_t fb_aper_free;
  444. struct {
  445. enum {
  446. NOUVEAU_GART_NONE = 0,
  447. NOUVEAU_GART_AGP,
  448. NOUVEAU_GART_SGDMA
  449. } type;
  450. uint64_t aper_base;
  451. uint64_t aper_size;
  452. uint64_t aper_free;
  453. struct nouveau_gpuobj *sg_ctxdma;
  454. struct page *sg_dummy_page;
  455. dma_addr_t sg_dummy_bus;
  456. /* nottm hack */
  457. struct drm_ttm_backend *sg_be;
  458. unsigned long sg_handle;
  459. } gart_info;
  460. /* G8x/G9x virtual address space */
  461. uint64_t vm_gart_base;
  462. uint64_t vm_gart_size;
  463. uint64_t vm_vram_base;
  464. uint64_t vm_vram_size;
  465. uint64_t vm_end;
  466. struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
  467. int vm_vram_pt_nr;
  468. /* the mtrr covering the FB */
  469. int fb_mtrr;
  470. struct mem_block *ramin_heap;
  471. /* context table pointed to be NV_PGRAPH_CHANNEL_CTX_TABLE (0x400780) */
  472. uint32_t ctx_table_size;
  473. struct nouveau_gpuobj_ref *ctx_table;
  474. struct list_head gpuobj_list;
  475. struct nvbios VBIOS;
  476. struct nouveau_bios_info *vbios;
  477. struct nv04_mode_state mode_reg;
  478. struct nv04_mode_state saved_reg;
  479. uint32_t saved_vga_font[4][16384];
  480. uint32_t crtc_owner;
  481. uint32_t dac_users[4];
  482. struct nouveau_suspend_resume {
  483. uint32_t fifo_mode;
  484. uint32_t graph_ctx_control;
  485. uint32_t graph_state;
  486. uint32_t *ramin_copy;
  487. uint64_t ramin_size;
  488. } susres;
  489. struct backlight_device *backlight;
  490. bool acpi_dsm;
  491. struct nouveau_channel *evo;
  492. struct {
  493. struct dentry *channel_root;
  494. } debugfs;
  495. };
  496. static inline struct drm_nouveau_private *
  497. nouveau_bdev(struct ttm_bo_device *bd)
  498. {
  499. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  500. }
  501. static inline int
  502. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  503. {
  504. struct nouveau_bo *prev;
  505. if (!pnvbo)
  506. return -EINVAL;
  507. prev = *pnvbo;
  508. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  509. if (prev) {
  510. struct ttm_buffer_object *bo = &prev->bo;
  511. ttm_bo_unref(&bo);
  512. }
  513. return 0;
  514. }
  515. #define NOUVEAU_CHECK_INITIALISED_WITH_RETURN do { \
  516. struct drm_nouveau_private *nv = dev->dev_private; \
  517. if (nv->init_state != NOUVEAU_CARD_INIT_DONE) { \
  518. NV_ERROR(dev, "called without init\n"); \
  519. return -EINVAL; \
  520. } \
  521. } while (0)
  522. #define NOUVEAU_GET_USER_CHANNEL_WITH_RETURN(id, cl, ch) do { \
  523. struct drm_nouveau_private *nv = dev->dev_private; \
  524. if (!nouveau_channel_owner(dev, (cl), (id))) { \
  525. NV_ERROR(dev, "pid %d doesn't own channel %d\n", \
  526. DRM_CURRENTPID, (id)); \
  527. return -EPERM; \
  528. } \
  529. (ch) = nv->fifos[(id)]; \
  530. } while (0)
  531. /* nouveau_drv.c */
  532. extern int nouveau_noagp;
  533. extern int nouveau_duallink;
  534. extern int nouveau_uscript_lvds;
  535. extern int nouveau_uscript_tmds;
  536. extern int nouveau_vram_pushbuf;
  537. extern int nouveau_vram_notify;
  538. extern int nouveau_fbpercrtc;
  539. extern char *nouveau_tv_norm;
  540. extern int nouveau_reg_debug;
  541. extern char *nouveau_vbios;
  542. extern int nouveau_ctxfw;
  543. /* nouveau_state.c */
  544. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  545. extern int nouveau_load(struct drm_device *, unsigned long flags);
  546. extern int nouveau_firstopen(struct drm_device *);
  547. extern void nouveau_lastclose(struct drm_device *);
  548. extern int nouveau_unload(struct drm_device *);
  549. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  550. struct drm_file *);
  551. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  552. struct drm_file *);
  553. extern bool nouveau_wait_until(struct drm_device *, uint64_t timeout,
  554. uint32_t reg, uint32_t mask, uint32_t val);
  555. extern bool nouveau_wait_for_idle(struct drm_device *);
  556. extern int nouveau_card_init(struct drm_device *);
  557. extern int nouveau_ioctl_card_init(struct drm_device *, void *data,
  558. struct drm_file *);
  559. extern int nouveau_ioctl_suspend(struct drm_device *, void *data,
  560. struct drm_file *);
  561. extern int nouveau_ioctl_resume(struct drm_device *, void *data,
  562. struct drm_file *);
  563. /* nouveau_mem.c */
  564. extern int nouveau_mem_init_heap(struct mem_block **, uint64_t start,
  565. uint64_t size);
  566. extern struct mem_block *nouveau_mem_alloc_block(struct mem_block *,
  567. uint64_t size, int align2,
  568. struct drm_file *, int tail);
  569. extern void nouveau_mem_takedown(struct mem_block **heap);
  570. extern void nouveau_mem_free_block(struct mem_block *);
  571. extern uint64_t nouveau_mem_fb_amount(struct drm_device *);
  572. extern void nouveau_mem_release(struct drm_file *, struct mem_block *heap);
  573. extern int nouveau_mem_init(struct drm_device *);
  574. extern int nouveau_mem_init_agp(struct drm_device *);
  575. extern void nouveau_mem_close(struct drm_device *);
  576. extern int nv50_mem_vm_bind_linear(struct drm_device *, uint64_t virt,
  577. uint32_t size, uint32_t flags,
  578. uint64_t phys);
  579. extern void nv50_mem_vm_unbind(struct drm_device *, uint64_t virt,
  580. uint32_t size);
  581. /* nouveau_notifier.c */
  582. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  583. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  584. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  585. int cout, uint32_t *offset);
  586. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  587. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  588. struct drm_file *);
  589. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  590. struct drm_file *);
  591. /* nouveau_channel.c */
  592. extern struct drm_ioctl_desc nouveau_ioctls[];
  593. extern int nouveau_max_ioctl;
  594. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  595. extern int nouveau_channel_owner(struct drm_device *, struct drm_file *,
  596. int channel);
  597. extern int nouveau_channel_alloc(struct drm_device *dev,
  598. struct nouveau_channel **chan,
  599. struct drm_file *file_priv,
  600. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  601. extern void nouveau_channel_free(struct nouveau_channel *);
  602. extern int nouveau_channel_idle(struct nouveau_channel *chan);
  603. /* nouveau_object.c */
  604. extern int nouveau_gpuobj_early_init(struct drm_device *);
  605. extern int nouveau_gpuobj_init(struct drm_device *);
  606. extern void nouveau_gpuobj_takedown(struct drm_device *);
  607. extern void nouveau_gpuobj_late_takedown(struct drm_device *);
  608. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  609. extern void nouveau_gpuobj_suspend_cleanup(struct drm_device *dev);
  610. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  611. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  612. uint32_t vram_h, uint32_t tt_h);
  613. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  614. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  615. uint32_t size, int align, uint32_t flags,
  616. struct nouveau_gpuobj **);
  617. extern int nouveau_gpuobj_del(struct drm_device *, struct nouveau_gpuobj **);
  618. extern int nouveau_gpuobj_ref_add(struct drm_device *, struct nouveau_channel *,
  619. uint32_t handle, struct nouveau_gpuobj *,
  620. struct nouveau_gpuobj_ref **);
  621. extern int nouveau_gpuobj_ref_del(struct drm_device *,
  622. struct nouveau_gpuobj_ref **);
  623. extern int nouveau_gpuobj_ref_find(struct nouveau_channel *, uint32_t handle,
  624. struct nouveau_gpuobj_ref **ref_ret);
  625. extern int nouveau_gpuobj_new_ref(struct drm_device *,
  626. struct nouveau_channel *alloc_chan,
  627. struct nouveau_channel *ref_chan,
  628. uint32_t handle, uint32_t size, int align,
  629. uint32_t flags, struct nouveau_gpuobj_ref **);
  630. extern int nouveau_gpuobj_new_fake(struct drm_device *,
  631. uint32_t p_offset, uint32_t b_offset,
  632. uint32_t size, uint32_t flags,
  633. struct nouveau_gpuobj **,
  634. struct nouveau_gpuobj_ref**);
  635. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  636. uint64_t offset, uint64_t size, int access,
  637. int target, struct nouveau_gpuobj **);
  638. extern int nouveau_gpuobj_gart_dma_new(struct nouveau_channel *,
  639. uint64_t offset, uint64_t size,
  640. int access, struct nouveau_gpuobj **,
  641. uint32_t *o_ret);
  642. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, int class,
  643. struct nouveau_gpuobj **);
  644. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  645. struct drm_file *);
  646. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  647. struct drm_file *);
  648. /* nouveau_irq.c */
  649. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  650. extern void nouveau_irq_preinstall(struct drm_device *);
  651. extern int nouveau_irq_postinstall(struct drm_device *);
  652. extern void nouveau_irq_uninstall(struct drm_device *);
  653. /* nouveau_sgdma.c */
  654. extern int nouveau_sgdma_init(struct drm_device *);
  655. extern void nouveau_sgdma_takedown(struct drm_device *);
  656. extern int nouveau_sgdma_get_page(struct drm_device *, uint32_t offset,
  657. uint32_t *page);
  658. extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
  659. /* nouveau_debugfs.c */
  660. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  661. extern int nouveau_debugfs_init(struct drm_minor *);
  662. extern void nouveau_debugfs_takedown(struct drm_minor *);
  663. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  664. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  665. #else
  666. static inline int
  667. nouveau_debugfs_init(struct drm_minor *minor)
  668. {
  669. return 0;
  670. }
  671. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  672. {
  673. }
  674. static inline int
  675. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  676. {
  677. return 0;
  678. }
  679. static inline void
  680. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  681. {
  682. }
  683. #endif
  684. /* nouveau_dma.c */
  685. extern int nouveau_dma_init(struct nouveau_channel *);
  686. extern int nouveau_dma_wait(struct nouveau_channel *, int size);
  687. /* nouveau_acpi.c */
  688. #ifdef CONFIG_ACPI
  689. extern int nouveau_hybrid_setup(struct drm_device *dev);
  690. extern bool nouveau_dsm_probe(struct drm_device *dev);
  691. #else
  692. static inline int nouveau_hybrid_setup(struct drm_device *dev)
  693. {
  694. return 0;
  695. }
  696. static inline bool nouveau_dsm_probe(struct drm_device *dev)
  697. {
  698. return false;
  699. }
  700. #endif
  701. /* nouveau_backlight.c */
  702. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  703. extern int nouveau_backlight_init(struct drm_device *);
  704. extern void nouveau_backlight_exit(struct drm_device *);
  705. #else
  706. static inline int nouveau_backlight_init(struct drm_device *dev)
  707. {
  708. return 0;
  709. }
  710. static inline void nouveau_backlight_exit(struct drm_device *dev) { }
  711. #endif
  712. /* nouveau_bios.c */
  713. extern int nouveau_bios_init(struct drm_device *);
  714. extern void nouveau_bios_takedown(struct drm_device *dev);
  715. extern int nouveau_run_vbios_init(struct drm_device *);
  716. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  717. struct dcb_entry *);
  718. extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
  719. enum dcb_gpio_tag);
  720. extern struct dcb_connector_table_entry *
  721. nouveau_bios_connector_entry(struct drm_device *, int index);
  722. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  723. struct pll_lims *);
  724. extern int nouveau_bios_run_display_table(struct drm_device *,
  725. struct dcb_entry *,
  726. uint32_t script, int pxclk);
  727. extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
  728. int *length);
  729. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  730. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  731. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  732. bool *dl, bool *if_is_24bit);
  733. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  734. int head, int pxclk);
  735. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  736. enum LVDS_script, int pxclk);
  737. /* nouveau_ttm.c */
  738. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  739. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  740. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  741. /* nouveau_dp.c */
  742. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  743. uint8_t *data, int data_nr);
  744. bool nouveau_dp_detect(struct drm_encoder *);
  745. bool nouveau_dp_link_train(struct drm_encoder *);
  746. /* nv04_fb.c */
  747. extern int nv04_fb_init(struct drm_device *);
  748. extern void nv04_fb_takedown(struct drm_device *);
  749. /* nv10_fb.c */
  750. extern int nv10_fb_init(struct drm_device *);
  751. extern void nv10_fb_takedown(struct drm_device *);
  752. /* nv40_fb.c */
  753. extern int nv40_fb_init(struct drm_device *);
  754. extern void nv40_fb_takedown(struct drm_device *);
  755. /* nv04_fifo.c */
  756. extern int nv04_fifo_init(struct drm_device *);
  757. extern void nv04_fifo_disable(struct drm_device *);
  758. extern void nv04_fifo_enable(struct drm_device *);
  759. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  760. extern int nv04_fifo_channel_id(struct drm_device *);
  761. extern int nv04_fifo_create_context(struct nouveau_channel *);
  762. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  763. extern int nv04_fifo_load_context(struct nouveau_channel *);
  764. extern int nv04_fifo_unload_context(struct drm_device *);
  765. /* nv10_fifo.c */
  766. extern int nv10_fifo_init(struct drm_device *);
  767. extern int nv10_fifo_channel_id(struct drm_device *);
  768. extern int nv10_fifo_create_context(struct nouveau_channel *);
  769. extern void nv10_fifo_destroy_context(struct nouveau_channel *);
  770. extern int nv10_fifo_load_context(struct nouveau_channel *);
  771. extern int nv10_fifo_unload_context(struct drm_device *);
  772. /* nv40_fifo.c */
  773. extern int nv40_fifo_init(struct drm_device *);
  774. extern int nv40_fifo_create_context(struct nouveau_channel *);
  775. extern void nv40_fifo_destroy_context(struct nouveau_channel *);
  776. extern int nv40_fifo_load_context(struct nouveau_channel *);
  777. extern int nv40_fifo_unload_context(struct drm_device *);
  778. /* nv50_fifo.c */
  779. extern int nv50_fifo_init(struct drm_device *);
  780. extern void nv50_fifo_takedown(struct drm_device *);
  781. extern int nv50_fifo_channel_id(struct drm_device *);
  782. extern int nv50_fifo_create_context(struct nouveau_channel *);
  783. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  784. extern int nv50_fifo_load_context(struct nouveau_channel *);
  785. extern int nv50_fifo_unload_context(struct drm_device *);
  786. /* nv04_graph.c */
  787. extern struct nouveau_pgraph_object_class nv04_graph_grclass[];
  788. extern int nv04_graph_init(struct drm_device *);
  789. extern void nv04_graph_takedown(struct drm_device *);
  790. extern void nv04_graph_fifo_access(struct drm_device *, bool);
  791. extern struct nouveau_channel *nv04_graph_channel(struct drm_device *);
  792. extern int nv04_graph_create_context(struct nouveau_channel *);
  793. extern void nv04_graph_destroy_context(struct nouveau_channel *);
  794. extern int nv04_graph_load_context(struct nouveau_channel *);
  795. extern int nv04_graph_unload_context(struct drm_device *);
  796. extern void nv04_graph_context_switch(struct drm_device *);
  797. /* nv10_graph.c */
  798. extern struct nouveau_pgraph_object_class nv10_graph_grclass[];
  799. extern int nv10_graph_init(struct drm_device *);
  800. extern void nv10_graph_takedown(struct drm_device *);
  801. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  802. extern int nv10_graph_create_context(struct nouveau_channel *);
  803. extern void nv10_graph_destroy_context(struct nouveau_channel *);
  804. extern int nv10_graph_load_context(struct nouveau_channel *);
  805. extern int nv10_graph_unload_context(struct drm_device *);
  806. extern void nv10_graph_context_switch(struct drm_device *);
  807. /* nv20_graph.c */
  808. extern struct nouveau_pgraph_object_class nv20_graph_grclass[];
  809. extern struct nouveau_pgraph_object_class nv30_graph_grclass[];
  810. extern int nv20_graph_create_context(struct nouveau_channel *);
  811. extern void nv20_graph_destroy_context(struct nouveau_channel *);
  812. extern int nv20_graph_load_context(struct nouveau_channel *);
  813. extern int nv20_graph_unload_context(struct drm_device *);
  814. extern int nv20_graph_init(struct drm_device *);
  815. extern void nv20_graph_takedown(struct drm_device *);
  816. extern int nv30_graph_init(struct drm_device *);
  817. /* nv40_graph.c */
  818. extern struct nouveau_pgraph_object_class nv40_graph_grclass[];
  819. extern int nv40_graph_init(struct drm_device *);
  820. extern void nv40_graph_takedown(struct drm_device *);
  821. extern struct nouveau_channel *nv40_graph_channel(struct drm_device *);
  822. extern int nv40_graph_create_context(struct nouveau_channel *);
  823. extern void nv40_graph_destroy_context(struct nouveau_channel *);
  824. extern int nv40_graph_load_context(struct nouveau_channel *);
  825. extern int nv40_graph_unload_context(struct drm_device *);
  826. extern void nv40_grctx_init(struct nouveau_grctx *);
  827. /* nv50_graph.c */
  828. extern struct nouveau_pgraph_object_class nv50_graph_grclass[];
  829. extern int nv50_graph_init(struct drm_device *);
  830. extern void nv50_graph_takedown(struct drm_device *);
  831. extern void nv50_graph_fifo_access(struct drm_device *, bool);
  832. extern struct nouveau_channel *nv50_graph_channel(struct drm_device *);
  833. extern int nv50_graph_create_context(struct nouveau_channel *);
  834. extern void nv50_graph_destroy_context(struct nouveau_channel *);
  835. extern int nv50_graph_load_context(struct nouveau_channel *);
  836. extern int nv50_graph_unload_context(struct drm_device *);
  837. extern void nv50_graph_context_switch(struct drm_device *);
  838. /* nouveau_grctx.c */
  839. extern int nouveau_grctx_prog_load(struct drm_device *);
  840. extern void nouveau_grctx_vals_load(struct drm_device *,
  841. struct nouveau_gpuobj *);
  842. extern void nouveau_grctx_fini(struct drm_device *);
  843. /* nv04_instmem.c */
  844. extern int nv04_instmem_init(struct drm_device *);
  845. extern void nv04_instmem_takedown(struct drm_device *);
  846. extern int nv04_instmem_suspend(struct drm_device *);
  847. extern void nv04_instmem_resume(struct drm_device *);
  848. extern int nv04_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  849. uint32_t *size);
  850. extern void nv04_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  851. extern int nv04_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  852. extern int nv04_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  853. extern void nv04_instmem_prepare_access(struct drm_device *, bool write);
  854. extern void nv04_instmem_finish_access(struct drm_device *);
  855. /* nv50_instmem.c */
  856. extern int nv50_instmem_init(struct drm_device *);
  857. extern void nv50_instmem_takedown(struct drm_device *);
  858. extern int nv50_instmem_suspend(struct drm_device *);
  859. extern void nv50_instmem_resume(struct drm_device *);
  860. extern int nv50_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  861. uint32_t *size);
  862. extern void nv50_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  863. extern int nv50_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  864. extern int nv50_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  865. extern void nv50_instmem_prepare_access(struct drm_device *, bool write);
  866. extern void nv50_instmem_finish_access(struct drm_device *);
  867. /* nv04_mc.c */
  868. extern int nv04_mc_init(struct drm_device *);
  869. extern void nv04_mc_takedown(struct drm_device *);
  870. /* nv40_mc.c */
  871. extern int nv40_mc_init(struct drm_device *);
  872. extern void nv40_mc_takedown(struct drm_device *);
  873. /* nv50_mc.c */
  874. extern int nv50_mc_init(struct drm_device *);
  875. extern void nv50_mc_takedown(struct drm_device *);
  876. /* nv04_timer.c */
  877. extern int nv04_timer_init(struct drm_device *);
  878. extern uint64_t nv04_timer_read(struct drm_device *);
  879. extern void nv04_timer_takedown(struct drm_device *);
  880. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  881. unsigned long arg);
  882. /* nv04_dac.c */
  883. extern int nv04_dac_create(struct drm_device *dev, struct dcb_entry *entry);
  884. extern enum drm_connector_status nv17_dac_detect(struct drm_encoder *encoder,
  885. struct drm_connector *connector);
  886. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  887. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  888. /* nv04_dfp.c */
  889. extern int nv04_dfp_create(struct drm_device *dev, struct dcb_entry *entry);
  890. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  891. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  892. int head, bool dl);
  893. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  894. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  895. /* nv04_tv.c */
  896. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  897. extern int nv04_tv_create(struct drm_device *dev, struct dcb_entry *entry);
  898. /* nv17_tv.c */
  899. extern int nv17_tv_create(struct drm_device *dev, struct dcb_entry *entry);
  900. extern enum drm_connector_status nv17_tv_detect(struct drm_encoder *encoder,
  901. struct drm_connector *connector,
  902. uint32_t pin_mask);
  903. /* nv04_display.c */
  904. extern int nv04_display_create(struct drm_device *);
  905. extern void nv04_display_destroy(struct drm_device *);
  906. extern void nv04_display_restore(struct drm_device *);
  907. /* nv04_crtc.c */
  908. extern int nv04_crtc_create(struct drm_device *, int index);
  909. /* nouveau_bo.c */
  910. extern struct ttm_bo_driver nouveau_bo_driver;
  911. extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *,
  912. int size, int align, uint32_t flags,
  913. uint32_t tile_mode, uint32_t tile_flags,
  914. bool no_vm, bool mappable, struct nouveau_bo **);
  915. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  916. extern int nouveau_bo_unpin(struct nouveau_bo *);
  917. extern int nouveau_bo_map(struct nouveau_bo *);
  918. extern void nouveau_bo_unmap(struct nouveau_bo *);
  919. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t memtype);
  920. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  921. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  922. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  923. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  924. /* nouveau_fence.c */
  925. struct nouveau_fence;
  926. extern int nouveau_fence_init(struct nouveau_channel *);
  927. extern void nouveau_fence_fini(struct nouveau_channel *);
  928. extern void nouveau_fence_update(struct nouveau_channel *);
  929. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  930. bool emit);
  931. extern int nouveau_fence_emit(struct nouveau_fence *);
  932. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  933. extern bool nouveau_fence_signalled(void *obj, void *arg);
  934. extern int nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  935. extern int nouveau_fence_flush(void *obj, void *arg);
  936. extern void nouveau_fence_unref(void **obj);
  937. extern void *nouveau_fence_ref(void *obj);
  938. extern void nouveau_fence_handler(struct drm_device *dev, int channel);
  939. /* nouveau_gem.c */
  940. extern int nouveau_gem_new(struct drm_device *, struct nouveau_channel *,
  941. int size, int align, uint32_t flags,
  942. uint32_t tile_mode, uint32_t tile_flags,
  943. bool no_vm, bool mappable, struct nouveau_bo **);
  944. extern int nouveau_gem_object_new(struct drm_gem_object *);
  945. extern void nouveau_gem_object_del(struct drm_gem_object *);
  946. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  947. struct drm_file *);
  948. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  949. struct drm_file *);
  950. extern int nouveau_gem_ioctl_pushbuf_call(struct drm_device *, void *,
  951. struct drm_file *);
  952. extern int nouveau_gem_ioctl_pushbuf_call2(struct drm_device *, void *,
  953. struct drm_file *);
  954. extern int nouveau_gem_ioctl_pin(struct drm_device *, void *,
  955. struct drm_file *);
  956. extern int nouveau_gem_ioctl_unpin(struct drm_device *, void *,
  957. struct drm_file *);
  958. extern int nouveau_gem_ioctl_tile(struct drm_device *, void *,
  959. struct drm_file *);
  960. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  961. struct drm_file *);
  962. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  963. struct drm_file *);
  964. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  965. struct drm_file *);
  966. /* nv17_gpio.c */
  967. int nv17_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  968. int nv17_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  969. #ifndef ioread32_native
  970. #ifdef __BIG_ENDIAN
  971. #define ioread16_native ioread16be
  972. #define iowrite16_native iowrite16be
  973. #define ioread32_native ioread32be
  974. #define iowrite32_native iowrite32be
  975. #else /* def __BIG_ENDIAN */
  976. #define ioread16_native ioread16
  977. #define iowrite16_native iowrite16
  978. #define ioread32_native ioread32
  979. #define iowrite32_native iowrite32
  980. #endif /* def __BIG_ENDIAN else */
  981. #endif /* !ioread32_native */
  982. /* channel control reg access */
  983. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  984. {
  985. return ioread32_native(chan->user + reg);
  986. }
  987. static inline void nvchan_wr32(struct nouveau_channel *chan,
  988. unsigned reg, u32 val)
  989. {
  990. iowrite32_native(val, chan->user + reg);
  991. }
  992. /* register access */
  993. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  994. {
  995. struct drm_nouveau_private *dev_priv = dev->dev_private;
  996. return ioread32_native(dev_priv->mmio + reg);
  997. }
  998. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  999. {
  1000. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1001. iowrite32_native(val, dev_priv->mmio + reg);
  1002. }
  1003. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1004. {
  1005. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1006. return ioread8(dev_priv->mmio + reg);
  1007. }
  1008. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1009. {
  1010. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1011. iowrite8(val, dev_priv->mmio + reg);
  1012. }
  1013. #define nv_wait(reg, mask, val) \
  1014. nouveau_wait_until(dev, 2000000000ULL, (reg), (mask), (val))
  1015. /* PRAMIN access */
  1016. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1017. {
  1018. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1019. return ioread32_native(dev_priv->ramin + offset);
  1020. }
  1021. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1022. {
  1023. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1024. iowrite32_native(val, dev_priv->ramin + offset);
  1025. }
  1026. /* object access */
  1027. static inline u32 nv_ro32(struct drm_device *dev, struct nouveau_gpuobj *obj,
  1028. unsigned index)
  1029. {
  1030. return nv_ri32(dev, obj->im_pramin->start + index * 4);
  1031. }
  1032. static inline void nv_wo32(struct drm_device *dev, struct nouveau_gpuobj *obj,
  1033. unsigned index, u32 val)
  1034. {
  1035. nv_wi32(dev, obj->im_pramin->start + index * 4, val);
  1036. }
  1037. /*
  1038. * Logging
  1039. * Argument d is (struct drm_device *).
  1040. */
  1041. #define NV_PRINTK(level, d, fmt, arg...) \
  1042. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1043. pci_name(d->pdev), ##arg)
  1044. #ifndef NV_DEBUG_NOTRACE
  1045. #define NV_DEBUG(d, fmt, arg...) do { \
  1046. if (drm_debug & DRM_UT_DRIVER) { \
  1047. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1048. __LINE__, ##arg); \
  1049. } \
  1050. } while (0)
  1051. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1052. if (drm_debug & DRM_UT_KMS) { \
  1053. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1054. __LINE__, ##arg); \
  1055. } \
  1056. } while (0)
  1057. #else
  1058. #define NV_DEBUG(d, fmt, arg...) do { \
  1059. if (drm_debug & DRM_UT_DRIVER) \
  1060. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1061. } while (0)
  1062. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1063. if (drm_debug & DRM_UT_KMS) \
  1064. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1065. } while (0)
  1066. #endif
  1067. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1068. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1069. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1070. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1071. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1072. /* nouveau_reg_debug bitmask */
  1073. enum {
  1074. NOUVEAU_REG_DEBUG_MC = 0x1,
  1075. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1076. NOUVEAU_REG_DEBUG_FB = 0x4,
  1077. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1078. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1079. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1080. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1081. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1082. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1083. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1084. };
  1085. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1086. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1087. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1088. } while (0)
  1089. static inline bool
  1090. nv_two_heads(struct drm_device *dev)
  1091. {
  1092. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1093. const int impl = dev->pci_device & 0x0ff0;
  1094. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1095. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1096. return true;
  1097. return false;
  1098. }
  1099. static inline bool
  1100. nv_gf4_disp_arch(struct drm_device *dev)
  1101. {
  1102. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1103. }
  1104. static inline bool
  1105. nv_two_reg_pll(struct drm_device *dev)
  1106. {
  1107. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1108. const int impl = dev->pci_device & 0x0ff0;
  1109. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1110. return true;
  1111. return false;
  1112. }
  1113. #define NV50_NVSW 0x0000506e
  1114. #define NV50_NVSW_DMA_SEMAPHORE 0x00000060
  1115. #define NV50_NVSW_SEMAPHORE_OFFSET 0x00000064
  1116. #define NV50_NVSW_SEMAPHORE_ACQUIRE 0x00000068
  1117. #define NV50_NVSW_SEMAPHORE_RELEASE 0x0000006c
  1118. #define NV50_NVSW_DMA_VBLSEM 0x0000018c
  1119. #define NV50_NVSW_VBLSEM_OFFSET 0x00000400
  1120. #define NV50_NVSW_VBLSEM_RELEASE_VALUE 0x00000404
  1121. #define NV50_NVSW_VBLSEM_RELEASE 0x00000408
  1122. #endif /* __NOUVEAU_DRV_H__ */